Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0+
  2/*
  3 *  Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  4 *  Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
  5 *	 JZ4740 SoC RTC driver
 
 
 
 
 
 
 
 
 
 
  6 */
  7
  8#include <linux/clk.h>
  9#include <linux/io.h>
 10#include <linux/kernel.h>
 11#include <linux/module.h>
 12#include <linux/of_device.h>
 13#include <linux/platform_device.h>
 14#include <linux/pm_wakeirq.h>
 15#include <linux/reboot.h>
 16#include <linux/rtc.h>
 17#include <linux/slab.h>
 18#include <linux/spinlock.h>
 19
 20#define JZ_REG_RTC_CTRL		0x00
 21#define JZ_REG_RTC_SEC		0x04
 22#define JZ_REG_RTC_SEC_ALARM	0x08
 23#define JZ_REG_RTC_REGULATOR	0x0C
 24#define JZ_REG_RTC_HIBERNATE	0x20
 25#define JZ_REG_RTC_WAKEUP_FILTER	0x24
 26#define JZ_REG_RTC_RESET_COUNTER	0x28
 27#define JZ_REG_RTC_SCRATCHPAD	0x34
 28
 29/* The following are present on the jz4780 */
 30#define JZ_REG_RTC_WENR	0x3C
 31#define JZ_RTC_WENR_WEN	BIT(31)
 32
 33#define JZ_RTC_CTRL_WRDY	BIT(7)
 34#define JZ_RTC_CTRL_1HZ		BIT(6)
 35#define JZ_RTC_CTRL_1HZ_IRQ	BIT(5)
 36#define JZ_RTC_CTRL_AF		BIT(4)
 37#define JZ_RTC_CTRL_AF_IRQ	BIT(3)
 38#define JZ_RTC_CTRL_AE		BIT(2)
 39#define JZ_RTC_CTRL_ENABLE	BIT(0)
 40
 41/* Magic value to enable writes on jz4780 */
 42#define JZ_RTC_WENR_MAGIC	0xA55A
 43
 44#define JZ_RTC_WAKEUP_FILTER_MASK	0x0000FFE0
 45#define JZ_RTC_RESET_COUNTER_MASK	0x00000FE0
 46
 47enum jz4740_rtc_type {
 48	ID_JZ4740,
 49	ID_JZ4760,
 50	ID_JZ4780,
 51};
 52
 53struct jz4740_rtc {
 54	void __iomem *base;
 55	enum jz4740_rtc_type type;
 56
 57	struct rtc_device *rtc;
 
 
 
 58
 59	spinlock_t lock;
 
 
 
 60};
 61
 62static struct device *dev_for_power_off;
 63
 64static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
 65{
 66	return readl(rtc->base + reg);
 67}
 68
 69static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
 70{
 71	uint32_t ctrl;
 72	int timeout = 10000;
 73
 74	do {
 75		ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
 76	} while (!(ctrl & JZ_RTC_CTRL_WRDY) && --timeout);
 77
 78	return timeout ? 0 : -EIO;
 79}
 80
 81static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
 82{
 83	uint32_t ctrl;
 84	int ret, timeout = 10000;
 85
 86	ret = jz4740_rtc_wait_write_ready(rtc);
 87	if (ret != 0)
 88		return ret;
 89
 90	writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
 91
 92	do {
 93		ctrl = readl(rtc->base + JZ_REG_RTC_WENR);
 94	} while (!(ctrl & JZ_RTC_WENR_WEN) && --timeout);
 95
 96	return timeout ? 0 : -EIO;
 97}
 98
 99static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
100	uint32_t val)
101{
102	int ret = 0;
103
104	if (rtc->type >= ID_JZ4760)
105		ret = jz4780_rtc_enable_write(rtc);
106	if (ret == 0)
107		ret = jz4740_rtc_wait_write_ready(rtc);
108	if (ret == 0)
109		writel(val, rtc->base + reg);
110
111	return ret;
112}
113
114static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
115	bool set)
116{
117	int ret;
118	unsigned long flags;
119	uint32_t ctrl;
120
121	spin_lock_irqsave(&rtc->lock, flags);
122
123	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
124
125	/* Don't clear interrupt flags by accident */
126	ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
127
128	if (set)
129		ctrl |= mask;
130	else
131		ctrl &= ~mask;
132
133	ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
134
135	spin_unlock_irqrestore(&rtc->lock, flags);
136
137	return ret;
138}
139
140static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
141{
142	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
143	uint32_t secs, secs2;
144	int timeout = 5;
145
146	if (jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD) != 0x12345678)
147		return -EINVAL;
148
149	/* If the seconds register is read while it is updated, it can contain a
150	 * bogus value. This can be avoided by making sure that two consecutive
151	 * reads have the same value.
152	 */
153	secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
154	secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
155
156	while (secs != secs2 && --timeout) {
157		secs = secs2;
158		secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
159	}
160
161	if (timeout == 0)
162		return -EIO;
163
164	rtc_time64_to_tm(secs, time);
165
166	return 0;
167}
168
169static int jz4740_rtc_set_time(struct device *dev, struct rtc_time *time)
170{
171	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
172	int ret;
173
174	ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, rtc_tm_to_time64(time));
175	if (ret)
176		return ret;
177
178	return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
179}
180
181static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
182{
183	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
184	uint32_t secs;
185	uint32_t ctrl;
186
187	secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
188
189	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
190
191	alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
192	alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
193
194	rtc_time64_to_tm(secs, &alrm->time);
195
196	return 0;
197}
198
199static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
200{
201	int ret;
202	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
203	uint32_t secs = lower_32_bits(rtc_tm_to_time64(&alrm->time));
 
 
204
205	ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
206	if (!ret)
207		ret = jz4740_rtc_ctrl_set_bits(rtc,
208			JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
209
210	return ret;
211}
212
213static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
214{
215	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
216	return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
217}
218
219static const struct rtc_class_ops jz4740_rtc_ops = {
220	.read_time	= jz4740_rtc_read_time,
221	.set_time	= jz4740_rtc_set_time,
222	.read_alarm	= jz4740_rtc_read_alarm,
223	.set_alarm	= jz4740_rtc_set_alarm,
224	.alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
225};
226
227static irqreturn_t jz4740_rtc_irq(int irq, void *data)
228{
229	struct jz4740_rtc *rtc = data;
230	uint32_t ctrl;
231	unsigned long events = 0;
232
233	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
234
235	if (ctrl & JZ_RTC_CTRL_1HZ)
236		events |= (RTC_UF | RTC_IRQF);
237
238	if (ctrl & JZ_RTC_CTRL_AF)
239		events |= (RTC_AF | RTC_IRQF);
240
241	rtc_update_irq(rtc->rtc, 1, events);
242
243	jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
244
245	return IRQ_HANDLED;
246}
247
248static void jz4740_rtc_poweroff(struct device *dev)
249{
250	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
251	jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
252}
253
254static void jz4740_rtc_power_off(void)
255{
256	jz4740_rtc_poweroff(dev_for_power_off);
257	kernel_halt();
258}
 
259
260static const struct of_device_id jz4740_rtc_of_match[] = {
261	{ .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
262	{ .compatible = "ingenic,jz4760-rtc", .data = (void *)ID_JZ4760 },
263	{ .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
264	{},
265};
266MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
267
268static void jz4740_rtc_set_wakeup_params(struct jz4740_rtc *rtc,
269					 struct device_node *np,
270					 unsigned long rate)
271{
272	unsigned long wakeup_ticks, reset_ticks;
273	unsigned int min_wakeup_pin_assert_time = 60; /* Default: 60ms */
274	unsigned int reset_pin_assert_time = 100; /* Default: 100ms */
275
276	of_property_read_u32(np, "ingenic,reset-pin-assert-time-ms",
277			     &reset_pin_assert_time);
278	of_property_read_u32(np, "ingenic,min-wakeup-pin-assert-time-ms",
279			     &min_wakeup_pin_assert_time);
280
281	/*
282	 * Set minimum wakeup pin assertion time: 100 ms.
283	 * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
284	 */
285	wakeup_ticks = (min_wakeup_pin_assert_time * rate) / 1000;
286	if (wakeup_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
287		wakeup_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
 
288	else
289		wakeup_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
290	jz4740_rtc_reg_write(rtc, JZ_REG_RTC_WAKEUP_FILTER, wakeup_ticks);
 
291
292	/*
293	 * Set reset pin low-level assertion time after wakeup: 60 ms.
294	 * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
295	 */
296	reset_ticks = (reset_pin_assert_time * rate) / 1000;
297	if (reset_ticks < JZ_RTC_RESET_COUNTER_MASK)
298		reset_ticks &= JZ_RTC_RESET_COUNTER_MASK;
299	else
300		reset_ticks = JZ_RTC_RESET_COUNTER_MASK;
301	jz4740_rtc_reg_write(rtc, JZ_REG_RTC_RESET_COUNTER, reset_ticks);
 
 
 
 
302}
303
 
 
 
 
 
 
 
304static int jz4740_rtc_probe(struct platform_device *pdev)
305{
306	struct device *dev = &pdev->dev;
307	struct device_node *np = dev->of_node;
308	struct jz4740_rtc *rtc;
309	unsigned long rate;
310	struct clk *clk;
311	int ret, irq;
 
 
 
312
313	rtc = devm_kzalloc(dev, sizeof(*rtc), GFP_KERNEL);
314	if (!rtc)
315		return -ENOMEM;
316
317	rtc->type = (enum jz4740_rtc_type)device_get_match_data(dev);
 
 
 
318
319	irq = platform_get_irq(pdev, 0);
320	if (irq < 0)
321		return irq;
 
 
322
323	rtc->base = devm_platform_ioremap_resource(pdev, 0);
 
324	if (IS_ERR(rtc->base))
325		return PTR_ERR(rtc->base);
326
327	clk = devm_clk_get_enabled(dev, "rtc");
328	if (IS_ERR(clk))
329		return dev_err_probe(dev, PTR_ERR(clk), "Failed to get RTC clock\n");
 
 
330
331	spin_lock_init(&rtc->lock);
332
333	platform_set_drvdata(pdev, rtc);
334
335	device_init_wakeup(dev, 1);
336
337	ret = dev_pm_set_wake_irq(dev, irq);
338	if (ret) {
339		dev_err(dev, "Failed to set wake irq: %d\n", ret);
340		return ret;
341	}
342
343	rtc->rtc = devm_rtc_allocate_device(dev);
 
344	if (IS_ERR(rtc->rtc)) {
345		ret = PTR_ERR(rtc->rtc);
346		dev_err(dev, "Failed to allocate rtc device: %d\n", ret);
347		return ret;
348	}
349
350	rtc->rtc->ops = &jz4740_rtc_ops;
351	rtc->rtc->range_max = U32_MAX;
352
353	rate = clk_get_rate(clk);
354	jz4740_rtc_set_wakeup_params(rtc, np, rate);
355
356	/* Each 1 Hz pulse should happen after (rate) ticks */
357	jz4740_rtc_reg_write(rtc, JZ_REG_RTC_REGULATOR, rate - 1);
358
359	ret = devm_rtc_register_device(rtc->rtc);
360	if (ret)
361		return ret;
362
363	ret = devm_request_irq(dev, irq, jz4740_rtc_irq, 0,
364			       pdev->name, rtc);
365	if (ret) {
366		dev_err(dev, "Failed to request rtc irq: %d\n", ret);
367		return ret;
368	}
369
370	if (of_device_is_system_power_controller(np)) {
371		dev_for_power_off = dev;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
372
373		if (!pm_power_off)
374			pm_power_off = jz4740_rtc_power_off;
375		else
376			dev_warn(dev, "Poweroff handler already present!\n");
 
 
377	}
378
379	return 0;
380}
381
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
382static struct platform_driver jz4740_rtc_driver = {
383	.probe	 = jz4740_rtc_probe,
384	.driver	 = {
385		.name  = "jz4740-rtc",
386		.of_match_table = jz4740_rtc_of_match,
 
387	},
 
388};
389
390module_platform_driver(jz4740_rtc_driver);
391
392MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
393MODULE_LICENSE("GPL");
394MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
395MODULE_ALIAS("platform:jz4740-rtc");
v4.17
 
  1/*
  2 *  Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3 *  Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
  4 *	 JZ4740 SoC RTC driver
  5 *
  6 *  This program is free software; you can redistribute it and/or modify it
  7 *  under  the terms of  the GNU General Public License as published by the
  8 *  Free Software Foundation;  either version 2 of the License, or (at your
  9 *  option) any later version.
 10 *
 11 *  You should have received a copy of the GNU General Public License along
 12 *  with this program; if not, write to the Free Software Foundation, Inc.,
 13 *  675 Mass Ave, Cambridge, MA 02139, USA.
 14 *
 15 */
 16
 17#include <linux/clk.h>
 18#include <linux/io.h>
 19#include <linux/kernel.h>
 20#include <linux/module.h>
 21#include <linux/of_device.h>
 22#include <linux/platform_device.h>
 
 23#include <linux/reboot.h>
 24#include <linux/rtc.h>
 25#include <linux/slab.h>
 26#include <linux/spinlock.h>
 27
 28#define JZ_REG_RTC_CTRL		0x00
 29#define JZ_REG_RTC_SEC		0x04
 30#define JZ_REG_RTC_SEC_ALARM	0x08
 31#define JZ_REG_RTC_REGULATOR	0x0C
 32#define JZ_REG_RTC_HIBERNATE	0x20
 33#define JZ_REG_RTC_WAKEUP_FILTER	0x24
 34#define JZ_REG_RTC_RESET_COUNTER	0x28
 35#define JZ_REG_RTC_SCRATCHPAD	0x34
 36
 37/* The following are present on the jz4780 */
 38#define JZ_REG_RTC_WENR	0x3C
 39#define JZ_RTC_WENR_WEN	BIT(31)
 40
 41#define JZ_RTC_CTRL_WRDY	BIT(7)
 42#define JZ_RTC_CTRL_1HZ		BIT(6)
 43#define JZ_RTC_CTRL_1HZ_IRQ	BIT(5)
 44#define JZ_RTC_CTRL_AF		BIT(4)
 45#define JZ_RTC_CTRL_AF_IRQ	BIT(3)
 46#define JZ_RTC_CTRL_AE		BIT(2)
 47#define JZ_RTC_CTRL_ENABLE	BIT(0)
 48
 49/* Magic value to enable writes on jz4780 */
 50#define JZ_RTC_WENR_MAGIC	0xA55A
 51
 52#define JZ_RTC_WAKEUP_FILTER_MASK	0x0000FFE0
 53#define JZ_RTC_RESET_COUNTER_MASK	0x00000FE0
 54
 55enum jz4740_rtc_type {
 56	ID_JZ4740,
 
 57	ID_JZ4780,
 58};
 59
 60struct jz4740_rtc {
 61	void __iomem *base;
 62	enum jz4740_rtc_type type;
 63
 64	struct rtc_device *rtc;
 65	struct clk *clk;
 66
 67	int irq;
 68
 69	spinlock_t lock;
 70
 71	unsigned int min_wakeup_pin_assert_time;
 72	unsigned int reset_pin_assert_time;
 73};
 74
 75static struct device *dev_for_power_off;
 76
 77static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
 78{
 79	return readl(rtc->base + reg);
 80}
 81
 82static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
 83{
 84	uint32_t ctrl;
 85	int timeout = 10000;
 86
 87	do {
 88		ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
 89	} while (!(ctrl & JZ_RTC_CTRL_WRDY) && --timeout);
 90
 91	return timeout ? 0 : -EIO;
 92}
 93
 94static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
 95{
 96	uint32_t ctrl;
 97	int ret, timeout = 10000;
 98
 99	ret = jz4740_rtc_wait_write_ready(rtc);
100	if (ret != 0)
101		return ret;
102
103	writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
104
105	do {
106		ctrl = readl(rtc->base + JZ_REG_RTC_WENR);
107	} while (!(ctrl & JZ_RTC_WENR_WEN) && --timeout);
108
109	return timeout ? 0 : -EIO;
110}
111
112static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
113	uint32_t val)
114{
115	int ret = 0;
116
117	if (rtc->type >= ID_JZ4780)
118		ret = jz4780_rtc_enable_write(rtc);
119	if (ret == 0)
120		ret = jz4740_rtc_wait_write_ready(rtc);
121	if (ret == 0)
122		writel(val, rtc->base + reg);
123
124	return ret;
125}
126
127static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
128	bool set)
129{
130	int ret;
131	unsigned long flags;
132	uint32_t ctrl;
133
134	spin_lock_irqsave(&rtc->lock, flags);
135
136	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
137
138	/* Don't clear interrupt flags by accident */
139	ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
140
141	if (set)
142		ctrl |= mask;
143	else
144		ctrl &= ~mask;
145
146	ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
147
148	spin_unlock_irqrestore(&rtc->lock, flags);
149
150	return ret;
151}
152
153static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
154{
155	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
156	uint32_t secs, secs2;
157	int timeout = 5;
158
 
 
 
159	/* If the seconds register is read while it is updated, it can contain a
160	 * bogus value. This can be avoided by making sure that two consecutive
161	 * reads have the same value.
162	 */
163	secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
164	secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
165
166	while (secs != secs2 && --timeout) {
167		secs = secs2;
168		secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
169	}
170
171	if (timeout == 0)
172		return -EIO;
173
174	rtc_time_to_tm(secs, time);
175
176	return 0;
177}
178
179static int jz4740_rtc_set_mmss(struct device *dev, unsigned long secs)
180{
181	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
 
 
 
 
 
182
183	return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, secs);
184}
185
186static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
187{
188	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
189	uint32_t secs;
190	uint32_t ctrl;
191
192	secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
193
194	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
195
196	alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
197	alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
198
199	rtc_time_to_tm(secs, &alrm->time);
200
201	return rtc_valid_tm(&alrm->time);
202}
203
204static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
205{
206	int ret;
207	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
208	unsigned long secs;
209
210	rtc_tm_to_time(&alrm->time, &secs);
211
212	ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
213	if (!ret)
214		ret = jz4740_rtc_ctrl_set_bits(rtc,
215			JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
216
217	return ret;
218}
219
220static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
221{
222	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
223	return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
224}
225
226static const struct rtc_class_ops jz4740_rtc_ops = {
227	.read_time	= jz4740_rtc_read_time,
228	.set_mmss	= jz4740_rtc_set_mmss,
229	.read_alarm	= jz4740_rtc_read_alarm,
230	.set_alarm	= jz4740_rtc_set_alarm,
231	.alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
232};
233
234static irqreturn_t jz4740_rtc_irq(int irq, void *data)
235{
236	struct jz4740_rtc *rtc = data;
237	uint32_t ctrl;
238	unsigned long events = 0;
239
240	ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
241
242	if (ctrl & JZ_RTC_CTRL_1HZ)
243		events |= (RTC_UF | RTC_IRQF);
244
245	if (ctrl & JZ_RTC_CTRL_AF)
246		events |= (RTC_AF | RTC_IRQF);
247
248	rtc_update_irq(rtc->rtc, 1, events);
249
250	jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
251
252	return IRQ_HANDLED;
253}
254
255static void jz4740_rtc_poweroff(struct device *dev)
256{
257	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
258	jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
259}
260
261static void jz4740_rtc_power_off(void)
262{
263	struct jz4740_rtc *rtc = dev_get_drvdata(dev_for_power_off);
264	unsigned long rtc_rate;
265	unsigned long wakeup_filter_ticks;
266	unsigned long reset_counter_ticks;
267
268	clk_prepare_enable(rtc->clk);
 
 
 
 
 
 
269
270	rtc_rate = clk_get_rate(rtc->clk);
 
 
 
 
 
 
 
 
 
 
 
271
272	/*
273	 * Set minimum wakeup pin assertion time: 100 ms.
274	 * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
275	 */
276	wakeup_filter_ticks =
277		(rtc->min_wakeup_pin_assert_time * rtc_rate) / 1000;
278	if (wakeup_filter_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
279		wakeup_filter_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
280	else
281		wakeup_filter_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
282	jz4740_rtc_reg_write(rtc,
283			     JZ_REG_RTC_WAKEUP_FILTER, wakeup_filter_ticks);
284
285	/*
286	 * Set reset pin low-level assertion time after wakeup: 60 ms.
287	 * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
288	 */
289	reset_counter_ticks = (rtc->reset_pin_assert_time * rtc_rate) / 1000;
290	if (reset_counter_ticks < JZ_RTC_RESET_COUNTER_MASK)
291		reset_counter_ticks &= JZ_RTC_RESET_COUNTER_MASK;
292	else
293		reset_counter_ticks = JZ_RTC_RESET_COUNTER_MASK;
294	jz4740_rtc_reg_write(rtc,
295			     JZ_REG_RTC_RESET_COUNTER, reset_counter_ticks);
296
297	jz4740_rtc_poweroff(dev_for_power_off);
298	kernel_halt();
299}
300
301static const struct of_device_id jz4740_rtc_of_match[] = {
302	{ .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
303	{ .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
304	{},
305};
306MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
307
308static int jz4740_rtc_probe(struct platform_device *pdev)
309{
310	int ret;
 
311	struct jz4740_rtc *rtc;
312	uint32_t scratchpad;
313	struct resource *mem;
314	const struct platform_device_id *id = platform_get_device_id(pdev);
315	const struct of_device_id *of_id = of_match_device(
316			jz4740_rtc_of_match, &pdev->dev);
317	struct device_node *np = pdev->dev.of_node;
318
319	rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
320	if (!rtc)
321		return -ENOMEM;
322
323	if (of_id)
324		rtc->type = (enum jz4740_rtc_type)of_id->data;
325	else
326		rtc->type = id->driver_data;
327
328	rtc->irq = platform_get_irq(pdev, 0);
329	if (rtc->irq < 0) {
330		dev_err(&pdev->dev, "Failed to get platform irq\n");
331		return -ENOENT;
332	}
333
334	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
335	rtc->base = devm_ioremap_resource(&pdev->dev, mem);
336	if (IS_ERR(rtc->base))
337		return PTR_ERR(rtc->base);
338
339	rtc->clk = devm_clk_get(&pdev->dev, "rtc");
340	if (IS_ERR(rtc->clk)) {
341		dev_err(&pdev->dev, "Failed to get RTC clock\n");
342		return PTR_ERR(rtc->clk);
343	}
344
345	spin_lock_init(&rtc->lock);
346
347	platform_set_drvdata(pdev, rtc);
348
349	device_init_wakeup(&pdev->dev, 1);
 
 
 
 
 
 
350
351	rtc->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
352					&jz4740_rtc_ops, THIS_MODULE);
353	if (IS_ERR(rtc->rtc)) {
354		ret = PTR_ERR(rtc->rtc);
355		dev_err(&pdev->dev, "Failed to register rtc device: %d\n", ret);
356		return ret;
357	}
358
359	ret = devm_request_irq(&pdev->dev, rtc->irq, jz4740_rtc_irq, 0,
360				pdev->name, rtc);
 
 
 
 
 
 
 
 
 
 
 
 
 
361	if (ret) {
362		dev_err(&pdev->dev, "Failed to request rtc irq: %d\n", ret);
363		return ret;
364	}
365
366	scratchpad = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD);
367	if (scratchpad != 0x12345678) {
368		ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
369		ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, 0);
370		if (ret) {
371			dev_err(&pdev->dev, "Could not write to RTC registers\n");
372			return ret;
373		}
374	}
375
376	if (np && of_device_is_system_power_controller(np)) {
377		if (!pm_power_off) {
378			/* Default: 60ms */
379			rtc->reset_pin_assert_time = 60;
380			of_property_read_u32(np, "reset-pin-assert-time-ms",
381					     &rtc->reset_pin_assert_time);
382
383			/* Default: 100ms */
384			rtc->min_wakeup_pin_assert_time = 100;
385			of_property_read_u32(np,
386					     "min-wakeup-pin-assert-time-ms",
387					     &rtc->min_wakeup_pin_assert_time);
388
389			dev_for_power_off = &pdev->dev;
390			pm_power_off = jz4740_rtc_power_off;
391		} else {
392			dev_warn(&pdev->dev,
393				 "Poweroff handler already present!\n");
394		}
395	}
396
397	return 0;
398}
399
400#ifdef CONFIG_PM
401static int jz4740_rtc_suspend(struct device *dev)
402{
403	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
404
405	if (device_may_wakeup(dev))
406		enable_irq_wake(rtc->irq);
407	return 0;
408}
409
410static int jz4740_rtc_resume(struct device *dev)
411{
412	struct jz4740_rtc *rtc = dev_get_drvdata(dev);
413
414	if (device_may_wakeup(dev))
415		disable_irq_wake(rtc->irq);
416	return 0;
417}
418
419static const struct dev_pm_ops jz4740_pm_ops = {
420	.suspend = jz4740_rtc_suspend,
421	.resume  = jz4740_rtc_resume,
422};
423#define JZ4740_RTC_PM_OPS (&jz4740_pm_ops)
424
425#else
426#define JZ4740_RTC_PM_OPS NULL
427#endif  /* CONFIG_PM */
428
429static const struct platform_device_id jz4740_rtc_ids[] = {
430	{ "jz4740-rtc", ID_JZ4740 },
431	{ "jz4780-rtc", ID_JZ4780 },
432	{}
433};
434MODULE_DEVICE_TABLE(platform, jz4740_rtc_ids);
435
436static struct platform_driver jz4740_rtc_driver = {
437	.probe	 = jz4740_rtc_probe,
438	.driver	 = {
439		.name  = "jz4740-rtc",
440		.pm    = JZ4740_RTC_PM_OPS,
441		.of_match_table = of_match_ptr(jz4740_rtc_of_match),
442	},
443	.id_table = jz4740_rtc_ids,
444};
445
446module_platform_driver(jz4740_rtc_driver);
447
448MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
449MODULE_LICENSE("GPL");
450MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
451MODULE_ALIAS("platform:jz4740-rtc");