Linux Audio

Check our new training course

Loading...
v6.2
   1/*
   2 * Copyright 2007-11 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice shall be included in
  13 * all copies or substantial portions of the Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21 * OTHER DEALINGS IN THE SOFTWARE.
  22 *
  23 * Authors: Dave Airlie
  24 *          Alex Deucher
  25 */
  26
  27#include <linux/backlight.h>
  28#include <linux/dmi.h>
  29#include <linux/pci.h>
  30
  31#include <drm/drm_crtc_helper.h>
  32#include <drm/drm_file.h>
  33#include <drm/radeon_drm.h>
  34
  35#include <acpi/video.h>
  36
  37#include "atom.h"
  38#include "radeon_atombios.h"
  39#include "radeon.h"
  40#include "radeon_asic.h"
  41#include "radeon_audio.h"
 
 
 
 
  42
  43extern int atom_debug;
  44
  45static u8
  46radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  47{
  48	u8 backlight_level;
  49	u32 bios_2_scratch;
  50
  51	if (rdev->family >= CHIP_R600)
  52		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53	else
  54		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55
  56	backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  57			   ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  58
  59	return backlight_level;
  60}
  61
  62static void
  63radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  64				       u8 backlight_level)
  65{
  66	u32 bios_2_scratch;
  67
  68	if (rdev->family >= CHIP_R600)
  69		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  70	else
  71		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  72
  73	bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  74	bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  75			   ATOM_S2_CURRENT_BL_LEVEL_MASK);
  76
  77	if (rdev->family >= CHIP_R600)
  78		WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  79	else
  80		WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  81}
  82
  83u8
  84atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  85{
  86	struct drm_device *dev = radeon_encoder->base.dev;
  87	struct radeon_device *rdev = dev->dev_private;
  88
  89	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  90		return 0;
  91
  92	return radeon_atom_get_backlight_level_from_reg(rdev);
  93}
  94
  95void
  96atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  97{
  98	struct drm_encoder *encoder = &radeon_encoder->base;
  99	struct drm_device *dev = radeon_encoder->base.dev;
 100	struct radeon_device *rdev = dev->dev_private;
 101	struct radeon_encoder_atom_dig *dig;
 102	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
 103	int index;
 104
 105	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
 106		return;
 107
 108	if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
 109	    radeon_encoder->enc_priv) {
 110		dig = radeon_encoder->enc_priv;
 111		dig->backlight_level = level;
 112		radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
 113
 114		switch (radeon_encoder->encoder_id) {
 115		case ENCODER_OBJECT_ID_INTERNAL_LVDS:
 116		case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
 117			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
 118			if (dig->backlight_level == 0) {
 119				args.ucAction = ATOM_LCD_BLOFF;
 120				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 121			} else {
 122				args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
 123				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 124				args.ucAction = ATOM_LCD_BLON;
 125				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 126			}
 127			break;
 128		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
 129		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
 130		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
 131		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
 132		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
 133			if (dig->backlight_level == 0)
 134				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
 135			else {
 136				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
 137				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
 138			}
 139			break;
 140		default:
 141			break;
 142		}
 143	}
 144}
 145
 
 
 146static u8 radeon_atom_bl_level(struct backlight_device *bd)
 147{
 148	u8 level;
 149
 150	/* Convert brightness to hardware level */
 151	if (bd->props.brightness < 0)
 152		level = 0;
 153	else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
 154		level = RADEON_MAX_BL_LEVEL;
 155	else
 156		level = bd->props.brightness;
 157
 158	return level;
 159}
 160
 161static int radeon_atom_backlight_update_status(struct backlight_device *bd)
 162{
 163	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
 164	struct radeon_encoder *radeon_encoder = pdata->encoder;
 165
 166	atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
 167
 168	return 0;
 169}
 170
 171static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
 172{
 173	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
 174	struct radeon_encoder *radeon_encoder = pdata->encoder;
 175	struct drm_device *dev = radeon_encoder->base.dev;
 176	struct radeon_device *rdev = dev->dev_private;
 177
 178	return radeon_atom_get_backlight_level_from_reg(rdev);
 179}
 180
 181static const struct backlight_ops radeon_atom_backlight_ops = {
 182	.get_brightness = radeon_atom_backlight_get_brightness,
 183	.update_status	= radeon_atom_backlight_update_status,
 184};
 185
 186void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
 187				struct drm_connector *drm_connector)
 188{
 189	struct drm_device *dev = radeon_encoder->base.dev;
 190	struct radeon_device *rdev = dev->dev_private;
 191	struct backlight_device *bd;
 192	struct backlight_properties props;
 193	struct radeon_backlight_privdata *pdata;
 194	struct radeon_encoder_atom_dig *dig;
 195	char bl_name[16];
 196
 197	/* Mac laptops with multiple GPUs use the gmux driver for backlight
 198	 * so don't register a backlight device
 199	 */
 200	if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
 201	    (rdev->pdev->device == 0x6741) &&
 202	    !dmi_match(DMI_PRODUCT_NAME, "iMac12,1"))
 203		return;
 204
 205	if (!radeon_encoder->enc_priv)
 206		return;
 207
 208	if (!rdev->is_atom_bios)
 209		return;
 210
 211	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
 212		return;
 213
 214	if (!acpi_video_backlight_use_native()) {
 215		drm_info(dev, "Skipping radeon atom DIG backlight registration\n");
 216		return;
 217	}
 218
 219	pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
 220	if (!pdata) {
 221		DRM_ERROR("Memory allocation failed\n");
 222		goto error;
 223	}
 224
 225	memset(&props, 0, sizeof(props));
 226	props.max_brightness = RADEON_MAX_BL_LEVEL;
 227	props.type = BACKLIGHT_RAW;
 228	snprintf(bl_name, sizeof(bl_name),
 229		 "radeon_bl%d", dev->primary->index);
 230	bd = backlight_device_register(bl_name, drm_connector->kdev,
 231				       pdata, &radeon_atom_backlight_ops, &props);
 232	if (IS_ERR(bd)) {
 233		DRM_ERROR("Backlight registration failed\n");
 234		goto error;
 235	}
 236
 237	pdata->encoder = radeon_encoder;
 238
 239	dig = radeon_encoder->enc_priv;
 240	dig->bl_dev = bd;
 241
 242	bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
 243	/* Set a reasonable default here if the level is 0 otherwise
 244	 * fbdev will attempt to turn the backlight on after console
 245	 * unblanking and it will try and restore 0 which turns the backlight
 246	 * off again.
 247	 */
 248	if (bd->props.brightness == 0)
 249		bd->props.brightness = RADEON_MAX_BL_LEVEL;
 250	bd->props.power = FB_BLANK_UNBLANK;
 251	backlight_update_status(bd);
 252
 253	DRM_INFO("radeon atom DIG backlight initialized\n");
 254	rdev->mode_info.bl_encoder = radeon_encoder;
 255
 256	return;
 257
 258error:
 259	kfree(pdata);
 260	return;
 261}
 262
 263static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
 264{
 265	struct drm_device *dev = radeon_encoder->base.dev;
 266	struct radeon_device *rdev = dev->dev_private;
 267	struct backlight_device *bd = NULL;
 268	struct radeon_encoder_atom_dig *dig;
 269
 270	if (!radeon_encoder->enc_priv)
 271		return;
 272
 273	if (!rdev->is_atom_bios)
 274		return;
 275
 276	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
 277		return;
 278
 279	dig = radeon_encoder->enc_priv;
 280	bd = dig->bl_dev;
 281	dig->bl_dev = NULL;
 282
 283	if (bd) {
 284		struct radeon_legacy_backlight_privdata *pdata;
 285
 286		pdata = bl_get_data(bd);
 287		backlight_device_unregister(bd);
 288		kfree(pdata);
 289
 290		DRM_INFO("radeon atom LVDS backlight unloaded\n");
 291	}
 292}
 293
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 294static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
 295				   const struct drm_display_mode *mode,
 296				   struct drm_display_mode *adjusted_mode)
 297{
 298	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 299	struct drm_device *dev = encoder->dev;
 300	struct radeon_device *rdev = dev->dev_private;
 301
 302	/* set the active encoder to connector routing */
 303	radeon_encoder_set_active_device(encoder);
 304	drm_mode_set_crtcinfo(adjusted_mode, 0);
 305
 306	/* hw bug */
 307	if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
 308	    && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
 309		adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
 310
 311	/* vertical FP must be at least 1 */
 312	if (mode->crtc_vsync_start == mode->crtc_vdisplay)
 313		adjusted_mode->crtc_vsync_start++;
 314
 315	/* get the native mode for scaling */
 316	if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
 317		radeon_panel_mode_fixup(encoder, adjusted_mode);
 318	} else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
 319		struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
 320		if (tv_dac) {
 321			if (tv_dac->tv_std == TV_STD_NTSC ||
 322			    tv_dac->tv_std == TV_STD_NTSC_J ||
 323			    tv_dac->tv_std == TV_STD_PAL_M)
 324				radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
 325			else
 326				radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
 327		}
 328	} else if (radeon_encoder->rmx_type != RMX_OFF) {
 329		radeon_panel_mode_fixup(encoder, adjusted_mode);
 330	}
 331
 332	if (ASIC_IS_DCE3(rdev) &&
 333	    ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
 334	     (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
 335		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
 336		radeon_dp_set_link_config(connector, adjusted_mode);
 337	}
 338
 339	return true;
 340}
 341
 342static void
 343atombios_dac_setup(struct drm_encoder *encoder, int action)
 344{
 345	struct drm_device *dev = encoder->dev;
 346	struct radeon_device *rdev = dev->dev_private;
 347	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 348	DAC_ENCODER_CONTROL_PS_ALLOCATION args;
 349	int index = 0;
 350	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
 351
 352	memset(&args, 0, sizeof(args));
 353
 354	switch (radeon_encoder->encoder_id) {
 355	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
 356	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
 357		index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
 358		break;
 359	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
 360	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
 361		index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
 362		break;
 363	}
 364
 365	args.ucAction = action;
 366
 367	if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
 368		args.ucDacStandard = ATOM_DAC1_PS2;
 369	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
 370		args.ucDacStandard = ATOM_DAC1_CV;
 371	else {
 372		switch (dac_info->tv_std) {
 373		case TV_STD_PAL:
 374		case TV_STD_PAL_M:
 375		case TV_STD_SCART_PAL:
 376		case TV_STD_SECAM:
 377		case TV_STD_PAL_CN:
 378			args.ucDacStandard = ATOM_DAC1_PAL;
 379			break;
 380		case TV_STD_NTSC:
 381		case TV_STD_NTSC_J:
 382		case TV_STD_PAL_60:
 383		default:
 384			args.ucDacStandard = ATOM_DAC1_NTSC;
 385			break;
 386		}
 387	}
 388	args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 389
 390	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 391
 392}
 393
 394static void
 395atombios_tv_setup(struct drm_encoder *encoder, int action)
 396{
 397	struct drm_device *dev = encoder->dev;
 398	struct radeon_device *rdev = dev->dev_private;
 399	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 400	TV_ENCODER_CONTROL_PS_ALLOCATION args;
 401	int index = 0;
 402	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
 403
 404	memset(&args, 0, sizeof(args));
 405
 406	index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
 407
 408	args.sTVEncoder.ucAction = action;
 409
 410	if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
 411		args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
 412	else {
 413		switch (dac_info->tv_std) {
 414		case TV_STD_NTSC:
 415			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
 416			break;
 417		case TV_STD_PAL:
 418			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
 419			break;
 420		case TV_STD_PAL_M:
 421			args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
 422			break;
 423		case TV_STD_PAL_60:
 424			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
 425			break;
 426		case TV_STD_NTSC_J:
 427			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
 428			break;
 429		case TV_STD_SCART_PAL:
 430			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
 431			break;
 432		case TV_STD_SECAM:
 433			args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
 434			break;
 435		case TV_STD_PAL_CN:
 436			args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
 437			break;
 438		default:
 439			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
 440			break;
 441		}
 442	}
 443
 444	args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 445
 446	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 447
 448}
 449
 450static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
 451{
 452	int bpc = 8;
 453
 454	if (encoder->crtc) {
 455		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
 456		bpc = radeon_crtc->bpc;
 457	}
 458
 459	switch (bpc) {
 460	case 0:
 461		return PANEL_BPC_UNDEFINE;
 462	case 6:
 463		return PANEL_6BIT_PER_COLOR;
 464	case 8:
 465	default:
 466		return PANEL_8BIT_PER_COLOR;
 467	case 10:
 468		return PANEL_10BIT_PER_COLOR;
 469	case 12:
 470		return PANEL_12BIT_PER_COLOR;
 471	case 16:
 472		return PANEL_16BIT_PER_COLOR;
 473	}
 474}
 475
 476union dvo_encoder_control {
 477	ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
 478	DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
 479	DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
 480	DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
 481};
 482
 483void
 484atombios_dvo_setup(struct drm_encoder *encoder, int action)
 485{
 486	struct drm_device *dev = encoder->dev;
 487	struct radeon_device *rdev = dev->dev_private;
 488	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 489	union dvo_encoder_control args;
 490	int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
 491	uint8_t frev, crev;
 492
 493	memset(&args, 0, sizeof(args));
 494
 495	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 496		return;
 497
 498	/* some R4xx chips have the wrong frev */
 499	if (rdev->family <= CHIP_RV410)
 500		frev = 1;
 501
 502	switch (frev) {
 503	case 1:
 504		switch (crev) {
 505		case 1:
 506			/* R4xx, R5xx */
 507			args.ext_tmds.sXTmdsEncoder.ucEnable = action;
 508
 509			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 510				args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 511
 512			args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
 513			break;
 514		case 2:
 515			/* RS600/690/740 */
 516			args.dvo.sDVOEncoder.ucAction = action;
 517			args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 518			/* DFP1, CRT1, TV1 depending on the type of port */
 519			args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
 520
 521			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 522				args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
 523			break;
 524		case 3:
 525			/* R6xx */
 526			args.dvo_v3.ucAction = action;
 527			args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 528			args.dvo_v3.ucDVOConfig = 0; /* XXX */
 529			break;
 530		case 4:
 531			/* DCE8 */
 532			args.dvo_v4.ucAction = action;
 533			args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 534			args.dvo_v4.ucDVOConfig = 0; /* XXX */
 535			args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
 536			break;
 537		default:
 538			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 539			break;
 540		}
 541		break;
 542	default:
 543		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 544		break;
 545	}
 546
 547	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 548}
 549
 550union lvds_encoder_control {
 551	LVDS_ENCODER_CONTROL_PS_ALLOCATION    v1;
 552	LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
 553};
 554
 555void
 556atombios_digital_setup(struct drm_encoder *encoder, int action)
 557{
 558	struct drm_device *dev = encoder->dev;
 559	struct radeon_device *rdev = dev->dev_private;
 560	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 561	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
 562	union lvds_encoder_control args;
 563	int index = 0;
 564	int hdmi_detected = 0;
 565	uint8_t frev, crev;
 566
 567	if (!dig)
 568		return;
 569
 570	if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
 571		hdmi_detected = 1;
 572
 573	memset(&args, 0, sizeof(args));
 574
 575	switch (radeon_encoder->encoder_id) {
 576	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
 577		index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
 578		break;
 579	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
 580	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
 581		index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
 582		break;
 583	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
 584		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
 585			index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
 586		else
 587			index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
 588		break;
 589	}
 590
 591	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 592		return;
 593
 594	switch (frev) {
 595	case 1:
 596	case 2:
 597		switch (crev) {
 598		case 1:
 599			args.v1.ucMisc = 0;
 600			args.v1.ucAction = action;
 601			if (hdmi_detected)
 602				args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
 603			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 604			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
 605				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
 606					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 607				if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 608					args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
 609			} else {
 610				if (dig->linkb)
 611					args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
 612				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 613					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 614				/*if (pScrn->rgbBits == 8) */
 615				args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
 616			}
 617			break;
 618		case 2:
 619		case 3:
 620			args.v2.ucMisc = 0;
 621			args.v2.ucAction = action;
 622			if (crev == 3) {
 623				if (dig->coherent_mode)
 624					args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
 625			}
 626			if (hdmi_detected)
 627				args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
 628			args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 629			args.v2.ucTruncate = 0;
 630			args.v2.ucSpatial = 0;
 631			args.v2.ucTemporal = 0;
 632			args.v2.ucFRC = 0;
 633			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
 634				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
 635					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 636				if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
 637					args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
 638					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 639						args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
 640				}
 641				if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
 642					args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
 643					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 644						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
 645					if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
 646						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
 647				}
 648			} else {
 649				if (dig->linkb)
 650					args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
 651				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 652					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 653			}
 654			break;
 655		default:
 656			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 657			break;
 658		}
 659		break;
 660	default:
 661		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 662		break;
 663	}
 664
 665	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 666}
 667
 668int
 669atombios_get_encoder_mode(struct drm_encoder *encoder)
 670{
 671	struct drm_device *dev = encoder->dev;
 672	struct radeon_device *rdev = dev->dev_private;
 673	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 674	struct drm_connector *connector;
 675	struct radeon_connector *radeon_connector;
 676	struct radeon_connector_atom_dig *dig_connector;
 
 677
 
 
 
 
 
 
 
 678	/* dp bridges are always DP */
 679	if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
 680		return ATOM_ENCODER_MODE_DP;
 681
 682	/* DVO is always DVO */
 683	if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
 684	    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
 685		return ATOM_ENCODER_MODE_DVO;
 686
 687	connector = radeon_get_connector_for_encoder(encoder);
 688	/* if we don't have an active device yet, just use one of
 689	 * the connectors tied to the encoder.
 690	 */
 691	if (!connector)
 692		connector = radeon_get_connector_for_encoder_init(encoder);
 693	radeon_connector = to_radeon_connector(connector);
 694
 695	switch (connector->connector_type) {
 696	case DRM_MODE_CONNECTOR_DVII:
 697	case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
 698		if (radeon_audio != 0) {
 699			if (radeon_connector->use_digital &&
 700			    (radeon_connector->audio == RADEON_AUDIO_ENABLE))
 701				return ATOM_ENCODER_MODE_HDMI;
 702			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 703				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 704				return ATOM_ENCODER_MODE_HDMI;
 705			else if (radeon_connector->use_digital)
 706				return ATOM_ENCODER_MODE_DVI;
 707			else
 708				return ATOM_ENCODER_MODE_CRT;
 709		} else if (radeon_connector->use_digital) {
 710			return ATOM_ENCODER_MODE_DVI;
 711		} else {
 712			return ATOM_ENCODER_MODE_CRT;
 713		}
 714		break;
 715	case DRM_MODE_CONNECTOR_DVID:
 716	case DRM_MODE_CONNECTOR_HDMIA:
 717	default:
 718		if (radeon_audio != 0) {
 719			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
 720				return ATOM_ENCODER_MODE_HDMI;
 721			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 722				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 723				return ATOM_ENCODER_MODE_HDMI;
 724			else
 725				return ATOM_ENCODER_MODE_DVI;
 726		} else {
 727			return ATOM_ENCODER_MODE_DVI;
 728		}
 729		break;
 730	case DRM_MODE_CONNECTOR_LVDS:
 731		return ATOM_ENCODER_MODE_LVDS;
 732		break;
 733	case DRM_MODE_CONNECTOR_DisplayPort:
 734		dig_connector = radeon_connector->con_priv;
 735		if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
 736		    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
 737			if (radeon_audio != 0 &&
 738			    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
 739			    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
 740				return ATOM_ENCODER_MODE_DP_AUDIO;
 741			return ATOM_ENCODER_MODE_DP;
 742		} else if (radeon_audio != 0) {
 743			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
 744				return ATOM_ENCODER_MODE_HDMI;
 745			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 746				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 747				return ATOM_ENCODER_MODE_HDMI;
 748			else
 749				return ATOM_ENCODER_MODE_DVI;
 750		} else {
 751			return ATOM_ENCODER_MODE_DVI;
 752		}
 753		break;
 754	case DRM_MODE_CONNECTOR_eDP:
 755		if (radeon_audio != 0 &&
 756		    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
 757		    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
 758			return ATOM_ENCODER_MODE_DP_AUDIO;
 759		return ATOM_ENCODER_MODE_DP;
 760	case DRM_MODE_CONNECTOR_DVIA:
 761	case DRM_MODE_CONNECTOR_VGA:
 762		return ATOM_ENCODER_MODE_CRT;
 763		break;
 764	case DRM_MODE_CONNECTOR_Composite:
 765	case DRM_MODE_CONNECTOR_SVIDEO:
 766	case DRM_MODE_CONNECTOR_9PinDIN:
 767		/* fix me */
 768		return ATOM_ENCODER_MODE_TV;
 769		/*return ATOM_ENCODER_MODE_CV;*/
 770		break;
 771	}
 772}
 773
 774/*
 775 * DIG Encoder/Transmitter Setup
 776 *
 777 * DCE 3.0/3.1
 778 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
 779 * Supports up to 3 digital outputs
 780 * - 2 DIG encoder blocks.
 781 * DIG1 can drive UNIPHY link A or link B
 782 * DIG2 can drive UNIPHY link B or LVTMA
 783 *
 784 * DCE 3.2
 785 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
 786 * Supports up to 5 digital outputs
 787 * - 2 DIG encoder blocks.
 788 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
 789 *
 790 * DCE 4.0/5.0/6.0
 791 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
 792 * Supports up to 6 digital outputs
 793 * - 6 DIG encoder blocks.
 794 * - DIG to PHY mapping is hardcoded
 795 * DIG1 drives UNIPHY0 link A, A+B
 796 * DIG2 drives UNIPHY0 link B
 797 * DIG3 drives UNIPHY1 link A, A+B
 798 * DIG4 drives UNIPHY1 link B
 799 * DIG5 drives UNIPHY2 link A, A+B
 800 * DIG6 drives UNIPHY2 link B
 801 *
 802 * DCE 4.1
 803 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
 804 * Supports up to 6 digital outputs
 805 * - 2 DIG encoder blocks.
 806 * llano
 807 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
 808 * ontario
 809 * DIG1 drives UNIPHY0/1/2 link A
 810 * DIG2 drives UNIPHY0/1/2 link B
 811 *
 812 * Routing
 813 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
 814 * Examples:
 815 * crtc0 -> dig2 -> LVTMA   links A+B -> TMDS/HDMI
 816 * crtc1 -> dig1 -> UNIPHY0 link  B   -> DP
 817 * crtc0 -> dig1 -> UNIPHY2 link  A   -> LVDS
 818 * crtc1 -> dig2 -> UNIPHY1 link  B+A -> TMDS/HDMI
 819 */
 820
 821union dig_encoder_control {
 822	DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
 823	DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
 824	DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
 825	DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
 826};
 827
 828void
 829atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
 830{
 831	struct drm_device *dev = encoder->dev;
 832	struct radeon_device *rdev = dev->dev_private;
 833	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 834	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
 835	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
 836	union dig_encoder_control args;
 837	int index = 0;
 838	uint8_t frev, crev;
 839	int dp_clock = 0;
 840	int dp_lane_count = 0;
 841	int hpd_id = RADEON_HPD_NONE;
 842
 843	if (connector) {
 844		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 845		struct radeon_connector_atom_dig *dig_connector =
 846			radeon_connector->con_priv;
 847
 848		dp_clock = dig_connector->dp_clock;
 849		dp_lane_count = dig_connector->dp_lane_count;
 850		hpd_id = radeon_connector->hpd.hpd;
 851	}
 852
 853	/* no dig encoder assigned */
 854	if (dig->dig_encoder == -1)
 855		return;
 856
 857	memset(&args, 0, sizeof(args));
 858
 859	if (ASIC_IS_DCE4(rdev))
 860		index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
 861	else {
 862		if (dig->dig_encoder)
 863			index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
 864		else
 865			index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
 866	}
 867
 868	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 869		return;
 870
 871	switch (frev) {
 872	case 1:
 873		switch (crev) {
 874		case 1:
 875			args.v1.ucAction = action;
 876			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 877			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 878				args.v3.ucPanelMode = panel_mode;
 879			else
 880				args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
 881
 882			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
 883				args.v1.ucLaneNum = dp_lane_count;
 884			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 885				args.v1.ucLaneNum = 8;
 886			else
 887				args.v1.ucLaneNum = 4;
 888
 889			switch (radeon_encoder->encoder_id) {
 890			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
 891				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
 892				break;
 893			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
 894			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
 895				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
 896				break;
 897			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
 898				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
 899				break;
 900			}
 901			if (dig->linkb)
 902				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
 903			else
 904				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
 905
 906			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
 907				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
 908
 909			break;
 910		case 2:
 911		case 3:
 912			args.v3.ucAction = action;
 913			args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 914			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 915				args.v3.ucPanelMode = panel_mode;
 916			else
 917				args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
 918
 919			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
 920				args.v3.ucLaneNum = dp_lane_count;
 921			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 922				args.v3.ucLaneNum = 8;
 923			else
 924				args.v3.ucLaneNum = 4;
 925
 926			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
 927				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
 928			if (enc_override != -1)
 929				args.v3.acConfig.ucDigSel = enc_override;
 930			else
 931				args.v3.acConfig.ucDigSel = dig->dig_encoder;
 932			args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
 933			break;
 934		case 4:
 935			args.v4.ucAction = action;
 936			args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 937			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 938				args.v4.ucPanelMode = panel_mode;
 939			else
 940				args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
 941
 942			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
 943				args.v4.ucLaneNum = dp_lane_count;
 944			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 945				args.v4.ucLaneNum = 8;
 946			else
 947				args.v4.ucLaneNum = 4;
 948
 949			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
 950				if (dp_clock == 540000)
 951					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
 952				else if (dp_clock == 324000)
 953					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
 954				else if (dp_clock == 270000)
 955					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
 956				else
 957					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
 958			}
 959
 960			if (enc_override != -1)
 961				args.v4.acConfig.ucDigSel = enc_override;
 962			else
 963				args.v4.acConfig.ucDigSel = dig->dig_encoder;
 964			args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
 965			if (hpd_id == RADEON_HPD_NONE)
 966				args.v4.ucHPD_ID = 0;
 967			else
 968				args.v4.ucHPD_ID = hpd_id + 1;
 969			break;
 970		default:
 971			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 972			break;
 973		}
 974		break;
 975	default:
 976		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 977		break;
 978	}
 979
 980	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 981
 982}
 983
 984void
 985atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
 986{
 987	atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
 988}
 989
 990union dig_transmitter_control {
 991	DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
 992	DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
 993	DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
 994	DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
 995	DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
 996};
 997
 998void
 999atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
1000{
1001	struct drm_device *dev = encoder->dev;
1002	struct radeon_device *rdev = dev->dev_private;
1003	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1004	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1005	struct drm_connector *connector;
1006	union dig_transmitter_control args;
1007	int index = 0;
1008	uint8_t frev, crev;
1009	bool is_dp = false;
1010	int pll_id = 0;
1011	int dp_clock = 0;
1012	int dp_lane_count = 0;
1013	int connector_object_id = 0;
1014	int igp_lane_info = 0;
1015	int dig_encoder = dig->dig_encoder;
1016	int hpd_id = RADEON_HPD_NONE;
1017
1018	if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1019		connector = radeon_get_connector_for_encoder_init(encoder);
1020		/* just needed to avoid bailing in the encoder check.  the encoder
1021		 * isn't used for init
1022		 */
1023		dig_encoder = 0;
1024	} else
1025		connector = radeon_get_connector_for_encoder(encoder);
1026
1027	if (connector) {
1028		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1029		struct radeon_connector_atom_dig *dig_connector =
1030			radeon_connector->con_priv;
1031
1032		hpd_id = radeon_connector->hpd.hpd;
1033		dp_clock = dig_connector->dp_clock;
1034		dp_lane_count = dig_connector->dp_lane_count;
1035		connector_object_id =
1036			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1037		igp_lane_info = dig_connector->igp_lane_info;
1038	}
1039
1040	if (encoder->crtc) {
1041		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1042		pll_id = radeon_crtc->pll_id;
1043	}
1044
1045	/* no dig encoder assigned */
1046	if (dig_encoder == -1)
1047		return;
1048
1049	if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1050		is_dp = true;
1051
1052	memset(&args, 0, sizeof(args));
1053
1054	switch (radeon_encoder->encoder_id) {
1055	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1056		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1057		break;
1058	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1059	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1060	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1061	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1062		index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1063		break;
1064	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1065		index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1066		break;
1067	}
1068
1069	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1070		return;
1071
1072	switch (frev) {
1073	case 1:
1074		switch (crev) {
1075		case 1:
1076			args.v1.ucAction = action;
1077			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1078				args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1079			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1080				args.v1.asMode.ucLaneSel = lane_num;
1081				args.v1.asMode.ucLaneSet = lane_set;
1082			} else {
1083				if (is_dp)
1084					args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
1085				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1086					args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1087				else
1088					args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1089			}
1090
1091			args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
1092
1093			if (dig_encoder)
1094				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1095			else
1096				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1097
1098			if ((rdev->flags & RADEON_IS_IGP) &&
1099			    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1100				if (is_dp ||
1101				    !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
1102					if (igp_lane_info & 0x1)
1103						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1104					else if (igp_lane_info & 0x2)
1105						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1106					else if (igp_lane_info & 0x4)
1107						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1108					else if (igp_lane_info & 0x8)
1109						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1110				} else {
1111					if (igp_lane_info & 0x3)
1112						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1113					else if (igp_lane_info & 0xc)
1114						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1115				}
1116			}
1117
1118			if (dig->linkb)
1119				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1120			else
1121				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1122
1123			if (is_dp)
1124				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1125			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1126				if (dig->coherent_mode)
1127					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1128				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1129					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1130			}
1131			break;
1132		case 2:
1133			args.v2.ucAction = action;
1134			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1135				args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1136			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1137				args.v2.asMode.ucLaneSel = lane_num;
1138				args.v2.asMode.ucLaneSet = lane_set;
1139			} else {
1140				if (is_dp)
1141					args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
1142				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1143					args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1144				else
1145					args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1146			}
1147
1148			args.v2.acConfig.ucEncoderSel = dig_encoder;
1149			if (dig->linkb)
1150				args.v2.acConfig.ucLinkSel = 1;
1151
1152			switch (radeon_encoder->encoder_id) {
1153			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1154				args.v2.acConfig.ucTransmitterSel = 0;
1155				break;
1156			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1157				args.v2.acConfig.ucTransmitterSel = 1;
1158				break;
1159			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1160				args.v2.acConfig.ucTransmitterSel = 2;
1161				break;
1162			}
1163
1164			if (is_dp) {
1165				args.v2.acConfig.fCoherentMode = 1;
1166				args.v2.acConfig.fDPConnector = 1;
1167			} else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1168				if (dig->coherent_mode)
1169					args.v2.acConfig.fCoherentMode = 1;
1170				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1171					args.v2.acConfig.fDualLinkConnector = 1;
1172			}
1173			break;
1174		case 3:
1175			args.v3.ucAction = action;
1176			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1177				args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1178			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1179				args.v3.asMode.ucLaneSel = lane_num;
1180				args.v3.asMode.ucLaneSet = lane_set;
1181			} else {
1182				if (is_dp)
1183					args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
1184				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1185					args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1186				else
1187					args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1188			}
1189
1190			if (is_dp)
1191				args.v3.ucLaneNum = dp_lane_count;
1192			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1193				args.v3.ucLaneNum = 8;
1194			else
1195				args.v3.ucLaneNum = 4;
1196
1197			if (dig->linkb)
1198				args.v3.acConfig.ucLinkSel = 1;
1199			if (dig_encoder & 1)
1200				args.v3.acConfig.ucEncoderSel = 1;
1201
1202			/* Select the PLL for the PHY
1203			 * DP PHY should be clocked from external src if there is
1204			 * one.
1205			 */
1206			/* On DCE4, if there is an external clock, it generates the DP ref clock */
1207			if (is_dp && rdev->clock.dp_extclk)
1208				args.v3.acConfig.ucRefClkSource = 2; /* external src */
1209			else
1210				args.v3.acConfig.ucRefClkSource = pll_id;
1211
1212			switch (radeon_encoder->encoder_id) {
1213			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1214				args.v3.acConfig.ucTransmitterSel = 0;
1215				break;
1216			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1217				args.v3.acConfig.ucTransmitterSel = 1;
1218				break;
1219			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1220				args.v3.acConfig.ucTransmitterSel = 2;
1221				break;
1222			}
1223
1224			if (is_dp)
1225				args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1226			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1227				if (dig->coherent_mode)
1228					args.v3.acConfig.fCoherentMode = 1;
1229				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1230					args.v3.acConfig.fDualLinkConnector = 1;
1231			}
1232			break;
1233		case 4:
1234			args.v4.ucAction = action;
1235			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1236				args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1237			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1238				args.v4.asMode.ucLaneSel = lane_num;
1239				args.v4.asMode.ucLaneSet = lane_set;
1240			} else {
1241				if (is_dp)
1242					args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
1243				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1244					args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1245				else
1246					args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1247			}
1248
1249			if (is_dp)
1250				args.v4.ucLaneNum = dp_lane_count;
1251			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1252				args.v4.ucLaneNum = 8;
1253			else
1254				args.v4.ucLaneNum = 4;
1255
1256			if (dig->linkb)
1257				args.v4.acConfig.ucLinkSel = 1;
1258			if (dig_encoder & 1)
1259				args.v4.acConfig.ucEncoderSel = 1;
1260
1261			/* Select the PLL for the PHY
1262			 * DP PHY should be clocked from external src if there is
1263			 * one.
1264			 */
1265			/* On DCE5 DCPLL usually generates the DP ref clock */
1266			if (is_dp) {
1267				if (rdev->clock.dp_extclk)
1268					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1269				else
1270					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1271			} else
1272				args.v4.acConfig.ucRefClkSource = pll_id;
1273
1274			switch (radeon_encoder->encoder_id) {
1275			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1276				args.v4.acConfig.ucTransmitterSel = 0;
1277				break;
1278			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1279				args.v4.acConfig.ucTransmitterSel = 1;
1280				break;
1281			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1282				args.v4.acConfig.ucTransmitterSel = 2;
1283				break;
1284			}
1285
1286			if (is_dp)
1287				args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1288			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1289				if (dig->coherent_mode)
1290					args.v4.acConfig.fCoherentMode = 1;
1291				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1292					args.v4.acConfig.fDualLinkConnector = 1;
1293			}
1294			break;
1295		case 5:
1296			args.v5.ucAction = action;
1297			if (is_dp)
1298				args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1299			else
1300				args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1301
1302			switch (radeon_encoder->encoder_id) {
1303			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1304				if (dig->linkb)
1305					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1306				else
1307					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1308				break;
1309			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1310				if (dig->linkb)
1311					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1312				else
1313					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1314				break;
1315			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1316				if (dig->linkb)
1317					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1318				else
1319					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1320				break;
1321			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1322				args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
1323				break;
1324			}
1325			if (is_dp)
1326				args.v5.ucLaneNum = dp_lane_count;
1327			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1328				args.v5.ucLaneNum = 8;
1329			else
1330				args.v5.ucLaneNum = 4;
1331			args.v5.ucConnObjId = connector_object_id;
1332			args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1333
1334			if (is_dp && rdev->clock.dp_extclk)
1335				args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1336			else
1337				args.v5.asConfig.ucPhyClkSrcId = pll_id;
1338
1339			if (is_dp)
1340				args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1341			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1342				if (dig->coherent_mode)
1343					args.v5.asConfig.ucCoherentMode = 1;
1344			}
1345			if (hpd_id == RADEON_HPD_NONE)
1346				args.v5.asConfig.ucHPDSel = 0;
1347			else
1348				args.v5.asConfig.ucHPDSel = hpd_id + 1;
1349			args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
1350			args.v5.ucDPLaneSet = lane_set;
1351			break;
1352		default:
1353			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1354			break;
1355		}
1356		break;
1357	default:
1358		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1359		break;
1360	}
1361
1362	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1363}
1364
1365void
1366atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
1367{
1368	atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
1369}
1370
1371bool
1372atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1373{
1374	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1375	struct drm_device *dev = radeon_connector->base.dev;
1376	struct radeon_device *rdev = dev->dev_private;
1377	union dig_transmitter_control args;
1378	int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1379	uint8_t frev, crev;
1380
1381	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1382		goto done;
1383
1384	if (!ASIC_IS_DCE4(rdev))
1385		goto done;
1386
1387	if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1388	    (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1389		goto done;
1390
1391	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1392		goto done;
1393
1394	memset(&args, 0, sizeof(args));
1395
1396	args.v1.ucAction = action;
1397
1398	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1399
1400	/* wait for the panel to power up */
1401	if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1402		int i;
1403
1404		for (i = 0; i < 300; i++) {
1405			if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1406				return true;
1407			mdelay(1);
1408		}
1409		return false;
1410	}
1411done:
1412	return true;
1413}
1414
1415union external_encoder_control {
1416	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1417	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1418};
1419
1420static void
1421atombios_external_encoder_setup(struct drm_encoder *encoder,
1422				struct drm_encoder *ext_encoder,
1423				int action)
1424{
1425	struct drm_device *dev = encoder->dev;
1426	struct radeon_device *rdev = dev->dev_private;
1427	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1428	struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1429	union external_encoder_control args;
1430	struct drm_connector *connector;
1431	int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1432	u8 frev, crev;
1433	int dp_clock = 0;
1434	int dp_lane_count = 0;
1435	int connector_object_id = 0;
1436	u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1437
1438	if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1439		connector = radeon_get_connector_for_encoder_init(encoder);
1440	else
1441		connector = radeon_get_connector_for_encoder(encoder);
1442
1443	if (connector) {
1444		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1445		struct radeon_connector_atom_dig *dig_connector =
1446			radeon_connector->con_priv;
1447
1448		dp_clock = dig_connector->dp_clock;
1449		dp_lane_count = dig_connector->dp_lane_count;
1450		connector_object_id =
1451			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1452	}
1453
1454	memset(&args, 0, sizeof(args));
1455
1456	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1457		return;
1458
1459	switch (frev) {
1460	case 1:
1461		/* no params on frev 1 */
1462		break;
1463	case 2:
1464		switch (crev) {
1465		case 1:
1466		case 2:
1467			args.v1.sDigEncoder.ucAction = action;
1468			args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1469			args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1470
1471			if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1472				if (dp_clock == 270000)
1473					args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1474				args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1475			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1476				args.v1.sDigEncoder.ucLaneNum = 8;
1477			else
1478				args.v1.sDigEncoder.ucLaneNum = 4;
1479			break;
1480		case 3:
1481			args.v3.sExtEncoder.ucAction = action;
1482			if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1483				args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1484			else
1485				args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1486			args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1487
1488			if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1489				if (dp_clock == 270000)
1490					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1491				else if (dp_clock == 540000)
1492					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1493				args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1494			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1495				args.v3.sExtEncoder.ucLaneNum = 8;
1496			else
1497				args.v3.sExtEncoder.ucLaneNum = 4;
1498			switch (ext_enum) {
1499			case GRAPH_OBJECT_ENUM_ID1:
1500				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1501				break;
1502			case GRAPH_OBJECT_ENUM_ID2:
1503				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1504				break;
1505			case GRAPH_OBJECT_ENUM_ID3:
1506				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1507				break;
1508			}
1509			args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
1510			break;
1511		default:
1512			DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1513			return;
1514		}
1515		break;
1516	default:
1517		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1518		return;
1519	}
1520	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1521}
1522
1523static void
1524atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1525{
1526	struct drm_device *dev = encoder->dev;
1527	struct radeon_device *rdev = dev->dev_private;
1528	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1529	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1530	ENABLE_YUV_PS_ALLOCATION args;
1531	int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1532	uint32_t temp, reg;
1533
1534	memset(&args, 0, sizeof(args));
1535
1536	if (rdev->family >= CHIP_R600)
1537		reg = R600_BIOS_3_SCRATCH;
1538	else
1539		reg = RADEON_BIOS_3_SCRATCH;
1540
1541	/* XXX: fix up scratch reg handling */
1542	temp = RREG32(reg);
1543	if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1544		WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1545			     (radeon_crtc->crtc_id << 18)));
1546	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1547		WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1548	else
1549		WREG32(reg, 0);
1550
1551	if (enable)
1552		args.ucEnable = ATOM_ENABLE;
1553	args.ucCRTC = radeon_crtc->crtc_id;
1554
1555	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1556
1557	WREG32(reg, temp);
1558}
1559
1560static void
1561radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1562{
1563	struct drm_device *dev = encoder->dev;
1564	struct radeon_device *rdev = dev->dev_private;
1565	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1566	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1567	int index = 0;
1568
1569	memset(&args, 0, sizeof(args));
1570
1571	switch (radeon_encoder->encoder_id) {
1572	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1573	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1574		index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1575		break;
1576	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1577	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1578	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1579		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1580		break;
1581	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1582		index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1583		break;
1584	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1585		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1586			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1587		else
1588			index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1589		break;
1590	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1591	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1592		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1593			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1594		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1595			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1596		else
1597			index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1598		break;
1599	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1600	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1601		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1602			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1603		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1604			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1605		else
1606			index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1607		break;
1608	default:
1609		return;
1610	}
1611
1612	switch (mode) {
1613	case DRM_MODE_DPMS_ON:
1614		args.ucAction = ATOM_ENABLE;
1615		/* workaround for DVOOutputControl on some RS690 systems */
1616		if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1617			u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1618			WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1619			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1620			WREG32(RADEON_BIOS_3_SCRATCH, reg);
1621		} else
1622			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1623		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1624			if (rdev->mode_info.bl_encoder) {
1625				struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1626
1627				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1628			} else {
1629				args.ucAction = ATOM_LCD_BLON;
1630				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1631			}
1632		}
1633		break;
1634	case DRM_MODE_DPMS_STANDBY:
1635	case DRM_MODE_DPMS_SUSPEND:
1636	case DRM_MODE_DPMS_OFF:
1637		args.ucAction = ATOM_DISABLE;
1638		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1639		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1640			args.ucAction = ATOM_LCD_BLOFF;
1641			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1642		}
1643		break;
1644	}
1645}
1646
1647static void
1648radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1649{
1650	struct drm_device *dev = encoder->dev;
1651	struct radeon_device *rdev = dev->dev_private;
1652	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1653	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1654	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1655	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1656	struct radeon_connector *radeon_connector = NULL;
1657	struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1658	bool travis_quirk = false;
1659
1660	if (connector) {
1661		radeon_connector = to_radeon_connector(connector);
1662		radeon_dig_connector = radeon_connector->con_priv;
1663		if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
1664		     ENCODER_OBJECT_ID_TRAVIS) &&
1665		    (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
1666		    !ASIC_IS_DCE5(rdev))
1667			travis_quirk = true;
1668	}
1669
1670	switch (mode) {
1671	case DRM_MODE_DPMS_ON:
1672		if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1673			if (!connector)
1674				dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1675			else
1676				dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1677
1678			/* setup and enable the encoder */
1679			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1680			atombios_dig_encoder_setup(encoder,
1681						   ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1682						   dig->panel_mode);
1683			if (ext_encoder) {
1684				if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1685					atombios_external_encoder_setup(encoder, ext_encoder,
1686									EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1687			}
1688		} else if (ASIC_IS_DCE4(rdev)) {
1689			/* setup and enable the encoder */
1690			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1691		} else {
1692			/* setup and enable the encoder and transmitter */
1693			atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1694			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1695		}
1696		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1697			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1698				atombios_set_edp_panel_power(connector,
1699							     ATOM_TRANSMITTER_ACTION_POWER_ON);
1700				radeon_dig_connector->edp_on = true;
1701			}
1702		}
1703		/* enable the transmitter */
1704		atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1705		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1706			/* DP_SET_POWER_D0 is set in radeon_dp_link_train */
1707			radeon_dp_link_train(encoder, connector);
1708			if (ASIC_IS_DCE4(rdev))
1709				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1710		}
1711		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1712			if (rdev->mode_info.bl_encoder)
1713				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1714			else
1715				atombios_dig_transmitter_setup(encoder,
1716							       ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1717		}
1718		if (ext_encoder)
1719			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1720		break;
1721	case DRM_MODE_DPMS_STANDBY:
1722	case DRM_MODE_DPMS_SUSPEND:
1723	case DRM_MODE_DPMS_OFF:
1724
 
 
 
 
1725		if (ASIC_IS_DCE4(rdev)) {
1726			if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
1727				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1728		}
1729		if (ext_encoder)
1730			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1731		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1732			atombios_dig_transmitter_setup(encoder,
1733						       ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1734
1735		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
1736		    connector && !travis_quirk)
1737			radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1738		if (ASIC_IS_DCE4(rdev)) {
1739			/* disable the transmitter */
1740			atombios_dig_transmitter_setup(encoder,
1741						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1742		} else {
1743			/* disable the encoder and transmitter */
1744			atombios_dig_transmitter_setup(encoder,
1745						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1746			atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1747		}
1748		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1749			if (travis_quirk)
1750				radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1751			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1752				atombios_set_edp_panel_power(connector,
1753							     ATOM_TRANSMITTER_ACTION_POWER_OFF);
1754				radeon_dig_connector->edp_on = false;
1755			}
1756		}
1757		break;
1758	}
1759}
1760
1761static void
1762radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1763{
1764	struct drm_device *dev = encoder->dev;
1765	struct radeon_device *rdev = dev->dev_private;
1766	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1767	int encoder_mode = atombios_get_encoder_mode(encoder);
1768
1769	DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1770		  radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1771		  radeon_encoder->active_device);
1772
1773	if ((radeon_audio != 0) &&
1774	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
1775	     ENCODER_MODE_IS_DP(encoder_mode)))
1776		radeon_audio_dpms(encoder, mode);
1777
1778	switch (radeon_encoder->encoder_id) {
1779	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1780	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1781	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1782	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1783	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1784	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1785	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1786	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1787		radeon_atom_encoder_dpms_avivo(encoder, mode);
1788		break;
1789	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1790	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1791	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1792	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1793	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1794		radeon_atom_encoder_dpms_dig(encoder, mode);
1795		break;
1796	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1797		if (ASIC_IS_DCE5(rdev)) {
1798			switch (mode) {
1799			case DRM_MODE_DPMS_ON:
1800				atombios_dvo_setup(encoder, ATOM_ENABLE);
1801				break;
1802			case DRM_MODE_DPMS_STANDBY:
1803			case DRM_MODE_DPMS_SUSPEND:
1804			case DRM_MODE_DPMS_OFF:
1805				atombios_dvo_setup(encoder, ATOM_DISABLE);
1806				break;
1807			}
1808		} else if (ASIC_IS_DCE3(rdev))
1809			radeon_atom_encoder_dpms_dig(encoder, mode);
1810		else
1811			radeon_atom_encoder_dpms_avivo(encoder, mode);
1812		break;
1813	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1814	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1815		if (ASIC_IS_DCE5(rdev)) {
1816			switch (mode) {
1817			case DRM_MODE_DPMS_ON:
1818				atombios_dac_setup(encoder, ATOM_ENABLE);
1819				break;
1820			case DRM_MODE_DPMS_STANDBY:
1821			case DRM_MODE_DPMS_SUSPEND:
1822			case DRM_MODE_DPMS_OFF:
1823				atombios_dac_setup(encoder, ATOM_DISABLE);
1824				break;
1825			}
1826		} else
1827			radeon_atom_encoder_dpms_avivo(encoder, mode);
1828		break;
1829	default:
1830		return;
1831	}
1832
1833	radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1834
1835}
1836
1837union crtc_source_param {
1838	SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1839	SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1840};
1841
1842static void
1843atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1844{
1845	struct drm_device *dev = encoder->dev;
1846	struct radeon_device *rdev = dev->dev_private;
1847	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1848	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1849	union crtc_source_param args;
1850	int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1851	uint8_t frev, crev;
1852	struct radeon_encoder_atom_dig *dig;
1853
1854	memset(&args, 0, sizeof(args));
1855
1856	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1857		return;
1858
1859	switch (frev) {
1860	case 1:
1861		switch (crev) {
1862		case 1:
1863		default:
1864			if (ASIC_IS_AVIVO(rdev))
1865				args.v1.ucCRTC = radeon_crtc->crtc_id;
1866			else {
1867				if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1)
1868					args.v1.ucCRTC = radeon_crtc->crtc_id;
1869				else
1870					args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
 
1871			}
1872			switch (radeon_encoder->encoder_id) {
1873			case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1874			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1875				args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1876				break;
1877			case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1878			case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1879				if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1880					args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1881				else
1882					args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1883				break;
1884			case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1885			case ENCODER_OBJECT_ID_INTERNAL_DDI:
1886			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1887				args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1888				break;
1889			case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1890			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1891				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1892					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1893				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1894					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1895				else
1896					args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1897				break;
1898			case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1899			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1900				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1901					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1902				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1903					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1904				else
1905					args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1906				break;
1907			}
1908			break;
1909		case 2:
1910			args.v2.ucCRTC = radeon_crtc->crtc_id;
1911			if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1912				struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1913
1914				if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1915					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1916				else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1917					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1918				else
1919					args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1920			} else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1921				args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1922			} else {
1923				args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1924			}
1925			switch (radeon_encoder->encoder_id) {
1926			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1927			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1928			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1929			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1930			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1931				dig = radeon_encoder->enc_priv;
1932				switch (dig->dig_encoder) {
1933				case 0:
1934					args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1935					break;
1936				case 1:
1937					args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1938					break;
1939				case 2:
1940					args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1941					break;
1942				case 3:
1943					args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1944					break;
1945				case 4:
1946					args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1947					break;
1948				case 5:
1949					args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1950					break;
1951				case 6:
1952					args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
1953					break;
1954				}
1955				break;
1956			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1957				args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1958				break;
1959			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1960				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1961					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1962				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1963					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1964				else
1965					args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1966				break;
1967			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1968				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1969					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1970				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1971					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1972				else
1973					args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1974				break;
1975			}
1976			break;
1977		}
1978		break;
1979	default:
1980		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1981		return;
1982	}
1983
1984	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1985
1986	/* update scratch regs with new routing */
1987	radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1988}
1989
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1990static void
1991atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1992			      struct drm_display_mode *mode)
1993{
1994	struct drm_device *dev = encoder->dev;
1995	struct radeon_device *rdev = dev->dev_private;
1996	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1997	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1998
1999	/* Funky macbooks */
2000	if ((rdev->pdev->device == 0x71C5) &&
2001	    (rdev->pdev->subsystem_vendor == 0x106b) &&
2002	    (rdev->pdev->subsystem_device == 0x0080)) {
2003		if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2004			uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
2005
2006			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
2007			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
2008
2009			WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
2010		}
2011	}
2012
2013	/* set scaler clears this on some chips */
2014	if (ASIC_IS_AVIVO(rdev) &&
2015	    (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
2016		if (ASIC_IS_DCE8(rdev)) {
2017			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2018				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
2019				       CIK_INTERLEAVE_EN);
2020			else
2021				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2022		} else if (ASIC_IS_DCE4(rdev)) {
2023			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2024				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
2025				       EVERGREEN_INTERLEAVE_EN);
2026			else
2027				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2028		} else {
2029			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2030				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
2031				       AVIVO_D1MODE_INTERLEAVE_EN);
2032			else
2033				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2034		}
2035	}
2036}
2037
2038void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
2039{
2040	if (enc_idx < 0)
2041		return;
2042	rdev->mode_info.active_encoders &= ~(1 << enc_idx);
2043}
2044
2045int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
2046{
2047	struct drm_device *dev = encoder->dev;
2048	struct radeon_device *rdev = dev->dev_private;
2049	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2050	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2051	struct drm_encoder *test_encoder;
2052	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2053	uint32_t dig_enc_in_use = 0;
2054	int enc_idx = -1;
2055
2056	if (fe_idx >= 0) {
2057		enc_idx = fe_idx;
2058		goto assigned;
2059	}
2060	if (ASIC_IS_DCE6(rdev)) {
2061		/* DCE6 */
2062		switch (radeon_encoder->encoder_id) {
2063		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2064			if (dig->linkb)
2065				enc_idx = 1;
2066			else
2067				enc_idx = 0;
2068			break;
2069		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2070			if (dig->linkb)
2071				enc_idx = 3;
2072			else
2073				enc_idx = 2;
2074			break;
2075		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2076			if (dig->linkb)
2077				enc_idx = 5;
2078			else
2079				enc_idx = 4;
2080			break;
2081		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2082			enc_idx = 6;
2083			break;
2084		}
2085		goto assigned;
2086	} else if (ASIC_IS_DCE4(rdev)) {
2087		/* DCE4/5 */
2088		if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
2089			/* ontario follows DCE4 */
2090			if (rdev->family == CHIP_PALM) {
2091				if (dig->linkb)
2092					enc_idx = 1;
2093				else
2094					enc_idx = 0;
2095			} else
2096				/* llano follows DCE3.2 */
2097				enc_idx = radeon_crtc->crtc_id;
2098		} else {
2099			switch (radeon_encoder->encoder_id) {
2100			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2101				if (dig->linkb)
2102					enc_idx = 1;
2103				else
2104					enc_idx = 0;
2105				break;
2106			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2107				if (dig->linkb)
2108					enc_idx = 3;
2109				else
2110					enc_idx = 2;
2111				break;
2112			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2113				if (dig->linkb)
2114					enc_idx = 5;
2115				else
2116					enc_idx = 4;
2117				break;
2118			}
2119		}
2120		goto assigned;
2121	}
2122
2123	/*
2124	 * On DCE32 any encoder can drive any block so usually just use crtc id,
2125	 * but Apple thinks different at least on iMac10,1, so there use linkb,
2126	 * otherwise the internal eDP panel will stay dark.
2127	 */
2128	if (ASIC_IS_DCE32(rdev)) {
2129		if (dmi_match(DMI_PRODUCT_NAME, "iMac10,1"))
2130			enc_idx = (dig->linkb) ? 1 : 0;
2131		else
2132			enc_idx = radeon_crtc->crtc_id;
2133
2134		goto assigned;
2135	}
2136
2137	/* on DCE3 - LVTMA can only be driven by DIGB */
2138	list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2139		struct radeon_encoder *radeon_test_encoder;
2140
2141		if (encoder == test_encoder)
2142			continue;
2143
2144		if (!radeon_encoder_is_digital(test_encoder))
2145			continue;
2146
2147		radeon_test_encoder = to_radeon_encoder(test_encoder);
2148		dig = radeon_test_encoder->enc_priv;
2149
2150		if (dig->dig_encoder >= 0)
2151			dig_enc_in_use |= (1 << dig->dig_encoder);
2152	}
2153
2154	if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2155		if (dig_enc_in_use & 0x2)
2156			DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2157		return 1;
2158	}
2159	if (!(dig_enc_in_use & 1))
2160		return 0;
2161	return 1;
2162
2163assigned:
2164	if (enc_idx == -1) {
2165		DRM_ERROR("Got encoder index incorrect - returning 0\n");
2166		return 0;
2167	}
2168	if (rdev->mode_info.active_encoders & (1 << enc_idx))
2169		DRM_ERROR("chosen encoder in use %d\n", enc_idx);
2170
2171	rdev->mode_info.active_encoders |= (1 << enc_idx);
2172	return enc_idx;
2173}
2174
2175/* This only needs to be called once at startup */
2176void
2177radeon_atom_encoder_init(struct radeon_device *rdev)
2178{
2179	struct drm_device *dev = rdev->ddev;
2180	struct drm_encoder *encoder;
2181
2182	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2183		struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2184		struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2185
2186		switch (radeon_encoder->encoder_id) {
2187		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2188		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2189		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2190		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2191		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2192			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2193			break;
2194		default:
2195			break;
2196		}
2197
2198		if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
2199			atombios_external_encoder_setup(encoder, ext_encoder,
2200							EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2201	}
2202}
2203
2204static void
2205radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2206			     struct drm_display_mode *mode,
2207			     struct drm_display_mode *adjusted_mode)
2208{
2209	struct drm_device *dev = encoder->dev;
2210	struct radeon_device *rdev = dev->dev_private;
2211	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2212	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2213	int encoder_mode;
2214
2215	radeon_encoder->pixel_clock = adjusted_mode->clock;
2216
2217	/* need to call this here rather than in prepare() since we need some crtc info */
2218	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2219
2220	if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2221		if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2222			atombios_yuv_setup(encoder, true);
2223		else
2224			atombios_yuv_setup(encoder, false);
2225	}
2226
2227	switch (radeon_encoder->encoder_id) {
2228	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2229	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2230	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2231	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2232		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2233		break;
2234	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2235	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2236	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2237	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2238	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2239		/* handled in dpms */
2240		break;
2241	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2242	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2243	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2244		atombios_dvo_setup(encoder, ATOM_ENABLE);
2245		break;
2246	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2247	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2248	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2249	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2250		atombios_dac_setup(encoder, ATOM_ENABLE);
2251		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2252			if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2253				atombios_tv_setup(encoder, ATOM_ENABLE);
2254			else
2255				atombios_tv_setup(encoder, ATOM_DISABLE);
2256		}
2257		break;
2258	}
2259
2260	atombios_apply_encoder_quirks(encoder, adjusted_mode);
2261
2262	encoder_mode = atombios_get_encoder_mode(encoder);
2263	if (connector && (radeon_audio != 0) &&
2264	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
2265	     ENCODER_MODE_IS_DP(encoder_mode)))
2266		radeon_audio_mode_set(encoder, adjusted_mode);
2267}
2268
2269static bool
2270atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2271{
2272	struct drm_device *dev = encoder->dev;
2273	struct radeon_device *rdev = dev->dev_private;
2274	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2275	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2276
2277	if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2278				       ATOM_DEVICE_CV_SUPPORT |
2279				       ATOM_DEVICE_CRT_SUPPORT)) {
2280		DAC_LOAD_DETECTION_PS_ALLOCATION args;
2281		int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2282		uint8_t frev, crev;
2283
2284		memset(&args, 0, sizeof(args));
2285
2286		if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2287			return false;
2288
2289		args.sDacload.ucMisc = 0;
2290
2291		if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2292		    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2293			args.sDacload.ucDacType = ATOM_DAC_A;
2294		else
2295			args.sDacload.ucDacType = ATOM_DAC_B;
2296
2297		if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2298			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2299		else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2300			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2301		else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2302			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2303			if (crev >= 3)
2304				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2305		} else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2306			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2307			if (crev >= 3)
2308				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2309		}
2310
2311		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2312
2313		return true;
2314	} else
2315		return false;
2316}
2317
2318static enum drm_connector_status
2319radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2320{
2321	struct drm_device *dev = encoder->dev;
2322	struct radeon_device *rdev = dev->dev_private;
2323	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2324	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2325	uint32_t bios_0_scratch;
2326
2327	if (!atombios_dac_load_detect(encoder, connector)) {
2328		DRM_DEBUG_KMS("detect returned false \n");
2329		return connector_status_unknown;
2330	}
2331
2332	if (rdev->family >= CHIP_R600)
2333		bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2334	else
2335		bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2336
2337	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2338	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2339		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2340			return connector_status_connected;
2341	}
2342	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2343		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2344			return connector_status_connected;
2345	}
2346	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2347		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2348			return connector_status_connected;
2349	}
2350	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2351		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2352			return connector_status_connected; /* CTV */
2353		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2354			return connector_status_connected; /* STV */
2355	}
2356	return connector_status_disconnected;
2357}
2358
2359static enum drm_connector_status
2360radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2361{
2362	struct drm_device *dev = encoder->dev;
2363	struct radeon_device *rdev = dev->dev_private;
2364	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2365	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2366	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2367	u32 bios_0_scratch;
2368
2369	if (!ASIC_IS_DCE4(rdev))
2370		return connector_status_unknown;
2371
2372	if (!ext_encoder)
2373		return connector_status_unknown;
2374
2375	if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2376		return connector_status_unknown;
2377
2378	/* load detect on the dp bridge */
2379	atombios_external_encoder_setup(encoder, ext_encoder,
2380					EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2381
2382	bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2383
2384	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2385	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2386		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2387			return connector_status_connected;
2388	}
2389	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2390		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2391			return connector_status_connected;
2392	}
2393	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2394		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2395			return connector_status_connected;
2396	}
2397	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2398		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2399			return connector_status_connected; /* CTV */
2400		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2401			return connector_status_connected; /* STV */
2402	}
2403	return connector_status_disconnected;
2404}
2405
2406void
2407radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2408{
2409	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2410
2411	if (ext_encoder)
2412		/* ddc_setup on the dp bridge */
2413		atombios_external_encoder_setup(encoder, ext_encoder,
2414						EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2415
2416}
2417
2418static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2419{
2420	struct radeon_device *rdev = encoder->dev->dev_private;
2421	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2422	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2423
2424	if ((radeon_encoder->active_device &
2425	     (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2426	    (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2427	     ENCODER_OBJECT_ID_NONE)) {
2428		struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2429		if (dig) {
2430			if (dig->dig_encoder >= 0)
2431				radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2432			dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
2433			if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2434				if (rdev->family >= CHIP_R600)
2435					dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2436				else
2437					/* RS600/690/740 have only 1 afmt block */
2438					dig->afmt = rdev->mode_info.afmt[0];
2439			}
2440		}
2441	}
2442
2443	radeon_atom_output_lock(encoder, true);
2444
2445	if (connector) {
2446		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2447
2448		/* select the clock/data port if it uses a router */
2449		if (radeon_connector->router.cd_valid)
2450			radeon_router_select_cd_port(radeon_connector);
2451
2452		/* turn eDP panel on for mode set */
2453		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2454			atombios_set_edp_panel_power(connector,
2455						     ATOM_TRANSMITTER_ACTION_POWER_ON);
2456	}
2457
2458	/* this is needed for the pll/ss setup to work correctly in some cases */
2459	atombios_set_encoder_crtc_source(encoder);
2460	/* set up the FMT blocks */
2461	if (ASIC_IS_DCE8(rdev))
2462		dce8_program_fmt(encoder);
2463	else if (ASIC_IS_DCE4(rdev))
2464		dce4_program_fmt(encoder);
2465	else if (ASIC_IS_DCE3(rdev))
2466		dce3_program_fmt(encoder);
2467	else if (ASIC_IS_AVIVO(rdev))
2468		avivo_program_fmt(encoder);
2469}
2470
2471static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2472{
2473	/* need to call this here as we need the crtc set up */
2474	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2475	radeon_atom_output_lock(encoder, false);
2476}
2477
2478static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2479{
2480	struct drm_device *dev = encoder->dev;
2481	struct radeon_device *rdev = dev->dev_private;
2482	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2483	struct radeon_encoder_atom_dig *dig;
2484
2485	/* check for pre-DCE3 cards with shared encoders;
2486	 * can't really use the links individually, so don't disable
2487	 * the encoder if it's in use by another connector
2488	 */
2489	if (!ASIC_IS_DCE3(rdev)) {
2490		struct drm_encoder *other_encoder;
2491		struct radeon_encoder *other_radeon_encoder;
2492
2493		list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2494			other_radeon_encoder = to_radeon_encoder(other_encoder);
2495			if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2496			    drm_helper_encoder_in_use(other_encoder))
2497				goto disable_done;
2498		}
2499	}
2500
2501	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2502
2503	switch (radeon_encoder->encoder_id) {
2504	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2505	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2506	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2507	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2508		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2509		break;
2510	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2511	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2512	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2513	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2514	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2515		/* handled in dpms */
2516		break;
2517	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2518	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2519	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2520		atombios_dvo_setup(encoder, ATOM_DISABLE);
2521		break;
2522	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2523	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2524	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2525	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2526		atombios_dac_setup(encoder, ATOM_DISABLE);
2527		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2528			atombios_tv_setup(encoder, ATOM_DISABLE);
2529		break;
2530	}
2531
2532disable_done:
2533	if (radeon_encoder_is_digital(encoder)) {
2534		if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2535			if (rdev->asic->display.hdmi_enable)
2536				radeon_hdmi_enable(rdev, encoder, false);
2537		}
2538		if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
2539			dig = radeon_encoder->enc_priv;
2540			radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2541			dig->dig_encoder = -1;
2542			radeon_encoder->active_device = 0;
2543		}
2544	} else
2545		radeon_encoder->active_device = 0;
2546}
2547
2548/* these are handled by the primary encoders */
2549static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2550{
2551
2552}
2553
2554static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2555{
2556
2557}
2558
2559static void
2560radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2561			 struct drm_display_mode *mode,
2562			 struct drm_display_mode *adjusted_mode)
2563{
2564
2565}
2566
2567static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2568{
2569
2570}
2571
2572static void
2573radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2574{
2575
2576}
2577
2578static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2579	.dpms = radeon_atom_ext_dpms,
2580	.prepare = radeon_atom_ext_prepare,
2581	.mode_set = radeon_atom_ext_mode_set,
2582	.commit = radeon_atom_ext_commit,
2583	.disable = radeon_atom_ext_disable,
2584	/* no detect for TMDS/LVDS yet */
2585};
2586
2587static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2588	.dpms = radeon_atom_encoder_dpms,
2589	.mode_fixup = radeon_atom_mode_fixup,
2590	.prepare = radeon_atom_encoder_prepare,
2591	.mode_set = radeon_atom_encoder_mode_set,
2592	.commit = radeon_atom_encoder_commit,
2593	.disable = radeon_atom_encoder_disable,
2594	.detect = radeon_atom_dig_detect,
2595};
2596
2597static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2598	.dpms = radeon_atom_encoder_dpms,
2599	.mode_fixup = radeon_atom_mode_fixup,
2600	.prepare = radeon_atom_encoder_prepare,
2601	.mode_set = radeon_atom_encoder_mode_set,
2602	.commit = radeon_atom_encoder_commit,
2603	.detect = radeon_atom_dac_detect,
2604};
2605
2606void radeon_enc_destroy(struct drm_encoder *encoder)
2607{
2608	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2609	if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2610		radeon_atom_backlight_exit(radeon_encoder);
2611	kfree(radeon_encoder->enc_priv);
2612	drm_encoder_cleanup(encoder);
2613	kfree(radeon_encoder);
2614}
2615
2616static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2617	.destroy = radeon_enc_destroy,
2618};
2619
2620static struct radeon_encoder_atom_dac *
2621radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2622{
2623	struct drm_device *dev = radeon_encoder->base.dev;
2624	struct radeon_device *rdev = dev->dev_private;
2625	struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2626
2627	if (!dac)
2628		return NULL;
2629
2630	dac->tv_std = radeon_atombios_get_tv_info(rdev);
2631	return dac;
2632}
2633
2634static struct radeon_encoder_atom_dig *
2635radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2636{
2637	int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2638	struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2639
2640	if (!dig)
2641		return NULL;
2642
2643	/* coherent mode by default */
2644	dig->coherent_mode = true;
2645	dig->dig_encoder = -1;
2646
2647	if (encoder_enum == 2)
2648		dig->linkb = true;
2649	else
2650		dig->linkb = false;
2651
2652	return dig;
2653}
2654
2655void
2656radeon_add_atom_encoder(struct drm_device *dev,
2657			uint32_t encoder_enum,
2658			uint32_t supported_device,
2659			u16 caps)
2660{
2661	struct radeon_device *rdev = dev->dev_private;
2662	struct drm_encoder *encoder;
2663	struct radeon_encoder *radeon_encoder;
2664
2665	/* see if we already added it */
2666	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2667		radeon_encoder = to_radeon_encoder(encoder);
2668		if (radeon_encoder->encoder_enum == encoder_enum) {
2669			radeon_encoder->devices |= supported_device;
2670			return;
2671		}
2672
2673	}
2674
2675	/* add a new one */
2676	radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2677	if (!radeon_encoder)
2678		return;
2679
2680	encoder = &radeon_encoder->base;
2681	switch (rdev->num_crtc) {
2682	case 1:
2683		encoder->possible_crtcs = 0x1;
2684		break;
2685	case 2:
2686	default:
2687		encoder->possible_crtcs = 0x3;
2688		break;
2689	case 4:
2690		encoder->possible_crtcs = 0xf;
2691		break;
2692	case 6:
2693		encoder->possible_crtcs = 0x3f;
2694		break;
2695	}
2696
2697	radeon_encoder->enc_priv = NULL;
2698
2699	radeon_encoder->encoder_enum = encoder_enum;
2700	radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2701	radeon_encoder->devices = supported_device;
2702	radeon_encoder->rmx_type = RMX_OFF;
2703	radeon_encoder->underscan_type = UNDERSCAN_OFF;
2704	radeon_encoder->is_ext_encoder = false;
2705	radeon_encoder->caps = caps;
2706
2707	switch (radeon_encoder->encoder_id) {
2708	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2709	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2710	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2711	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2712		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2713			radeon_encoder->rmx_type = RMX_FULL;
2714			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2715					 DRM_MODE_ENCODER_LVDS, NULL);
2716			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2717		} else {
2718			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2719					 DRM_MODE_ENCODER_TMDS, NULL);
2720			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2721		}
2722		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2723		break;
2724	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2725		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2726				 DRM_MODE_ENCODER_DAC, NULL);
2727		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2728		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2729		break;
2730	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2731	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2732	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2733		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2734				 DRM_MODE_ENCODER_TVDAC, NULL);
2735		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2736		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2737		break;
2738	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2739	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2740	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2741	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2742	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2743	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2744	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2745	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2746		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2747			radeon_encoder->rmx_type = RMX_FULL;
2748			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2749					 DRM_MODE_ENCODER_LVDS, NULL);
2750			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2751		} else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2752			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2753					 DRM_MODE_ENCODER_DAC, NULL);
2754			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2755		} else {
2756			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2757					 DRM_MODE_ENCODER_TMDS, NULL);
2758			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2759		}
2760		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2761		break;
2762	case ENCODER_OBJECT_ID_SI170B:
2763	case ENCODER_OBJECT_ID_CH7303:
2764	case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2765	case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2766	case ENCODER_OBJECT_ID_TITFP513:
2767	case ENCODER_OBJECT_ID_VT1623:
2768	case ENCODER_OBJECT_ID_HDMI_SI1930:
2769	case ENCODER_OBJECT_ID_TRAVIS:
2770	case ENCODER_OBJECT_ID_NUTMEG:
2771		/* these are handled by the primary encoders */
2772		radeon_encoder->is_ext_encoder = true;
2773		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2774			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2775					 DRM_MODE_ENCODER_LVDS, NULL);
2776		else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2777			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2778					 DRM_MODE_ENCODER_DAC, NULL);
2779		else
2780			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2781					 DRM_MODE_ENCODER_TMDS, NULL);
2782		drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2783		break;
2784	}
2785}
v4.17
   1/*
   2 * Copyright 2007-11 Advanced Micro Devices, Inc.
   3 * Copyright 2008 Red Hat Inc.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the "Software"),
   7 * to deal in the Software without restriction, including without limitation
   8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   9 * and/or sell copies of the Software, and to permit persons to whom the
  10 * Software is furnished to do so, subject to the following conditions:
  11 *
  12 * The above copyright notice and this permission notice shall be included in
  13 * all copies or substantial portions of the Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21 * OTHER DEALINGS IN THE SOFTWARE.
  22 *
  23 * Authors: Dave Airlie
  24 *          Alex Deucher
  25 */
  26#include <drm/drmP.h>
 
 
 
 
  27#include <drm/drm_crtc_helper.h>
 
  28#include <drm/radeon_drm.h>
 
 
 
 
 
  29#include "radeon.h"
 
  30#include "radeon_audio.h"
  31#include "radeon_asic.h"
  32#include "atom.h"
  33#include <linux/backlight.h>
  34#include <linux/dmi.h>
  35
  36extern int atom_debug;
  37
  38static u8
  39radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  40{
  41	u8 backlight_level;
  42	u32 bios_2_scratch;
  43
  44	if (rdev->family >= CHIP_R600)
  45		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  46	else
  47		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  48
  49	backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  50			   ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  51
  52	return backlight_level;
  53}
  54
  55static void
  56radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  57				       u8 backlight_level)
  58{
  59	u32 bios_2_scratch;
  60
  61	if (rdev->family >= CHIP_R600)
  62		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  63	else
  64		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  65
  66	bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  67	bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  68			   ATOM_S2_CURRENT_BL_LEVEL_MASK);
  69
  70	if (rdev->family >= CHIP_R600)
  71		WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  72	else
  73		WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  74}
  75
  76u8
  77atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  78{
  79	struct drm_device *dev = radeon_encoder->base.dev;
  80	struct radeon_device *rdev = dev->dev_private;
  81
  82	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  83		return 0;
  84
  85	return radeon_atom_get_backlight_level_from_reg(rdev);
  86}
  87
  88void
  89atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  90{
  91	struct drm_encoder *encoder = &radeon_encoder->base;
  92	struct drm_device *dev = radeon_encoder->base.dev;
  93	struct radeon_device *rdev = dev->dev_private;
  94	struct radeon_encoder_atom_dig *dig;
  95	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  96	int index;
  97
  98	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  99		return;
 100
 101	if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
 102	    radeon_encoder->enc_priv) {
 103		dig = radeon_encoder->enc_priv;
 104		dig->backlight_level = level;
 105		radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
 106
 107		switch (radeon_encoder->encoder_id) {
 108		case ENCODER_OBJECT_ID_INTERNAL_LVDS:
 109		case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
 110			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
 111			if (dig->backlight_level == 0) {
 112				args.ucAction = ATOM_LCD_BLOFF;
 113				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 114			} else {
 115				args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
 116				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 117				args.ucAction = ATOM_LCD_BLON;
 118				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 119			}
 120			break;
 121		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
 122		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
 123		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
 124		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
 125		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
 126			if (dig->backlight_level == 0)
 127				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
 128			else {
 129				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
 130				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
 131			}
 132			break;
 133		default:
 134			break;
 135		}
 136	}
 137}
 138
 139#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
 140
 141static u8 radeon_atom_bl_level(struct backlight_device *bd)
 142{
 143	u8 level;
 144
 145	/* Convert brightness to hardware level */
 146	if (bd->props.brightness < 0)
 147		level = 0;
 148	else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
 149		level = RADEON_MAX_BL_LEVEL;
 150	else
 151		level = bd->props.brightness;
 152
 153	return level;
 154}
 155
 156static int radeon_atom_backlight_update_status(struct backlight_device *bd)
 157{
 158	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
 159	struct radeon_encoder *radeon_encoder = pdata->encoder;
 160
 161	atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
 162
 163	return 0;
 164}
 165
 166static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
 167{
 168	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
 169	struct radeon_encoder *radeon_encoder = pdata->encoder;
 170	struct drm_device *dev = radeon_encoder->base.dev;
 171	struct radeon_device *rdev = dev->dev_private;
 172
 173	return radeon_atom_get_backlight_level_from_reg(rdev);
 174}
 175
 176static const struct backlight_ops radeon_atom_backlight_ops = {
 177	.get_brightness = radeon_atom_backlight_get_brightness,
 178	.update_status	= radeon_atom_backlight_update_status,
 179};
 180
 181void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
 182				struct drm_connector *drm_connector)
 183{
 184	struct drm_device *dev = radeon_encoder->base.dev;
 185	struct radeon_device *rdev = dev->dev_private;
 186	struct backlight_device *bd;
 187	struct backlight_properties props;
 188	struct radeon_backlight_privdata *pdata;
 189	struct radeon_encoder_atom_dig *dig;
 190	char bl_name[16];
 191
 192	/* Mac laptops with multiple GPUs use the gmux driver for backlight
 193	 * so don't register a backlight device
 194	 */
 195	if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
 196	    (rdev->pdev->device == 0x6741))
 
 197		return;
 198
 199	if (!radeon_encoder->enc_priv)
 200		return;
 201
 202	if (!rdev->is_atom_bios)
 203		return;
 204
 205	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
 206		return;
 207
 
 
 
 
 
 208	pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
 209	if (!pdata) {
 210		DRM_ERROR("Memory allocation failed\n");
 211		goto error;
 212	}
 213
 214	memset(&props, 0, sizeof(props));
 215	props.max_brightness = RADEON_MAX_BL_LEVEL;
 216	props.type = BACKLIGHT_RAW;
 217	snprintf(bl_name, sizeof(bl_name),
 218		 "radeon_bl%d", dev->primary->index);
 219	bd = backlight_device_register(bl_name, drm_connector->kdev,
 220				       pdata, &radeon_atom_backlight_ops, &props);
 221	if (IS_ERR(bd)) {
 222		DRM_ERROR("Backlight registration failed\n");
 223		goto error;
 224	}
 225
 226	pdata->encoder = radeon_encoder;
 227
 228	dig = radeon_encoder->enc_priv;
 229	dig->bl_dev = bd;
 230
 231	bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
 232	/* Set a reasonable default here if the level is 0 otherwise
 233	 * fbdev will attempt to turn the backlight on after console
 234	 * unblanking and it will try and restore 0 which turns the backlight
 235	 * off again.
 236	 */
 237	if (bd->props.brightness == 0)
 238		bd->props.brightness = RADEON_MAX_BL_LEVEL;
 239	bd->props.power = FB_BLANK_UNBLANK;
 240	backlight_update_status(bd);
 241
 242	DRM_INFO("radeon atom DIG backlight initialized\n");
 243	rdev->mode_info.bl_encoder = radeon_encoder;
 244
 245	return;
 246
 247error:
 248	kfree(pdata);
 249	return;
 250}
 251
 252static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
 253{
 254	struct drm_device *dev = radeon_encoder->base.dev;
 255	struct radeon_device *rdev = dev->dev_private;
 256	struct backlight_device *bd = NULL;
 257	struct radeon_encoder_atom_dig *dig;
 258
 259	if (!radeon_encoder->enc_priv)
 260		return;
 261
 262	if (!rdev->is_atom_bios)
 263		return;
 264
 265	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
 266		return;
 267
 268	dig = radeon_encoder->enc_priv;
 269	bd = dig->bl_dev;
 270	dig->bl_dev = NULL;
 271
 272	if (bd) {
 273		struct radeon_legacy_backlight_privdata *pdata;
 274
 275		pdata = bl_get_data(bd);
 276		backlight_device_unregister(bd);
 277		kfree(pdata);
 278
 279		DRM_INFO("radeon atom LVDS backlight unloaded\n");
 280	}
 281}
 282
 283#else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
 284
 285void radeon_atom_backlight_init(struct radeon_encoder *encoder)
 286{
 287}
 288
 289static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
 290{
 291}
 292
 293#endif
 294
 295/* evil but including atombios.h is much worse */
 296bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
 297				struct drm_display_mode *mode);
 298
 299static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
 300				   const struct drm_display_mode *mode,
 301				   struct drm_display_mode *adjusted_mode)
 302{
 303	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 304	struct drm_device *dev = encoder->dev;
 305	struct radeon_device *rdev = dev->dev_private;
 306
 307	/* set the active encoder to connector routing */
 308	radeon_encoder_set_active_device(encoder);
 309	drm_mode_set_crtcinfo(adjusted_mode, 0);
 310
 311	/* hw bug */
 312	if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
 313	    && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
 314		adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
 315
 316	/* vertical FP must be at least 1 */
 317	if (mode->crtc_vsync_start == mode->crtc_vdisplay)
 318		adjusted_mode->crtc_vsync_start++;
 319
 320	/* get the native mode for scaling */
 321	if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
 322		radeon_panel_mode_fixup(encoder, adjusted_mode);
 323	} else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
 324		struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
 325		if (tv_dac) {
 326			if (tv_dac->tv_std == TV_STD_NTSC ||
 327			    tv_dac->tv_std == TV_STD_NTSC_J ||
 328			    tv_dac->tv_std == TV_STD_PAL_M)
 329				radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
 330			else
 331				radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
 332		}
 333	} else if (radeon_encoder->rmx_type != RMX_OFF) {
 334		radeon_panel_mode_fixup(encoder, adjusted_mode);
 335	}
 336
 337	if (ASIC_IS_DCE3(rdev) &&
 338	    ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
 339	     (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
 340		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
 341		radeon_dp_set_link_config(connector, adjusted_mode);
 342	}
 343
 344	return true;
 345}
 346
 347static void
 348atombios_dac_setup(struct drm_encoder *encoder, int action)
 349{
 350	struct drm_device *dev = encoder->dev;
 351	struct radeon_device *rdev = dev->dev_private;
 352	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 353	DAC_ENCODER_CONTROL_PS_ALLOCATION args;
 354	int index = 0;
 355	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
 356
 357	memset(&args, 0, sizeof(args));
 358
 359	switch (radeon_encoder->encoder_id) {
 360	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
 361	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
 362		index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
 363		break;
 364	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
 365	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
 366		index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
 367		break;
 368	}
 369
 370	args.ucAction = action;
 371
 372	if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
 373		args.ucDacStandard = ATOM_DAC1_PS2;
 374	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
 375		args.ucDacStandard = ATOM_DAC1_CV;
 376	else {
 377		switch (dac_info->tv_std) {
 378		case TV_STD_PAL:
 379		case TV_STD_PAL_M:
 380		case TV_STD_SCART_PAL:
 381		case TV_STD_SECAM:
 382		case TV_STD_PAL_CN:
 383			args.ucDacStandard = ATOM_DAC1_PAL;
 384			break;
 385		case TV_STD_NTSC:
 386		case TV_STD_NTSC_J:
 387		case TV_STD_PAL_60:
 388		default:
 389			args.ucDacStandard = ATOM_DAC1_NTSC;
 390			break;
 391		}
 392	}
 393	args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 394
 395	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 396
 397}
 398
 399static void
 400atombios_tv_setup(struct drm_encoder *encoder, int action)
 401{
 402	struct drm_device *dev = encoder->dev;
 403	struct radeon_device *rdev = dev->dev_private;
 404	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 405	TV_ENCODER_CONTROL_PS_ALLOCATION args;
 406	int index = 0;
 407	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
 408
 409	memset(&args, 0, sizeof(args));
 410
 411	index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
 412
 413	args.sTVEncoder.ucAction = action;
 414
 415	if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
 416		args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
 417	else {
 418		switch (dac_info->tv_std) {
 419		case TV_STD_NTSC:
 420			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
 421			break;
 422		case TV_STD_PAL:
 423			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
 424			break;
 425		case TV_STD_PAL_M:
 426			args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
 427			break;
 428		case TV_STD_PAL_60:
 429			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
 430			break;
 431		case TV_STD_NTSC_J:
 432			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
 433			break;
 434		case TV_STD_SCART_PAL:
 435			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
 436			break;
 437		case TV_STD_SECAM:
 438			args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
 439			break;
 440		case TV_STD_PAL_CN:
 441			args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
 442			break;
 443		default:
 444			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
 445			break;
 446		}
 447	}
 448
 449	args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 450
 451	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 452
 453}
 454
 455static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
 456{
 457	int bpc = 8;
 458
 459	if (encoder->crtc) {
 460		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
 461		bpc = radeon_crtc->bpc;
 462	}
 463
 464	switch (bpc) {
 465	case 0:
 466		return PANEL_BPC_UNDEFINE;
 467	case 6:
 468		return PANEL_6BIT_PER_COLOR;
 469	case 8:
 470	default:
 471		return PANEL_8BIT_PER_COLOR;
 472	case 10:
 473		return PANEL_10BIT_PER_COLOR;
 474	case 12:
 475		return PANEL_12BIT_PER_COLOR;
 476	case 16:
 477		return PANEL_16BIT_PER_COLOR;
 478	}
 479}
 480
 481union dvo_encoder_control {
 482	ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
 483	DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
 484	DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
 485	DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
 486};
 487
 488void
 489atombios_dvo_setup(struct drm_encoder *encoder, int action)
 490{
 491	struct drm_device *dev = encoder->dev;
 492	struct radeon_device *rdev = dev->dev_private;
 493	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 494	union dvo_encoder_control args;
 495	int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
 496	uint8_t frev, crev;
 497
 498	memset(&args, 0, sizeof(args));
 499
 500	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 501		return;
 502
 503	/* some R4xx chips have the wrong frev */
 504	if (rdev->family <= CHIP_RV410)
 505		frev = 1;
 506
 507	switch (frev) {
 508	case 1:
 509		switch (crev) {
 510		case 1:
 511			/* R4xx, R5xx */
 512			args.ext_tmds.sXTmdsEncoder.ucEnable = action;
 513
 514			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 515				args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 516
 517			args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
 518			break;
 519		case 2:
 520			/* RS600/690/740 */
 521			args.dvo.sDVOEncoder.ucAction = action;
 522			args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 523			/* DFP1, CRT1, TV1 depending on the type of port */
 524			args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
 525
 526			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 527				args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
 528			break;
 529		case 3:
 530			/* R6xx */
 531			args.dvo_v3.ucAction = action;
 532			args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 533			args.dvo_v3.ucDVOConfig = 0; /* XXX */
 534			break;
 535		case 4:
 536			/* DCE8 */
 537			args.dvo_v4.ucAction = action;
 538			args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 539			args.dvo_v4.ucDVOConfig = 0; /* XXX */
 540			args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
 541			break;
 542		default:
 543			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 544			break;
 545		}
 546		break;
 547	default:
 548		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 549		break;
 550	}
 551
 552	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 553}
 554
 555union lvds_encoder_control {
 556	LVDS_ENCODER_CONTROL_PS_ALLOCATION    v1;
 557	LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
 558};
 559
 560void
 561atombios_digital_setup(struct drm_encoder *encoder, int action)
 562{
 563	struct drm_device *dev = encoder->dev;
 564	struct radeon_device *rdev = dev->dev_private;
 565	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 566	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
 567	union lvds_encoder_control args;
 568	int index = 0;
 569	int hdmi_detected = 0;
 570	uint8_t frev, crev;
 571
 572	if (!dig)
 573		return;
 574
 575	if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
 576		hdmi_detected = 1;
 577
 578	memset(&args, 0, sizeof(args));
 579
 580	switch (radeon_encoder->encoder_id) {
 581	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
 582		index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
 583		break;
 584	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
 585	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
 586		index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
 587		break;
 588	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
 589		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
 590			index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
 591		else
 592			index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
 593		break;
 594	}
 595
 596	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 597		return;
 598
 599	switch (frev) {
 600	case 1:
 601	case 2:
 602		switch (crev) {
 603		case 1:
 604			args.v1.ucMisc = 0;
 605			args.v1.ucAction = action;
 606			if (hdmi_detected)
 607				args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
 608			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 609			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
 610				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
 611					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 612				if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 613					args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
 614			} else {
 615				if (dig->linkb)
 616					args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
 617				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 618					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 619				/*if (pScrn->rgbBits == 8) */
 620				args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
 621			}
 622			break;
 623		case 2:
 624		case 3:
 625			args.v2.ucMisc = 0;
 626			args.v2.ucAction = action;
 627			if (crev == 3) {
 628				if (dig->coherent_mode)
 629					args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
 630			}
 631			if (hdmi_detected)
 632				args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
 633			args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 634			args.v2.ucTruncate = 0;
 635			args.v2.ucSpatial = 0;
 636			args.v2.ucTemporal = 0;
 637			args.v2.ucFRC = 0;
 638			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
 639				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
 640					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 641				if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
 642					args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
 643					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 644						args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
 645				}
 646				if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
 647					args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
 648					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
 649						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
 650					if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
 651						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
 652				}
 653			} else {
 654				if (dig->linkb)
 655					args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
 656				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 657					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
 658			}
 659			break;
 660		default:
 661			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 662			break;
 663		}
 664		break;
 665	default:
 666		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 667		break;
 668	}
 669
 670	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 671}
 672
 673int
 674atombios_get_encoder_mode(struct drm_encoder *encoder)
 675{
 676	struct drm_device *dev = encoder->dev;
 677	struct radeon_device *rdev = dev->dev_private;
 678	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 679	struct drm_connector *connector;
 680	struct radeon_connector *radeon_connector;
 681	struct radeon_connector_atom_dig *dig_connector;
 682	struct radeon_encoder_atom_dig *dig_enc;
 683
 684	if (radeon_encoder_is_digital(encoder)) {
 685		dig_enc = radeon_encoder->enc_priv;
 686		if (dig_enc->active_mst_links)
 687			return ATOM_ENCODER_MODE_DP_MST;
 688	}
 689	if (radeon_encoder->is_mst_encoder || radeon_encoder->offset)
 690		return ATOM_ENCODER_MODE_DP_MST;
 691	/* dp bridges are always DP */
 692	if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
 693		return ATOM_ENCODER_MODE_DP;
 694
 695	/* DVO is always DVO */
 696	if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
 697	    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
 698		return ATOM_ENCODER_MODE_DVO;
 699
 700	connector = radeon_get_connector_for_encoder(encoder);
 701	/* if we don't have an active device yet, just use one of
 702	 * the connectors tied to the encoder.
 703	 */
 704	if (!connector)
 705		connector = radeon_get_connector_for_encoder_init(encoder);
 706	radeon_connector = to_radeon_connector(connector);
 707
 708	switch (connector->connector_type) {
 709	case DRM_MODE_CONNECTOR_DVII:
 710	case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
 711		if (radeon_audio != 0) {
 712			if (radeon_connector->use_digital &&
 713			    (radeon_connector->audio == RADEON_AUDIO_ENABLE))
 714				return ATOM_ENCODER_MODE_HDMI;
 715			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 716				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 717				return ATOM_ENCODER_MODE_HDMI;
 718			else if (radeon_connector->use_digital)
 719				return ATOM_ENCODER_MODE_DVI;
 720			else
 721				return ATOM_ENCODER_MODE_CRT;
 722		} else if (radeon_connector->use_digital) {
 723			return ATOM_ENCODER_MODE_DVI;
 724		} else {
 725			return ATOM_ENCODER_MODE_CRT;
 726		}
 727		break;
 728	case DRM_MODE_CONNECTOR_DVID:
 729	case DRM_MODE_CONNECTOR_HDMIA:
 730	default:
 731		if (radeon_audio != 0) {
 732			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
 733				return ATOM_ENCODER_MODE_HDMI;
 734			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 735				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 736				return ATOM_ENCODER_MODE_HDMI;
 737			else
 738				return ATOM_ENCODER_MODE_DVI;
 739		} else {
 740			return ATOM_ENCODER_MODE_DVI;
 741		}
 742		break;
 743	case DRM_MODE_CONNECTOR_LVDS:
 744		return ATOM_ENCODER_MODE_LVDS;
 745		break;
 746	case DRM_MODE_CONNECTOR_DisplayPort:
 747		dig_connector = radeon_connector->con_priv;
 748		if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
 749		    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
 750			if (radeon_audio != 0 &&
 751			    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
 752			    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
 753				return ATOM_ENCODER_MODE_DP_AUDIO;
 754			return ATOM_ENCODER_MODE_DP;
 755		} else if (radeon_audio != 0) {
 756			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
 757				return ATOM_ENCODER_MODE_HDMI;
 758			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
 759				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
 760				return ATOM_ENCODER_MODE_HDMI;
 761			else
 762				return ATOM_ENCODER_MODE_DVI;
 763		} else {
 764			return ATOM_ENCODER_MODE_DVI;
 765		}
 766		break;
 767	case DRM_MODE_CONNECTOR_eDP:
 768		if (radeon_audio != 0 &&
 769		    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
 770		    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
 771			return ATOM_ENCODER_MODE_DP_AUDIO;
 772		return ATOM_ENCODER_MODE_DP;
 773	case DRM_MODE_CONNECTOR_DVIA:
 774	case DRM_MODE_CONNECTOR_VGA:
 775		return ATOM_ENCODER_MODE_CRT;
 776		break;
 777	case DRM_MODE_CONNECTOR_Composite:
 778	case DRM_MODE_CONNECTOR_SVIDEO:
 779	case DRM_MODE_CONNECTOR_9PinDIN:
 780		/* fix me */
 781		return ATOM_ENCODER_MODE_TV;
 782		/*return ATOM_ENCODER_MODE_CV;*/
 783		break;
 784	}
 785}
 786
 787/*
 788 * DIG Encoder/Transmitter Setup
 789 *
 790 * DCE 3.0/3.1
 791 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
 792 * Supports up to 3 digital outputs
 793 * - 2 DIG encoder blocks.
 794 * DIG1 can drive UNIPHY link A or link B
 795 * DIG2 can drive UNIPHY link B or LVTMA
 796 *
 797 * DCE 3.2
 798 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
 799 * Supports up to 5 digital outputs
 800 * - 2 DIG encoder blocks.
 801 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
 802 *
 803 * DCE 4.0/5.0/6.0
 804 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
 805 * Supports up to 6 digital outputs
 806 * - 6 DIG encoder blocks.
 807 * - DIG to PHY mapping is hardcoded
 808 * DIG1 drives UNIPHY0 link A, A+B
 809 * DIG2 drives UNIPHY0 link B
 810 * DIG3 drives UNIPHY1 link A, A+B
 811 * DIG4 drives UNIPHY1 link B
 812 * DIG5 drives UNIPHY2 link A, A+B
 813 * DIG6 drives UNIPHY2 link B
 814 *
 815 * DCE 4.1
 816 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
 817 * Supports up to 6 digital outputs
 818 * - 2 DIG encoder blocks.
 819 * llano
 820 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
 821 * ontario
 822 * DIG1 drives UNIPHY0/1/2 link A
 823 * DIG2 drives UNIPHY0/1/2 link B
 824 *
 825 * Routing
 826 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
 827 * Examples:
 828 * crtc0 -> dig2 -> LVTMA   links A+B -> TMDS/HDMI
 829 * crtc1 -> dig1 -> UNIPHY0 link  B   -> DP
 830 * crtc0 -> dig1 -> UNIPHY2 link  A   -> LVDS
 831 * crtc1 -> dig2 -> UNIPHY1 link  B+A -> TMDS/HDMI
 832 */
 833
 834union dig_encoder_control {
 835	DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
 836	DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
 837	DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
 838	DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
 839};
 840
 841void
 842atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
 843{
 844	struct drm_device *dev = encoder->dev;
 845	struct radeon_device *rdev = dev->dev_private;
 846	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
 847	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
 848	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
 849	union dig_encoder_control args;
 850	int index = 0;
 851	uint8_t frev, crev;
 852	int dp_clock = 0;
 853	int dp_lane_count = 0;
 854	int hpd_id = RADEON_HPD_NONE;
 855
 856	if (connector) {
 857		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
 858		struct radeon_connector_atom_dig *dig_connector =
 859			radeon_connector->con_priv;
 860
 861		dp_clock = dig_connector->dp_clock;
 862		dp_lane_count = dig_connector->dp_lane_count;
 863		hpd_id = radeon_connector->hpd.hpd;
 864	}
 865
 866	/* no dig encoder assigned */
 867	if (dig->dig_encoder == -1)
 868		return;
 869
 870	memset(&args, 0, sizeof(args));
 871
 872	if (ASIC_IS_DCE4(rdev))
 873		index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
 874	else {
 875		if (dig->dig_encoder)
 876			index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
 877		else
 878			index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
 879	}
 880
 881	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
 882		return;
 883
 884	switch (frev) {
 885	case 1:
 886		switch (crev) {
 887		case 1:
 888			args.v1.ucAction = action;
 889			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 890			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 891				args.v3.ucPanelMode = panel_mode;
 892			else
 893				args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
 894
 895			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
 896				args.v1.ucLaneNum = dp_lane_count;
 897			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 898				args.v1.ucLaneNum = 8;
 899			else
 900				args.v1.ucLaneNum = 4;
 901
 902			switch (radeon_encoder->encoder_id) {
 903			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
 904				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
 905				break;
 906			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
 907			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
 908				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
 909				break;
 910			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
 911				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
 912				break;
 913			}
 914			if (dig->linkb)
 915				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
 916			else
 917				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
 918
 919			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
 920				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
 921
 922			break;
 923		case 2:
 924		case 3:
 925			args.v3.ucAction = action;
 926			args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 927			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 928				args.v3.ucPanelMode = panel_mode;
 929			else
 930				args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
 931
 932			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
 933				args.v3.ucLaneNum = dp_lane_count;
 934			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 935				args.v3.ucLaneNum = 8;
 936			else
 937				args.v3.ucLaneNum = 4;
 938
 939			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
 940				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
 941			if (enc_override != -1)
 942				args.v3.acConfig.ucDigSel = enc_override;
 943			else
 944				args.v3.acConfig.ucDigSel = dig->dig_encoder;
 945			args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
 946			break;
 947		case 4:
 948			args.v4.ucAction = action;
 949			args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
 950			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
 951				args.v4.ucPanelMode = panel_mode;
 952			else
 953				args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
 954
 955			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
 956				args.v4.ucLaneNum = dp_lane_count;
 957			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
 958				args.v4.ucLaneNum = 8;
 959			else
 960				args.v4.ucLaneNum = 4;
 961
 962			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
 963				if (dp_clock == 540000)
 964					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
 965				else if (dp_clock == 324000)
 966					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
 967				else if (dp_clock == 270000)
 968					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
 969				else
 970					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
 971			}
 972
 973			if (enc_override != -1)
 974				args.v4.acConfig.ucDigSel = enc_override;
 975			else
 976				args.v4.acConfig.ucDigSel = dig->dig_encoder;
 977			args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
 978			if (hpd_id == RADEON_HPD_NONE)
 979				args.v4.ucHPD_ID = 0;
 980			else
 981				args.v4.ucHPD_ID = hpd_id + 1;
 982			break;
 983		default:
 984			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 985			break;
 986		}
 987		break;
 988	default:
 989		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
 990		break;
 991	}
 992
 993	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
 994
 995}
 996
 997void
 998atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
 999{
1000	atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
1001}
1002
1003union dig_transmitter_control {
1004	DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
1005	DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
1006	DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
1007	DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
1008	DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
1009};
1010
1011void
1012atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
1013{
1014	struct drm_device *dev = encoder->dev;
1015	struct radeon_device *rdev = dev->dev_private;
1016	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1017	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1018	struct drm_connector *connector;
1019	union dig_transmitter_control args;
1020	int index = 0;
1021	uint8_t frev, crev;
1022	bool is_dp = false;
1023	int pll_id = 0;
1024	int dp_clock = 0;
1025	int dp_lane_count = 0;
1026	int connector_object_id = 0;
1027	int igp_lane_info = 0;
1028	int dig_encoder = dig->dig_encoder;
1029	int hpd_id = RADEON_HPD_NONE;
1030
1031	if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1032		connector = radeon_get_connector_for_encoder_init(encoder);
1033		/* just needed to avoid bailing in the encoder check.  the encoder
1034		 * isn't used for init
1035		 */
1036		dig_encoder = 0;
1037	} else
1038		connector = radeon_get_connector_for_encoder(encoder);
1039
1040	if (connector) {
1041		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1042		struct radeon_connector_atom_dig *dig_connector =
1043			radeon_connector->con_priv;
1044
1045		hpd_id = radeon_connector->hpd.hpd;
1046		dp_clock = dig_connector->dp_clock;
1047		dp_lane_count = dig_connector->dp_lane_count;
1048		connector_object_id =
1049			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1050		igp_lane_info = dig_connector->igp_lane_info;
1051	}
1052
1053	if (encoder->crtc) {
1054		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1055		pll_id = radeon_crtc->pll_id;
1056	}
1057
1058	/* no dig encoder assigned */
1059	if (dig_encoder == -1)
1060		return;
1061
1062	if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1063		is_dp = true;
1064
1065	memset(&args, 0, sizeof(args));
1066
1067	switch (radeon_encoder->encoder_id) {
1068	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1069		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1070		break;
1071	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1072	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1073	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1074	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1075		index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1076		break;
1077	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1078		index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1079		break;
1080	}
1081
1082	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1083		return;
1084
1085	switch (frev) {
1086	case 1:
1087		switch (crev) {
1088		case 1:
1089			args.v1.ucAction = action;
1090			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1091				args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1092			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1093				args.v1.asMode.ucLaneSel = lane_num;
1094				args.v1.asMode.ucLaneSet = lane_set;
1095			} else {
1096				if (is_dp)
1097					args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
1098				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1099					args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1100				else
1101					args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1102			}
1103
1104			args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
1105
1106			if (dig_encoder)
1107				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1108			else
1109				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1110
1111			if ((rdev->flags & RADEON_IS_IGP) &&
1112			    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1113				if (is_dp ||
1114				    !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
1115					if (igp_lane_info & 0x1)
1116						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1117					else if (igp_lane_info & 0x2)
1118						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1119					else if (igp_lane_info & 0x4)
1120						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1121					else if (igp_lane_info & 0x8)
1122						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1123				} else {
1124					if (igp_lane_info & 0x3)
1125						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1126					else if (igp_lane_info & 0xc)
1127						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1128				}
1129			}
1130
1131			if (dig->linkb)
1132				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1133			else
1134				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1135
1136			if (is_dp)
1137				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1138			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1139				if (dig->coherent_mode)
1140					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1141				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1142					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1143			}
1144			break;
1145		case 2:
1146			args.v2.ucAction = action;
1147			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1148				args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1149			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1150				args.v2.asMode.ucLaneSel = lane_num;
1151				args.v2.asMode.ucLaneSet = lane_set;
1152			} else {
1153				if (is_dp)
1154					args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
1155				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1156					args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1157				else
1158					args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1159			}
1160
1161			args.v2.acConfig.ucEncoderSel = dig_encoder;
1162			if (dig->linkb)
1163				args.v2.acConfig.ucLinkSel = 1;
1164
1165			switch (radeon_encoder->encoder_id) {
1166			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1167				args.v2.acConfig.ucTransmitterSel = 0;
1168				break;
1169			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1170				args.v2.acConfig.ucTransmitterSel = 1;
1171				break;
1172			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1173				args.v2.acConfig.ucTransmitterSel = 2;
1174				break;
1175			}
1176
1177			if (is_dp) {
1178				args.v2.acConfig.fCoherentMode = 1;
1179				args.v2.acConfig.fDPConnector = 1;
1180			} else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1181				if (dig->coherent_mode)
1182					args.v2.acConfig.fCoherentMode = 1;
1183				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1184					args.v2.acConfig.fDualLinkConnector = 1;
1185			}
1186			break;
1187		case 3:
1188			args.v3.ucAction = action;
1189			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1190				args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1191			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1192				args.v3.asMode.ucLaneSel = lane_num;
1193				args.v3.asMode.ucLaneSet = lane_set;
1194			} else {
1195				if (is_dp)
1196					args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
1197				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1198					args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1199				else
1200					args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1201			}
1202
1203			if (is_dp)
1204				args.v3.ucLaneNum = dp_lane_count;
1205			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1206				args.v3.ucLaneNum = 8;
1207			else
1208				args.v3.ucLaneNum = 4;
1209
1210			if (dig->linkb)
1211				args.v3.acConfig.ucLinkSel = 1;
1212			if (dig_encoder & 1)
1213				args.v3.acConfig.ucEncoderSel = 1;
1214
1215			/* Select the PLL for the PHY
1216			 * DP PHY should be clocked from external src if there is
1217			 * one.
1218			 */
1219			/* On DCE4, if there is an external clock, it generates the DP ref clock */
1220			if (is_dp && rdev->clock.dp_extclk)
1221				args.v3.acConfig.ucRefClkSource = 2; /* external src */
1222			else
1223				args.v3.acConfig.ucRefClkSource = pll_id;
1224
1225			switch (radeon_encoder->encoder_id) {
1226			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1227				args.v3.acConfig.ucTransmitterSel = 0;
1228				break;
1229			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1230				args.v3.acConfig.ucTransmitterSel = 1;
1231				break;
1232			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1233				args.v3.acConfig.ucTransmitterSel = 2;
1234				break;
1235			}
1236
1237			if (is_dp)
1238				args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1239			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1240				if (dig->coherent_mode)
1241					args.v3.acConfig.fCoherentMode = 1;
1242				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1243					args.v3.acConfig.fDualLinkConnector = 1;
1244			}
1245			break;
1246		case 4:
1247			args.v4.ucAction = action;
1248			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1249				args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1250			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1251				args.v4.asMode.ucLaneSel = lane_num;
1252				args.v4.asMode.ucLaneSet = lane_set;
1253			} else {
1254				if (is_dp)
1255					args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
1256				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1257					args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1258				else
1259					args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1260			}
1261
1262			if (is_dp)
1263				args.v4.ucLaneNum = dp_lane_count;
1264			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1265				args.v4.ucLaneNum = 8;
1266			else
1267				args.v4.ucLaneNum = 4;
1268
1269			if (dig->linkb)
1270				args.v4.acConfig.ucLinkSel = 1;
1271			if (dig_encoder & 1)
1272				args.v4.acConfig.ucEncoderSel = 1;
1273
1274			/* Select the PLL for the PHY
1275			 * DP PHY should be clocked from external src if there is
1276			 * one.
1277			 */
1278			/* On DCE5 DCPLL usually generates the DP ref clock */
1279			if (is_dp) {
1280				if (rdev->clock.dp_extclk)
1281					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1282				else
1283					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1284			} else
1285				args.v4.acConfig.ucRefClkSource = pll_id;
1286
1287			switch (radeon_encoder->encoder_id) {
1288			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1289				args.v4.acConfig.ucTransmitterSel = 0;
1290				break;
1291			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1292				args.v4.acConfig.ucTransmitterSel = 1;
1293				break;
1294			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1295				args.v4.acConfig.ucTransmitterSel = 2;
1296				break;
1297			}
1298
1299			if (is_dp)
1300				args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1301			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1302				if (dig->coherent_mode)
1303					args.v4.acConfig.fCoherentMode = 1;
1304				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1305					args.v4.acConfig.fDualLinkConnector = 1;
1306			}
1307			break;
1308		case 5:
1309			args.v5.ucAction = action;
1310			if (is_dp)
1311				args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1312			else
1313				args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1314
1315			switch (radeon_encoder->encoder_id) {
1316			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1317				if (dig->linkb)
1318					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1319				else
1320					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1321				break;
1322			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1323				if (dig->linkb)
1324					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1325				else
1326					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1327				break;
1328			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1329				if (dig->linkb)
1330					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1331				else
1332					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1333				break;
1334			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1335				args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
1336				break;
1337			}
1338			if (is_dp)
1339				args.v5.ucLaneNum = dp_lane_count;
1340			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1341				args.v5.ucLaneNum = 8;
1342			else
1343				args.v5.ucLaneNum = 4;
1344			args.v5.ucConnObjId = connector_object_id;
1345			args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1346
1347			if (is_dp && rdev->clock.dp_extclk)
1348				args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1349			else
1350				args.v5.asConfig.ucPhyClkSrcId = pll_id;
1351
1352			if (is_dp)
1353				args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1354			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1355				if (dig->coherent_mode)
1356					args.v5.asConfig.ucCoherentMode = 1;
1357			}
1358			if (hpd_id == RADEON_HPD_NONE)
1359				args.v5.asConfig.ucHPDSel = 0;
1360			else
1361				args.v5.asConfig.ucHPDSel = hpd_id + 1;
1362			args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
1363			args.v5.ucDPLaneSet = lane_set;
1364			break;
1365		default:
1366			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1367			break;
1368		}
1369		break;
1370	default:
1371		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1372		break;
1373	}
1374
1375	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1376}
1377
1378void
1379atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
1380{
1381	atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
1382}
1383
1384bool
1385atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1386{
1387	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1388	struct drm_device *dev = radeon_connector->base.dev;
1389	struct radeon_device *rdev = dev->dev_private;
1390	union dig_transmitter_control args;
1391	int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1392	uint8_t frev, crev;
1393
1394	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1395		goto done;
1396
1397	if (!ASIC_IS_DCE4(rdev))
1398		goto done;
1399
1400	if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1401	    (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1402		goto done;
1403
1404	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1405		goto done;
1406
1407	memset(&args, 0, sizeof(args));
1408
1409	args.v1.ucAction = action;
1410
1411	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1412
1413	/* wait for the panel to power up */
1414	if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1415		int i;
1416
1417		for (i = 0; i < 300; i++) {
1418			if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1419				return true;
1420			mdelay(1);
1421		}
1422		return false;
1423	}
1424done:
1425	return true;
1426}
1427
1428union external_encoder_control {
1429	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1430	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1431};
1432
1433static void
1434atombios_external_encoder_setup(struct drm_encoder *encoder,
1435				struct drm_encoder *ext_encoder,
1436				int action)
1437{
1438	struct drm_device *dev = encoder->dev;
1439	struct radeon_device *rdev = dev->dev_private;
1440	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1441	struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1442	union external_encoder_control args;
1443	struct drm_connector *connector;
1444	int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1445	u8 frev, crev;
1446	int dp_clock = 0;
1447	int dp_lane_count = 0;
1448	int connector_object_id = 0;
1449	u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1450
1451	if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1452		connector = radeon_get_connector_for_encoder_init(encoder);
1453	else
1454		connector = radeon_get_connector_for_encoder(encoder);
1455
1456	if (connector) {
1457		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1458		struct radeon_connector_atom_dig *dig_connector =
1459			radeon_connector->con_priv;
1460
1461		dp_clock = dig_connector->dp_clock;
1462		dp_lane_count = dig_connector->dp_lane_count;
1463		connector_object_id =
1464			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1465	}
1466
1467	memset(&args, 0, sizeof(args));
1468
1469	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1470		return;
1471
1472	switch (frev) {
1473	case 1:
1474		/* no params on frev 1 */
1475		break;
1476	case 2:
1477		switch (crev) {
1478		case 1:
1479		case 2:
1480			args.v1.sDigEncoder.ucAction = action;
1481			args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1482			args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1483
1484			if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1485				if (dp_clock == 270000)
1486					args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1487				args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1488			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1489				args.v1.sDigEncoder.ucLaneNum = 8;
1490			else
1491				args.v1.sDigEncoder.ucLaneNum = 4;
1492			break;
1493		case 3:
1494			args.v3.sExtEncoder.ucAction = action;
1495			if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1496				args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1497			else
1498				args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1499			args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1500
1501			if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1502				if (dp_clock == 270000)
1503					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1504				else if (dp_clock == 540000)
1505					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1506				args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1507			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1508				args.v3.sExtEncoder.ucLaneNum = 8;
1509			else
1510				args.v3.sExtEncoder.ucLaneNum = 4;
1511			switch (ext_enum) {
1512			case GRAPH_OBJECT_ENUM_ID1:
1513				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1514				break;
1515			case GRAPH_OBJECT_ENUM_ID2:
1516				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1517				break;
1518			case GRAPH_OBJECT_ENUM_ID3:
1519				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1520				break;
1521			}
1522			args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
1523			break;
1524		default:
1525			DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1526			return;
1527		}
1528		break;
1529	default:
1530		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1531		return;
1532	}
1533	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1534}
1535
1536static void
1537atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1538{
1539	struct drm_device *dev = encoder->dev;
1540	struct radeon_device *rdev = dev->dev_private;
1541	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1542	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1543	ENABLE_YUV_PS_ALLOCATION args;
1544	int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1545	uint32_t temp, reg;
1546
1547	memset(&args, 0, sizeof(args));
1548
1549	if (rdev->family >= CHIP_R600)
1550		reg = R600_BIOS_3_SCRATCH;
1551	else
1552		reg = RADEON_BIOS_3_SCRATCH;
1553
1554	/* XXX: fix up scratch reg handling */
1555	temp = RREG32(reg);
1556	if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1557		WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1558			     (radeon_crtc->crtc_id << 18)));
1559	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1560		WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1561	else
1562		WREG32(reg, 0);
1563
1564	if (enable)
1565		args.ucEnable = ATOM_ENABLE;
1566	args.ucCRTC = radeon_crtc->crtc_id;
1567
1568	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1569
1570	WREG32(reg, temp);
1571}
1572
1573static void
1574radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1575{
1576	struct drm_device *dev = encoder->dev;
1577	struct radeon_device *rdev = dev->dev_private;
1578	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1579	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1580	int index = 0;
1581
1582	memset(&args, 0, sizeof(args));
1583
1584	switch (radeon_encoder->encoder_id) {
1585	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1586	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1587		index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1588		break;
1589	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1590	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1591	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1592		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1593		break;
1594	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1595		index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1596		break;
1597	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1598		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1599			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1600		else
1601			index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1602		break;
1603	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1604	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1605		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1606			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1607		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1608			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1609		else
1610			index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1611		break;
1612	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1613	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1614		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1615			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1616		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1617			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1618		else
1619			index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1620		break;
1621	default:
1622		return;
1623	}
1624
1625	switch (mode) {
1626	case DRM_MODE_DPMS_ON:
1627		args.ucAction = ATOM_ENABLE;
1628		/* workaround for DVOOutputControl on some RS690 systems */
1629		if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1630			u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1631			WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1632			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1633			WREG32(RADEON_BIOS_3_SCRATCH, reg);
1634		} else
1635			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1636		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1637			if (rdev->mode_info.bl_encoder) {
1638				struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1639
1640				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1641			} else {
1642				args.ucAction = ATOM_LCD_BLON;
1643				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1644			}
1645		}
1646		break;
1647	case DRM_MODE_DPMS_STANDBY:
1648	case DRM_MODE_DPMS_SUSPEND:
1649	case DRM_MODE_DPMS_OFF:
1650		args.ucAction = ATOM_DISABLE;
1651		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1652		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1653			args.ucAction = ATOM_LCD_BLOFF;
1654			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1655		}
1656		break;
1657	}
1658}
1659
1660static void
1661radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1662{
1663	struct drm_device *dev = encoder->dev;
1664	struct radeon_device *rdev = dev->dev_private;
1665	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1666	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1667	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1668	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1669	struct radeon_connector *radeon_connector = NULL;
1670	struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1671	bool travis_quirk = false;
1672
1673	if (connector) {
1674		radeon_connector = to_radeon_connector(connector);
1675		radeon_dig_connector = radeon_connector->con_priv;
1676		if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
1677		     ENCODER_OBJECT_ID_TRAVIS) &&
1678		    (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
1679		    !ASIC_IS_DCE5(rdev))
1680			travis_quirk = true;
1681	}
1682
1683	switch (mode) {
1684	case DRM_MODE_DPMS_ON:
1685		if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1686			if (!connector)
1687				dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1688			else
1689				dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1690
1691			/* setup and enable the encoder */
1692			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1693			atombios_dig_encoder_setup(encoder,
1694						   ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1695						   dig->panel_mode);
1696			if (ext_encoder) {
1697				if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1698					atombios_external_encoder_setup(encoder, ext_encoder,
1699									EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1700			}
1701		} else if (ASIC_IS_DCE4(rdev)) {
1702			/* setup and enable the encoder */
1703			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1704		} else {
1705			/* setup and enable the encoder and transmitter */
1706			atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1707			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1708		}
1709		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1710			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1711				atombios_set_edp_panel_power(connector,
1712							     ATOM_TRANSMITTER_ACTION_POWER_ON);
1713				radeon_dig_connector->edp_on = true;
1714			}
1715		}
1716		/* enable the transmitter */
1717		atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1718		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1719			/* DP_SET_POWER_D0 is set in radeon_dp_link_train */
1720			radeon_dp_link_train(encoder, connector);
1721			if (ASIC_IS_DCE4(rdev))
1722				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1723		}
1724		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1725			if (rdev->mode_info.bl_encoder)
1726				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1727			else
1728				atombios_dig_transmitter_setup(encoder,
1729							       ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1730		}
1731		if (ext_encoder)
1732			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1733		break;
1734	case DRM_MODE_DPMS_STANDBY:
1735	case DRM_MODE_DPMS_SUSPEND:
1736	case DRM_MODE_DPMS_OFF:
1737
1738		/* don't power off encoders with active MST links */
1739		if (dig->active_mst_links)
1740			return;
1741
1742		if (ASIC_IS_DCE4(rdev)) {
1743			if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
1744				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1745		}
1746		if (ext_encoder)
1747			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1748		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1749			atombios_dig_transmitter_setup(encoder,
1750						       ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1751
1752		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
1753		    connector && !travis_quirk)
1754			radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1755		if (ASIC_IS_DCE4(rdev)) {
1756			/* disable the transmitter */
1757			atombios_dig_transmitter_setup(encoder,
1758						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1759		} else {
1760			/* disable the encoder and transmitter */
1761			atombios_dig_transmitter_setup(encoder,
1762						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1763			atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1764		}
1765		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1766			if (travis_quirk)
1767				radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1768			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1769				atombios_set_edp_panel_power(connector,
1770							     ATOM_TRANSMITTER_ACTION_POWER_OFF);
1771				radeon_dig_connector->edp_on = false;
1772			}
1773		}
1774		break;
1775	}
1776}
1777
1778static void
1779radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1780{
1781	struct drm_device *dev = encoder->dev;
1782	struct radeon_device *rdev = dev->dev_private;
1783	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1784	int encoder_mode = atombios_get_encoder_mode(encoder);
1785
1786	DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1787		  radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1788		  radeon_encoder->active_device);
1789
1790	if ((radeon_audio != 0) &&
1791	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
1792	     ENCODER_MODE_IS_DP(encoder_mode)))
1793		radeon_audio_dpms(encoder, mode);
1794
1795	switch (radeon_encoder->encoder_id) {
1796	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1797	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1798	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1799	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1800	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1801	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1802	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1803	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1804		radeon_atom_encoder_dpms_avivo(encoder, mode);
1805		break;
1806	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1807	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1808	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1809	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1810	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1811		radeon_atom_encoder_dpms_dig(encoder, mode);
1812		break;
1813	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1814		if (ASIC_IS_DCE5(rdev)) {
1815			switch (mode) {
1816			case DRM_MODE_DPMS_ON:
1817				atombios_dvo_setup(encoder, ATOM_ENABLE);
1818				break;
1819			case DRM_MODE_DPMS_STANDBY:
1820			case DRM_MODE_DPMS_SUSPEND:
1821			case DRM_MODE_DPMS_OFF:
1822				atombios_dvo_setup(encoder, ATOM_DISABLE);
1823				break;
1824			}
1825		} else if (ASIC_IS_DCE3(rdev))
1826			radeon_atom_encoder_dpms_dig(encoder, mode);
1827		else
1828			radeon_atom_encoder_dpms_avivo(encoder, mode);
1829		break;
1830	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1831	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1832		if (ASIC_IS_DCE5(rdev)) {
1833			switch (mode) {
1834			case DRM_MODE_DPMS_ON:
1835				atombios_dac_setup(encoder, ATOM_ENABLE);
1836				break;
1837			case DRM_MODE_DPMS_STANDBY:
1838			case DRM_MODE_DPMS_SUSPEND:
1839			case DRM_MODE_DPMS_OFF:
1840				atombios_dac_setup(encoder, ATOM_DISABLE);
1841				break;
1842			}
1843		} else
1844			radeon_atom_encoder_dpms_avivo(encoder, mode);
1845		break;
1846	default:
1847		return;
1848	}
1849
1850	radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1851
1852}
1853
1854union crtc_source_param {
1855	SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1856	SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1857};
1858
1859static void
1860atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1861{
1862	struct drm_device *dev = encoder->dev;
1863	struct radeon_device *rdev = dev->dev_private;
1864	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1865	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1866	union crtc_source_param args;
1867	int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1868	uint8_t frev, crev;
1869	struct radeon_encoder_atom_dig *dig;
1870
1871	memset(&args, 0, sizeof(args));
1872
1873	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1874		return;
1875
1876	switch (frev) {
1877	case 1:
1878		switch (crev) {
1879		case 1:
1880		default:
1881			if (ASIC_IS_AVIVO(rdev))
1882				args.v1.ucCRTC = radeon_crtc->crtc_id;
1883			else {
1884				if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1885					args.v1.ucCRTC = radeon_crtc->crtc_id;
1886				} else {
1887					args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1888				}
1889			}
1890			switch (radeon_encoder->encoder_id) {
1891			case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1892			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1893				args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1894				break;
1895			case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1896			case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1897				if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1898					args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1899				else
1900					args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1901				break;
1902			case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1903			case ENCODER_OBJECT_ID_INTERNAL_DDI:
1904			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1905				args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1906				break;
1907			case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1908			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1909				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1910					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1911				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1912					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1913				else
1914					args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1915				break;
1916			case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1917			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1918				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1919					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1920				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1921					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1922				else
1923					args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1924				break;
1925			}
1926			break;
1927		case 2:
1928			args.v2.ucCRTC = radeon_crtc->crtc_id;
1929			if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1930				struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1931
1932				if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1933					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1934				else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1935					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1936				else
1937					args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1938			} else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1939				args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1940			} else {
1941				args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1942			}
1943			switch (radeon_encoder->encoder_id) {
1944			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1945			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1946			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1947			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1948			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1949				dig = radeon_encoder->enc_priv;
1950				switch (dig->dig_encoder) {
1951				case 0:
1952					args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1953					break;
1954				case 1:
1955					args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1956					break;
1957				case 2:
1958					args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1959					break;
1960				case 3:
1961					args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1962					break;
1963				case 4:
1964					args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1965					break;
1966				case 5:
1967					args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1968					break;
1969				case 6:
1970					args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
1971					break;
1972				}
1973				break;
1974			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1975				args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1976				break;
1977			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1978				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1979					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1980				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1981					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1982				else
1983					args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1984				break;
1985			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1986				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1987					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1988				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1989					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1990				else
1991					args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1992				break;
1993			}
1994			break;
1995		}
1996		break;
1997	default:
1998		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1999		return;
2000	}
2001
2002	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2003
2004	/* update scratch regs with new routing */
2005	radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
2006}
2007
2008void
2009atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, int fe)
2010{
2011	struct drm_device *dev = encoder->dev;
2012	struct radeon_device *rdev = dev->dev_private;
2013	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2014	int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
2015	uint8_t frev, crev;
2016	union crtc_source_param args;
2017
2018	memset(&args, 0, sizeof(args));
2019
2020	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2021		return;
2022
2023	if (frev != 1 && crev != 2)
2024		DRM_ERROR("Unknown table for MST %d, %d\n", frev, crev);
2025
2026	args.v2.ucCRTC = radeon_crtc->crtc_id;
2027	args.v2.ucEncodeMode = ATOM_ENCODER_MODE_DP_MST;
2028
2029	switch (fe) {
2030	case 0:
2031		args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
2032		break;
2033	case 1:
2034		args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
2035		break;
2036	case 2:
2037		args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
2038		break;
2039	case 3:
2040		args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
2041		break;
2042	case 4:
2043		args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
2044		break;
2045	case 5:
2046		args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
2047		break;
2048	case 6:
2049		args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
2050		break;
2051	}
2052	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2053}
2054
2055static void
2056atombios_apply_encoder_quirks(struct drm_encoder *encoder,
2057			      struct drm_display_mode *mode)
2058{
2059	struct drm_device *dev = encoder->dev;
2060	struct radeon_device *rdev = dev->dev_private;
2061	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2062	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2063
2064	/* Funky macbooks */
2065	if ((dev->pdev->device == 0x71C5) &&
2066	    (dev->pdev->subsystem_vendor == 0x106b) &&
2067	    (dev->pdev->subsystem_device == 0x0080)) {
2068		if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2069			uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
2070
2071			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
2072			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
2073
2074			WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
2075		}
2076	}
2077
2078	/* set scaler clears this on some chips */
2079	if (ASIC_IS_AVIVO(rdev) &&
2080	    (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
2081		if (ASIC_IS_DCE8(rdev)) {
2082			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2083				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
2084				       CIK_INTERLEAVE_EN);
2085			else
2086				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2087		} else if (ASIC_IS_DCE4(rdev)) {
2088			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2089				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
2090				       EVERGREEN_INTERLEAVE_EN);
2091			else
2092				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2093		} else {
2094			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2095				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
2096				       AVIVO_D1MODE_INTERLEAVE_EN);
2097			else
2098				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2099		}
2100	}
2101}
2102
2103void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
2104{
2105	if (enc_idx < 0)
2106		return;
2107	rdev->mode_info.active_encoders &= ~(1 << enc_idx);
2108}
2109
2110int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
2111{
2112	struct drm_device *dev = encoder->dev;
2113	struct radeon_device *rdev = dev->dev_private;
2114	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2115	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2116	struct drm_encoder *test_encoder;
2117	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2118	uint32_t dig_enc_in_use = 0;
2119	int enc_idx = -1;
2120
2121	if (fe_idx >= 0) {
2122		enc_idx = fe_idx;
2123		goto assigned;
2124	}
2125	if (ASIC_IS_DCE6(rdev)) {
2126		/* DCE6 */
2127		switch (radeon_encoder->encoder_id) {
2128		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2129			if (dig->linkb)
2130				enc_idx = 1;
2131			else
2132				enc_idx = 0;
2133			break;
2134		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2135			if (dig->linkb)
2136				enc_idx = 3;
2137			else
2138				enc_idx = 2;
2139			break;
2140		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2141			if (dig->linkb)
2142				enc_idx = 5;
2143			else
2144				enc_idx = 4;
2145			break;
2146		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2147			enc_idx = 6;
2148			break;
2149		}
2150		goto assigned;
2151	} else if (ASIC_IS_DCE4(rdev)) {
2152		/* DCE4/5 */
2153		if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
2154			/* ontario follows DCE4 */
2155			if (rdev->family == CHIP_PALM) {
2156				if (dig->linkb)
2157					enc_idx = 1;
2158				else
2159					enc_idx = 0;
2160			} else
2161				/* llano follows DCE3.2 */
2162				enc_idx = radeon_crtc->crtc_id;
2163		} else {
2164			switch (radeon_encoder->encoder_id) {
2165			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2166				if (dig->linkb)
2167					enc_idx = 1;
2168				else
2169					enc_idx = 0;
2170				break;
2171			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2172				if (dig->linkb)
2173					enc_idx = 3;
2174				else
2175					enc_idx = 2;
2176				break;
2177			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2178				if (dig->linkb)
2179					enc_idx = 5;
2180				else
2181					enc_idx = 4;
2182				break;
2183			}
2184		}
2185		goto assigned;
2186	}
2187
2188	/*
2189	 * On DCE32 any encoder can drive any block so usually just use crtc id,
2190	 * but Apple thinks different at least on iMac10,1, so there use linkb,
2191	 * otherwise the internal eDP panel will stay dark.
2192	 */
2193	if (ASIC_IS_DCE32(rdev)) {
2194		if (dmi_match(DMI_PRODUCT_NAME, "iMac10,1"))
2195			enc_idx = (dig->linkb) ? 1 : 0;
2196		else
2197			enc_idx = radeon_crtc->crtc_id;
2198
2199		goto assigned;
2200	}
2201
2202	/* on DCE3 - LVTMA can only be driven by DIGB */
2203	list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2204		struct radeon_encoder *radeon_test_encoder;
2205
2206		if (encoder == test_encoder)
2207			continue;
2208
2209		if (!radeon_encoder_is_digital(test_encoder))
2210			continue;
2211
2212		radeon_test_encoder = to_radeon_encoder(test_encoder);
2213		dig = radeon_test_encoder->enc_priv;
2214
2215		if (dig->dig_encoder >= 0)
2216			dig_enc_in_use |= (1 << dig->dig_encoder);
2217	}
2218
2219	if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2220		if (dig_enc_in_use & 0x2)
2221			DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2222		return 1;
2223	}
2224	if (!(dig_enc_in_use & 1))
2225		return 0;
2226	return 1;
2227
2228assigned:
2229	if (enc_idx == -1) {
2230		DRM_ERROR("Got encoder index incorrect - returning 0\n");
2231		return 0;
2232	}
2233	if (rdev->mode_info.active_encoders & (1 << enc_idx)) {
2234		DRM_ERROR("chosen encoder in use %d\n", enc_idx);
2235	}
2236	rdev->mode_info.active_encoders |= (1 << enc_idx);
2237	return enc_idx;
2238}
2239
2240/* This only needs to be called once at startup */
2241void
2242radeon_atom_encoder_init(struct radeon_device *rdev)
2243{
2244	struct drm_device *dev = rdev->ddev;
2245	struct drm_encoder *encoder;
2246
2247	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2248		struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2249		struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2250
2251		switch (radeon_encoder->encoder_id) {
2252		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2253		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2254		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2255		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2256		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2257			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2258			break;
2259		default:
2260			break;
2261		}
2262
2263		if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
2264			atombios_external_encoder_setup(encoder, ext_encoder,
2265							EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2266	}
2267}
2268
2269static void
2270radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2271			     struct drm_display_mode *mode,
2272			     struct drm_display_mode *adjusted_mode)
2273{
2274	struct drm_device *dev = encoder->dev;
2275	struct radeon_device *rdev = dev->dev_private;
2276	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2277	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2278	int encoder_mode;
2279
2280	radeon_encoder->pixel_clock = adjusted_mode->clock;
2281
2282	/* need to call this here rather than in prepare() since we need some crtc info */
2283	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2284
2285	if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2286		if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2287			atombios_yuv_setup(encoder, true);
2288		else
2289			atombios_yuv_setup(encoder, false);
2290	}
2291
2292	switch (radeon_encoder->encoder_id) {
2293	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2294	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2295	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2296	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2297		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2298		break;
2299	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2300	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2301	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2302	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2303	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2304		/* handled in dpms */
2305		break;
2306	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2307	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2308	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2309		atombios_dvo_setup(encoder, ATOM_ENABLE);
2310		break;
2311	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2312	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2313	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2314	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2315		atombios_dac_setup(encoder, ATOM_ENABLE);
2316		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2317			if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2318				atombios_tv_setup(encoder, ATOM_ENABLE);
2319			else
2320				atombios_tv_setup(encoder, ATOM_DISABLE);
2321		}
2322		break;
2323	}
2324
2325	atombios_apply_encoder_quirks(encoder, adjusted_mode);
2326
2327	encoder_mode = atombios_get_encoder_mode(encoder);
2328	if (connector && (radeon_audio != 0) &&
2329	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
2330	     ENCODER_MODE_IS_DP(encoder_mode)))
2331		radeon_audio_mode_set(encoder, adjusted_mode);
2332}
2333
2334static bool
2335atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2336{
2337	struct drm_device *dev = encoder->dev;
2338	struct radeon_device *rdev = dev->dev_private;
2339	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2340	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2341
2342	if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2343				       ATOM_DEVICE_CV_SUPPORT |
2344				       ATOM_DEVICE_CRT_SUPPORT)) {
2345		DAC_LOAD_DETECTION_PS_ALLOCATION args;
2346		int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2347		uint8_t frev, crev;
2348
2349		memset(&args, 0, sizeof(args));
2350
2351		if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2352			return false;
2353
2354		args.sDacload.ucMisc = 0;
2355
2356		if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2357		    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2358			args.sDacload.ucDacType = ATOM_DAC_A;
2359		else
2360			args.sDacload.ucDacType = ATOM_DAC_B;
2361
2362		if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2363			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2364		else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2365			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2366		else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2367			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2368			if (crev >= 3)
2369				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2370		} else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2371			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2372			if (crev >= 3)
2373				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2374		}
2375
2376		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2377
2378		return true;
2379	} else
2380		return false;
2381}
2382
2383static enum drm_connector_status
2384radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2385{
2386	struct drm_device *dev = encoder->dev;
2387	struct radeon_device *rdev = dev->dev_private;
2388	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2389	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2390	uint32_t bios_0_scratch;
2391
2392	if (!atombios_dac_load_detect(encoder, connector)) {
2393		DRM_DEBUG_KMS("detect returned false \n");
2394		return connector_status_unknown;
2395	}
2396
2397	if (rdev->family >= CHIP_R600)
2398		bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2399	else
2400		bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2401
2402	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2403	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2404		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2405			return connector_status_connected;
2406	}
2407	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2408		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2409			return connector_status_connected;
2410	}
2411	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2412		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2413			return connector_status_connected;
2414	}
2415	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2416		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2417			return connector_status_connected; /* CTV */
2418		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2419			return connector_status_connected; /* STV */
2420	}
2421	return connector_status_disconnected;
2422}
2423
2424static enum drm_connector_status
2425radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2426{
2427	struct drm_device *dev = encoder->dev;
2428	struct radeon_device *rdev = dev->dev_private;
2429	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2430	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2431	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2432	u32 bios_0_scratch;
2433
2434	if (!ASIC_IS_DCE4(rdev))
2435		return connector_status_unknown;
2436
2437	if (!ext_encoder)
2438		return connector_status_unknown;
2439
2440	if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2441		return connector_status_unknown;
2442
2443	/* load detect on the dp bridge */
2444	atombios_external_encoder_setup(encoder, ext_encoder,
2445					EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2446
2447	bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2448
2449	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2450	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2451		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2452			return connector_status_connected;
2453	}
2454	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2455		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2456			return connector_status_connected;
2457	}
2458	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2459		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2460			return connector_status_connected;
2461	}
2462	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2463		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2464			return connector_status_connected; /* CTV */
2465		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2466			return connector_status_connected; /* STV */
2467	}
2468	return connector_status_disconnected;
2469}
2470
2471void
2472radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2473{
2474	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2475
2476	if (ext_encoder)
2477		/* ddc_setup on the dp bridge */
2478		atombios_external_encoder_setup(encoder, ext_encoder,
2479						EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2480
2481}
2482
2483static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2484{
2485	struct radeon_device *rdev = encoder->dev->dev_private;
2486	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2487	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2488
2489	if ((radeon_encoder->active_device &
2490	     (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2491	    (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2492	     ENCODER_OBJECT_ID_NONE)) {
2493		struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2494		if (dig) {
2495			if (dig->dig_encoder >= 0)
2496				radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2497			dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
2498			if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2499				if (rdev->family >= CHIP_R600)
2500					dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2501				else
2502					/* RS600/690/740 have only 1 afmt block */
2503					dig->afmt = rdev->mode_info.afmt[0];
2504			}
2505		}
2506	}
2507
2508	radeon_atom_output_lock(encoder, true);
2509
2510	if (connector) {
2511		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2512
2513		/* select the clock/data port if it uses a router */
2514		if (radeon_connector->router.cd_valid)
2515			radeon_router_select_cd_port(radeon_connector);
2516
2517		/* turn eDP panel on for mode set */
2518		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2519			atombios_set_edp_panel_power(connector,
2520						     ATOM_TRANSMITTER_ACTION_POWER_ON);
2521	}
2522
2523	/* this is needed for the pll/ss setup to work correctly in some cases */
2524	atombios_set_encoder_crtc_source(encoder);
2525	/* set up the FMT blocks */
2526	if (ASIC_IS_DCE8(rdev))
2527		dce8_program_fmt(encoder);
2528	else if (ASIC_IS_DCE4(rdev))
2529		dce4_program_fmt(encoder);
2530	else if (ASIC_IS_DCE3(rdev))
2531		dce3_program_fmt(encoder);
2532	else if (ASIC_IS_AVIVO(rdev))
2533		avivo_program_fmt(encoder);
2534}
2535
2536static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2537{
2538	/* need to call this here as we need the crtc set up */
2539	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2540	radeon_atom_output_lock(encoder, false);
2541}
2542
2543static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2544{
2545	struct drm_device *dev = encoder->dev;
2546	struct radeon_device *rdev = dev->dev_private;
2547	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2548	struct radeon_encoder_atom_dig *dig;
2549
2550	/* check for pre-DCE3 cards with shared encoders;
2551	 * can't really use the links individually, so don't disable
2552	 * the encoder if it's in use by another connector
2553	 */
2554	if (!ASIC_IS_DCE3(rdev)) {
2555		struct drm_encoder *other_encoder;
2556		struct radeon_encoder *other_radeon_encoder;
2557
2558		list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2559			other_radeon_encoder = to_radeon_encoder(other_encoder);
2560			if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2561			    drm_helper_encoder_in_use(other_encoder))
2562				goto disable_done;
2563		}
2564	}
2565
2566	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2567
2568	switch (radeon_encoder->encoder_id) {
2569	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2570	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2571	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2572	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2573		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2574		break;
2575	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2576	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2577	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2578	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2579	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2580		/* handled in dpms */
2581		break;
2582	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2583	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2584	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2585		atombios_dvo_setup(encoder, ATOM_DISABLE);
2586		break;
2587	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2588	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2589	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2590	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2591		atombios_dac_setup(encoder, ATOM_DISABLE);
2592		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2593			atombios_tv_setup(encoder, ATOM_DISABLE);
2594		break;
2595	}
2596
2597disable_done:
2598	if (radeon_encoder_is_digital(encoder)) {
2599		if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2600			if (rdev->asic->display.hdmi_enable)
2601				radeon_hdmi_enable(rdev, encoder, false);
2602		}
2603		if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
2604			dig = radeon_encoder->enc_priv;
2605			radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2606			dig->dig_encoder = -1;
2607			radeon_encoder->active_device = 0;
2608		}
2609	} else
2610		radeon_encoder->active_device = 0;
2611}
2612
2613/* these are handled by the primary encoders */
2614static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2615{
2616
2617}
2618
2619static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2620{
2621
2622}
2623
2624static void
2625radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2626			 struct drm_display_mode *mode,
2627			 struct drm_display_mode *adjusted_mode)
2628{
2629
2630}
2631
2632static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2633{
2634
2635}
2636
2637static void
2638radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2639{
2640
2641}
2642
2643static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2644	.dpms = radeon_atom_ext_dpms,
2645	.prepare = radeon_atom_ext_prepare,
2646	.mode_set = radeon_atom_ext_mode_set,
2647	.commit = radeon_atom_ext_commit,
2648	.disable = radeon_atom_ext_disable,
2649	/* no detect for TMDS/LVDS yet */
2650};
2651
2652static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2653	.dpms = radeon_atom_encoder_dpms,
2654	.mode_fixup = radeon_atom_mode_fixup,
2655	.prepare = radeon_atom_encoder_prepare,
2656	.mode_set = radeon_atom_encoder_mode_set,
2657	.commit = radeon_atom_encoder_commit,
2658	.disable = radeon_atom_encoder_disable,
2659	.detect = radeon_atom_dig_detect,
2660};
2661
2662static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2663	.dpms = radeon_atom_encoder_dpms,
2664	.mode_fixup = radeon_atom_mode_fixup,
2665	.prepare = radeon_atom_encoder_prepare,
2666	.mode_set = radeon_atom_encoder_mode_set,
2667	.commit = radeon_atom_encoder_commit,
2668	.detect = radeon_atom_dac_detect,
2669};
2670
2671void radeon_enc_destroy(struct drm_encoder *encoder)
2672{
2673	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2674	if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2675		radeon_atom_backlight_exit(radeon_encoder);
2676	kfree(radeon_encoder->enc_priv);
2677	drm_encoder_cleanup(encoder);
2678	kfree(radeon_encoder);
2679}
2680
2681static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2682	.destroy = radeon_enc_destroy,
2683};
2684
2685static struct radeon_encoder_atom_dac *
2686radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2687{
2688	struct drm_device *dev = radeon_encoder->base.dev;
2689	struct radeon_device *rdev = dev->dev_private;
2690	struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2691
2692	if (!dac)
2693		return NULL;
2694
2695	dac->tv_std = radeon_atombios_get_tv_info(rdev);
2696	return dac;
2697}
2698
2699static struct radeon_encoder_atom_dig *
2700radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2701{
2702	int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2703	struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2704
2705	if (!dig)
2706		return NULL;
2707
2708	/* coherent mode by default */
2709	dig->coherent_mode = true;
2710	dig->dig_encoder = -1;
2711
2712	if (encoder_enum == 2)
2713		dig->linkb = true;
2714	else
2715		dig->linkb = false;
2716
2717	return dig;
2718}
2719
2720void
2721radeon_add_atom_encoder(struct drm_device *dev,
2722			uint32_t encoder_enum,
2723			uint32_t supported_device,
2724			u16 caps)
2725{
2726	struct radeon_device *rdev = dev->dev_private;
2727	struct drm_encoder *encoder;
2728	struct radeon_encoder *radeon_encoder;
2729
2730	/* see if we already added it */
2731	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2732		radeon_encoder = to_radeon_encoder(encoder);
2733		if (radeon_encoder->encoder_enum == encoder_enum) {
2734			radeon_encoder->devices |= supported_device;
2735			return;
2736		}
2737
2738	}
2739
2740	/* add a new one */
2741	radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2742	if (!radeon_encoder)
2743		return;
2744
2745	encoder = &radeon_encoder->base;
2746	switch (rdev->num_crtc) {
2747	case 1:
2748		encoder->possible_crtcs = 0x1;
2749		break;
2750	case 2:
2751	default:
2752		encoder->possible_crtcs = 0x3;
2753		break;
2754	case 4:
2755		encoder->possible_crtcs = 0xf;
2756		break;
2757	case 6:
2758		encoder->possible_crtcs = 0x3f;
2759		break;
2760	}
2761
2762	radeon_encoder->enc_priv = NULL;
2763
2764	radeon_encoder->encoder_enum = encoder_enum;
2765	radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2766	radeon_encoder->devices = supported_device;
2767	radeon_encoder->rmx_type = RMX_OFF;
2768	radeon_encoder->underscan_type = UNDERSCAN_OFF;
2769	radeon_encoder->is_ext_encoder = false;
2770	radeon_encoder->caps = caps;
2771
2772	switch (radeon_encoder->encoder_id) {
2773	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2774	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2775	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2776	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2777		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2778			radeon_encoder->rmx_type = RMX_FULL;
2779			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2780					 DRM_MODE_ENCODER_LVDS, NULL);
2781			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2782		} else {
2783			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2784					 DRM_MODE_ENCODER_TMDS, NULL);
2785			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2786		}
2787		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2788		break;
2789	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2790		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2791				 DRM_MODE_ENCODER_DAC, NULL);
2792		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2793		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2794		break;
2795	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2796	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2797	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2798		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2799				 DRM_MODE_ENCODER_TVDAC, NULL);
2800		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2801		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2802		break;
2803	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2804	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2805	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2806	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2807	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2808	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2809	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2810	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2811		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2812			radeon_encoder->rmx_type = RMX_FULL;
2813			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2814					 DRM_MODE_ENCODER_LVDS, NULL);
2815			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2816		} else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2817			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2818					 DRM_MODE_ENCODER_DAC, NULL);
2819			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2820		} else {
2821			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2822					 DRM_MODE_ENCODER_TMDS, NULL);
2823			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2824		}
2825		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2826		break;
2827	case ENCODER_OBJECT_ID_SI170B:
2828	case ENCODER_OBJECT_ID_CH7303:
2829	case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2830	case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2831	case ENCODER_OBJECT_ID_TITFP513:
2832	case ENCODER_OBJECT_ID_VT1623:
2833	case ENCODER_OBJECT_ID_HDMI_SI1930:
2834	case ENCODER_OBJECT_ID_TRAVIS:
2835	case ENCODER_OBJECT_ID_NUTMEG:
2836		/* these are handled by the primary encoders */
2837		radeon_encoder->is_ext_encoder = true;
2838		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2839			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2840					 DRM_MODE_ENCODER_LVDS, NULL);
2841		else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2842			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2843					 DRM_MODE_ENCODER_DAC, NULL);
2844		else
2845			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2846					 DRM_MODE_ENCODER_TMDS, NULL);
2847		drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2848		break;
2849	}
2850}