Loading...
1// SPDX-License-Identifier: GPL-2.0
2//
3// Register cache access API
4//
5// Copyright 2011 Wolfson Microelectronics plc
6//
7// Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8
9#include <linux/bsearch.h>
10#include <linux/device.h>
11#include <linux/export.h>
12#include <linux/slab.h>
13#include <linux/sort.h>
14
15#include "trace.h"
16#include "internal.h"
17
18static const struct regcache_ops *cache_types[] = {
19 ®cache_rbtree_ops,
20#if IS_ENABLED(CONFIG_REGCACHE_COMPRESSED)
21 ®cache_lzo_ops,
22#endif
23 ®cache_flat_ops,
24};
25
26static int regcache_hw_init(struct regmap *map)
27{
28 int i, j;
29 int ret;
30 int count;
31 unsigned int reg, val;
32 void *tmp_buf;
33
34 if (!map->num_reg_defaults_raw)
35 return -EINVAL;
36
37 /* calculate the size of reg_defaults */
38 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
39 if (regmap_readable(map, i * map->reg_stride) &&
40 !regmap_volatile(map, i * map->reg_stride))
41 count++;
42
43 /* all registers are unreadable or volatile, so just bypass */
44 if (!count) {
45 map->cache_bypass = true;
46 return 0;
47 }
48
49 map->num_reg_defaults = count;
50 map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
51 GFP_KERNEL);
52 if (!map->reg_defaults)
53 return -ENOMEM;
54
55 if (!map->reg_defaults_raw) {
56 bool cache_bypass = map->cache_bypass;
57 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
58
59 /* Bypass the cache access till data read from HW */
60 map->cache_bypass = true;
61 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
62 if (!tmp_buf) {
63 ret = -ENOMEM;
64 goto err_free;
65 }
66 ret = regmap_raw_read(map, 0, tmp_buf,
67 map->cache_size_raw);
68 map->cache_bypass = cache_bypass;
69 if (ret == 0) {
70 map->reg_defaults_raw = tmp_buf;
71 map->cache_free = true;
72 } else {
73 kfree(tmp_buf);
74 }
75 }
76
77 /* fill the reg_defaults */
78 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
79 reg = i * map->reg_stride;
80
81 if (!regmap_readable(map, reg))
82 continue;
83
84 if (regmap_volatile(map, reg))
85 continue;
86
87 if (map->reg_defaults_raw) {
88 val = regcache_get_val(map, map->reg_defaults_raw, i);
89 } else {
90 bool cache_bypass = map->cache_bypass;
91
92 map->cache_bypass = true;
93 ret = regmap_read(map, reg, &val);
94 map->cache_bypass = cache_bypass;
95 if (ret != 0) {
96 dev_err(map->dev, "Failed to read %d: %d\n",
97 reg, ret);
98 goto err_free;
99 }
100 }
101
102 map->reg_defaults[j].reg = reg;
103 map->reg_defaults[j].def = val;
104 j++;
105 }
106
107 return 0;
108
109err_free:
110 kfree(map->reg_defaults);
111
112 return ret;
113}
114
115int regcache_init(struct regmap *map, const struct regmap_config *config)
116{
117 int ret;
118 int i;
119 void *tmp_buf;
120
121 if (map->cache_type == REGCACHE_NONE) {
122 if (config->reg_defaults || config->num_reg_defaults_raw)
123 dev_warn(map->dev,
124 "No cache used with register defaults set!\n");
125
126 map->cache_bypass = true;
127 return 0;
128 }
129
130 if (config->reg_defaults && !config->num_reg_defaults) {
131 dev_err(map->dev,
132 "Register defaults are set without the number!\n");
133 return -EINVAL;
134 }
135
136 if (config->num_reg_defaults && !config->reg_defaults) {
137 dev_err(map->dev,
138 "Register defaults number are set without the reg!\n");
139 return -EINVAL;
140 }
141
142 for (i = 0; i < config->num_reg_defaults; i++)
143 if (config->reg_defaults[i].reg % map->reg_stride)
144 return -EINVAL;
145
146 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
147 if (cache_types[i]->type == map->cache_type)
148 break;
149
150 if (i == ARRAY_SIZE(cache_types)) {
151 dev_err(map->dev, "Could not match compress type: %d\n",
152 map->cache_type);
153 return -EINVAL;
154 }
155
156 map->num_reg_defaults = config->num_reg_defaults;
157 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
158 map->reg_defaults_raw = config->reg_defaults_raw;
159 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
160 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
161
162 map->cache = NULL;
163 map->cache_ops = cache_types[i];
164
165 if (!map->cache_ops->read ||
166 !map->cache_ops->write ||
167 !map->cache_ops->name)
168 return -EINVAL;
169
170 /* We still need to ensure that the reg_defaults
171 * won't vanish from under us. We'll need to make
172 * a copy of it.
173 */
174 if (config->reg_defaults) {
175 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
176 sizeof(struct reg_default), GFP_KERNEL);
177 if (!tmp_buf)
178 return -ENOMEM;
179 map->reg_defaults = tmp_buf;
180 } else if (map->num_reg_defaults_raw) {
181 /* Some devices such as PMICs don't have cache defaults,
182 * we cope with this by reading back the HW registers and
183 * crafting the cache defaults by hand.
184 */
185 ret = regcache_hw_init(map);
186 if (ret < 0)
187 return ret;
188 if (map->cache_bypass)
189 return 0;
190 }
191
192 if (!map->max_register && map->num_reg_defaults_raw)
193 map->max_register = (map->num_reg_defaults_raw - 1) * map->reg_stride;
194
195 if (map->cache_ops->init) {
196 dev_dbg(map->dev, "Initializing %s cache\n",
197 map->cache_ops->name);
198 ret = map->cache_ops->init(map);
199 if (ret)
200 goto err_free;
201 }
202 return 0;
203
204err_free:
205 kfree(map->reg_defaults);
206 if (map->cache_free)
207 kfree(map->reg_defaults_raw);
208
209 return ret;
210}
211
212void regcache_exit(struct regmap *map)
213{
214 if (map->cache_type == REGCACHE_NONE)
215 return;
216
217 BUG_ON(!map->cache_ops);
218
219 kfree(map->reg_defaults);
220 if (map->cache_free)
221 kfree(map->reg_defaults_raw);
222
223 if (map->cache_ops->exit) {
224 dev_dbg(map->dev, "Destroying %s cache\n",
225 map->cache_ops->name);
226 map->cache_ops->exit(map);
227 }
228}
229
230/**
231 * regcache_read - Fetch the value of a given register from the cache.
232 *
233 * @map: map to configure.
234 * @reg: The register index.
235 * @value: The value to be returned.
236 *
237 * Return a negative value on failure, 0 on success.
238 */
239int regcache_read(struct regmap *map,
240 unsigned int reg, unsigned int *value)
241{
242 int ret;
243
244 if (map->cache_type == REGCACHE_NONE)
245 return -ENOSYS;
246
247 BUG_ON(!map->cache_ops);
248
249 if (!regmap_volatile(map, reg)) {
250 ret = map->cache_ops->read(map, reg, value);
251
252 if (ret == 0)
253 trace_regmap_reg_read_cache(map, reg, *value);
254
255 return ret;
256 }
257
258 return -EINVAL;
259}
260
261/**
262 * regcache_write - Set the value of a given register in the cache.
263 *
264 * @map: map to configure.
265 * @reg: The register index.
266 * @value: The new register value.
267 *
268 * Return a negative value on failure, 0 on success.
269 */
270int regcache_write(struct regmap *map,
271 unsigned int reg, unsigned int value)
272{
273 if (map->cache_type == REGCACHE_NONE)
274 return 0;
275
276 BUG_ON(!map->cache_ops);
277
278 if (!regmap_volatile(map, reg))
279 return map->cache_ops->write(map, reg, value);
280
281 return 0;
282}
283
284static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
285 unsigned int val)
286{
287 int ret;
288
289 /* If we don't know the chip just got reset, then sync everything. */
290 if (!map->no_sync_defaults)
291 return true;
292
293 /* Is this the hardware default? If so skip. */
294 ret = regcache_lookup_reg(map, reg);
295 if (ret >= 0 && val == map->reg_defaults[ret].def)
296 return false;
297 return true;
298}
299
300static int regcache_default_sync(struct regmap *map, unsigned int min,
301 unsigned int max)
302{
303 unsigned int reg;
304
305 for (reg = min; reg <= max; reg += map->reg_stride) {
306 unsigned int val;
307 int ret;
308
309 if (regmap_volatile(map, reg) ||
310 !regmap_writeable(map, reg))
311 continue;
312
313 ret = regcache_read(map, reg, &val);
314 if (ret)
315 return ret;
316
317 if (!regcache_reg_needs_sync(map, reg, val))
318 continue;
319
320 map->cache_bypass = true;
321 ret = _regmap_write(map, reg, val);
322 map->cache_bypass = false;
323 if (ret) {
324 dev_err(map->dev, "Unable to sync register %#x. %d\n",
325 reg, ret);
326 return ret;
327 }
328 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
329 }
330
331 return 0;
332}
333
334/**
335 * regcache_sync - Sync the register cache with the hardware.
336 *
337 * @map: map to configure.
338 *
339 * Any registers that should not be synced should be marked as
340 * volatile. In general drivers can choose not to use the provided
341 * syncing functionality if they so require.
342 *
343 * Return a negative value on failure, 0 on success.
344 */
345int regcache_sync(struct regmap *map)
346{
347 int ret = 0;
348 unsigned int i;
349 const char *name;
350 bool bypass;
351
352 BUG_ON(!map->cache_ops);
353
354 map->lock(map->lock_arg);
355 /* Remember the initial bypass state */
356 bypass = map->cache_bypass;
357 dev_dbg(map->dev, "Syncing %s cache\n",
358 map->cache_ops->name);
359 name = map->cache_ops->name;
360 trace_regcache_sync(map, name, "start");
361
362 if (!map->cache_dirty)
363 goto out;
364
365 map->async = true;
366
367 /* Apply any patch first */
368 map->cache_bypass = true;
369 for (i = 0; i < map->patch_regs; i++) {
370 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
371 if (ret != 0) {
372 dev_err(map->dev, "Failed to write %x = %x: %d\n",
373 map->patch[i].reg, map->patch[i].def, ret);
374 goto out;
375 }
376 }
377 map->cache_bypass = false;
378
379 if (map->cache_ops->sync)
380 ret = map->cache_ops->sync(map, 0, map->max_register);
381 else
382 ret = regcache_default_sync(map, 0, map->max_register);
383
384 if (ret == 0)
385 map->cache_dirty = false;
386
387out:
388 /* Restore the bypass state */
389 map->async = false;
390 map->cache_bypass = bypass;
391 map->no_sync_defaults = false;
392 map->unlock(map->lock_arg);
393
394 regmap_async_complete(map);
395
396 trace_regcache_sync(map, name, "stop");
397
398 return ret;
399}
400EXPORT_SYMBOL_GPL(regcache_sync);
401
402/**
403 * regcache_sync_region - Sync part of the register cache with the hardware.
404 *
405 * @map: map to sync.
406 * @min: first register to sync
407 * @max: last register to sync
408 *
409 * Write all non-default register values in the specified region to
410 * the hardware.
411 *
412 * Return a negative value on failure, 0 on success.
413 */
414int regcache_sync_region(struct regmap *map, unsigned int min,
415 unsigned int max)
416{
417 int ret = 0;
418 const char *name;
419 bool bypass;
420
421 BUG_ON(!map->cache_ops);
422
423 map->lock(map->lock_arg);
424
425 /* Remember the initial bypass state */
426 bypass = map->cache_bypass;
427
428 name = map->cache_ops->name;
429 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
430
431 trace_regcache_sync(map, name, "start region");
432
433 if (!map->cache_dirty)
434 goto out;
435
436 map->async = true;
437
438 if (map->cache_ops->sync)
439 ret = map->cache_ops->sync(map, min, max);
440 else
441 ret = regcache_default_sync(map, min, max);
442
443out:
444 /* Restore the bypass state */
445 map->cache_bypass = bypass;
446 map->async = false;
447 map->no_sync_defaults = false;
448 map->unlock(map->lock_arg);
449
450 regmap_async_complete(map);
451
452 trace_regcache_sync(map, name, "stop region");
453
454 return ret;
455}
456EXPORT_SYMBOL_GPL(regcache_sync_region);
457
458/**
459 * regcache_drop_region - Discard part of the register cache
460 *
461 * @map: map to operate on
462 * @min: first register to discard
463 * @max: last register to discard
464 *
465 * Discard part of the register cache.
466 *
467 * Return a negative value on failure, 0 on success.
468 */
469int regcache_drop_region(struct regmap *map, unsigned int min,
470 unsigned int max)
471{
472 int ret = 0;
473
474 if (!map->cache_ops || !map->cache_ops->drop)
475 return -EINVAL;
476
477 map->lock(map->lock_arg);
478
479 trace_regcache_drop_region(map, min, max);
480
481 ret = map->cache_ops->drop(map, min, max);
482
483 map->unlock(map->lock_arg);
484
485 return ret;
486}
487EXPORT_SYMBOL_GPL(regcache_drop_region);
488
489/**
490 * regcache_cache_only - Put a register map into cache only mode
491 *
492 * @map: map to configure
493 * @enable: flag if changes should be written to the hardware
494 *
495 * When a register map is marked as cache only writes to the register
496 * map API will only update the register cache, they will not cause
497 * any hardware changes. This is useful for allowing portions of
498 * drivers to act as though the device were functioning as normal when
499 * it is disabled for power saving reasons.
500 */
501void regcache_cache_only(struct regmap *map, bool enable)
502{
503 map->lock(map->lock_arg);
504 WARN_ON(map->cache_type != REGCACHE_NONE &&
505 map->cache_bypass && enable);
506 map->cache_only = enable;
507 trace_regmap_cache_only(map, enable);
508 map->unlock(map->lock_arg);
509}
510EXPORT_SYMBOL_GPL(regcache_cache_only);
511
512/**
513 * regcache_mark_dirty - Indicate that HW registers were reset to default values
514 *
515 * @map: map to mark
516 *
517 * Inform regcache that the device has been powered down or reset, so that
518 * on resume, regcache_sync() knows to write out all non-default values
519 * stored in the cache.
520 *
521 * If this function is not called, regcache_sync() will assume that
522 * the hardware state still matches the cache state, modulo any writes that
523 * happened when cache_only was true.
524 */
525void regcache_mark_dirty(struct regmap *map)
526{
527 map->lock(map->lock_arg);
528 map->cache_dirty = true;
529 map->no_sync_defaults = true;
530 map->unlock(map->lock_arg);
531}
532EXPORT_SYMBOL_GPL(regcache_mark_dirty);
533
534/**
535 * regcache_cache_bypass - Put a register map into cache bypass mode
536 *
537 * @map: map to configure
538 * @enable: flag if changes should not be written to the cache
539 *
540 * When a register map is marked with the cache bypass option, writes
541 * to the register map API will only update the hardware and not
542 * the cache directly. This is useful when syncing the cache back to
543 * the hardware.
544 */
545void regcache_cache_bypass(struct regmap *map, bool enable)
546{
547 map->lock(map->lock_arg);
548 WARN_ON(map->cache_only && enable);
549 map->cache_bypass = enable;
550 trace_regmap_cache_bypass(map, enable);
551 map->unlock(map->lock_arg);
552}
553EXPORT_SYMBOL_GPL(regcache_cache_bypass);
554
555bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
556 unsigned int val)
557{
558 if (regcache_get_val(map, base, idx) == val)
559 return true;
560
561 /* Use device native format if possible */
562 if (map->format.format_val) {
563 map->format.format_val(base + (map->cache_word_size * idx),
564 val, 0);
565 return false;
566 }
567
568 switch (map->cache_word_size) {
569 case 1: {
570 u8 *cache = base;
571
572 cache[idx] = val;
573 break;
574 }
575 case 2: {
576 u16 *cache = base;
577
578 cache[idx] = val;
579 break;
580 }
581 case 4: {
582 u32 *cache = base;
583
584 cache[idx] = val;
585 break;
586 }
587#ifdef CONFIG_64BIT
588 case 8: {
589 u64 *cache = base;
590
591 cache[idx] = val;
592 break;
593 }
594#endif
595 default:
596 BUG();
597 }
598 return false;
599}
600
601unsigned int regcache_get_val(struct regmap *map, const void *base,
602 unsigned int idx)
603{
604 if (!base)
605 return -EINVAL;
606
607 /* Use device native format if possible */
608 if (map->format.parse_val)
609 return map->format.parse_val(regcache_get_val_addr(map, base,
610 idx));
611
612 switch (map->cache_word_size) {
613 case 1: {
614 const u8 *cache = base;
615
616 return cache[idx];
617 }
618 case 2: {
619 const u16 *cache = base;
620
621 return cache[idx];
622 }
623 case 4: {
624 const u32 *cache = base;
625
626 return cache[idx];
627 }
628#ifdef CONFIG_64BIT
629 case 8: {
630 const u64 *cache = base;
631
632 return cache[idx];
633 }
634#endif
635 default:
636 BUG();
637 }
638 /* unreachable */
639 return -1;
640}
641
642static int regcache_default_cmp(const void *a, const void *b)
643{
644 const struct reg_default *_a = a;
645 const struct reg_default *_b = b;
646
647 return _a->reg - _b->reg;
648}
649
650int regcache_lookup_reg(struct regmap *map, unsigned int reg)
651{
652 struct reg_default key;
653 struct reg_default *r;
654
655 key.reg = reg;
656 key.def = 0;
657
658 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
659 sizeof(struct reg_default), regcache_default_cmp);
660
661 if (r)
662 return r - map->reg_defaults;
663 else
664 return -ENOENT;
665}
666
667static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
668{
669 if (!cache_present)
670 return true;
671
672 return test_bit(idx, cache_present);
673}
674
675static int regcache_sync_block_single(struct regmap *map, void *block,
676 unsigned long *cache_present,
677 unsigned int block_base,
678 unsigned int start, unsigned int end)
679{
680 unsigned int i, regtmp, val;
681 int ret;
682
683 for (i = start; i < end; i++) {
684 regtmp = block_base + (i * map->reg_stride);
685
686 if (!regcache_reg_present(cache_present, i) ||
687 !regmap_writeable(map, regtmp))
688 continue;
689
690 val = regcache_get_val(map, block, i);
691 if (!regcache_reg_needs_sync(map, regtmp, val))
692 continue;
693
694 map->cache_bypass = true;
695
696 ret = _regmap_write(map, regtmp, val);
697
698 map->cache_bypass = false;
699 if (ret != 0) {
700 dev_err(map->dev, "Unable to sync register %#x. %d\n",
701 regtmp, ret);
702 return ret;
703 }
704 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
705 regtmp, val);
706 }
707
708 return 0;
709}
710
711static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
712 unsigned int base, unsigned int cur)
713{
714 size_t val_bytes = map->format.val_bytes;
715 int ret, count;
716
717 if (*data == NULL)
718 return 0;
719
720 count = (cur - base) / map->reg_stride;
721
722 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
723 count * val_bytes, count, base, cur - map->reg_stride);
724
725 map->cache_bypass = true;
726
727 ret = _regmap_raw_write(map, base, *data, count * val_bytes, false);
728 if (ret)
729 dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
730 base, cur - map->reg_stride, ret);
731
732 map->cache_bypass = false;
733
734 *data = NULL;
735
736 return ret;
737}
738
739static int regcache_sync_block_raw(struct regmap *map, void *block,
740 unsigned long *cache_present,
741 unsigned int block_base, unsigned int start,
742 unsigned int end)
743{
744 unsigned int i, val;
745 unsigned int regtmp = 0;
746 unsigned int base = 0;
747 const void *data = NULL;
748 int ret;
749
750 for (i = start; i < end; i++) {
751 regtmp = block_base + (i * map->reg_stride);
752
753 if (!regcache_reg_present(cache_present, i) ||
754 !regmap_writeable(map, regtmp)) {
755 ret = regcache_sync_block_raw_flush(map, &data,
756 base, regtmp);
757 if (ret != 0)
758 return ret;
759 continue;
760 }
761
762 val = regcache_get_val(map, block, i);
763 if (!regcache_reg_needs_sync(map, regtmp, val)) {
764 ret = regcache_sync_block_raw_flush(map, &data,
765 base, regtmp);
766 if (ret != 0)
767 return ret;
768 continue;
769 }
770
771 if (!data) {
772 data = regcache_get_val_addr(map, block, i);
773 base = regtmp;
774 }
775 }
776
777 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
778 map->reg_stride);
779}
780
781int regcache_sync_block(struct regmap *map, void *block,
782 unsigned long *cache_present,
783 unsigned int block_base, unsigned int start,
784 unsigned int end)
785{
786 if (regmap_can_raw_write(map) && !map->use_single_write)
787 return regcache_sync_block_raw(map, block, cache_present,
788 block_base, start, end);
789 else
790 return regcache_sync_block_single(map, block, cache_present,
791 block_base, start, end);
792}
1/*
2 * Register cache access API
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/bsearch.h>
14#include <linux/device.h>
15#include <linux/export.h>
16#include <linux/slab.h>
17#include <linux/sort.h>
18
19#include "trace.h"
20#include "internal.h"
21
22static const struct regcache_ops *cache_types[] = {
23 ®cache_rbtree_ops,
24#if IS_ENABLED(CONFIG_REGCACHE_COMPRESSED)
25 ®cache_lzo_ops,
26#endif
27 ®cache_flat_ops,
28};
29
30static int regcache_hw_init(struct regmap *map)
31{
32 int i, j;
33 int ret;
34 int count;
35 unsigned int reg, val;
36 void *tmp_buf;
37
38 if (!map->num_reg_defaults_raw)
39 return -EINVAL;
40
41 /* calculate the size of reg_defaults */
42 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
43 if (regmap_readable(map, i * map->reg_stride) &&
44 !regmap_volatile(map, i * map->reg_stride))
45 count++;
46
47 /* all registers are unreadable or volatile, so just bypass */
48 if (!count) {
49 map->cache_bypass = true;
50 return 0;
51 }
52
53 map->num_reg_defaults = count;
54 map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
55 GFP_KERNEL);
56 if (!map->reg_defaults)
57 return -ENOMEM;
58
59 if (!map->reg_defaults_raw) {
60 bool cache_bypass = map->cache_bypass;
61 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
62
63 /* Bypass the cache access till data read from HW */
64 map->cache_bypass = true;
65 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
66 if (!tmp_buf) {
67 ret = -ENOMEM;
68 goto err_free;
69 }
70 ret = regmap_raw_read(map, 0, tmp_buf,
71 map->cache_size_raw);
72 map->cache_bypass = cache_bypass;
73 if (ret == 0) {
74 map->reg_defaults_raw = tmp_buf;
75 map->cache_free = 1;
76 } else {
77 kfree(tmp_buf);
78 }
79 }
80
81 /* fill the reg_defaults */
82 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
83 reg = i * map->reg_stride;
84
85 if (!regmap_readable(map, reg))
86 continue;
87
88 if (regmap_volatile(map, reg))
89 continue;
90
91 if (map->reg_defaults_raw) {
92 val = regcache_get_val(map, map->reg_defaults_raw, i);
93 } else {
94 bool cache_bypass = map->cache_bypass;
95
96 map->cache_bypass = true;
97 ret = regmap_read(map, reg, &val);
98 map->cache_bypass = cache_bypass;
99 if (ret != 0) {
100 dev_err(map->dev, "Failed to read %d: %d\n",
101 reg, ret);
102 goto err_free;
103 }
104 }
105
106 map->reg_defaults[j].reg = reg;
107 map->reg_defaults[j].def = val;
108 j++;
109 }
110
111 return 0;
112
113err_free:
114 kfree(map->reg_defaults);
115
116 return ret;
117}
118
119int regcache_init(struct regmap *map, const struct regmap_config *config)
120{
121 int ret;
122 int i;
123 void *tmp_buf;
124
125 if (map->cache_type == REGCACHE_NONE) {
126 if (config->reg_defaults || config->num_reg_defaults_raw)
127 dev_warn(map->dev,
128 "No cache used with register defaults set!\n");
129
130 map->cache_bypass = true;
131 return 0;
132 }
133
134 if (config->reg_defaults && !config->num_reg_defaults) {
135 dev_err(map->dev,
136 "Register defaults are set without the number!\n");
137 return -EINVAL;
138 }
139
140 for (i = 0; i < config->num_reg_defaults; i++)
141 if (config->reg_defaults[i].reg % map->reg_stride)
142 return -EINVAL;
143
144 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
145 if (cache_types[i]->type == map->cache_type)
146 break;
147
148 if (i == ARRAY_SIZE(cache_types)) {
149 dev_err(map->dev, "Could not match compress type: %d\n",
150 map->cache_type);
151 return -EINVAL;
152 }
153
154 map->num_reg_defaults = config->num_reg_defaults;
155 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
156 map->reg_defaults_raw = config->reg_defaults_raw;
157 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
158 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
159
160 map->cache = NULL;
161 map->cache_ops = cache_types[i];
162
163 if (!map->cache_ops->read ||
164 !map->cache_ops->write ||
165 !map->cache_ops->name)
166 return -EINVAL;
167
168 /* We still need to ensure that the reg_defaults
169 * won't vanish from under us. We'll need to make
170 * a copy of it.
171 */
172 if (config->reg_defaults) {
173 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
174 sizeof(struct reg_default), GFP_KERNEL);
175 if (!tmp_buf)
176 return -ENOMEM;
177 map->reg_defaults = tmp_buf;
178 } else if (map->num_reg_defaults_raw) {
179 /* Some devices such as PMICs don't have cache defaults,
180 * we cope with this by reading back the HW registers and
181 * crafting the cache defaults by hand.
182 */
183 ret = regcache_hw_init(map);
184 if (ret < 0)
185 return ret;
186 if (map->cache_bypass)
187 return 0;
188 }
189
190 if (!map->max_register)
191 map->max_register = map->num_reg_defaults_raw;
192
193 if (map->cache_ops->init) {
194 dev_dbg(map->dev, "Initializing %s cache\n",
195 map->cache_ops->name);
196 ret = map->cache_ops->init(map);
197 if (ret)
198 goto err_free;
199 }
200 return 0;
201
202err_free:
203 kfree(map->reg_defaults);
204 if (map->cache_free)
205 kfree(map->reg_defaults_raw);
206
207 return ret;
208}
209
210void regcache_exit(struct regmap *map)
211{
212 if (map->cache_type == REGCACHE_NONE)
213 return;
214
215 BUG_ON(!map->cache_ops);
216
217 kfree(map->reg_defaults);
218 if (map->cache_free)
219 kfree(map->reg_defaults_raw);
220
221 if (map->cache_ops->exit) {
222 dev_dbg(map->dev, "Destroying %s cache\n",
223 map->cache_ops->name);
224 map->cache_ops->exit(map);
225 }
226}
227
228/**
229 * regcache_read - Fetch the value of a given register from the cache.
230 *
231 * @map: map to configure.
232 * @reg: The register index.
233 * @value: The value to be returned.
234 *
235 * Return a negative value on failure, 0 on success.
236 */
237int regcache_read(struct regmap *map,
238 unsigned int reg, unsigned int *value)
239{
240 int ret;
241
242 if (map->cache_type == REGCACHE_NONE)
243 return -ENOSYS;
244
245 BUG_ON(!map->cache_ops);
246
247 if (!regmap_volatile(map, reg)) {
248 ret = map->cache_ops->read(map, reg, value);
249
250 if (ret == 0)
251 trace_regmap_reg_read_cache(map, reg, *value);
252
253 return ret;
254 }
255
256 return -EINVAL;
257}
258
259/**
260 * regcache_write - Set the value of a given register in the cache.
261 *
262 * @map: map to configure.
263 * @reg: The register index.
264 * @value: The new register value.
265 *
266 * Return a negative value on failure, 0 on success.
267 */
268int regcache_write(struct regmap *map,
269 unsigned int reg, unsigned int value)
270{
271 if (map->cache_type == REGCACHE_NONE)
272 return 0;
273
274 BUG_ON(!map->cache_ops);
275
276 if (!regmap_volatile(map, reg))
277 return map->cache_ops->write(map, reg, value);
278
279 return 0;
280}
281
282static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
283 unsigned int val)
284{
285 int ret;
286
287 /* If we don't know the chip just got reset, then sync everything. */
288 if (!map->no_sync_defaults)
289 return true;
290
291 /* Is this the hardware default? If so skip. */
292 ret = regcache_lookup_reg(map, reg);
293 if (ret >= 0 && val == map->reg_defaults[ret].def)
294 return false;
295 return true;
296}
297
298static int regcache_default_sync(struct regmap *map, unsigned int min,
299 unsigned int max)
300{
301 unsigned int reg;
302
303 for (reg = min; reg <= max; reg += map->reg_stride) {
304 unsigned int val;
305 int ret;
306
307 if (regmap_volatile(map, reg) ||
308 !regmap_writeable(map, reg))
309 continue;
310
311 ret = regcache_read(map, reg, &val);
312 if (ret)
313 return ret;
314
315 if (!regcache_reg_needs_sync(map, reg, val))
316 continue;
317
318 map->cache_bypass = true;
319 ret = _regmap_write(map, reg, val);
320 map->cache_bypass = false;
321 if (ret) {
322 dev_err(map->dev, "Unable to sync register %#x. %d\n",
323 reg, ret);
324 return ret;
325 }
326 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
327 }
328
329 return 0;
330}
331
332/**
333 * regcache_sync - Sync the register cache with the hardware.
334 *
335 * @map: map to configure.
336 *
337 * Any registers that should not be synced should be marked as
338 * volatile. In general drivers can choose not to use the provided
339 * syncing functionality if they so require.
340 *
341 * Return a negative value on failure, 0 on success.
342 */
343int regcache_sync(struct regmap *map)
344{
345 int ret = 0;
346 unsigned int i;
347 const char *name;
348 bool bypass;
349
350 BUG_ON(!map->cache_ops);
351
352 map->lock(map->lock_arg);
353 /* Remember the initial bypass state */
354 bypass = map->cache_bypass;
355 dev_dbg(map->dev, "Syncing %s cache\n",
356 map->cache_ops->name);
357 name = map->cache_ops->name;
358 trace_regcache_sync(map, name, "start");
359
360 if (!map->cache_dirty)
361 goto out;
362
363 map->async = true;
364
365 /* Apply any patch first */
366 map->cache_bypass = true;
367 for (i = 0; i < map->patch_regs; i++) {
368 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
369 if (ret != 0) {
370 dev_err(map->dev, "Failed to write %x = %x: %d\n",
371 map->patch[i].reg, map->patch[i].def, ret);
372 goto out;
373 }
374 }
375 map->cache_bypass = false;
376
377 if (map->cache_ops->sync)
378 ret = map->cache_ops->sync(map, 0, map->max_register);
379 else
380 ret = regcache_default_sync(map, 0, map->max_register);
381
382 if (ret == 0)
383 map->cache_dirty = false;
384
385out:
386 /* Restore the bypass state */
387 map->async = false;
388 map->cache_bypass = bypass;
389 map->no_sync_defaults = false;
390 map->unlock(map->lock_arg);
391
392 regmap_async_complete(map);
393
394 trace_regcache_sync(map, name, "stop");
395
396 return ret;
397}
398EXPORT_SYMBOL_GPL(regcache_sync);
399
400/**
401 * regcache_sync_region - Sync part of the register cache with the hardware.
402 *
403 * @map: map to sync.
404 * @min: first register to sync
405 * @max: last register to sync
406 *
407 * Write all non-default register values in the specified region to
408 * the hardware.
409 *
410 * Return a negative value on failure, 0 on success.
411 */
412int regcache_sync_region(struct regmap *map, unsigned int min,
413 unsigned int max)
414{
415 int ret = 0;
416 const char *name;
417 bool bypass;
418
419 BUG_ON(!map->cache_ops);
420
421 map->lock(map->lock_arg);
422
423 /* Remember the initial bypass state */
424 bypass = map->cache_bypass;
425
426 name = map->cache_ops->name;
427 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
428
429 trace_regcache_sync(map, name, "start region");
430
431 if (!map->cache_dirty)
432 goto out;
433
434 map->async = true;
435
436 if (map->cache_ops->sync)
437 ret = map->cache_ops->sync(map, min, max);
438 else
439 ret = regcache_default_sync(map, min, max);
440
441out:
442 /* Restore the bypass state */
443 map->cache_bypass = bypass;
444 map->async = false;
445 map->no_sync_defaults = false;
446 map->unlock(map->lock_arg);
447
448 regmap_async_complete(map);
449
450 trace_regcache_sync(map, name, "stop region");
451
452 return ret;
453}
454EXPORT_SYMBOL_GPL(regcache_sync_region);
455
456/**
457 * regcache_drop_region - Discard part of the register cache
458 *
459 * @map: map to operate on
460 * @min: first register to discard
461 * @max: last register to discard
462 *
463 * Discard part of the register cache.
464 *
465 * Return a negative value on failure, 0 on success.
466 */
467int regcache_drop_region(struct regmap *map, unsigned int min,
468 unsigned int max)
469{
470 int ret = 0;
471
472 if (!map->cache_ops || !map->cache_ops->drop)
473 return -EINVAL;
474
475 map->lock(map->lock_arg);
476
477 trace_regcache_drop_region(map, min, max);
478
479 ret = map->cache_ops->drop(map, min, max);
480
481 map->unlock(map->lock_arg);
482
483 return ret;
484}
485EXPORT_SYMBOL_GPL(regcache_drop_region);
486
487/**
488 * regcache_cache_only - Put a register map into cache only mode
489 *
490 * @map: map to configure
491 * @enable: flag if changes should be written to the hardware
492 *
493 * When a register map is marked as cache only writes to the register
494 * map API will only update the register cache, they will not cause
495 * any hardware changes. This is useful for allowing portions of
496 * drivers to act as though the device were functioning as normal when
497 * it is disabled for power saving reasons.
498 */
499void regcache_cache_only(struct regmap *map, bool enable)
500{
501 map->lock(map->lock_arg);
502 WARN_ON(map->cache_bypass && enable);
503 map->cache_only = enable;
504 trace_regmap_cache_only(map, enable);
505 map->unlock(map->lock_arg);
506}
507EXPORT_SYMBOL_GPL(regcache_cache_only);
508
509/**
510 * regcache_mark_dirty - Indicate that HW registers were reset to default values
511 *
512 * @map: map to mark
513 *
514 * Inform regcache that the device has been powered down or reset, so that
515 * on resume, regcache_sync() knows to write out all non-default values
516 * stored in the cache.
517 *
518 * If this function is not called, regcache_sync() will assume that
519 * the hardware state still matches the cache state, modulo any writes that
520 * happened when cache_only was true.
521 */
522void regcache_mark_dirty(struct regmap *map)
523{
524 map->lock(map->lock_arg);
525 map->cache_dirty = true;
526 map->no_sync_defaults = true;
527 map->unlock(map->lock_arg);
528}
529EXPORT_SYMBOL_GPL(regcache_mark_dirty);
530
531/**
532 * regcache_cache_bypass - Put a register map into cache bypass mode
533 *
534 * @map: map to configure
535 * @enable: flag if changes should not be written to the cache
536 *
537 * When a register map is marked with the cache bypass option, writes
538 * to the register map API will only update the hardware and not the
539 * the cache directly. This is useful when syncing the cache back to
540 * the hardware.
541 */
542void regcache_cache_bypass(struct regmap *map, bool enable)
543{
544 map->lock(map->lock_arg);
545 WARN_ON(map->cache_only && enable);
546 map->cache_bypass = enable;
547 trace_regmap_cache_bypass(map, enable);
548 map->unlock(map->lock_arg);
549}
550EXPORT_SYMBOL_GPL(regcache_cache_bypass);
551
552bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
553 unsigned int val)
554{
555 if (regcache_get_val(map, base, idx) == val)
556 return true;
557
558 /* Use device native format if possible */
559 if (map->format.format_val) {
560 map->format.format_val(base + (map->cache_word_size * idx),
561 val, 0);
562 return false;
563 }
564
565 switch (map->cache_word_size) {
566 case 1: {
567 u8 *cache = base;
568
569 cache[idx] = val;
570 break;
571 }
572 case 2: {
573 u16 *cache = base;
574
575 cache[idx] = val;
576 break;
577 }
578 case 4: {
579 u32 *cache = base;
580
581 cache[idx] = val;
582 break;
583 }
584#ifdef CONFIG_64BIT
585 case 8: {
586 u64 *cache = base;
587
588 cache[idx] = val;
589 break;
590 }
591#endif
592 default:
593 BUG();
594 }
595 return false;
596}
597
598unsigned int regcache_get_val(struct regmap *map, const void *base,
599 unsigned int idx)
600{
601 if (!base)
602 return -EINVAL;
603
604 /* Use device native format if possible */
605 if (map->format.parse_val)
606 return map->format.parse_val(regcache_get_val_addr(map, base,
607 idx));
608
609 switch (map->cache_word_size) {
610 case 1: {
611 const u8 *cache = base;
612
613 return cache[idx];
614 }
615 case 2: {
616 const u16 *cache = base;
617
618 return cache[idx];
619 }
620 case 4: {
621 const u32 *cache = base;
622
623 return cache[idx];
624 }
625#ifdef CONFIG_64BIT
626 case 8: {
627 const u64 *cache = base;
628
629 return cache[idx];
630 }
631#endif
632 default:
633 BUG();
634 }
635 /* unreachable */
636 return -1;
637}
638
639static int regcache_default_cmp(const void *a, const void *b)
640{
641 const struct reg_default *_a = a;
642 const struct reg_default *_b = b;
643
644 return _a->reg - _b->reg;
645}
646
647int regcache_lookup_reg(struct regmap *map, unsigned int reg)
648{
649 struct reg_default key;
650 struct reg_default *r;
651
652 key.reg = reg;
653 key.def = 0;
654
655 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
656 sizeof(struct reg_default), regcache_default_cmp);
657
658 if (r)
659 return r - map->reg_defaults;
660 else
661 return -ENOENT;
662}
663
664static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
665{
666 if (!cache_present)
667 return true;
668
669 return test_bit(idx, cache_present);
670}
671
672static int regcache_sync_block_single(struct regmap *map, void *block,
673 unsigned long *cache_present,
674 unsigned int block_base,
675 unsigned int start, unsigned int end)
676{
677 unsigned int i, regtmp, val;
678 int ret;
679
680 for (i = start; i < end; i++) {
681 regtmp = block_base + (i * map->reg_stride);
682
683 if (!regcache_reg_present(cache_present, i) ||
684 !regmap_writeable(map, regtmp))
685 continue;
686
687 val = regcache_get_val(map, block, i);
688 if (!regcache_reg_needs_sync(map, regtmp, val))
689 continue;
690
691 map->cache_bypass = true;
692
693 ret = _regmap_write(map, regtmp, val);
694
695 map->cache_bypass = false;
696 if (ret != 0) {
697 dev_err(map->dev, "Unable to sync register %#x. %d\n",
698 regtmp, ret);
699 return ret;
700 }
701 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
702 regtmp, val);
703 }
704
705 return 0;
706}
707
708static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
709 unsigned int base, unsigned int cur)
710{
711 size_t val_bytes = map->format.val_bytes;
712 int ret, count;
713
714 if (*data == NULL)
715 return 0;
716
717 count = (cur - base) / map->reg_stride;
718
719 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
720 count * val_bytes, count, base, cur - map->reg_stride);
721
722 map->cache_bypass = true;
723
724 ret = _regmap_raw_write(map, base, *data, count * val_bytes);
725 if (ret)
726 dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
727 base, cur - map->reg_stride, ret);
728
729 map->cache_bypass = false;
730
731 *data = NULL;
732
733 return ret;
734}
735
736static int regcache_sync_block_raw(struct regmap *map, void *block,
737 unsigned long *cache_present,
738 unsigned int block_base, unsigned int start,
739 unsigned int end)
740{
741 unsigned int i, val;
742 unsigned int regtmp = 0;
743 unsigned int base = 0;
744 const void *data = NULL;
745 int ret;
746
747 for (i = start; i < end; i++) {
748 regtmp = block_base + (i * map->reg_stride);
749
750 if (!regcache_reg_present(cache_present, i) ||
751 !regmap_writeable(map, regtmp)) {
752 ret = regcache_sync_block_raw_flush(map, &data,
753 base, regtmp);
754 if (ret != 0)
755 return ret;
756 continue;
757 }
758
759 val = regcache_get_val(map, block, i);
760 if (!regcache_reg_needs_sync(map, regtmp, val)) {
761 ret = regcache_sync_block_raw_flush(map, &data,
762 base, regtmp);
763 if (ret != 0)
764 return ret;
765 continue;
766 }
767
768 if (!data) {
769 data = regcache_get_val_addr(map, block, i);
770 base = regtmp;
771 }
772 }
773
774 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
775 map->reg_stride);
776}
777
778int regcache_sync_block(struct regmap *map, void *block,
779 unsigned long *cache_present,
780 unsigned int block_base, unsigned int start,
781 unsigned int end)
782{
783 if (regmap_can_raw_write(map) && !map->use_single_write)
784 return regcache_sync_block_raw(map, block, cache_present,
785 block_base, start, end);
786 else
787 return regcache_sync_block_single(map, block, cache_present,
788 block_base, start, end);
789}