Loading...
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV IRQ functions
7 *
8 * Copyright (C) 2008 Silicon Graphics, Inc. All rights reserved.
9 */
10
11#include <linux/export.h>
12#include <linux/rbtree.h>
13#include <linux/slab.h>
14#include <linux/irq.h>
15
16#include <asm/irqdomain.h>
17#include <asm/apic.h>
18#include <asm/uv/uv_irq.h>
19#include <asm/uv/uv_hub.h>
20
21/* MMR offset and pnode of hub sourcing interrupts for a given irq */
22struct uv_irq_2_mmr_pnode {
23 unsigned long offset;
24 int pnode;
25};
26
27static void uv_program_mmr(struct irq_cfg *cfg, struct uv_irq_2_mmr_pnode *info)
28{
29 unsigned long mmr_value;
30 struct uv_IO_APIC_route_entry *entry;
31
32 BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) !=
33 sizeof(unsigned long));
34
35 mmr_value = 0;
36 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
37 entry->vector = cfg->vector;
38 entry->delivery_mode = apic->delivery_mode;
39 entry->dest_mode = apic->dest_mode_logical;
40 entry->polarity = 0;
41 entry->trigger = 0;
42 entry->mask = 0;
43 entry->dest = cfg->dest_apicid;
44
45 uv_write_global_mmr64(info->pnode, info->offset, mmr_value);
46}
47
48static void uv_noop(struct irq_data *data) { }
49
50static int
51uv_set_irq_affinity(struct irq_data *data, const struct cpumask *mask,
52 bool force)
53{
54 struct irq_data *parent = data->parent_data;
55 struct irq_cfg *cfg = irqd_cfg(data);
56 int ret;
57
58 ret = parent->chip->irq_set_affinity(parent, mask, force);
59 if (ret >= 0) {
60 uv_program_mmr(cfg, data->chip_data);
61 send_cleanup_vector(cfg);
62 }
63
64 return ret;
65}
66
67static struct irq_chip uv_irq_chip = {
68 .name = "UV-CORE",
69 .irq_mask = uv_noop,
70 .irq_unmask = uv_noop,
71 .irq_eoi = apic_ack_irq,
72 .irq_set_affinity = uv_set_irq_affinity,
73};
74
75static int uv_domain_alloc(struct irq_domain *domain, unsigned int virq,
76 unsigned int nr_irqs, void *arg)
77{
78 struct uv_irq_2_mmr_pnode *chip_data;
79 struct irq_alloc_info *info = arg;
80 struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
81 int ret;
82
83 if (nr_irqs > 1 || !info || info->type != X86_IRQ_ALLOC_TYPE_UV)
84 return -EINVAL;
85
86 chip_data = kmalloc_node(sizeof(*chip_data), GFP_KERNEL,
87 irq_data_get_node(irq_data));
88 if (!chip_data)
89 return -ENOMEM;
90
91 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
92 if (ret >= 0) {
93 if (info->uv.limit == UV_AFFINITY_CPU)
94 irq_set_status_flags(virq, IRQ_NO_BALANCING);
95 else
96 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
97
98 chip_data->pnode = uv_blade_to_pnode(info->uv.blade);
99 chip_data->offset = info->uv.offset;
100 irq_domain_set_info(domain, virq, virq, &uv_irq_chip, chip_data,
101 handle_percpu_irq, NULL, info->uv.name);
102 } else {
103 kfree(chip_data);
104 }
105
106 return ret;
107}
108
109static void uv_domain_free(struct irq_domain *domain, unsigned int virq,
110 unsigned int nr_irqs)
111{
112 struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
113
114 BUG_ON(nr_irqs != 1);
115 kfree(irq_data->chip_data);
116 irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
117 irq_clear_status_flags(virq, IRQ_NO_BALANCING);
118 irq_domain_free_irqs_top(domain, virq, nr_irqs);
119}
120
121/*
122 * Re-target the irq to the specified CPU and enable the specified MMR located
123 * on the specified blade to allow the sending of MSIs to the specified CPU.
124 */
125static int uv_domain_activate(struct irq_domain *domain,
126 struct irq_data *irq_data, bool reserve)
127{
128 uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
129 return 0;
130}
131
132/*
133 * Disable the specified MMR located on the specified blade so that MSIs are
134 * longer allowed to be sent.
135 */
136static void uv_domain_deactivate(struct irq_domain *domain,
137 struct irq_data *irq_data)
138{
139 unsigned long mmr_value;
140 struct uv_IO_APIC_route_entry *entry;
141
142 mmr_value = 0;
143 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
144 entry->mask = 1;
145 uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
146}
147
148static const struct irq_domain_ops uv_domain_ops = {
149 .alloc = uv_domain_alloc,
150 .free = uv_domain_free,
151 .activate = uv_domain_activate,
152 .deactivate = uv_domain_deactivate,
153};
154
155static struct irq_domain *uv_get_irq_domain(void)
156{
157 static struct irq_domain *uv_domain;
158 static DEFINE_MUTEX(uv_lock);
159 struct fwnode_handle *fn;
160
161 mutex_lock(&uv_lock);
162 if (uv_domain)
163 goto out;
164
165 fn = irq_domain_alloc_named_fwnode("UV-CORE");
166 if (!fn)
167 goto out;
168
169 uv_domain = irq_domain_create_tree(fn, &uv_domain_ops, NULL);
170 if (uv_domain)
171 uv_domain->parent = x86_vector_domain;
172 else
173 irq_domain_free_fwnode(fn);
174out:
175 mutex_unlock(&uv_lock);
176
177 return uv_domain;
178}
179
180/*
181 * Set up a mapping of an available irq and vector, and enable the specified
182 * MMR that defines the MSI that is to be sent to the specified CPU when an
183 * interrupt is raised.
184 */
185int uv_setup_irq(char *irq_name, int cpu, int mmr_blade,
186 unsigned long mmr_offset, int limit)
187{
188 struct irq_alloc_info info;
189 struct irq_domain *domain = uv_get_irq_domain();
190
191 if (!domain)
192 return -ENOMEM;
193
194 init_irq_alloc_info(&info, cpumask_of(cpu));
195 info.type = X86_IRQ_ALLOC_TYPE_UV;
196 info.uv.limit = limit;
197 info.uv.blade = mmr_blade;
198 info.uv.offset = mmr_offset;
199 info.uv.name = irq_name;
200
201 return irq_domain_alloc_irqs(domain, 1,
202 uv_blade_to_memory_nid(mmr_blade), &info);
203}
204EXPORT_SYMBOL_GPL(uv_setup_irq);
205
206/*
207 * Tear down a mapping of an irq and vector, and disable the specified MMR that
208 * defined the MSI that was to be sent to the specified CPU when an interrupt
209 * was raised.
210 *
211 * Set mmr_blade and mmr_offset to what was passed in on uv_setup_irq().
212 */
213void uv_teardown_irq(unsigned int irq)
214{
215 irq_domain_free_irqs(irq, 1);
216}
217EXPORT_SYMBOL_GPL(uv_teardown_irq);
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV IRQ functions
7 *
8 * Copyright (C) 2008 Silicon Graphics, Inc. All rights reserved.
9 */
10
11#include <linux/export.h>
12#include <linux/rbtree.h>
13#include <linux/slab.h>
14#include <linux/irq.h>
15
16#include <asm/irqdomain.h>
17#include <asm/apic.h>
18#include <asm/uv/uv_irq.h>
19#include <asm/uv/uv_hub.h>
20
21/* MMR offset and pnode of hub sourcing interrupts for a given irq */
22struct uv_irq_2_mmr_pnode {
23 unsigned long offset;
24 int pnode;
25};
26
27static void uv_program_mmr(struct irq_cfg *cfg, struct uv_irq_2_mmr_pnode *info)
28{
29 unsigned long mmr_value;
30 struct uv_IO_APIC_route_entry *entry;
31
32 BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) !=
33 sizeof(unsigned long));
34
35 mmr_value = 0;
36 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
37 entry->vector = cfg->vector;
38 entry->delivery_mode = apic->irq_delivery_mode;
39 entry->dest_mode = apic->irq_dest_mode;
40 entry->polarity = 0;
41 entry->trigger = 0;
42 entry->mask = 0;
43 entry->dest = cfg->dest_apicid;
44
45 uv_write_global_mmr64(info->pnode, info->offset, mmr_value);
46}
47
48static void uv_noop(struct irq_data *data) { }
49
50static void uv_ack_apic(struct irq_data *data)
51{
52 ack_APIC_irq();
53}
54
55static int
56uv_set_irq_affinity(struct irq_data *data, const struct cpumask *mask,
57 bool force)
58{
59 struct irq_data *parent = data->parent_data;
60 struct irq_cfg *cfg = irqd_cfg(data);
61 int ret;
62
63 ret = parent->chip->irq_set_affinity(parent, mask, force);
64 if (ret >= 0) {
65 uv_program_mmr(cfg, data->chip_data);
66 send_cleanup_vector(cfg);
67 }
68
69 return ret;
70}
71
72static struct irq_chip uv_irq_chip = {
73 .name = "UV-CORE",
74 .irq_mask = uv_noop,
75 .irq_unmask = uv_noop,
76 .irq_eoi = uv_ack_apic,
77 .irq_set_affinity = uv_set_irq_affinity,
78};
79
80static int uv_domain_alloc(struct irq_domain *domain, unsigned int virq,
81 unsigned int nr_irqs, void *arg)
82{
83 struct uv_irq_2_mmr_pnode *chip_data;
84 struct irq_alloc_info *info = arg;
85 struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
86 int ret;
87
88 if (nr_irqs > 1 || !info || info->type != X86_IRQ_ALLOC_TYPE_UV)
89 return -EINVAL;
90
91 chip_data = kmalloc_node(sizeof(*chip_data), GFP_KERNEL,
92 irq_data_get_node(irq_data));
93 if (!chip_data)
94 return -ENOMEM;
95
96 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
97 if (ret >= 0) {
98 if (info->uv_limit == UV_AFFINITY_CPU)
99 irq_set_status_flags(virq, IRQ_NO_BALANCING);
100 else
101 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
102
103 chip_data->pnode = uv_blade_to_pnode(info->uv_blade);
104 chip_data->offset = info->uv_offset;
105 irq_domain_set_info(domain, virq, virq, &uv_irq_chip, chip_data,
106 handle_percpu_irq, NULL, info->uv_name);
107 } else {
108 kfree(chip_data);
109 }
110
111 return ret;
112}
113
114static void uv_domain_free(struct irq_domain *domain, unsigned int virq,
115 unsigned int nr_irqs)
116{
117 struct irq_data *irq_data = irq_domain_get_irq_data(domain, virq);
118
119 BUG_ON(nr_irqs != 1);
120 kfree(irq_data->chip_data);
121 irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
122 irq_clear_status_flags(virq, IRQ_NO_BALANCING);
123 irq_domain_free_irqs_top(domain, virq, nr_irqs);
124}
125
126/*
127 * Re-target the irq to the specified CPU and enable the specified MMR located
128 * on the specified blade to allow the sending of MSIs to the specified CPU.
129 */
130static void uv_domain_activate(struct irq_domain *domain,
131 struct irq_data *irq_data)
132{
133 uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
134}
135
136/*
137 * Disable the specified MMR located on the specified blade so that MSIs are
138 * longer allowed to be sent.
139 */
140static void uv_domain_deactivate(struct irq_domain *domain,
141 struct irq_data *irq_data)
142{
143 unsigned long mmr_value;
144 struct uv_IO_APIC_route_entry *entry;
145
146 mmr_value = 0;
147 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
148 entry->mask = 1;
149 uv_program_mmr(irqd_cfg(irq_data), irq_data->chip_data);
150}
151
152static const struct irq_domain_ops uv_domain_ops = {
153 .alloc = uv_domain_alloc,
154 .free = uv_domain_free,
155 .activate = uv_domain_activate,
156 .deactivate = uv_domain_deactivate,
157};
158
159static struct irq_domain *uv_get_irq_domain(void)
160{
161 static struct irq_domain *uv_domain;
162 static DEFINE_MUTEX(uv_lock);
163
164 mutex_lock(&uv_lock);
165 if (uv_domain == NULL) {
166 uv_domain = irq_domain_add_tree(NULL, &uv_domain_ops, NULL);
167 if (uv_domain)
168 uv_domain->parent = x86_vector_domain;
169 }
170 mutex_unlock(&uv_lock);
171
172 return uv_domain;
173}
174
175/*
176 * Set up a mapping of an available irq and vector, and enable the specified
177 * MMR that defines the MSI that is to be sent to the specified CPU when an
178 * interrupt is raised.
179 */
180int uv_setup_irq(char *irq_name, int cpu, int mmr_blade,
181 unsigned long mmr_offset, int limit)
182{
183 struct irq_alloc_info info;
184 struct irq_domain *domain = uv_get_irq_domain();
185
186 if (!domain)
187 return -ENOMEM;
188
189 init_irq_alloc_info(&info, cpumask_of(cpu));
190 info.type = X86_IRQ_ALLOC_TYPE_UV;
191 info.uv_limit = limit;
192 info.uv_blade = mmr_blade;
193 info.uv_offset = mmr_offset;
194 info.uv_name = irq_name;
195
196 return irq_domain_alloc_irqs(domain, 1,
197 uv_blade_to_memory_nid(mmr_blade), &info);
198}
199EXPORT_SYMBOL_GPL(uv_setup_irq);
200
201/*
202 * Tear down a mapping of an irq and vector, and disable the specified MMR that
203 * defined the MSI that was to be sent to the specified CPU when an interrupt
204 * was raised.
205 *
206 * Set mmr_blade and mmr_offset to what was passed in on uv_setup_irq().
207 */
208void uv_teardown_irq(unsigned int irq)
209{
210 irq_domain_free_irqs(irq, 1);
211}
212EXPORT_SYMBOL_GPL(uv_teardown_irq);