Linux Audio

Check our new training course

Linux debugging, profiling, tracing and performance analysis training

Apr 14-17, 2025
Register
Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Copyright IBM Corp. 2012
  4 *
  5 * Author(s):
  6 *   Jan Glauber <jang@linux.vnet.ibm.com>
  7 */
  8
  9#define KMSG_COMPONENT "zpci"
 10#define pr_fmt(fmt) KMSG_COMPONENT ": " fmt
 11
 12#include <linux/compat.h>
 13#include <linux/kernel.h>
 14#include <linux/miscdevice.h>
 15#include <linux/slab.h>
 16#include <linux/err.h>
 17#include <linux/delay.h>
 18#include <linux/pci.h>
 19#include <linux/uaccess.h>
 20#include <asm/asm-extable.h>
 21#include <asm/pci_debug.h>
 22#include <asm/pci_clp.h>
 
 23#include <asm/clp.h>
 24#include <uapi/asm/clp.h>
 25
 26#include "pci_bus.h"
 27
 28bool zpci_unique_uid;
 29
 30void update_uid_checking(bool new)
 31{
 32	if (zpci_unique_uid != new)
 33		zpci_dbg(3, "uid checking:%d\n", new);
 34
 35	zpci_unique_uid = new;
 36}
 37
 38static inline void zpci_err_clp(unsigned int rsp, int rc)
 39{
 40	struct {
 41		unsigned int rsp;
 42		int rc;
 43	} __packed data = {rsp, rc};
 44
 45	zpci_err_hex(&data, sizeof(data));
 46}
 47
 48/*
 49 * Call Logical Processor with c=1, lps=0 and command 1
 50 * to get the bit mask of installed logical processors
 51 */
 52static inline int clp_get_ilp(unsigned long *ilp)
 53{
 54	unsigned long mask;
 55	int cc = 3;
 56
 57	asm volatile (
 58		"	.insn	rrf,0xb9a00000,%[mask],%[cmd],8,0\n"
 59		"0:	ipm	%[cc]\n"
 60		"	srl	%[cc],28\n"
 61		"1:\n"
 62		EX_TABLE(0b, 1b)
 63		: [cc] "+d" (cc), [mask] "=d" (mask) : [cmd] "a" (1)
 64		: "cc");
 65	*ilp = mask;
 66	return cc;
 67}
 68
 69/*
 70 * Call Logical Processor with c=0, the give constant lps and an lpcb request.
 71 */
 72static __always_inline int clp_req(void *data, unsigned int lps)
 73{
 74	struct { u8 _[CLP_BLK_SIZE]; } *req = data;
 75	u64 ignored;
 76	int cc = 3;
 77
 78	asm volatile (
 79		"	.insn	rrf,0xb9a00000,%[ign],%[req],0,%[lps]\n"
 80		"0:	ipm	%[cc]\n"
 81		"	srl	%[cc],28\n"
 82		"1:\n"
 83		EX_TABLE(0b, 1b)
 84		: [cc] "+d" (cc), [ign] "=d" (ignored), "+m" (*req)
 85		: [req] "a" (req), [lps] "i" (lps)
 86		: "cc");
 87	return cc;
 88}
 89
 90static void *clp_alloc_block(gfp_t gfp_mask)
 91{
 92	return (void *) __get_free_pages(gfp_mask, get_order(CLP_BLK_SIZE));
 93}
 94
 95static void clp_free_block(void *ptr)
 96{
 97	free_pages((unsigned long) ptr, get_order(CLP_BLK_SIZE));
 98}
 99
100static void clp_store_query_pci_fngrp(struct zpci_dev *zdev,
101				      struct clp_rsp_query_pci_grp *response)
102{
103	zdev->tlb_refresh = response->refresh;
104	zdev->dma_mask = response->dasm;
105	zdev->msi_addr = response->msia;
106	zdev->max_msi = response->noi;
107	zdev->fmb_update = response->mui;
108	zdev->version = response->version;
109	zdev->maxstbl = response->maxstbl;
110	zdev->dtsm = response->dtsm;
111
112	switch (response->version) {
113	case 1:
114		zdev->max_bus_speed = PCIE_SPEED_5_0GT;
115		break;
116	default:
117		zdev->max_bus_speed = PCI_SPEED_UNKNOWN;
118		break;
119	}
120}
121
122static int clp_query_pci_fngrp(struct zpci_dev *zdev, u8 pfgid)
123{
124	struct clp_req_rsp_query_pci_grp *rrb;
125	int rc;
126
127	rrb = clp_alloc_block(GFP_KERNEL);
128	if (!rrb)
129		return -ENOMEM;
130
131	memset(rrb, 0, sizeof(*rrb));
132	rrb->request.hdr.len = sizeof(rrb->request);
133	rrb->request.hdr.cmd = CLP_QUERY_PCI_FNGRP;
134	rrb->response.hdr.len = sizeof(rrb->response);
135	rrb->request.pfgid = pfgid;
136
137	rc = clp_req(rrb, CLP_LPS_PCI);
138	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
139		clp_store_query_pci_fngrp(zdev, &rrb->response);
140	else {
141		zpci_err("Q PCI FGRP:\n");
142		zpci_err_clp(rrb->response.hdr.rsp, rc);
143		rc = -EIO;
144	}
145	clp_free_block(rrb);
146	return rc;
147}
148
149static int clp_store_query_pci_fn(struct zpci_dev *zdev,
150				  struct clp_rsp_query_pci *response)
151{
152	int i;
153
154	for (i = 0; i < PCI_STD_NUM_BARS; i++) {
155		zdev->bars[i].val = le32_to_cpu(response->bar[i]);
156		zdev->bars[i].size = response->bar_size[i];
157	}
158	zdev->start_dma = response->sdma;
159	zdev->end_dma = response->edma;
160	zdev->pchid = response->pchid;
161	zdev->pfgid = response->pfgid;
162	zdev->pft = response->pft;
163	zdev->vfn = response->vfn;
164	zdev->port = response->port;
165	zdev->uid = response->uid;
166	zdev->fmb_length = sizeof(u32) * response->fmb_len;
167	zdev->rid_available = response->rid_avail;
168	zdev->is_physfn = response->is_physfn;
169	if (!s390_pci_no_rid && zdev->rid_available)
170		zdev->devfn = response->rid & ZPCI_RID_MASK_DEVFN;
171
172	memcpy(zdev->pfip, response->pfip, sizeof(zdev->pfip));
173	if (response->util_str_avail) {
174		memcpy(zdev->util_str, response->util_str,
175		       sizeof(zdev->util_str));
176		zdev->util_str_avail = 1;
177	}
178	zdev->mio_capable = response->mio_addr_avail;
179	for (i = 0; i < PCI_STD_NUM_BARS; i++) {
180		if (!(response->mio.valid & (1 << (PCI_STD_NUM_BARS - i - 1))))
181			continue;
182
183		zdev->bars[i].mio_wb = (void __iomem *) response->mio.addr[i].wb;
184		zdev->bars[i].mio_wt = (void __iomem *) response->mio.addr[i].wt;
185	}
186	return 0;
187}
188
189int clp_query_pci_fn(struct zpci_dev *zdev)
190{
191	struct clp_req_rsp_query_pci *rrb;
192	int rc;
193
194	rrb = clp_alloc_block(GFP_KERNEL);
195	if (!rrb)
196		return -ENOMEM;
197
198	memset(rrb, 0, sizeof(*rrb));
199	rrb->request.hdr.len = sizeof(rrb->request);
200	rrb->request.hdr.cmd = CLP_QUERY_PCI_FN;
201	rrb->response.hdr.len = sizeof(rrb->response);
202	rrb->request.fh = zdev->fh;
203
204	rc = clp_req(rrb, CLP_LPS_PCI);
205	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
206		rc = clp_store_query_pci_fn(zdev, &rrb->response);
207		if (rc)
208			goto out;
209		rc = clp_query_pci_fngrp(zdev, rrb->response.pfgid);
210	} else {
211		zpci_err("Q PCI FN:\n");
212		zpci_err_clp(rrb->response.hdr.rsp, rc);
213		rc = -EIO;
214	}
215out:
216	clp_free_block(rrb);
217	return rc;
218}
219
220/**
221 * clp_set_pci_fn() - Execute a command on a PCI function
222 * @zdev: Function that will be affected
223 * @fh: Out parameter for updated function handle
224 * @nr_dma_as: DMA address space number
225 * @command: The command code to execute
226 *
227 * Returns: 0 on success, < 0 for Linux errors (e.g. -ENOMEM), and
228 * > 0 for non-success platform responses
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
229 */
230static int clp_set_pci_fn(struct zpci_dev *zdev, u32 *fh, u8 nr_dma_as, u8 command)
231{
232	struct clp_req_rsp_set_pci *rrb;
233	int rc, retries = 100;
234	u32 gisa = 0;
235
236	*fh = 0;
237	rrb = clp_alloc_block(GFP_KERNEL);
238	if (!rrb)
239		return -ENOMEM;
240
241	if (command != CLP_SET_DISABLE_PCI_FN)
242		gisa = zdev->gisa;
243
244	do {
245		memset(rrb, 0, sizeof(*rrb));
246		rrb->request.hdr.len = sizeof(rrb->request);
247		rrb->request.hdr.cmd = CLP_SET_PCI_FN;
248		rrb->response.hdr.len = sizeof(rrb->response);
249		rrb->request.fh = zdev->fh;
250		rrb->request.oc = command;
251		rrb->request.ndas = nr_dma_as;
252		rrb->request.gisa = gisa;
253
254		rc = clp_req(rrb, CLP_LPS_PCI);
255		if (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY) {
256			retries--;
257			if (retries < 0)
258				break;
259			msleep(20);
260		}
261	} while (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY);
262
263	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
264		*fh = rrb->response.fh;
265	} else {
266		zpci_err("Set PCI FN:\n");
267		zpci_err_clp(rrb->response.hdr.rsp, rc);
268		if (!rc)
269			rc = rrb->response.hdr.rsp;
270	}
271	clp_free_block(rrb);
272	return rc;
273}
274
275int clp_setup_writeback_mio(void)
276{
277	struct clp_req_rsp_slpc_pci *rrb;
278	u8  wb_bit_pos;
279	int rc;
280
281	rrb = clp_alloc_block(GFP_KERNEL);
282	if (!rrb)
283		return -ENOMEM;
284
285	memset(rrb, 0, sizeof(*rrb));
286	rrb->request.hdr.len = sizeof(rrb->request);
287	rrb->request.hdr.cmd = CLP_SLPC;
288	rrb->response.hdr.len = sizeof(rrb->response);
289
290	rc = clp_req(rrb, CLP_LPS_PCI);
291	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
292		if (rrb->response.vwb) {
293			wb_bit_pos = rrb->response.mio_wb;
294			set_bit_inv(wb_bit_pos, &mio_wb_bit_mask);
295			zpci_dbg(3, "wb bit: %d\n", wb_bit_pos);
296		} else {
297			zpci_dbg(3, "wb bit: n.a.\n");
298		}
299
300	} else {
301		zpci_err("SLPC PCI:\n");
302		zpci_err_clp(rrb->response.hdr.rsp, rc);
303		rc = -EIO;
304	}
305	clp_free_block(rrb);
306	return rc;
307}
308
309int clp_enable_fh(struct zpci_dev *zdev, u32 *fh, u8 nr_dma_as)
310{
 
311	int rc;
312
313	rc = clp_set_pci_fn(zdev, fh, nr_dma_as, CLP_SET_ENABLE_PCI_FN);
314	zpci_dbg(3, "ena fid:%x, fh:%x, rc:%d\n", zdev->fid, *fh, rc);
315	if (!rc && zpci_use_mio(zdev)) {
316		rc = clp_set_pci_fn(zdev, fh, nr_dma_as, CLP_SET_ENABLE_MIO);
317		zpci_dbg(3, "ena mio fid:%x, fh:%x, rc:%d\n",
318				zdev->fid, *fh, rc);
319		if (rc)
320			clp_disable_fh(zdev, fh);
321	}
322	return rc;
323}
324
325int clp_disable_fh(struct zpci_dev *zdev, u32 *fh)
326{
 
327	int rc;
328
329	if (!zdev_enabled(zdev))
330		return 0;
331
332	rc = clp_set_pci_fn(zdev, fh, 0, CLP_SET_DISABLE_PCI_FN);
333	zpci_dbg(3, "dis fid:%x, fh:%x, rc:%d\n", zdev->fid, *fh, rc);
 
 
 
 
334	return rc;
335}
336
337static int clp_list_pci_req(struct clp_req_rsp_list_pci *rrb,
338			    u64 *resume_token, int *nentries)
339{
340	int rc;
341
342	memset(rrb, 0, sizeof(*rrb));
343	rrb->request.hdr.len = sizeof(rrb->request);
344	rrb->request.hdr.cmd = CLP_LIST_PCI;
345	/* store as many entries as possible */
346	rrb->response.hdr.len = CLP_BLK_SIZE - LIST_PCI_HDR_LEN;
347	rrb->request.resume_token = *resume_token;
348
349	/* Get PCI function handle list */
350	rc = clp_req(rrb, CLP_LPS_PCI);
351	if (rc || rrb->response.hdr.rsp != CLP_RC_OK) {
352		zpci_err("List PCI FN:\n");
353		zpci_err_clp(rrb->response.hdr.rsp, rc);
354		return -EIO;
355	}
356
357	update_uid_checking(rrb->response.uid_checking);
358	WARN_ON_ONCE(rrb->response.entry_size !=
359		sizeof(struct clp_fh_list_entry));
360
361	*nentries = (rrb->response.hdr.len - LIST_PCI_HDR_LEN) /
362		rrb->response.entry_size;
363	*resume_token = rrb->response.resume_token;
 
364
 
 
 
 
 
 
 
 
 
 
 
 
365	return rc;
366}
367
368static int clp_list_pci(struct clp_req_rsp_list_pci *rrb, void *data,
369			void (*cb)(struct clp_fh_list_entry *, void *))
370{
371	u64 resume_token = 0;
372	int nentries, i, rc;
373
374	do {
375		rc = clp_list_pci_req(rrb, &resume_token, &nentries);
376		if (rc)
377			return rc;
378		for (i = 0; i < nentries; i++)
379			cb(&rrb->response.fh_list[i], data);
380	} while (resume_token);
381
382	return rc;
383}
384
385static int clp_find_pci(struct clp_req_rsp_list_pci *rrb, u32 fid,
386			struct clp_fh_list_entry *entry)
387{
388	struct clp_fh_list_entry *fh_list;
389	u64 resume_token = 0;
390	int nentries, i, rc;
391
392	do {
393		rc = clp_list_pci_req(rrb, &resume_token, &nentries);
394		if (rc)
395			return rc;
396		fh_list = rrb->response.fh_list;
397		for (i = 0; i < nentries; i++) {
398			if (fh_list[i].fid == fid) {
399				*entry = fh_list[i];
400				return 0;
401			}
402		}
403	} while (resume_token);
404
405	return -ENODEV;
 
 
 
 
 
 
 
406}
407
408static void __clp_add(struct clp_fh_list_entry *entry, void *data)
409{
410	struct zpci_dev *zdev;
411
412	if (!entry->vendor_id)
413		return;
414
415	zdev = get_zdev_by_fid(entry->fid);
416	if (zdev) {
417		zpci_zdev_put(zdev);
418		return;
419	}
420	zpci_create_device(entry->fid, entry->fh, entry->config_state);
421}
422
423int clp_scan_pci_devices(void)
424{
425	struct clp_req_rsp_list_pci *rrb;
426	int rc;
427
428	rrb = clp_alloc_block(GFP_KERNEL);
429	if (!rrb)
430		return -ENOMEM;
431
432	rc = clp_list_pci(rrb, NULL, __clp_add);
433
434	clp_free_block(rrb);
435	return rc;
436}
437
438/*
439 * Get the current function handle of the function matching @fid
440 */
441int clp_refresh_fh(u32 fid, u32 *fh)
442{
443	struct clp_req_rsp_list_pci *rrb;
444	struct clp_fh_list_entry entry;
445	int rc;
446
447	rrb = clp_alloc_block(GFP_NOWAIT);
448	if (!rrb)
449		return -ENOMEM;
450
451	rc = clp_find_pci(rrb, fid, &entry);
452	if (!rc)
453		*fh = entry.fh;
454
455	clp_free_block(rrb);
456	return rc;
457}
458
459int clp_get_state(u32 fid, enum zpci_state *state)
460{
461	struct clp_req_rsp_list_pci *rrb;
462	struct clp_fh_list_entry entry;
463	int rc;
464
465	rrb = clp_alloc_block(GFP_ATOMIC);
466	if (!rrb)
467		return -ENOMEM;
468
469	rc = clp_find_pci(rrb, fid, &entry);
470	if (!rc) {
471		*state = entry.config_state;
472	} else if (rc == -ENODEV) {
473		*state = ZPCI_FN_STATE_RESERVED;
474		rc = 0;
475	}
476
477	clp_free_block(rrb);
478	return rc;
479}
480
481static int clp_base_slpc(struct clp_req *req, struct clp_req_rsp_slpc *lpcb)
482{
483	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
484
485	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
486	    lpcb->response.hdr.len > limit)
487		return -EINVAL;
488	return clp_req(lpcb, CLP_LPS_BASE) ? -EOPNOTSUPP : 0;
489}
490
491static int clp_base_command(struct clp_req *req, struct clp_req_hdr *lpcb)
492{
493	switch (lpcb->cmd) {
494	case 0x0001: /* store logical-processor characteristics */
495		return clp_base_slpc(req, (void *) lpcb);
496	default:
497		return -EINVAL;
498	}
499}
500
501static int clp_pci_slpc(struct clp_req *req, struct clp_req_rsp_slpc_pci *lpcb)
502{
503	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
504
505	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
506	    lpcb->response.hdr.len > limit)
507		return -EINVAL;
508	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
509}
510
511static int clp_pci_list(struct clp_req *req, struct clp_req_rsp_list_pci *lpcb)
512{
513	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
514
515	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
516	    lpcb->response.hdr.len > limit)
517		return -EINVAL;
518	if (lpcb->request.reserved2 != 0)
519		return -EINVAL;
520	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
521}
522
523static int clp_pci_query(struct clp_req *req,
524			 struct clp_req_rsp_query_pci *lpcb)
525{
526	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
527
528	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
529	    lpcb->response.hdr.len > limit)
530		return -EINVAL;
531	if (lpcb->request.reserved2 != 0 || lpcb->request.reserved3 != 0)
532		return -EINVAL;
533	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
534}
535
536static int clp_pci_query_grp(struct clp_req *req,
537			     struct clp_req_rsp_query_pci_grp *lpcb)
538{
539	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
540
541	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
542	    lpcb->response.hdr.len > limit)
543		return -EINVAL;
544	if (lpcb->request.reserved2 != 0 || lpcb->request.reserved3 != 0 ||
545	    lpcb->request.reserved4 != 0)
546		return -EINVAL;
547	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
548}
549
550static int clp_pci_command(struct clp_req *req, struct clp_req_hdr *lpcb)
551{
552	switch (lpcb->cmd) {
553	case 0x0001: /* store logical-processor characteristics */
554		return clp_pci_slpc(req, (void *) lpcb);
555	case 0x0002: /* list PCI functions */
556		return clp_pci_list(req, (void *) lpcb);
557	case 0x0003: /* query PCI function */
558		return clp_pci_query(req, (void *) lpcb);
559	case 0x0004: /* query PCI function group */
560		return clp_pci_query_grp(req, (void *) lpcb);
561	default:
562		return -EINVAL;
563	}
564}
565
566static int clp_normal_command(struct clp_req *req)
567{
568	struct clp_req_hdr *lpcb;
569	void __user *uptr;
570	int rc;
571
572	rc = -EINVAL;
573	if (req->lps != 0 && req->lps != 2)
574		goto out;
575
576	rc = -ENOMEM;
577	lpcb = clp_alloc_block(GFP_KERNEL);
578	if (!lpcb)
579		goto out;
580
581	rc = -EFAULT;
582	uptr = (void __force __user *)(unsigned long) req->data_p;
583	if (copy_from_user(lpcb, uptr, PAGE_SIZE) != 0)
584		goto out_free;
585
586	rc = -EINVAL;
587	if (lpcb->fmt != 0 || lpcb->reserved1 != 0 || lpcb->reserved2 != 0)
588		goto out_free;
589
590	switch (req->lps) {
591	case 0:
592		rc = clp_base_command(req, lpcb);
593		break;
594	case 2:
595		rc = clp_pci_command(req, lpcb);
596		break;
597	}
598	if (rc)
599		goto out_free;
600
601	rc = -EFAULT;
602	if (copy_to_user(uptr, lpcb, PAGE_SIZE) != 0)
603		goto out_free;
604
605	rc = 0;
606
607out_free:
608	clp_free_block(lpcb);
609out:
610	return rc;
611}
612
613static int clp_immediate_command(struct clp_req *req)
614{
615	void __user *uptr;
616	unsigned long ilp;
617	int exists;
618
619	if (req->cmd > 1 || clp_get_ilp(&ilp) != 0)
620		return -EINVAL;
621
622	uptr = (void __force __user *)(unsigned long) req->data_p;
623	if (req->cmd == 0) {
624		/* Command code 0: test for a specific processor */
625		exists = test_bit_inv(req->lps, &ilp);
626		return put_user(exists, (int __user *) uptr);
627	}
628	/* Command code 1: return bit mask of installed processors */
629	return put_user(ilp, (unsigned long __user *) uptr);
630}
631
632static long clp_misc_ioctl(struct file *filp, unsigned int cmd,
633			   unsigned long arg)
634{
635	struct clp_req req;
636	void __user *argp;
637
638	if (cmd != CLP_SYNC)
639		return -EINVAL;
640
641	argp = is_compat_task() ? compat_ptr(arg) : (void __user *) arg;
642	if (copy_from_user(&req, argp, sizeof(req)))
643		return -EFAULT;
644	if (req.r != 0)
645		return -EINVAL;
646	return req.c ? clp_immediate_command(&req) : clp_normal_command(&req);
647}
648
649static int clp_misc_release(struct inode *inode, struct file *filp)
650{
651	return 0;
652}
653
654static const struct file_operations clp_misc_fops = {
655	.owner = THIS_MODULE,
656	.open = nonseekable_open,
657	.release = clp_misc_release,
658	.unlocked_ioctl = clp_misc_ioctl,
659	.compat_ioctl = clp_misc_ioctl,
660	.llseek = no_llseek,
661};
662
663static struct miscdevice clp_misc_device = {
664	.minor = MISC_DYNAMIC_MINOR,
665	.name = "clp",
666	.fops = &clp_misc_fops,
667};
668
669static int __init clp_misc_init(void)
670{
671	return misc_register(&clp_misc_device);
672}
673
674device_initcall(clp_misc_init);
v4.10.11
 
  1/*
  2 * Copyright IBM Corp. 2012
  3 *
  4 * Author(s):
  5 *   Jan Glauber <jang@linux.vnet.ibm.com>
  6 */
  7
  8#define KMSG_COMPONENT "zpci"
  9#define pr_fmt(fmt) KMSG_COMPONENT ": " fmt
 10
 11#include <linux/compat.h>
 12#include <linux/kernel.h>
 13#include <linux/miscdevice.h>
 14#include <linux/slab.h>
 15#include <linux/err.h>
 16#include <linux/delay.h>
 17#include <linux/pci.h>
 18#include <linux/uaccess.h>
 
 19#include <asm/pci_debug.h>
 20#include <asm/pci_clp.h>
 21#include <asm/compat.h>
 22#include <asm/clp.h>
 23#include <uapi/asm/clp.h>
 24
 
 
 25bool zpci_unique_uid;
 26
 
 
 
 
 
 
 
 
 27static inline void zpci_err_clp(unsigned int rsp, int rc)
 28{
 29	struct {
 30		unsigned int rsp;
 31		int rc;
 32	} __packed data = {rsp, rc};
 33
 34	zpci_err_hex(&data, sizeof(data));
 35}
 36
 37/*
 38 * Call Logical Processor with c=1, lps=0 and command 1
 39 * to get the bit mask of installed logical processors
 40 */
 41static inline int clp_get_ilp(unsigned long *ilp)
 42{
 43	unsigned long mask;
 44	int cc = 3;
 45
 46	asm volatile (
 47		"	.insn	rrf,0xb9a00000,%[mask],%[cmd],8,0\n"
 48		"0:	ipm	%[cc]\n"
 49		"	srl	%[cc],28\n"
 50		"1:\n"
 51		EX_TABLE(0b, 1b)
 52		: [cc] "+d" (cc), [mask] "=d" (mask) : [cmd] "a" (1)
 53		: "cc");
 54	*ilp = mask;
 55	return cc;
 56}
 57
 58/*
 59 * Call Logical Processor with c=0, the give constant lps and an lpcb request.
 60 */
 61static inline int clp_req(void *data, unsigned int lps)
 62{
 63	struct { u8 _[CLP_BLK_SIZE]; } *req = data;
 64	u64 ignored;
 65	int cc = 3;
 66
 67	asm volatile (
 68		"	.insn	rrf,0xb9a00000,%[ign],%[req],0,%[lps]\n"
 69		"0:	ipm	%[cc]\n"
 70		"	srl	%[cc],28\n"
 71		"1:\n"
 72		EX_TABLE(0b, 1b)
 73		: [cc] "+d" (cc), [ign] "=d" (ignored), "+m" (*req)
 74		: [req] "a" (req), [lps] "i" (lps)
 75		: "cc");
 76	return cc;
 77}
 78
 79static void *clp_alloc_block(gfp_t gfp_mask)
 80{
 81	return (void *) __get_free_pages(gfp_mask, get_order(CLP_BLK_SIZE));
 82}
 83
 84static void clp_free_block(void *ptr)
 85{
 86	free_pages((unsigned long) ptr, get_order(CLP_BLK_SIZE));
 87}
 88
 89static void clp_store_query_pci_fngrp(struct zpci_dev *zdev,
 90				      struct clp_rsp_query_pci_grp *response)
 91{
 92	zdev->tlb_refresh = response->refresh;
 93	zdev->dma_mask = response->dasm;
 94	zdev->msi_addr = response->msia;
 95	zdev->max_msi = response->noi;
 96	zdev->fmb_update = response->mui;
 
 
 
 97
 98	switch (response->version) {
 99	case 1:
100		zdev->max_bus_speed = PCIE_SPEED_5_0GT;
101		break;
102	default:
103		zdev->max_bus_speed = PCI_SPEED_UNKNOWN;
104		break;
105	}
106}
107
108static int clp_query_pci_fngrp(struct zpci_dev *zdev, u8 pfgid)
109{
110	struct clp_req_rsp_query_pci_grp *rrb;
111	int rc;
112
113	rrb = clp_alloc_block(GFP_KERNEL);
114	if (!rrb)
115		return -ENOMEM;
116
117	memset(rrb, 0, sizeof(*rrb));
118	rrb->request.hdr.len = sizeof(rrb->request);
119	rrb->request.hdr.cmd = CLP_QUERY_PCI_FNGRP;
120	rrb->response.hdr.len = sizeof(rrb->response);
121	rrb->request.pfgid = pfgid;
122
123	rc = clp_req(rrb, CLP_LPS_PCI);
124	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
125		clp_store_query_pci_fngrp(zdev, &rrb->response);
126	else {
127		zpci_err("Q PCI FGRP:\n");
128		zpci_err_clp(rrb->response.hdr.rsp, rc);
129		rc = -EIO;
130	}
131	clp_free_block(rrb);
132	return rc;
133}
134
135static int clp_store_query_pci_fn(struct zpci_dev *zdev,
136				  struct clp_rsp_query_pci *response)
137{
138	int i;
139
140	for (i = 0; i < PCI_BAR_COUNT; i++) {
141		zdev->bars[i].val = le32_to_cpu(response->bar[i]);
142		zdev->bars[i].size = response->bar_size[i];
143	}
144	zdev->start_dma = response->sdma;
145	zdev->end_dma = response->edma;
146	zdev->pchid = response->pchid;
147	zdev->pfgid = response->pfgid;
148	zdev->pft = response->pft;
149	zdev->vfn = response->vfn;
 
150	zdev->uid = response->uid;
151	zdev->fmb_length = sizeof(u32) * response->fmb_len;
 
 
 
 
152
153	memcpy(zdev->pfip, response->pfip, sizeof(zdev->pfip));
154	if (response->util_str_avail) {
155		memcpy(zdev->util_str, response->util_str,
156		       sizeof(zdev->util_str));
 
157	}
 
 
 
 
158
 
 
 
159	return 0;
160}
161
162static int clp_query_pci_fn(struct zpci_dev *zdev, u32 fh)
163{
164	struct clp_req_rsp_query_pci *rrb;
165	int rc;
166
167	rrb = clp_alloc_block(GFP_KERNEL);
168	if (!rrb)
169		return -ENOMEM;
170
171	memset(rrb, 0, sizeof(*rrb));
172	rrb->request.hdr.len = sizeof(rrb->request);
173	rrb->request.hdr.cmd = CLP_QUERY_PCI_FN;
174	rrb->response.hdr.len = sizeof(rrb->response);
175	rrb->request.fh = fh;
176
177	rc = clp_req(rrb, CLP_LPS_PCI);
178	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK) {
179		rc = clp_store_query_pci_fn(zdev, &rrb->response);
180		if (rc)
181			goto out;
182		rc = clp_query_pci_fngrp(zdev, rrb->response.pfgid);
183	} else {
184		zpci_err("Q PCI FN:\n");
185		zpci_err_clp(rrb->response.hdr.rsp, rc);
186		rc = -EIO;
187	}
188out:
189	clp_free_block(rrb);
190	return rc;
191}
192
193int clp_add_pci_device(u32 fid, u32 fh, int configured)
194{
195	struct zpci_dev *zdev;
196	int rc;
197
198	zpci_dbg(3, "add fid:%x, fh:%x, c:%d\n", fid, fh, configured);
199	zdev = kzalloc(sizeof(*zdev), GFP_KERNEL);
200	if (!zdev)
201		return -ENOMEM;
202
203	zdev->fh = fh;
204	zdev->fid = fid;
205
206	/* Query function properties and update zdev */
207	rc = clp_query_pci_fn(zdev, fh);
208	if (rc)
209		goto error;
210
211	if (configured)
212		zdev->state = ZPCI_FN_STATE_CONFIGURED;
213	else
214		zdev->state = ZPCI_FN_STATE_STANDBY;
215
216	rc = zpci_create_device(zdev);
217	if (rc)
218		goto error;
219	return 0;
220
221error:
222	kfree(zdev);
223	return rc;
224}
225
226/*
227 * Enable/Disable a given PCI function defined by its function handle.
228 */
229static int clp_set_pci_fn(u32 *fh, u8 nr_dma_as, u8 command)
230{
231	struct clp_req_rsp_set_pci *rrb;
232	int rc, retries = 100;
 
233
 
234	rrb = clp_alloc_block(GFP_KERNEL);
235	if (!rrb)
236		return -ENOMEM;
237
 
 
 
238	do {
239		memset(rrb, 0, sizeof(*rrb));
240		rrb->request.hdr.len = sizeof(rrb->request);
241		rrb->request.hdr.cmd = CLP_SET_PCI_FN;
242		rrb->response.hdr.len = sizeof(rrb->response);
243		rrb->request.fh = *fh;
244		rrb->request.oc = command;
245		rrb->request.ndas = nr_dma_as;
 
246
247		rc = clp_req(rrb, CLP_LPS_PCI);
248		if (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY) {
249			retries--;
250			if (retries < 0)
251				break;
252			msleep(20);
253		}
254	} while (rrb->response.hdr.rsp == CLP_RC_SETPCIFN_BUSY);
255
256	if (!rc && rrb->response.hdr.rsp == CLP_RC_OK)
257		*fh = rrb->response.fh;
258	else {
259		zpci_err("Set PCI FN:\n");
260		zpci_err_clp(rrb->response.hdr.rsp, rc);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
261		rc = -EIO;
262	}
263	clp_free_block(rrb);
264	return rc;
265}
266
267int clp_enable_fh(struct zpci_dev *zdev, u8 nr_dma_as)
268{
269	u32 fh = zdev->fh;
270	int rc;
271
272	rc = clp_set_pci_fn(&fh, nr_dma_as, CLP_SET_ENABLE_PCI_FN);
273	if (!rc)
274		/* Success -> store enabled handle in zdev */
275		zdev->fh = fh;
276
277	zpci_dbg(3, "ena fid:%x, fh:%x, rc:%d\n", zdev->fid, zdev->fh, rc);
 
 
 
278	return rc;
279}
280
281int clp_disable_fh(struct zpci_dev *zdev)
282{
283	u32 fh = zdev->fh;
284	int rc;
285
286	if (!zdev_enabled(zdev))
287		return 0;
288
289	rc = clp_set_pci_fn(&fh, 0, CLP_SET_DISABLE_PCI_FN);
290	if (!rc)
291		/* Success -> store disabled handle in zdev */
292		zdev->fh = fh;
293
294	zpci_dbg(3, "dis fid:%x, fh:%x, rc:%d\n", zdev->fid, zdev->fh, rc);
295	return rc;
296}
297
298static int clp_list_pci(struct clp_req_rsp_list_pci *rrb,
299			void (*cb)(struct clp_fh_list_entry *entry))
300{
301	u64 resume_token = 0;
302	int entries, i, rc;
 
 
 
 
 
 
303
304	do {
305		memset(rrb, 0, sizeof(*rrb));
306		rrb->request.hdr.len = sizeof(rrb->request);
307		rrb->request.hdr.cmd = CLP_LIST_PCI;
308		/* store as many entries as possible */
309		rrb->response.hdr.len = CLP_BLK_SIZE - LIST_PCI_HDR_LEN;
310		rrb->request.resume_token = resume_token;
311
312		/* Get PCI function handle list */
313		rc = clp_req(rrb, CLP_LPS_PCI);
314		if (rc || rrb->response.hdr.rsp != CLP_RC_OK) {
315			zpci_err("List PCI FN:\n");
316			zpci_err_clp(rrb->response.hdr.rsp, rc);
317			rc = -EIO;
318			goto out;
319		}
320
321		zpci_unique_uid = rrb->response.uid_checking;
322		WARN_ON_ONCE(rrb->response.entry_size !=
323			sizeof(struct clp_fh_list_entry));
324
325		entries = (rrb->response.hdr.len - LIST_PCI_HDR_LEN) /
326			rrb->response.entry_size;
327
328		resume_token = rrb->response.resume_token;
329		for (i = 0; i < entries; i++)
330			cb(&rrb->response.fh_list[i]);
331	} while (resume_token);
332out:
333	return rc;
334}
335
336static void __clp_add(struct clp_fh_list_entry *entry)
 
337{
338	if (!entry->vendor_id)
339		return;
 
 
 
 
 
 
 
 
340
341	clp_add_pci_device(entry->fid, entry->fh, entry->config_state);
342}
343
344static void __clp_rescan(struct clp_fh_list_entry *entry)
 
345{
346	struct zpci_dev *zdev;
 
 
347
348	if (!entry->vendor_id)
349		return;
350
351	zdev = get_zdev_by_fid(entry->fid);
352	if (!zdev) {
353		clp_add_pci_device(entry->fid, entry->fh, entry->config_state);
354		return;
355	}
 
 
 
 
356
357	if (!entry->config_state) {
358		/*
359		 * The handle is already disabled, that means no iota/irq freeing via
360		 * the firmware interfaces anymore. Need to free resources manually
361		 * (DMA memory, debug, sysfs)...
362		 */
363		zpci_stop_device(zdev);
364	}
365}
366
367static void __clp_update(struct clp_fh_list_entry *entry)
368{
369	struct zpci_dev *zdev;
370
371	if (!entry->vendor_id)
372		return;
373
374	zdev = get_zdev_by_fid(entry->fid);
375	if (!zdev)
 
376		return;
377
378	zdev->fh = entry->fh;
379}
380
381int clp_scan_pci_devices(void)
382{
383	struct clp_req_rsp_list_pci *rrb;
384	int rc;
385
386	rrb = clp_alloc_block(GFP_KERNEL);
387	if (!rrb)
388		return -ENOMEM;
389
390	rc = clp_list_pci(rrb, __clp_add);
391
392	clp_free_block(rrb);
393	return rc;
394}
395
396int clp_rescan_pci_devices(void)
 
 
 
397{
398	struct clp_req_rsp_list_pci *rrb;
 
399	int rc;
400
401	rrb = clp_alloc_block(GFP_KERNEL);
402	if (!rrb)
403		return -ENOMEM;
404
405	rc = clp_list_pci(rrb, __clp_rescan);
 
 
406
407	clp_free_block(rrb);
408	return rc;
409}
410
411int clp_rescan_pci_devices_simple(void)
412{
413	struct clp_req_rsp_list_pci *rrb;
 
414	int rc;
415
416	rrb = clp_alloc_block(GFP_NOWAIT);
417	if (!rrb)
418		return -ENOMEM;
419
420	rc = clp_list_pci(rrb, __clp_update);
 
 
 
 
 
 
421
422	clp_free_block(rrb);
423	return rc;
424}
425
426static int clp_base_slpc(struct clp_req *req, struct clp_req_rsp_slpc *lpcb)
427{
428	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
429
430	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
431	    lpcb->response.hdr.len > limit)
432		return -EINVAL;
433	return clp_req(lpcb, CLP_LPS_BASE) ? -EOPNOTSUPP : 0;
434}
435
436static int clp_base_command(struct clp_req *req, struct clp_req_hdr *lpcb)
437{
438	switch (lpcb->cmd) {
439	case 0x0001: /* store logical-processor characteristics */
440		return clp_base_slpc(req, (void *) lpcb);
441	default:
442		return -EINVAL;
443	}
444}
445
446static int clp_pci_slpc(struct clp_req *req, struct clp_req_rsp_slpc *lpcb)
447{
448	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
449
450	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
451	    lpcb->response.hdr.len > limit)
452		return -EINVAL;
453	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
454}
455
456static int clp_pci_list(struct clp_req *req, struct clp_req_rsp_list_pci *lpcb)
457{
458	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
459
460	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
461	    lpcb->response.hdr.len > limit)
462		return -EINVAL;
463	if (lpcb->request.reserved2 != 0)
464		return -EINVAL;
465	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
466}
467
468static int clp_pci_query(struct clp_req *req,
469			 struct clp_req_rsp_query_pci *lpcb)
470{
471	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
472
473	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
474	    lpcb->response.hdr.len > limit)
475		return -EINVAL;
476	if (lpcb->request.reserved2 != 0 || lpcb->request.reserved3 != 0)
477		return -EINVAL;
478	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
479}
480
481static int clp_pci_query_grp(struct clp_req *req,
482			     struct clp_req_rsp_query_pci_grp *lpcb)
483{
484	unsigned long limit = PAGE_SIZE - sizeof(lpcb->request);
485
486	if (lpcb->request.hdr.len != sizeof(lpcb->request) ||
487	    lpcb->response.hdr.len > limit)
488		return -EINVAL;
489	if (lpcb->request.reserved2 != 0 || lpcb->request.reserved3 != 0 ||
490	    lpcb->request.reserved4 != 0)
491		return -EINVAL;
492	return clp_req(lpcb, CLP_LPS_PCI) ? -EOPNOTSUPP : 0;
493}
494
495static int clp_pci_command(struct clp_req *req, struct clp_req_hdr *lpcb)
496{
497	switch (lpcb->cmd) {
498	case 0x0001: /* store logical-processor characteristics */
499		return clp_pci_slpc(req, (void *) lpcb);
500	case 0x0002: /* list PCI functions */
501		return clp_pci_list(req, (void *) lpcb);
502	case 0x0003: /* query PCI function */
503		return clp_pci_query(req, (void *) lpcb);
504	case 0x0004: /* query PCI function group */
505		return clp_pci_query_grp(req, (void *) lpcb);
506	default:
507		return -EINVAL;
508	}
509}
510
511static int clp_normal_command(struct clp_req *req)
512{
513	struct clp_req_hdr *lpcb;
514	void __user *uptr;
515	int rc;
516
517	rc = -EINVAL;
518	if (req->lps != 0 && req->lps != 2)
519		goto out;
520
521	rc = -ENOMEM;
522	lpcb = clp_alloc_block(GFP_KERNEL);
523	if (!lpcb)
524		goto out;
525
526	rc = -EFAULT;
527	uptr = (void __force __user *)(unsigned long) req->data_p;
528	if (copy_from_user(lpcb, uptr, PAGE_SIZE) != 0)
529		goto out_free;
530
531	rc = -EINVAL;
532	if (lpcb->fmt != 0 || lpcb->reserved1 != 0 || lpcb->reserved2 != 0)
533		goto out_free;
534
535	switch (req->lps) {
536	case 0:
537		rc = clp_base_command(req, lpcb);
538		break;
539	case 2:
540		rc = clp_pci_command(req, lpcb);
541		break;
542	}
543	if (rc)
544		goto out_free;
545
546	rc = -EFAULT;
547	if (copy_to_user(uptr, lpcb, PAGE_SIZE) != 0)
548		goto out_free;
549
550	rc = 0;
551
552out_free:
553	clp_free_block(lpcb);
554out:
555	return rc;
556}
557
558static int clp_immediate_command(struct clp_req *req)
559{
560	void __user *uptr;
561	unsigned long ilp;
562	int exists;
563
564	if (req->cmd > 1 || clp_get_ilp(&ilp) != 0)
565		return -EINVAL;
566
567	uptr = (void __force __user *)(unsigned long) req->data_p;
568	if (req->cmd == 0) {
569		/* Command code 0: test for a specific processor */
570		exists = test_bit_inv(req->lps, &ilp);
571		return put_user(exists, (int __user *) uptr);
572	}
573	/* Command code 1: return bit mask of installed processors */
574	return put_user(ilp, (unsigned long __user *) uptr);
575}
576
577static long clp_misc_ioctl(struct file *filp, unsigned int cmd,
578			   unsigned long arg)
579{
580	struct clp_req req;
581	void __user *argp;
582
583	if (cmd != CLP_SYNC)
584		return -EINVAL;
585
586	argp = is_compat_task() ? compat_ptr(arg) : (void __user *) arg;
587	if (copy_from_user(&req, argp, sizeof(req)))
588		return -EFAULT;
589	if (req.r != 0)
590		return -EINVAL;
591	return req.c ? clp_immediate_command(&req) : clp_normal_command(&req);
592}
593
594static int clp_misc_release(struct inode *inode, struct file *filp)
595{
596	return 0;
597}
598
599static const struct file_operations clp_misc_fops = {
600	.owner = THIS_MODULE,
601	.open = nonseekable_open,
602	.release = clp_misc_release,
603	.unlocked_ioctl = clp_misc_ioctl,
604	.compat_ioctl = clp_misc_ioctl,
605	.llseek = no_llseek,
606};
607
608static struct miscdevice clp_misc_device = {
609	.minor = MISC_DYNAMIC_MINOR,
610	.name = "clp",
611	.fops = &clp_misc_fops,
612};
613
614static int __init clp_misc_init(void)
615{
616	return misc_register(&clp_misc_device);
617}
618
619device_initcall(clp_misc_init);