Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2014 Texas Instruments Incorporated - https://www.ti.com/
 
 
 
 
 
 
 
 
 
 
 
 
  4 */
  5
  6#define DSS_SUBSYS_NAME "PLL"
  7
  8#include <linux/delay.h>
  9#include <linux/clk.h>
 10#include <linux/io.h>
 11#include <linux/kernel.h>
 12#include <linux/regulator/consumer.h>
 13#include <linux/sched.h>
 14
 15#include "omapdss.h"
 16#include "dss.h"
 17
 18#define PLL_CONTROL			0x0000
 19#define PLL_STATUS			0x0004
 20#define PLL_GO				0x0008
 21#define PLL_CONFIGURATION1		0x000C
 22#define PLL_CONFIGURATION2		0x0010
 23#define PLL_CONFIGURATION3		0x0014
 24#define PLL_SSC_CONFIGURATION1		0x0018
 25#define PLL_SSC_CONFIGURATION2		0x001C
 26#define PLL_CONFIGURATION4		0x0020
 27
 28int dss_pll_register(struct dss_device *dss, struct dss_pll *pll)
 
 
 29{
 30	int i;
 31
 32	for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
 33		if (!dss->plls[i]) {
 34			dss->plls[i] = pll;
 35			pll->dss = dss;
 36			return 0;
 37		}
 38	}
 39
 40	return -EBUSY;
 41}
 42
 43void dss_pll_unregister(struct dss_pll *pll)
 44{
 45	struct dss_device *dss = pll->dss;
 46	int i;
 47
 48	for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
 49		if (dss->plls[i] == pll) {
 50			dss->plls[i] = NULL;
 51			pll->dss = NULL;
 52			return;
 53		}
 54	}
 55}
 56
 57struct dss_pll *dss_pll_find(struct dss_device *dss, const char *name)
 58{
 59	int i;
 60
 61	for (i = 0; i < ARRAY_SIZE(dss->plls); ++i) {
 62		if (dss->plls[i] && strcmp(dss->plls[i]->name, name) == 0)
 63			return dss->plls[i];
 64	}
 65
 66	return NULL;
 67}
 68
 69struct dss_pll *dss_pll_find_by_src(struct dss_device *dss,
 70				    enum dss_clk_source src)
 71{
 72	struct dss_pll *pll;
 73
 74	switch (src) {
 75	default:
 76	case DSS_CLK_SRC_FCK:
 77		return NULL;
 78
 79	case DSS_CLK_SRC_HDMI_PLL:
 80		return dss_pll_find(dss, "hdmi");
 81
 82	case DSS_CLK_SRC_PLL1_1:
 83	case DSS_CLK_SRC_PLL1_2:
 84	case DSS_CLK_SRC_PLL1_3:
 85		pll = dss_pll_find(dss, "dsi0");
 86		if (!pll)
 87			pll = dss_pll_find(dss, "video0");
 88		return pll;
 89
 90	case DSS_CLK_SRC_PLL2_1:
 91	case DSS_CLK_SRC_PLL2_2:
 92	case DSS_CLK_SRC_PLL2_3:
 93		pll = dss_pll_find(dss, "dsi1");
 94		if (!pll)
 95			pll = dss_pll_find(dss, "video1");
 96		return pll;
 97	}
 98}
 99
100unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src)
101{
102	switch (src) {
103	case DSS_CLK_SRC_HDMI_PLL:
104		return 0;
105
106	case DSS_CLK_SRC_PLL1_1:
107	case DSS_CLK_SRC_PLL2_1:
108		return 0;
109
110	case DSS_CLK_SRC_PLL1_2:
111	case DSS_CLK_SRC_PLL2_2:
112		return 1;
113
114	case DSS_CLK_SRC_PLL1_3:
115	case DSS_CLK_SRC_PLL2_3:
116		return 2;
117
118	default:
119		return 0;
120	}
121}
122
123int dss_pll_enable(struct dss_pll *pll)
124{
125	int r;
126
127	r = clk_prepare_enable(pll->clkin);
128	if (r)
129		return r;
130
131	if (pll->regulator) {
132		r = regulator_enable(pll->regulator);
133		if (r)
134			goto err_reg;
135	}
136
137	r = pll->ops->enable(pll);
138	if (r)
139		goto err_enable;
140
141	return 0;
142
143err_enable:
144	if (pll->regulator)
145		regulator_disable(pll->regulator);
146err_reg:
147	clk_disable_unprepare(pll->clkin);
148	return r;
149}
150
151void dss_pll_disable(struct dss_pll *pll)
152{
153	pll->ops->disable(pll);
154
155	if (pll->regulator)
156		regulator_disable(pll->regulator);
157
158	clk_disable_unprepare(pll->clkin);
159
160	memset(&pll->cinfo, 0, sizeof(pll->cinfo));
161}
162
163int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
164{
165	int r;
166
167	r = pll->ops->set_config(pll, cinfo);
168	if (r)
169		return r;
170
171	pll->cinfo = *cinfo;
172
173	return 0;
174}
175
176bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
177		unsigned long out_min, unsigned long out_max,
178		dss_hsdiv_calc_func func, void *data)
179{
180	const struct dss_pll_hw *hw = pll->hw;
181	int m, m_start, m_stop;
182	unsigned long out;
183
184	out_min = out_min ? out_min : 1;
185	out_max = out_max ? out_max : ULONG_MAX;
186
187	m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
188
189	m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
190
191	for (m = m_start; m <= m_stop; ++m) {
192		out = clkdco / m;
193
194		if (func(m, out, data))
195			return true;
196	}
197
198	return false;
199}
200
201/*
202 * clkdco = clkin / n * m * 2
203 * clkoutX = clkdco / mX
204 */
205bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
206		unsigned long pll_min, unsigned long pll_max,
207		dss_pll_calc_func func, void *data)
208{
209	const struct dss_pll_hw *hw = pll->hw;
210	int n, n_start, n_stop, n_inc;
211	int m, m_start, m_stop, m_inc;
212	unsigned long fint, clkdco;
213	unsigned long pll_hw_max;
214	unsigned long fint_hw_min, fint_hw_max;
215
216	pll_hw_max = hw->clkdco_max;
217
218	fint_hw_min = hw->fint_min;
219	fint_hw_max = hw->fint_max;
220
221	n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
222	n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
223	n_inc = 1;
224
225	if (n_start > n_stop)
226		return false;
227
228	if (hw->errata_i886) {
229		swap(n_start, n_stop);
230		n_inc = -1;
231	}
232
233	pll_max = pll_max ? pll_max : ULONG_MAX;
234
235	for (n = n_start; n != n_stop; n += n_inc) {
236		fint = clkin / n;
237
238		m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
239				1ul);
240		m_stop = min3((unsigned)(pll_max / fint / 2),
241				(unsigned)(pll_hw_max / fint / 2),
242				hw->m_max);
243		m_inc = 1;
244
245		if (m_start > m_stop)
246			continue;
247
248		if (hw->errata_i886) {
249			swap(m_start, m_stop);
250			m_inc = -1;
251		}
252
253		for (m = m_start; m != m_stop; m += m_inc) {
254			clkdco = 2 * m * fint;
255
256			if (func(n, m, fint, clkdco, data))
257				return true;
258		}
259	}
260
261	return false;
262}
263
264/*
265 * This calculates a PLL config that will provide the target_clkout rate
266 * for clkout. Additionally clkdco rate will be the same as clkout rate
267 * when clkout rate is >= min_clkdco.
268 *
269 * clkdco = clkin / n * m + clkin / n * mf / 262144
270 * clkout = clkdco / m2
271 */
272bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
273	unsigned long target_clkout, struct dss_pll_clock_info *cinfo)
274{
275	unsigned long fint, clkdco, clkout;
276	unsigned long target_clkdco;
277	unsigned long min_dco;
278	unsigned int n, m, mf, m2, sd;
279	const struct dss_pll_hw *hw = pll->hw;
280
281	DSSDBG("clkin %lu, target clkout %lu\n", clkin, target_clkout);
282
283	/* Fint */
284	n = DIV_ROUND_UP(clkin, hw->fint_max);
285	fint = clkin / n;
286
287	/* adjust m2 so that the clkdco will be high enough */
288	min_dco = roundup(hw->clkdco_min, fint);
289	m2 = DIV_ROUND_UP(min_dco, target_clkout);
290	if (m2 == 0)
291		m2 = 1;
292
293	target_clkdco = target_clkout * m2;
294	m = target_clkdco / fint;
295
296	clkdco = fint * m;
297
298	/* adjust clkdco with fractional mf */
299	if (WARN_ON(target_clkdco - clkdco > fint))
300		mf = 0;
301	else
302		mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);
303
304	if (mf > 0)
305		clkdco += (u32)div_u64((u64)mf * fint, 262144);
306
307	clkout = clkdco / m2;
308
309	/* sigma-delta */
310	sd = DIV_ROUND_UP(fint * m, 250000000);
311
312	DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
313		n, m, mf, m2, sd);
314	DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);
315
316	cinfo->n = n;
317	cinfo->m = m;
318	cinfo->mf = mf;
319	cinfo->mX[0] = m2;
320	cinfo->sd = sd;
321
322	cinfo->fint = fint;
323	cinfo->clkdco = clkdco;
324	cinfo->clkout[0] = clkout;
325
326	return true;
327}
328
329static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
330{
331	unsigned long timeout;
332	ktime_t wait;
333	int t;
334
335	/* first busyloop to see if the bit changes right away */
336	t = 100;
337	while (t-- > 0) {
338		if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
339			return value;
340	}
341
342	/* then loop for 500ms, sleeping for 1ms in between */
343	timeout = jiffies + msecs_to_jiffies(500);
344	while (time_before(jiffies, timeout)) {
345		if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
346			return value;
347
348		wait = ns_to_ktime(1000 * 1000);
349		set_current_state(TASK_UNINTERRUPTIBLE);
350		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
351	}
352
353	return !value;
354}
355
356int dss_pll_wait_reset_done(struct dss_pll *pll)
357{
358	void __iomem *base = pll->base;
359
360	if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
361		return -ETIMEDOUT;
362	else
363		return 0;
364}
365
366static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
367{
368	int t = 100;
369
370	while (t-- > 0) {
371		u32 v = readl_relaxed(pll->base + PLL_STATUS);
372		v &= hsdiv_ack_mask;
373		if (v == hsdiv_ack_mask)
374			return 0;
375	}
376
377	return -ETIMEDOUT;
378}
379
380static bool pll_is_locked(u32 stat)
381{
382	/*
383	 * Required value for each bitfield listed below
384	 *
385	 * PLL_STATUS[6] = 0  PLL_BYPASS
386	 * PLL_STATUS[5] = 0  PLL_HIGHJITTER
387	 *
388	 * PLL_STATUS[3] = 0  PLL_LOSSREF
389	 * PLL_STATUS[2] = 0  PLL_RECAL
390	 * PLL_STATUS[1] = 1  PLL_LOCK
391	 * PLL_STATUS[0] = 1  PLL_CTRL_RESET_DONE
392	 */
393	return ((stat & 0x6f) == 0x3);
394}
395
396int dss_pll_write_config_type_a(struct dss_pll *pll,
397		const struct dss_pll_clock_info *cinfo)
398{
399	const struct dss_pll_hw *hw = pll->hw;
400	void __iomem *base = pll->base;
401	int r = 0;
402	u32 l;
403
404	l = 0;
405	if (hw->has_stopmode)
406		l = FLD_MOD(l, 1, 0, 0);		/* PLL_STOPMODE */
407	l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb);	/* PLL_REGN */
408	l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb);		/* PLL_REGM */
409	/* M4 */
410	l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
411			hw->mX_msb[0], hw->mX_lsb[0]);
412	/* M5 */
413	l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
414			hw->mX_msb[1], hw->mX_lsb[1]);
415	writel_relaxed(l, base + PLL_CONFIGURATION1);
416
417	l = 0;
418	/* M6 */
419	l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
420			hw->mX_msb[2], hw->mX_lsb[2]);
421	/* M7 */
422	l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
423			hw->mX_msb[3], hw->mX_lsb[3]);
424	writel_relaxed(l, base + PLL_CONFIGURATION3);
425
426	l = readl_relaxed(base + PLL_CONFIGURATION2);
427	if (hw->has_freqsel) {
428		u32 f = cinfo->fint < 1000000 ? 0x3 :
429			cinfo->fint < 1250000 ? 0x4 :
430			cinfo->fint < 1500000 ? 0x5 :
431			cinfo->fint < 1750000 ? 0x6 :
432			0x7;
433
434		l = FLD_MOD(l, f, 4, 1);	/* PLL_FREQSEL */
435	} else if (hw->has_selfreqdco) {
436		u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
437
438		l = FLD_MOD(l, f, 3, 1);	/* PLL_SELFREQDCO */
439	}
440	l = FLD_MOD(l, 1, 13, 13);		/* PLL_REFEN */
441	l = FLD_MOD(l, 0, 14, 14);		/* PHY_CLKINEN */
442	l = FLD_MOD(l, 0, 16, 16);		/* M4_CLOCK_EN */
443	l = FLD_MOD(l, 0, 18, 18);		/* M5_CLOCK_EN */
444	l = FLD_MOD(l, 1, 20, 20);		/* HSDIVBYPASS */
445	if (hw->has_refsel)
446		l = FLD_MOD(l, 3, 22, 21);	/* REFSEL = sysclk */
447	l = FLD_MOD(l, 0, 23, 23);		/* M6_CLOCK_EN */
448	l = FLD_MOD(l, 0, 25, 25);		/* M7_CLOCK_EN */
449	writel_relaxed(l, base + PLL_CONFIGURATION2);
450
451	if (hw->errata_i932) {
452		int cnt = 0;
453		u32 sleep_time;
454		const u32 max_lock_retries = 20;
455
456		/*
457		 * Calculate wait time for PLL LOCK
458		 * 1000 REFCLK cycles in us.
459		 */
460		sleep_time = DIV_ROUND_UP(1000*1000*1000, cinfo->fint);
461
462		for (cnt = 0; cnt < max_lock_retries; cnt++) {
463			writel_relaxed(1, base + PLL_GO);	/* PLL_GO */
464
465			/**
466			 * read the register back to ensure the write is
467			 * flushed
468			 */
469			readl_relaxed(base + PLL_GO);
470
471			usleep_range(sleep_time, sleep_time + 5);
472			l = readl_relaxed(base + PLL_STATUS);
473
474			if (pll_is_locked(l) &&
475			    !(readl_relaxed(base + PLL_GO) & 0x1))
476				break;
477
478		}
479
480		if (cnt == max_lock_retries) {
481			DSSERR("cannot lock PLL\n");
482			r = -EIO;
483			goto err;
484		}
485	} else {
486		writel_relaxed(1, base + PLL_GO);	/* PLL_GO */
487
488		if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
489			DSSERR("DSS DPLL GO bit not going down.\n");
490			r = -EIO;
491			goto err;
492		}
493
494		if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
495			DSSERR("cannot lock DSS DPLL\n");
496			r = -EIO;
497			goto err;
498		}
499	}
500
501	l = readl_relaxed(base + PLL_CONFIGURATION2);
502	l = FLD_MOD(l, 1, 14, 14);			/* PHY_CLKINEN */
503	l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16);	/* M4_CLOCK_EN */
504	l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18);	/* M5_CLOCK_EN */
505	l = FLD_MOD(l, 0, 20, 20);			/* HSDIVBYPASS */
506	l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23);	/* M6_CLOCK_EN */
507	l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25);	/* M7_CLOCK_EN */
508	writel_relaxed(l, base + PLL_CONFIGURATION2);
509
510	r = dss_wait_hsdiv_ack(pll,
511		(cinfo->mX[0] ? BIT(7) : 0) |
512		(cinfo->mX[1] ? BIT(8) : 0) |
513		(cinfo->mX[2] ? BIT(10) : 0) |
514		(cinfo->mX[3] ? BIT(11) : 0));
515	if (r) {
516		DSSERR("failed to enable HSDIV clocks\n");
517		goto err;
518	}
519
520err:
521	return r;
522}
523
524int dss_pll_write_config_type_b(struct dss_pll *pll,
525		const struct dss_pll_clock_info *cinfo)
526{
527	const struct dss_pll_hw *hw = pll->hw;
528	void __iomem *base = pll->base;
529	u32 l;
530
531	l = 0;
532	l = FLD_MOD(l, cinfo->m, 20, 9);	/* PLL_REGM */
533	l = FLD_MOD(l, cinfo->n - 1, 8, 1);	/* PLL_REGN */
534	writel_relaxed(l, base + PLL_CONFIGURATION1);
535
536	l = readl_relaxed(base + PLL_CONFIGURATION2);
537	l = FLD_MOD(l, 0x0, 12, 12);	/* PLL_HIGHFREQ divide by 2 */
538	l = FLD_MOD(l, 0x1, 13, 13);	/* PLL_REFEN */
539	l = FLD_MOD(l, 0x0, 14, 14);	/* PHY_CLKINEN */
540	if (hw->has_refsel)
541		l = FLD_MOD(l, 0x3, 22, 21);	/* REFSEL = SYSCLK */
542
543	/* PLL_SELFREQDCO */
544	if (cinfo->clkdco > hw->clkdco_low)
545		l = FLD_MOD(l, 0x4, 3, 1);
546	else
547		l = FLD_MOD(l, 0x2, 3, 1);
548	writel_relaxed(l, base + PLL_CONFIGURATION2);
549
550	l = readl_relaxed(base + PLL_CONFIGURATION3);
551	l = FLD_MOD(l, cinfo->sd, 17, 10);	/* PLL_REGSD */
552	writel_relaxed(l, base + PLL_CONFIGURATION3);
553
554	l = readl_relaxed(base + PLL_CONFIGURATION4);
555	l = FLD_MOD(l, cinfo->mX[0], 24, 18);	/* PLL_REGM2 */
556	l = FLD_MOD(l, cinfo->mf, 17, 0);	/* PLL_REGM_F */
557	writel_relaxed(l, base + PLL_CONFIGURATION4);
558
559	writel_relaxed(1, base + PLL_GO);	/* PLL_GO */
560
561	if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
562		DSSERR("DSS DPLL GO bit not going down.\n");
563		return -EIO;
564	}
565
566	if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
567		DSSERR("cannot lock DSS DPLL\n");
568		return -ETIMEDOUT;
569	}
570
571	return 0;
572}
v4.10.11
 
  1/*
  2 * Copyright (C) 2014 Texas Instruments Incorporated
  3 *
  4 * This program is free software; you can redistribute it and/or modify it
  5 * under the terms of the GNU General Public License version 2 as published by
  6 * the Free Software Foundation.
  7 *
  8 * This program is distributed in the hope that it will be useful, but WITHOUT
  9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 10 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 11 * more details.
 12 *
 13 * You should have received a copy of the GNU General Public License along with
 14 * this program.  If not, see <http://www.gnu.org/licenses/>.
 15 */
 16
 17#define DSS_SUBSYS_NAME "PLL"
 18
 
 19#include <linux/clk.h>
 20#include <linux/io.h>
 21#include <linux/kernel.h>
 22#include <linux/regulator/consumer.h>
 23#include <linux/sched.h>
 24
 25#include "omapdss.h"
 26#include "dss.h"
 27
 28#define PLL_CONTROL			0x0000
 29#define PLL_STATUS			0x0004
 30#define PLL_GO				0x0008
 31#define PLL_CONFIGURATION1		0x000C
 32#define PLL_CONFIGURATION2		0x0010
 33#define PLL_CONFIGURATION3		0x0014
 34#define PLL_SSC_CONFIGURATION1		0x0018
 35#define PLL_SSC_CONFIGURATION2		0x001C
 36#define PLL_CONFIGURATION4		0x0020
 37
 38static struct dss_pll *dss_plls[4];
 39
 40int dss_pll_register(struct dss_pll *pll)
 41{
 42	int i;
 43
 44	for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
 45		if (!dss_plls[i]) {
 46			dss_plls[i] = pll;
 
 47			return 0;
 48		}
 49	}
 50
 51	return -EBUSY;
 52}
 53
 54void dss_pll_unregister(struct dss_pll *pll)
 55{
 
 56	int i;
 57
 58	for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
 59		if (dss_plls[i] == pll) {
 60			dss_plls[i] = NULL;
 
 61			return;
 62		}
 63	}
 64}
 65
 66struct dss_pll *dss_pll_find(const char *name)
 67{
 68	int i;
 69
 70	for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
 71		if (dss_plls[i] && strcmp(dss_plls[i]->name, name) == 0)
 72			return dss_plls[i];
 73	}
 74
 75	return NULL;
 76}
 77
 78struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src)
 
 79{
 80	struct dss_pll *pll;
 81
 82	switch (src) {
 83	default:
 84	case DSS_CLK_SRC_FCK:
 85		return NULL;
 86
 87	case DSS_CLK_SRC_HDMI_PLL:
 88		return dss_pll_find("hdmi");
 89
 90	case DSS_CLK_SRC_PLL1_1:
 91	case DSS_CLK_SRC_PLL1_2:
 92	case DSS_CLK_SRC_PLL1_3:
 93		pll = dss_pll_find("dsi0");
 94		if (!pll)
 95			pll = dss_pll_find("video0");
 96		return pll;
 97
 98	case DSS_CLK_SRC_PLL2_1:
 99	case DSS_CLK_SRC_PLL2_2:
100	case DSS_CLK_SRC_PLL2_3:
101		pll = dss_pll_find("dsi1");
102		if (!pll)
103			pll = dss_pll_find("video1");
104		return pll;
105	}
106}
107
108unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src)
109{
110	switch (src) {
111	case DSS_CLK_SRC_HDMI_PLL:
112		return 0;
113
114	case DSS_CLK_SRC_PLL1_1:
115	case DSS_CLK_SRC_PLL2_1:
116		return 0;
117
118	case DSS_CLK_SRC_PLL1_2:
119	case DSS_CLK_SRC_PLL2_2:
120		return 1;
121
122	case DSS_CLK_SRC_PLL1_3:
123	case DSS_CLK_SRC_PLL2_3:
124		return 2;
125
126	default:
127		return 0;
128	}
129}
130
131int dss_pll_enable(struct dss_pll *pll)
132{
133	int r;
134
135	r = clk_prepare_enable(pll->clkin);
136	if (r)
137		return r;
138
139	if (pll->regulator) {
140		r = regulator_enable(pll->regulator);
141		if (r)
142			goto err_reg;
143	}
144
145	r = pll->ops->enable(pll);
146	if (r)
147		goto err_enable;
148
149	return 0;
150
151err_enable:
152	if (pll->regulator)
153		regulator_disable(pll->regulator);
154err_reg:
155	clk_disable_unprepare(pll->clkin);
156	return r;
157}
158
159void dss_pll_disable(struct dss_pll *pll)
160{
161	pll->ops->disable(pll);
162
163	if (pll->regulator)
164		regulator_disable(pll->regulator);
165
166	clk_disable_unprepare(pll->clkin);
167
168	memset(&pll->cinfo, 0, sizeof(pll->cinfo));
169}
170
171int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
172{
173	int r;
174
175	r = pll->ops->set_config(pll, cinfo);
176	if (r)
177		return r;
178
179	pll->cinfo = *cinfo;
180
181	return 0;
182}
183
184bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
185		unsigned long out_min, unsigned long out_max,
186		dss_hsdiv_calc_func func, void *data)
187{
188	const struct dss_pll_hw *hw = pll->hw;
189	int m, m_start, m_stop;
190	unsigned long out;
191
192	out_min = out_min ? out_min : 1;
193	out_max = out_max ? out_max : ULONG_MAX;
194
195	m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
196
197	m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
198
199	for (m = m_start; m <= m_stop; ++m) {
200		out = clkdco / m;
201
202		if (func(m, out, data))
203			return true;
204	}
205
206	return false;
207}
208
209/*
210 * clkdco = clkin / n * m * 2
211 * clkoutX = clkdco / mX
212 */
213bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
214		unsigned long pll_min, unsigned long pll_max,
215		dss_pll_calc_func func, void *data)
216{
217	const struct dss_pll_hw *hw = pll->hw;
218	int n, n_start, n_stop;
219	int m, m_start, m_stop;
220	unsigned long fint, clkdco;
221	unsigned long pll_hw_max;
222	unsigned long fint_hw_min, fint_hw_max;
223
224	pll_hw_max = hw->clkdco_max;
225
226	fint_hw_min = hw->fint_min;
227	fint_hw_max = hw->fint_max;
228
229	n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
230	n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
 
 
 
 
 
 
 
 
 
231
232	pll_max = pll_max ? pll_max : ULONG_MAX;
233
234	for (n = n_start; n <= n_stop; ++n) {
235		fint = clkin / n;
236
237		m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
238				1ul);
239		m_stop = min3((unsigned)(pll_max / fint / 2),
240				(unsigned)(pll_hw_max / fint / 2),
241				hw->m_max);
 
 
 
 
 
 
 
 
 
242
243		for (m = m_start; m <= m_stop; ++m) {
244			clkdco = 2 * m * fint;
245
246			if (func(n, m, fint, clkdco, data))
247				return true;
248		}
249	}
250
251	return false;
252}
253
254/*
255 * This calculates a PLL config that will provide the target_clkout rate
256 * for clkout. Additionally clkdco rate will be the same as clkout rate
257 * when clkout rate is >= min_clkdco.
258 *
259 * clkdco = clkin / n * m + clkin / n * mf / 262144
260 * clkout = clkdco / m2
261 */
262bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
263	unsigned long target_clkout, struct dss_pll_clock_info *cinfo)
264{
265	unsigned long fint, clkdco, clkout;
266	unsigned long target_clkdco;
267	unsigned long min_dco;
268	unsigned n, m, mf, m2, sd;
269	const struct dss_pll_hw *hw = pll->hw;
270
271	DSSDBG("clkin %lu, target clkout %lu\n", clkin, target_clkout);
272
273	/* Fint */
274	n = DIV_ROUND_UP(clkin, hw->fint_max);
275	fint = clkin / n;
276
277	/* adjust m2 so that the clkdco will be high enough */
278	min_dco = roundup(hw->clkdco_min, fint);
279	m2 = DIV_ROUND_UP(min_dco, target_clkout);
280	if (m2 == 0)
281		m2 = 1;
282
283	target_clkdco = target_clkout * m2;
284	m = target_clkdco / fint;
285
286	clkdco = fint * m;
287
288	/* adjust clkdco with fractional mf */
289	if (WARN_ON(target_clkdco - clkdco > fint))
290		mf = 0;
291	else
292		mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);
293
294	if (mf > 0)
295		clkdco += (u32)div_u64((u64)mf * fint, 262144);
296
297	clkout = clkdco / m2;
298
299	/* sigma-delta */
300	sd = DIV_ROUND_UP(fint * m, 250000000);
301
302	DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
303		n, m, mf, m2, sd);
304	DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);
305
306	cinfo->n = n;
307	cinfo->m = m;
308	cinfo->mf = mf;
309	cinfo->mX[0] = m2;
310	cinfo->sd = sd;
311
312	cinfo->fint = fint;
313	cinfo->clkdco = clkdco;
314	cinfo->clkout[0] = clkout;
315
316	return true;
317}
318
319static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
320{
321	unsigned long timeout;
322	ktime_t wait;
323	int t;
324
325	/* first busyloop to see if the bit changes right away */
326	t = 100;
327	while (t-- > 0) {
328		if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
329			return value;
330	}
331
332	/* then loop for 500ms, sleeping for 1ms in between */
333	timeout = jiffies + msecs_to_jiffies(500);
334	while (time_before(jiffies, timeout)) {
335		if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
336			return value;
337
338		wait = ns_to_ktime(1000 * 1000);
339		set_current_state(TASK_UNINTERRUPTIBLE);
340		schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
341	}
342
343	return !value;
344}
345
346int dss_pll_wait_reset_done(struct dss_pll *pll)
347{
348	void __iomem *base = pll->base;
349
350	if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
351		return -ETIMEDOUT;
352	else
353		return 0;
354}
355
356static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
357{
358	int t = 100;
359
360	while (t-- > 0) {
361		u32 v = readl_relaxed(pll->base + PLL_STATUS);
362		v &= hsdiv_ack_mask;
363		if (v == hsdiv_ack_mask)
364			return 0;
365	}
366
367	return -ETIMEDOUT;
368}
369
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
370int dss_pll_write_config_type_a(struct dss_pll *pll,
371		const struct dss_pll_clock_info *cinfo)
372{
373	const struct dss_pll_hw *hw = pll->hw;
374	void __iomem *base = pll->base;
375	int r = 0;
376	u32 l;
377
378	l = 0;
379	if (hw->has_stopmode)
380		l = FLD_MOD(l, 1, 0, 0);		/* PLL_STOPMODE */
381	l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb);	/* PLL_REGN */
382	l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb);		/* PLL_REGM */
383	/* M4 */
384	l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
385			hw->mX_msb[0], hw->mX_lsb[0]);
386	/* M5 */
387	l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
388			hw->mX_msb[1], hw->mX_lsb[1]);
389	writel_relaxed(l, base + PLL_CONFIGURATION1);
390
391	l = 0;
392	/* M6 */
393	l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
394			hw->mX_msb[2], hw->mX_lsb[2]);
395	/* M7 */
396	l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
397			hw->mX_msb[3], hw->mX_lsb[3]);
398	writel_relaxed(l, base + PLL_CONFIGURATION3);
399
400	l = readl_relaxed(base + PLL_CONFIGURATION2);
401	if (hw->has_freqsel) {
402		u32 f = cinfo->fint < 1000000 ? 0x3 :
403			cinfo->fint < 1250000 ? 0x4 :
404			cinfo->fint < 1500000 ? 0x5 :
405			cinfo->fint < 1750000 ? 0x6 :
406			0x7;
407
408		l = FLD_MOD(l, f, 4, 1);	/* PLL_FREQSEL */
409	} else if (hw->has_selfreqdco) {
410		u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
411
412		l = FLD_MOD(l, f, 3, 1);	/* PLL_SELFREQDCO */
413	}
414	l = FLD_MOD(l, 1, 13, 13);		/* PLL_REFEN */
415	l = FLD_MOD(l, 0, 14, 14);		/* PHY_CLKINEN */
416	l = FLD_MOD(l, 0, 16, 16);		/* M4_CLOCK_EN */
417	l = FLD_MOD(l, 0, 18, 18);		/* M5_CLOCK_EN */
418	l = FLD_MOD(l, 1, 20, 20);		/* HSDIVBYPASS */
419	if (hw->has_refsel)
420		l = FLD_MOD(l, 3, 22, 21);	/* REFSEL = sysclk */
421	l = FLD_MOD(l, 0, 23, 23);		/* M6_CLOCK_EN */
422	l = FLD_MOD(l, 0, 25, 25);		/* M7_CLOCK_EN */
423	writel_relaxed(l, base + PLL_CONFIGURATION2);
424
425	writel_relaxed(1, base + PLL_GO);	/* PLL_GO */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
426
427	if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
428		DSSERR("DSS DPLL GO bit not going down.\n");
429		r = -EIO;
430		goto err;
431	}
432
433	if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
434		DSSERR("cannot lock DSS DPLL\n");
435		r = -EIO;
436		goto err;
 
437	}
438
439	l = readl_relaxed(base + PLL_CONFIGURATION2);
440	l = FLD_MOD(l, 1, 14, 14);			/* PHY_CLKINEN */
441	l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16);	/* M4_CLOCK_EN */
442	l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18);	/* M5_CLOCK_EN */
443	l = FLD_MOD(l, 0, 20, 20);			/* HSDIVBYPASS */
444	l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23);	/* M6_CLOCK_EN */
445	l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25);	/* M7_CLOCK_EN */
446	writel_relaxed(l, base + PLL_CONFIGURATION2);
447
448	r = dss_wait_hsdiv_ack(pll,
449		(cinfo->mX[0] ? BIT(7) : 0) |
450		(cinfo->mX[1] ? BIT(8) : 0) |
451		(cinfo->mX[2] ? BIT(10) : 0) |
452		(cinfo->mX[3] ? BIT(11) : 0));
453	if (r) {
454		DSSERR("failed to enable HSDIV clocks\n");
455		goto err;
456	}
457
458err:
459	return r;
460}
461
462int dss_pll_write_config_type_b(struct dss_pll *pll,
463		const struct dss_pll_clock_info *cinfo)
464{
465	const struct dss_pll_hw *hw = pll->hw;
466	void __iomem *base = pll->base;
467	u32 l;
468
469	l = 0;
470	l = FLD_MOD(l, cinfo->m, 20, 9);	/* PLL_REGM */
471	l = FLD_MOD(l, cinfo->n - 1, 8, 1);	/* PLL_REGN */
472	writel_relaxed(l, base + PLL_CONFIGURATION1);
473
474	l = readl_relaxed(base + PLL_CONFIGURATION2);
475	l = FLD_MOD(l, 0x0, 12, 12);	/* PLL_HIGHFREQ divide by 2 */
476	l = FLD_MOD(l, 0x1, 13, 13);	/* PLL_REFEN */
477	l = FLD_MOD(l, 0x0, 14, 14);	/* PHY_CLKINEN */
478	if (hw->has_refsel)
479		l = FLD_MOD(l, 0x3, 22, 21);	/* REFSEL = SYSCLK */
480
481	/* PLL_SELFREQDCO */
482	if (cinfo->clkdco > hw->clkdco_low)
483		l = FLD_MOD(l, 0x4, 3, 1);
484	else
485		l = FLD_MOD(l, 0x2, 3, 1);
486	writel_relaxed(l, base + PLL_CONFIGURATION2);
487
488	l = readl_relaxed(base + PLL_CONFIGURATION3);
489	l = FLD_MOD(l, cinfo->sd, 17, 10);	/* PLL_REGSD */
490	writel_relaxed(l, base + PLL_CONFIGURATION3);
491
492	l = readl_relaxed(base + PLL_CONFIGURATION4);
493	l = FLD_MOD(l, cinfo->mX[0], 24, 18);	/* PLL_REGM2 */
494	l = FLD_MOD(l, cinfo->mf, 17, 0);	/* PLL_REGM_F */
495	writel_relaxed(l, base + PLL_CONFIGURATION4);
496
497	writel_relaxed(1, base + PLL_GO);	/* PLL_GO */
498
499	if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
500		DSSERR("DSS DPLL GO bit not going down.\n");
501		return -EIO;
502	}
503
504	if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
505		DSSERR("cannot lock DSS DPLL\n");
506		return -ETIMEDOUT;
507	}
508
509	return 0;
510}