Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2013 Newflow Ltd - http://www.newflow.co.uk/
4 */
5/dts-v1/;
6
7#include "am33xx.dtsi"
8
9/ {
10 model = "Newflow AM335x NanoBone";
11 compatible = "ti,am33xx";
12
13 cpus {
14 cpu@0 {
15 cpu0-supply = <&dcdc2_reg>;
16 };
17 };
18
19 memory@80000000 {
20 device_type = "memory";
21 reg = <0x80000000 0x10000000>; /* 256 MB */
22 };
23
24 leds {
25 compatible = "gpio-leds";
26
27 led0 {
28 label = "nanobone:green:usr1";
29 gpios = <&gpio1 5 0>;
30 default-state = "off";
31 };
32 };
33};
34
35&am33xx_pinmux {
36 pinctrl-names = "default";
37 pinctrl-0 = <&misc_pins>;
38
39 misc_pins: misc_pins {
40 pinctrl-single,pins = <
41 AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7) /* spi0_cs0.gpio0_5 */
42 >;
43 };
44
45 gpmc_pins: gpmc_pins {
46 pinctrl-single,pins = <
47 AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
48 AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
49 AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
50 AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
51 AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
52 AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
53 AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
54 AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
55 AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE0)
56 AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE0)
57 AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE0)
58 AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE0)
59 AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT_PULLUP, MUX_MODE0)
60 AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT_PULLUP, MUX_MODE0)
61 AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT_PULLUP, MUX_MODE0)
62 AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT_PULLUP, MUX_MODE0)
63
64 AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
65 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
66 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE0)
67 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_OUTPUT, MUX_MODE0)
68 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT, MUX_MODE0)
69
70 AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
71 AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
72 AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
73 AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
74
75 AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE1) /* lcd_data1.gpmc_a1 */
76 AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE1) /* lcd_data2.gpmc_a2 */
77 AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE1) /* lcd_data3.gpmc_a3 */
78 AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE1) /* lcd_data4.gpmc_a4 */
79 AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE1) /* lcd_data5.gpmc_a5 */
80 AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE1) /* lcd_data6.gpmc_a6 */
81 AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE1) /* lcd_data7.gpmc_a7 */
82
83 AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_vsync.gpmc_a8 */
84 AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_hsync.gpmc_a9 */
85 AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE1) /* lcd_pclk.gpmc_a10 */
86 >;
87 };
88
89 i2c0_pins: i2c0_pins {
90 pinctrl-single,pins = <
91 AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE0)
92 AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE0)
93 >;
94 };
95
96 uart0_pins: uart0_pins {
97 pinctrl-single,pins = <
98 AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
99 AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
100 >;
101 };
102
103 uart1_pins: uart1_pins {
104 pinctrl-single,pins = <
105 AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE7)
106 AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE7)
107 AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
108 AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
109 >;
110 };
111
112 uart2_pins: uart2_pins {
113 pinctrl-single,pins = <
114 AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_INPUT_PULLUP, MUX_MODE7) /* lcd_data8.gpio2[14] */
115 AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7) /* lcd_data9.gpio2[15] */
116 AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1) /* spi0_sclk.uart2_rxd */
117 AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1) /* spi0_d0.uart2_txd */
118 >;
119 };
120
121 uart3_pins: uart3_pins {
122 pinctrl-single,pins = <
123 AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data10.uart3_ctsn */
124 AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE6) /* lcd_data11.uart3_rtsn */
125 AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE1) /* spi0_cs1.uart3_rxd */
126 AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT, MUX_MODE1) /* ecap0_in_pwm0_out.uart3_txd */
127 >;
128 };
129
130 uart4_pins: uart4_pins {
131 pinctrl-single,pins = <
132 AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data12.uart4_ctsn */
133 AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE6) /* lcd_data13.uart4_rtsn */
134 AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT, MUX_MODE1) /* uart0_ctsn.uart4_rxd */
135 AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE1) /* uart0_rtsn.uart4_txd */
136 >;
137 };
138
139 uart5_pins: uart5_pins {
140 pinctrl-single,pins = <
141 AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_INPUT, MUX_MODE4) /* lcd_data14.uart5_rxd */
142 AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_OUTPUT, MUX_MODE3) /* rmiii1_refclk.uart5_txd */
143 >;
144 };
145
146 mmc1_pins: mmc1_pins {
147 pinctrl-single,pins = <
148 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
149 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
150 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
151 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
152 AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_clk.mmc0_clk */
153 AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
154 AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_INPUT_PULLUP, MUX_MODE7) /* emu1.gpio3[8] */
155 AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7) /* mcasp0_aclkr.gpio3[18] */
156 >;
157 };
158};
159
160&uart0 {
161 pinctrl-names = "default";
162 pinctrl-0 = <&uart0_pins>;
163 status = "okay";
164};
165
166&uart1 {
167 pinctrl-names = "default";
168 pinctrl-0 = <&uart1_pins>;
169 status = "okay";
170 rts-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
171 rs485-rts-active-high;
172 rs485-rx-during-tx;
173 rs485-rts-delay = <1 1>;
174 linux,rs485-enabled-at-boot-time;
175};
176
177&uart2 {
178 pinctrl-names = "default";
179 pinctrl-0 = <&uart2_pins>;
180 status = "okay";
181 rts-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
182 rs485-rts-active-high;
183 rs485-rts-delay = <1 1>;
184 linux,rs485-enabled-at-boot-time;
185};
186
187&uart3 {
188 pinctrl-names = "default";
189 pinctrl-0 = <&uart3_pins>;
190 status = "okay";
191};
192
193&uart4 {
194 pinctrl-names = "default";
195 pinctrl-0 = <&uart4_pins>;
196 status = "okay";
197};
198
199&uart5 {
200 pinctrl-names = "default";
201 pinctrl-0 = <&uart5_pins>;
202 status = "okay";
203};
204
205&i2c0 {
206 status = "okay";
207 pinctrl-names = "default";
208 clock-frequency = <400000>;
209 pinctrl-names = "default";
210 pinctrl-0 = <&i2c0_pins>;
211
212 gpio@20 {
213 compatible = "microchip,mcp23017";
214 gpio-controller;
215 #gpio-cells = <2>;
216 reg = <0x20>;
217 };
218
219 tps: tps@24 {
220 reg = <0x24>;
221 };
222
223 eeprom@53 {
224 compatible = "microchip,24c02", "atmel,24c02";
225 reg = <0x53>;
226 pagesize = <8>;
227 };
228
229 rtc@68 {
230 compatible = "dallas,ds1307";
231 reg = <0x68>;
232 };
233};
234
235&elm {
236 status = "okay";
237};
238
239&gpmc {
240 compatible = "ti,am3352-gpmc";
241 status = "okay";
242 gpmc,num-waitpins = <2>;
243 pinctrl-names = "default";
244 pinctrl-0 = <&gpmc_pins>;
245
246 #address-cells = <2>;
247 #size-cells = <1>;
248 ranges = <0 0 0x08000000 0x08000000>, /* CS0: NOR 128M */
249 <1 0 0x1c000000 0x01000000>; /* CS1: FRAM 16M */
250
251 nor@0,0 {
252 reg = <0 0x00000000 0x08000000>;
253 compatible = "cfi-flash";
254 linux,mtd-name = "spansion,s29gl010p11t";
255 bank-width = <2>;
256
257 gpmc,mux-add-data = <2>;
258
259 gpmc,sync-clk-ps = <0>;
260 gpmc,cs-on-ns = <0>;
261 gpmc,cs-rd-off-ns = <160>;
262 gpmc,cs-wr-off-ns = <160>;
263 gpmc,adv-on-ns = <10>;
264 gpmc,adv-rd-off-ns = <30>;
265 gpmc,adv-wr-off-ns = <30>;
266 gpmc,oe-on-ns = <40>;
267 gpmc,oe-off-ns = <160>;
268 gpmc,we-on-ns = <40>;
269 gpmc,we-off-ns = <160>;
270 gpmc,rd-cycle-ns = <160>;
271 gpmc,wr-cycle-ns = <160>;
272 gpmc,access-ns = <150>;
273 gpmc,page-burst-access-ns = <10>;
274 gpmc,cycle2cycle-samecsen;
275 gpmc,cycle2cycle-delay-ns = <20>;
276 gpmc,wr-data-mux-bus-ns = <70>;
277 gpmc,wr-access-ns = <80>;
278
279 #address-cells = <1>;
280 #size-cells = <1>;
281
282 /*
283 MTD partition table
284 ===================
285 +------------+-->0x00000000-> U-Boot start
286 | |
287 | |-->0x000BFFFF-> U-Boot end
288 | |-->0x000C0000-> ENV1 start
289 | |
290 | |-->0x000DFFFF-> ENV1 end
291 | |-->0x000E0000-> ENV2 start
292 | |
293 | |-->0x000FFFFF-> ENV2 end
294 | |-->0x00100000-> Kernel start
295 | |
296 | |-->0x004FFFFF-> Kernel end
297 | |-->0x00500000-> File system start
298 | |
299 | |-->0x01FFFFFF-> File system end
300 | |-->0x02000000-> User data start
301 | |
302 | |-->0x03FFFFFF-> User data end
303 | |-->0x04000000-> Data storage start
304 | |
305 +------------+-->0x08000000-> NOR end (Free end)
306 */
307 partition@0 {
308 label = "boot";
309 reg = <0x00000000 0x000c0000>; /* 768KB */
310 };
311
312 partition@1 {
313 label = "env1";
314 reg = <0x000c0000 0x00020000>; /* 128KB */
315 };
316
317 partition@2 {
318 label = "env2";
319 reg = <0x000e0000 0x00020000>; /* 128KB */
320 };
321
322 partition@3 {
323 label = "kernel";
324 reg = <0x00100000 0x00400000>; /* 4MB */
325 };
326
327 partition@4 {
328 label = "rootfs";
329 reg = <0x00500000 0x01b00000>; /* 27MB */
330 };
331
332 partition@5 {
333 label = "user";
334 reg = <0x02000000 0x02000000>; /* 32MB */
335 };
336
337 partition@6 {
338 label = "data";
339 reg = <0x04000000 0x04000000>; /* 64MB */
340 };
341 };
342
343 fram@1,0 {
344 reg = <1 0x00000000 0x01000000>;
345 bank-width = <2>;
346
347 gpmc,mux-add-data = <2>;
348
349 gpmc,sync-clk-ps = <0>;
350 gpmc,cs-on-ns = <0>;
351 gpmc,cs-rd-off-ns = <160>;
352 gpmc,cs-wr-off-ns = <160>;
353 gpmc,adv-on-ns = <10>;
354 gpmc,adv-rd-off-ns = <20>;
355 gpmc,adv-wr-off-ns = <20>;
356 gpmc,oe-on-ns = <30>;
357 gpmc,oe-off-ns = <150>;
358 gpmc,we-on-ns = <30>;
359 gpmc,we-off-ns = <150>;
360 gpmc,rd-cycle-ns = <160>;
361 gpmc,wr-cycle-ns = <160>;
362 gpmc,access-ns = <130>;
363 gpmc,page-burst-access-ns = <10>;
364 gpmc,cycle2cycle-samecsen;
365 gpmc,cycle2cycle-diffcsen;
366 gpmc,cycle2cycle-delay-ns = <10>;
367 gpmc,wr-data-mux-bus-ns = <30>;
368 gpmc,wr-access-ns = <0>;
369 };
370};
371
372&mac_sw {
373 status = "okay";
374};
375
376&davinci_mdio_sw {
377 status = "okay";
378
379 ethphy0: ethernet-phy@0 {
380 reg = <0>;
381 };
382
383 ethphy1: ethernet-phy@1 {
384 reg = <1>;
385 };
386};
387
388&cpsw_port1 {
389 phy-handle = <ðphy0>;
390 phy-mode = "mii";
391 ti,dual-emac-pvid = <1>;
392};
393
394&cpsw_port2 {
395 phy-handle = <ðphy1>;
396 phy-mode = "mii";
397 ti,dual-emac-pvid = <2>;
398};
399
400&mmc1 {
401 status = "okay";
402 vmmc-supply = <&ldo4_reg>;
403 pinctrl-names = "default";
404 pinctrl-0 = <&mmc1_pins>;
405 bus-width = <4>;
406 cd-gpios = <&gpio3 8 0>;
407 wp-gpios = <&gpio3 18 0>;
408};
409
410#include "tps65217.dtsi"
411
412&tps {
413 regulators {
414 dcdc1_reg: regulator@0 {
415 /* +1.5V voltage with ±4% tolerance */
416 regulator-min-microvolt = <1450000>;
417 regulator-max-microvolt = <1550000>;
418 regulator-boot-on;
419 regulator-always-on;
420 };
421
422 dcdc2_reg: regulator@1 {
423 /* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
424 regulator-name = "vdd_mpu";
425 regulator-min-microvolt = <915000>;
426 regulator-max-microvolt = <1140000>;
427 regulator-boot-on;
428 regulator-always-on;
429 };
430
431 dcdc3_reg: regulator@2 {
432 /* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
433 regulator-name = "vdd_core";
434 regulator-min-microvolt = <915000>;
435 regulator-max-microvolt = <1140000>;
436 regulator-boot-on;
437 regulator-always-on;
438 };
439
440 ldo1_reg: regulator@3 {
441 /* +1.8V voltage with ±4% tolerance */
442 regulator-min-microvolt = <1750000>;
443 regulator-max-microvolt = <1870000>;
444 regulator-boot-on;
445 regulator-always-on;
446 };
447
448 ldo2_reg: regulator@4 {
449 /* +3.3V voltage with ±4% tolerance */
450 regulator-min-microvolt = <3175000>;
451 regulator-max-microvolt = <3430000>;
452 regulator-boot-on;
453 regulator-always-on;
454 };
455
456 ldo3_reg: regulator@5 {
457 /* +1.8V voltage with ±4% tolerance */
458 regulator-min-microvolt = <1750000>;
459 regulator-max-microvolt = <1870000>;
460 regulator-boot-on;
461 regulator-always-on;
462 };
463
464 ldo4_reg: regulator@6 {
465 /* +3.3V voltage with ±4% tolerance */
466 regulator-min-microvolt = <3175000>;
467 regulator-max-microvolt = <3430000>;
468 regulator-boot-on;
469 regulator-always-on;
470 };
471 };
472};
1/*
2 * Copyright (C) 2013 Newflow Ltd - http://www.newflow.co.uk/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8/dts-v1/;
9
10#include "am33xx.dtsi"
11
12/ {
13 model = "Newflow AM335x NanoBone";
14 compatible = "ti,am33xx";
15
16 cpus {
17 cpu@0 {
18 cpu0-supply = <&dcdc2_reg>;
19 };
20 };
21
22 memory@80000000 {
23 device_type = "memory";
24 reg = <0x80000000 0x10000000>; /* 256 MB */
25 };
26
27 leds {
28 compatible = "gpio-leds";
29
30 led0 {
31 label = "nanobone:green:usr1";
32 gpios = <&gpio1 5 0>;
33 default-state = "off";
34 };
35 };
36};
37
38&am33xx_pinmux {
39 pinctrl-names = "default";
40 pinctrl-0 = <&misc_pins>;
41
42 misc_pins: misc_pins {
43 pinctrl-single,pins = <
44 AM33XX_IOPAD(0x95c, PIN_OUTPUT | MUX_MODE7) /* spi0_cs0.gpio0_5 */
45 >;
46 };
47
48 gpmc_pins: gpmc_pins {
49 pinctrl-single,pins = <
50 AM33XX_IOPAD(0x800, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
51 AM33XX_IOPAD(0x804, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
52 AM33XX_IOPAD(0x808, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
53 AM33XX_IOPAD(0x80c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
54 AM33XX_IOPAD(0x810, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
55 AM33XX_IOPAD(0x814, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
56 AM33XX_IOPAD(0x818, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
57 AM33XX_IOPAD(0x81c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
58 AM33XX_IOPAD(0x820, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad8.gpmc_ad8 */
59 AM33XX_IOPAD(0x824, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad9.gpmc_ad9 */
60 AM33XX_IOPAD(0x828, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad10.gpmc_ad10 */
61 AM33XX_IOPAD(0x82c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad11.gpmc_ad11 */
62 AM33XX_IOPAD(0x830, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad12.gpmc_ad12 */
63 AM33XX_IOPAD(0x834, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad13.gpmc_ad13 */
64 AM33XX_IOPAD(0x838, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad14.gpmc_ad14 */
65 AM33XX_IOPAD(0x83c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad15.gpmc_ad15 */
66
67 AM33XX_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
68 AM33XX_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
69 AM33XX_IOPAD(0x880, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn1.gpmc_csn1 */
70 AM33XX_IOPAD(0x884, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn2.gpmc_csn2 */
71 AM33XX_IOPAD(0x888, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn3.gpmc_csn3 */
72
73 AM33XX_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
74 AM33XX_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
75 AM33XX_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
76 AM33XX_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0) /* gpmc_ben0_cle.gpmc_ben0_cle */
77
78 AM33XX_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE1) /* lcd_data1.gpmc_a1 */
79 AM33XX_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE1) /* lcd_data2.gpmc_a2 */
80 AM33XX_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE1) /* lcd_data3.gpmc_a3 */
81 AM33XX_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE1) /* lcd_data4.gpmc_a4 */
82 AM33XX_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE1) /* lcd_data5.gpmc_a5 */
83 AM33XX_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE1) /* lcd_data6.gpmc_a6 */
84 AM33XX_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE1) /* lcd_data7.gpmc_a7 */
85
86 AM33XX_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE1) /* lcd_vsync.gpmc_a8 */
87 AM33XX_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE1) /* lcd_hsync.gpmc_a9 */
88 AM33XX_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE1) /* lcd_pclk.gpmc_a10 */
89 >;
90 };
91
92 i2c0_pins: i2c0_pins {
93 pinctrl-single,pins = <
94 AM33XX_IOPAD(0x988, PIN_INPUT_PULLDOWN | MUX_MODE0) /* i2c0_sda.i2c0_sda */
95 AM33XX_IOPAD(0x98c, PIN_INPUT_PULLDOWN | MUX_MODE0) /* i2c0_scl.i2c0_scl */
96 >;
97 };
98
99 uart0_pins: uart0_pins {
100 pinctrl-single,pins = <
101 AM33XX_IOPAD(0x970, PIN_INPUT_PULLUP | MUX_MODE0) /* uart0_rxd.uart0_rxd */
102 AM33XX_IOPAD(0x974, PIN_OUTPUT | MUX_MODE0) /* uart0_txd.uart0_txd */
103 >;
104 };
105
106 uart1_pins: uart1_pins {
107 pinctrl-single,pins = <
108 AM33XX_IOPAD(0x978, PIN_OUTPUT | MUX_MODE7) /* uart1_ctsn.uart1_ctsn */
109 AM33XX_IOPAD(0x97c, PIN_OUTPUT | MUX_MODE7) /* uart1_rtsn.uart1_rtsn */
110 AM33XX_IOPAD(0x980, PIN_INPUT_PULLUP | MUX_MODE0) /* uart1_rxd.uart1_rxd */
111 AM33XX_IOPAD(0x984, PIN_OUTPUT | MUX_MODE0) /* uart1_txd.uart1_txd */
112 >;
113 };
114
115 uart2_pins: uart2_pins {
116 pinctrl-single,pins = <
117 AM33XX_IOPAD(0x8c0, PIN_INPUT_PULLUP | MUX_MODE7) /* lcd_data8.gpio2[14] */
118 AM33XX_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE7) /* lcd_data9.gpio2[15] */
119 AM33XX_IOPAD(0x950, PIN_INPUT | MUX_MODE1) /* spi0_sclk.uart2_rxd */
120 AM33XX_IOPAD(0x954, PIN_OUTPUT | MUX_MODE1) /* spi0_d0.uart2_txd */
121 >;
122 };
123
124 uart3_pins: uart3_pins {
125 pinctrl-single,pins = <
126 AM33XX_IOPAD(0x8c8, PIN_INPUT_PULLUP | MUX_MODE6) /* lcd_data10.uart3_ctsn */
127 AM33XX_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE6) /* lcd_data11.uart3_rtsn */
128 AM33XX_IOPAD(0x960, PIN_INPUT | MUX_MODE1) /* spi0_cs1.uart3_rxd */
129 AM33XX_IOPAD(0x964, PIN_OUTPUT | MUX_MODE1) /* ecap0_in_pwm0_out.uart3_txd */
130 >;
131 };
132
133 uart4_pins: uart4_pins {
134 pinctrl-single,pins = <
135 AM33XX_IOPAD(0x8d0, PIN_INPUT_PULLUP | MUX_MODE6) /* lcd_data12.uart4_ctsn */
136 AM33XX_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE6) /* lcd_data13.uart4_rtsn */
137 AM33XX_IOPAD(0x968, PIN_INPUT | MUX_MODE1) /* uart0_ctsn.uart4_rxd */
138 AM33XX_IOPAD(0x96c, PIN_OUTPUT | MUX_MODE1) /* uart0_rtsn.uart4_txd */
139 >;
140 };
141
142 uart5_pins: uart5_pins {
143 pinctrl-single,pins = <
144 AM33XX_IOPAD(0x8d8, PIN_INPUT | MUX_MODE4) /* lcd_data14.uart5_rxd */
145 AM33XX_IOPAD(0x944, PIN_OUTPUT | MUX_MODE3) /* rmiii1_refclk.uart5_txd */
146 >;
147 };
148
149 mmc1_pins: mmc1_pins {
150 pinctrl-single,pins = <
151 AM33XX_IOPAD(0x8f0, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */
152 AM33XX_IOPAD(0x8f4, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */
153 AM33XX_IOPAD(0x8f8, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */
154 AM33XX_IOPAD(0x8fc, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */
155 AM33XX_IOPAD(0x900, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_clk.mmc0_clk */
156 AM33XX_IOPAD(0x904, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
157 AM33XX_IOPAD(0x9e8, PIN_INPUT_PULLUP | MUX_MODE7) /* emu1.gpio3[8] */
158 AM33XX_IOPAD(0x9a0, PIN_INPUT_PULLUP | MUX_MODE7) /* mcasp0_aclkr.gpio3[18] */
159 >;
160 };
161};
162
163&uart0 {
164 pinctrl-names = "default";
165 pinctrl-0 = <&uart0_pins>;
166 status = "okay";
167};
168
169&uart1 {
170 pinctrl-names = "default";
171 pinctrl-0 = <&uart1_pins>;
172 status = "okay";
173 rts-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
174 rs485-rts-active-high;
175 rs485-rx-during-tx;
176 rs485-rts-delay = <1 1>;
177 linux,rs485-enabled-at-boot-time;
178};
179
180&uart2 {
181 pinctrl-names = "default";
182 pinctrl-0 = <&uart2_pins>;
183 status = "okay";
184 rts-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
185 rs485-rts-active-high;
186 rs485-rts-delay = <1 1>;
187 linux,rs485-enabled-at-boot-time;
188};
189
190&uart3 {
191 pinctrl-names = "default";
192 pinctrl-0 = <&uart3_pins>;
193 status = "okay";
194};
195
196&uart4 {
197 pinctrl-names = "default";
198 pinctrl-0 = <&uart4_pins>;
199 status = "okay";
200};
201
202&uart5 {
203 pinctrl-names = "default";
204 pinctrl-0 = <&uart5_pins>;
205 status = "okay";
206};
207
208&i2c0 {
209 status = "okay";
210 pinctrl-names = "default";
211 clock-frequency = <400000>;
212 pinctrl-names = "default";
213 pinctrl-0 = <&i2c0_pins>;
214
215 gpio@20 {
216 compatible = "microchip,mcp23017";
217 gpio-controller;
218 #gpio-cells = <2>;
219 reg = <0x20>;
220 };
221
222 tps: tps@24 {
223 reg = <0x24>;
224 };
225
226 eeprom@53 {
227 compatible = "microchip,24c02";
228 reg = <0x53>;
229 pagesize = <8>;
230 };
231
232 rtc@68 {
233 compatible = "dallas,ds1307";
234 reg = <0x68>;
235 };
236};
237
238&elm {
239 status = "okay";
240};
241
242&gpmc {
243 compatible = "ti,am3352-gpmc";
244 ti,hwmods = "gpmc";
245 status = "okay";
246 gpmc,num-waitpins = <2>;
247 pinctrl-names = "default";
248 pinctrl-0 = <&gpmc_pins>;
249
250 #address-cells = <2>;
251 #size-cells = <1>;
252 ranges = <0 0 0x08000000 0x08000000>; /* CS0: NOR 128M */
253
254 nor@0,0 {
255 reg = <0 0x00000000 0x08000000>;
256 compatible = "cfi-flash";
257 linux,mtd-name = "spansion,s29gl010p11t";
258 bank-width = <2>;
259
260 gpmc,mux-add-data = <2>;
261
262 gpmc,sync-clk-ps = <0>;
263 gpmc,cs-on-ns = <0>;
264 gpmc,cs-rd-off-ns = <160>;
265 gpmc,cs-wr-off-ns = <160>;
266 gpmc,adv-on-ns = <10>;
267 gpmc,adv-rd-off-ns = <30>;
268 gpmc,adv-wr-off-ns = <30>;
269 gpmc,oe-on-ns = <40>;
270 gpmc,oe-off-ns = <160>;
271 gpmc,we-on-ns = <40>;
272 gpmc,we-off-ns = <160>;
273 gpmc,rd-cycle-ns = <160>;
274 gpmc,wr-cycle-ns = <160>;
275 gpmc,access-ns = <150>;
276 gpmc,page-burst-access-ns = <10>;
277 gpmc,cycle2cycle-samecsen;
278 gpmc,cycle2cycle-delay-ns = <20>;
279 gpmc,wr-data-mux-bus-ns = <70>;
280 gpmc,wr-access-ns = <80>;
281
282 #address-cells = <1>;
283 #size-cells = <1>;
284
285 /*
286 MTD partition table
287 ===================
288 +------------+-->0x00000000-> U-Boot start
289 | |
290 | |-->0x000BFFFF-> U-Boot end
291 | |-->0x000C0000-> ENV1 start
292 | |
293 | |-->0x000DFFFF-> ENV1 end
294 | |-->0x000E0000-> ENV2 start
295 | |
296 | |-->0x000FFFFF-> ENV2 end
297 | |-->0x00100000-> Kernel start
298 | |
299 | |-->0x004FFFFF-> Kernel end
300 | |-->0x00500000-> File system start
301 | |
302 | |-->0x01FFFFFF-> File system end
303 | |-->0x02000000-> User data start
304 | |
305 | |-->0x03FFFFFF-> User data end
306 | |-->0x04000000-> Data storage start
307 | |
308 +------------+-->0x08000000-> NOR end (Free end)
309 */
310 partition@0 {
311 label = "boot";
312 reg = <0x00000000 0x000c0000>; /* 768KB */
313 };
314
315 partition@1 {
316 label = "env1";
317 reg = <0x000c0000 0x00020000>; /* 128KB */
318 };
319
320 partition@2 {
321 label = "env2";
322 reg = <0x000e0000 0x00020000>; /* 128KB */
323 };
324
325 partition@3 {
326 label = "kernel";
327 reg = <0x00100000 0x00400000>; /* 4MB */
328 };
329
330 partition@4 {
331 label = "rootfs";
332 reg = <0x00500000 0x01b00000>; /* 27MB */
333 };
334
335 partition@5 {
336 label = "user";
337 reg = <0x02000000 0x02000000>; /* 32MB */
338 };
339
340 partition@6 {
341 label = "data";
342 reg = <0x04000000 0x04000000>; /* 64MB */
343 };
344 };
345};
346
347&mac {
348 dual_emac;
349 status = "okay";
350};
351
352&davinci_mdio {
353 status = "okay";
354};
355
356&cpsw_emac0 {
357 phy_id = <&davinci_mdio>, <0>;
358 phy-mode = "mii";
359 dual_emac_res_vlan = <1>;
360};
361
362&cpsw_emac1 {
363 phy_id = <&davinci_mdio>, <1>;
364 phy-mode = "mii";
365 dual_emac_res_vlan = <2>;
366};
367
368&mmc1 {
369 status = "okay";
370 vmmc-supply = <&ldo4_reg>;
371 pinctrl-names = "default";
372 pinctrl-0 = <&mmc1_pins>;
373 bus-width = <4>;
374 cd-gpios = <&gpio3 8 0>;
375 wp-gpios = <&gpio3 18 0>;
376};
377
378#include "tps65217.dtsi"
379
380&tps {
381 regulators {
382 dcdc1_reg: regulator@0 {
383 /* +1.5V voltage with ±4% tolerance */
384 regulator-min-microvolt = <1450000>;
385 regulator-max-microvolt = <1550000>;
386 regulator-boot-on;
387 regulator-always-on;
388 };
389
390 dcdc2_reg: regulator@1 {
391 /* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
392 regulator-name = "vdd_mpu";
393 regulator-min-microvolt = <915000>;
394 regulator-max-microvolt = <1140000>;
395 regulator-boot-on;
396 regulator-always-on;
397 };
398
399 dcdc3_reg: regulator@2 {
400 /* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
401 regulator-name = "vdd_core";
402 regulator-min-microvolt = <915000>;
403 regulator-max-microvolt = <1140000>;
404 regulator-boot-on;
405 regulator-always-on;
406 };
407
408 ldo1_reg: regulator@3 {
409 /* +1.8V voltage with ±4% tolerance */
410 regulator-min-microvolt = <1750000>;
411 regulator-max-microvolt = <1870000>;
412 regulator-boot-on;
413 regulator-always-on;
414 };
415
416 ldo2_reg: regulator@4 {
417 /* +3.3V voltage with ±4% tolerance */
418 regulator-min-microvolt = <3175000>;
419 regulator-max-microvolt = <3430000>;
420 regulator-boot-on;
421 regulator-always-on;
422 };
423
424 ldo3_reg: regulator@5 {
425 /* +1.8V voltage with ±4% tolerance */
426 regulator-min-microvolt = <1750000>;
427 regulator-max-microvolt = <1870000>;
428 regulator-boot-on;
429 regulator-always-on;
430 };
431
432 ldo4_reg: regulator@6 {
433 /* +3.3V voltage with ±4% tolerance */
434 regulator-min-microvolt = <3175000>;
435 regulator-max-microvolt = <3430000>;
436 regulator-boot-on;
437 regulator-always-on;
438 };
439 };
440};