Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11/*
12 * Ring initialization rules:
13 * 1. Each segment is initialized to zero, except for link TRBs.
14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
15 * Consumer Cycle State (CCS), depending on ring function.
16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17 *
18 * Ring behavior rules:
19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
20 * least one free TRB in the ring. This is useful if you want to turn that
21 * into a link TRB and expand the ring.
22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23 * link TRB, then load the pointer with the address in the link TRB. If the
24 * link TRB had its toggle bit set, you may need to update the ring cycle
25 * state (see cycle bit rules). You may have to do this multiple times
26 * until you reach a non-link TRB.
27 * 3. A ring is full if enqueue++ (for the definition of increment above)
28 * equals the dequeue pointer.
29 *
30 * Cycle bit rules:
31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32 * in a link TRB, it must toggle the ring cycle state.
33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34 * in a link TRB, it must toggle the ring cycle state.
35 *
36 * Producer rules:
37 * 1. Check if ring is full before you enqueue.
38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39 * Update enqueue pointer between each write (which may update the ring
40 * cycle state).
41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
42 * and endpoint rings. If HC is the producer for the event ring,
43 * and it generates an interrupt according to interrupt modulation rules.
44 *
45 * Consumer rules:
46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
47 * the TRB is owned by the consumer.
48 * 2. Update dequeue pointer (which may update the ring cycle state) and
49 * continue processing TRBs until you reach a TRB which is not owned by you.
50 * 3. Notify the producer. SW is the consumer for the event ring, and it
51 * updates event ring dequeue pointer. HC is the consumer for the command and
52 * endpoint rings; it generates events on the event ring for these.
53 */
54
55#include <linux/scatterlist.h>
56#include <linux/slab.h>
57#include <linux/dma-mapping.h>
58#include "xhci.h"
59#include "xhci-trace.h"
60
61static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
62 u32 field1, u32 field2,
63 u32 field3, u32 field4, bool command_must_succeed);
64
65/*
66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
67 * address of the TRB.
68 */
69dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
70 union xhci_trb *trb)
71{
72 unsigned long segment_offset;
73
74 if (!seg || !trb || trb < seg->trbs)
75 return 0;
76 /* offset in TRBs */
77 segment_offset = trb - seg->trbs;
78 if (segment_offset >= TRBS_PER_SEGMENT)
79 return 0;
80 return seg->dma + (segment_offset * sizeof(*trb));
81}
82
83static bool trb_is_noop(union xhci_trb *trb)
84{
85 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
86}
87
88static bool trb_is_link(union xhci_trb *trb)
89{
90 return TRB_TYPE_LINK_LE32(trb->link.control);
91}
92
93static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
94{
95 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
96}
97
98static bool last_trb_on_ring(struct xhci_ring *ring,
99 struct xhci_segment *seg, union xhci_trb *trb)
100{
101 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
102}
103
104static bool link_trb_toggles_cycle(union xhci_trb *trb)
105{
106 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
107}
108
109static bool last_td_in_urb(struct xhci_td *td)
110{
111 struct urb_priv *urb_priv = td->urb->hcpriv;
112
113 return urb_priv->num_tds_done == urb_priv->num_tds;
114}
115
116static void inc_td_cnt(struct urb *urb)
117{
118 struct urb_priv *urb_priv = urb->hcpriv;
119
120 urb_priv->num_tds_done++;
121}
122
123static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
124{
125 if (trb_is_link(trb)) {
126 /* unchain chained link TRBs */
127 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
128 } else {
129 trb->generic.field[0] = 0;
130 trb->generic.field[1] = 0;
131 trb->generic.field[2] = 0;
132 /* Preserve only the cycle bit of this TRB */
133 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
134 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
135 }
136}
137
138/* Updates trb to point to the next TRB in the ring, and updates seg if the next
139 * TRB is in a new segment. This does not skip over link TRBs, and it does not
140 * effect the ring dequeue or enqueue pointers.
141 */
142static void next_trb(struct xhci_hcd *xhci,
143 struct xhci_ring *ring,
144 struct xhci_segment **seg,
145 union xhci_trb **trb)
146{
147 if (trb_is_link(*trb)) {
148 *seg = (*seg)->next;
149 *trb = ((*seg)->trbs);
150 } else {
151 (*trb)++;
152 }
153}
154
155/*
156 * See Cycle bit rules. SW is the consumer for the event ring only.
157 */
158void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
159{
160 unsigned int link_trb_count = 0;
161
162 /* event ring doesn't have link trbs, check for last trb */
163 if (ring->type == TYPE_EVENT) {
164 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
165 ring->dequeue++;
166 goto out;
167 }
168 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
169 ring->cycle_state ^= 1;
170 ring->deq_seg = ring->deq_seg->next;
171 ring->dequeue = ring->deq_seg->trbs;
172 goto out;
173 }
174
175 /* All other rings have link trbs */
176 if (!trb_is_link(ring->dequeue)) {
177 if (last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
178 xhci_warn(xhci, "Missing link TRB at end of segment\n");
179 } else {
180 ring->dequeue++;
181 ring->num_trbs_free++;
182 }
183 }
184
185 while (trb_is_link(ring->dequeue)) {
186 ring->deq_seg = ring->deq_seg->next;
187 ring->dequeue = ring->deq_seg->trbs;
188
189 if (link_trb_count++ > ring->num_segs) {
190 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
191 break;
192 }
193 }
194out:
195 trace_xhci_inc_deq(ring);
196
197 return;
198}
199
200/*
201 * See Cycle bit rules. SW is the consumer for the event ring only.
202 *
203 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
204 * chain bit is set), then set the chain bit in all the following link TRBs.
205 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
206 * have their chain bit cleared (so that each Link TRB is a separate TD).
207 *
208 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
209 * set, but other sections talk about dealing with the chain bit set. This was
210 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
211 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
212 *
213 * @more_trbs_coming: Will you enqueue more TRBs before calling
214 * prepare_transfer()?
215 */
216static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
217 bool more_trbs_coming)
218{
219 u32 chain;
220 union xhci_trb *next;
221 unsigned int link_trb_count = 0;
222
223 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
224 /* If this is not event ring, there is one less usable TRB */
225 if (!trb_is_link(ring->enqueue))
226 ring->num_trbs_free--;
227
228 if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
229 xhci_err(xhci, "Tried to move enqueue past ring segment\n");
230 return;
231 }
232
233 next = ++(ring->enqueue);
234
235 /* Update the dequeue pointer further if that was a link TRB */
236 while (trb_is_link(next)) {
237
238 /*
239 * If the caller doesn't plan on enqueueing more TDs before
240 * ringing the doorbell, then we don't want to give the link TRB
241 * to the hardware just yet. We'll give the link TRB back in
242 * prepare_ring() just before we enqueue the TD at the top of
243 * the ring.
244 */
245 if (!chain && !more_trbs_coming)
246 break;
247
248 /* If we're not dealing with 0.95 hardware or isoc rings on
249 * AMD 0.96 host, carry over the chain bit of the previous TRB
250 * (which may mean the chain bit is cleared).
251 */
252 if (!(ring->type == TYPE_ISOC &&
253 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
254 !xhci_link_trb_quirk(xhci)) {
255 next->link.control &= cpu_to_le32(~TRB_CHAIN);
256 next->link.control |= cpu_to_le32(chain);
257 }
258 /* Give this link TRB to the hardware */
259 wmb();
260 next->link.control ^= cpu_to_le32(TRB_CYCLE);
261
262 /* Toggle the cycle bit after the last ring segment. */
263 if (link_trb_toggles_cycle(next))
264 ring->cycle_state ^= 1;
265
266 ring->enq_seg = ring->enq_seg->next;
267 ring->enqueue = ring->enq_seg->trbs;
268 next = ring->enqueue;
269
270 if (link_trb_count++ > ring->num_segs) {
271 xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
272 break;
273 }
274 }
275
276 trace_xhci_inc_enq(ring);
277}
278
279/*
280 * Check to see if there's room to enqueue num_trbs on the ring and make sure
281 * enqueue pointer will not advance into dequeue segment. See rules above.
282 */
283static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
284 unsigned int num_trbs)
285{
286 int num_trbs_in_deq_seg;
287
288 if (ring->num_trbs_free < num_trbs)
289 return 0;
290
291 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
292 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
293 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
294 return 0;
295 }
296
297 return 1;
298}
299
300/* Ring the host controller doorbell after placing a command on the ring */
301void xhci_ring_cmd_db(struct xhci_hcd *xhci)
302{
303 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
304 return;
305
306 xhci_dbg(xhci, "// Ding dong!\n");
307
308 trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
309
310 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
311 /* Flush PCI posted writes */
312 readl(&xhci->dba->doorbell[0]);
313}
314
315static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
316{
317 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
318}
319
320static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
321{
322 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
323 cmd_list);
324}
325
326/*
327 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
328 * If there are other commands waiting then restart the ring and kick the timer.
329 * This must be called with command ring stopped and xhci->lock held.
330 */
331static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
332 struct xhci_command *cur_cmd)
333{
334 struct xhci_command *i_cmd;
335
336 /* Turn all aborted commands in list to no-ops, then restart */
337 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
338
339 if (i_cmd->status != COMP_COMMAND_ABORTED)
340 continue;
341
342 i_cmd->status = COMP_COMMAND_RING_STOPPED;
343
344 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
345 i_cmd->command_trb);
346
347 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
348
349 /*
350 * caller waiting for completion is called when command
351 * completion event is received for these no-op commands
352 */
353 }
354
355 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
356
357 /* ring command ring doorbell to restart the command ring */
358 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
359 !(xhci->xhc_state & XHCI_STATE_DYING)) {
360 xhci->current_cmd = cur_cmd;
361 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
362 xhci_ring_cmd_db(xhci);
363 }
364}
365
366/* Must be called with xhci->lock held, releases and aquires lock back */
367static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
368{
369 struct xhci_segment *new_seg = xhci->cmd_ring->deq_seg;
370 union xhci_trb *new_deq = xhci->cmd_ring->dequeue;
371 u64 crcr;
372 int ret;
373
374 xhci_dbg(xhci, "Abort command ring\n");
375
376 reinit_completion(&xhci->cmd_ring_stop_completion);
377
378 /*
379 * The control bits like command stop, abort are located in lower
380 * dword of the command ring control register.
381 * Some controllers require all 64 bits to be written to abort the ring.
382 * Make sure the upper dword is valid, pointing to the next command,
383 * avoiding corrupting the command ring pointer in case the command ring
384 * is stopped by the time the upper dword is written.
385 */
386 next_trb(xhci, NULL, &new_seg, &new_deq);
387 if (trb_is_link(new_deq))
388 next_trb(xhci, NULL, &new_seg, &new_deq);
389
390 crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
391 xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
392
393 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
394 * completion of the Command Abort operation. If CRR is not negated in 5
395 * seconds then driver handles it as if host died (-ENODEV).
396 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
397 * and try to recover a -ETIMEDOUT with a host controller reset.
398 */
399 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
400 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
401 if (ret < 0) {
402 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
403 xhci_halt(xhci);
404 xhci_hc_died(xhci);
405 return ret;
406 }
407 /*
408 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
409 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
410 * but the completion event in never sent. Wait 2 secs (arbitrary
411 * number) to handle those cases after negation of CMD_RING_RUNNING.
412 */
413 spin_unlock_irqrestore(&xhci->lock, flags);
414 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
415 msecs_to_jiffies(2000));
416 spin_lock_irqsave(&xhci->lock, flags);
417 if (!ret) {
418 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
419 xhci_cleanup_command_queue(xhci);
420 } else {
421 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
422 }
423 return 0;
424}
425
426void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
427 unsigned int slot_id,
428 unsigned int ep_index,
429 unsigned int stream_id)
430{
431 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
432 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
433 unsigned int ep_state = ep->ep_state;
434
435 /* Don't ring the doorbell for this endpoint if there are pending
436 * cancellations because we don't want to interrupt processing.
437 * We don't want to restart any stream rings if there's a set dequeue
438 * pointer command pending because the device can choose to start any
439 * stream once the endpoint is on the HW schedule.
440 */
441 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
442 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
443 return;
444
445 trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
446
447 writel(DB_VALUE(ep_index, stream_id), db_addr);
448 /* flush the write */
449 readl(db_addr);
450}
451
452/* Ring the doorbell for any rings with pending URBs */
453static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
454 unsigned int slot_id,
455 unsigned int ep_index)
456{
457 unsigned int stream_id;
458 struct xhci_virt_ep *ep;
459
460 ep = &xhci->devs[slot_id]->eps[ep_index];
461
462 /* A ring has pending URBs if its TD list is not empty */
463 if (!(ep->ep_state & EP_HAS_STREAMS)) {
464 if (ep->ring && !(list_empty(&ep->ring->td_list)))
465 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
466 return;
467 }
468
469 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
470 stream_id++) {
471 struct xhci_stream_info *stream_info = ep->stream_info;
472 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
473 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
474 stream_id);
475 }
476}
477
478void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
479 unsigned int slot_id,
480 unsigned int ep_index)
481{
482 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
483}
484
485static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
486 unsigned int slot_id,
487 unsigned int ep_index)
488{
489 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
490 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
491 return NULL;
492 }
493 if (ep_index >= EP_CTX_PER_DEV) {
494 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
495 return NULL;
496 }
497 if (!xhci->devs[slot_id]) {
498 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
499 return NULL;
500 }
501
502 return &xhci->devs[slot_id]->eps[ep_index];
503}
504
505static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
506 struct xhci_virt_ep *ep,
507 unsigned int stream_id)
508{
509 /* common case, no streams */
510 if (!(ep->ep_state & EP_HAS_STREAMS))
511 return ep->ring;
512
513 if (!ep->stream_info)
514 return NULL;
515
516 if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
517 xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
518 stream_id, ep->vdev->slot_id, ep->ep_index);
519 return NULL;
520 }
521
522 return ep->stream_info->stream_rings[stream_id];
523}
524
525/* Get the right ring for the given slot_id, ep_index and stream_id.
526 * If the endpoint supports streams, boundary check the URB's stream ID.
527 * If the endpoint doesn't support streams, return the singular endpoint ring.
528 */
529struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
530 unsigned int slot_id, unsigned int ep_index,
531 unsigned int stream_id)
532{
533 struct xhci_virt_ep *ep;
534
535 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
536 if (!ep)
537 return NULL;
538
539 return xhci_virt_ep_to_ring(xhci, ep, stream_id);
540}
541
542
543/*
544 * Get the hw dequeue pointer xHC stopped on, either directly from the
545 * endpoint context, or if streams are in use from the stream context.
546 * The returned hw_dequeue contains the lowest four bits with cycle state
547 * and possbile stream context type.
548 */
549static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
550 unsigned int ep_index, unsigned int stream_id)
551{
552 struct xhci_ep_ctx *ep_ctx;
553 struct xhci_stream_ctx *st_ctx;
554 struct xhci_virt_ep *ep;
555
556 ep = &vdev->eps[ep_index];
557
558 if (ep->ep_state & EP_HAS_STREAMS) {
559 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
560 return le64_to_cpu(st_ctx->stream_ring);
561 }
562 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
563 return le64_to_cpu(ep_ctx->deq);
564}
565
566static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
567 unsigned int slot_id, unsigned int ep_index,
568 unsigned int stream_id, struct xhci_td *td)
569{
570 struct xhci_virt_device *dev = xhci->devs[slot_id];
571 struct xhci_virt_ep *ep = &dev->eps[ep_index];
572 struct xhci_ring *ep_ring;
573 struct xhci_command *cmd;
574 struct xhci_segment *new_seg;
575 struct xhci_segment *halted_seg = NULL;
576 union xhci_trb *new_deq;
577 int new_cycle;
578 union xhci_trb *halted_trb;
579 int index = 0;
580 dma_addr_t addr;
581 u64 hw_dequeue;
582 bool cycle_found = false;
583 bool td_last_trb_found = false;
584 u32 trb_sct = 0;
585 int ret;
586
587 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
588 ep_index, stream_id);
589 if (!ep_ring) {
590 xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
591 stream_id);
592 return -ENODEV;
593 }
594 /*
595 * A cancelled TD can complete with a stall if HW cached the trb.
596 * In this case driver can't find td, but if the ring is empty we
597 * can move the dequeue pointer to the current enqueue position.
598 * We shouldn't hit this anymore as cached cancelled TRBs are given back
599 * after clearing the cache, but be on the safe side and keep it anyway
600 */
601 if (!td) {
602 if (list_empty(&ep_ring->td_list)) {
603 new_seg = ep_ring->enq_seg;
604 new_deq = ep_ring->enqueue;
605 new_cycle = ep_ring->cycle_state;
606 xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
607 goto deq_found;
608 } else {
609 xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
610 return -EINVAL;
611 }
612 }
613
614 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
615 new_seg = ep_ring->deq_seg;
616 new_deq = ep_ring->dequeue;
617
618 /*
619 * Quirk: xHC write-back of the DCS field in the hardware dequeue
620 * pointer is wrong - use the cycle state of the TRB pointed to by
621 * the dequeue pointer.
622 */
623 if (xhci->quirks & XHCI_EP_CTX_BROKEN_DCS &&
624 !(ep->ep_state & EP_HAS_STREAMS))
625 halted_seg = trb_in_td(xhci, td->start_seg,
626 td->first_trb, td->last_trb,
627 hw_dequeue & ~0xf, false);
628 if (halted_seg) {
629 index = ((dma_addr_t)(hw_dequeue & ~0xf) - halted_seg->dma) /
630 sizeof(*halted_trb);
631 halted_trb = &halted_seg->trbs[index];
632 new_cycle = halted_trb->generic.field[3] & 0x1;
633 xhci_dbg(xhci, "Endpoint DCS = %d TRB index = %d cycle = %d\n",
634 (u8)(hw_dequeue & 0x1), index, new_cycle);
635 } else {
636 new_cycle = hw_dequeue & 0x1;
637 }
638
639 /*
640 * We want to find the pointer, segment and cycle state of the new trb
641 * (the one after current TD's last_trb). We know the cycle state at
642 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
643 * found.
644 */
645 do {
646 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
647 == (dma_addr_t)(hw_dequeue & ~0xf)) {
648 cycle_found = true;
649 if (td_last_trb_found)
650 break;
651 }
652 if (new_deq == td->last_trb)
653 td_last_trb_found = true;
654
655 if (cycle_found && trb_is_link(new_deq) &&
656 link_trb_toggles_cycle(new_deq))
657 new_cycle ^= 0x1;
658
659 next_trb(xhci, ep_ring, &new_seg, &new_deq);
660
661 /* Search wrapped around, bail out */
662 if (new_deq == ep->ring->dequeue) {
663 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
664 return -EINVAL;
665 }
666
667 } while (!cycle_found || !td_last_trb_found);
668
669deq_found:
670
671 /* Don't update the ring cycle state for the producer (us). */
672 addr = xhci_trb_virt_to_dma(new_seg, new_deq);
673 if (addr == 0) {
674 xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
675 xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
676 return -EINVAL;
677 }
678
679 if ((ep->ep_state & SET_DEQ_PENDING)) {
680 xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
681 &addr);
682 return -EBUSY;
683 }
684
685 /* This function gets called from contexts where it cannot sleep */
686 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
687 if (!cmd) {
688 xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
689 return -ENOMEM;
690 }
691
692 if (stream_id)
693 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
694 ret = queue_command(xhci, cmd,
695 lower_32_bits(addr) | trb_sct | new_cycle,
696 upper_32_bits(addr),
697 STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
698 EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
699 if (ret < 0) {
700 xhci_free_command(xhci, cmd);
701 return ret;
702 }
703 ep->queued_deq_seg = new_seg;
704 ep->queued_deq_ptr = new_deq;
705
706 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
707 "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
708
709 /* Stop the TD queueing code from ringing the doorbell until
710 * this command completes. The HC won't set the dequeue pointer
711 * if the ring is running, and ringing the doorbell starts the
712 * ring running.
713 */
714 ep->ep_state |= SET_DEQ_PENDING;
715 xhci_ring_cmd_db(xhci);
716 return 0;
717}
718
719/* flip_cycle means flip the cycle bit of all but the first and last TRB.
720 * (The last TRB actually points to the ring enqueue pointer, which is not part
721 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
722 */
723static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
724 struct xhci_td *td, bool flip_cycle)
725{
726 struct xhci_segment *seg = td->start_seg;
727 union xhci_trb *trb = td->first_trb;
728
729 while (1) {
730 trb_to_noop(trb, TRB_TR_NOOP);
731
732 /* flip cycle if asked to */
733 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
734 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
735
736 if (trb == td->last_trb)
737 break;
738
739 next_trb(xhci, ep_ring, &seg, &trb);
740 }
741}
742
743/*
744 * Must be called with xhci->lock held in interrupt context,
745 * releases and re-acquires xhci->lock
746 */
747static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
748 struct xhci_td *cur_td, int status)
749{
750 struct urb *urb = cur_td->urb;
751 struct urb_priv *urb_priv = urb->hcpriv;
752 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
753
754 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
755 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
756 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
757 if (xhci->quirks & XHCI_AMD_PLL_FIX)
758 usb_amd_quirk_pll_enable();
759 }
760 }
761 xhci_urb_free_priv(urb_priv);
762 usb_hcd_unlink_urb_from_ep(hcd, urb);
763 trace_xhci_urb_giveback(urb);
764 usb_hcd_giveback_urb(hcd, urb, status);
765}
766
767static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
768 struct xhci_ring *ring, struct xhci_td *td)
769{
770 struct device *dev = xhci_to_hcd(xhci)->self.controller;
771 struct xhci_segment *seg = td->bounce_seg;
772 struct urb *urb = td->urb;
773 size_t len;
774
775 if (!ring || !seg || !urb)
776 return;
777
778 if (usb_urb_dir_out(urb)) {
779 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
780 DMA_TO_DEVICE);
781 return;
782 }
783
784 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
785 DMA_FROM_DEVICE);
786 /* for in tranfers we need to copy the data from bounce to sg */
787 if (urb->num_sgs) {
788 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
789 seg->bounce_len, seg->bounce_offs);
790 if (len != seg->bounce_len)
791 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
792 len, seg->bounce_len);
793 } else {
794 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
795 seg->bounce_len);
796 }
797 seg->bounce_len = 0;
798 seg->bounce_offs = 0;
799}
800
801static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
802 struct xhci_ring *ep_ring, int status)
803{
804 struct urb *urb = NULL;
805
806 /* Clean up the endpoint's TD list */
807 urb = td->urb;
808
809 /* if a bounce buffer was used to align this td then unmap it */
810 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
811
812 /* Do one last check of the actual transfer length.
813 * If the host controller said we transferred more data than the buffer
814 * length, urb->actual_length will be a very big number (since it's
815 * unsigned). Play it safe and say we didn't transfer anything.
816 */
817 if (urb->actual_length > urb->transfer_buffer_length) {
818 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
819 urb->transfer_buffer_length, urb->actual_length);
820 urb->actual_length = 0;
821 status = 0;
822 }
823 /* TD might be removed from td_list if we are giving back a cancelled URB */
824 if (!list_empty(&td->td_list))
825 list_del_init(&td->td_list);
826 /* Giving back a cancelled URB, or if a slated TD completed anyway */
827 if (!list_empty(&td->cancelled_td_list))
828 list_del_init(&td->cancelled_td_list);
829
830 inc_td_cnt(urb);
831 /* Giveback the urb when all the tds are completed */
832 if (last_td_in_urb(td)) {
833 if ((urb->actual_length != urb->transfer_buffer_length &&
834 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
835 (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
836 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
837 urb, urb->actual_length,
838 urb->transfer_buffer_length, status);
839
840 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
841 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
842 status = 0;
843 xhci_giveback_urb_in_irq(xhci, td, status);
844 }
845
846 return 0;
847}
848
849
850/* Complete the cancelled URBs we unlinked from td_list. */
851static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
852{
853 struct xhci_ring *ring;
854 struct xhci_td *td, *tmp_td;
855
856 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
857 cancelled_td_list) {
858
859 ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
860
861 if (td->cancel_status == TD_CLEARED) {
862 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
863 __func__, td->urb);
864 xhci_td_cleanup(ep->xhci, td, ring, td->status);
865 } else {
866 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
867 __func__, td->urb, td->cancel_status);
868 }
869 if (ep->xhci->xhc_state & XHCI_STATE_DYING)
870 return;
871 }
872}
873
874static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
875 unsigned int ep_index, enum xhci_ep_reset_type reset_type)
876{
877 struct xhci_command *command;
878 int ret = 0;
879
880 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
881 if (!command) {
882 ret = -ENOMEM;
883 goto done;
884 }
885
886 xhci_dbg(xhci, "%s-reset ep %u, slot %u\n",
887 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft",
888 ep_index, slot_id);
889
890 ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
891done:
892 if (ret)
893 xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
894 slot_id, ep_index, ret);
895 return ret;
896}
897
898static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
899 struct xhci_virt_ep *ep,
900 struct xhci_td *td,
901 enum xhci_ep_reset_type reset_type)
902{
903 unsigned int slot_id = ep->vdev->slot_id;
904 int err;
905
906 /*
907 * Avoid resetting endpoint if link is inactive. Can cause host hang.
908 * Device will be reset soon to recover the link so don't do anything
909 */
910 if (ep->vdev->flags & VDEV_PORT_ERROR)
911 return -ENODEV;
912
913 /* add td to cancelled list and let reset ep handler take care of it */
914 if (reset_type == EP_HARD_RESET) {
915 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
916 if (td && list_empty(&td->cancelled_td_list)) {
917 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
918 td->cancel_status = TD_HALTED;
919 }
920 }
921
922 if (ep->ep_state & EP_HALTED) {
923 xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n",
924 ep->ep_index);
925 return 0;
926 }
927
928 err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
929 if (err)
930 return err;
931
932 ep->ep_state |= EP_HALTED;
933
934 xhci_ring_cmd_db(xhci);
935
936 return 0;
937}
938
939/*
940 * Fix up the ep ring first, so HW stops executing cancelled TDs.
941 * We have the xHCI lock, so nothing can modify this list until we drop it.
942 * We're also in the event handler, so we can't get re-interrupted if another
943 * Stop Endpoint command completes.
944 *
945 * only call this when ring is not in a running state
946 */
947
948static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
949{
950 struct xhci_hcd *xhci;
951 struct xhci_td *td = NULL;
952 struct xhci_td *tmp_td = NULL;
953 struct xhci_td *cached_td = NULL;
954 struct xhci_ring *ring;
955 u64 hw_deq;
956 unsigned int slot_id = ep->vdev->slot_id;
957 int err;
958
959 xhci = ep->xhci;
960
961 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
962 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
963 "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p",
964 (unsigned long long)xhci_trb_virt_to_dma(
965 td->start_seg, td->first_trb),
966 td->urb->stream_id, td->urb);
967 list_del_init(&td->td_list);
968 ring = xhci_urb_to_transfer_ring(xhci, td->urb);
969 if (!ring) {
970 xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
971 td->urb, td->urb->stream_id);
972 continue;
973 }
974 /*
975 * If a ring stopped on the TD we need to cancel then we have to
976 * move the xHC endpoint ring dequeue pointer past this TD.
977 * Rings halted due to STALL may show hw_deq is past the stalled
978 * TD, but still require a set TR Deq command to flush xHC cache.
979 */
980 hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
981 td->urb->stream_id);
982 hw_deq &= ~0xf;
983
984 if (td->cancel_status == TD_HALTED ||
985 trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) {
986 switch (td->cancel_status) {
987 case TD_CLEARED: /* TD is already no-op */
988 case TD_CLEARING_CACHE: /* set TR deq command already queued */
989 break;
990 case TD_DIRTY: /* TD is cached, clear it */
991 case TD_HALTED:
992 td->cancel_status = TD_CLEARING_CACHE;
993 if (cached_td)
994 /* FIXME stream case, several stopped rings */
995 xhci_dbg(xhci,
996 "Move dq past stream %u URB %p instead of stream %u URB %p\n",
997 td->urb->stream_id, td->urb,
998 cached_td->urb->stream_id, cached_td->urb);
999 cached_td = td;
1000 break;
1001 }
1002 } else {
1003 td_to_noop(xhci, ring, td, false);
1004 td->cancel_status = TD_CLEARED;
1005 }
1006 }
1007
1008 /* If there's no need to move the dequeue pointer then we're done */
1009 if (!cached_td)
1010 return 0;
1011
1012 err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
1013 cached_td->urb->stream_id,
1014 cached_td);
1015 if (err) {
1016 /* Failed to move past cached td, just set cached TDs to no-op */
1017 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1018 if (td->cancel_status != TD_CLEARING_CACHE)
1019 continue;
1020 xhci_dbg(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n",
1021 td->urb);
1022 td_to_noop(xhci, ring, td, false);
1023 td->cancel_status = TD_CLEARED;
1024 }
1025 }
1026 return 0;
1027}
1028
1029/*
1030 * Returns the TD the endpoint ring halted on.
1031 * Only call for non-running rings without streams.
1032 */
1033static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
1034{
1035 struct xhci_td *td;
1036 u64 hw_deq;
1037
1038 if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
1039 hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
1040 hw_deq &= ~0xf;
1041 td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
1042 if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
1043 td->last_trb, hw_deq, false))
1044 return td;
1045 }
1046 return NULL;
1047}
1048
1049/*
1050 * When we get a command completion for a Stop Endpoint Command, we need to
1051 * unlink any cancelled TDs from the ring. There are two ways to do that:
1052 *
1053 * 1. If the HW was in the middle of processing the TD that needs to be
1054 * cancelled, then we must move the ring's dequeue pointer past the last TRB
1055 * in the TD with a Set Dequeue Pointer Command.
1056 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1057 * bit cleared) so that the HW will skip over them.
1058 */
1059static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
1060 union xhci_trb *trb, u32 comp_code)
1061{
1062 unsigned int ep_index;
1063 struct xhci_virt_ep *ep;
1064 struct xhci_ep_ctx *ep_ctx;
1065 struct xhci_td *td = NULL;
1066 enum xhci_ep_reset_type reset_type;
1067 struct xhci_command *command;
1068 int err;
1069
1070 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
1071 if (!xhci->devs[slot_id])
1072 xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1073 slot_id);
1074 return;
1075 }
1076
1077 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1078 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1079 if (!ep)
1080 return;
1081
1082 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1083
1084 trace_xhci_handle_cmd_stop_ep(ep_ctx);
1085
1086 if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1087 /*
1088 * If stop endpoint command raced with a halting endpoint we need to
1089 * reset the host side endpoint first.
1090 * If the TD we halted on isn't cancelled the TD should be given back
1091 * with a proper error code, and the ring dequeue moved past the TD.
1092 * If streams case we can't find hw_deq, or the TD we halted on so do a
1093 * soft reset.
1094 *
1095 * Proper error code is unknown here, it would be -EPIPE if device side
1096 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1097 * We use -EPROTO, if device is stalled it should return a stall error on
1098 * next transfer, which then will return -EPIPE, and device side stall is
1099 * noted and cleared by class driver.
1100 */
1101 switch (GET_EP_CTX_STATE(ep_ctx)) {
1102 case EP_STATE_HALTED:
1103 xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1104 if (ep->ep_state & EP_HAS_STREAMS) {
1105 reset_type = EP_SOFT_RESET;
1106 } else {
1107 reset_type = EP_HARD_RESET;
1108 td = find_halted_td(ep);
1109 if (td)
1110 td->status = -EPROTO;
1111 }
1112 /* reset ep, reset handler cleans up cancelled tds */
1113 err = xhci_handle_halted_endpoint(xhci, ep, td, reset_type);
1114 if (err)
1115 break;
1116 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1117 return;
1118 case EP_STATE_RUNNING:
1119 /* Race, HW handled stop ep cmd before ep was running */
1120 xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n");
1121
1122 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
1123 if (!command) {
1124 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1125 return;
1126 }
1127 xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1128 xhci_ring_cmd_db(xhci);
1129
1130 return;
1131 default:
1132 break;
1133 }
1134 }
1135
1136 /* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1137 xhci_invalidate_cancelled_tds(ep);
1138 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1139
1140 /* Otherwise ring the doorbell(s) to restart queued transfers */
1141 xhci_giveback_invalidated_tds(ep);
1142 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1143}
1144
1145static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1146{
1147 struct xhci_td *cur_td;
1148 struct xhci_td *tmp;
1149
1150 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
1151 list_del_init(&cur_td->td_list);
1152
1153 if (!list_empty(&cur_td->cancelled_td_list))
1154 list_del_init(&cur_td->cancelled_td_list);
1155
1156 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
1157
1158 inc_td_cnt(cur_td->urb);
1159 if (last_td_in_urb(cur_td))
1160 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1161 }
1162}
1163
1164static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1165 int slot_id, int ep_index)
1166{
1167 struct xhci_td *cur_td;
1168 struct xhci_td *tmp;
1169 struct xhci_virt_ep *ep;
1170 struct xhci_ring *ring;
1171
1172 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1173 if (!ep)
1174 return;
1175
1176 if ((ep->ep_state & EP_HAS_STREAMS) ||
1177 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
1178 int stream_id;
1179
1180 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
1181 stream_id++) {
1182 ring = ep->stream_info->stream_rings[stream_id];
1183 if (!ring)
1184 continue;
1185
1186 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1187 "Killing URBs for slot ID %u, ep index %u, stream %u",
1188 slot_id, ep_index, stream_id);
1189 xhci_kill_ring_urbs(xhci, ring);
1190 }
1191 } else {
1192 ring = ep->ring;
1193 if (!ring)
1194 return;
1195 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1196 "Killing URBs for slot ID %u, ep index %u",
1197 slot_id, ep_index);
1198 xhci_kill_ring_urbs(xhci, ring);
1199 }
1200
1201 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1202 cancelled_td_list) {
1203 list_del_init(&cur_td->cancelled_td_list);
1204 inc_td_cnt(cur_td->urb);
1205
1206 if (last_td_in_urb(cur_td))
1207 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
1208 }
1209}
1210
1211/*
1212 * host controller died, register read returns 0xffffffff
1213 * Complete pending commands, mark them ABORTED.
1214 * URBs need to be given back as usb core might be waiting with device locks
1215 * held for the URBs to finish during device disconnect, blocking host remove.
1216 *
1217 * Call with xhci->lock held.
1218 * lock is relased and re-acquired while giving back urb.
1219 */
1220void xhci_hc_died(struct xhci_hcd *xhci)
1221{
1222 int i, j;
1223
1224 if (xhci->xhc_state & XHCI_STATE_DYING)
1225 return;
1226
1227 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
1228 xhci->xhc_state |= XHCI_STATE_DYING;
1229
1230 xhci_cleanup_command_queue(xhci);
1231
1232 /* return any pending urbs, remove may be waiting for them */
1233 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1234 if (!xhci->devs[i])
1235 continue;
1236 for (j = 0; j < 31; j++)
1237 xhci_kill_endpoint_urbs(xhci, i, j);
1238 }
1239
1240 /* inform usb core hc died if PCI remove isn't already handling it */
1241 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1242 usb_hc_died(xhci_to_hcd(xhci));
1243}
1244
1245static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1246 struct xhci_virt_device *dev,
1247 struct xhci_ring *ep_ring,
1248 unsigned int ep_index)
1249{
1250 union xhci_trb *dequeue_temp;
1251 int num_trbs_free_temp;
1252 bool revert = false;
1253
1254 num_trbs_free_temp = ep_ring->num_trbs_free;
1255 dequeue_temp = ep_ring->dequeue;
1256
1257 /* If we get two back-to-back stalls, and the first stalled transfer
1258 * ends just before a link TRB, the dequeue pointer will be left on
1259 * the link TRB by the code in the while loop. So we have to update
1260 * the dequeue pointer one segment further, or we'll jump off
1261 * the segment into la-la-land.
1262 */
1263 if (trb_is_link(ep_ring->dequeue)) {
1264 ep_ring->deq_seg = ep_ring->deq_seg->next;
1265 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1266 }
1267
1268 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1269 /* We have more usable TRBs */
1270 ep_ring->num_trbs_free++;
1271 ep_ring->dequeue++;
1272 if (trb_is_link(ep_ring->dequeue)) {
1273 if (ep_ring->dequeue ==
1274 dev->eps[ep_index].queued_deq_ptr)
1275 break;
1276 ep_ring->deq_seg = ep_ring->deq_seg->next;
1277 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1278 }
1279 if (ep_ring->dequeue == dequeue_temp) {
1280 revert = true;
1281 break;
1282 }
1283 }
1284
1285 if (revert) {
1286 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1287 ep_ring->num_trbs_free = num_trbs_free_temp;
1288 }
1289}
1290
1291/*
1292 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1293 * we need to clear the set deq pending flag in the endpoint ring state, so that
1294 * the TD queueing code can ring the doorbell again. We also need to ring the
1295 * endpoint doorbell to restart the ring, but only if there aren't more
1296 * cancellations pending.
1297 */
1298static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1299 union xhci_trb *trb, u32 cmd_comp_code)
1300{
1301 unsigned int ep_index;
1302 unsigned int stream_id;
1303 struct xhci_ring *ep_ring;
1304 struct xhci_virt_ep *ep;
1305 struct xhci_ep_ctx *ep_ctx;
1306 struct xhci_slot_ctx *slot_ctx;
1307 struct xhci_td *td, *tmp_td;
1308
1309 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1310 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1311 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1312 if (!ep)
1313 return;
1314
1315 ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
1316 if (!ep_ring) {
1317 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1318 stream_id);
1319 /* XXX: Harmless??? */
1320 goto cleanup;
1321 }
1322
1323 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1324 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
1325 trace_xhci_handle_cmd_set_deq(slot_ctx);
1326 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
1327
1328 if (cmd_comp_code != COMP_SUCCESS) {
1329 unsigned int ep_state;
1330 unsigned int slot_state;
1331
1332 switch (cmd_comp_code) {
1333 case COMP_TRB_ERROR:
1334 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1335 break;
1336 case COMP_CONTEXT_STATE_ERROR:
1337 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1338 ep_state = GET_EP_CTX_STATE(ep_ctx);
1339 slot_state = le32_to_cpu(slot_ctx->dev_state);
1340 slot_state = GET_SLOT_STATE(slot_state);
1341 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1342 "Slot state = %u, EP state = %u",
1343 slot_state, ep_state);
1344 break;
1345 case COMP_SLOT_NOT_ENABLED_ERROR:
1346 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1347 slot_id);
1348 break;
1349 default:
1350 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1351 cmd_comp_code);
1352 break;
1353 }
1354 /* OK what do we do now? The endpoint state is hosed, and we
1355 * should never get to this point if the synchronization between
1356 * queueing, and endpoint state are correct. This might happen
1357 * if the device gets disconnected after we've finished
1358 * cancelling URBs, which might not be an error...
1359 */
1360 } else {
1361 u64 deq;
1362 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1363 if (ep->ep_state & EP_HAS_STREAMS) {
1364 struct xhci_stream_ctx *ctx =
1365 &ep->stream_info->stream_ctx_array[stream_id];
1366 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1367 } else {
1368 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1369 }
1370 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1371 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1372 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1373 ep->queued_deq_ptr) == deq) {
1374 /* Update the ring's dequeue segment and dequeue pointer
1375 * to reflect the new position.
1376 */
1377 update_ring_for_set_deq_completion(xhci, ep->vdev,
1378 ep_ring, ep_index);
1379 } else {
1380 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1381 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1382 ep->queued_deq_seg, ep->queued_deq_ptr);
1383 }
1384 }
1385 /* HW cached TDs cleared from cache, give them back */
1386 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1387 cancelled_td_list) {
1388 ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1389 if (td->cancel_status == TD_CLEARING_CACHE) {
1390 td->cancel_status = TD_CLEARED;
1391 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
1392 __func__, td->urb);
1393 xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
1394 } else {
1395 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
1396 __func__, td->urb, td->cancel_status);
1397 }
1398 }
1399cleanup:
1400 ep->ep_state &= ~SET_DEQ_PENDING;
1401 ep->queued_deq_seg = NULL;
1402 ep->queued_deq_ptr = NULL;
1403 /* Restart any rings with pending URBs */
1404 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1405}
1406
1407static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1408 union xhci_trb *trb, u32 cmd_comp_code)
1409{
1410 struct xhci_virt_ep *ep;
1411 struct xhci_ep_ctx *ep_ctx;
1412 unsigned int ep_index;
1413
1414 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1415 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1416 if (!ep)
1417 return;
1418
1419 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1420 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1421
1422 /* This command will only fail if the endpoint wasn't halted,
1423 * but we don't care.
1424 */
1425 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1426 "Ignoring reset ep completion code of %u", cmd_comp_code);
1427
1428 /* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1429 xhci_invalidate_cancelled_tds(ep);
1430
1431 /* Clear our internal halted state */
1432 ep->ep_state &= ~EP_HALTED;
1433
1434 xhci_giveback_invalidated_tds(ep);
1435
1436 /* if this was a soft reset, then restart */
1437 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1438 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1439}
1440
1441static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1442 struct xhci_command *command, u32 cmd_comp_code)
1443{
1444 if (cmd_comp_code == COMP_SUCCESS)
1445 command->slot_id = slot_id;
1446 else
1447 command->slot_id = 0;
1448}
1449
1450static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1451{
1452 struct xhci_virt_device *virt_dev;
1453 struct xhci_slot_ctx *slot_ctx;
1454
1455 virt_dev = xhci->devs[slot_id];
1456 if (!virt_dev)
1457 return;
1458
1459 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1460 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1461
1462 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1463 /* Delete default control endpoint resources */
1464 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1465}
1466
1467static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1468 u32 cmd_comp_code)
1469{
1470 struct xhci_virt_device *virt_dev;
1471 struct xhci_input_control_ctx *ctrl_ctx;
1472 struct xhci_ep_ctx *ep_ctx;
1473 unsigned int ep_index;
1474 u32 add_flags;
1475
1476 /*
1477 * Configure endpoint commands can come from the USB core configuration
1478 * or alt setting changes, or when streams were being configured.
1479 */
1480
1481 virt_dev = xhci->devs[slot_id];
1482 if (!virt_dev)
1483 return;
1484 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1485 if (!ctrl_ctx) {
1486 xhci_warn(xhci, "Could not get input context, bad type.\n");
1487 return;
1488 }
1489
1490 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1491
1492 /* Input ctx add_flags are the endpoint index plus one */
1493 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1494
1495 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1496 trace_xhci_handle_cmd_config_ep(ep_ctx);
1497
1498 return;
1499}
1500
1501static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1502{
1503 struct xhci_virt_device *vdev;
1504 struct xhci_slot_ctx *slot_ctx;
1505
1506 vdev = xhci->devs[slot_id];
1507 if (!vdev)
1508 return;
1509 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1510 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1511}
1512
1513static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
1514{
1515 struct xhci_virt_device *vdev;
1516 struct xhci_slot_ctx *slot_ctx;
1517
1518 vdev = xhci->devs[slot_id];
1519 if (!vdev) {
1520 xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1521 slot_id);
1522 return;
1523 }
1524 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1525 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1526
1527 xhci_dbg(xhci, "Completed reset device command.\n");
1528}
1529
1530static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1531 struct xhci_event_cmd *event)
1532{
1533 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1534 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1535 return;
1536 }
1537 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1538 "NEC firmware version %2x.%02x",
1539 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1540 NEC_FW_MINOR(le32_to_cpu(event->status)));
1541}
1542
1543static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
1544{
1545 list_del(&cmd->cmd_list);
1546
1547 if (cmd->completion) {
1548 cmd->status = status;
1549 complete(cmd->completion);
1550 } else {
1551 kfree(cmd);
1552 }
1553}
1554
1555void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1556{
1557 struct xhci_command *cur_cmd, *tmp_cmd;
1558 xhci->current_cmd = NULL;
1559 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1560 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
1561}
1562
1563void xhci_handle_command_timeout(struct work_struct *work)
1564{
1565 struct xhci_hcd *xhci;
1566 unsigned long flags;
1567 char str[XHCI_MSG_MAX];
1568 u64 hw_ring_state;
1569 u32 cmd_field3;
1570 u32 usbsts;
1571
1572 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1573
1574 spin_lock_irqsave(&xhci->lock, flags);
1575
1576 /*
1577 * If timeout work is pending, or current_cmd is NULL, it means we
1578 * raced with command completion. Command is handled so just return.
1579 */
1580 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
1581 spin_unlock_irqrestore(&xhci->lock, flags);
1582 return;
1583 }
1584
1585 cmd_field3 = le32_to_cpu(xhci->current_cmd->command_trb->generic.field[3]);
1586 usbsts = readl(&xhci->op_regs->status);
1587 xhci_dbg(xhci, "Command timeout, USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1588
1589 /* Bail out and tear down xhci if a stop endpoint command failed */
1590 if (TRB_FIELD_TO_TYPE(cmd_field3) == TRB_STOP_RING) {
1591 struct xhci_virt_ep *ep;
1592
1593 xhci_warn(xhci, "xHCI host not responding to stop endpoint command\n");
1594
1595 ep = xhci_get_virt_ep(xhci, TRB_TO_SLOT_ID(cmd_field3),
1596 TRB_TO_EP_INDEX(cmd_field3));
1597 if (ep)
1598 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1599
1600 xhci_halt(xhci);
1601 xhci_hc_died(xhci);
1602 goto time_out_completed;
1603 }
1604
1605 /* mark this command to be cancelled */
1606 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
1607
1608 /* Make sure command ring is running before aborting it */
1609 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1610 if (hw_ring_state == ~(u64)0) {
1611 xhci_hc_died(xhci);
1612 goto time_out_completed;
1613 }
1614
1615 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1616 (hw_ring_state & CMD_RING_RUNNING)) {
1617 /* Prevent new doorbell, and start command abort */
1618 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1619 xhci_dbg(xhci, "Command timeout\n");
1620 xhci_abort_cmd_ring(xhci, flags);
1621 goto time_out_completed;
1622 }
1623
1624 /* host removed. Bail out */
1625 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1626 xhci_dbg(xhci, "host removed, ring start fail?\n");
1627 xhci_cleanup_command_queue(xhci);
1628
1629 goto time_out_completed;
1630 }
1631
1632 /* command timeout on stopped ring, ring can't be aborted */
1633 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1634 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1635
1636time_out_completed:
1637 spin_unlock_irqrestore(&xhci->lock, flags);
1638 return;
1639}
1640
1641static void handle_cmd_completion(struct xhci_hcd *xhci,
1642 struct xhci_event_cmd *event)
1643{
1644 unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1645 u64 cmd_dma;
1646 dma_addr_t cmd_dequeue_dma;
1647 u32 cmd_comp_code;
1648 union xhci_trb *cmd_trb;
1649 struct xhci_command *cmd;
1650 u32 cmd_type;
1651
1652 if (slot_id >= MAX_HC_SLOTS) {
1653 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1654 return;
1655 }
1656
1657 cmd_dma = le64_to_cpu(event->cmd_trb);
1658 cmd_trb = xhci->cmd_ring->dequeue;
1659
1660 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1661
1662 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1663 cmd_trb);
1664 /*
1665 * Check whether the completion event is for our internal kept
1666 * command.
1667 */
1668 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1669 xhci_warn(xhci,
1670 "ERROR mismatched command completion event\n");
1671 return;
1672 }
1673
1674 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
1675
1676 cancel_delayed_work(&xhci->cmd_timer);
1677
1678 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1679
1680 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1681 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1682 complete_all(&xhci->cmd_ring_stop_completion);
1683 return;
1684 }
1685
1686 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1687 xhci_err(xhci,
1688 "Command completion event does not match command\n");
1689 return;
1690 }
1691
1692 /*
1693 * Host aborted the command ring, check if the current command was
1694 * supposed to be aborted, otherwise continue normally.
1695 * The command ring is stopped now, but the xHC will issue a Command
1696 * Ring Stopped event which will cause us to restart it.
1697 */
1698 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
1699 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1700 if (cmd->status == COMP_COMMAND_ABORTED) {
1701 if (xhci->current_cmd == cmd)
1702 xhci->current_cmd = NULL;
1703 goto event_handled;
1704 }
1705 }
1706
1707 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1708 switch (cmd_type) {
1709 case TRB_ENABLE_SLOT:
1710 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1711 break;
1712 case TRB_DISABLE_SLOT:
1713 xhci_handle_cmd_disable_slot(xhci, slot_id);
1714 break;
1715 case TRB_CONFIG_EP:
1716 if (!cmd->completion)
1717 xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
1718 break;
1719 case TRB_EVAL_CONTEXT:
1720 break;
1721 case TRB_ADDR_DEV:
1722 xhci_handle_cmd_addr_dev(xhci, slot_id);
1723 break;
1724 case TRB_STOP_RING:
1725 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1726 le32_to_cpu(cmd_trb->generic.field[3])));
1727 if (!cmd->completion)
1728 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1729 cmd_comp_code);
1730 break;
1731 case TRB_SET_DEQ:
1732 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1733 le32_to_cpu(cmd_trb->generic.field[3])));
1734 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1735 break;
1736 case TRB_CMD_NOOP:
1737 /* Is this an aborted command turned to NO-OP? */
1738 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1739 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
1740 break;
1741 case TRB_RESET_EP:
1742 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1743 le32_to_cpu(cmd_trb->generic.field[3])));
1744 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1745 break;
1746 case TRB_RESET_DEV:
1747 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1748 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1749 */
1750 slot_id = TRB_TO_SLOT_ID(
1751 le32_to_cpu(cmd_trb->generic.field[3]));
1752 xhci_handle_cmd_reset_dev(xhci, slot_id);
1753 break;
1754 case TRB_NEC_GET_FW:
1755 xhci_handle_cmd_nec_get_fw(xhci, event);
1756 break;
1757 default:
1758 /* Skip over unknown commands on the event ring */
1759 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1760 break;
1761 }
1762
1763 /* restart timer if this wasn't the last command */
1764 if (!list_is_singular(&xhci->cmd_list)) {
1765 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1766 struct xhci_command, cmd_list);
1767 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
1768 } else if (xhci->current_cmd == cmd) {
1769 xhci->current_cmd = NULL;
1770 }
1771
1772event_handled:
1773 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
1774
1775 inc_deq(xhci, xhci->cmd_ring);
1776}
1777
1778static void handle_vendor_event(struct xhci_hcd *xhci,
1779 union xhci_trb *event, u32 trb_type)
1780{
1781 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1782 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1783 handle_cmd_completion(xhci, &event->event_cmd);
1784}
1785
1786static void handle_device_notification(struct xhci_hcd *xhci,
1787 union xhci_trb *event)
1788{
1789 u32 slot_id;
1790 struct usb_device *udev;
1791
1792 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1793 if (!xhci->devs[slot_id]) {
1794 xhci_warn(xhci, "Device Notification event for "
1795 "unused slot %u\n", slot_id);
1796 return;
1797 }
1798
1799 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1800 slot_id);
1801 udev = xhci->devs[slot_id]->udev;
1802 if (udev && udev->parent)
1803 usb_wakeup_notification(udev->parent, udev->portnum);
1804}
1805
1806/*
1807 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1808 * Controller.
1809 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1810 * If a connection to a USB 1 device is followed by another connection
1811 * to a USB 2 device.
1812 *
1813 * Reset the PHY after the USB device is disconnected if device speed
1814 * is less than HCD_USB3.
1815 * Retry the reset sequence max of 4 times checking the PLL lock status.
1816 *
1817 */
1818static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1819{
1820 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1821 u32 pll_lock_check;
1822 u32 retry_count = 4;
1823
1824 do {
1825 /* Assert PHY reset */
1826 writel(0x6F, hcd->regs + 0x1048);
1827 udelay(10);
1828 /* De-assert the PHY reset */
1829 writel(0x7F, hcd->regs + 0x1048);
1830 udelay(200);
1831 pll_lock_check = readl(hcd->regs + 0x1070);
1832 } while (!(pll_lock_check & 0x1) && --retry_count);
1833}
1834
1835static void handle_port_status(struct xhci_hcd *xhci,
1836 union xhci_trb *event)
1837{
1838 struct usb_hcd *hcd;
1839 u32 port_id;
1840 u32 portsc, cmd_reg;
1841 int max_ports;
1842 int slot_id;
1843 unsigned int hcd_portnum;
1844 struct xhci_bus_state *bus_state;
1845 bool bogus_port_status = false;
1846 struct xhci_port *port;
1847
1848 /* Port status change events always have a successful completion code */
1849 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1850 xhci_warn(xhci,
1851 "WARN: xHC returned failed port status event\n");
1852
1853 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1854 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1855
1856 if ((port_id <= 0) || (port_id > max_ports)) {
1857 xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1858 port_id);
1859 inc_deq(xhci, xhci->event_ring);
1860 return;
1861 }
1862
1863 port = &xhci->hw_ports[port_id - 1];
1864 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
1865 xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1866 port_id);
1867 bogus_port_status = true;
1868 goto cleanup;
1869 }
1870
1871 /* We might get interrupts after shared_hcd is removed */
1872 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1873 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1874 bogus_port_status = true;
1875 goto cleanup;
1876 }
1877
1878 hcd = port->rhub->hcd;
1879 bus_state = &port->rhub->bus_state;
1880 hcd_portnum = port->hcd_portnum;
1881 portsc = readl(port->addr);
1882
1883 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1884 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1885
1886 trace_xhci_handle_port_status(hcd_portnum, portsc);
1887
1888 if (hcd->state == HC_STATE_SUSPENDED) {
1889 xhci_dbg(xhci, "resume root hub\n");
1890 usb_hcd_resume_root_hub(hcd);
1891 }
1892
1893 if (hcd->speed >= HCD_USB3 &&
1894 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
1895 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1896 if (slot_id && xhci->devs[slot_id])
1897 xhci->devs[slot_id]->flags |= VDEV_PORT_ERROR;
1898 }
1899
1900 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
1901 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1902
1903 cmd_reg = readl(&xhci->op_regs->command);
1904 if (!(cmd_reg & CMD_RUN)) {
1905 xhci_warn(xhci, "xHC is not running.\n");
1906 goto cleanup;
1907 }
1908
1909 if (DEV_SUPERSPEED_ANY(portsc)) {
1910 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1911 /* Set a flag to say the port signaled remote wakeup,
1912 * so we can tell the difference between the end of
1913 * device and host initiated resume.
1914 */
1915 bus_state->port_remote_wakeup |= 1 << hcd_portnum;
1916 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1917 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1918 xhci_set_link_state(xhci, port, XDEV_U0);
1919 /* Need to wait until the next link state change
1920 * indicates the device is actually in U0.
1921 */
1922 bogus_port_status = true;
1923 goto cleanup;
1924 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
1925 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1926 bus_state->resume_done[hcd_portnum] = jiffies +
1927 msecs_to_jiffies(USB_RESUME_TIMEOUT);
1928 set_bit(hcd_portnum, &bus_state->resuming_ports);
1929 /* Do the rest in GetPortStatus after resume time delay.
1930 * Avoid polling roothub status before that so that a
1931 * usb device auto-resume latency around ~40ms.
1932 */
1933 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1934 mod_timer(&hcd->rh_timer,
1935 bus_state->resume_done[hcd_portnum]);
1936 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
1937 bogus_port_status = true;
1938 }
1939 }
1940
1941 if ((portsc & PORT_PLC) &&
1942 DEV_SUPERSPEED_ANY(portsc) &&
1943 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1944 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1945 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
1946 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1947 complete(&bus_state->u3exit_done[hcd_portnum]);
1948 /* We've just brought the device into U0/1/2 through either the
1949 * Resume state after a device remote wakeup, or through the
1950 * U3Exit state after a host-initiated resume. If it's a device
1951 * initiated remote wake, don't pass up the link state change,
1952 * so the roothub behavior is consistent with external
1953 * USB 3.0 hub behavior.
1954 */
1955 slot_id = xhci_find_slot_id_by_port(hcd, xhci, hcd_portnum + 1);
1956 if (slot_id && xhci->devs[slot_id])
1957 xhci_ring_device(xhci, slot_id);
1958 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
1959 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1960 usb_wakeup_notification(hcd->self.root_hub,
1961 hcd_portnum + 1);
1962 bogus_port_status = true;
1963 goto cleanup;
1964 }
1965 }
1966
1967 /*
1968 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1969 * RExit to a disconnect state). If so, let the driver know it's
1970 * out of the RExit state.
1971 */
1972 if (!DEV_SUPERSPEED_ANY(portsc) && hcd->speed < HCD_USB3 &&
1973 test_and_clear_bit(hcd_portnum,
1974 &bus_state->rexit_ports)) {
1975 complete(&bus_state->rexit_done[hcd_portnum]);
1976 bogus_port_status = true;
1977 goto cleanup;
1978 }
1979
1980 if (hcd->speed < HCD_USB3) {
1981 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
1982 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
1983 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
1984 xhci_cavium_reset_phy_quirk(xhci);
1985 }
1986
1987cleanup:
1988 /* Update event ring dequeue pointer before dropping the lock */
1989 inc_deq(xhci, xhci->event_ring);
1990
1991 /* Don't make the USB core poll the roothub if we got a bad port status
1992 * change event. Besides, at that point we can't tell which roothub
1993 * (USB 2.0 or USB 3.0) to kick.
1994 */
1995 if (bogus_port_status)
1996 return;
1997
1998 /*
1999 * xHCI port-status-change events occur when the "or" of all the
2000 * status-change bits in the portsc register changes from 0 to 1.
2001 * New status changes won't cause an event if any other change
2002 * bits are still set. When an event occurs, switch over to
2003 * polling to avoid losing status changes.
2004 */
2005 xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
2006 __func__, hcd->self.busnum);
2007 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
2008 spin_unlock(&xhci->lock);
2009 /* Pass this up to the core */
2010 usb_hcd_poll_rh_status(hcd);
2011 spin_lock(&xhci->lock);
2012}
2013
2014/*
2015 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2016 * at end_trb, which may be in another segment. If the suspect DMA address is a
2017 * TRB in this TD, this function returns that TRB's segment. Otherwise it
2018 * returns 0.
2019 */
2020struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2021 struct xhci_segment *start_seg,
2022 union xhci_trb *start_trb,
2023 union xhci_trb *end_trb,
2024 dma_addr_t suspect_dma,
2025 bool debug)
2026{
2027 dma_addr_t start_dma;
2028 dma_addr_t end_seg_dma;
2029 dma_addr_t end_trb_dma;
2030 struct xhci_segment *cur_seg;
2031
2032 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
2033 cur_seg = start_seg;
2034
2035 do {
2036 if (start_dma == 0)
2037 return NULL;
2038 /* We may get an event for a Link TRB in the middle of a TD */
2039 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2040 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
2041 /* If the end TRB isn't in this segment, this is set to 0 */
2042 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
2043
2044 if (debug)
2045 xhci_warn(xhci,
2046 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2047 (unsigned long long)suspect_dma,
2048 (unsigned long long)start_dma,
2049 (unsigned long long)end_trb_dma,
2050 (unsigned long long)cur_seg->dma,
2051 (unsigned long long)end_seg_dma);
2052
2053 if (end_trb_dma > 0) {
2054 /* The end TRB is in this segment, so suspect should be here */
2055 if (start_dma <= end_trb_dma) {
2056 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2057 return cur_seg;
2058 } else {
2059 /* Case for one segment with
2060 * a TD wrapped around to the top
2061 */
2062 if ((suspect_dma >= start_dma &&
2063 suspect_dma <= end_seg_dma) ||
2064 (suspect_dma >= cur_seg->dma &&
2065 suspect_dma <= end_trb_dma))
2066 return cur_seg;
2067 }
2068 return NULL;
2069 } else {
2070 /* Might still be somewhere in this segment */
2071 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2072 return cur_seg;
2073 }
2074 cur_seg = cur_seg->next;
2075 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2076 } while (cur_seg != start_seg);
2077
2078 return NULL;
2079}
2080
2081static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2082 struct xhci_virt_ep *ep)
2083{
2084 /*
2085 * As part of low/full-speed endpoint-halt processing
2086 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2087 */
2088 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2089 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2090 !(ep->ep_state & EP_CLEARING_TT)) {
2091 ep->ep_state |= EP_CLEARING_TT;
2092 td->urb->ep->hcpriv = td->urb->dev;
2093 if (usb_hub_clear_tt_buffer(td->urb))
2094 ep->ep_state &= ~EP_CLEARING_TT;
2095 }
2096}
2097
2098/* Check if an error has halted the endpoint ring. The class driver will
2099 * cleanup the halt for a non-default control endpoint if we indicate a stall.
2100 * However, a babble and other errors also halt the endpoint ring, and the class
2101 * driver won't clear the halt in that case, so we need to issue a Set Transfer
2102 * Ring Dequeue Pointer command manually.
2103 */
2104static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2105 struct xhci_ep_ctx *ep_ctx,
2106 unsigned int trb_comp_code)
2107{
2108 /* TRB completion codes that may require a manual halt cleanup */
2109 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2110 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2111 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
2112 /* The 0.95 spec says a babbling control endpoint
2113 * is not halted. The 0.96 spec says it is. Some HW
2114 * claims to be 0.95 compliant, but it halts the control
2115 * endpoint anyway. Check if a babble halted the
2116 * endpoint.
2117 */
2118 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
2119 return 1;
2120
2121 return 0;
2122}
2123
2124int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2125{
2126 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2127 /* Vendor defined "informational" completion code,
2128 * treat as not-an-error.
2129 */
2130 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2131 trb_comp_code);
2132 xhci_dbg(xhci, "Treating code as success.\n");
2133 return 1;
2134 }
2135 return 0;
2136}
2137
2138static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2139 struct xhci_ring *ep_ring, struct xhci_td *td,
2140 u32 trb_comp_code)
2141{
2142 struct xhci_ep_ctx *ep_ctx;
2143
2144 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2145
2146 switch (trb_comp_code) {
2147 case COMP_STOPPED_LENGTH_INVALID:
2148 case COMP_STOPPED_SHORT_PACKET:
2149 case COMP_STOPPED:
2150 /*
2151 * The "Stop Endpoint" completion will take care of any
2152 * stopped TDs. A stopped TD may be restarted, so don't update
2153 * the ring dequeue pointer or take this TD off any lists yet.
2154 */
2155 return 0;
2156 case COMP_USB_TRANSACTION_ERROR:
2157 case COMP_BABBLE_DETECTED_ERROR:
2158 case COMP_SPLIT_TRANSACTION_ERROR:
2159 /*
2160 * If endpoint context state is not halted we might be
2161 * racing with a reset endpoint command issued by a unsuccessful
2162 * stop endpoint completion (context error). In that case the
2163 * td should be on the cancelled list, and EP_HALTED flag set.
2164 *
2165 * Or then it's not halted due to the 0.95 spec stating that a
2166 * babbling control endpoint should not halt. The 0.96 spec
2167 * again says it should. Some HW claims to be 0.95 compliant,
2168 * but it halts the control endpoint anyway.
2169 */
2170 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2171 /*
2172 * If EP_HALTED is set and TD is on the cancelled list
2173 * the TD and dequeue pointer will be handled by reset
2174 * ep command completion
2175 */
2176 if ((ep->ep_state & EP_HALTED) &&
2177 !list_empty(&td->cancelled_td_list)) {
2178 xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2179 (unsigned long long)xhci_trb_virt_to_dma(
2180 td->start_seg, td->first_trb));
2181 return 0;
2182 }
2183 /* endpoint not halted, don't reset it */
2184 break;
2185 }
2186 /* Almost same procedure as for STALL_ERROR below */
2187 xhci_clear_hub_tt_buffer(xhci, td, ep);
2188 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
2189 return 0;
2190 case COMP_STALL_ERROR:
2191 /*
2192 * xhci internal endpoint state will go to a "halt" state for
2193 * any stall, including default control pipe protocol stall.
2194 * To clear the host side halt we need to issue a reset endpoint
2195 * command, followed by a set dequeue command to move past the
2196 * TD.
2197 * Class drivers clear the device side halt from a functional
2198 * stall later. Hub TT buffer should only be cleared for FS/LS
2199 * devices behind HS hubs for functional stalls.
2200 */
2201 if (ep->ep_index != 0)
2202 xhci_clear_hub_tt_buffer(xhci, td, ep);
2203
2204 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
2205
2206 return 0; /* xhci_handle_halted_endpoint marked td cancelled */
2207 default:
2208 break;
2209 }
2210
2211 /* Update ring dequeue pointer */
2212 ep_ring->dequeue = td->last_trb;
2213 ep_ring->deq_seg = td->last_trb_seg;
2214 ep_ring->num_trbs_free += td->num_trbs - 1;
2215 inc_deq(xhci, ep_ring);
2216
2217 return xhci_td_cleanup(xhci, td, ep_ring, td->status);
2218}
2219
2220/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2221static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2222 union xhci_trb *stop_trb)
2223{
2224 u32 sum;
2225 union xhci_trb *trb = ring->dequeue;
2226 struct xhci_segment *seg = ring->deq_seg;
2227
2228 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2229 if (!trb_is_noop(trb) && !trb_is_link(trb))
2230 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2231 }
2232 return sum;
2233}
2234
2235/*
2236 * Process control tds, update urb status and actual_length.
2237 */
2238static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2239 struct xhci_ring *ep_ring, struct xhci_td *td,
2240 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2241{
2242 struct xhci_ep_ctx *ep_ctx;
2243 u32 trb_comp_code;
2244 u32 remaining, requested;
2245 u32 trb_type;
2246
2247 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
2248 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
2249 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2250 requested = td->urb->transfer_buffer_length;
2251 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2252
2253 switch (trb_comp_code) {
2254 case COMP_SUCCESS:
2255 if (trb_type != TRB_STATUS) {
2256 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
2257 (trb_type == TRB_DATA) ? "data" : "setup");
2258 td->status = -ESHUTDOWN;
2259 break;
2260 }
2261 td->status = 0;
2262 break;
2263 case COMP_SHORT_PACKET:
2264 td->status = 0;
2265 break;
2266 case COMP_STOPPED_SHORT_PACKET:
2267 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2268 td->urb->actual_length = remaining;
2269 else
2270 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2271 goto finish_td;
2272 case COMP_STOPPED:
2273 switch (trb_type) {
2274 case TRB_SETUP:
2275 td->urb->actual_length = 0;
2276 goto finish_td;
2277 case TRB_DATA:
2278 case TRB_NORMAL:
2279 td->urb->actual_length = requested - remaining;
2280 goto finish_td;
2281 case TRB_STATUS:
2282 td->urb->actual_length = requested;
2283 goto finish_td;
2284 default:
2285 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2286 trb_type);
2287 goto finish_td;
2288 }
2289 case COMP_STOPPED_LENGTH_INVALID:
2290 goto finish_td;
2291 default:
2292 if (!xhci_requires_manual_halt_cleanup(xhci,
2293 ep_ctx, trb_comp_code))
2294 break;
2295 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2296 trb_comp_code, ep->ep_index);
2297 fallthrough;
2298 case COMP_STALL_ERROR:
2299 /* Did we transfer part of the data (middle) phase? */
2300 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2301 td->urb->actual_length = requested - remaining;
2302 else if (!td->urb_length_set)
2303 td->urb->actual_length = 0;
2304 goto finish_td;
2305 }
2306
2307 /* stopped at setup stage, no data transferred */
2308 if (trb_type == TRB_SETUP)
2309 goto finish_td;
2310
2311 /*
2312 * if on data stage then update the actual_length of the URB and flag it
2313 * as set, so it won't be overwritten in the event for the last TRB.
2314 */
2315 if (trb_type == TRB_DATA ||
2316 trb_type == TRB_NORMAL) {
2317 td->urb_length_set = true;
2318 td->urb->actual_length = requested - remaining;
2319 xhci_dbg(xhci, "Waiting for status stage event\n");
2320 return 0;
2321 }
2322
2323 /* at status stage */
2324 if (!td->urb_length_set)
2325 td->urb->actual_length = requested;
2326
2327finish_td:
2328 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2329}
2330
2331/*
2332 * Process isochronous tds, update urb packet status and actual_length.
2333 */
2334static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2335 struct xhci_ring *ep_ring, struct xhci_td *td,
2336 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2337{
2338 struct urb_priv *urb_priv;
2339 int idx;
2340 struct usb_iso_packet_descriptor *frame;
2341 u32 trb_comp_code;
2342 bool sum_trbs_for_length = false;
2343 u32 remaining, requested, ep_trb_len;
2344 int short_framestatus;
2345
2346 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2347 urb_priv = td->urb->hcpriv;
2348 idx = urb_priv->num_tds_done;
2349 frame = &td->urb->iso_frame_desc[idx];
2350 requested = frame->length;
2351 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2352 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2353 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2354 -EREMOTEIO : 0;
2355
2356 /* handle completion code */
2357 switch (trb_comp_code) {
2358 case COMP_SUCCESS:
2359 if (remaining) {
2360 frame->status = short_framestatus;
2361 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2362 sum_trbs_for_length = true;
2363 break;
2364 }
2365 frame->status = 0;
2366 break;
2367 case COMP_SHORT_PACKET:
2368 frame->status = short_framestatus;
2369 sum_trbs_for_length = true;
2370 break;
2371 case COMP_BANDWIDTH_OVERRUN_ERROR:
2372 frame->status = -ECOMM;
2373 break;
2374 case COMP_ISOCH_BUFFER_OVERRUN:
2375 case COMP_BABBLE_DETECTED_ERROR:
2376 frame->status = -EOVERFLOW;
2377 break;
2378 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2379 case COMP_STALL_ERROR:
2380 frame->status = -EPROTO;
2381 break;
2382 case COMP_USB_TRANSACTION_ERROR:
2383 frame->status = -EPROTO;
2384 if (ep_trb != td->last_trb)
2385 return 0;
2386 break;
2387 case COMP_STOPPED:
2388 sum_trbs_for_length = true;
2389 break;
2390 case COMP_STOPPED_SHORT_PACKET:
2391 /* field normally containing residue now contains tranferred */
2392 frame->status = short_framestatus;
2393 requested = remaining;
2394 break;
2395 case COMP_STOPPED_LENGTH_INVALID:
2396 requested = 0;
2397 remaining = 0;
2398 break;
2399 default:
2400 sum_trbs_for_length = true;
2401 frame->status = -1;
2402 break;
2403 }
2404
2405 if (sum_trbs_for_length)
2406 frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
2407 ep_trb_len - remaining;
2408 else
2409 frame->actual_length = requested;
2410
2411 td->urb->actual_length += frame->actual_length;
2412
2413 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2414}
2415
2416static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2417 struct xhci_virt_ep *ep, int status)
2418{
2419 struct urb_priv *urb_priv;
2420 struct usb_iso_packet_descriptor *frame;
2421 int idx;
2422
2423 urb_priv = td->urb->hcpriv;
2424 idx = urb_priv->num_tds_done;
2425 frame = &td->urb->iso_frame_desc[idx];
2426
2427 /* The transfer is partly done. */
2428 frame->status = -EXDEV;
2429
2430 /* calc actual length */
2431 frame->actual_length = 0;
2432
2433 /* Update ring dequeue pointer */
2434 ep->ring->dequeue = td->last_trb;
2435 ep->ring->deq_seg = td->last_trb_seg;
2436 ep->ring->num_trbs_free += td->num_trbs - 1;
2437 inc_deq(xhci, ep->ring);
2438
2439 return xhci_td_cleanup(xhci, td, ep->ring, status);
2440}
2441
2442/*
2443 * Process bulk and interrupt tds, update urb status and actual_length.
2444 */
2445static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2446 struct xhci_ring *ep_ring, struct xhci_td *td,
2447 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
2448{
2449 struct xhci_slot_ctx *slot_ctx;
2450 u32 trb_comp_code;
2451 u32 remaining, requested, ep_trb_len;
2452
2453 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
2454 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2455 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2456 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2457 requested = td->urb->transfer_buffer_length;
2458
2459 switch (trb_comp_code) {
2460 case COMP_SUCCESS:
2461 ep->err_count = 0;
2462 /* handle success with untransferred data as short packet */
2463 if (ep_trb != td->last_trb || remaining) {
2464 xhci_warn(xhci, "WARN Successful completion on short TX\n");
2465 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2466 td->urb->ep->desc.bEndpointAddress,
2467 requested, remaining);
2468 }
2469 td->status = 0;
2470 break;
2471 case COMP_SHORT_PACKET:
2472 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2473 td->urb->ep->desc.bEndpointAddress,
2474 requested, remaining);
2475 td->status = 0;
2476 break;
2477 case COMP_STOPPED_SHORT_PACKET:
2478 td->urb->actual_length = remaining;
2479 goto finish_td;
2480 case COMP_STOPPED_LENGTH_INVALID:
2481 /* stopped on ep trb with invalid length, exclude it */
2482 ep_trb_len = 0;
2483 remaining = 0;
2484 break;
2485 case COMP_USB_TRANSACTION_ERROR:
2486 if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
2487 (ep->err_count++ > MAX_SOFT_RETRY) ||
2488 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2489 break;
2490
2491 td->status = 0;
2492
2493 xhci_handle_halted_endpoint(xhci, ep, td, EP_SOFT_RESET);
2494 return 0;
2495 default:
2496 /* do nothing */
2497 break;
2498 }
2499
2500 if (ep_trb == td->last_trb)
2501 td->urb->actual_length = requested - remaining;
2502 else
2503 td->urb->actual_length =
2504 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2505 ep_trb_len - remaining;
2506finish_td:
2507 if (remaining > requested) {
2508 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2509 remaining);
2510 td->urb->actual_length = 0;
2511 }
2512
2513 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
2514}
2515
2516/*
2517 * If this function returns an error condition, it means it got a Transfer
2518 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2519 * At this point, the host controller is probably hosed and should be reset.
2520 */
2521static int handle_tx_event(struct xhci_hcd *xhci,
2522 struct xhci_transfer_event *event)
2523{
2524 struct xhci_virt_ep *ep;
2525 struct xhci_ring *ep_ring;
2526 unsigned int slot_id;
2527 int ep_index;
2528 struct xhci_td *td = NULL;
2529 dma_addr_t ep_trb_dma;
2530 struct xhci_segment *ep_seg;
2531 union xhci_trb *ep_trb;
2532 int status = -EINPROGRESS;
2533 struct xhci_ep_ctx *ep_ctx;
2534 struct list_head *tmp;
2535 u32 trb_comp_code;
2536 int td_num = 0;
2537 bool handling_skipped_tds = false;
2538
2539 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2540 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2541 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2542 ep_trb_dma = le64_to_cpu(event->buffer);
2543
2544 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2545 if (!ep) {
2546 xhci_err(xhci, "ERROR Invalid Transfer event\n");
2547 goto err_out;
2548 }
2549
2550 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
2551 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
2552
2553 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2554 xhci_err(xhci,
2555 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
2556 slot_id, ep_index);
2557 goto err_out;
2558 }
2559
2560 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2561 if (!ep_ring) {
2562 switch (trb_comp_code) {
2563 case COMP_STALL_ERROR:
2564 case COMP_USB_TRANSACTION_ERROR:
2565 case COMP_INVALID_STREAM_TYPE_ERROR:
2566 case COMP_INVALID_STREAM_ID_ERROR:
2567 xhci_dbg(xhci, "Stream transaction error ep %u no id\n",
2568 ep_index);
2569 if (ep->err_count++ > MAX_SOFT_RETRY)
2570 xhci_handle_halted_endpoint(xhci, ep, NULL,
2571 EP_HARD_RESET);
2572 else
2573 xhci_handle_halted_endpoint(xhci, ep, NULL,
2574 EP_SOFT_RESET);
2575 goto cleanup;
2576 case COMP_RING_UNDERRUN:
2577 case COMP_RING_OVERRUN:
2578 case COMP_STOPPED_LENGTH_INVALID:
2579 goto cleanup;
2580 default:
2581 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2582 slot_id, ep_index);
2583 goto err_out;
2584 }
2585 }
2586
2587 /* Count current td numbers if ep->skip is set */
2588 if (ep->skip) {
2589 list_for_each(tmp, &ep_ring->td_list)
2590 td_num++;
2591 }
2592
2593 /* Look for common error cases */
2594 switch (trb_comp_code) {
2595 /* Skip codes that require special handling depending on
2596 * transfer type
2597 */
2598 case COMP_SUCCESS:
2599 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2600 break;
2601 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2602 ep_ring->last_td_was_short)
2603 trb_comp_code = COMP_SHORT_PACKET;
2604 else
2605 xhci_warn_ratelimited(xhci,
2606 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2607 slot_id, ep_index);
2608 break;
2609 case COMP_SHORT_PACKET:
2610 break;
2611 /* Completion codes for endpoint stopped state */
2612 case COMP_STOPPED:
2613 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2614 slot_id, ep_index);
2615 break;
2616 case COMP_STOPPED_LENGTH_INVALID:
2617 xhci_dbg(xhci,
2618 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2619 slot_id, ep_index);
2620 break;
2621 case COMP_STOPPED_SHORT_PACKET:
2622 xhci_dbg(xhci,
2623 "Stopped with short packet transfer detected for slot %u ep %u\n",
2624 slot_id, ep_index);
2625 break;
2626 /* Completion codes for endpoint halted state */
2627 case COMP_STALL_ERROR:
2628 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2629 ep_index);
2630 status = -EPIPE;
2631 break;
2632 case COMP_SPLIT_TRANSACTION_ERROR:
2633 xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2634 slot_id, ep_index);
2635 status = -EPROTO;
2636 break;
2637 case COMP_USB_TRANSACTION_ERROR:
2638 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2639 slot_id, ep_index);
2640 status = -EPROTO;
2641 break;
2642 case COMP_BABBLE_DETECTED_ERROR:
2643 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2644 slot_id, ep_index);
2645 status = -EOVERFLOW;
2646 break;
2647 /* Completion codes for endpoint error state */
2648 case COMP_TRB_ERROR:
2649 xhci_warn(xhci,
2650 "WARN: TRB error for slot %u ep %u on endpoint\n",
2651 slot_id, ep_index);
2652 status = -EILSEQ;
2653 break;
2654 /* completion codes not indicating endpoint state change */
2655 case COMP_DATA_BUFFER_ERROR:
2656 xhci_warn(xhci,
2657 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2658 slot_id, ep_index);
2659 status = -ENOSR;
2660 break;
2661 case COMP_BANDWIDTH_OVERRUN_ERROR:
2662 xhci_warn(xhci,
2663 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2664 slot_id, ep_index);
2665 break;
2666 case COMP_ISOCH_BUFFER_OVERRUN:
2667 xhci_warn(xhci,
2668 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2669 slot_id, ep_index);
2670 break;
2671 case COMP_RING_UNDERRUN:
2672 /*
2673 * When the Isoch ring is empty, the xHC will generate
2674 * a Ring Overrun Event for IN Isoch endpoint or Ring
2675 * Underrun Event for OUT Isoch endpoint.
2676 */
2677 xhci_dbg(xhci, "underrun event on endpoint\n");
2678 if (!list_empty(&ep_ring->td_list))
2679 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2680 "still with TDs queued?\n",
2681 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2682 ep_index);
2683 goto cleanup;
2684 case COMP_RING_OVERRUN:
2685 xhci_dbg(xhci, "overrun event on endpoint\n");
2686 if (!list_empty(&ep_ring->td_list))
2687 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2688 "still with TDs queued?\n",
2689 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2690 ep_index);
2691 goto cleanup;
2692 case COMP_MISSED_SERVICE_ERROR:
2693 /*
2694 * When encounter missed service error, one or more isoc tds
2695 * may be missed by xHC.
2696 * Set skip flag of the ep_ring; Complete the missed tds as
2697 * short transfer when process the ep_ring next time.
2698 */
2699 ep->skip = true;
2700 xhci_dbg(xhci,
2701 "Miss service interval error for slot %u ep %u, set skip flag\n",
2702 slot_id, ep_index);
2703 goto cleanup;
2704 case COMP_NO_PING_RESPONSE_ERROR:
2705 ep->skip = true;
2706 xhci_dbg(xhci,
2707 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2708 slot_id, ep_index);
2709 goto cleanup;
2710
2711 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2712 /* needs disable slot command to recover */
2713 xhci_warn(xhci,
2714 "WARN: detect an incompatible device for slot %u ep %u",
2715 slot_id, ep_index);
2716 status = -EPROTO;
2717 break;
2718 default:
2719 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2720 status = 0;
2721 break;
2722 }
2723 xhci_warn(xhci,
2724 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2725 trb_comp_code, slot_id, ep_index);
2726 goto cleanup;
2727 }
2728
2729 do {
2730 /* This TRB should be in the TD at the head of this ring's
2731 * TD list.
2732 */
2733 if (list_empty(&ep_ring->td_list)) {
2734 /*
2735 * Don't print wanings if it's due to a stopped endpoint
2736 * generating an extra completion event if the device
2737 * was suspended. Or, a event for the last TRB of a
2738 * short TD we already got a short event for.
2739 * The short TD is already removed from the TD list.
2740 */
2741
2742 if (!(trb_comp_code == COMP_STOPPED ||
2743 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2744 ep_ring->last_td_was_short)) {
2745 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2746 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2747 ep_index);
2748 }
2749 if (ep->skip) {
2750 ep->skip = false;
2751 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2752 slot_id, ep_index);
2753 }
2754 if (trb_comp_code == COMP_STALL_ERROR ||
2755 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2756 trb_comp_code)) {
2757 xhci_handle_halted_endpoint(xhci, ep, NULL,
2758 EP_HARD_RESET);
2759 }
2760 goto cleanup;
2761 }
2762
2763 /* We've skipped all the TDs on the ep ring when ep->skip set */
2764 if (ep->skip && td_num == 0) {
2765 ep->skip = false;
2766 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2767 slot_id, ep_index);
2768 goto cleanup;
2769 }
2770
2771 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2772 td_list);
2773 if (ep->skip)
2774 td_num--;
2775
2776 /* Is this a TRB in the currently executing TD? */
2777 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2778 td->last_trb, ep_trb_dma, false);
2779
2780 /*
2781 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2782 * is not in the current TD pointed by ep_ring->dequeue because
2783 * that the hardware dequeue pointer still at the previous TRB
2784 * of the current TD. The previous TRB maybe a Link TD or the
2785 * last TRB of the previous TD. The command completion handle
2786 * will take care the rest.
2787 */
2788 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2789 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
2790 goto cleanup;
2791 }
2792
2793 if (!ep_seg) {
2794 if (!ep->skip ||
2795 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2796 /* Some host controllers give a spurious
2797 * successful event after a short transfer.
2798 * Ignore it.
2799 */
2800 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2801 ep_ring->last_td_was_short) {
2802 ep_ring->last_td_was_short = false;
2803 goto cleanup;
2804 }
2805 /* HC is busted, give up! */
2806 xhci_err(xhci,
2807 "ERROR Transfer event TRB DMA ptr not "
2808 "part of current TD ep_index %d "
2809 "comp_code %u\n", ep_index,
2810 trb_comp_code);
2811 trb_in_td(xhci, ep_ring->deq_seg,
2812 ep_ring->dequeue, td->last_trb,
2813 ep_trb_dma, true);
2814 return -ESHUTDOWN;
2815 }
2816
2817 skip_isoc_td(xhci, td, ep, status);
2818 goto cleanup;
2819 }
2820 if (trb_comp_code == COMP_SHORT_PACKET)
2821 ep_ring->last_td_was_short = true;
2822 else
2823 ep_ring->last_td_was_short = false;
2824
2825 if (ep->skip) {
2826 xhci_dbg(xhci,
2827 "Found td. Clear skip flag for slot %u ep %u.\n",
2828 slot_id, ep_index);
2829 ep->skip = false;
2830 }
2831
2832 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2833 sizeof(*ep_trb)];
2834
2835 trace_xhci_handle_transfer(ep_ring,
2836 (struct xhci_generic_trb *) ep_trb);
2837
2838 /*
2839 * No-op TRB could trigger interrupts in a case where
2840 * a URB was killed and a STALL_ERROR happens right
2841 * after the endpoint ring stopped. Reset the halted
2842 * endpoint. Otherwise, the endpoint remains stalled
2843 * indefinitely.
2844 */
2845
2846 if (trb_is_noop(ep_trb)) {
2847 if (trb_comp_code == COMP_STALL_ERROR ||
2848 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2849 trb_comp_code))
2850 xhci_handle_halted_endpoint(xhci, ep, td,
2851 EP_HARD_RESET);
2852 goto cleanup;
2853 }
2854
2855 td->status = status;
2856
2857 /* update the urb's actual_length and give back to the core */
2858 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2859 process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
2860 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2861 process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
2862 else
2863 process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
2864cleanup:
2865 handling_skipped_tds = ep->skip &&
2866 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2867 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
2868
2869 /*
2870 * Do not update event ring dequeue pointer if we're in a loop
2871 * processing missed tds.
2872 */
2873 if (!handling_skipped_tds)
2874 inc_deq(xhci, xhci->event_ring);
2875
2876 /*
2877 * If ep->skip is set, it means there are missed tds on the
2878 * endpoint ring need to take care of.
2879 * Process them as short transfer until reach the td pointed by
2880 * the event.
2881 */
2882 } while (handling_skipped_tds);
2883
2884 return 0;
2885
2886err_out:
2887 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2888 (unsigned long long) xhci_trb_virt_to_dma(
2889 xhci->event_ring->deq_seg,
2890 xhci->event_ring->dequeue),
2891 lower_32_bits(le64_to_cpu(event->buffer)),
2892 upper_32_bits(le64_to_cpu(event->buffer)),
2893 le32_to_cpu(event->transfer_len),
2894 le32_to_cpu(event->flags));
2895 return -ENODEV;
2896}
2897
2898/*
2899 * This function handles all OS-owned events on the event ring. It may drop
2900 * xhci->lock between event processing (e.g. to pass up port status changes).
2901 * Returns >0 for "possibly more events to process" (caller should call again),
2902 * otherwise 0 if done. In future, <0 returns should indicate error code.
2903 */
2904static int xhci_handle_event(struct xhci_hcd *xhci)
2905{
2906 union xhci_trb *event;
2907 int update_ptrs = 1;
2908 u32 trb_type;
2909 int ret;
2910
2911 /* Event ring hasn't been allocated yet. */
2912 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2913 xhci_err(xhci, "ERROR event ring not ready\n");
2914 return -ENOMEM;
2915 }
2916
2917 event = xhci->event_ring->dequeue;
2918 /* Does the HC or OS own the TRB? */
2919 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2920 xhci->event_ring->cycle_state)
2921 return 0;
2922
2923 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2924
2925 /*
2926 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2927 * speculative reads of the event's flags/data below.
2928 */
2929 rmb();
2930 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
2931 /* FIXME: Handle more event types. */
2932
2933 switch (trb_type) {
2934 case TRB_COMPLETION:
2935 handle_cmd_completion(xhci, &event->event_cmd);
2936 break;
2937 case TRB_PORT_STATUS:
2938 handle_port_status(xhci, event);
2939 update_ptrs = 0;
2940 break;
2941 case TRB_TRANSFER:
2942 ret = handle_tx_event(xhci, &event->trans_event);
2943 if (ret >= 0)
2944 update_ptrs = 0;
2945 break;
2946 case TRB_DEV_NOTE:
2947 handle_device_notification(xhci, event);
2948 break;
2949 default:
2950 if (trb_type >= TRB_VENDOR_DEFINED_LOW)
2951 handle_vendor_event(xhci, event, trb_type);
2952 else
2953 xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
2954 }
2955 /* Any of the above functions may drop and re-acquire the lock, so check
2956 * to make sure a watchdog timer didn't mark the host as non-responsive.
2957 */
2958 if (xhci->xhc_state & XHCI_STATE_DYING) {
2959 xhci_dbg(xhci, "xHCI host dying, returning from "
2960 "event handler.\n");
2961 return 0;
2962 }
2963
2964 if (update_ptrs)
2965 /* Update SW event ring dequeue pointer */
2966 inc_deq(xhci, xhci->event_ring);
2967
2968 /* Are there more items on the event ring? Caller will call us again to
2969 * check.
2970 */
2971 return 1;
2972}
2973
2974/*
2975 * Update Event Ring Dequeue Pointer:
2976 * - When all events have finished
2977 * - To avoid "Event Ring Full Error" condition
2978 */
2979static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
2980 union xhci_trb *event_ring_deq)
2981{
2982 u64 temp_64;
2983 dma_addr_t deq;
2984
2985 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2986 /* If necessary, update the HW's version of the event ring deq ptr. */
2987 if (event_ring_deq != xhci->event_ring->dequeue) {
2988 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2989 xhci->event_ring->dequeue);
2990 if (deq == 0)
2991 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
2992 /*
2993 * Per 4.9.4, Software writes to the ERDP register shall
2994 * always advance the Event Ring Dequeue Pointer value.
2995 */
2996 if ((temp_64 & (u64) ~ERST_PTR_MASK) ==
2997 ((u64) deq & (u64) ~ERST_PTR_MASK))
2998 return;
2999
3000 /* Update HC event ring dequeue pointer */
3001 temp_64 &= ERST_PTR_MASK;
3002 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
3003 }
3004
3005 /* Clear the event handler busy flag (RW1C) */
3006 temp_64 |= ERST_EHB;
3007 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
3008}
3009
3010/*
3011 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3012 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
3013 * indicators of an event TRB error, but we check the status *first* to be safe.
3014 */
3015irqreturn_t xhci_irq(struct usb_hcd *hcd)
3016{
3017 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3018 union xhci_trb *event_ring_deq;
3019 irqreturn_t ret = IRQ_NONE;
3020 u64 temp_64;
3021 u32 status;
3022 int event_loop = 0;
3023
3024 spin_lock(&xhci->lock);
3025 /* Check if the xHC generated the interrupt, or the irq is shared */
3026 status = readl(&xhci->op_regs->status);
3027 if (status == ~(u32)0) {
3028 xhci_hc_died(xhci);
3029 ret = IRQ_HANDLED;
3030 goto out;
3031 }
3032
3033 if (!(status & STS_EINT))
3034 goto out;
3035
3036 if (status & STS_HCE) {
3037 xhci_warn(xhci, "WARNING: Host Controller Error\n");
3038 goto out;
3039 }
3040
3041 if (status & STS_FATAL) {
3042 xhci_warn(xhci, "WARNING: Host System Error\n");
3043 xhci_halt(xhci);
3044 ret = IRQ_HANDLED;
3045 goto out;
3046 }
3047
3048 /*
3049 * Clear the op reg interrupt status first,
3050 * so we can receive interrupts from other MSI-X interrupters.
3051 * Write 1 to clear the interrupt status.
3052 */
3053 status |= STS_EINT;
3054 writel(status, &xhci->op_regs->status);
3055
3056 if (!hcd->msi_enabled) {
3057 u32 irq_pending;
3058 irq_pending = readl(&xhci->ir_set->irq_pending);
3059 irq_pending |= IMAN_IP;
3060 writel(irq_pending, &xhci->ir_set->irq_pending);
3061 }
3062
3063 if (xhci->xhc_state & XHCI_STATE_DYING ||
3064 xhci->xhc_state & XHCI_STATE_HALTED) {
3065 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
3066 "Shouldn't IRQs be disabled?\n");
3067 /* Clear the event handler busy flag (RW1C);
3068 * the event ring should be empty.
3069 */
3070 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
3071 xhci_write_64(xhci, temp_64 | ERST_EHB,
3072 &xhci->ir_set->erst_dequeue);
3073 ret = IRQ_HANDLED;
3074 goto out;
3075 }
3076
3077 event_ring_deq = xhci->event_ring->dequeue;
3078 /* FIXME this should be a delayed service routine
3079 * that clears the EHB.
3080 */
3081 while (xhci_handle_event(xhci) > 0) {
3082 if (event_loop++ < TRBS_PER_SEGMENT / 2)
3083 continue;
3084 xhci_update_erst_dequeue(xhci, event_ring_deq);
3085 event_ring_deq = xhci->event_ring->dequeue;
3086
3087 /* ring is half-full, force isoc trbs to interrupt more often */
3088 if (xhci->isoc_bei_interval > AVOID_BEI_INTERVAL_MIN)
3089 xhci->isoc_bei_interval = xhci->isoc_bei_interval / 2;
3090
3091 event_loop = 0;
3092 }
3093
3094 xhci_update_erst_dequeue(xhci, event_ring_deq);
3095 ret = IRQ_HANDLED;
3096
3097out:
3098 spin_unlock(&xhci->lock);
3099
3100 return ret;
3101}
3102
3103irqreturn_t xhci_msi_irq(int irq, void *hcd)
3104{
3105 return xhci_irq(hcd);
3106}
3107
3108/**** Endpoint Ring Operations ****/
3109
3110/*
3111 * Generic function for queueing a TRB on a ring.
3112 * The caller must have checked to make sure there's room on the ring.
3113 *
3114 * @more_trbs_coming: Will you enqueue more TRBs before calling
3115 * prepare_transfer()?
3116 */
3117static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3118 bool more_trbs_coming,
3119 u32 field1, u32 field2, u32 field3, u32 field4)
3120{
3121 struct xhci_generic_trb *trb;
3122
3123 trb = &ring->enqueue->generic;
3124 trb->field[0] = cpu_to_le32(field1);
3125 trb->field[1] = cpu_to_le32(field2);
3126 trb->field[2] = cpu_to_le32(field3);
3127 /* make sure TRB is fully written before giving it to the controller */
3128 wmb();
3129 trb->field[3] = cpu_to_le32(field4);
3130
3131 trace_xhci_queue_trb(ring, trb);
3132
3133 inc_enq(xhci, ring, more_trbs_coming);
3134}
3135
3136/*
3137 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
3138 * FIXME allocate segments if the ring is full.
3139 */
3140static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3141 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
3142{
3143 unsigned int num_trbs_needed;
3144 unsigned int link_trb_count = 0;
3145
3146 /* Make sure the endpoint has been added to xHC schedule */
3147 switch (ep_state) {
3148 case EP_STATE_DISABLED:
3149 /*
3150 * USB core changed config/interfaces without notifying us,
3151 * or hardware is reporting the wrong state.
3152 */
3153 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3154 return -ENOENT;
3155 case EP_STATE_ERROR:
3156 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
3157 /* FIXME event handling code for error needs to clear it */
3158 /* XXX not sure if this should be -ENOENT or not */
3159 return -EINVAL;
3160 case EP_STATE_HALTED:
3161 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
3162 break;
3163 case EP_STATE_STOPPED:
3164 case EP_STATE_RUNNING:
3165 break;
3166 default:
3167 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3168 /*
3169 * FIXME issue Configure Endpoint command to try to get the HC
3170 * back into a known state.
3171 */
3172 return -EINVAL;
3173 }
3174
3175 while (1) {
3176 if (room_on_ring(xhci, ep_ring, num_trbs))
3177 break;
3178
3179 if (ep_ring == xhci->cmd_ring) {
3180 xhci_err(xhci, "Do not support expand command ring\n");
3181 return -ENOMEM;
3182 }
3183
3184 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3185 "ERROR no room on ep ring, try ring expansion");
3186 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3187 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3188 mem_flags)) {
3189 xhci_err(xhci, "Ring expansion failed\n");
3190 return -ENOMEM;
3191 }
3192 }
3193
3194 while (trb_is_link(ep_ring->enqueue)) {
3195 /* If we're not dealing with 0.95 hardware or isoc rings
3196 * on AMD 0.96 host, clear the chain bit.
3197 */
3198 if (!xhci_link_trb_quirk(xhci) &&
3199 !(ep_ring->type == TYPE_ISOC &&
3200 (xhci->quirks & XHCI_AMD_0x96_HOST)))
3201 ep_ring->enqueue->link.control &=
3202 cpu_to_le32(~TRB_CHAIN);
3203 else
3204 ep_ring->enqueue->link.control |=
3205 cpu_to_le32(TRB_CHAIN);
3206
3207 wmb();
3208 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
3209
3210 /* Toggle the cycle bit after the last ring segment. */
3211 if (link_trb_toggles_cycle(ep_ring->enqueue))
3212 ep_ring->cycle_state ^= 1;
3213
3214 ep_ring->enq_seg = ep_ring->enq_seg->next;
3215 ep_ring->enqueue = ep_ring->enq_seg->trbs;
3216
3217 /* prevent infinite loop if all first trbs are link trbs */
3218 if (link_trb_count++ > ep_ring->num_segs) {
3219 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3220 return -EINVAL;
3221 }
3222 }
3223
3224 if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3225 xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3226 return -EINVAL;
3227 }
3228
3229 return 0;
3230}
3231
3232static int prepare_transfer(struct xhci_hcd *xhci,
3233 struct xhci_virt_device *xdev,
3234 unsigned int ep_index,
3235 unsigned int stream_id,
3236 unsigned int num_trbs,
3237 struct urb *urb,
3238 unsigned int td_index,
3239 gfp_t mem_flags)
3240{
3241 int ret;
3242 struct urb_priv *urb_priv;
3243 struct xhci_td *td;
3244 struct xhci_ring *ep_ring;
3245 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3246
3247 ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3248 stream_id);
3249 if (!ep_ring) {
3250 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3251 stream_id);
3252 return -EINVAL;
3253 }
3254
3255 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3256 num_trbs, mem_flags);
3257 if (ret)
3258 return ret;
3259
3260 urb_priv = urb->hcpriv;
3261 td = &urb_priv->td[td_index];
3262
3263 INIT_LIST_HEAD(&td->td_list);
3264 INIT_LIST_HEAD(&td->cancelled_td_list);
3265
3266 if (td_index == 0) {
3267 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
3268 if (unlikely(ret))
3269 return ret;
3270 }
3271
3272 td->urb = urb;
3273 /* Add this TD to the tail of the endpoint ring's TD list */
3274 list_add_tail(&td->td_list, &ep_ring->td_list);
3275 td->start_seg = ep_ring->enq_seg;
3276 td->first_trb = ep_ring->enqueue;
3277
3278 return 0;
3279}
3280
3281unsigned int count_trbs(u64 addr, u64 len)
3282{
3283 unsigned int num_trbs;
3284
3285 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3286 TRB_MAX_BUFF_SIZE);
3287 if (num_trbs == 0)
3288 num_trbs++;
3289
3290 return num_trbs;
3291}
3292
3293static inline unsigned int count_trbs_needed(struct urb *urb)
3294{
3295 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3296}
3297
3298static unsigned int count_sg_trbs_needed(struct urb *urb)
3299{
3300 struct scatterlist *sg;
3301 unsigned int i, len, full_len, num_trbs = 0;
3302
3303 full_len = urb->transfer_buffer_length;
3304
3305 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3306 len = sg_dma_len(sg);
3307 num_trbs += count_trbs(sg_dma_address(sg), len);
3308 len = min_t(unsigned int, len, full_len);
3309 full_len -= len;
3310 if (full_len == 0)
3311 break;
3312 }
3313
3314 return num_trbs;
3315}
3316
3317static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3318{
3319 u64 addr, len;
3320
3321 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3322 len = urb->iso_frame_desc[i].length;
3323
3324 return count_trbs(addr, len);
3325}
3326
3327static void check_trb_math(struct urb *urb, int running_total)
3328{
3329 if (unlikely(running_total != urb->transfer_buffer_length))
3330 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
3331 "queued %#x (%d), asked for %#x (%d)\n",
3332 __func__,
3333 urb->ep->desc.bEndpointAddress,
3334 running_total, running_total,
3335 urb->transfer_buffer_length,
3336 urb->transfer_buffer_length);
3337}
3338
3339static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
3340 unsigned int ep_index, unsigned int stream_id, int start_cycle,
3341 struct xhci_generic_trb *start_trb)
3342{
3343 /*
3344 * Pass all the TRBs to the hardware at once and make sure this write
3345 * isn't reordered.
3346 */
3347 wmb();
3348 if (start_cycle)
3349 start_trb->field[3] |= cpu_to_le32(start_cycle);
3350 else
3351 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3352 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3353}
3354
3355static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3356 struct xhci_ep_ctx *ep_ctx)
3357{
3358 int xhci_interval;
3359 int ep_interval;
3360
3361 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3362 ep_interval = urb->interval;
3363
3364 /* Convert to microframes */
3365 if (urb->dev->speed == USB_SPEED_LOW ||
3366 urb->dev->speed == USB_SPEED_FULL)
3367 ep_interval *= 8;
3368
3369 /* FIXME change this to a warning and a suggestion to use the new API
3370 * to set the polling interval (once the API is added).
3371 */
3372 if (xhci_interval != ep_interval) {
3373 dev_dbg_ratelimited(&urb->dev->dev,
3374 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3375 ep_interval, ep_interval == 1 ? "" : "s",
3376 xhci_interval, xhci_interval == 1 ? "" : "s");
3377 urb->interval = xhci_interval;
3378 /* Convert back to frames for LS/FS devices */
3379 if (urb->dev->speed == USB_SPEED_LOW ||
3380 urb->dev->speed == USB_SPEED_FULL)
3381 urb->interval /= 8;
3382 }
3383}
3384
3385/*
3386 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3387 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3388 * (comprised of sg list entries) can take several service intervals to
3389 * transmit.
3390 */
3391int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3392 struct urb *urb, int slot_id, unsigned int ep_index)
3393{
3394 struct xhci_ep_ctx *ep_ctx;
3395
3396 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3397 check_interval(xhci, urb, ep_ctx);
3398
3399 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3400}
3401
3402/*
3403 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3404 * packets remaining in the TD (*not* including this TRB).
3405 *
3406 * Total TD packet count = total_packet_count =
3407 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3408 *
3409 * Packets transferred up to and including this TRB = packets_transferred =
3410 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3411 *
3412 * TD size = total_packet_count - packets_transferred
3413 *
3414 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3415 * including this TRB, right shifted by 10
3416 *
3417 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3418 * This is taken care of in the TRB_TD_SIZE() macro
3419 *
3420 * The last TRB in a TD must have the TD size set to zero.
3421 */
3422static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3423 int trb_buff_len, unsigned int td_total_len,
3424 struct urb *urb, bool more_trbs_coming)
3425{
3426 u32 maxp, total_packet_count;
3427
3428 /* MTK xHCI 0.96 contains some features from 1.0 */
3429 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3430 return ((td_total_len - transferred) >> 10);
3431
3432 /* One TRB with a zero-length data packet. */
3433 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3434 trb_buff_len == td_total_len)
3435 return 0;
3436
3437 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3438 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
3439 trb_buff_len = 0;
3440
3441 maxp = usb_endpoint_maxp(&urb->ep->desc);
3442 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3443
3444 /* Queueing functions don't count the current TRB into transferred */
3445 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3446}
3447
3448
3449static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3450 u32 *trb_buff_len, struct xhci_segment *seg)
3451{
3452 struct device *dev = xhci_to_hcd(xhci)->self.controller;
3453 unsigned int unalign;
3454 unsigned int max_pkt;
3455 u32 new_buff_len;
3456 size_t len;
3457
3458 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3459 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3460
3461 /* we got lucky, last normal TRB data on segment is packet aligned */
3462 if (unalign == 0)
3463 return 0;
3464
3465 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3466 unalign, *trb_buff_len);
3467
3468 /* is the last nornal TRB alignable by splitting it */
3469 if (*trb_buff_len > unalign) {
3470 *trb_buff_len -= unalign;
3471 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3472 return 0;
3473 }
3474
3475 /*
3476 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3477 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3478 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3479 */
3480 new_buff_len = max_pkt - (enqd_len % max_pkt);
3481
3482 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3483 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3484
3485 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3486 if (usb_urb_dir_out(urb)) {
3487 if (urb->num_sgs) {
3488 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3489 seg->bounce_buf, new_buff_len, enqd_len);
3490 if (len != new_buff_len)
3491 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3492 len, new_buff_len);
3493 } else {
3494 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3495 }
3496
3497 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3498 max_pkt, DMA_TO_DEVICE);
3499 } else {
3500 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3501 max_pkt, DMA_FROM_DEVICE);
3502 }
3503
3504 if (dma_mapping_error(dev, seg->bounce_dma)) {
3505 /* try without aligning. Some host controllers survive */
3506 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3507 return 0;
3508 }
3509 *trb_buff_len = new_buff_len;
3510 seg->bounce_len = new_buff_len;
3511 seg->bounce_offs = enqd_len;
3512
3513 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3514
3515 return 1;
3516}
3517
3518/* This is very similar to what ehci-q.c qtd_fill() does */
3519int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3520 struct urb *urb, int slot_id, unsigned int ep_index)
3521{
3522 struct xhci_ring *ring;
3523 struct urb_priv *urb_priv;
3524 struct xhci_td *td;
3525 struct xhci_generic_trb *start_trb;
3526 struct scatterlist *sg = NULL;
3527 bool more_trbs_coming = true;
3528 bool need_zero_pkt = false;
3529 bool first_trb = true;
3530 unsigned int num_trbs;
3531 unsigned int start_cycle, num_sgs = 0;
3532 unsigned int enqd_len, block_len, trb_buff_len, full_len;
3533 int sent_len, ret;
3534 u32 field, length_field, remainder;
3535 u64 addr, send_addr;
3536
3537 ring = xhci_urb_to_transfer_ring(xhci, urb);
3538 if (!ring)
3539 return -EINVAL;
3540
3541 full_len = urb->transfer_buffer_length;
3542 /* If we have scatter/gather list, we use it. */
3543 if (urb->num_sgs && !(urb->transfer_flags & URB_DMA_MAP_SINGLE)) {
3544 num_sgs = urb->num_mapped_sgs;
3545 sg = urb->sg;
3546 addr = (u64) sg_dma_address(sg);
3547 block_len = sg_dma_len(sg);
3548 num_trbs = count_sg_trbs_needed(urb);
3549 } else {
3550 num_trbs = count_trbs_needed(urb);
3551 addr = (u64) urb->transfer_dma;
3552 block_len = full_len;
3553 }
3554 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3555 ep_index, urb->stream_id,
3556 num_trbs, urb, 0, mem_flags);
3557 if (unlikely(ret < 0))
3558 return ret;
3559
3560 urb_priv = urb->hcpriv;
3561
3562 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3563 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
3564 need_zero_pkt = true;
3565
3566 td = &urb_priv->td[0];
3567
3568 /*
3569 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3570 * until we've finished creating all the other TRBs. The ring's cycle
3571 * state may change as we enqueue the other TRBs, so save it too.
3572 */
3573 start_trb = &ring->enqueue->generic;
3574 start_cycle = ring->cycle_state;
3575 send_addr = addr;
3576
3577 /* Queue the TRBs, even if they are zero-length */
3578 for (enqd_len = 0; first_trb || enqd_len < full_len;
3579 enqd_len += trb_buff_len) {
3580 field = TRB_TYPE(TRB_NORMAL);
3581
3582 /* TRB buffer should not cross 64KB boundaries */
3583 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3584 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3585
3586 if (enqd_len + trb_buff_len > full_len)
3587 trb_buff_len = full_len - enqd_len;
3588
3589 /* Don't change the cycle bit of the first TRB until later */
3590 if (first_trb) {
3591 first_trb = false;
3592 if (start_cycle == 0)
3593 field |= TRB_CYCLE;
3594 } else
3595 field |= ring->cycle_state;
3596
3597 /* Chain all the TRBs together; clear the chain bit in the last
3598 * TRB to indicate it's the last TRB in the chain.
3599 */
3600 if (enqd_len + trb_buff_len < full_len) {
3601 field |= TRB_CHAIN;
3602 if (trb_is_link(ring->enqueue + 1)) {
3603 if (xhci_align_td(xhci, urb, enqd_len,
3604 &trb_buff_len,
3605 ring->enq_seg)) {
3606 send_addr = ring->enq_seg->bounce_dma;
3607 /* assuming TD won't span 2 segs */
3608 td->bounce_seg = ring->enq_seg;
3609 }
3610 }
3611 }
3612 if (enqd_len + trb_buff_len >= full_len) {
3613 field &= ~TRB_CHAIN;
3614 field |= TRB_IOC;
3615 more_trbs_coming = false;
3616 td->last_trb = ring->enqueue;
3617 td->last_trb_seg = ring->enq_seg;
3618 if (xhci_urb_suitable_for_idt(urb)) {
3619 memcpy(&send_addr, urb->transfer_buffer,
3620 trb_buff_len);
3621 le64_to_cpus(&send_addr);
3622 field |= TRB_IDT;
3623 }
3624 }
3625
3626 /* Only set interrupt on short packet for IN endpoints */
3627 if (usb_urb_dir_in(urb))
3628 field |= TRB_ISP;
3629
3630 /* Set the TRB length, TD size, and interrupter fields. */
3631 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3632 full_len, urb, more_trbs_coming);
3633
3634 length_field = TRB_LEN(trb_buff_len) |
3635 TRB_TD_SIZE(remainder) |
3636 TRB_INTR_TARGET(0);
3637
3638 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3639 lower_32_bits(send_addr),
3640 upper_32_bits(send_addr),
3641 length_field,
3642 field);
3643 td->num_trbs++;
3644 addr += trb_buff_len;
3645 sent_len = trb_buff_len;
3646
3647 while (sg && sent_len >= block_len) {
3648 /* New sg entry */
3649 --num_sgs;
3650 sent_len -= block_len;
3651 sg = sg_next(sg);
3652 if (num_sgs != 0 && sg) {
3653 block_len = sg_dma_len(sg);
3654 addr = (u64) sg_dma_address(sg);
3655 addr += sent_len;
3656 }
3657 }
3658 block_len -= sent_len;
3659 send_addr = addr;
3660 }
3661
3662 if (need_zero_pkt) {
3663 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3664 ep_index, urb->stream_id,
3665 1, urb, 1, mem_flags);
3666 urb_priv->td[1].last_trb = ring->enqueue;
3667 urb_priv->td[1].last_trb_seg = ring->enq_seg;
3668 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3669 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3670 urb_priv->td[1].num_trbs++;
3671 }
3672
3673 check_trb_math(urb, enqd_len);
3674 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3675 start_cycle, start_trb);
3676 return 0;
3677}
3678
3679/* Caller must have locked xhci->lock */
3680int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3681 struct urb *urb, int slot_id, unsigned int ep_index)
3682{
3683 struct xhci_ring *ep_ring;
3684 int num_trbs;
3685 int ret;
3686 struct usb_ctrlrequest *setup;
3687 struct xhci_generic_trb *start_trb;
3688 int start_cycle;
3689 u32 field;
3690 struct urb_priv *urb_priv;
3691 struct xhci_td *td;
3692
3693 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3694 if (!ep_ring)
3695 return -EINVAL;
3696
3697 /*
3698 * Need to copy setup packet into setup TRB, so we can't use the setup
3699 * DMA address.
3700 */
3701 if (!urb->setup_packet)
3702 return -EINVAL;
3703
3704 /* 1 TRB for setup, 1 for status */
3705 num_trbs = 2;
3706 /*
3707 * Don't need to check if we need additional event data and normal TRBs,
3708 * since data in control transfers will never get bigger than 16MB
3709 * XXX: can we get a buffer that crosses 64KB boundaries?
3710 */
3711 if (urb->transfer_buffer_length > 0)
3712 num_trbs++;
3713 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3714 ep_index, urb->stream_id,
3715 num_trbs, urb, 0, mem_flags);
3716 if (ret < 0)
3717 return ret;
3718
3719 urb_priv = urb->hcpriv;
3720 td = &urb_priv->td[0];
3721 td->num_trbs = num_trbs;
3722
3723 /*
3724 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3725 * until we've finished creating all the other TRBs. The ring's cycle
3726 * state may change as we enqueue the other TRBs, so save it too.
3727 */
3728 start_trb = &ep_ring->enqueue->generic;
3729 start_cycle = ep_ring->cycle_state;
3730
3731 /* Queue setup TRB - see section 6.4.1.2.1 */
3732 /* FIXME better way to translate setup_packet into two u32 fields? */
3733 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3734 field = 0;
3735 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3736 if (start_cycle == 0)
3737 field |= 0x1;
3738
3739 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3740 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3741 if (urb->transfer_buffer_length > 0) {
3742 if (setup->bRequestType & USB_DIR_IN)
3743 field |= TRB_TX_TYPE(TRB_DATA_IN);
3744 else
3745 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3746 }
3747 }
3748
3749 queue_trb(xhci, ep_ring, true,
3750 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3751 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3752 TRB_LEN(8) | TRB_INTR_TARGET(0),
3753 /* Immediate data in pointer */
3754 field);
3755
3756 /* If there's data, queue data TRBs */
3757 /* Only set interrupt on short packet for IN endpoints */
3758 if (usb_urb_dir_in(urb))
3759 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3760 else
3761 field = TRB_TYPE(TRB_DATA);
3762
3763 if (urb->transfer_buffer_length > 0) {
3764 u32 length_field, remainder;
3765 u64 addr;
3766
3767 if (xhci_urb_suitable_for_idt(urb)) {
3768 memcpy(&addr, urb->transfer_buffer,
3769 urb->transfer_buffer_length);
3770 le64_to_cpus(&addr);
3771 field |= TRB_IDT;
3772 } else {
3773 addr = (u64) urb->transfer_dma;
3774 }
3775
3776 remainder = xhci_td_remainder(xhci, 0,
3777 urb->transfer_buffer_length,
3778 urb->transfer_buffer_length,
3779 urb, 1);
3780 length_field = TRB_LEN(urb->transfer_buffer_length) |
3781 TRB_TD_SIZE(remainder) |
3782 TRB_INTR_TARGET(0);
3783 if (setup->bRequestType & USB_DIR_IN)
3784 field |= TRB_DIR_IN;
3785 queue_trb(xhci, ep_ring, true,
3786 lower_32_bits(addr),
3787 upper_32_bits(addr),
3788 length_field,
3789 field | ep_ring->cycle_state);
3790 }
3791
3792 /* Save the DMA address of the last TRB in the TD */
3793 td->last_trb = ep_ring->enqueue;
3794 td->last_trb_seg = ep_ring->enq_seg;
3795
3796 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3797 /* If the device sent data, the status stage is an OUT transfer */
3798 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3799 field = 0;
3800 else
3801 field = TRB_DIR_IN;
3802 queue_trb(xhci, ep_ring, false,
3803 0,
3804 0,
3805 TRB_INTR_TARGET(0),
3806 /* Event on completion */
3807 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3808
3809 giveback_first_trb(xhci, slot_id, ep_index, 0,
3810 start_cycle, start_trb);
3811 return 0;
3812}
3813
3814/*
3815 * The transfer burst count field of the isochronous TRB defines the number of
3816 * bursts that are required to move all packets in this TD. Only SuperSpeed
3817 * devices can burst up to bMaxBurst number of packets per service interval.
3818 * This field is zero based, meaning a value of zero in the field means one
3819 * burst. Basically, for everything but SuperSpeed devices, this field will be
3820 * zero. Only xHCI 1.0 host controllers support this field.
3821 */
3822static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3823 struct urb *urb, unsigned int total_packet_count)
3824{
3825 unsigned int max_burst;
3826
3827 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3828 return 0;
3829
3830 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3831 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3832}
3833
3834/*
3835 * Returns the number of packets in the last "burst" of packets. This field is
3836 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3837 * the last burst packet count is equal to the total number of packets in the
3838 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3839 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3840 * contain 1 to (bMaxBurst + 1) packets.
3841 */
3842static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3843 struct urb *urb, unsigned int total_packet_count)
3844{
3845 unsigned int max_burst;
3846 unsigned int residue;
3847
3848 if (xhci->hci_version < 0x100)
3849 return 0;
3850
3851 if (urb->dev->speed >= USB_SPEED_SUPER) {
3852 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3853 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3854 residue = total_packet_count % (max_burst + 1);
3855 /* If residue is zero, the last burst contains (max_burst + 1)
3856 * number of packets, but the TLBPC field is zero-based.
3857 */
3858 if (residue == 0)
3859 return max_burst;
3860 return residue - 1;
3861 }
3862 if (total_packet_count == 0)
3863 return 0;
3864 return total_packet_count - 1;
3865}
3866
3867/*
3868 * Calculates Frame ID field of the isochronous TRB identifies the
3869 * target frame that the Interval associated with this Isochronous
3870 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3871 *
3872 * Returns actual frame id on success, negative value on error.
3873 */
3874static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3875 struct urb *urb, int index)
3876{
3877 int start_frame, ist, ret = 0;
3878 int start_frame_id, end_frame_id, current_frame_id;
3879
3880 if (urb->dev->speed == USB_SPEED_LOW ||
3881 urb->dev->speed == USB_SPEED_FULL)
3882 start_frame = urb->start_frame + index * urb->interval;
3883 else
3884 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3885
3886 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3887 *
3888 * If bit [3] of IST is cleared to '0', software can add a TRB no
3889 * later than IST[2:0] Microframes before that TRB is scheduled to
3890 * be executed.
3891 * If bit [3] of IST is set to '1', software can add a TRB no later
3892 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3893 */
3894 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3895 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3896 ist <<= 3;
3897
3898 /* Software shall not schedule an Isoch TD with a Frame ID value that
3899 * is less than the Start Frame ID or greater than the End Frame ID,
3900 * where:
3901 *
3902 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3903 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3904 *
3905 * Both the End Frame ID and Start Frame ID values are calculated
3906 * in microframes. When software determines the valid Frame ID value;
3907 * The End Frame ID value should be rounded down to the nearest Frame
3908 * boundary, and the Start Frame ID value should be rounded up to the
3909 * nearest Frame boundary.
3910 */
3911 current_frame_id = readl(&xhci->run_regs->microframe_index);
3912 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3913 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3914
3915 start_frame &= 0x7ff;
3916 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3917 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3918
3919 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3920 __func__, index, readl(&xhci->run_regs->microframe_index),
3921 start_frame_id, end_frame_id, start_frame);
3922
3923 if (start_frame_id < end_frame_id) {
3924 if (start_frame > end_frame_id ||
3925 start_frame < start_frame_id)
3926 ret = -EINVAL;
3927 } else if (start_frame_id > end_frame_id) {
3928 if ((start_frame > end_frame_id &&
3929 start_frame < start_frame_id))
3930 ret = -EINVAL;
3931 } else {
3932 ret = -EINVAL;
3933 }
3934
3935 if (index == 0) {
3936 if (ret == -EINVAL || start_frame == start_frame_id) {
3937 start_frame = start_frame_id + 1;
3938 if (urb->dev->speed == USB_SPEED_LOW ||
3939 urb->dev->speed == USB_SPEED_FULL)
3940 urb->start_frame = start_frame;
3941 else
3942 urb->start_frame = start_frame << 3;
3943 ret = 0;
3944 }
3945 }
3946
3947 if (ret) {
3948 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3949 start_frame, current_frame_id, index,
3950 start_frame_id, end_frame_id);
3951 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3952 return ret;
3953 }
3954
3955 return start_frame;
3956}
3957
3958/* Check if we should generate event interrupt for a TD in an isoc URB */
3959static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i)
3960{
3961 if (xhci->hci_version < 0x100)
3962 return false;
3963 /* always generate an event interrupt for the last TD */
3964 if (i == num_tds - 1)
3965 return false;
3966 /*
3967 * If AVOID_BEI is set the host handles full event rings poorly,
3968 * generate an event at least every 8th TD to clear the event ring
3969 */
3970 if (i && xhci->quirks & XHCI_AVOID_BEI)
3971 return !!(i % xhci->isoc_bei_interval);
3972
3973 return true;
3974}
3975
3976/* This is for isoc transfer */
3977static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3978 struct urb *urb, int slot_id, unsigned int ep_index)
3979{
3980 struct xhci_ring *ep_ring;
3981 struct urb_priv *urb_priv;
3982 struct xhci_td *td;
3983 int num_tds, trbs_per_td;
3984 struct xhci_generic_trb *start_trb;
3985 bool first_trb;
3986 int start_cycle;
3987 u32 field, length_field;
3988 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3989 u64 start_addr, addr;
3990 int i, j;
3991 bool more_trbs_coming;
3992 struct xhci_virt_ep *xep;
3993 int frame_id;
3994
3995 xep = &xhci->devs[slot_id]->eps[ep_index];
3996 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3997
3998 num_tds = urb->number_of_packets;
3999 if (num_tds < 1) {
4000 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
4001 return -EINVAL;
4002 }
4003 start_addr = (u64) urb->transfer_dma;
4004 start_trb = &ep_ring->enqueue->generic;
4005 start_cycle = ep_ring->cycle_state;
4006
4007 urb_priv = urb->hcpriv;
4008 /* Queue the TRBs for each TD, even if they are zero-length */
4009 for (i = 0; i < num_tds; i++) {
4010 unsigned int total_pkt_count, max_pkt;
4011 unsigned int burst_count, last_burst_pkt_count;
4012 u32 sia_frame_id;
4013
4014 first_trb = true;
4015 running_total = 0;
4016 addr = start_addr + urb->iso_frame_desc[i].offset;
4017 td_len = urb->iso_frame_desc[i].length;
4018 td_remain_len = td_len;
4019 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
4020 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4021
4022 /* A zero-length transfer still involves at least one packet. */
4023 if (total_pkt_count == 0)
4024 total_pkt_count++;
4025 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4026 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4027 urb, total_pkt_count);
4028
4029 trbs_per_td = count_isoc_trbs_needed(urb, i);
4030
4031 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
4032 urb->stream_id, trbs_per_td, urb, i, mem_flags);
4033 if (ret < 0) {
4034 if (i == 0)
4035 return ret;
4036 goto cleanup;
4037 }
4038 td = &urb_priv->td[i];
4039 td->num_trbs = trbs_per_td;
4040 /* use SIA as default, if frame id is used overwrite it */
4041 sia_frame_id = TRB_SIA;
4042 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4043 HCC_CFC(xhci->hcc_params)) {
4044 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4045 if (frame_id >= 0)
4046 sia_frame_id = TRB_FRAME_ID(frame_id);
4047 }
4048 /*
4049 * Set isoc specific data for the first TRB in a TD.
4050 * Prevent HW from getting the TRBs by keeping the cycle state
4051 * inverted in the first TDs isoc TRB.
4052 */
4053 field = TRB_TYPE(TRB_ISOC) |
4054 TRB_TLBPC(last_burst_pkt_count) |
4055 sia_frame_id |
4056 (i ? ep_ring->cycle_state : !start_cycle);
4057
4058 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4059 if (!xep->use_extended_tbc)
4060 field |= TRB_TBC(burst_count);
4061
4062 /* fill the rest of the TRB fields, and remaining normal TRBs */
4063 for (j = 0; j < trbs_per_td; j++) {
4064 u32 remainder = 0;
4065
4066 /* only first TRB is isoc, overwrite otherwise */
4067 if (!first_trb)
4068 field = TRB_TYPE(TRB_NORMAL) |
4069 ep_ring->cycle_state;
4070
4071 /* Only set interrupt on short packet for IN EPs */
4072 if (usb_urb_dir_in(urb))
4073 field |= TRB_ISP;
4074
4075 /* Set the chain bit for all except the last TRB */
4076 if (j < trbs_per_td - 1) {
4077 more_trbs_coming = true;
4078 field |= TRB_CHAIN;
4079 } else {
4080 more_trbs_coming = false;
4081 td->last_trb = ep_ring->enqueue;
4082 td->last_trb_seg = ep_ring->enq_seg;
4083 field |= TRB_IOC;
4084 if (trb_block_event_intr(xhci, num_tds, i))
4085 field |= TRB_BEI;
4086 }
4087 /* Calculate TRB length */
4088 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
4089 if (trb_buff_len > td_remain_len)
4090 trb_buff_len = td_remain_len;
4091
4092 /* Set the TRB length, TD size, & interrupter fields. */
4093 remainder = xhci_td_remainder(xhci, running_total,
4094 trb_buff_len, td_len,
4095 urb, more_trbs_coming);
4096
4097 length_field = TRB_LEN(trb_buff_len) |
4098 TRB_INTR_TARGET(0);
4099
4100 /* xhci 1.1 with ETE uses TD Size field for TBC */
4101 if (first_trb && xep->use_extended_tbc)
4102 length_field |= TRB_TD_SIZE_TBC(burst_count);
4103 else
4104 length_field |= TRB_TD_SIZE(remainder);
4105 first_trb = false;
4106
4107 queue_trb(xhci, ep_ring, more_trbs_coming,
4108 lower_32_bits(addr),
4109 upper_32_bits(addr),
4110 length_field,
4111 field);
4112 running_total += trb_buff_len;
4113
4114 addr += trb_buff_len;
4115 td_remain_len -= trb_buff_len;
4116 }
4117
4118 /* Check TD length */
4119 if (running_total != td_len) {
4120 xhci_err(xhci, "ISOC TD length unmatch\n");
4121 ret = -EINVAL;
4122 goto cleanup;
4123 }
4124 }
4125
4126 /* store the next frame id */
4127 if (HCC_CFC(xhci->hcc_params))
4128 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4129
4130 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4131 if (xhci->quirks & XHCI_AMD_PLL_FIX)
4132 usb_amd_quirk_pll_disable();
4133 }
4134 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4135
4136 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4137 start_cycle, start_trb);
4138 return 0;
4139cleanup:
4140 /* Clean up a partially enqueued isoc transfer. */
4141
4142 for (i--; i >= 0; i--)
4143 list_del_init(&urb_priv->td[i].td_list);
4144
4145 /* Use the first TD as a temporary variable to turn the TDs we've queued
4146 * into No-ops with a software-owned cycle bit. That way the hardware
4147 * won't accidentally start executing bogus TDs when we partially
4148 * overwrite them. td->first_trb and td->start_seg are already set.
4149 */
4150 urb_priv->td[0].last_trb = ep_ring->enqueue;
4151 /* Every TRB except the first & last will have its cycle bit flipped. */
4152 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
4153
4154 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
4155 ep_ring->enqueue = urb_priv->td[0].first_trb;
4156 ep_ring->enq_seg = urb_priv->td[0].start_seg;
4157 ep_ring->cycle_state = start_cycle;
4158 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
4159 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4160 return ret;
4161}
4162
4163/*
4164 * Check transfer ring to guarantee there is enough room for the urb.
4165 * Update ISO URB start_frame and interval.
4166 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4167 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4168 * Contiguous Frame ID is not supported by HC.
4169 */
4170int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4171 struct urb *urb, int slot_id, unsigned int ep_index)
4172{
4173 struct xhci_virt_device *xdev;
4174 struct xhci_ring *ep_ring;
4175 struct xhci_ep_ctx *ep_ctx;
4176 int start_frame;
4177 int num_tds, num_trbs, i;
4178 int ret;
4179 struct xhci_virt_ep *xep;
4180 int ist;
4181
4182 xdev = xhci->devs[slot_id];
4183 xep = &xhci->devs[slot_id]->eps[ep_index];
4184 ep_ring = xdev->eps[ep_index].ring;
4185 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4186
4187 num_trbs = 0;
4188 num_tds = urb->number_of_packets;
4189 for (i = 0; i < num_tds; i++)
4190 num_trbs += count_isoc_trbs_needed(urb, i);
4191
4192 /* Check the ring to guarantee there is enough room for the whole urb.
4193 * Do not insert any td of the urb to the ring if the check failed.
4194 */
4195 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
4196 num_trbs, mem_flags);
4197 if (ret)
4198 return ret;
4199
4200 /*
4201 * Check interval value. This should be done before we start to
4202 * calculate the start frame value.
4203 */
4204 check_interval(xhci, urb, ep_ctx);
4205
4206 /* Calculate the start frame and put it in urb->start_frame. */
4207 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
4208 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
4209 urb->start_frame = xep->next_frame_id;
4210 goto skip_start_over;
4211 }
4212 }
4213
4214 start_frame = readl(&xhci->run_regs->microframe_index);
4215 start_frame &= 0x3fff;
4216 /*
4217 * Round up to the next frame and consider the time before trb really
4218 * gets scheduled by hardare.
4219 */
4220 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4221 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4222 ist <<= 3;
4223 start_frame += ist + XHCI_CFC_DELAY;
4224 start_frame = roundup(start_frame, 8);
4225
4226 /*
4227 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4228 * is greate than 8 microframes.
4229 */
4230 if (urb->dev->speed == USB_SPEED_LOW ||
4231 urb->dev->speed == USB_SPEED_FULL) {
4232 start_frame = roundup(start_frame, urb->interval << 3);
4233 urb->start_frame = start_frame >> 3;
4234 } else {
4235 start_frame = roundup(start_frame, urb->interval);
4236 urb->start_frame = start_frame;
4237 }
4238
4239skip_start_over:
4240 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4241
4242 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
4243}
4244
4245/**** Command Ring Operations ****/
4246
4247/* Generic function for queueing a command TRB on the command ring.
4248 * Check to make sure there's room on the command ring for one command TRB.
4249 * Also check that there's room reserved for commands that must not fail.
4250 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4251 * then only check for the number of reserved spots.
4252 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4253 * because the command event handler may want to resubmit a failed command.
4254 */
4255static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4256 u32 field1, u32 field2,
4257 u32 field3, u32 field4, bool command_must_succeed)
4258{
4259 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
4260 int ret;
4261
4262 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4263 (xhci->xhc_state & XHCI_STATE_HALTED)) {
4264 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
4265 return -ESHUTDOWN;
4266 }
4267
4268 if (!command_must_succeed)
4269 reserved_trbs++;
4270
4271 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
4272 reserved_trbs, GFP_ATOMIC);
4273 if (ret < 0) {
4274 xhci_err(xhci, "ERR: No room for command on command ring\n");
4275 if (command_must_succeed)
4276 xhci_err(xhci, "ERR: Reserved TRB counting for "
4277 "unfailable commands failed.\n");
4278 return ret;
4279 }
4280
4281 cmd->command_trb = xhci->cmd_ring->enqueue;
4282
4283 /* if there are no other commands queued we start the timeout timer */
4284 if (list_empty(&xhci->cmd_list)) {
4285 xhci->current_cmd = cmd;
4286 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
4287 }
4288
4289 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4290
4291 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4292 field4 | xhci->cmd_ring->cycle_state);
4293 return 0;
4294}
4295
4296/* Queue a slot enable or disable request on the command ring */
4297int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4298 u32 trb_type, u32 slot_id)
4299{
4300 return queue_command(xhci, cmd, 0, 0, 0,
4301 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
4302}
4303
4304/* Queue an address device command TRB */
4305int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4306 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
4307{
4308 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4309 upper_32_bits(in_ctx_ptr), 0,
4310 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4311 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
4312}
4313
4314int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4315 u32 field1, u32 field2, u32 field3, u32 field4)
4316{
4317 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
4318}
4319
4320/* Queue a reset device command TRB */
4321int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4322 u32 slot_id)
4323{
4324 return queue_command(xhci, cmd, 0, 0, 0,
4325 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4326 false);
4327}
4328
4329/* Queue a configure endpoint command TRB */
4330int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4331 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
4332 u32 slot_id, bool command_must_succeed)
4333{
4334 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4335 upper_32_bits(in_ctx_ptr), 0,
4336 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4337 command_must_succeed);
4338}
4339
4340/* Queue an evaluate context command TRB */
4341int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4342 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
4343{
4344 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
4345 upper_32_bits(in_ctx_ptr), 0,
4346 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4347 command_must_succeed);
4348}
4349
4350/*
4351 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4352 * activity on an endpoint that is about to be suspended.
4353 */
4354int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4355 int slot_id, unsigned int ep_index, int suspend)
4356{
4357 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4358 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4359 u32 type = TRB_TYPE(TRB_STOP_RING);
4360 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
4361
4362 return queue_command(xhci, cmd, 0, 0, 0,
4363 trb_slot_id | trb_ep_index | type | trb_suspend, false);
4364}
4365
4366int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4367 int slot_id, unsigned int ep_index,
4368 enum xhci_ep_reset_type reset_type)
4369{
4370 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4371 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4372 u32 type = TRB_TYPE(TRB_RESET_EP);
4373
4374 if (reset_type == EP_SOFT_RESET)
4375 type |= TRB_TSP;
4376
4377 return queue_command(xhci, cmd, 0, 0, 0,
4378 trb_slot_id | trb_ep_index | type, false);
4379}
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
67#include <linux/scatterlist.h>
68#include <linux/slab.h>
69#include "xhci.h"
70
71static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
75/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
79dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
80 union xhci_trb *trb)
81{
82 unsigned long segment_offset;
83
84 if (!seg || !trb || trb < seg->trbs)
85 return 0;
86 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
89 return 0;
90 return seg->dma + (segment_offset * sizeof(*trb));
91}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
96static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
116 return TRB_TYPE_LINK_LE32(trb->link.control);
117}
118
119static int enqueue_is_link_trb(struct xhci_ring *ring)
120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
122 return TRB_TYPE_LINK_LE32(link->control);
123}
124
125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
138 (*trb)++;
139 }
140}
141
142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
147{
148 unsigned long long addr;
149
150 ring->deq_updates++;
151
152 /*
153 * If this is not event ring, and the dequeue pointer
154 * is not on a link TRB, there is one more usable TRB
155 */
156 if (ring->type != TYPE_EVENT &&
157 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
158 ring->num_trbs_free++;
159
160 do {
161 /*
162 * Update the dequeue pointer further if that was a link TRB or
163 * we're at the end of an event ring segment (which doesn't have
164 * link TRBS)
165 */
166 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
167 if (ring->type == TYPE_EVENT &&
168 last_trb_on_last_seg(xhci, ring,
169 ring->deq_seg, ring->dequeue)) {
170 ring->cycle_state = (ring->cycle_state ? 0 : 1);
171 }
172 ring->deq_seg = ring->deq_seg->next;
173 ring->dequeue = ring->deq_seg->trbs;
174 } else {
175 ring->dequeue++;
176 }
177 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
178
179 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
198 */
199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
200 bool more_trbs_coming)
201{
202 u32 chain;
203 union xhci_trb *next;
204 unsigned long long addr;
205
206 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
207 /* If this is not event ring, there is one less usable TRB */
208 if (ring->type != TYPE_EVENT &&
209 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
210 ring->num_trbs_free--;
211 next = ++(ring->enqueue);
212
213 ring->enq_updates++;
214 /* Update the dequeue pointer further if that was a link TRB or we're at
215 * the end of an event ring segment (which doesn't have link TRBS)
216 */
217 while (last_trb(xhci, ring, ring->enq_seg, next)) {
218 if (ring->type != TYPE_EVENT) {
219 /*
220 * If the caller doesn't plan on enqueueing more
221 * TDs before ringing the doorbell, then we
222 * don't want to give the link TRB to the
223 * hardware just yet. We'll give the link TRB
224 * back in prepare_ring() just before we enqueue
225 * the TD at the top of the ring.
226 */
227 if (!chain && !more_trbs_coming)
228 break;
229
230 /* If we're not dealing with 0.95 hardware or
231 * isoc rings on AMD 0.96 host,
232 * carry over the chain bit of the previous TRB
233 * (which may mean the chain bit is cleared).
234 */
235 if (!(ring->type == TYPE_ISOC &&
236 (xhci->quirks & XHCI_AMD_0x96_HOST))
237 && !xhci_link_trb_quirk(xhci)) {
238 next->link.control &=
239 cpu_to_le32(~TRB_CHAIN);
240 next->link.control |=
241 cpu_to_le32(chain);
242 }
243 /* Give this link TRB to the hardware */
244 wmb();
245 next->link.control ^= cpu_to_le32(TRB_CYCLE);
246
247 /* Toggle the cycle bit after the last ring segment. */
248 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
249 ring->cycle_state = (ring->cycle_state ? 0 : 1);
250 }
251 }
252 ring->enq_seg = ring->enq_seg->next;
253 ring->enqueue = ring->enq_seg->trbs;
254 next = ring->enqueue;
255 }
256 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
257}
258
259/*
260 * Check to see if there's room to enqueue num_trbs on the ring and make sure
261 * enqueue pointer will not advance into dequeue segment. See rules above.
262 */
263static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
264 unsigned int num_trbs)
265{
266 int num_trbs_in_deq_seg;
267
268 if (ring->num_trbs_free < num_trbs)
269 return 0;
270
271 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
272 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
273 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
274 return 0;
275 }
276
277 return 1;
278}
279
280/* Ring the host controller doorbell after placing a command on the ring */
281void xhci_ring_cmd_db(struct xhci_hcd *xhci)
282{
283 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
284 return;
285
286 xhci_dbg(xhci, "// Ding dong!\n");
287 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
288 /* Flush PCI posted writes */
289 xhci_readl(xhci, &xhci->dba->doorbell[0]);
290}
291
292static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
293{
294 u64 temp_64;
295 int ret;
296
297 xhci_dbg(xhci, "Abort command ring\n");
298
299 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
300 xhci_dbg(xhci, "The command ring isn't running, "
301 "Have the command ring been stopped?\n");
302 return 0;
303 }
304
305 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
306 if (!(temp_64 & CMD_RING_RUNNING)) {
307 xhci_dbg(xhci, "Command ring had been stopped\n");
308 return 0;
309 }
310 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
311 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
312 &xhci->op_regs->cmd_ring);
313
314 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
315 * time the completion od all xHCI commands, including
316 * the Command Abort operation. If software doesn't see
317 * CRR negated in a timely manner (e.g. longer than 5
318 * seconds), then it should assume that the there are
319 * larger problems with the xHC and assert HCRST.
320 */
321 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
322 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
323 if (ret < 0) {
324 xhci_err(xhci, "Stopped the command ring failed, "
325 "maybe the host is dead\n");
326 xhci->xhc_state |= XHCI_STATE_DYING;
327 xhci_quiesce(xhci);
328 xhci_halt(xhci);
329 return -ESHUTDOWN;
330 }
331
332 return 0;
333}
334
335static int xhci_queue_cd(struct xhci_hcd *xhci,
336 struct xhci_command *command,
337 union xhci_trb *cmd_trb)
338{
339 struct xhci_cd *cd;
340 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
341 if (!cd)
342 return -ENOMEM;
343 INIT_LIST_HEAD(&cd->cancel_cmd_list);
344
345 cd->command = command;
346 cd->cmd_trb = cmd_trb;
347 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
348
349 return 0;
350}
351
352/*
353 * Cancel the command which has issue.
354 *
355 * Some commands may hang due to waiting for acknowledgement from
356 * usb device. It is outside of the xHC's ability to control and
357 * will cause the command ring is blocked. When it occurs software
358 * should intervene to recover the command ring.
359 * See Section 4.6.1.1 and 4.6.1.2
360 */
361int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
362 union xhci_trb *cmd_trb)
363{
364 int retval = 0;
365 unsigned long flags;
366
367 spin_lock_irqsave(&xhci->lock, flags);
368
369 if (xhci->xhc_state & XHCI_STATE_DYING) {
370 xhci_warn(xhci, "Abort the command ring,"
371 " but the xHCI is dead.\n");
372 retval = -ESHUTDOWN;
373 goto fail;
374 }
375
376 /* queue the cmd desriptor to cancel_cmd_list */
377 retval = xhci_queue_cd(xhci, command, cmd_trb);
378 if (retval) {
379 xhci_warn(xhci, "Queuing command descriptor failed.\n");
380 goto fail;
381 }
382
383 /* abort command ring */
384 retval = xhci_abort_cmd_ring(xhci);
385 if (retval) {
386 xhci_err(xhci, "Abort command ring failed\n");
387 if (unlikely(retval == -ESHUTDOWN)) {
388 spin_unlock_irqrestore(&xhci->lock, flags);
389 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
390 xhci_dbg(xhci, "xHCI host controller is dead.\n");
391 return retval;
392 }
393 }
394
395fail:
396 spin_unlock_irqrestore(&xhci->lock, flags);
397 return retval;
398}
399
400void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
401 unsigned int slot_id,
402 unsigned int ep_index,
403 unsigned int stream_id)
404{
405 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
406 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
407 unsigned int ep_state = ep->ep_state;
408
409 /* Don't ring the doorbell for this endpoint if there are pending
410 * cancellations because we don't want to interrupt processing.
411 * We don't want to restart any stream rings if there's a set dequeue
412 * pointer command pending because the device can choose to start any
413 * stream once the endpoint is on the HW schedule.
414 * FIXME - check all the stream rings for pending cancellations.
415 */
416 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
417 (ep_state & EP_HALTED))
418 return;
419 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
420 /* The CPU has better things to do at this point than wait for a
421 * write-posting flush. It'll get there soon enough.
422 */
423}
424
425/* Ring the doorbell for any rings with pending URBs */
426static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
427 unsigned int slot_id,
428 unsigned int ep_index)
429{
430 unsigned int stream_id;
431 struct xhci_virt_ep *ep;
432
433 ep = &xhci->devs[slot_id]->eps[ep_index];
434
435 /* A ring has pending URBs if its TD list is not empty */
436 if (!(ep->ep_state & EP_HAS_STREAMS)) {
437 if (!(list_empty(&ep->ring->td_list)))
438 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
439 return;
440 }
441
442 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
443 stream_id++) {
444 struct xhci_stream_info *stream_info = ep->stream_info;
445 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
446 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
447 stream_id);
448 }
449}
450
451/*
452 * Find the segment that trb is in. Start searching in start_seg.
453 * If we must move past a segment that has a link TRB with a toggle cycle state
454 * bit set, then we will toggle the value pointed at by cycle_state.
455 */
456static struct xhci_segment *find_trb_seg(
457 struct xhci_segment *start_seg,
458 union xhci_trb *trb, int *cycle_state)
459{
460 struct xhci_segment *cur_seg = start_seg;
461 struct xhci_generic_trb *generic_trb;
462
463 while (cur_seg->trbs > trb ||
464 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
465 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
466 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
467 *cycle_state ^= 0x1;
468 cur_seg = cur_seg->next;
469 if (cur_seg == start_seg)
470 /* Looped over the entire list. Oops! */
471 return NULL;
472 }
473 return cur_seg;
474}
475
476
477static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
478 unsigned int slot_id, unsigned int ep_index,
479 unsigned int stream_id)
480{
481 struct xhci_virt_ep *ep;
482
483 ep = &xhci->devs[slot_id]->eps[ep_index];
484 /* Common case: no streams */
485 if (!(ep->ep_state & EP_HAS_STREAMS))
486 return ep->ring;
487
488 if (stream_id == 0) {
489 xhci_warn(xhci,
490 "WARN: Slot ID %u, ep index %u has streams, "
491 "but URB has no stream ID.\n",
492 slot_id, ep_index);
493 return NULL;
494 }
495
496 if (stream_id < ep->stream_info->num_streams)
497 return ep->stream_info->stream_rings[stream_id];
498
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has "
501 "stream IDs 1 to %u allocated, "
502 "but stream ID %u is requested.\n",
503 slot_id, ep_index,
504 ep->stream_info->num_streams - 1,
505 stream_id);
506 return NULL;
507}
508
509/* Get the right ring for the given URB.
510 * If the endpoint supports streams, boundary check the URB's stream ID.
511 * If the endpoint doesn't support streams, return the singular endpoint ring.
512 */
513static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
514 struct urb *urb)
515{
516 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
517 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
518}
519
520/*
521 * Move the xHC's endpoint ring dequeue pointer past cur_td.
522 * Record the new state of the xHC's endpoint ring dequeue segment,
523 * dequeue pointer, and new consumer cycle state in state.
524 * Update our internal representation of the ring's dequeue pointer.
525 *
526 * We do this in three jumps:
527 * - First we update our new ring state to be the same as when the xHC stopped.
528 * - Then we traverse the ring to find the segment that contains
529 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
530 * any link TRBs with the toggle cycle bit set.
531 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
532 * if we've moved it past a link TRB with the toggle cycle bit set.
533 *
534 * Some of the uses of xhci_generic_trb are grotty, but if they're done
535 * with correct __le32 accesses they should work fine. Only users of this are
536 * in here.
537 */
538void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
539 unsigned int slot_id, unsigned int ep_index,
540 unsigned int stream_id, struct xhci_td *cur_td,
541 struct xhci_dequeue_state *state)
542{
543 struct xhci_virt_device *dev = xhci->devs[slot_id];
544 struct xhci_ring *ep_ring;
545 struct xhci_generic_trb *trb;
546 struct xhci_ep_ctx *ep_ctx;
547 dma_addr_t addr;
548
549 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
550 ep_index, stream_id);
551 if (!ep_ring) {
552 xhci_warn(xhci, "WARN can't find new dequeue state "
553 "for invalid stream ID %u.\n",
554 stream_id);
555 return;
556 }
557 state->new_cycle_state = 0;
558 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
559 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
560 dev->eps[ep_index].stopped_trb,
561 &state->new_cycle_state);
562 if (!state->new_deq_seg) {
563 WARN_ON(1);
564 return;
565 }
566
567 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
568 xhci_dbg(xhci, "Finding endpoint context\n");
569 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
570 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
571
572 state->new_deq_ptr = cur_td->last_trb;
573 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
574 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
575 state->new_deq_ptr,
576 &state->new_cycle_state);
577 if (!state->new_deq_seg) {
578 WARN_ON(1);
579 return;
580 }
581
582 trb = &state->new_deq_ptr->generic;
583 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
584 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
585 state->new_cycle_state ^= 0x1;
586 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
587
588 /*
589 * If there is only one segment in a ring, find_trb_seg()'s while loop
590 * will not run, and it will return before it has a chance to see if it
591 * needs to toggle the cycle bit. It can't tell if the stalled transfer
592 * ended just before the link TRB on a one-segment ring, or if the TD
593 * wrapped around the top of the ring, because it doesn't have the TD in
594 * question. Look for the one-segment case where stalled TRB's address
595 * is greater than the new dequeue pointer address.
596 */
597 if (ep_ring->first_seg == ep_ring->first_seg->next &&
598 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
599 state->new_cycle_state ^= 0x1;
600 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
601
602 /* Don't update the ring cycle state for the producer (us). */
603 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
604 state->new_deq_seg);
605 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
606 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
607 (unsigned long long) addr);
608}
609
610/* flip_cycle means flip the cycle bit of all but the first and last TRB.
611 * (The last TRB actually points to the ring enqueue pointer, which is not part
612 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
613 */
614static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
615 struct xhci_td *cur_td, bool flip_cycle)
616{
617 struct xhci_segment *cur_seg;
618 union xhci_trb *cur_trb;
619
620 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
621 true;
622 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
623 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
624 /* Unchain any chained Link TRBs, but
625 * leave the pointers intact.
626 */
627 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
628 /* Flip the cycle bit (link TRBs can't be the first
629 * or last TRB).
630 */
631 if (flip_cycle)
632 cur_trb->generic.field[3] ^=
633 cpu_to_le32(TRB_CYCLE);
634 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
635 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
636 "in seg %p (0x%llx dma)\n",
637 cur_trb,
638 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
639 cur_seg,
640 (unsigned long long)cur_seg->dma);
641 } else {
642 cur_trb->generic.field[0] = 0;
643 cur_trb->generic.field[1] = 0;
644 cur_trb->generic.field[2] = 0;
645 /* Preserve only the cycle bit of this TRB */
646 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
647 /* Flip the cycle bit except on the first or last TRB */
648 if (flip_cycle && cur_trb != cur_td->first_trb &&
649 cur_trb != cur_td->last_trb)
650 cur_trb->generic.field[3] ^=
651 cpu_to_le32(TRB_CYCLE);
652 cur_trb->generic.field[3] |= cpu_to_le32(
653 TRB_TYPE(TRB_TR_NOOP));
654 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
655 (unsigned long long)
656 xhci_trb_virt_to_dma(cur_seg, cur_trb));
657 }
658 if (cur_trb == cur_td->last_trb)
659 break;
660 }
661}
662
663static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
664 unsigned int ep_index, unsigned int stream_id,
665 struct xhci_segment *deq_seg,
666 union xhci_trb *deq_ptr, u32 cycle_state);
667
668void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
669 unsigned int slot_id, unsigned int ep_index,
670 unsigned int stream_id,
671 struct xhci_dequeue_state *deq_state)
672{
673 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
674
675 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
676 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
677 deq_state->new_deq_seg,
678 (unsigned long long)deq_state->new_deq_seg->dma,
679 deq_state->new_deq_ptr,
680 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
681 deq_state->new_cycle_state);
682 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
683 deq_state->new_deq_seg,
684 deq_state->new_deq_ptr,
685 (u32) deq_state->new_cycle_state);
686 /* Stop the TD queueing code from ringing the doorbell until
687 * this command completes. The HC won't set the dequeue pointer
688 * if the ring is running, and ringing the doorbell starts the
689 * ring running.
690 */
691 ep->ep_state |= SET_DEQ_PENDING;
692}
693
694static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
695 struct xhci_virt_ep *ep)
696{
697 ep->ep_state &= ~EP_HALT_PENDING;
698 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
699 * timer is running on another CPU, we don't decrement stop_cmds_pending
700 * (since we didn't successfully stop the watchdog timer).
701 */
702 if (del_timer(&ep->stop_cmd_timer))
703 ep->stop_cmds_pending--;
704}
705
706/* Must be called with xhci->lock held in interrupt context */
707static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
708 struct xhci_td *cur_td, int status, char *adjective)
709{
710 struct usb_hcd *hcd;
711 struct urb *urb;
712 struct urb_priv *urb_priv;
713
714 urb = cur_td->urb;
715 urb_priv = urb->hcpriv;
716 urb_priv->td_cnt++;
717 hcd = bus_to_hcd(urb->dev->bus);
718
719 /* Only giveback urb when this is the last td in urb */
720 if (urb_priv->td_cnt == urb_priv->length) {
721 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
722 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
723 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
724 if (xhci->quirks & XHCI_AMD_PLL_FIX)
725 usb_amd_quirk_pll_enable();
726 }
727 }
728 usb_hcd_unlink_urb_from_ep(hcd, urb);
729
730 spin_unlock(&xhci->lock);
731 usb_hcd_giveback_urb(hcd, urb, status);
732 xhci_urb_free_priv(xhci, urb_priv);
733 spin_lock(&xhci->lock);
734 }
735}
736
737/*
738 * When we get a command completion for a Stop Endpoint Command, we need to
739 * unlink any cancelled TDs from the ring. There are two ways to do that:
740 *
741 * 1. If the HW was in the middle of processing the TD that needs to be
742 * cancelled, then we must move the ring's dequeue pointer past the last TRB
743 * in the TD with a Set Dequeue Pointer Command.
744 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
745 * bit cleared) so that the HW will skip over them.
746 */
747static void handle_stopped_endpoint(struct xhci_hcd *xhci,
748 union xhci_trb *trb, struct xhci_event_cmd *event)
749{
750 unsigned int slot_id;
751 unsigned int ep_index;
752 struct xhci_virt_device *virt_dev;
753 struct xhci_ring *ep_ring;
754 struct xhci_virt_ep *ep;
755 struct list_head *entry;
756 struct xhci_td *cur_td = NULL;
757 struct xhci_td *last_unlinked_td;
758
759 struct xhci_dequeue_state deq_state;
760
761 if (unlikely(TRB_TO_SUSPEND_PORT(
762 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
763 slot_id = TRB_TO_SLOT_ID(
764 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
765 virt_dev = xhci->devs[slot_id];
766 if (virt_dev)
767 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
768 event);
769 else
770 xhci_warn(xhci, "Stop endpoint command "
771 "completion for disabled slot %u\n",
772 slot_id);
773 return;
774 }
775
776 memset(&deq_state, 0, sizeof(deq_state));
777 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
778 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
779 ep = &xhci->devs[slot_id]->eps[ep_index];
780
781 if (list_empty(&ep->cancelled_td_list)) {
782 xhci_stop_watchdog_timer_in_irq(xhci, ep);
783 ep->stopped_td = NULL;
784 ep->stopped_trb = NULL;
785 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
786 return;
787 }
788
789 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
790 * We have the xHCI lock, so nothing can modify this list until we drop
791 * it. We're also in the event handler, so we can't get re-interrupted
792 * if another Stop Endpoint command completes
793 */
794 list_for_each(entry, &ep->cancelled_td_list) {
795 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
796 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
797 (unsigned long long)xhci_trb_virt_to_dma(
798 cur_td->start_seg, cur_td->first_trb));
799 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
800 if (!ep_ring) {
801 /* This shouldn't happen unless a driver is mucking
802 * with the stream ID after submission. This will
803 * leave the TD on the hardware ring, and the hardware
804 * will try to execute it, and may access a buffer
805 * that has already been freed. In the best case, the
806 * hardware will execute it, and the event handler will
807 * ignore the completion event for that TD, since it was
808 * removed from the td_list for that endpoint. In
809 * short, don't muck with the stream ID after
810 * submission.
811 */
812 xhci_warn(xhci, "WARN Cancelled URB %p "
813 "has invalid stream ID %u.\n",
814 cur_td->urb,
815 cur_td->urb->stream_id);
816 goto remove_finished_td;
817 }
818 /*
819 * If we stopped on the TD we need to cancel, then we have to
820 * move the xHC endpoint ring dequeue pointer past this TD.
821 */
822 if (cur_td == ep->stopped_td)
823 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
824 cur_td->urb->stream_id,
825 cur_td, &deq_state);
826 else
827 td_to_noop(xhci, ep_ring, cur_td, false);
828remove_finished_td:
829 /*
830 * The event handler won't see a completion for this TD anymore,
831 * so remove it from the endpoint ring's TD list. Keep it in
832 * the cancelled TD list for URB completion later.
833 */
834 list_del_init(&cur_td->td_list);
835 }
836 last_unlinked_td = cur_td;
837 xhci_stop_watchdog_timer_in_irq(xhci, ep);
838
839 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
840 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
841 xhci_queue_new_dequeue_state(xhci,
842 slot_id, ep_index,
843 ep->stopped_td->urb->stream_id,
844 &deq_state);
845 xhci_ring_cmd_db(xhci);
846 } else {
847 /* Otherwise ring the doorbell(s) to restart queued transfers */
848 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
849 }
850 ep->stopped_td = NULL;
851 ep->stopped_trb = NULL;
852
853 /*
854 * Drop the lock and complete the URBs in the cancelled TD list.
855 * New TDs to be cancelled might be added to the end of the list before
856 * we can complete all the URBs for the TDs we already unlinked.
857 * So stop when we've completed the URB for the last TD we unlinked.
858 */
859 do {
860 cur_td = list_entry(ep->cancelled_td_list.next,
861 struct xhci_td, cancelled_td_list);
862 list_del_init(&cur_td->cancelled_td_list);
863
864 /* Clean up the cancelled URB */
865 /* Doesn't matter what we pass for status, since the core will
866 * just overwrite it (because the URB has been unlinked).
867 */
868 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
869
870 /* Stop processing the cancelled list if the watchdog timer is
871 * running.
872 */
873 if (xhci->xhc_state & XHCI_STATE_DYING)
874 return;
875 } while (cur_td != last_unlinked_td);
876
877 /* Return to the event handler with xhci->lock re-acquired */
878}
879
880/* Watchdog timer function for when a stop endpoint command fails to complete.
881 * In this case, we assume the host controller is broken or dying or dead. The
882 * host may still be completing some other events, so we have to be careful to
883 * let the event ring handler and the URB dequeueing/enqueueing functions know
884 * through xhci->state.
885 *
886 * The timer may also fire if the host takes a very long time to respond to the
887 * command, and the stop endpoint command completion handler cannot delete the
888 * timer before the timer function is called. Another endpoint cancellation may
889 * sneak in before the timer function can grab the lock, and that may queue
890 * another stop endpoint command and add the timer back. So we cannot use a
891 * simple flag to say whether there is a pending stop endpoint command for a
892 * particular endpoint.
893 *
894 * Instead we use a combination of that flag and a counter for the number of
895 * pending stop endpoint commands. If the timer is the tail end of the last
896 * stop endpoint command, and the endpoint's command is still pending, we assume
897 * the host is dying.
898 */
899void xhci_stop_endpoint_command_watchdog(unsigned long arg)
900{
901 struct xhci_hcd *xhci;
902 struct xhci_virt_ep *ep;
903 struct xhci_virt_ep *temp_ep;
904 struct xhci_ring *ring;
905 struct xhci_td *cur_td;
906 int ret, i, j;
907 unsigned long flags;
908
909 ep = (struct xhci_virt_ep *) arg;
910 xhci = ep->xhci;
911
912 spin_lock_irqsave(&xhci->lock, flags);
913
914 ep->stop_cmds_pending--;
915 if (xhci->xhc_state & XHCI_STATE_DYING) {
916 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
917 "xHCI as DYING, exiting.\n");
918 spin_unlock_irqrestore(&xhci->lock, flags);
919 return;
920 }
921 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
922 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
923 "exiting.\n");
924 spin_unlock_irqrestore(&xhci->lock, flags);
925 return;
926 }
927
928 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
929 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
930 /* Oops, HC is dead or dying or at least not responding to the stop
931 * endpoint command.
932 */
933 xhci->xhc_state |= XHCI_STATE_DYING;
934 /* Disable interrupts from the host controller and start halting it */
935 xhci_quiesce(xhci);
936 spin_unlock_irqrestore(&xhci->lock, flags);
937
938 ret = xhci_halt(xhci);
939
940 spin_lock_irqsave(&xhci->lock, flags);
941 if (ret < 0) {
942 /* This is bad; the host is not responding to commands and it's
943 * not allowing itself to be halted. At least interrupts are
944 * disabled. If we call usb_hc_died(), it will attempt to
945 * disconnect all device drivers under this host. Those
946 * disconnect() methods will wait for all URBs to be unlinked,
947 * so we must complete them.
948 */
949 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
950 xhci_warn(xhci, "Completing active URBs anyway.\n");
951 /* We could turn all TDs on the rings to no-ops. This won't
952 * help if the host has cached part of the ring, and is slow if
953 * we want to preserve the cycle bit. Skip it and hope the host
954 * doesn't touch the memory.
955 */
956 }
957 for (i = 0; i < MAX_HC_SLOTS; i++) {
958 if (!xhci->devs[i])
959 continue;
960 for (j = 0; j < 31; j++) {
961 temp_ep = &xhci->devs[i]->eps[j];
962 ring = temp_ep->ring;
963 if (!ring)
964 continue;
965 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
966 "ep index %u\n", i, j);
967 while (!list_empty(&ring->td_list)) {
968 cur_td = list_first_entry(&ring->td_list,
969 struct xhci_td,
970 td_list);
971 list_del_init(&cur_td->td_list);
972 if (!list_empty(&cur_td->cancelled_td_list))
973 list_del_init(&cur_td->cancelled_td_list);
974 xhci_giveback_urb_in_irq(xhci, cur_td,
975 -ESHUTDOWN, "killed");
976 }
977 while (!list_empty(&temp_ep->cancelled_td_list)) {
978 cur_td = list_first_entry(
979 &temp_ep->cancelled_td_list,
980 struct xhci_td,
981 cancelled_td_list);
982 list_del_init(&cur_td->cancelled_td_list);
983 xhci_giveback_urb_in_irq(xhci, cur_td,
984 -ESHUTDOWN, "killed");
985 }
986 }
987 }
988 spin_unlock_irqrestore(&xhci->lock, flags);
989 xhci_dbg(xhci, "Calling usb_hc_died()\n");
990 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
991 xhci_dbg(xhci, "xHCI host controller is dead.\n");
992}
993
994
995static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
996 struct xhci_virt_device *dev,
997 struct xhci_ring *ep_ring,
998 unsigned int ep_index)
999{
1000 union xhci_trb *dequeue_temp;
1001 int num_trbs_free_temp;
1002 bool revert = false;
1003
1004 num_trbs_free_temp = ep_ring->num_trbs_free;
1005 dequeue_temp = ep_ring->dequeue;
1006
1007 /* If we get two back-to-back stalls, and the first stalled transfer
1008 * ends just before a link TRB, the dequeue pointer will be left on
1009 * the link TRB by the code in the while loop. So we have to update
1010 * the dequeue pointer one segment further, or we'll jump off
1011 * the segment into la-la-land.
1012 */
1013 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1014 ep_ring->deq_seg = ep_ring->deq_seg->next;
1015 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1016 }
1017
1018 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1019 /* We have more usable TRBs */
1020 ep_ring->num_trbs_free++;
1021 ep_ring->dequeue++;
1022 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1023 ep_ring->dequeue)) {
1024 if (ep_ring->dequeue ==
1025 dev->eps[ep_index].queued_deq_ptr)
1026 break;
1027 ep_ring->deq_seg = ep_ring->deq_seg->next;
1028 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1029 }
1030 if (ep_ring->dequeue == dequeue_temp) {
1031 revert = true;
1032 break;
1033 }
1034 }
1035
1036 if (revert) {
1037 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1038 ep_ring->num_trbs_free = num_trbs_free_temp;
1039 }
1040}
1041
1042/*
1043 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1044 * we need to clear the set deq pending flag in the endpoint ring state, so that
1045 * the TD queueing code can ring the doorbell again. We also need to ring the
1046 * endpoint doorbell to restart the ring, but only if there aren't more
1047 * cancellations pending.
1048 */
1049static void handle_set_deq_completion(struct xhci_hcd *xhci,
1050 struct xhci_event_cmd *event,
1051 union xhci_trb *trb)
1052{
1053 unsigned int slot_id;
1054 unsigned int ep_index;
1055 unsigned int stream_id;
1056 struct xhci_ring *ep_ring;
1057 struct xhci_virt_device *dev;
1058 struct xhci_ep_ctx *ep_ctx;
1059 struct xhci_slot_ctx *slot_ctx;
1060
1061 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1062 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1063 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1064 dev = xhci->devs[slot_id];
1065
1066 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1067 if (!ep_ring) {
1068 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1069 "freed stream ID %u\n",
1070 stream_id);
1071 /* XXX: Harmless??? */
1072 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073 return;
1074 }
1075
1076 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1077 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1078
1079 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
1080 unsigned int ep_state;
1081 unsigned int slot_state;
1082
1083 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
1084 case COMP_TRB_ERR:
1085 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1086 "of stream ID configuration\n");
1087 break;
1088 case COMP_CTX_STATE:
1089 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1090 "to incorrect slot or ep state.\n");
1091 ep_state = le32_to_cpu(ep_ctx->ep_info);
1092 ep_state &= EP_STATE_MASK;
1093 slot_state = le32_to_cpu(slot_ctx->dev_state);
1094 slot_state = GET_SLOT_STATE(slot_state);
1095 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1096 slot_state, ep_state);
1097 break;
1098 case COMP_EBADSLT:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1100 "slot %u was not enabled.\n", slot_id);
1101 break;
1102 default:
1103 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1104 "completion code of %u.\n",
1105 GET_COMP_CODE(le32_to_cpu(event->status)));
1106 break;
1107 }
1108 /* OK what do we do now? The endpoint state is hosed, and we
1109 * should never get to this point if the synchronization between
1110 * queueing, and endpoint state are correct. This might happen
1111 * if the device gets disconnected after we've finished
1112 * cancelling URBs, which might not be an error...
1113 */
1114 } else {
1115 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
1116 le64_to_cpu(ep_ctx->deq));
1117 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
1118 dev->eps[ep_index].queued_deq_ptr) ==
1119 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
1120 /* Update the ring's dequeue segment and dequeue pointer
1121 * to reflect the new position.
1122 */
1123 update_ring_for_set_deq_completion(xhci, dev,
1124 ep_ring, ep_index);
1125 } else {
1126 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1127 "Ptr command & xHCI internal state.\n");
1128 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1129 dev->eps[ep_index].queued_deq_seg,
1130 dev->eps[ep_index].queued_deq_ptr);
1131 }
1132 }
1133
1134 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1135 dev->eps[ep_index].queued_deq_seg = NULL;
1136 dev->eps[ep_index].queued_deq_ptr = NULL;
1137 /* Restart any rings with pending URBs */
1138 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1139}
1140
1141static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1142 struct xhci_event_cmd *event,
1143 union xhci_trb *trb)
1144{
1145 int slot_id;
1146 unsigned int ep_index;
1147
1148 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1149 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1150 /* This command will only fail if the endpoint wasn't halted,
1151 * but we don't care.
1152 */
1153 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
1154 GET_COMP_CODE(le32_to_cpu(event->status)));
1155
1156 /* HW with the reset endpoint quirk needs to have a configure endpoint
1157 * command complete before the endpoint can be used. Queue that here
1158 * because the HW can't handle two commands being queued in a row.
1159 */
1160 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1161 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1162 xhci_queue_configure_endpoint(xhci,
1163 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1164 false);
1165 xhci_ring_cmd_db(xhci);
1166 } else {
1167 /* Clear our internal halted state and restart the ring(s) */
1168 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1169 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1170 }
1171}
1172
1173/* Complete the command and detele it from the devcie's command queue.
1174 */
1175static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1176 struct xhci_command *command, u32 status)
1177{
1178 command->status = status;
1179 list_del(&command->cmd_list);
1180 if (command->completion)
1181 complete(command->completion);
1182 else
1183 xhci_free_command(xhci, command);
1184}
1185
1186
1187/* Check to see if a command in the device's command queue matches this one.
1188 * Signal the completion or free the command, and return 1. Return 0 if the
1189 * completed command isn't at the head of the command list.
1190 */
1191static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1192 struct xhci_virt_device *virt_dev,
1193 struct xhci_event_cmd *event)
1194{
1195 struct xhci_command *command;
1196
1197 if (list_empty(&virt_dev->cmd_list))
1198 return 0;
1199
1200 command = list_entry(virt_dev->cmd_list.next,
1201 struct xhci_command, cmd_list);
1202 if (xhci->cmd_ring->dequeue != command->command_trb)
1203 return 0;
1204
1205 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1206 GET_COMP_CODE(le32_to_cpu(event->status)));
1207 return 1;
1208}
1209
1210/*
1211 * Finding the command trb need to be cancelled and modifying it to
1212 * NO OP command. And if the command is in device's command wait
1213 * list, finishing and freeing it.
1214 *
1215 * If we can't find the command trb, we think it had already been
1216 * executed.
1217 */
1218static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1219{
1220 struct xhci_segment *cur_seg;
1221 union xhci_trb *cmd_trb;
1222 u32 cycle_state;
1223
1224 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1225 return;
1226
1227 /* find the current segment of command ring */
1228 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1229 xhci->cmd_ring->dequeue, &cycle_state);
1230
1231 /* find the command trb matched by cd from command ring */
1232 for (cmd_trb = xhci->cmd_ring->dequeue;
1233 cmd_trb != xhci->cmd_ring->enqueue;
1234 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1235 /* If the trb is link trb, continue */
1236 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1237 continue;
1238
1239 if (cur_cd->cmd_trb == cmd_trb) {
1240
1241 /* If the command in device's command list, we should
1242 * finish it and free the command structure.
1243 */
1244 if (cur_cd->command)
1245 xhci_complete_cmd_in_cmd_wait_list(xhci,
1246 cur_cd->command, COMP_CMD_STOP);
1247
1248 /* get cycle state from the origin command trb */
1249 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1250 & TRB_CYCLE;
1251
1252 /* modify the command trb to NO OP command */
1253 cmd_trb->generic.field[0] = 0;
1254 cmd_trb->generic.field[1] = 0;
1255 cmd_trb->generic.field[2] = 0;
1256 cmd_trb->generic.field[3] = cpu_to_le32(
1257 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1258 break;
1259 }
1260 }
1261}
1262
1263static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1264{
1265 struct xhci_cd *cur_cd, *next_cd;
1266
1267 if (list_empty(&xhci->cancel_cmd_list))
1268 return;
1269
1270 list_for_each_entry_safe(cur_cd, next_cd,
1271 &xhci->cancel_cmd_list, cancel_cmd_list) {
1272 xhci_cmd_to_noop(xhci, cur_cd);
1273 list_del(&cur_cd->cancel_cmd_list);
1274 kfree(cur_cd);
1275 }
1276}
1277
1278/*
1279 * traversing the cancel_cmd_list. If the command descriptor according
1280 * to cmd_trb is found, the function free it and return 1, otherwise
1281 * return 0.
1282 */
1283static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1284 union xhci_trb *cmd_trb)
1285{
1286 struct xhci_cd *cur_cd, *next_cd;
1287
1288 if (list_empty(&xhci->cancel_cmd_list))
1289 return 0;
1290
1291 list_for_each_entry_safe(cur_cd, next_cd,
1292 &xhci->cancel_cmd_list, cancel_cmd_list) {
1293 if (cur_cd->cmd_trb == cmd_trb) {
1294 if (cur_cd->command)
1295 xhci_complete_cmd_in_cmd_wait_list(xhci,
1296 cur_cd->command, COMP_CMD_STOP);
1297 list_del(&cur_cd->cancel_cmd_list);
1298 kfree(cur_cd);
1299 return 1;
1300 }
1301 }
1302
1303 return 0;
1304}
1305
1306/*
1307 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1308 * trb pointed by the command ring dequeue pointer is the trb we want to
1309 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1310 * traverse the cancel_cmd_list to trun the all of the commands according
1311 * to command descriptor to NO-OP trb.
1312 */
1313static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1314 int cmd_trb_comp_code)
1315{
1316 int cur_trb_is_good = 0;
1317
1318 /* Searching the cmd trb pointed by the command ring dequeue
1319 * pointer in command descriptor list. If it is found, free it.
1320 */
1321 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1322 xhci->cmd_ring->dequeue);
1323
1324 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1325 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1326 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1327 /* traversing the cancel_cmd_list and canceling
1328 * the command according to command descriptor
1329 */
1330 xhci_cancel_cmd_in_cd_list(xhci);
1331
1332 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1333 /*
1334 * ring command ring doorbell again to restart the
1335 * command ring
1336 */
1337 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1338 xhci_ring_cmd_db(xhci);
1339 }
1340 return cur_trb_is_good;
1341}
1342
1343static void handle_cmd_completion(struct xhci_hcd *xhci,
1344 struct xhci_event_cmd *event)
1345{
1346 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1347 u64 cmd_dma;
1348 dma_addr_t cmd_dequeue_dma;
1349 struct xhci_input_control_ctx *ctrl_ctx;
1350 struct xhci_virt_device *virt_dev;
1351 unsigned int ep_index;
1352 struct xhci_ring *ep_ring;
1353 unsigned int ep_state;
1354
1355 cmd_dma = le64_to_cpu(event->cmd_trb);
1356 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1357 xhci->cmd_ring->dequeue);
1358 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1359 if (cmd_dequeue_dma == 0) {
1360 xhci->error_bitmask |= 1 << 4;
1361 return;
1362 }
1363 /* Does the DMA address match our internal dequeue pointer address? */
1364 if (cmd_dma != (u64) cmd_dequeue_dma) {
1365 xhci->error_bitmask |= 1 << 5;
1366 return;
1367 }
1368
1369 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1370 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1371 /* If the return value is 0, we think the trb pointed by
1372 * command ring dequeue pointer is a good trb. The good
1373 * trb means we don't want to cancel the trb, but it have
1374 * been stopped by host. So we should handle it normally.
1375 * Otherwise, driver should invoke inc_deq() and return.
1376 */
1377 if (handle_stopped_cmd_ring(xhci,
1378 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1379 inc_deq(xhci, xhci->cmd_ring);
1380 return;
1381 }
1382 }
1383
1384 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1385 & TRB_TYPE_BITMASK) {
1386 case TRB_TYPE(TRB_ENABLE_SLOT):
1387 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
1388 xhci->slot_id = slot_id;
1389 else
1390 xhci->slot_id = 0;
1391 complete(&xhci->addr_dev);
1392 break;
1393 case TRB_TYPE(TRB_DISABLE_SLOT):
1394 if (xhci->devs[slot_id]) {
1395 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1396 /* Delete default control endpoint resources */
1397 xhci_free_device_endpoint_resources(xhci,
1398 xhci->devs[slot_id], true);
1399 xhci_free_virt_device(xhci, slot_id);
1400 }
1401 break;
1402 case TRB_TYPE(TRB_CONFIG_EP):
1403 virt_dev = xhci->devs[slot_id];
1404 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1405 break;
1406 /*
1407 * Configure endpoint commands can come from the USB core
1408 * configuration or alt setting changes, or because the HW
1409 * needed an extra configure endpoint command after a reset
1410 * endpoint command or streams were being configured.
1411 * If the command was for a halted endpoint, the xHCI driver
1412 * is not waiting on the configure endpoint command.
1413 */
1414 ctrl_ctx = xhci_get_input_control_ctx(xhci,
1415 virt_dev->in_ctx);
1416 /* Input ctx add_flags are the endpoint index plus one */
1417 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
1418 /* A usb_set_interface() call directly after clearing a halted
1419 * condition may race on this quirky hardware. Not worth
1420 * worrying about, since this is prototype hardware. Not sure
1421 * if this will work for streams, but streams support was
1422 * untested on this prototype.
1423 */
1424 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1425 ep_index != (unsigned int) -1 &&
1426 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1427 le32_to_cpu(ctrl_ctx->drop_flags)) {
1428 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1429 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1430 if (!(ep_state & EP_HALTED))
1431 goto bandwidth_change;
1432 xhci_dbg(xhci, "Completed config ep cmd - "
1433 "last ep index = %d, state = %d\n",
1434 ep_index, ep_state);
1435 /* Clear internal halted state and restart ring(s) */
1436 xhci->devs[slot_id]->eps[ep_index].ep_state &=
1437 ~EP_HALTED;
1438 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1439 break;
1440 }
1441bandwidth_change:
1442 xhci_dbg(xhci, "Completed config ep cmd\n");
1443 xhci->devs[slot_id]->cmd_status =
1444 GET_COMP_CODE(le32_to_cpu(event->status));
1445 complete(&xhci->devs[slot_id]->cmd_completion);
1446 break;
1447 case TRB_TYPE(TRB_EVAL_CONTEXT):
1448 virt_dev = xhci->devs[slot_id];
1449 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1450 break;
1451 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1452 complete(&xhci->devs[slot_id]->cmd_completion);
1453 break;
1454 case TRB_TYPE(TRB_ADDR_DEV):
1455 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1456 complete(&xhci->addr_dev);
1457 break;
1458 case TRB_TYPE(TRB_STOP_RING):
1459 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
1460 break;
1461 case TRB_TYPE(TRB_SET_DEQ):
1462 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1463 break;
1464 case TRB_TYPE(TRB_CMD_NOOP):
1465 break;
1466 case TRB_TYPE(TRB_RESET_EP):
1467 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1468 break;
1469 case TRB_TYPE(TRB_RESET_DEV):
1470 xhci_dbg(xhci, "Completed reset device command.\n");
1471 slot_id = TRB_TO_SLOT_ID(
1472 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
1473 virt_dev = xhci->devs[slot_id];
1474 if (virt_dev)
1475 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1476 else
1477 xhci_warn(xhci, "Reset device command completion "
1478 "for disabled slot %u\n", slot_id);
1479 break;
1480 case TRB_TYPE(TRB_NEC_GET_FW):
1481 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1482 xhci->error_bitmask |= 1 << 6;
1483 break;
1484 }
1485 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1486 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1487 NEC_FW_MINOR(le32_to_cpu(event->status)));
1488 break;
1489 default:
1490 /* Skip over unknown commands on the event ring */
1491 xhci->error_bitmask |= 1 << 6;
1492 break;
1493 }
1494 inc_deq(xhci, xhci->cmd_ring);
1495}
1496
1497static void handle_vendor_event(struct xhci_hcd *xhci,
1498 union xhci_trb *event)
1499{
1500 u32 trb_type;
1501
1502 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1503 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1504 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1505 handle_cmd_completion(xhci, &event->event_cmd);
1506}
1507
1508/* @port_id: the one-based port ID from the hardware (indexed from array of all
1509 * port registers -- USB 3.0 and USB 2.0).
1510 *
1511 * Returns a zero-based port number, which is suitable for indexing into each of
1512 * the split roothubs' port arrays and bus state arrays.
1513 * Add one to it in order to call xhci_find_slot_id_by_port.
1514 */
1515static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1516 struct xhci_hcd *xhci, u32 port_id)
1517{
1518 unsigned int i;
1519 unsigned int num_similar_speed_ports = 0;
1520
1521 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1522 * and usb2_ports are 0-based indexes. Count the number of similar
1523 * speed ports, up to 1 port before this port.
1524 */
1525 for (i = 0; i < (port_id - 1); i++) {
1526 u8 port_speed = xhci->port_array[i];
1527
1528 /*
1529 * Skip ports that don't have known speeds, or have duplicate
1530 * Extended Capabilities port speed entries.
1531 */
1532 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1533 continue;
1534
1535 /*
1536 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1537 * 1.1 ports are under the USB 2.0 hub. If the port speed
1538 * matches the device speed, it's a similar speed port.
1539 */
1540 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1541 num_similar_speed_ports++;
1542 }
1543 return num_similar_speed_ports;
1544}
1545
1546static void handle_device_notification(struct xhci_hcd *xhci,
1547 union xhci_trb *event)
1548{
1549 u32 slot_id;
1550 struct usb_device *udev;
1551
1552 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
1553 if (!xhci->devs[slot_id]) {
1554 xhci_warn(xhci, "Device Notification event for "
1555 "unused slot %u\n", slot_id);
1556 return;
1557 }
1558
1559 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1560 slot_id);
1561 udev = xhci->devs[slot_id]->udev;
1562 if (udev && udev->parent)
1563 usb_wakeup_notification(udev->parent, udev->portnum);
1564}
1565
1566static void handle_port_status(struct xhci_hcd *xhci,
1567 union xhci_trb *event)
1568{
1569 struct usb_hcd *hcd;
1570 u32 port_id;
1571 u32 temp, temp1;
1572 int max_ports;
1573 int slot_id;
1574 unsigned int faked_port_index;
1575 u8 major_revision;
1576 struct xhci_bus_state *bus_state;
1577 __le32 __iomem **port_array;
1578 bool bogus_port_status = false;
1579
1580 /* Port status change events always have a successful completion code */
1581 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
1582 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1583 xhci->error_bitmask |= 1 << 8;
1584 }
1585 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1586 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1587
1588 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1589 if ((port_id <= 0) || (port_id > max_ports)) {
1590 xhci_warn(xhci, "Invalid port id %d\n", port_id);
1591 bogus_port_status = true;
1592 goto cleanup;
1593 }
1594
1595 /* Figure out which usb_hcd this port is attached to:
1596 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1597 */
1598 major_revision = xhci->port_array[port_id - 1];
1599 if (major_revision == 0) {
1600 xhci_warn(xhci, "Event for port %u not in "
1601 "Extended Capabilities, ignoring.\n",
1602 port_id);
1603 bogus_port_status = true;
1604 goto cleanup;
1605 }
1606 if (major_revision == DUPLICATE_ENTRY) {
1607 xhci_warn(xhci, "Event for port %u duplicated in"
1608 "Extended Capabilities, ignoring.\n",
1609 port_id);
1610 bogus_port_status = true;
1611 goto cleanup;
1612 }
1613
1614 /*
1615 * Hardware port IDs reported by a Port Status Change Event include USB
1616 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1617 * resume event, but we first need to translate the hardware port ID
1618 * into the index into the ports on the correct split roothub, and the
1619 * correct bus_state structure.
1620 */
1621 /* Find the right roothub. */
1622 hcd = xhci_to_hcd(xhci);
1623 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1624 hcd = xhci->shared_hcd;
1625 bus_state = &xhci->bus_state[hcd_index(hcd)];
1626 if (hcd->speed == HCD_USB3)
1627 port_array = xhci->usb3_ports;
1628 else
1629 port_array = xhci->usb2_ports;
1630 /* Find the faked port hub number */
1631 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1632 port_id);
1633
1634 temp = xhci_readl(xhci, port_array[faked_port_index]);
1635 if (hcd->state == HC_STATE_SUSPENDED) {
1636 xhci_dbg(xhci, "resume root hub\n");
1637 usb_hcd_resume_root_hub(hcd);
1638 }
1639
1640 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1641 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1642
1643 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1644 if (!(temp1 & CMD_RUN)) {
1645 xhci_warn(xhci, "xHC is not running.\n");
1646 goto cleanup;
1647 }
1648
1649 if (DEV_SUPERSPEED(temp)) {
1650 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1651 /* Set a flag to say the port signaled remote wakeup,
1652 * so we can tell the difference between the end of
1653 * device and host initiated resume.
1654 */
1655 bus_state->port_remote_wakeup |= 1 << faked_port_index;
1656 xhci_test_and_clear_bit(xhci, port_array,
1657 faked_port_index, PORT_PLC);
1658 xhci_set_link_state(xhci, port_array, faked_port_index,
1659 XDEV_U0);
1660 /* Need to wait until the next link state change
1661 * indicates the device is actually in U0.
1662 */
1663 bogus_port_status = true;
1664 goto cleanup;
1665 } else {
1666 xhci_dbg(xhci, "resume HS port %d\n", port_id);
1667 bus_state->resume_done[faked_port_index] = jiffies +
1668 msecs_to_jiffies(20);
1669 set_bit(faked_port_index, &bus_state->resuming_ports);
1670 mod_timer(&hcd->rh_timer,
1671 bus_state->resume_done[faked_port_index]);
1672 /* Do the rest in GetPortStatus */
1673 }
1674 }
1675
1676 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1677 DEV_SUPERSPEED(temp)) {
1678 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1679 /* We've just brought the device into U0 through either the
1680 * Resume state after a device remote wakeup, or through the
1681 * U3Exit state after a host-initiated resume. If it's a device
1682 * initiated remote wake, don't pass up the link state change,
1683 * so the roothub behavior is consistent with external
1684 * USB 3.0 hub behavior.
1685 */
1686 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1687 faked_port_index + 1);
1688 if (slot_id && xhci->devs[slot_id])
1689 xhci_ring_device(xhci, slot_id);
1690 if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1691 bus_state->port_remote_wakeup &=
1692 ~(1 << faked_port_index);
1693 xhci_test_and_clear_bit(xhci, port_array,
1694 faked_port_index, PORT_PLC);
1695 usb_wakeup_notification(hcd->self.root_hub,
1696 faked_port_index + 1);
1697 bogus_port_status = true;
1698 goto cleanup;
1699 }
1700 }
1701
1702 if (hcd->speed != HCD_USB3)
1703 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1704 PORT_PLC);
1705
1706cleanup:
1707 /* Update event ring dequeue pointer before dropping the lock */
1708 inc_deq(xhci, xhci->event_ring);
1709
1710 /* Don't make the USB core poll the roothub if we got a bad port status
1711 * change event. Besides, at that point we can't tell which roothub
1712 * (USB 2.0 or USB 3.0) to kick.
1713 */
1714 if (bogus_port_status)
1715 return;
1716
1717 spin_unlock(&xhci->lock);
1718 /* Pass this up to the core */
1719 usb_hcd_poll_rh_status(hcd);
1720 spin_lock(&xhci->lock);
1721}
1722
1723/*
1724 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1725 * at end_trb, which may be in another segment. If the suspect DMA address is a
1726 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1727 * returns 0.
1728 */
1729struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1730 union xhci_trb *start_trb,
1731 union xhci_trb *end_trb,
1732 dma_addr_t suspect_dma)
1733{
1734 dma_addr_t start_dma;
1735 dma_addr_t end_seg_dma;
1736 dma_addr_t end_trb_dma;
1737 struct xhci_segment *cur_seg;
1738
1739 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1740 cur_seg = start_seg;
1741
1742 do {
1743 if (start_dma == 0)
1744 return NULL;
1745 /* We may get an event for a Link TRB in the middle of a TD */
1746 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1747 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1748 /* If the end TRB isn't in this segment, this is set to 0 */
1749 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1750
1751 if (end_trb_dma > 0) {
1752 /* The end TRB is in this segment, so suspect should be here */
1753 if (start_dma <= end_trb_dma) {
1754 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1755 return cur_seg;
1756 } else {
1757 /* Case for one segment with
1758 * a TD wrapped around to the top
1759 */
1760 if ((suspect_dma >= start_dma &&
1761 suspect_dma <= end_seg_dma) ||
1762 (suspect_dma >= cur_seg->dma &&
1763 suspect_dma <= end_trb_dma))
1764 return cur_seg;
1765 }
1766 return NULL;
1767 } else {
1768 /* Might still be somewhere in this segment */
1769 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1770 return cur_seg;
1771 }
1772 cur_seg = cur_seg->next;
1773 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1774 } while (cur_seg != start_seg);
1775
1776 return NULL;
1777}
1778
1779static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1780 unsigned int slot_id, unsigned int ep_index,
1781 unsigned int stream_id,
1782 struct xhci_td *td, union xhci_trb *event_trb)
1783{
1784 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1785 ep->ep_state |= EP_HALTED;
1786 ep->stopped_td = td;
1787 ep->stopped_trb = event_trb;
1788 ep->stopped_stream = stream_id;
1789
1790 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1791 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1792
1793 ep->stopped_td = NULL;
1794 ep->stopped_trb = NULL;
1795 ep->stopped_stream = 0;
1796
1797 xhci_ring_cmd_db(xhci);
1798}
1799
1800/* Check if an error has halted the endpoint ring. The class driver will
1801 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1802 * However, a babble and other errors also halt the endpoint ring, and the class
1803 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1804 * Ring Dequeue Pointer command manually.
1805 */
1806static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1807 struct xhci_ep_ctx *ep_ctx,
1808 unsigned int trb_comp_code)
1809{
1810 /* TRB completion codes that may require a manual halt cleanup */
1811 if (trb_comp_code == COMP_TX_ERR ||
1812 trb_comp_code == COMP_BABBLE ||
1813 trb_comp_code == COMP_SPLIT_ERR)
1814 /* The 0.96 spec says a babbling control endpoint
1815 * is not halted. The 0.96 spec says it is. Some HW
1816 * claims to be 0.95 compliant, but it halts the control
1817 * endpoint anyway. Check if a babble halted the
1818 * endpoint.
1819 */
1820 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1821 cpu_to_le32(EP_STATE_HALTED))
1822 return 1;
1823
1824 return 0;
1825}
1826
1827int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1828{
1829 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1830 /* Vendor defined "informational" completion code,
1831 * treat as not-an-error.
1832 */
1833 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1834 trb_comp_code);
1835 xhci_dbg(xhci, "Treating code as success.\n");
1836 return 1;
1837 }
1838 return 0;
1839}
1840
1841/*
1842 * Finish the td processing, remove the td from td list;
1843 * Return 1 if the urb can be given back.
1844 */
1845static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1846 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1847 struct xhci_virt_ep *ep, int *status, bool skip)
1848{
1849 struct xhci_virt_device *xdev;
1850 struct xhci_ring *ep_ring;
1851 unsigned int slot_id;
1852 int ep_index;
1853 struct urb *urb = NULL;
1854 struct xhci_ep_ctx *ep_ctx;
1855 int ret = 0;
1856 struct urb_priv *urb_priv;
1857 u32 trb_comp_code;
1858
1859 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1860 xdev = xhci->devs[slot_id];
1861 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1862 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1863 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1864 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1865
1866 if (skip)
1867 goto td_cleanup;
1868
1869 if (trb_comp_code == COMP_STOP_INVAL ||
1870 trb_comp_code == COMP_STOP) {
1871 /* The Endpoint Stop Command completion will take care of any
1872 * stopped TDs. A stopped TD may be restarted, so don't update
1873 * the ring dequeue pointer or take this TD off any lists yet.
1874 */
1875 ep->stopped_td = td;
1876 ep->stopped_trb = event_trb;
1877 return 0;
1878 } else {
1879 if (trb_comp_code == COMP_STALL) {
1880 /* The transfer is completed from the driver's
1881 * perspective, but we need to issue a set dequeue
1882 * command for this stalled endpoint to move the dequeue
1883 * pointer past the TD. We can't do that here because
1884 * the halt condition must be cleared first. Let the
1885 * USB class driver clear the stall later.
1886 */
1887 ep->stopped_td = td;
1888 ep->stopped_trb = event_trb;
1889 ep->stopped_stream = ep_ring->stream_id;
1890 } else if (xhci_requires_manual_halt_cleanup(xhci,
1891 ep_ctx, trb_comp_code)) {
1892 /* Other types of errors halt the endpoint, but the
1893 * class driver doesn't call usb_reset_endpoint() unless
1894 * the error is -EPIPE. Clear the halted status in the
1895 * xHCI hardware manually.
1896 */
1897 xhci_cleanup_halted_endpoint(xhci,
1898 slot_id, ep_index, ep_ring->stream_id,
1899 td, event_trb);
1900 } else {
1901 /* Update ring dequeue pointer */
1902 while (ep_ring->dequeue != td->last_trb)
1903 inc_deq(xhci, ep_ring);
1904 inc_deq(xhci, ep_ring);
1905 }
1906
1907td_cleanup:
1908 /* Clean up the endpoint's TD list */
1909 urb = td->urb;
1910 urb_priv = urb->hcpriv;
1911
1912 /* Do one last check of the actual transfer length.
1913 * If the host controller said we transferred more data than
1914 * the buffer length, urb->actual_length will be a very big
1915 * number (since it's unsigned). Play it safe and say we didn't
1916 * transfer anything.
1917 */
1918 if (urb->actual_length > urb->transfer_buffer_length) {
1919 xhci_warn(xhci, "URB transfer length is wrong, "
1920 "xHC issue? req. len = %u, "
1921 "act. len = %u\n",
1922 urb->transfer_buffer_length,
1923 urb->actual_length);
1924 urb->actual_length = 0;
1925 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1926 *status = -EREMOTEIO;
1927 else
1928 *status = 0;
1929 }
1930 list_del_init(&td->td_list);
1931 /* Was this TD slated to be cancelled but completed anyway? */
1932 if (!list_empty(&td->cancelled_td_list))
1933 list_del_init(&td->cancelled_td_list);
1934
1935 urb_priv->td_cnt++;
1936 /* Giveback the urb when all the tds are completed */
1937 if (urb_priv->td_cnt == urb_priv->length) {
1938 ret = 1;
1939 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1940 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1941 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1942 == 0) {
1943 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1944 usb_amd_quirk_pll_enable();
1945 }
1946 }
1947 }
1948 }
1949
1950 return ret;
1951}
1952
1953/*
1954 * Process control tds, update urb status and actual_length.
1955 */
1956static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1957 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1958 struct xhci_virt_ep *ep, int *status)
1959{
1960 struct xhci_virt_device *xdev;
1961 struct xhci_ring *ep_ring;
1962 unsigned int slot_id;
1963 int ep_index;
1964 struct xhci_ep_ctx *ep_ctx;
1965 u32 trb_comp_code;
1966
1967 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1968 xdev = xhci->devs[slot_id];
1969 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1970 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1971 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1972 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1973
1974 switch (trb_comp_code) {
1975 case COMP_SUCCESS:
1976 if (event_trb == ep_ring->dequeue) {
1977 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1978 "without IOC set??\n");
1979 *status = -ESHUTDOWN;
1980 } else if (event_trb != td->last_trb) {
1981 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1982 "without IOC set??\n");
1983 *status = -ESHUTDOWN;
1984 } else {
1985 *status = 0;
1986 }
1987 break;
1988 case COMP_SHORT_TX:
1989 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1990 *status = -EREMOTEIO;
1991 else
1992 *status = 0;
1993 break;
1994 case COMP_STOP_INVAL:
1995 case COMP_STOP:
1996 return finish_td(xhci, td, event_trb, event, ep, status, false);
1997 default:
1998 if (!xhci_requires_manual_halt_cleanup(xhci,
1999 ep_ctx, trb_comp_code))
2000 break;
2001 xhci_dbg(xhci, "TRB error code %u, "
2002 "halted endpoint index = %u\n",
2003 trb_comp_code, ep_index);
2004 /* else fall through */
2005 case COMP_STALL:
2006 /* Did we transfer part of the data (middle) phase? */
2007 if (event_trb != ep_ring->dequeue &&
2008 event_trb != td->last_trb)
2009 td->urb->actual_length =
2010 td->urb->transfer_buffer_length
2011 - TRB_LEN(le32_to_cpu(event->transfer_len));
2012 else
2013 td->urb->actual_length = 0;
2014
2015 xhci_cleanup_halted_endpoint(xhci,
2016 slot_id, ep_index, 0, td, event_trb);
2017 return finish_td(xhci, td, event_trb, event, ep, status, true);
2018 }
2019 /*
2020 * Did we transfer any data, despite the errors that might have
2021 * happened? I.e. did we get past the setup stage?
2022 */
2023 if (event_trb != ep_ring->dequeue) {
2024 /* The event was for the status stage */
2025 if (event_trb == td->last_trb) {
2026 if (td->urb->actual_length != 0) {
2027 /* Don't overwrite a previously set error code
2028 */
2029 if ((*status == -EINPROGRESS || *status == 0) &&
2030 (td->urb->transfer_flags
2031 & URB_SHORT_NOT_OK))
2032 /* Did we already see a short data
2033 * stage? */
2034 *status = -EREMOTEIO;
2035 } else {
2036 td->urb->actual_length =
2037 td->urb->transfer_buffer_length;
2038 }
2039 } else {
2040 /* Maybe the event was for the data stage? */
2041 td->urb->actual_length =
2042 td->urb->transfer_buffer_length -
2043 TRB_LEN(le32_to_cpu(event->transfer_len));
2044 xhci_dbg(xhci, "Waiting for status "
2045 "stage event\n");
2046 return 0;
2047 }
2048 }
2049
2050 return finish_td(xhci, td, event_trb, event, ep, status, false);
2051}
2052
2053/*
2054 * Process isochronous tds, update urb packet status and actual_length.
2055 */
2056static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2057 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2058 struct xhci_virt_ep *ep, int *status)
2059{
2060 struct xhci_ring *ep_ring;
2061 struct urb_priv *urb_priv;
2062 int idx;
2063 int len = 0;
2064 union xhci_trb *cur_trb;
2065 struct xhci_segment *cur_seg;
2066 struct usb_iso_packet_descriptor *frame;
2067 u32 trb_comp_code;
2068 bool skip_td = false;
2069
2070 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2071 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2072 urb_priv = td->urb->hcpriv;
2073 idx = urb_priv->td_cnt;
2074 frame = &td->urb->iso_frame_desc[idx];
2075
2076 /* handle completion code */
2077 switch (trb_comp_code) {
2078 case COMP_SUCCESS:
2079 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2080 frame->status = 0;
2081 break;
2082 }
2083 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2084 trb_comp_code = COMP_SHORT_TX;
2085 case COMP_SHORT_TX:
2086 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2087 -EREMOTEIO : 0;
2088 break;
2089 case COMP_BW_OVER:
2090 frame->status = -ECOMM;
2091 skip_td = true;
2092 break;
2093 case COMP_BUFF_OVER:
2094 case COMP_BABBLE:
2095 frame->status = -EOVERFLOW;
2096 skip_td = true;
2097 break;
2098 case COMP_DEV_ERR:
2099 case COMP_STALL:
2100 case COMP_TX_ERR:
2101 frame->status = -EPROTO;
2102 skip_td = true;
2103 break;
2104 case COMP_STOP:
2105 case COMP_STOP_INVAL:
2106 break;
2107 default:
2108 frame->status = -1;
2109 break;
2110 }
2111
2112 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2113 frame->actual_length = frame->length;
2114 td->urb->actual_length += frame->length;
2115 } else {
2116 for (cur_trb = ep_ring->dequeue,
2117 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2118 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2119 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2120 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2121 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2122 }
2123 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2124 TRB_LEN(le32_to_cpu(event->transfer_len));
2125
2126 if (trb_comp_code != COMP_STOP_INVAL) {
2127 frame->actual_length = len;
2128 td->urb->actual_length += len;
2129 }
2130 }
2131
2132 return finish_td(xhci, td, event_trb, event, ep, status, false);
2133}
2134
2135static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2136 struct xhci_transfer_event *event,
2137 struct xhci_virt_ep *ep, int *status)
2138{
2139 struct xhci_ring *ep_ring;
2140 struct urb_priv *urb_priv;
2141 struct usb_iso_packet_descriptor *frame;
2142 int idx;
2143
2144 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2145 urb_priv = td->urb->hcpriv;
2146 idx = urb_priv->td_cnt;
2147 frame = &td->urb->iso_frame_desc[idx];
2148
2149 /* The transfer is partly done. */
2150 frame->status = -EXDEV;
2151
2152 /* calc actual length */
2153 frame->actual_length = 0;
2154
2155 /* Update ring dequeue pointer */
2156 while (ep_ring->dequeue != td->last_trb)
2157 inc_deq(xhci, ep_ring);
2158 inc_deq(xhci, ep_ring);
2159
2160 return finish_td(xhci, td, NULL, event, ep, status, true);
2161}
2162
2163/*
2164 * Process bulk and interrupt tds, update urb status and actual_length.
2165 */
2166static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2167 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2168 struct xhci_virt_ep *ep, int *status)
2169{
2170 struct xhci_ring *ep_ring;
2171 union xhci_trb *cur_trb;
2172 struct xhci_segment *cur_seg;
2173 u32 trb_comp_code;
2174
2175 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2176 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2177
2178 switch (trb_comp_code) {
2179 case COMP_SUCCESS:
2180 /* Double check that the HW transferred everything. */
2181 if (event_trb != td->last_trb ||
2182 TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2183 xhci_warn(xhci, "WARN Successful completion "
2184 "on short TX\n");
2185 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2186 *status = -EREMOTEIO;
2187 else
2188 *status = 0;
2189 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2190 trb_comp_code = COMP_SHORT_TX;
2191 } else {
2192 *status = 0;
2193 }
2194 break;
2195 case COMP_SHORT_TX:
2196 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2197 *status = -EREMOTEIO;
2198 else
2199 *status = 0;
2200 break;
2201 default:
2202 /* Others already handled above */
2203 break;
2204 }
2205 if (trb_comp_code == COMP_SHORT_TX)
2206 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2207 "%d bytes untransferred\n",
2208 td->urb->ep->desc.bEndpointAddress,
2209 td->urb->transfer_buffer_length,
2210 TRB_LEN(le32_to_cpu(event->transfer_len)));
2211 /* Fast path - was this the last TRB in the TD for this URB? */
2212 if (event_trb == td->last_trb) {
2213 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2214 td->urb->actual_length =
2215 td->urb->transfer_buffer_length -
2216 TRB_LEN(le32_to_cpu(event->transfer_len));
2217 if (td->urb->transfer_buffer_length <
2218 td->urb->actual_length) {
2219 xhci_warn(xhci, "HC gave bad length "
2220 "of %d bytes left\n",
2221 TRB_LEN(le32_to_cpu(event->transfer_len)));
2222 td->urb->actual_length = 0;
2223 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2224 *status = -EREMOTEIO;
2225 else
2226 *status = 0;
2227 }
2228 /* Don't overwrite a previously set error code */
2229 if (*status == -EINPROGRESS) {
2230 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2231 *status = -EREMOTEIO;
2232 else
2233 *status = 0;
2234 }
2235 } else {
2236 td->urb->actual_length =
2237 td->urb->transfer_buffer_length;
2238 /* Ignore a short packet completion if the
2239 * untransferred length was zero.
2240 */
2241 if (*status == -EREMOTEIO)
2242 *status = 0;
2243 }
2244 } else {
2245 /* Slow path - walk the list, starting from the dequeue
2246 * pointer, to get the actual length transferred.
2247 */
2248 td->urb->actual_length = 0;
2249 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2250 cur_trb != event_trb;
2251 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2252 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2253 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2254 td->urb->actual_length +=
2255 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2256 }
2257 /* If the ring didn't stop on a Link or No-op TRB, add
2258 * in the actual bytes transferred from the Normal TRB
2259 */
2260 if (trb_comp_code != COMP_STOP_INVAL)
2261 td->urb->actual_length +=
2262 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2263 TRB_LEN(le32_to_cpu(event->transfer_len));
2264 }
2265
2266 return finish_td(xhci, td, event_trb, event, ep, status, false);
2267}
2268
2269/*
2270 * If this function returns an error condition, it means it got a Transfer
2271 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2272 * At this point, the host controller is probably hosed and should be reset.
2273 */
2274static int handle_tx_event(struct xhci_hcd *xhci,
2275 struct xhci_transfer_event *event)
2276{
2277 struct xhci_virt_device *xdev;
2278 struct xhci_virt_ep *ep;
2279 struct xhci_ring *ep_ring;
2280 unsigned int slot_id;
2281 int ep_index;
2282 struct xhci_td *td = NULL;
2283 dma_addr_t event_dma;
2284 struct xhci_segment *event_seg;
2285 union xhci_trb *event_trb;
2286 struct urb *urb = NULL;
2287 int status = -EINPROGRESS;
2288 struct urb_priv *urb_priv;
2289 struct xhci_ep_ctx *ep_ctx;
2290 struct list_head *tmp;
2291 u32 trb_comp_code;
2292 int ret = 0;
2293 int td_num = 0;
2294
2295 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2296 xdev = xhci->devs[slot_id];
2297 if (!xdev) {
2298 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2299 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2300 (unsigned long long) xhci_trb_virt_to_dma(
2301 xhci->event_ring->deq_seg,
2302 xhci->event_ring->dequeue),
2303 lower_32_bits(le64_to_cpu(event->buffer)),
2304 upper_32_bits(le64_to_cpu(event->buffer)),
2305 le32_to_cpu(event->transfer_len),
2306 le32_to_cpu(event->flags));
2307 xhci_dbg(xhci, "Event ring:\n");
2308 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2309 return -ENODEV;
2310 }
2311
2312 /* Endpoint ID is 1 based, our index is zero based */
2313 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2314 ep = &xdev->eps[ep_index];
2315 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2316 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2317 if (!ep_ring ||
2318 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2319 EP_STATE_DISABLED) {
2320 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2321 "or incorrect stream ring\n");
2322 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2323 (unsigned long long) xhci_trb_virt_to_dma(
2324 xhci->event_ring->deq_seg,
2325 xhci->event_ring->dequeue),
2326 lower_32_bits(le64_to_cpu(event->buffer)),
2327 upper_32_bits(le64_to_cpu(event->buffer)),
2328 le32_to_cpu(event->transfer_len),
2329 le32_to_cpu(event->flags));
2330 xhci_dbg(xhci, "Event ring:\n");
2331 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2332 return -ENODEV;
2333 }
2334
2335 /* Count current td numbers if ep->skip is set */
2336 if (ep->skip) {
2337 list_for_each(tmp, &ep_ring->td_list)
2338 td_num++;
2339 }
2340
2341 event_dma = le64_to_cpu(event->buffer);
2342 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2343 /* Look for common error cases */
2344 switch (trb_comp_code) {
2345 /* Skip codes that require special handling depending on
2346 * transfer type
2347 */
2348 case COMP_SUCCESS:
2349 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2350 break;
2351 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2352 trb_comp_code = COMP_SHORT_TX;
2353 else
2354 xhci_warn(xhci, "WARN Successful completion on short TX: "
2355 "needs XHCI_TRUST_TX_LENGTH quirk?\n");
2356 case COMP_SHORT_TX:
2357 break;
2358 case COMP_STOP:
2359 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2360 break;
2361 case COMP_STOP_INVAL:
2362 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2363 break;
2364 case COMP_STALL:
2365 xhci_dbg(xhci, "Stalled endpoint\n");
2366 ep->ep_state |= EP_HALTED;
2367 status = -EPIPE;
2368 break;
2369 case COMP_TRB_ERR:
2370 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2371 status = -EILSEQ;
2372 break;
2373 case COMP_SPLIT_ERR:
2374 case COMP_TX_ERR:
2375 xhci_dbg(xhci, "Transfer error on endpoint\n");
2376 status = -EPROTO;
2377 break;
2378 case COMP_BABBLE:
2379 xhci_dbg(xhci, "Babble error on endpoint\n");
2380 status = -EOVERFLOW;
2381 break;
2382 case COMP_DB_ERR:
2383 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2384 status = -ENOSR;
2385 break;
2386 case COMP_BW_OVER:
2387 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2388 break;
2389 case COMP_BUFF_OVER:
2390 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2391 break;
2392 case COMP_UNDERRUN:
2393 /*
2394 * When the Isoch ring is empty, the xHC will generate
2395 * a Ring Overrun Event for IN Isoch endpoint or Ring
2396 * Underrun Event for OUT Isoch endpoint.
2397 */
2398 xhci_dbg(xhci, "underrun event on endpoint\n");
2399 if (!list_empty(&ep_ring->td_list))
2400 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2401 "still with TDs queued?\n",
2402 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2403 ep_index);
2404 goto cleanup;
2405 case COMP_OVERRUN:
2406 xhci_dbg(xhci, "overrun event on endpoint\n");
2407 if (!list_empty(&ep_ring->td_list))
2408 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2409 "still with TDs queued?\n",
2410 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2411 ep_index);
2412 goto cleanup;
2413 case COMP_DEV_ERR:
2414 xhci_warn(xhci, "WARN: detect an incompatible device");
2415 status = -EPROTO;
2416 break;
2417 case COMP_MISSED_INT:
2418 /*
2419 * When encounter missed service error, one or more isoc tds
2420 * may be missed by xHC.
2421 * Set skip flag of the ep_ring; Complete the missed tds as
2422 * short transfer when process the ep_ring next time.
2423 */
2424 ep->skip = true;
2425 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2426 goto cleanup;
2427 default:
2428 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2429 status = 0;
2430 break;
2431 }
2432 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2433 "busted\n");
2434 goto cleanup;
2435 }
2436
2437 do {
2438 /* This TRB should be in the TD at the head of this ring's
2439 * TD list.
2440 */
2441 if (list_empty(&ep_ring->td_list)) {
2442 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2443 "with no TDs queued?\n",
2444 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2445 ep_index);
2446 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2447 (le32_to_cpu(event->flags) &
2448 TRB_TYPE_BITMASK)>>10);
2449 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2450 if (ep->skip) {
2451 ep->skip = false;
2452 xhci_dbg(xhci, "td_list is empty while skip "
2453 "flag set. Clear skip flag.\n");
2454 }
2455 ret = 0;
2456 goto cleanup;
2457 }
2458
2459 /* We've skipped all the TDs on the ep ring when ep->skip set */
2460 if (ep->skip && td_num == 0) {
2461 ep->skip = false;
2462 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2463 "Clear skip flag.\n");
2464 ret = 0;
2465 goto cleanup;
2466 }
2467
2468 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2469 if (ep->skip)
2470 td_num--;
2471
2472 /* Is this a TRB in the currently executing TD? */
2473 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2474 td->last_trb, event_dma);
2475
2476 /*
2477 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2478 * is not in the current TD pointed by ep_ring->dequeue because
2479 * that the hardware dequeue pointer still at the previous TRB
2480 * of the current TD. The previous TRB maybe a Link TD or the
2481 * last TRB of the previous TD. The command completion handle
2482 * will take care the rest.
2483 */
2484 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2485 ret = 0;
2486 goto cleanup;
2487 }
2488
2489 if (!event_seg) {
2490 if (!ep->skip ||
2491 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2492 /* Some host controllers give a spurious
2493 * successful event after a short transfer.
2494 * Ignore it.
2495 */
2496 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2497 ep_ring->last_td_was_short) {
2498 ep_ring->last_td_was_short = false;
2499 ret = 0;
2500 goto cleanup;
2501 }
2502 /* HC is busted, give up! */
2503 xhci_err(xhci,
2504 "ERROR Transfer event TRB DMA ptr not "
2505 "part of current TD\n");
2506 return -ESHUTDOWN;
2507 }
2508
2509 ret = skip_isoc_td(xhci, td, event, ep, &status);
2510 goto cleanup;
2511 }
2512 if (trb_comp_code == COMP_SHORT_TX)
2513 ep_ring->last_td_was_short = true;
2514 else
2515 ep_ring->last_td_was_short = false;
2516
2517 if (ep->skip) {
2518 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2519 ep->skip = false;
2520 }
2521
2522 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2523 sizeof(*event_trb)];
2524 /*
2525 * No-op TRB should not trigger interrupts.
2526 * If event_trb is a no-op TRB, it means the
2527 * corresponding TD has been cancelled. Just ignore
2528 * the TD.
2529 */
2530 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2531 xhci_dbg(xhci,
2532 "event_trb is a no-op TRB. Skip it\n");
2533 goto cleanup;
2534 }
2535
2536 /* Now update the urb's actual_length and give back to
2537 * the core
2538 */
2539 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2540 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2541 &status);
2542 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2543 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2544 &status);
2545 else
2546 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2547 ep, &status);
2548
2549cleanup:
2550 /*
2551 * Do not update event ring dequeue pointer if ep->skip is set.
2552 * Will roll back to continue process missed tds.
2553 */
2554 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2555 inc_deq(xhci, xhci->event_ring);
2556 }
2557
2558 if (ret) {
2559 urb = td->urb;
2560 urb_priv = urb->hcpriv;
2561 /* Leave the TD around for the reset endpoint function
2562 * to use(but only if it's not a control endpoint,
2563 * since we already queued the Set TR dequeue pointer
2564 * command for stalled control endpoints).
2565 */
2566 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2567 (trb_comp_code != COMP_STALL &&
2568 trb_comp_code != COMP_BABBLE))
2569 xhci_urb_free_priv(xhci, urb_priv);
2570
2571 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2572 if ((urb->actual_length != urb->transfer_buffer_length &&
2573 (urb->transfer_flags &
2574 URB_SHORT_NOT_OK)) ||
2575 (status != 0 &&
2576 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2577 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2578 "expected = %d, status = %d\n",
2579 urb, urb->actual_length,
2580 urb->transfer_buffer_length,
2581 status);
2582 spin_unlock(&xhci->lock);
2583 /* EHCI, UHCI, and OHCI always unconditionally set the
2584 * urb->status of an isochronous endpoint to 0.
2585 */
2586 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2587 status = 0;
2588 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2589 spin_lock(&xhci->lock);
2590 }
2591
2592 /*
2593 * If ep->skip is set, it means there are missed tds on the
2594 * endpoint ring need to take care of.
2595 * Process them as short transfer until reach the td pointed by
2596 * the event.
2597 */
2598 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2599
2600 return 0;
2601}
2602
2603/*
2604 * This function handles all OS-owned events on the event ring. It may drop
2605 * xhci->lock between event processing (e.g. to pass up port status changes).
2606 * Returns >0 for "possibly more events to process" (caller should call again),
2607 * otherwise 0 if done. In future, <0 returns should indicate error code.
2608 */
2609static int xhci_handle_event(struct xhci_hcd *xhci)
2610{
2611 union xhci_trb *event;
2612 int update_ptrs = 1;
2613 int ret;
2614
2615 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2616 xhci->error_bitmask |= 1 << 1;
2617 return 0;
2618 }
2619
2620 event = xhci->event_ring->dequeue;
2621 /* Does the HC or OS own the TRB? */
2622 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2623 xhci->event_ring->cycle_state) {
2624 xhci->error_bitmask |= 1 << 2;
2625 return 0;
2626 }
2627
2628 /*
2629 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2630 * speculative reads of the event's flags/data below.
2631 */
2632 rmb();
2633 /* FIXME: Handle more event types. */
2634 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2635 case TRB_TYPE(TRB_COMPLETION):
2636 handle_cmd_completion(xhci, &event->event_cmd);
2637 break;
2638 case TRB_TYPE(TRB_PORT_STATUS):
2639 handle_port_status(xhci, event);
2640 update_ptrs = 0;
2641 break;
2642 case TRB_TYPE(TRB_TRANSFER):
2643 ret = handle_tx_event(xhci, &event->trans_event);
2644 if (ret < 0)
2645 xhci->error_bitmask |= 1 << 9;
2646 else
2647 update_ptrs = 0;
2648 break;
2649 case TRB_TYPE(TRB_DEV_NOTE):
2650 handle_device_notification(xhci, event);
2651 break;
2652 default:
2653 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2654 TRB_TYPE(48))
2655 handle_vendor_event(xhci, event);
2656 else
2657 xhci->error_bitmask |= 1 << 3;
2658 }
2659 /* Any of the above functions may drop and re-acquire the lock, so check
2660 * to make sure a watchdog timer didn't mark the host as non-responsive.
2661 */
2662 if (xhci->xhc_state & XHCI_STATE_DYING) {
2663 xhci_dbg(xhci, "xHCI host dying, returning from "
2664 "event handler.\n");
2665 return 0;
2666 }
2667
2668 if (update_ptrs)
2669 /* Update SW event ring dequeue pointer */
2670 inc_deq(xhci, xhci->event_ring);
2671
2672 /* Are there more items on the event ring? Caller will call us again to
2673 * check.
2674 */
2675 return 1;
2676}
2677
2678/*
2679 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2680 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2681 * indicators of an event TRB error, but we check the status *first* to be safe.
2682 */
2683irqreturn_t xhci_irq(struct usb_hcd *hcd)
2684{
2685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2686 u32 status;
2687 union xhci_trb *trb;
2688 u64 temp_64;
2689 union xhci_trb *event_ring_deq;
2690 dma_addr_t deq;
2691
2692 spin_lock(&xhci->lock);
2693 trb = xhci->event_ring->dequeue;
2694 /* Check if the xHC generated the interrupt, or the irq is shared */
2695 status = xhci_readl(xhci, &xhci->op_regs->status);
2696 if (status == 0xffffffff)
2697 goto hw_died;
2698
2699 if (!(status & STS_EINT)) {
2700 spin_unlock(&xhci->lock);
2701 return IRQ_NONE;
2702 }
2703 if (status & STS_FATAL) {
2704 xhci_warn(xhci, "WARNING: Host System Error\n");
2705 xhci_halt(xhci);
2706hw_died:
2707 spin_unlock(&xhci->lock);
2708 return -ESHUTDOWN;
2709 }
2710
2711 /*
2712 * Clear the op reg interrupt status first,
2713 * so we can receive interrupts from other MSI-X interrupters.
2714 * Write 1 to clear the interrupt status.
2715 */
2716 status |= STS_EINT;
2717 xhci_writel(xhci, status, &xhci->op_regs->status);
2718 /* FIXME when MSI-X is supported and there are multiple vectors */
2719 /* Clear the MSI-X event interrupt status */
2720
2721 if (hcd->irq) {
2722 u32 irq_pending;
2723 /* Acknowledge the PCI interrupt */
2724 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2725 irq_pending |= IMAN_IP;
2726 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2727 }
2728
2729 if (xhci->xhc_state & XHCI_STATE_DYING) {
2730 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2731 "Shouldn't IRQs be disabled?\n");
2732 /* Clear the event handler busy flag (RW1C);
2733 * the event ring should be empty.
2734 */
2735 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2736 xhci_write_64(xhci, temp_64 | ERST_EHB,
2737 &xhci->ir_set->erst_dequeue);
2738 spin_unlock(&xhci->lock);
2739
2740 return IRQ_HANDLED;
2741 }
2742
2743 event_ring_deq = xhci->event_ring->dequeue;
2744 /* FIXME this should be a delayed service routine
2745 * that clears the EHB.
2746 */
2747 while (xhci_handle_event(xhci) > 0) {}
2748
2749 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2750 /* If necessary, update the HW's version of the event ring deq ptr. */
2751 if (event_ring_deq != xhci->event_ring->dequeue) {
2752 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2753 xhci->event_ring->dequeue);
2754 if (deq == 0)
2755 xhci_warn(xhci, "WARN something wrong with SW event "
2756 "ring dequeue ptr.\n");
2757 /* Update HC event ring dequeue pointer */
2758 temp_64 &= ERST_PTR_MASK;
2759 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2760 }
2761
2762 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2763 temp_64 |= ERST_EHB;
2764 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2765
2766 spin_unlock(&xhci->lock);
2767
2768 return IRQ_HANDLED;
2769}
2770
2771irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2772{
2773 return xhci_irq(hcd);
2774}
2775
2776/**** Endpoint Ring Operations ****/
2777
2778/*
2779 * Generic function for queueing a TRB on a ring.
2780 * The caller must have checked to make sure there's room on the ring.
2781 *
2782 * @more_trbs_coming: Will you enqueue more TRBs before calling
2783 * prepare_transfer()?
2784 */
2785static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2786 bool more_trbs_coming,
2787 u32 field1, u32 field2, u32 field3, u32 field4)
2788{
2789 struct xhci_generic_trb *trb;
2790
2791 trb = &ring->enqueue->generic;
2792 trb->field[0] = cpu_to_le32(field1);
2793 trb->field[1] = cpu_to_le32(field2);
2794 trb->field[2] = cpu_to_le32(field3);
2795 trb->field[3] = cpu_to_le32(field4);
2796 inc_enq(xhci, ring, more_trbs_coming);
2797}
2798
2799/*
2800 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2801 * FIXME allocate segments if the ring is full.
2802 */
2803static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2804 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2805{
2806 unsigned int num_trbs_needed;
2807
2808 /* Make sure the endpoint has been added to xHC schedule */
2809 switch (ep_state) {
2810 case EP_STATE_DISABLED:
2811 /*
2812 * USB core changed config/interfaces without notifying us,
2813 * or hardware is reporting the wrong state.
2814 */
2815 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2816 return -ENOENT;
2817 case EP_STATE_ERROR:
2818 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2819 /* FIXME event handling code for error needs to clear it */
2820 /* XXX not sure if this should be -ENOENT or not */
2821 return -EINVAL;
2822 case EP_STATE_HALTED:
2823 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2824 case EP_STATE_STOPPED:
2825 case EP_STATE_RUNNING:
2826 break;
2827 default:
2828 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2829 /*
2830 * FIXME issue Configure Endpoint command to try to get the HC
2831 * back into a known state.
2832 */
2833 return -EINVAL;
2834 }
2835
2836 while (1) {
2837 if (room_on_ring(xhci, ep_ring, num_trbs))
2838 break;
2839
2840 if (ep_ring == xhci->cmd_ring) {
2841 xhci_err(xhci, "Do not support expand command ring\n");
2842 return -ENOMEM;
2843 }
2844
2845 xhci_dbg(xhci, "ERROR no room on ep ring, "
2846 "try ring expansion\n");
2847 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2848 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2849 mem_flags)) {
2850 xhci_err(xhci, "Ring expansion failed\n");
2851 return -ENOMEM;
2852 }
2853 };
2854
2855 if (enqueue_is_link_trb(ep_ring)) {
2856 struct xhci_ring *ring = ep_ring;
2857 union xhci_trb *next;
2858
2859 next = ring->enqueue;
2860
2861 while (last_trb(xhci, ring, ring->enq_seg, next)) {
2862 /* If we're not dealing with 0.95 hardware or isoc rings
2863 * on AMD 0.96 host, clear the chain bit.
2864 */
2865 if (!xhci_link_trb_quirk(xhci) &&
2866 !(ring->type == TYPE_ISOC &&
2867 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2868 next->link.control &= cpu_to_le32(~TRB_CHAIN);
2869 else
2870 next->link.control |= cpu_to_le32(TRB_CHAIN);
2871
2872 wmb();
2873 next->link.control ^= cpu_to_le32(TRB_CYCLE);
2874
2875 /* Toggle the cycle bit after the last ring segment. */
2876 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2877 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2878 }
2879 ring->enq_seg = ring->enq_seg->next;
2880 ring->enqueue = ring->enq_seg->trbs;
2881 next = ring->enqueue;
2882 }
2883 }
2884
2885 return 0;
2886}
2887
2888static int prepare_transfer(struct xhci_hcd *xhci,
2889 struct xhci_virt_device *xdev,
2890 unsigned int ep_index,
2891 unsigned int stream_id,
2892 unsigned int num_trbs,
2893 struct urb *urb,
2894 unsigned int td_index,
2895 gfp_t mem_flags)
2896{
2897 int ret;
2898 struct urb_priv *urb_priv;
2899 struct xhci_td *td;
2900 struct xhci_ring *ep_ring;
2901 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2902
2903 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2904 if (!ep_ring) {
2905 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2906 stream_id);
2907 return -EINVAL;
2908 }
2909
2910 ret = prepare_ring(xhci, ep_ring,
2911 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
2912 num_trbs, mem_flags);
2913 if (ret)
2914 return ret;
2915
2916 urb_priv = urb->hcpriv;
2917 td = urb_priv->td[td_index];
2918
2919 INIT_LIST_HEAD(&td->td_list);
2920 INIT_LIST_HEAD(&td->cancelled_td_list);
2921
2922 if (td_index == 0) {
2923 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2924 if (unlikely(ret))
2925 return ret;
2926 }
2927
2928 td->urb = urb;
2929 /* Add this TD to the tail of the endpoint ring's TD list */
2930 list_add_tail(&td->td_list, &ep_ring->td_list);
2931 td->start_seg = ep_ring->enq_seg;
2932 td->first_trb = ep_ring->enqueue;
2933
2934 urb_priv->td[td_index] = td;
2935
2936 return 0;
2937}
2938
2939static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2940{
2941 int num_sgs, num_trbs, running_total, temp, i;
2942 struct scatterlist *sg;
2943
2944 sg = NULL;
2945 num_sgs = urb->num_mapped_sgs;
2946 temp = urb->transfer_buffer_length;
2947
2948 num_trbs = 0;
2949 for_each_sg(urb->sg, sg, num_sgs, i) {
2950 unsigned int len = sg_dma_len(sg);
2951
2952 /* Scatter gather list entries may cross 64KB boundaries */
2953 running_total = TRB_MAX_BUFF_SIZE -
2954 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2955 running_total &= TRB_MAX_BUFF_SIZE - 1;
2956 if (running_total != 0)
2957 num_trbs++;
2958
2959 /* How many more 64KB chunks to transfer, how many more TRBs? */
2960 while (running_total < sg_dma_len(sg) && running_total < temp) {
2961 num_trbs++;
2962 running_total += TRB_MAX_BUFF_SIZE;
2963 }
2964 len = min_t(int, len, temp);
2965 temp -= len;
2966 if (temp == 0)
2967 break;
2968 }
2969 return num_trbs;
2970}
2971
2972static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2973{
2974 if (num_trbs != 0)
2975 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2976 "TRBs, %d left\n", __func__,
2977 urb->ep->desc.bEndpointAddress, num_trbs);
2978 if (running_total != urb->transfer_buffer_length)
2979 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2980 "queued %#x (%d), asked for %#x (%d)\n",
2981 __func__,
2982 urb->ep->desc.bEndpointAddress,
2983 running_total, running_total,
2984 urb->transfer_buffer_length,
2985 urb->transfer_buffer_length);
2986}
2987
2988static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2989 unsigned int ep_index, unsigned int stream_id, int start_cycle,
2990 struct xhci_generic_trb *start_trb)
2991{
2992 /*
2993 * Pass all the TRBs to the hardware at once and make sure this write
2994 * isn't reordered.
2995 */
2996 wmb();
2997 if (start_cycle)
2998 start_trb->field[3] |= cpu_to_le32(start_cycle);
2999 else
3000 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3001 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3002}
3003
3004/*
3005 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3006 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3007 * (comprised of sg list entries) can take several service intervals to
3008 * transmit.
3009 */
3010int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3011 struct urb *urb, int slot_id, unsigned int ep_index)
3012{
3013 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3014 xhci->devs[slot_id]->out_ctx, ep_index);
3015 int xhci_interval;
3016 int ep_interval;
3017
3018 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3019 ep_interval = urb->interval;
3020 /* Convert to microframes */
3021 if (urb->dev->speed == USB_SPEED_LOW ||
3022 urb->dev->speed == USB_SPEED_FULL)
3023 ep_interval *= 8;
3024 /* FIXME change this to a warning and a suggestion to use the new API
3025 * to set the polling interval (once the API is added).
3026 */
3027 if (xhci_interval != ep_interval) {
3028 if (printk_ratelimit())
3029 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3030 " (%d microframe%s) than xHCI "
3031 "(%d microframe%s)\n",
3032 ep_interval,
3033 ep_interval == 1 ? "" : "s",
3034 xhci_interval,
3035 xhci_interval == 1 ? "" : "s");
3036 urb->interval = xhci_interval;
3037 /* Convert back to frames for LS/FS devices */
3038 if (urb->dev->speed == USB_SPEED_LOW ||
3039 urb->dev->speed == USB_SPEED_FULL)
3040 urb->interval /= 8;
3041 }
3042 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3043}
3044
3045/*
3046 * The TD size is the number of bytes remaining in the TD (including this TRB),
3047 * right shifted by 10.
3048 * It must fit in bits 21:17, so it can't be bigger than 31.
3049 */
3050static u32 xhci_td_remainder(unsigned int remainder)
3051{
3052 u32 max = (1 << (21 - 17 + 1)) - 1;
3053
3054 if ((remainder >> 10) >= max)
3055 return max << 17;
3056 else
3057 return (remainder >> 10) << 17;
3058}
3059
3060/*
3061 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
3062 * the TD (*not* including this TRB).
3063 *
3064 * Total TD packet count = total_packet_count =
3065 * roundup(TD size in bytes / wMaxPacketSize)
3066 *
3067 * Packets transferred up to and including this TRB = packets_transferred =
3068 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3069 *
3070 * TD size = total_packet_count - packets_transferred
3071 *
3072 * It must fit in bits 21:17, so it can't be bigger than 31.
3073 */
3074
3075static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3076 unsigned int total_packet_count, struct urb *urb)
3077{
3078 int packets_transferred;
3079
3080 /* One TRB with a zero-length data packet. */
3081 if (running_total == 0 && trb_buff_len == 0)
3082 return 0;
3083
3084 /* All the TRB queueing functions don't count the current TRB in
3085 * running_total.
3086 */
3087 packets_transferred = (running_total + trb_buff_len) /
3088 usb_endpoint_maxp(&urb->ep->desc);
3089
3090 return xhci_td_remainder(total_packet_count - packets_transferred);
3091}
3092
3093static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3094 struct urb *urb, int slot_id, unsigned int ep_index)
3095{
3096 struct xhci_ring *ep_ring;
3097 unsigned int num_trbs;
3098 struct urb_priv *urb_priv;
3099 struct xhci_td *td;
3100 struct scatterlist *sg;
3101 int num_sgs;
3102 int trb_buff_len, this_sg_len, running_total;
3103 unsigned int total_packet_count;
3104 bool first_trb;
3105 u64 addr;
3106 bool more_trbs_coming;
3107
3108 struct xhci_generic_trb *start_trb;
3109 int start_cycle;
3110
3111 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3112 if (!ep_ring)
3113 return -EINVAL;
3114
3115 num_trbs = count_sg_trbs_needed(xhci, urb);
3116 num_sgs = urb->num_mapped_sgs;
3117 total_packet_count = roundup(urb->transfer_buffer_length,
3118 usb_endpoint_maxp(&urb->ep->desc));
3119
3120 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3121 ep_index, urb->stream_id,
3122 num_trbs, urb, 0, mem_flags);
3123 if (trb_buff_len < 0)
3124 return trb_buff_len;
3125
3126 urb_priv = urb->hcpriv;
3127 td = urb_priv->td[0];
3128
3129 /*
3130 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3131 * until we've finished creating all the other TRBs. The ring's cycle
3132 * state may change as we enqueue the other TRBs, so save it too.
3133 */
3134 start_trb = &ep_ring->enqueue->generic;
3135 start_cycle = ep_ring->cycle_state;
3136
3137 running_total = 0;
3138 /*
3139 * How much data is in the first TRB?
3140 *
3141 * There are three forces at work for TRB buffer pointers and lengths:
3142 * 1. We don't want to walk off the end of this sg-list entry buffer.
3143 * 2. The transfer length that the driver requested may be smaller than
3144 * the amount of memory allocated for this scatter-gather list.
3145 * 3. TRBs buffers can't cross 64KB boundaries.
3146 */
3147 sg = urb->sg;
3148 addr = (u64) sg_dma_address(sg);
3149 this_sg_len = sg_dma_len(sg);
3150 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3151 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3152 if (trb_buff_len > urb->transfer_buffer_length)
3153 trb_buff_len = urb->transfer_buffer_length;
3154
3155 first_trb = true;
3156 /* Queue the first TRB, even if it's zero-length */
3157 do {
3158 u32 field = 0;
3159 u32 length_field = 0;
3160 u32 remainder = 0;
3161
3162 /* Don't change the cycle bit of the first TRB until later */
3163 if (first_trb) {
3164 first_trb = false;
3165 if (start_cycle == 0)
3166 field |= 0x1;
3167 } else
3168 field |= ep_ring->cycle_state;
3169
3170 /* Chain all the TRBs together; clear the chain bit in the last
3171 * TRB to indicate it's the last TRB in the chain.
3172 */
3173 if (num_trbs > 1) {
3174 field |= TRB_CHAIN;
3175 } else {
3176 /* FIXME - add check for ZERO_PACKET flag before this */
3177 td->last_trb = ep_ring->enqueue;
3178 field |= TRB_IOC;
3179 }
3180
3181 /* Only set interrupt on short packet for IN endpoints */
3182 if (usb_urb_dir_in(urb))
3183 field |= TRB_ISP;
3184
3185 if (TRB_MAX_BUFF_SIZE -
3186 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3187 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3188 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3189 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3190 (unsigned int) addr + trb_buff_len);
3191 }
3192
3193 /* Set the TRB length, TD size, and interrupter fields. */
3194 if (xhci->hci_version < 0x100) {
3195 remainder = xhci_td_remainder(
3196 urb->transfer_buffer_length -
3197 running_total);
3198 } else {
3199 remainder = xhci_v1_0_td_remainder(running_total,
3200 trb_buff_len, total_packet_count, urb);
3201 }
3202 length_field = TRB_LEN(trb_buff_len) |
3203 remainder |
3204 TRB_INTR_TARGET(0);
3205
3206 if (num_trbs > 1)
3207 more_trbs_coming = true;
3208 else
3209 more_trbs_coming = false;
3210 queue_trb(xhci, ep_ring, more_trbs_coming,
3211 lower_32_bits(addr),
3212 upper_32_bits(addr),
3213 length_field,
3214 field | TRB_TYPE(TRB_NORMAL));
3215 --num_trbs;
3216 running_total += trb_buff_len;
3217
3218 /* Calculate length for next transfer --
3219 * Are we done queueing all the TRBs for this sg entry?
3220 */
3221 this_sg_len -= trb_buff_len;
3222 if (this_sg_len == 0) {
3223 --num_sgs;
3224 if (num_sgs == 0)
3225 break;
3226 sg = sg_next(sg);
3227 addr = (u64) sg_dma_address(sg);
3228 this_sg_len = sg_dma_len(sg);
3229 } else {
3230 addr += trb_buff_len;
3231 }
3232
3233 trb_buff_len = TRB_MAX_BUFF_SIZE -
3234 (addr & (TRB_MAX_BUFF_SIZE - 1));
3235 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3236 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3237 trb_buff_len =
3238 urb->transfer_buffer_length - running_total;
3239 } while (running_total < urb->transfer_buffer_length);
3240
3241 check_trb_math(urb, num_trbs, running_total);
3242 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3243 start_cycle, start_trb);
3244 return 0;
3245}
3246
3247/* This is very similar to what ehci-q.c qtd_fill() does */
3248int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3249 struct urb *urb, int slot_id, unsigned int ep_index)
3250{
3251 struct xhci_ring *ep_ring;
3252 struct urb_priv *urb_priv;
3253 struct xhci_td *td;
3254 int num_trbs;
3255 struct xhci_generic_trb *start_trb;
3256 bool first_trb;
3257 bool more_trbs_coming;
3258 int start_cycle;
3259 u32 field, length_field;
3260
3261 int running_total, trb_buff_len, ret;
3262 unsigned int total_packet_count;
3263 u64 addr;
3264
3265 if (urb->num_sgs)
3266 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3267
3268 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3269 if (!ep_ring)
3270 return -EINVAL;
3271
3272 num_trbs = 0;
3273 /* How much data is (potentially) left before the 64KB boundary? */
3274 running_total = TRB_MAX_BUFF_SIZE -
3275 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3276 running_total &= TRB_MAX_BUFF_SIZE - 1;
3277
3278 /* If there's some data on this 64KB chunk, or we have to send a
3279 * zero-length transfer, we need at least one TRB
3280 */
3281 if (running_total != 0 || urb->transfer_buffer_length == 0)
3282 num_trbs++;
3283 /* How many more 64KB chunks to transfer, how many more TRBs? */
3284 while (running_total < urb->transfer_buffer_length) {
3285 num_trbs++;
3286 running_total += TRB_MAX_BUFF_SIZE;
3287 }
3288 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3289
3290 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3291 ep_index, urb->stream_id,
3292 num_trbs, urb, 0, mem_flags);
3293 if (ret < 0)
3294 return ret;
3295
3296 urb_priv = urb->hcpriv;
3297 td = urb_priv->td[0];
3298
3299 /*
3300 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3301 * until we've finished creating all the other TRBs. The ring's cycle
3302 * state may change as we enqueue the other TRBs, so save it too.
3303 */
3304 start_trb = &ep_ring->enqueue->generic;
3305 start_cycle = ep_ring->cycle_state;
3306
3307 running_total = 0;
3308 total_packet_count = roundup(urb->transfer_buffer_length,
3309 usb_endpoint_maxp(&urb->ep->desc));
3310 /* How much data is in the first TRB? */
3311 addr = (u64) urb->transfer_dma;
3312 trb_buff_len = TRB_MAX_BUFF_SIZE -
3313 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3314 if (trb_buff_len > urb->transfer_buffer_length)
3315 trb_buff_len = urb->transfer_buffer_length;
3316
3317 first_trb = true;
3318
3319 /* Queue the first TRB, even if it's zero-length */
3320 do {
3321 u32 remainder = 0;
3322 field = 0;
3323
3324 /* Don't change the cycle bit of the first TRB until later */
3325 if (first_trb) {
3326 first_trb = false;
3327 if (start_cycle == 0)
3328 field |= 0x1;
3329 } else
3330 field |= ep_ring->cycle_state;
3331
3332 /* Chain all the TRBs together; clear the chain bit in the last
3333 * TRB to indicate it's the last TRB in the chain.
3334 */
3335 if (num_trbs > 1) {
3336 field |= TRB_CHAIN;
3337 } else {
3338 /* FIXME - add check for ZERO_PACKET flag before this */
3339 td->last_trb = ep_ring->enqueue;
3340 field |= TRB_IOC;
3341 }
3342
3343 /* Only set interrupt on short packet for IN endpoints */
3344 if (usb_urb_dir_in(urb))
3345 field |= TRB_ISP;
3346
3347 /* Set the TRB length, TD size, and interrupter fields. */
3348 if (xhci->hci_version < 0x100) {
3349 remainder = xhci_td_remainder(
3350 urb->transfer_buffer_length -
3351 running_total);
3352 } else {
3353 remainder = xhci_v1_0_td_remainder(running_total,
3354 trb_buff_len, total_packet_count, urb);
3355 }
3356 length_field = TRB_LEN(trb_buff_len) |
3357 remainder |
3358 TRB_INTR_TARGET(0);
3359
3360 if (num_trbs > 1)
3361 more_trbs_coming = true;
3362 else
3363 more_trbs_coming = false;
3364 queue_trb(xhci, ep_ring, more_trbs_coming,
3365 lower_32_bits(addr),
3366 upper_32_bits(addr),
3367 length_field,
3368 field | TRB_TYPE(TRB_NORMAL));
3369 --num_trbs;
3370 running_total += trb_buff_len;
3371
3372 /* Calculate length for next transfer */
3373 addr += trb_buff_len;
3374 trb_buff_len = urb->transfer_buffer_length - running_total;
3375 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3376 trb_buff_len = TRB_MAX_BUFF_SIZE;
3377 } while (running_total < urb->transfer_buffer_length);
3378
3379 check_trb_math(urb, num_trbs, running_total);
3380 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3381 start_cycle, start_trb);
3382 return 0;
3383}
3384
3385/* Caller must have locked xhci->lock */
3386int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3387 struct urb *urb, int slot_id, unsigned int ep_index)
3388{
3389 struct xhci_ring *ep_ring;
3390 int num_trbs;
3391 int ret;
3392 struct usb_ctrlrequest *setup;
3393 struct xhci_generic_trb *start_trb;
3394 int start_cycle;
3395 u32 field, length_field;
3396 struct urb_priv *urb_priv;
3397 struct xhci_td *td;
3398
3399 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3400 if (!ep_ring)
3401 return -EINVAL;
3402
3403 /*
3404 * Need to copy setup packet into setup TRB, so we can't use the setup
3405 * DMA address.
3406 */
3407 if (!urb->setup_packet)
3408 return -EINVAL;
3409
3410 /* 1 TRB for setup, 1 for status */
3411 num_trbs = 2;
3412 /*
3413 * Don't need to check if we need additional event data and normal TRBs,
3414 * since data in control transfers will never get bigger than 16MB
3415 * XXX: can we get a buffer that crosses 64KB boundaries?
3416 */
3417 if (urb->transfer_buffer_length > 0)
3418 num_trbs++;
3419 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3420 ep_index, urb->stream_id,
3421 num_trbs, urb, 0, mem_flags);
3422 if (ret < 0)
3423 return ret;
3424
3425 urb_priv = urb->hcpriv;
3426 td = urb_priv->td[0];
3427
3428 /*
3429 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3430 * until we've finished creating all the other TRBs. The ring's cycle
3431 * state may change as we enqueue the other TRBs, so save it too.
3432 */
3433 start_trb = &ep_ring->enqueue->generic;
3434 start_cycle = ep_ring->cycle_state;
3435
3436 /* Queue setup TRB - see section 6.4.1.2.1 */
3437 /* FIXME better way to translate setup_packet into two u32 fields? */
3438 setup = (struct usb_ctrlrequest *) urb->setup_packet;
3439 field = 0;
3440 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3441 if (start_cycle == 0)
3442 field |= 0x1;
3443
3444 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3445 if (xhci->hci_version == 0x100) {
3446 if (urb->transfer_buffer_length > 0) {
3447 if (setup->bRequestType & USB_DIR_IN)
3448 field |= TRB_TX_TYPE(TRB_DATA_IN);
3449 else
3450 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3451 }
3452 }
3453
3454 queue_trb(xhci, ep_ring, true,
3455 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3456 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3457 TRB_LEN(8) | TRB_INTR_TARGET(0),
3458 /* Immediate data in pointer */
3459 field);
3460
3461 /* If there's data, queue data TRBs */
3462 /* Only set interrupt on short packet for IN endpoints */
3463 if (usb_urb_dir_in(urb))
3464 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3465 else
3466 field = TRB_TYPE(TRB_DATA);
3467
3468 length_field = TRB_LEN(urb->transfer_buffer_length) |
3469 xhci_td_remainder(urb->transfer_buffer_length) |
3470 TRB_INTR_TARGET(0);
3471 if (urb->transfer_buffer_length > 0) {
3472 if (setup->bRequestType & USB_DIR_IN)
3473 field |= TRB_DIR_IN;
3474 queue_trb(xhci, ep_ring, true,
3475 lower_32_bits(urb->transfer_dma),
3476 upper_32_bits(urb->transfer_dma),
3477 length_field,
3478 field | ep_ring->cycle_state);
3479 }
3480
3481 /* Save the DMA address of the last TRB in the TD */
3482 td->last_trb = ep_ring->enqueue;
3483
3484 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3485 /* If the device sent data, the status stage is an OUT transfer */
3486 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3487 field = 0;
3488 else
3489 field = TRB_DIR_IN;
3490 queue_trb(xhci, ep_ring, false,
3491 0,
3492 0,
3493 TRB_INTR_TARGET(0),
3494 /* Event on completion */
3495 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3496
3497 giveback_first_trb(xhci, slot_id, ep_index, 0,
3498 start_cycle, start_trb);
3499 return 0;
3500}
3501
3502static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3503 struct urb *urb, int i)
3504{
3505 int num_trbs = 0;
3506 u64 addr, td_len;
3507
3508 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3509 td_len = urb->iso_frame_desc[i].length;
3510
3511 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3512 TRB_MAX_BUFF_SIZE);
3513 if (num_trbs == 0)
3514 num_trbs++;
3515
3516 return num_trbs;
3517}
3518
3519/*
3520 * The transfer burst count field of the isochronous TRB defines the number of
3521 * bursts that are required to move all packets in this TD. Only SuperSpeed
3522 * devices can burst up to bMaxBurst number of packets per service interval.
3523 * This field is zero based, meaning a value of zero in the field means one
3524 * burst. Basically, for everything but SuperSpeed devices, this field will be
3525 * zero. Only xHCI 1.0 host controllers support this field.
3526 */
3527static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3528 struct usb_device *udev,
3529 struct urb *urb, unsigned int total_packet_count)
3530{
3531 unsigned int max_burst;
3532
3533 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3534 return 0;
3535
3536 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3537 return roundup(total_packet_count, max_burst + 1) - 1;
3538}
3539
3540/*
3541 * Returns the number of packets in the last "burst" of packets. This field is
3542 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3543 * the last burst packet count is equal to the total number of packets in the
3544 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3545 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3546 * contain 1 to (bMaxBurst + 1) packets.
3547 */
3548static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3549 struct usb_device *udev,
3550 struct urb *urb, unsigned int total_packet_count)
3551{
3552 unsigned int max_burst;
3553 unsigned int residue;
3554
3555 if (xhci->hci_version < 0x100)
3556 return 0;
3557
3558 switch (udev->speed) {
3559 case USB_SPEED_SUPER:
3560 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3561 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3562 residue = total_packet_count % (max_burst + 1);
3563 /* If residue is zero, the last burst contains (max_burst + 1)
3564 * number of packets, but the TLBPC field is zero-based.
3565 */
3566 if (residue == 0)
3567 return max_burst;
3568 return residue - 1;
3569 default:
3570 if (total_packet_count == 0)
3571 return 0;
3572 return total_packet_count - 1;
3573 }
3574}
3575
3576/* This is for isoc transfer */
3577static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3578 struct urb *urb, int slot_id, unsigned int ep_index)
3579{
3580 struct xhci_ring *ep_ring;
3581 struct urb_priv *urb_priv;
3582 struct xhci_td *td;
3583 int num_tds, trbs_per_td;
3584 struct xhci_generic_trb *start_trb;
3585 bool first_trb;
3586 int start_cycle;
3587 u32 field, length_field;
3588 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3589 u64 start_addr, addr;
3590 int i, j;
3591 bool more_trbs_coming;
3592
3593 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3594
3595 num_tds = urb->number_of_packets;
3596 if (num_tds < 1) {
3597 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3598 return -EINVAL;
3599 }
3600
3601 start_addr = (u64) urb->transfer_dma;
3602 start_trb = &ep_ring->enqueue->generic;
3603 start_cycle = ep_ring->cycle_state;
3604
3605 urb_priv = urb->hcpriv;
3606 /* Queue the first TRB, even if it's zero-length */
3607 for (i = 0; i < num_tds; i++) {
3608 unsigned int total_packet_count;
3609 unsigned int burst_count;
3610 unsigned int residue;
3611
3612 first_trb = true;
3613 running_total = 0;
3614 addr = start_addr + urb->iso_frame_desc[i].offset;
3615 td_len = urb->iso_frame_desc[i].length;
3616 td_remain_len = td_len;
3617 total_packet_count = roundup(td_len,
3618 usb_endpoint_maxp(&urb->ep->desc));
3619 /* A zero-length transfer still involves at least one packet. */
3620 if (total_packet_count == 0)
3621 total_packet_count++;
3622 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3623 total_packet_count);
3624 residue = xhci_get_last_burst_packet_count(xhci,
3625 urb->dev, urb, total_packet_count);
3626
3627 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3628
3629 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3630 urb->stream_id, trbs_per_td, urb, i, mem_flags);
3631 if (ret < 0) {
3632 if (i == 0)
3633 return ret;
3634 goto cleanup;
3635 }
3636
3637 td = urb_priv->td[i];
3638 for (j = 0; j < trbs_per_td; j++) {
3639 u32 remainder = 0;
3640 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
3641
3642 if (first_trb) {
3643 /* Queue the isoc TRB */
3644 field |= TRB_TYPE(TRB_ISOC);
3645 /* Assume URB_ISO_ASAP is set */
3646 field |= TRB_SIA;
3647 if (i == 0) {
3648 if (start_cycle == 0)
3649 field |= 0x1;
3650 } else
3651 field |= ep_ring->cycle_state;
3652 first_trb = false;
3653 } else {
3654 /* Queue other normal TRBs */
3655 field |= TRB_TYPE(TRB_NORMAL);
3656 field |= ep_ring->cycle_state;
3657 }
3658
3659 /* Only set interrupt on short packet for IN EPs */
3660 if (usb_urb_dir_in(urb))
3661 field |= TRB_ISP;
3662
3663 /* Chain all the TRBs together; clear the chain bit in
3664 * the last TRB to indicate it's the last TRB in the
3665 * chain.
3666 */
3667 if (j < trbs_per_td - 1) {
3668 field |= TRB_CHAIN;
3669 more_trbs_coming = true;
3670 } else {
3671 td->last_trb = ep_ring->enqueue;
3672 field |= TRB_IOC;
3673 if (xhci->hci_version == 0x100 &&
3674 !(xhci->quirks &
3675 XHCI_AVOID_BEI)) {
3676 /* Set BEI bit except for the last td */
3677 if (i < num_tds - 1)
3678 field |= TRB_BEI;
3679 }
3680 more_trbs_coming = false;
3681 }
3682
3683 /* Calculate TRB length */
3684 trb_buff_len = TRB_MAX_BUFF_SIZE -
3685 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3686 if (trb_buff_len > td_remain_len)
3687 trb_buff_len = td_remain_len;
3688
3689 /* Set the TRB length, TD size, & interrupter fields. */
3690 if (xhci->hci_version < 0x100) {
3691 remainder = xhci_td_remainder(
3692 td_len - running_total);
3693 } else {
3694 remainder = xhci_v1_0_td_remainder(
3695 running_total, trb_buff_len,
3696 total_packet_count, urb);
3697 }
3698 length_field = TRB_LEN(trb_buff_len) |
3699 remainder |
3700 TRB_INTR_TARGET(0);
3701
3702 queue_trb(xhci, ep_ring, more_trbs_coming,
3703 lower_32_bits(addr),
3704 upper_32_bits(addr),
3705 length_field,
3706 field);
3707 running_total += trb_buff_len;
3708
3709 addr += trb_buff_len;
3710 td_remain_len -= trb_buff_len;
3711 }
3712
3713 /* Check TD length */
3714 if (running_total != td_len) {
3715 xhci_err(xhci, "ISOC TD length unmatch\n");
3716 ret = -EINVAL;
3717 goto cleanup;
3718 }
3719 }
3720
3721 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3722 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3723 usb_amd_quirk_pll_disable();
3724 }
3725 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3726
3727 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3728 start_cycle, start_trb);
3729 return 0;
3730cleanup:
3731 /* Clean up a partially enqueued isoc transfer. */
3732
3733 for (i--; i >= 0; i--)
3734 list_del_init(&urb_priv->td[i]->td_list);
3735
3736 /* Use the first TD as a temporary variable to turn the TDs we've queued
3737 * into No-ops with a software-owned cycle bit. That way the hardware
3738 * won't accidentally start executing bogus TDs when we partially
3739 * overwrite them. td->first_trb and td->start_seg are already set.
3740 */
3741 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3742 /* Every TRB except the first & last will have its cycle bit flipped. */
3743 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3744
3745 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3746 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3747 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3748 ep_ring->cycle_state = start_cycle;
3749 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3750 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3751 return ret;
3752}
3753
3754/*
3755 * Check transfer ring to guarantee there is enough room for the urb.
3756 * Update ISO URB start_frame and interval.
3757 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3758 * update the urb->start_frame by now.
3759 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3760 */
3761int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3762 struct urb *urb, int slot_id, unsigned int ep_index)
3763{
3764 struct xhci_virt_device *xdev;
3765 struct xhci_ring *ep_ring;
3766 struct xhci_ep_ctx *ep_ctx;
3767 int start_frame;
3768 int xhci_interval;
3769 int ep_interval;
3770 int num_tds, num_trbs, i;
3771 int ret;
3772
3773 xdev = xhci->devs[slot_id];
3774 ep_ring = xdev->eps[ep_index].ring;
3775 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3776
3777 num_trbs = 0;
3778 num_tds = urb->number_of_packets;
3779 for (i = 0; i < num_tds; i++)
3780 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3781
3782 /* Check the ring to guarantee there is enough room for the whole urb.
3783 * Do not insert any td of the urb to the ring if the check failed.
3784 */
3785 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3786 num_trbs, mem_flags);
3787 if (ret)
3788 return ret;
3789
3790 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3791 start_frame &= 0x3fff;
3792
3793 urb->start_frame = start_frame;
3794 if (urb->dev->speed == USB_SPEED_LOW ||
3795 urb->dev->speed == USB_SPEED_FULL)
3796 urb->start_frame >>= 3;
3797
3798 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3799 ep_interval = urb->interval;
3800 /* Convert to microframes */
3801 if (urb->dev->speed == USB_SPEED_LOW ||
3802 urb->dev->speed == USB_SPEED_FULL)
3803 ep_interval *= 8;
3804 /* FIXME change this to a warning and a suggestion to use the new API
3805 * to set the polling interval (once the API is added).
3806 */
3807 if (xhci_interval != ep_interval) {
3808 if (printk_ratelimit())
3809 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3810 " (%d microframe%s) than xHCI "
3811 "(%d microframe%s)\n",
3812 ep_interval,
3813 ep_interval == 1 ? "" : "s",
3814 xhci_interval,
3815 xhci_interval == 1 ? "" : "s");
3816 urb->interval = xhci_interval;
3817 /* Convert back to frames for LS/FS devices */
3818 if (urb->dev->speed == USB_SPEED_LOW ||
3819 urb->dev->speed == USB_SPEED_FULL)
3820 urb->interval /= 8;
3821 }
3822 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3823
3824 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3825}
3826
3827/**** Command Ring Operations ****/
3828
3829/* Generic function for queueing a command TRB on the command ring.
3830 * Check to make sure there's room on the command ring for one command TRB.
3831 * Also check that there's room reserved for commands that must not fail.
3832 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3833 * then only check for the number of reserved spots.
3834 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3835 * because the command event handler may want to resubmit a failed command.
3836 */
3837static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3838 u32 field3, u32 field4, bool command_must_succeed)
3839{
3840 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3841 int ret;
3842
3843 if (!command_must_succeed)
3844 reserved_trbs++;
3845
3846 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3847 reserved_trbs, GFP_ATOMIC);
3848 if (ret < 0) {
3849 xhci_err(xhci, "ERR: No room for command on command ring\n");
3850 if (command_must_succeed)
3851 xhci_err(xhci, "ERR: Reserved TRB counting for "
3852 "unfailable commands failed.\n");
3853 return ret;
3854 }
3855 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3856 field4 | xhci->cmd_ring->cycle_state);
3857 return 0;
3858}
3859
3860/* Queue a slot enable or disable request on the command ring */
3861int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3862{
3863 return queue_command(xhci, 0, 0, 0,
3864 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3865}
3866
3867/* Queue an address device command TRB */
3868int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3869 u32 slot_id)
3870{
3871 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3872 upper_32_bits(in_ctx_ptr), 0,
3873 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3874 false);
3875}
3876
3877int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3878 u32 field1, u32 field2, u32 field3, u32 field4)
3879{
3880 return queue_command(xhci, field1, field2, field3, field4, false);
3881}
3882
3883/* Queue a reset device command TRB */
3884int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3885{
3886 return queue_command(xhci, 0, 0, 0,
3887 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3888 false);
3889}
3890
3891/* Queue a configure endpoint command TRB */
3892int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3893 u32 slot_id, bool command_must_succeed)
3894{
3895 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3896 upper_32_bits(in_ctx_ptr), 0,
3897 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3898 command_must_succeed);
3899}
3900
3901/* Queue an evaluate context command TRB */
3902int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3903 u32 slot_id, bool command_must_succeed)
3904{
3905 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3906 upper_32_bits(in_ctx_ptr), 0,
3907 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3908 command_must_succeed);
3909}
3910
3911/*
3912 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3913 * activity on an endpoint that is about to be suspended.
3914 */
3915int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
3916 unsigned int ep_index, int suspend)
3917{
3918 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3919 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3920 u32 type = TRB_TYPE(TRB_STOP_RING);
3921 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3922
3923 return queue_command(xhci, 0, 0, 0,
3924 trb_slot_id | trb_ep_index | type | trb_suspend, false);
3925}
3926
3927/* Set Transfer Ring Dequeue Pointer command.
3928 * This should not be used for endpoints that have streams enabled.
3929 */
3930static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
3931 unsigned int ep_index, unsigned int stream_id,
3932 struct xhci_segment *deq_seg,
3933 union xhci_trb *deq_ptr, u32 cycle_state)
3934{
3935 dma_addr_t addr;
3936 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3937 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3938 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3939 u32 type = TRB_TYPE(TRB_SET_DEQ);
3940 struct xhci_virt_ep *ep;
3941
3942 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
3943 if (addr == 0) {
3944 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3945 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3946 deq_seg, deq_ptr);
3947 return 0;
3948 }
3949 ep = &xhci->devs[slot_id]->eps[ep_index];
3950 if ((ep->ep_state & SET_DEQ_PENDING)) {
3951 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3952 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3953 return 0;
3954 }
3955 ep->queued_deq_seg = deq_seg;
3956 ep->queued_deq_ptr = deq_ptr;
3957 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
3958 upper_32_bits(addr), trb_stream_id,
3959 trb_slot_id | trb_ep_index | type, false);
3960}
3961
3962int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3963 unsigned int ep_index)
3964{
3965 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3966 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3967 u32 type = TRB_TYPE(TRB_RESET_EP);
3968
3969 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3970 false);
3971}