Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0+
  2/****************************************************************************/
  3
  4/*
  5 *	mcf.c -- Freescale ColdFire UART driver
  6 *
  7 *	(C) Copyright 2003-2007, Greg Ungerer <gerg@uclinux.org>
 
 
 
 
 
  8 */
  9
 10/****************************************************************************/
 11
 12#include <linux/kernel.h>
 13#include <linux/init.h>
 14#include <linux/interrupt.h>
 15#include <linux/module.h>
 16#include <linux/console.h>
 17#include <linux/tty.h>
 18#include <linux/tty_flip.h>
 19#include <linux/serial.h>
 20#include <linux/serial_core.h>
 21#include <linux/io.h>
 22#include <linux/uaccess.h>
 23#include <linux/platform_device.h>
 24#include <asm/coldfire.h>
 25#include <asm/mcfsim.h>
 26#include <asm/mcfuart.h>
 27#include <asm/nettel.h>
 28
 29/****************************************************************************/
 30
 31/*
 32 *	Some boards implement the DTR/DCD lines using GPIO lines, most
 33 *	don't. Dummy out the access macros for those that don't. Those
 34 *	that do should define these macros somewhere in there board
 35 *	specific inlude files.
 36 */
 37#if !defined(mcf_getppdcd)
 38#define	mcf_getppdcd(p)		(1)
 39#endif
 40#if !defined(mcf_getppdtr)
 41#define	mcf_getppdtr(p)		(1)
 42#endif
 43#if !defined(mcf_setppdtr)
 44#define	mcf_setppdtr(p, v)	do { } while (0)
 45#endif
 46
 47/****************************************************************************/
 48
 49/*
 50 *	Local per-uart structure.
 51 */
 52struct mcf_uart {
 53	struct uart_port	port;
 54	unsigned int		sigs;		/* Local copy of line sigs */
 55	unsigned char		imr;		/* Local IMR mirror */
 
 56};
 57
 58/****************************************************************************/
 59
 60static unsigned int mcf_tx_empty(struct uart_port *port)
 61{
 62	return (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXEMPTY) ?
 63		TIOCSER_TEMT : 0;
 64}
 65
 66/****************************************************************************/
 67
 68static unsigned int mcf_get_mctrl(struct uart_port *port)
 69{
 70	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
 71	unsigned int sigs;
 72
 73	sigs = (readb(port->membase + MCFUART_UIPR) & MCFUART_UIPR_CTS) ?
 74		0 : TIOCM_CTS;
 75	sigs |= (pp->sigs & TIOCM_RTS);
 76	sigs |= (mcf_getppdcd(port->line) ? TIOCM_CD : 0);
 77	sigs |= (mcf_getppdtr(port->line) ? TIOCM_DTR : 0);
 78
 79	return sigs;
 80}
 81
 82/****************************************************************************/
 83
 84static void mcf_set_mctrl(struct uart_port *port, unsigned int sigs)
 85{
 86	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
 87
 88	pp->sigs = sigs;
 89	mcf_setppdtr(port->line, (sigs & TIOCM_DTR));
 90	if (sigs & TIOCM_RTS)
 91		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
 92	else
 93		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP0);
 94}
 95
 96/****************************************************************************/
 97
 98static void mcf_start_tx(struct uart_port *port)
 99{
100	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
101
102	if (port->rs485.flags & SER_RS485_ENABLED) {
103		/* Enable Transmitter */
104		writeb(MCFUART_UCR_TXENABLE, port->membase + MCFUART_UCR);
105		/* Manually assert RTS */
106		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
107	}
108	pp->imr |= MCFUART_UIR_TXREADY;
109	writeb(pp->imr, port->membase + MCFUART_UIMR);
110}
111
112/****************************************************************************/
113
114static void mcf_stop_tx(struct uart_port *port)
115{
116	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
117
118	pp->imr &= ~MCFUART_UIR_TXREADY;
119	writeb(pp->imr, port->membase + MCFUART_UIMR);
120}
121
122/****************************************************************************/
123
124static void mcf_stop_rx(struct uart_port *port)
125{
126	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
127
128	pp->imr &= ~MCFUART_UIR_RXREADY;
129	writeb(pp->imr, port->membase + MCFUART_UIMR);
130}
131
132/****************************************************************************/
133
134static void mcf_break_ctl(struct uart_port *port, int break_state)
135{
136	unsigned long flags;
137
138	spin_lock_irqsave(&port->lock, flags);
139	if (break_state == -1)
140		writeb(MCFUART_UCR_CMDBREAKSTART, port->membase + MCFUART_UCR);
141	else
142		writeb(MCFUART_UCR_CMDBREAKSTOP, port->membase + MCFUART_UCR);
143	spin_unlock_irqrestore(&port->lock, flags);
144}
145
146/****************************************************************************/
147
 
 
 
 
 
 
148static int mcf_startup(struct uart_port *port)
149{
150	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
151	unsigned long flags;
152
153	spin_lock_irqsave(&port->lock, flags);
154
155	/* Reset UART, get it into known state... */
156	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
157	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
158
159	/* Enable the UART transmitter and receiver */
160	writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
161		port->membase + MCFUART_UCR);
162
163	/* Enable RX interrupts now */
164	pp->imr = MCFUART_UIR_RXREADY;
165	writeb(pp->imr, port->membase + MCFUART_UIMR);
166
167	spin_unlock_irqrestore(&port->lock, flags);
168
169	return 0;
170}
171
172/****************************************************************************/
173
174static void mcf_shutdown(struct uart_port *port)
175{
176	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
177	unsigned long flags;
178
179	spin_lock_irqsave(&port->lock, flags);
180
181	/* Disable all interrupts now */
182	pp->imr = 0;
183	writeb(pp->imr, port->membase + MCFUART_UIMR);
184
185	/* Disable UART transmitter and receiver */
186	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
187	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
188
189	spin_unlock_irqrestore(&port->lock, flags);
190}
191
192/****************************************************************************/
193
194static void mcf_set_termios(struct uart_port *port, struct ktermios *termios,
195			    const struct ktermios *old)
196{
 
197	unsigned long flags;
198	unsigned int baud, baudclk;
199#if defined(CONFIG_M5272)
200	unsigned int baudfr;
201#endif
202	unsigned char mr1, mr2;
203
204	baud = uart_get_baud_rate(port, termios, old, 0, 230400);
205#if defined(CONFIG_M5272)
206	baudclk = (MCF_BUSCLK / baud) / 32;
207	baudfr = (((MCF_BUSCLK / baud) + 1) / 2) % 16;
208#else
209	baudclk = ((MCF_BUSCLK / baud) + 16) / 32;
210#endif
211
212	mr1 = MCFUART_MR1_RXIRQRDY | MCFUART_MR1_RXERRCHAR;
213	mr2 = 0;
214
215	switch (termios->c_cflag & CSIZE) {
216	case CS5: mr1 |= MCFUART_MR1_CS5; break;
217	case CS6: mr1 |= MCFUART_MR1_CS6; break;
218	case CS7: mr1 |= MCFUART_MR1_CS7; break;
219	case CS8:
220	default:  mr1 |= MCFUART_MR1_CS8; break;
221	}
222
223	if (termios->c_cflag & PARENB) {
224		if (termios->c_cflag & CMSPAR) {
225			if (termios->c_cflag & PARODD)
226				mr1 |= MCFUART_MR1_PARITYMARK;
227			else
228				mr1 |= MCFUART_MR1_PARITYSPACE;
229		} else {
230			if (termios->c_cflag & PARODD)
231				mr1 |= MCFUART_MR1_PARITYODD;
232			else
233				mr1 |= MCFUART_MR1_PARITYEVEN;
234		}
235	} else {
236		mr1 |= MCFUART_MR1_PARITYNONE;
237	}
238
239	/*
240	 * FIXME: port->read_status_mask and port->ignore_status_mask
241	 * need to be initialized based on termios settings for
242	 * INPCK, IGNBRK, IGNPAR, PARMRK, BRKINT
243	 */
244
245	if (termios->c_cflag & CSTOPB)
246		mr2 |= MCFUART_MR2_STOP2;
247	else
248		mr2 |= MCFUART_MR2_STOP1;
249
250	if (termios->c_cflag & CRTSCTS) {
251		mr1 |= MCFUART_MR1_RXRTS;
252		mr2 |= MCFUART_MR2_TXCTS;
253	}
254
255	spin_lock_irqsave(&port->lock, flags);
256	if (port->rs485.flags & SER_RS485_ENABLED) {
257		dev_dbg(port->dev, "Setting UART to RS485\n");
258		mr2 |= MCFUART_MR2_TXRTS;
259	}
260
 
261	uart_update_timeout(port, termios->c_cflag, baud);
262	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
263	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
264	writeb(MCFUART_UCR_CMDRESETMRPTR, port->membase + MCFUART_UCR);
265	writeb(mr1, port->membase + MCFUART_UMR);
266	writeb(mr2, port->membase + MCFUART_UMR);
267	writeb((baudclk & 0xff00) >> 8, port->membase + MCFUART_UBG1);
268	writeb((baudclk & 0xff), port->membase + MCFUART_UBG2);
269#if defined(CONFIG_M5272)
270	writeb((baudfr & 0x0f), port->membase + MCFUART_UFPD);
271#endif
272	writeb(MCFUART_UCSR_RXCLKTIMER | MCFUART_UCSR_TXCLKTIMER,
273		port->membase + MCFUART_UCSR);
274	writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
275		port->membase + MCFUART_UCR);
276	spin_unlock_irqrestore(&port->lock, flags);
277}
278
279/****************************************************************************/
280
281static void mcf_rx_chars(struct mcf_uart *pp)
282{
283	struct uart_port *port = &pp->port;
284	unsigned char status, ch, flag;
285
286	while ((status = readb(port->membase + MCFUART_USR)) & MCFUART_USR_RXREADY) {
287		ch = readb(port->membase + MCFUART_URB);
288		flag = TTY_NORMAL;
289		port->icount.rx++;
290
291		if (status & MCFUART_USR_RXERR) {
292			writeb(MCFUART_UCR_CMDRESETERR,
293				port->membase + MCFUART_UCR);
294
295			if (status & MCFUART_USR_RXBREAK) {
296				port->icount.brk++;
297				if (uart_handle_break(port))
298					continue;
299			} else if (status & MCFUART_USR_RXPARITY) {
300				port->icount.parity++;
301			} else if (status & MCFUART_USR_RXOVERRUN) {
302				port->icount.overrun++;
303			} else if (status & MCFUART_USR_RXFRAMING) {
304				port->icount.frame++;
305			}
306
307			status &= port->read_status_mask;
308
309			if (status & MCFUART_USR_RXBREAK)
310				flag = TTY_BREAK;
311			else if (status & MCFUART_USR_RXPARITY)
312				flag = TTY_PARITY;
313			else if (status & MCFUART_USR_RXFRAMING)
314				flag = TTY_FRAME;
315		}
316
317		if (uart_handle_sysrq_char(port, ch))
318			continue;
319		uart_insert_char(port, status, MCFUART_USR_RXOVERRUN, ch, flag);
320	}
321
 
322	tty_flip_buffer_push(&port->state->port);
 
323}
324
325/****************************************************************************/
326
327static void mcf_tx_chars(struct mcf_uart *pp)
328{
329	struct uart_port *port = &pp->port;
330	bool pending;
331	u8 ch;
332
333	pending = uart_port_tx(port, ch,
334		readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY,
335		writeb(ch, port->membase + MCFUART_UTB));
336
337	/* Disable TX to negate RTS automatically */
338	if (!pending && (port->rs485.flags & SER_RS485_ENABLED))
339		writeb(MCFUART_UCR_TXDISABLE, port->membase + MCFUART_UCR);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
340}
341
342/****************************************************************************/
343
344static irqreturn_t mcf_interrupt(int irq, void *data)
345{
346	struct uart_port *port = data;
347	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
348	unsigned int isr;
349	irqreturn_t ret = IRQ_NONE;
350
351	isr = readb(port->membase + MCFUART_UISR) & pp->imr;
352
353	spin_lock(&port->lock);
354	if (isr & MCFUART_UIR_RXREADY) {
355		mcf_rx_chars(pp);
356		ret = IRQ_HANDLED;
357	}
358	if (isr & MCFUART_UIR_TXREADY) {
359		mcf_tx_chars(pp);
360		ret = IRQ_HANDLED;
361	}
362	spin_unlock(&port->lock);
363
364	return ret;
365}
366
367/****************************************************************************/
368
369static void mcf_config_port(struct uart_port *port, int flags)
370{
371	port->type = PORT_MCF;
372	port->fifosize = MCFUART_TXFIFOSIZE;
373
374	/* Clear mask, so no surprise interrupts. */
375	writeb(0, port->membase + MCFUART_UIMR);
376
377	if (request_irq(port->irq, mcf_interrupt, 0, "UART", port))
378		printk(KERN_ERR "MCF: unable to attach ColdFire UART %d "
379			"interrupt vector=%d\n", port->line, port->irq);
380}
381
382/****************************************************************************/
383
384static const char *mcf_type(struct uart_port *port)
385{
386	return (port->type == PORT_MCF) ? "ColdFire UART" : NULL;
387}
388
389/****************************************************************************/
390
391static int mcf_request_port(struct uart_port *port)
392{
393	/* UARTs always present */
394	return 0;
395}
396
397/****************************************************************************/
398
399static void mcf_release_port(struct uart_port *port)
400{
401	/* Nothing to release... */
402}
403
404/****************************************************************************/
405
406static int mcf_verify_port(struct uart_port *port, struct serial_struct *ser)
407{
408	if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_MCF))
409		return -EINVAL;
410	return 0;
411}
412
413/****************************************************************************/
414
415/* Enable or disable the RS485 support */
416static int mcf_config_rs485(struct uart_port *port, struct ktermios *termios,
417			    struct serial_rs485 *rs485)
418{
 
 
419	unsigned char mr1, mr2;
420
 
421	/* Get mode registers */
422	mr1 = readb(port->membase + MCFUART_UMR);
423	mr2 = readb(port->membase + MCFUART_UMR);
424	if (rs485->flags & SER_RS485_ENABLED) {
425		dev_dbg(port->dev, "Setting UART to RS485\n");
426		/* Automatically negate RTS after TX completes */
427		mr2 |= MCFUART_MR2_TXRTS;
428	} else {
429		dev_dbg(port->dev, "Setting UART to RS232\n");
430		mr2 &= ~MCFUART_MR2_TXRTS;
431	}
432	writeb(mr1, port->membase + MCFUART_UMR);
433	writeb(mr2, port->membase + MCFUART_UMR);
 
 
 
434
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
435	return 0;
436}
437
438static const struct serial_rs485 mcf_rs485_supported = {
439	.flags = SER_RS485_ENABLED | SER_RS485_RTS_AFTER_SEND,
440};
441
442/****************************************************************************/
443
444/*
445 *	Define the basic serial functions we support.
446 */
447static const struct uart_ops mcf_uart_ops = {
448	.tx_empty	= mcf_tx_empty,
449	.get_mctrl	= mcf_get_mctrl,
450	.set_mctrl	= mcf_set_mctrl,
451	.start_tx	= mcf_start_tx,
452	.stop_tx	= mcf_stop_tx,
453	.stop_rx	= mcf_stop_rx,
 
454	.break_ctl	= mcf_break_ctl,
455	.startup	= mcf_startup,
456	.shutdown	= mcf_shutdown,
457	.set_termios	= mcf_set_termios,
458	.type		= mcf_type,
459	.request_port	= mcf_request_port,
460	.release_port	= mcf_release_port,
461	.config_port	= mcf_config_port,
462	.verify_port	= mcf_verify_port,
 
463};
464
465static struct mcf_uart mcf_ports[4];
466
467#define	MCF_MAXPORTS	ARRAY_SIZE(mcf_ports)
468
469/****************************************************************************/
470#if defined(CONFIG_SERIAL_MCF_CONSOLE)
471/****************************************************************************/
472
473int __init early_mcf_setup(struct mcf_platform_uart *platp)
474{
475	struct uart_port *port;
476	int i;
477
478	for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
479		port = &mcf_ports[i].port;
480
481		port->line = i;
482		port->type = PORT_MCF;
483		port->mapbase = platp[i].mapbase;
484		port->membase = (platp[i].membase) ? platp[i].membase :
485			(unsigned char __iomem *) port->mapbase;
486		port->iotype = SERIAL_IO_MEM;
487		port->irq = platp[i].irq;
488		port->uartclk = MCF_BUSCLK;
489		port->flags = UPF_BOOT_AUTOCONF;
490		port->rs485_config = mcf_config_rs485;
491		port->rs485_supported = mcf_rs485_supported;
492		port->ops = &mcf_uart_ops;
493	}
494
495	return 0;
496}
497
498/****************************************************************************/
499
500static void mcf_console_putc(struct console *co, const char c)
501{
502	struct uart_port *port = &(mcf_ports + co->index)->port;
503	int i;
504
505	for (i = 0; (i < 0x10000); i++) {
506		if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
507			break;
508	}
509	writeb(c, port->membase + MCFUART_UTB);
510	for (i = 0; (i < 0x10000); i++) {
511		if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
512			break;
513	}
514}
515
516/****************************************************************************/
517
518static void mcf_console_write(struct console *co, const char *s, unsigned int count)
519{
520	for (; (count); count--, s++) {
521		mcf_console_putc(co, *s);
522		if (*s == '\n')
523			mcf_console_putc(co, '\r');
524	}
525}
526
527/****************************************************************************/
528
529static int __init mcf_console_setup(struct console *co, char *options)
530{
531	struct uart_port *port;
532	int baud = CONFIG_SERIAL_MCF_BAUDRATE;
533	int bits = 8;
534	int parity = 'n';
535	int flow = 'n';
536
537	if ((co->index < 0) || (co->index >= MCF_MAXPORTS))
538		co->index = 0;
539	port = &mcf_ports[co->index].port;
540	if (port->membase == 0)
541		return -ENODEV;
542
543	if (options)
544		uart_parse_options(options, &baud, &parity, &bits, &flow);
545
546	return uart_set_options(port, co, baud, parity, bits, flow);
547}
548
549/****************************************************************************/
550
551static struct uart_driver mcf_driver;
552
553static struct console mcf_console = {
554	.name		= "ttyS",
555	.write		= mcf_console_write,
556	.device		= uart_console_device,
557	.setup		= mcf_console_setup,
558	.flags		= CON_PRINTBUFFER,
559	.index		= -1,
560	.data		= &mcf_driver,
561};
562
563static int __init mcf_console_init(void)
564{
565	register_console(&mcf_console);
566	return 0;
567}
568
569console_initcall(mcf_console_init);
570
571#define	MCF_CONSOLE	&mcf_console
572
573/****************************************************************************/
574#else
575/****************************************************************************/
576
577#define	MCF_CONSOLE	NULL
578
579/****************************************************************************/
580#endif /* CONFIG_SERIAL_MCF_CONSOLE */
581/****************************************************************************/
582
583/*
584 *	Define the mcf UART driver structure.
585 */
586static struct uart_driver mcf_driver = {
587	.owner		= THIS_MODULE,
588	.driver_name	= "mcf",
589	.dev_name	= "ttyS",
590	.major		= TTY_MAJOR,
591	.minor		= 64,
592	.nr		= MCF_MAXPORTS,
593	.cons		= MCF_CONSOLE,
594};
595
596/****************************************************************************/
597
598static int mcf_probe(struct platform_device *pdev)
599{
600	struct mcf_platform_uart *platp = dev_get_platdata(&pdev->dev);
601	struct uart_port *port;
602	int i;
603
604	for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
605		port = &mcf_ports[i].port;
606
607		port->line = i;
608		port->type = PORT_MCF;
609		port->mapbase = platp[i].mapbase;
610		port->membase = (platp[i].membase) ? platp[i].membase :
611			(unsigned char __iomem *) platp[i].mapbase;
612		port->dev = &pdev->dev;
613		port->iotype = SERIAL_IO_MEM;
614		port->irq = platp[i].irq;
615		port->uartclk = MCF_BUSCLK;
616		port->ops = &mcf_uart_ops;
617		port->flags = UPF_BOOT_AUTOCONF;
618		port->rs485_config = mcf_config_rs485;
619		port->rs485_supported = mcf_rs485_supported;
620		port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MCF_CONSOLE);
621
622		uart_add_one_port(&mcf_driver, port);
623	}
624
625	return 0;
626}
627
628/****************************************************************************/
629
630static int mcf_remove(struct platform_device *pdev)
631{
632	struct uart_port *port;
633	int i;
634
635	for (i = 0; (i < MCF_MAXPORTS); i++) {
636		port = &mcf_ports[i].port;
637		if (port)
638			uart_remove_one_port(&mcf_driver, port);
639	}
640
641	return 0;
642}
643
644/****************************************************************************/
645
646static struct platform_driver mcf_platform_driver = {
647	.probe		= mcf_probe,
648	.remove		= mcf_remove,
649	.driver		= {
650		.name	= "mcfuart",
 
651	},
652};
653
654/****************************************************************************/
655
656static int __init mcf_init(void)
657{
658	int rc;
659
660	printk("ColdFire internal UART serial driver\n");
661
662	rc = uart_register_driver(&mcf_driver);
663	if (rc)
664		return rc;
665	rc = platform_driver_register(&mcf_platform_driver);
666	if (rc) {
667		uart_unregister_driver(&mcf_driver);
668		return rc;
669	}
670	return 0;
671}
672
673/****************************************************************************/
674
675static void __exit mcf_exit(void)
676{
677	platform_driver_unregister(&mcf_platform_driver);
678	uart_unregister_driver(&mcf_driver);
679}
680
681/****************************************************************************/
682
683module_init(mcf_init);
684module_exit(mcf_exit);
685
686MODULE_AUTHOR("Greg Ungerer <gerg@uclinux.org>");
687MODULE_DESCRIPTION("Freescale ColdFire UART driver");
688MODULE_LICENSE("GPL");
689MODULE_ALIAS("platform:mcfuart");
690
691/****************************************************************************/
v3.15
 
  1/****************************************************************************/
  2
  3/*
  4 *	mcf.c -- Freescale ColdFire UART driver
  5 *
  6 *	(C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7 *
  8 * This program is free software; you can redistribute it and/or modify
  9 * it under the terms of the GNU General Public License as published by
 10 * the Free Software Foundation; either version 2 of the License, or
 11 * (at your option) any later version.
 12 */
 13
 14/****************************************************************************/
 15
 16#include <linux/kernel.h>
 17#include <linux/init.h>
 18#include <linux/interrupt.h>
 19#include <linux/module.h>
 20#include <linux/console.h>
 21#include <linux/tty.h>
 22#include <linux/tty_flip.h>
 23#include <linux/serial.h>
 24#include <linux/serial_core.h>
 25#include <linux/io.h>
 26#include <linux/uaccess.h>
 27#include <linux/platform_device.h>
 28#include <asm/coldfire.h>
 29#include <asm/mcfsim.h>
 30#include <asm/mcfuart.h>
 31#include <asm/nettel.h>
 32
 33/****************************************************************************/
 34
 35/*
 36 *	Some boards implement the DTR/DCD lines using GPIO lines, most
 37 *	don't. Dummy out the access macros for those that don't. Those
 38 *	that do should define these macros somewhere in there board
 39 *	specific inlude files.
 40 */
 41#if !defined(mcf_getppdcd)
 42#define	mcf_getppdcd(p)		(1)
 43#endif
 44#if !defined(mcf_getppdtr)
 45#define	mcf_getppdtr(p)		(1)
 46#endif
 47#if !defined(mcf_setppdtr)
 48#define	mcf_setppdtr(p, v)	do { } while (0)
 49#endif
 50
 51/****************************************************************************/
 52
 53/*
 54 *	Local per-uart structure.
 55 */
 56struct mcf_uart {
 57	struct uart_port	port;
 58	unsigned int		sigs;		/* Local copy of line sigs */
 59	unsigned char		imr;		/* Local IMR mirror */
 60	struct serial_rs485	rs485;		/* RS485 settings */
 61};
 62
 63/****************************************************************************/
 64
 65static unsigned int mcf_tx_empty(struct uart_port *port)
 66{
 67	return (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXEMPTY) ?
 68		TIOCSER_TEMT : 0;
 69}
 70
 71/****************************************************************************/
 72
 73static unsigned int mcf_get_mctrl(struct uart_port *port)
 74{
 75	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
 76	unsigned int sigs;
 77
 78	sigs = (readb(port->membase + MCFUART_UIPR) & MCFUART_UIPR_CTS) ?
 79		0 : TIOCM_CTS;
 80	sigs |= (pp->sigs & TIOCM_RTS);
 81	sigs |= (mcf_getppdcd(port->line) ? TIOCM_CD : 0);
 82	sigs |= (mcf_getppdtr(port->line) ? TIOCM_DTR : 0);
 83
 84	return sigs;
 85}
 86
 87/****************************************************************************/
 88
 89static void mcf_set_mctrl(struct uart_port *port, unsigned int sigs)
 90{
 91	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
 92
 93	pp->sigs = sigs;
 94	mcf_setppdtr(port->line, (sigs & TIOCM_DTR));
 95	if (sigs & TIOCM_RTS)
 96		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
 97	else
 98		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP0);
 99}
100
101/****************************************************************************/
102
103static void mcf_start_tx(struct uart_port *port)
104{
105	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
106
107	if (pp->rs485.flags & SER_RS485_ENABLED) {
108		/* Enable Transmitter */
109		writeb(MCFUART_UCR_TXENABLE, port->membase + MCFUART_UCR);
110		/* Manually assert RTS */
111		writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
112	}
113	pp->imr |= MCFUART_UIR_TXREADY;
114	writeb(pp->imr, port->membase + MCFUART_UIMR);
115}
116
117/****************************************************************************/
118
119static void mcf_stop_tx(struct uart_port *port)
120{
121	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
122
123	pp->imr &= ~MCFUART_UIR_TXREADY;
124	writeb(pp->imr, port->membase + MCFUART_UIMR);
125}
126
127/****************************************************************************/
128
129static void mcf_stop_rx(struct uart_port *port)
130{
131	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
132
133	pp->imr &= ~MCFUART_UIR_RXREADY;
134	writeb(pp->imr, port->membase + MCFUART_UIMR);
135}
136
137/****************************************************************************/
138
139static void mcf_break_ctl(struct uart_port *port, int break_state)
140{
141	unsigned long flags;
142
143	spin_lock_irqsave(&port->lock, flags);
144	if (break_state == -1)
145		writeb(MCFUART_UCR_CMDBREAKSTART, port->membase + MCFUART_UCR);
146	else
147		writeb(MCFUART_UCR_CMDBREAKSTOP, port->membase + MCFUART_UCR);
148	spin_unlock_irqrestore(&port->lock, flags);
149}
150
151/****************************************************************************/
152
153static void mcf_enable_ms(struct uart_port *port)
154{
155}
156
157/****************************************************************************/
158
159static int mcf_startup(struct uart_port *port)
160{
161	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
162	unsigned long flags;
163
164	spin_lock_irqsave(&port->lock, flags);
165
166	/* Reset UART, get it into known state... */
167	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
168	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
169
170	/* Enable the UART transmitter and receiver */
171	writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
172		port->membase + MCFUART_UCR);
173
174	/* Enable RX interrupts now */
175	pp->imr = MCFUART_UIR_RXREADY;
176	writeb(pp->imr, port->membase + MCFUART_UIMR);
177
178	spin_unlock_irqrestore(&port->lock, flags);
179
180	return 0;
181}
182
183/****************************************************************************/
184
185static void mcf_shutdown(struct uart_port *port)
186{
187	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
188	unsigned long flags;
189
190	spin_lock_irqsave(&port->lock, flags);
191
192	/* Disable all interrupts now */
193	pp->imr = 0;
194	writeb(pp->imr, port->membase + MCFUART_UIMR);
195
196	/* Disable UART transmitter and receiver */
197	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
198	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
199
200	spin_unlock_irqrestore(&port->lock, flags);
201}
202
203/****************************************************************************/
204
205static void mcf_set_termios(struct uart_port *port, struct ktermios *termios,
206	struct ktermios *old)
207{
208	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
209	unsigned long flags;
210	unsigned int baud, baudclk;
211#if defined(CONFIG_M5272)
212	unsigned int baudfr;
213#endif
214	unsigned char mr1, mr2;
215
216	baud = uart_get_baud_rate(port, termios, old, 0, 230400);
217#if defined(CONFIG_M5272)
218	baudclk = (MCF_BUSCLK / baud) / 32;
219	baudfr = (((MCF_BUSCLK / baud) + 1) / 2) % 16;
220#else
221	baudclk = ((MCF_BUSCLK / baud) + 16) / 32;
222#endif
223
224	mr1 = MCFUART_MR1_RXIRQRDY | MCFUART_MR1_RXERRCHAR;
225	mr2 = 0;
226
227	switch (termios->c_cflag & CSIZE) {
228	case CS5: mr1 |= MCFUART_MR1_CS5; break;
229	case CS6: mr1 |= MCFUART_MR1_CS6; break;
230	case CS7: mr1 |= MCFUART_MR1_CS7; break;
231	case CS8:
232	default:  mr1 |= MCFUART_MR1_CS8; break;
233	}
234
235	if (termios->c_cflag & PARENB) {
236		if (termios->c_cflag & CMSPAR) {
237			if (termios->c_cflag & PARODD)
238				mr1 |= MCFUART_MR1_PARITYMARK;
239			else
240				mr1 |= MCFUART_MR1_PARITYSPACE;
241		} else {
242			if (termios->c_cflag & PARODD)
243				mr1 |= MCFUART_MR1_PARITYODD;
244			else
245				mr1 |= MCFUART_MR1_PARITYEVEN;
246		}
247	} else {
248		mr1 |= MCFUART_MR1_PARITYNONE;
249	}
250
 
 
 
 
 
 
251	if (termios->c_cflag & CSTOPB)
252		mr2 |= MCFUART_MR2_STOP2;
253	else
254		mr2 |= MCFUART_MR2_STOP1;
255
256	if (termios->c_cflag & CRTSCTS) {
257		mr1 |= MCFUART_MR1_RXRTS;
258		mr2 |= MCFUART_MR2_TXCTS;
259	}
260
261	if (pp->rs485.flags & SER_RS485_ENABLED) {
 
262		dev_dbg(port->dev, "Setting UART to RS485\n");
263		mr2 |= MCFUART_MR2_TXRTS;
264	}
265
266	spin_lock_irqsave(&port->lock, flags);
267	uart_update_timeout(port, termios->c_cflag, baud);
268	writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
269	writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
270	writeb(MCFUART_UCR_CMDRESETMRPTR, port->membase + MCFUART_UCR);
271	writeb(mr1, port->membase + MCFUART_UMR);
272	writeb(mr2, port->membase + MCFUART_UMR);
273	writeb((baudclk & 0xff00) >> 8, port->membase + MCFUART_UBG1);
274	writeb((baudclk & 0xff), port->membase + MCFUART_UBG2);
275#if defined(CONFIG_M5272)
276	writeb((baudfr & 0x0f), port->membase + MCFUART_UFPD);
277#endif
278	writeb(MCFUART_UCSR_RXCLKTIMER | MCFUART_UCSR_TXCLKTIMER,
279		port->membase + MCFUART_UCSR);
280	writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
281		port->membase + MCFUART_UCR);
282	spin_unlock_irqrestore(&port->lock, flags);
283}
284
285/****************************************************************************/
286
287static void mcf_rx_chars(struct mcf_uart *pp)
288{
289	struct uart_port *port = &pp->port;
290	unsigned char status, ch, flag;
291
292	while ((status = readb(port->membase + MCFUART_USR)) & MCFUART_USR_RXREADY) {
293		ch = readb(port->membase + MCFUART_URB);
294		flag = TTY_NORMAL;
295		port->icount.rx++;
296
297		if (status & MCFUART_USR_RXERR) {
298			writeb(MCFUART_UCR_CMDRESETERR,
299				port->membase + MCFUART_UCR);
300
301			if (status & MCFUART_USR_RXBREAK) {
302				port->icount.brk++;
303				if (uart_handle_break(port))
304					continue;
305			} else if (status & MCFUART_USR_RXPARITY) {
306				port->icount.parity++;
307			} else if (status & MCFUART_USR_RXOVERRUN) {
308				port->icount.overrun++;
309			} else if (status & MCFUART_USR_RXFRAMING) {
310				port->icount.frame++;
311			}
312
313			status &= port->read_status_mask;
314
315			if (status & MCFUART_USR_RXBREAK)
316				flag = TTY_BREAK;
317			else if (status & MCFUART_USR_RXPARITY)
318				flag = TTY_PARITY;
319			else if (status & MCFUART_USR_RXFRAMING)
320				flag = TTY_FRAME;
321		}
322
323		if (uart_handle_sysrq_char(port, ch))
324			continue;
325		uart_insert_char(port, status, MCFUART_USR_RXOVERRUN, ch, flag);
326	}
327
328	spin_unlock(&port->lock);
329	tty_flip_buffer_push(&port->state->port);
330	spin_lock(&port->lock);
331}
332
333/****************************************************************************/
334
335static void mcf_tx_chars(struct mcf_uart *pp)
336{
337	struct uart_port *port = &pp->port;
338	struct circ_buf *xmit = &port->state->xmit;
 
339
340	if (port->x_char) {
341		/* Send special char - probably flow control */
342		writeb(port->x_char, port->membase + MCFUART_UTB);
343		port->x_char = 0;
344		port->icount.tx++;
345		return;
346	}
347
348	while (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY) {
349		if (xmit->head == xmit->tail)
350			break;
351		writeb(xmit->buf[xmit->tail], port->membase + MCFUART_UTB);
352		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE -1);
353		port->icount.tx++;
354	}
355
356	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
357		uart_write_wakeup(port);
358
359	if (xmit->head == xmit->tail) {
360		pp->imr &= ~MCFUART_UIR_TXREADY;
361		writeb(pp->imr, port->membase + MCFUART_UIMR);
362		/* Disable TX to negate RTS automatically */
363		if (pp->rs485.flags & SER_RS485_ENABLED)
364			writeb(MCFUART_UCR_TXDISABLE,
365				port->membase + MCFUART_UCR);
366	}
367}
368
369/****************************************************************************/
370
371static irqreturn_t mcf_interrupt(int irq, void *data)
372{
373	struct uart_port *port = data;
374	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
375	unsigned int isr;
376	irqreturn_t ret = IRQ_NONE;
377
378	isr = readb(port->membase + MCFUART_UISR) & pp->imr;
379
380	spin_lock(&port->lock);
381	if (isr & MCFUART_UIR_RXREADY) {
382		mcf_rx_chars(pp);
383		ret = IRQ_HANDLED;
384	}
385	if (isr & MCFUART_UIR_TXREADY) {
386		mcf_tx_chars(pp);
387		ret = IRQ_HANDLED;
388	}
389	spin_unlock(&port->lock);
390
391	return ret;
392}
393
394/****************************************************************************/
395
396static void mcf_config_port(struct uart_port *port, int flags)
397{
398	port->type = PORT_MCF;
399	port->fifosize = MCFUART_TXFIFOSIZE;
400
401	/* Clear mask, so no surprise interrupts. */
402	writeb(0, port->membase + MCFUART_UIMR);
403
404	if (request_irq(port->irq, mcf_interrupt, 0, "UART", port))
405		printk(KERN_ERR "MCF: unable to attach ColdFire UART %d "
406			"interrupt vector=%d\n", port->line, port->irq);
407}
408
409/****************************************************************************/
410
411static const char *mcf_type(struct uart_port *port)
412{
413	return (port->type == PORT_MCF) ? "ColdFire UART" : NULL;
414}
415
416/****************************************************************************/
417
418static int mcf_request_port(struct uart_port *port)
419{
420	/* UARTs always present */
421	return 0;
422}
423
424/****************************************************************************/
425
426static void mcf_release_port(struct uart_port *port)
427{
428	/* Nothing to release... */
429}
430
431/****************************************************************************/
432
433static int mcf_verify_port(struct uart_port *port, struct serial_struct *ser)
434{
435	if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_MCF))
436		return -EINVAL;
437	return 0;
438}
439
440/****************************************************************************/
441
442/* Enable or disable the RS485 support */
443static void mcf_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
 
444{
445	struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
446	unsigned long flags;
447	unsigned char mr1, mr2;
448
449	spin_lock_irqsave(&port->lock, flags);
450	/* Get mode registers */
451	mr1 = readb(port->membase + MCFUART_UMR);
452	mr2 = readb(port->membase + MCFUART_UMR);
453	if (rs485->flags & SER_RS485_ENABLED) {
454		dev_dbg(port->dev, "Setting UART to RS485\n");
455		/* Automatically negate RTS after TX completes */
456		mr2 |= MCFUART_MR2_TXRTS;
457	} else {
458		dev_dbg(port->dev, "Setting UART to RS232\n");
459		mr2 &= ~MCFUART_MR2_TXRTS;
460	}
461	writeb(mr1, port->membase + MCFUART_UMR);
462	writeb(mr2, port->membase + MCFUART_UMR);
463	pp->rs485 = *rs485;
464	spin_unlock_irqrestore(&port->lock, flags);
465}
466
467static int mcf_ioctl(struct uart_port *port, unsigned int cmd,
468		unsigned long arg)
469{
470	switch (cmd) {
471	case TIOCSRS485: {
472		struct serial_rs485 rs485;
473		if (copy_from_user(&rs485, (struct serial_rs485 *)arg,
474				sizeof(struct serial_rs485)))
475			return -EFAULT;
476		mcf_config_rs485(port, &rs485);
477		break;
478	}
479	case TIOCGRS485: {
480		struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
481		if (copy_to_user((struct serial_rs485 *)arg, &pp->rs485,
482				sizeof(struct serial_rs485)))
483			return -EFAULT;
484		break;
485	}
486	default:
487		return -ENOIOCTLCMD;
488	}
489	return 0;
490}
491
 
 
 
 
492/****************************************************************************/
493
494/*
495 *	Define the basic serial functions we support.
496 */
497static const struct uart_ops mcf_uart_ops = {
498	.tx_empty	= mcf_tx_empty,
499	.get_mctrl	= mcf_get_mctrl,
500	.set_mctrl	= mcf_set_mctrl,
501	.start_tx	= mcf_start_tx,
502	.stop_tx	= mcf_stop_tx,
503	.stop_rx	= mcf_stop_rx,
504	.enable_ms	= mcf_enable_ms,
505	.break_ctl	= mcf_break_ctl,
506	.startup	= mcf_startup,
507	.shutdown	= mcf_shutdown,
508	.set_termios	= mcf_set_termios,
509	.type		= mcf_type,
510	.request_port	= mcf_request_port,
511	.release_port	= mcf_release_port,
512	.config_port	= mcf_config_port,
513	.verify_port	= mcf_verify_port,
514	.ioctl		= mcf_ioctl,
515};
516
517static struct mcf_uart mcf_ports[4];
518
519#define	MCF_MAXPORTS	ARRAY_SIZE(mcf_ports)
520
521/****************************************************************************/
522#if defined(CONFIG_SERIAL_MCF_CONSOLE)
523/****************************************************************************/
524
525int __init early_mcf_setup(struct mcf_platform_uart *platp)
526{
527	struct uart_port *port;
528	int i;
529
530	for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
531		port = &mcf_ports[i].port;
532
533		port->line = i;
534		port->type = PORT_MCF;
535		port->mapbase = platp[i].mapbase;
536		port->membase = (platp[i].membase) ? platp[i].membase :
537			(unsigned char __iomem *) port->mapbase;
538		port->iotype = SERIAL_IO_MEM;
539		port->irq = platp[i].irq;
540		port->uartclk = MCF_BUSCLK;
541		port->flags = ASYNC_BOOT_AUTOCONF;
 
 
542		port->ops = &mcf_uart_ops;
543	}
544
545	return 0;
546}
547
548/****************************************************************************/
549
550static void mcf_console_putc(struct console *co, const char c)
551{
552	struct uart_port *port = &(mcf_ports + co->index)->port;
553	int i;
554
555	for (i = 0; (i < 0x10000); i++) {
556		if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
557			break;
558	}
559	writeb(c, port->membase + MCFUART_UTB);
560	for (i = 0; (i < 0x10000); i++) {
561		if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
562			break;
563	}
564}
565
566/****************************************************************************/
567
568static void mcf_console_write(struct console *co, const char *s, unsigned int count)
569{
570	for (; (count); count--, s++) {
571		mcf_console_putc(co, *s);
572		if (*s == '\n')
573			mcf_console_putc(co, '\r');
574	}
575}
576
577/****************************************************************************/
578
579static int __init mcf_console_setup(struct console *co, char *options)
580{
581	struct uart_port *port;
582	int baud = CONFIG_SERIAL_MCF_BAUDRATE;
583	int bits = 8;
584	int parity = 'n';
585	int flow = 'n';
586
587	if ((co->index < 0) || (co->index >= MCF_MAXPORTS))
588		co->index = 0;
589	port = &mcf_ports[co->index].port;
590	if (port->membase == 0)
591		return -ENODEV;
592
593	if (options)
594		uart_parse_options(options, &baud, &parity, &bits, &flow);
595
596	return uart_set_options(port, co, baud, parity, bits, flow);
597}
598
599/****************************************************************************/
600
601static struct uart_driver mcf_driver;
602
603static struct console mcf_console = {
604	.name		= "ttyS",
605	.write		= mcf_console_write,
606	.device		= uart_console_device,
607	.setup		= mcf_console_setup,
608	.flags		= CON_PRINTBUFFER,
609	.index		= -1,
610	.data		= &mcf_driver,
611};
612
613static int __init mcf_console_init(void)
614{
615	register_console(&mcf_console);
616	return 0;
617}
618
619console_initcall(mcf_console_init);
620
621#define	MCF_CONSOLE	&mcf_console
622
623/****************************************************************************/
624#else
625/****************************************************************************/
626
627#define	MCF_CONSOLE	NULL
628
629/****************************************************************************/
630#endif /* CONFIG_MCF_CONSOLE */
631/****************************************************************************/
632
633/*
634 *	Define the mcf UART driver structure.
635 */
636static struct uart_driver mcf_driver = {
637	.owner		= THIS_MODULE,
638	.driver_name	= "mcf",
639	.dev_name	= "ttyS",
640	.major		= TTY_MAJOR,
641	.minor		= 64,
642	.nr		= MCF_MAXPORTS,
643	.cons		= MCF_CONSOLE,
644};
645
646/****************************************************************************/
647
648static int mcf_probe(struct platform_device *pdev)
649{
650	struct mcf_platform_uart *platp = dev_get_platdata(&pdev->dev);
651	struct uart_port *port;
652	int i;
653
654	for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
655		port = &mcf_ports[i].port;
656
657		port->line = i;
658		port->type = PORT_MCF;
659		port->mapbase = platp[i].mapbase;
660		port->membase = (platp[i].membase) ? platp[i].membase :
661			(unsigned char __iomem *) platp[i].mapbase;
 
662		port->iotype = SERIAL_IO_MEM;
663		port->irq = platp[i].irq;
664		port->uartclk = MCF_BUSCLK;
665		port->ops = &mcf_uart_ops;
666		port->flags = ASYNC_BOOT_AUTOCONF;
 
 
 
667
668		uart_add_one_port(&mcf_driver, port);
669	}
670
671	return 0;
672}
673
674/****************************************************************************/
675
676static int mcf_remove(struct platform_device *pdev)
677{
678	struct uart_port *port;
679	int i;
680
681	for (i = 0; (i < MCF_MAXPORTS); i++) {
682		port = &mcf_ports[i].port;
683		if (port)
684			uart_remove_one_port(&mcf_driver, port);
685	}
686
687	return 0;
688}
689
690/****************************************************************************/
691
692static struct platform_driver mcf_platform_driver = {
693	.probe		= mcf_probe,
694	.remove		= mcf_remove,
695	.driver		= {
696		.name	= "mcfuart",
697		.owner	= THIS_MODULE,
698	},
699};
700
701/****************************************************************************/
702
703static int __init mcf_init(void)
704{
705	int rc;
706
707	printk("ColdFire internal UART serial driver\n");
708
709	rc = uart_register_driver(&mcf_driver);
710	if (rc)
711		return rc;
712	rc = platform_driver_register(&mcf_platform_driver);
713	if (rc) {
714		uart_unregister_driver(&mcf_driver);
715		return rc;
716	}
717	return 0;
718}
719
720/****************************************************************************/
721
722static void __exit mcf_exit(void)
723{
724	platform_driver_unregister(&mcf_platform_driver);
725	uart_unregister_driver(&mcf_driver);
726}
727
728/****************************************************************************/
729
730module_init(mcf_init);
731module_exit(mcf_exit);
732
733MODULE_AUTHOR("Greg Ungerer <gerg@snapgear.com>");
734MODULE_DESCRIPTION("Freescale ColdFire UART driver");
735MODULE_LICENSE("GPL");
736MODULE_ALIAS("platform:mcfuart");
737
738/****************************************************************************/