Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <linux/pci.h>
31#include <linux/vgaarb.h>
32
33#include <drm/drm_crtc_helper.h>
34#include <drm/radeon_drm.h>
35
36#include "atom.h"
37#include "radeon.h"
38#include "radeon_asic.h"
39#include "radeon_reg.h"
40
41/*
42 * Registers accessors functions.
43 */
44/**
45 * radeon_invalid_rreg - dummy reg read function
46 *
47 * @rdev: radeon device pointer
48 * @reg: offset of register
49 *
50 * Dummy register read function. Used for register blocks
51 * that certain asics don't have (all asics).
52 * Returns the value in the register.
53 */
54static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
55{
56 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
57 BUG_ON(1);
58 return 0;
59}
60
61/**
62 * radeon_invalid_wreg - dummy reg write function
63 *
64 * @rdev: radeon device pointer
65 * @reg: offset of register
66 * @v: value to write to the register
67 *
68 * Dummy register read function. Used for register blocks
69 * that certain asics don't have (all asics).
70 */
71static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
72{
73 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
74 reg, v);
75 BUG_ON(1);
76}
77
78/**
79 * radeon_register_accessor_init - sets up the register accessor callbacks
80 *
81 * @rdev: radeon device pointer
82 *
83 * Sets up the register accessor callbacks for various register
84 * apertures. Not all asics have all apertures (all asics).
85 */
86static void radeon_register_accessor_init(struct radeon_device *rdev)
87{
88 rdev->mc_rreg = &radeon_invalid_rreg;
89 rdev->mc_wreg = &radeon_invalid_wreg;
90 rdev->pll_rreg = &radeon_invalid_rreg;
91 rdev->pll_wreg = &radeon_invalid_wreg;
92 rdev->pciep_rreg = &radeon_invalid_rreg;
93 rdev->pciep_wreg = &radeon_invalid_wreg;
94
95 /* Don't change order as we are overridding accessor. */
96 if (rdev->family < CHIP_RV515) {
97 rdev->pcie_reg_mask = 0xff;
98 } else {
99 rdev->pcie_reg_mask = 0x7ff;
100 }
101 /* FIXME: not sure here */
102 if (rdev->family <= CHIP_R580) {
103 rdev->pll_rreg = &r100_pll_rreg;
104 rdev->pll_wreg = &r100_pll_wreg;
105 }
106 if (rdev->family >= CHIP_R420) {
107 rdev->mc_rreg = &r420_mc_rreg;
108 rdev->mc_wreg = &r420_mc_wreg;
109 }
110 if (rdev->family >= CHIP_RV515) {
111 rdev->mc_rreg = &rv515_mc_rreg;
112 rdev->mc_wreg = &rv515_mc_wreg;
113 }
114 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
115 rdev->mc_rreg = &rs400_mc_rreg;
116 rdev->mc_wreg = &rs400_mc_wreg;
117 }
118 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
119 rdev->mc_rreg = &rs690_mc_rreg;
120 rdev->mc_wreg = &rs690_mc_wreg;
121 }
122 if (rdev->family == CHIP_RS600) {
123 rdev->mc_rreg = &rs600_mc_rreg;
124 rdev->mc_wreg = &rs600_mc_wreg;
125 }
126 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
127 rdev->mc_rreg = &rs780_mc_rreg;
128 rdev->mc_wreg = &rs780_mc_wreg;
129 }
130
131 if (rdev->family >= CHIP_BONAIRE) {
132 rdev->pciep_rreg = &cik_pciep_rreg;
133 rdev->pciep_wreg = &cik_pciep_wreg;
134 } else if (rdev->family >= CHIP_R600) {
135 rdev->pciep_rreg = &r600_pciep_rreg;
136 rdev->pciep_wreg = &r600_pciep_wreg;
137 }
138}
139
140static int radeon_invalid_get_allowed_info_register(struct radeon_device *rdev,
141 u32 reg, u32 *val)
142{
143 return -EINVAL;
144}
145
146/* helper to disable agp */
147/**
148 * radeon_agp_disable - AGP disable helper function
149 *
150 * @rdev: radeon device pointer
151 *
152 * Removes AGP flags and changes the gart callbacks on AGP
153 * cards when using the internal gart rather than AGP (all asics).
154 */
155void radeon_agp_disable(struct radeon_device *rdev)
156{
157 rdev->flags &= ~RADEON_IS_AGP;
158 if (rdev->family >= CHIP_R600) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
161 } else if (rdev->family >= CHIP_RV515 ||
162 rdev->family == CHIP_RV380 ||
163 rdev->family == CHIP_RV410 ||
164 rdev->family == CHIP_R423) {
165 DRM_INFO("Forcing AGP to PCIE mode\n");
166 rdev->flags |= RADEON_IS_PCIE;
167 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
168 rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
169 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
170 } else {
171 DRM_INFO("Forcing AGP to PCI mode\n");
172 rdev->flags |= RADEON_IS_PCI;
173 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
174 rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
175 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
176 }
177 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
178}
179
180/*
181 * ASIC
182 */
183
184static const struct radeon_asic_ring r100_gfx_ring = {
185 .ib_execute = &r100_ring_ib_execute,
186 .emit_fence = &r100_fence_ring_emit,
187 .emit_semaphore = &r100_semaphore_ring_emit,
188 .cs_parse = &r100_cs_parse,
189 .ring_start = &r100_ring_start,
190 .ring_test = &r100_ring_test,
191 .ib_test = &r100_ib_test,
192 .is_lockup = &r100_gpu_is_lockup,
193 .get_rptr = &r100_gfx_get_rptr,
194 .get_wptr = &r100_gfx_get_wptr,
195 .set_wptr = &r100_gfx_set_wptr,
196};
197
198static struct radeon_asic r100_asic = {
199 .init = &r100_init,
200 .fini = &r100_fini,
201 .suspend = &r100_suspend,
202 .resume = &r100_resume,
203 .vga_set_state = &r100_vga_set_state,
204 .asic_reset = &r100_asic_reset,
205 .mmio_hdp_flush = NULL,
206 .gui_idle = &r100_gui_idle,
207 .mc_wait_for_idle = &r100_mc_wait_for_idle,
208 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
209 .gart = {
210 .tlb_flush = &r100_pci_gart_tlb_flush,
211 .get_page_entry = &r100_pci_gart_get_page_entry,
212 .set_page = &r100_pci_gart_set_page,
213 },
214 .ring = {
215 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
216 },
217 .irq = {
218 .set = &r100_irq_set,
219 .process = &r100_irq_process,
220 },
221 .display = {
222 .bandwidth_update = &r100_bandwidth_update,
223 .get_vblank_counter = &r100_get_vblank_counter,
224 .wait_for_vblank = &r100_wait_for_vblank,
225 .set_backlight_level = &radeon_legacy_set_backlight_level,
226 .get_backlight_level = &radeon_legacy_get_backlight_level,
227 },
228 .copy = {
229 .blit = &r100_copy_blit,
230 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
231 .dma = NULL,
232 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233 .copy = &r100_copy_blit,
234 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
235 },
236 .surface = {
237 .set_reg = r100_set_surface_reg,
238 .clear_reg = r100_clear_surface_reg,
239 },
240 .hpd = {
241 .init = &r100_hpd_init,
242 .fini = &r100_hpd_fini,
243 .sense = &r100_hpd_sense,
244 .set_polarity = &r100_hpd_set_polarity,
245 },
246 .pm = {
247 .misc = &r100_pm_misc,
248 .prepare = &r100_pm_prepare,
249 .finish = &r100_pm_finish,
250 .init_profile = &r100_pm_init_profile,
251 .get_dynpm_state = &r100_pm_get_dynpm_state,
252 .get_engine_clock = &radeon_legacy_get_engine_clock,
253 .set_engine_clock = &radeon_legacy_set_engine_clock,
254 .get_memory_clock = &radeon_legacy_get_memory_clock,
255 .set_memory_clock = NULL,
256 .get_pcie_lanes = NULL,
257 .set_pcie_lanes = NULL,
258 .set_clock_gating = &radeon_legacy_set_clock_gating,
259 },
260 .pflip = {
261 .page_flip = &r100_page_flip,
262 .page_flip_pending = &r100_page_flip_pending,
263 },
264};
265
266static struct radeon_asic r200_asic = {
267 .init = &r100_init,
268 .fini = &r100_fini,
269 .suspend = &r100_suspend,
270 .resume = &r100_resume,
271 .vga_set_state = &r100_vga_set_state,
272 .asic_reset = &r100_asic_reset,
273 .mmio_hdp_flush = NULL,
274 .gui_idle = &r100_gui_idle,
275 .mc_wait_for_idle = &r100_mc_wait_for_idle,
276 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
277 .gart = {
278 .tlb_flush = &r100_pci_gart_tlb_flush,
279 .get_page_entry = &r100_pci_gart_get_page_entry,
280 .set_page = &r100_pci_gart_set_page,
281 },
282 .ring = {
283 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
284 },
285 .irq = {
286 .set = &r100_irq_set,
287 .process = &r100_irq_process,
288 },
289 .display = {
290 .bandwidth_update = &r100_bandwidth_update,
291 .get_vblank_counter = &r100_get_vblank_counter,
292 .wait_for_vblank = &r100_wait_for_vblank,
293 .set_backlight_level = &radeon_legacy_set_backlight_level,
294 .get_backlight_level = &radeon_legacy_get_backlight_level,
295 },
296 .copy = {
297 .blit = &r100_copy_blit,
298 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .dma = &r200_copy_dma,
300 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 .copy = &r100_copy_blit,
302 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
303 },
304 .surface = {
305 .set_reg = r100_set_surface_reg,
306 .clear_reg = r100_clear_surface_reg,
307 },
308 .hpd = {
309 .init = &r100_hpd_init,
310 .fini = &r100_hpd_fini,
311 .sense = &r100_hpd_sense,
312 .set_polarity = &r100_hpd_set_polarity,
313 },
314 .pm = {
315 .misc = &r100_pm_misc,
316 .prepare = &r100_pm_prepare,
317 .finish = &r100_pm_finish,
318 .init_profile = &r100_pm_init_profile,
319 .get_dynpm_state = &r100_pm_get_dynpm_state,
320 .get_engine_clock = &radeon_legacy_get_engine_clock,
321 .set_engine_clock = &radeon_legacy_set_engine_clock,
322 .get_memory_clock = &radeon_legacy_get_memory_clock,
323 .set_memory_clock = NULL,
324 .get_pcie_lanes = NULL,
325 .set_pcie_lanes = NULL,
326 .set_clock_gating = &radeon_legacy_set_clock_gating,
327 },
328 .pflip = {
329 .page_flip = &r100_page_flip,
330 .page_flip_pending = &r100_page_flip_pending,
331 },
332};
333
334static const struct radeon_asic_ring r300_gfx_ring = {
335 .ib_execute = &r100_ring_ib_execute,
336 .emit_fence = &r300_fence_ring_emit,
337 .emit_semaphore = &r100_semaphore_ring_emit,
338 .cs_parse = &r300_cs_parse,
339 .ring_start = &r300_ring_start,
340 .ring_test = &r100_ring_test,
341 .ib_test = &r100_ib_test,
342 .is_lockup = &r100_gpu_is_lockup,
343 .get_rptr = &r100_gfx_get_rptr,
344 .get_wptr = &r100_gfx_get_wptr,
345 .set_wptr = &r100_gfx_set_wptr,
346};
347
348static const struct radeon_asic_ring rv515_gfx_ring = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
352 .cs_parse = &r300_cs_parse,
353 .ring_start = &rv515_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
356 .is_lockup = &r100_gpu_is_lockup,
357 .get_rptr = &r100_gfx_get_rptr,
358 .get_wptr = &r100_gfx_get_wptr,
359 .set_wptr = &r100_gfx_set_wptr,
360};
361
362static struct radeon_asic r300_asic = {
363 .init = &r300_init,
364 .fini = &r300_fini,
365 .suspend = &r300_suspend,
366 .resume = &r300_resume,
367 .vga_set_state = &r100_vga_set_state,
368 .asic_reset = &r300_asic_reset,
369 .mmio_hdp_flush = NULL,
370 .gui_idle = &r100_gui_idle,
371 .mc_wait_for_idle = &r300_mc_wait_for_idle,
372 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
373 .gart = {
374 .tlb_flush = &r100_pci_gart_tlb_flush,
375 .get_page_entry = &r100_pci_gart_get_page_entry,
376 .set_page = &r100_pci_gart_set_page,
377 },
378 .ring = {
379 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
380 },
381 .irq = {
382 .set = &r100_irq_set,
383 .process = &r100_irq_process,
384 },
385 .display = {
386 .bandwidth_update = &r100_bandwidth_update,
387 .get_vblank_counter = &r100_get_vblank_counter,
388 .wait_for_vblank = &r100_wait_for_vblank,
389 .set_backlight_level = &radeon_legacy_set_backlight_level,
390 .get_backlight_level = &radeon_legacy_get_backlight_level,
391 },
392 .copy = {
393 .blit = &r100_copy_blit,
394 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
395 .dma = &r200_copy_dma,
396 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
397 .copy = &r100_copy_blit,
398 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
399 },
400 .surface = {
401 .set_reg = r100_set_surface_reg,
402 .clear_reg = r100_clear_surface_reg,
403 },
404 .hpd = {
405 .init = &r100_hpd_init,
406 .fini = &r100_hpd_fini,
407 .sense = &r100_hpd_sense,
408 .set_polarity = &r100_hpd_set_polarity,
409 },
410 .pm = {
411 .misc = &r100_pm_misc,
412 .prepare = &r100_pm_prepare,
413 .finish = &r100_pm_finish,
414 .init_profile = &r100_pm_init_profile,
415 .get_dynpm_state = &r100_pm_get_dynpm_state,
416 .get_engine_clock = &radeon_legacy_get_engine_clock,
417 .set_engine_clock = &radeon_legacy_set_engine_clock,
418 .get_memory_clock = &radeon_legacy_get_memory_clock,
419 .set_memory_clock = NULL,
420 .get_pcie_lanes = &rv370_get_pcie_lanes,
421 .set_pcie_lanes = &rv370_set_pcie_lanes,
422 .set_clock_gating = &radeon_legacy_set_clock_gating,
423 },
424 .pflip = {
425 .page_flip = &r100_page_flip,
426 .page_flip_pending = &r100_page_flip_pending,
427 },
428};
429
430static struct radeon_asic r300_asic_pcie = {
431 .init = &r300_init,
432 .fini = &r300_fini,
433 .suspend = &r300_suspend,
434 .resume = &r300_resume,
435 .vga_set_state = &r100_vga_set_state,
436 .asic_reset = &r300_asic_reset,
437 .mmio_hdp_flush = NULL,
438 .gui_idle = &r100_gui_idle,
439 .mc_wait_for_idle = &r300_mc_wait_for_idle,
440 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
441 .gart = {
442 .tlb_flush = &rv370_pcie_gart_tlb_flush,
443 .get_page_entry = &rv370_pcie_gart_get_page_entry,
444 .set_page = &rv370_pcie_gart_set_page,
445 },
446 .ring = {
447 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
448 },
449 .irq = {
450 .set = &r100_irq_set,
451 .process = &r100_irq_process,
452 },
453 .display = {
454 .bandwidth_update = &r100_bandwidth_update,
455 .get_vblank_counter = &r100_get_vblank_counter,
456 .wait_for_vblank = &r100_wait_for_vblank,
457 .set_backlight_level = &radeon_legacy_set_backlight_level,
458 .get_backlight_level = &radeon_legacy_get_backlight_level,
459 },
460 .copy = {
461 .blit = &r100_copy_blit,
462 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
463 .dma = &r200_copy_dma,
464 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
465 .copy = &r100_copy_blit,
466 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
467 },
468 .surface = {
469 .set_reg = r100_set_surface_reg,
470 .clear_reg = r100_clear_surface_reg,
471 },
472 .hpd = {
473 .init = &r100_hpd_init,
474 .fini = &r100_hpd_fini,
475 .sense = &r100_hpd_sense,
476 .set_polarity = &r100_hpd_set_polarity,
477 },
478 .pm = {
479 .misc = &r100_pm_misc,
480 .prepare = &r100_pm_prepare,
481 .finish = &r100_pm_finish,
482 .init_profile = &r100_pm_init_profile,
483 .get_dynpm_state = &r100_pm_get_dynpm_state,
484 .get_engine_clock = &radeon_legacy_get_engine_clock,
485 .set_engine_clock = &radeon_legacy_set_engine_clock,
486 .get_memory_clock = &radeon_legacy_get_memory_clock,
487 .set_memory_clock = NULL,
488 .get_pcie_lanes = &rv370_get_pcie_lanes,
489 .set_pcie_lanes = &rv370_set_pcie_lanes,
490 .set_clock_gating = &radeon_legacy_set_clock_gating,
491 },
492 .pflip = {
493 .page_flip = &r100_page_flip,
494 .page_flip_pending = &r100_page_flip_pending,
495 },
496};
497
498static struct radeon_asic r420_asic = {
499 .init = &r420_init,
500 .fini = &r420_fini,
501 .suspend = &r420_suspend,
502 .resume = &r420_resume,
503 .vga_set_state = &r100_vga_set_state,
504 .asic_reset = &r300_asic_reset,
505 .mmio_hdp_flush = NULL,
506 .gui_idle = &r100_gui_idle,
507 .mc_wait_for_idle = &r300_mc_wait_for_idle,
508 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
509 .gart = {
510 .tlb_flush = &rv370_pcie_gart_tlb_flush,
511 .get_page_entry = &rv370_pcie_gart_get_page_entry,
512 .set_page = &rv370_pcie_gart_set_page,
513 },
514 .ring = {
515 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
516 },
517 .irq = {
518 .set = &r100_irq_set,
519 .process = &r100_irq_process,
520 },
521 .display = {
522 .bandwidth_update = &r100_bandwidth_update,
523 .get_vblank_counter = &r100_get_vblank_counter,
524 .wait_for_vblank = &r100_wait_for_vblank,
525 .set_backlight_level = &atombios_set_backlight_level,
526 .get_backlight_level = &atombios_get_backlight_level,
527 },
528 .copy = {
529 .blit = &r100_copy_blit,
530 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
531 .dma = &r200_copy_dma,
532 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
533 .copy = &r100_copy_blit,
534 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
535 },
536 .surface = {
537 .set_reg = r100_set_surface_reg,
538 .clear_reg = r100_clear_surface_reg,
539 },
540 .hpd = {
541 .init = &r100_hpd_init,
542 .fini = &r100_hpd_fini,
543 .sense = &r100_hpd_sense,
544 .set_polarity = &r100_hpd_set_polarity,
545 },
546 .pm = {
547 .misc = &r100_pm_misc,
548 .prepare = &r100_pm_prepare,
549 .finish = &r100_pm_finish,
550 .init_profile = &r420_pm_init_profile,
551 .get_dynpm_state = &r100_pm_get_dynpm_state,
552 .get_engine_clock = &radeon_atom_get_engine_clock,
553 .set_engine_clock = &radeon_atom_set_engine_clock,
554 .get_memory_clock = &radeon_atom_get_memory_clock,
555 .set_memory_clock = &radeon_atom_set_memory_clock,
556 .get_pcie_lanes = &rv370_get_pcie_lanes,
557 .set_pcie_lanes = &rv370_set_pcie_lanes,
558 .set_clock_gating = &radeon_atom_set_clock_gating,
559 },
560 .pflip = {
561 .page_flip = &r100_page_flip,
562 .page_flip_pending = &r100_page_flip_pending,
563 },
564};
565
566static struct radeon_asic rs400_asic = {
567 .init = &rs400_init,
568 .fini = &rs400_fini,
569 .suspend = &rs400_suspend,
570 .resume = &rs400_resume,
571 .vga_set_state = &r100_vga_set_state,
572 .asic_reset = &r300_asic_reset,
573 .mmio_hdp_flush = NULL,
574 .gui_idle = &r100_gui_idle,
575 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
576 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
577 .gart = {
578 .tlb_flush = &rs400_gart_tlb_flush,
579 .get_page_entry = &rs400_gart_get_page_entry,
580 .set_page = &rs400_gart_set_page,
581 },
582 .ring = {
583 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
584 },
585 .irq = {
586 .set = &r100_irq_set,
587 .process = &r100_irq_process,
588 },
589 .display = {
590 .bandwidth_update = &r100_bandwidth_update,
591 .get_vblank_counter = &r100_get_vblank_counter,
592 .wait_for_vblank = &r100_wait_for_vblank,
593 .set_backlight_level = &radeon_legacy_set_backlight_level,
594 .get_backlight_level = &radeon_legacy_get_backlight_level,
595 },
596 .copy = {
597 .blit = &r100_copy_blit,
598 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
599 .dma = &r200_copy_dma,
600 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
601 .copy = &r100_copy_blit,
602 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
603 },
604 .surface = {
605 .set_reg = r100_set_surface_reg,
606 .clear_reg = r100_clear_surface_reg,
607 },
608 .hpd = {
609 .init = &r100_hpd_init,
610 .fini = &r100_hpd_fini,
611 .sense = &r100_hpd_sense,
612 .set_polarity = &r100_hpd_set_polarity,
613 },
614 .pm = {
615 .misc = &r100_pm_misc,
616 .prepare = &r100_pm_prepare,
617 .finish = &r100_pm_finish,
618 .init_profile = &r100_pm_init_profile,
619 .get_dynpm_state = &r100_pm_get_dynpm_state,
620 .get_engine_clock = &radeon_legacy_get_engine_clock,
621 .set_engine_clock = &radeon_legacy_set_engine_clock,
622 .get_memory_clock = &radeon_legacy_get_memory_clock,
623 .set_memory_clock = NULL,
624 .get_pcie_lanes = NULL,
625 .set_pcie_lanes = NULL,
626 .set_clock_gating = &radeon_legacy_set_clock_gating,
627 },
628 .pflip = {
629 .page_flip = &r100_page_flip,
630 .page_flip_pending = &r100_page_flip_pending,
631 },
632};
633
634static struct radeon_asic rs600_asic = {
635 .init = &rs600_init,
636 .fini = &rs600_fini,
637 .suspend = &rs600_suspend,
638 .resume = &rs600_resume,
639 .vga_set_state = &r100_vga_set_state,
640 .asic_reset = &rs600_asic_reset,
641 .mmio_hdp_flush = NULL,
642 .gui_idle = &r100_gui_idle,
643 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
644 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
645 .gart = {
646 .tlb_flush = &rs600_gart_tlb_flush,
647 .get_page_entry = &rs600_gart_get_page_entry,
648 .set_page = &rs600_gart_set_page,
649 },
650 .ring = {
651 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
652 },
653 .irq = {
654 .set = &rs600_irq_set,
655 .process = &rs600_irq_process,
656 },
657 .display = {
658 .bandwidth_update = &rs600_bandwidth_update,
659 .get_vblank_counter = &rs600_get_vblank_counter,
660 .wait_for_vblank = &avivo_wait_for_vblank,
661 .set_backlight_level = &atombios_set_backlight_level,
662 .get_backlight_level = &atombios_get_backlight_level,
663 },
664 .copy = {
665 .blit = &r100_copy_blit,
666 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
667 .dma = &r200_copy_dma,
668 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
669 .copy = &r100_copy_blit,
670 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
671 },
672 .surface = {
673 .set_reg = r100_set_surface_reg,
674 .clear_reg = r100_clear_surface_reg,
675 },
676 .hpd = {
677 .init = &rs600_hpd_init,
678 .fini = &rs600_hpd_fini,
679 .sense = &rs600_hpd_sense,
680 .set_polarity = &rs600_hpd_set_polarity,
681 },
682 .pm = {
683 .misc = &rs600_pm_misc,
684 .prepare = &rs600_pm_prepare,
685 .finish = &rs600_pm_finish,
686 .init_profile = &r420_pm_init_profile,
687 .get_dynpm_state = &r100_pm_get_dynpm_state,
688 .get_engine_clock = &radeon_atom_get_engine_clock,
689 .set_engine_clock = &radeon_atom_set_engine_clock,
690 .get_memory_clock = &radeon_atom_get_memory_clock,
691 .set_memory_clock = &radeon_atom_set_memory_clock,
692 .get_pcie_lanes = NULL,
693 .set_pcie_lanes = NULL,
694 .set_clock_gating = &radeon_atom_set_clock_gating,
695 },
696 .pflip = {
697 .page_flip = &rs600_page_flip,
698 .page_flip_pending = &rs600_page_flip_pending,
699 },
700};
701
702static struct radeon_asic rs690_asic = {
703 .init = &rs690_init,
704 .fini = &rs690_fini,
705 .suspend = &rs690_suspend,
706 .resume = &rs690_resume,
707 .vga_set_state = &r100_vga_set_state,
708 .asic_reset = &rs600_asic_reset,
709 .mmio_hdp_flush = NULL,
710 .gui_idle = &r100_gui_idle,
711 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
712 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
713 .gart = {
714 .tlb_flush = &rs400_gart_tlb_flush,
715 .get_page_entry = &rs400_gart_get_page_entry,
716 .set_page = &rs400_gart_set_page,
717 },
718 .ring = {
719 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
720 },
721 .irq = {
722 .set = &rs600_irq_set,
723 .process = &rs600_irq_process,
724 },
725 .display = {
726 .get_vblank_counter = &rs600_get_vblank_counter,
727 .bandwidth_update = &rs690_bandwidth_update,
728 .wait_for_vblank = &avivo_wait_for_vblank,
729 .set_backlight_level = &atombios_set_backlight_level,
730 .get_backlight_level = &atombios_get_backlight_level,
731 },
732 .copy = {
733 .blit = &r100_copy_blit,
734 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
735 .dma = &r200_copy_dma,
736 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
737 .copy = &r200_copy_dma,
738 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
739 },
740 .surface = {
741 .set_reg = r100_set_surface_reg,
742 .clear_reg = r100_clear_surface_reg,
743 },
744 .hpd = {
745 .init = &rs600_hpd_init,
746 .fini = &rs600_hpd_fini,
747 .sense = &rs600_hpd_sense,
748 .set_polarity = &rs600_hpd_set_polarity,
749 },
750 .pm = {
751 .misc = &rs600_pm_misc,
752 .prepare = &rs600_pm_prepare,
753 .finish = &rs600_pm_finish,
754 .init_profile = &r420_pm_init_profile,
755 .get_dynpm_state = &r100_pm_get_dynpm_state,
756 .get_engine_clock = &radeon_atom_get_engine_clock,
757 .set_engine_clock = &radeon_atom_set_engine_clock,
758 .get_memory_clock = &radeon_atom_get_memory_clock,
759 .set_memory_clock = &radeon_atom_set_memory_clock,
760 .get_pcie_lanes = NULL,
761 .set_pcie_lanes = NULL,
762 .set_clock_gating = &radeon_atom_set_clock_gating,
763 },
764 .pflip = {
765 .page_flip = &rs600_page_flip,
766 .page_flip_pending = &rs600_page_flip_pending,
767 },
768};
769
770static struct radeon_asic rv515_asic = {
771 .init = &rv515_init,
772 .fini = &rv515_fini,
773 .suspend = &rv515_suspend,
774 .resume = &rv515_resume,
775 .vga_set_state = &r100_vga_set_state,
776 .asic_reset = &rs600_asic_reset,
777 .mmio_hdp_flush = NULL,
778 .gui_idle = &r100_gui_idle,
779 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
780 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
781 .gart = {
782 .tlb_flush = &rv370_pcie_gart_tlb_flush,
783 .get_page_entry = &rv370_pcie_gart_get_page_entry,
784 .set_page = &rv370_pcie_gart_set_page,
785 },
786 .ring = {
787 [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
788 },
789 .irq = {
790 .set = &rs600_irq_set,
791 .process = &rs600_irq_process,
792 },
793 .display = {
794 .get_vblank_counter = &rs600_get_vblank_counter,
795 .bandwidth_update = &rv515_bandwidth_update,
796 .wait_for_vblank = &avivo_wait_for_vblank,
797 .set_backlight_level = &atombios_set_backlight_level,
798 .get_backlight_level = &atombios_get_backlight_level,
799 },
800 .copy = {
801 .blit = &r100_copy_blit,
802 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
803 .dma = &r200_copy_dma,
804 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
805 .copy = &r100_copy_blit,
806 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
807 },
808 .surface = {
809 .set_reg = r100_set_surface_reg,
810 .clear_reg = r100_clear_surface_reg,
811 },
812 .hpd = {
813 .init = &rs600_hpd_init,
814 .fini = &rs600_hpd_fini,
815 .sense = &rs600_hpd_sense,
816 .set_polarity = &rs600_hpd_set_polarity,
817 },
818 .pm = {
819 .misc = &rs600_pm_misc,
820 .prepare = &rs600_pm_prepare,
821 .finish = &rs600_pm_finish,
822 .init_profile = &r420_pm_init_profile,
823 .get_dynpm_state = &r100_pm_get_dynpm_state,
824 .get_engine_clock = &radeon_atom_get_engine_clock,
825 .set_engine_clock = &radeon_atom_set_engine_clock,
826 .get_memory_clock = &radeon_atom_get_memory_clock,
827 .set_memory_clock = &radeon_atom_set_memory_clock,
828 .get_pcie_lanes = &rv370_get_pcie_lanes,
829 .set_pcie_lanes = &rv370_set_pcie_lanes,
830 .set_clock_gating = &radeon_atom_set_clock_gating,
831 },
832 .pflip = {
833 .page_flip = &rs600_page_flip,
834 .page_flip_pending = &rs600_page_flip_pending,
835 },
836};
837
838static struct radeon_asic r520_asic = {
839 .init = &r520_init,
840 .fini = &rv515_fini,
841 .suspend = &rv515_suspend,
842 .resume = &r520_resume,
843 .vga_set_state = &r100_vga_set_state,
844 .asic_reset = &rs600_asic_reset,
845 .mmio_hdp_flush = NULL,
846 .gui_idle = &r100_gui_idle,
847 .mc_wait_for_idle = &r520_mc_wait_for_idle,
848 .get_allowed_info_register = radeon_invalid_get_allowed_info_register,
849 .gart = {
850 .tlb_flush = &rv370_pcie_gart_tlb_flush,
851 .get_page_entry = &rv370_pcie_gart_get_page_entry,
852 .set_page = &rv370_pcie_gart_set_page,
853 },
854 .ring = {
855 [RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
856 },
857 .irq = {
858 .set = &rs600_irq_set,
859 .process = &rs600_irq_process,
860 },
861 .display = {
862 .bandwidth_update = &rv515_bandwidth_update,
863 .get_vblank_counter = &rs600_get_vblank_counter,
864 .wait_for_vblank = &avivo_wait_for_vblank,
865 .set_backlight_level = &atombios_set_backlight_level,
866 .get_backlight_level = &atombios_get_backlight_level,
867 },
868 .copy = {
869 .blit = &r100_copy_blit,
870 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
871 .dma = &r200_copy_dma,
872 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
873 .copy = &r100_copy_blit,
874 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
875 },
876 .surface = {
877 .set_reg = r100_set_surface_reg,
878 .clear_reg = r100_clear_surface_reg,
879 },
880 .hpd = {
881 .init = &rs600_hpd_init,
882 .fini = &rs600_hpd_fini,
883 .sense = &rs600_hpd_sense,
884 .set_polarity = &rs600_hpd_set_polarity,
885 },
886 .pm = {
887 .misc = &rs600_pm_misc,
888 .prepare = &rs600_pm_prepare,
889 .finish = &rs600_pm_finish,
890 .init_profile = &r420_pm_init_profile,
891 .get_dynpm_state = &r100_pm_get_dynpm_state,
892 .get_engine_clock = &radeon_atom_get_engine_clock,
893 .set_engine_clock = &radeon_atom_set_engine_clock,
894 .get_memory_clock = &radeon_atom_get_memory_clock,
895 .set_memory_clock = &radeon_atom_set_memory_clock,
896 .get_pcie_lanes = &rv370_get_pcie_lanes,
897 .set_pcie_lanes = &rv370_set_pcie_lanes,
898 .set_clock_gating = &radeon_atom_set_clock_gating,
899 },
900 .pflip = {
901 .page_flip = &rs600_page_flip,
902 .page_flip_pending = &rs600_page_flip_pending,
903 },
904};
905
906static const struct radeon_asic_ring r600_gfx_ring = {
907 .ib_execute = &r600_ring_ib_execute,
908 .emit_fence = &r600_fence_ring_emit,
909 .emit_semaphore = &r600_semaphore_ring_emit,
910 .cs_parse = &r600_cs_parse,
911 .ring_test = &r600_ring_test,
912 .ib_test = &r600_ib_test,
913 .is_lockup = &r600_gfx_is_lockup,
914 .get_rptr = &r600_gfx_get_rptr,
915 .get_wptr = &r600_gfx_get_wptr,
916 .set_wptr = &r600_gfx_set_wptr,
917};
918
919static const struct radeon_asic_ring r600_dma_ring = {
920 .ib_execute = &r600_dma_ring_ib_execute,
921 .emit_fence = &r600_dma_fence_ring_emit,
922 .emit_semaphore = &r600_dma_semaphore_ring_emit,
923 .cs_parse = &r600_dma_cs_parse,
924 .ring_test = &r600_dma_ring_test,
925 .ib_test = &r600_dma_ib_test,
926 .is_lockup = &r600_dma_is_lockup,
927 .get_rptr = &r600_dma_get_rptr,
928 .get_wptr = &r600_dma_get_wptr,
929 .set_wptr = &r600_dma_set_wptr,
930};
931
932static struct radeon_asic r600_asic = {
933 .init = &r600_init,
934 .fini = &r600_fini,
935 .suspend = &r600_suspend,
936 .resume = &r600_resume,
937 .vga_set_state = &r600_vga_set_state,
938 .asic_reset = &r600_asic_reset,
939 .mmio_hdp_flush = r600_mmio_hdp_flush,
940 .gui_idle = &r600_gui_idle,
941 .mc_wait_for_idle = &r600_mc_wait_for_idle,
942 .get_xclk = &r600_get_xclk,
943 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
944 .get_allowed_info_register = r600_get_allowed_info_register,
945 .gart = {
946 .tlb_flush = &r600_pcie_gart_tlb_flush,
947 .get_page_entry = &rs600_gart_get_page_entry,
948 .set_page = &rs600_gart_set_page,
949 },
950 .ring = {
951 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
952 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
953 },
954 .irq = {
955 .set = &r600_irq_set,
956 .process = &r600_irq_process,
957 },
958 .display = {
959 .bandwidth_update = &rv515_bandwidth_update,
960 .get_vblank_counter = &rs600_get_vblank_counter,
961 .wait_for_vblank = &avivo_wait_for_vblank,
962 .set_backlight_level = &atombios_set_backlight_level,
963 .get_backlight_level = &atombios_get_backlight_level,
964 },
965 .copy = {
966 .blit = &r600_copy_cpdma,
967 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
968 .dma = &r600_copy_dma,
969 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
970 .copy = &r600_copy_cpdma,
971 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
972 },
973 .surface = {
974 .set_reg = r600_set_surface_reg,
975 .clear_reg = r600_clear_surface_reg,
976 },
977 .hpd = {
978 .init = &r600_hpd_init,
979 .fini = &r600_hpd_fini,
980 .sense = &r600_hpd_sense,
981 .set_polarity = &r600_hpd_set_polarity,
982 },
983 .pm = {
984 .misc = &r600_pm_misc,
985 .prepare = &rs600_pm_prepare,
986 .finish = &rs600_pm_finish,
987 .init_profile = &r600_pm_init_profile,
988 .get_dynpm_state = &r600_pm_get_dynpm_state,
989 .get_engine_clock = &radeon_atom_get_engine_clock,
990 .set_engine_clock = &radeon_atom_set_engine_clock,
991 .get_memory_clock = &radeon_atom_get_memory_clock,
992 .set_memory_clock = &radeon_atom_set_memory_clock,
993 .get_pcie_lanes = &r600_get_pcie_lanes,
994 .set_pcie_lanes = &r600_set_pcie_lanes,
995 .set_clock_gating = NULL,
996 .get_temperature = &rv6xx_get_temp,
997 },
998 .pflip = {
999 .page_flip = &rs600_page_flip,
1000 .page_flip_pending = &rs600_page_flip_pending,
1001 },
1002};
1003
1004static const struct radeon_asic_ring rv6xx_uvd_ring = {
1005 .ib_execute = &uvd_v1_0_ib_execute,
1006 .emit_fence = &uvd_v1_0_fence_emit,
1007 .emit_semaphore = &uvd_v1_0_semaphore_emit,
1008 .cs_parse = &radeon_uvd_cs_parse,
1009 .ring_test = &uvd_v1_0_ring_test,
1010 .ib_test = &uvd_v1_0_ib_test,
1011 .is_lockup = &radeon_ring_test_lockup,
1012 .get_rptr = &uvd_v1_0_get_rptr,
1013 .get_wptr = &uvd_v1_0_get_wptr,
1014 .set_wptr = &uvd_v1_0_set_wptr,
1015};
1016
1017static struct radeon_asic rv6xx_asic = {
1018 .init = &r600_init,
1019 .fini = &r600_fini,
1020 .suspend = &r600_suspend,
1021 .resume = &r600_resume,
1022 .vga_set_state = &r600_vga_set_state,
1023 .asic_reset = &r600_asic_reset,
1024 .mmio_hdp_flush = r600_mmio_hdp_flush,
1025 .gui_idle = &r600_gui_idle,
1026 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1027 .get_xclk = &r600_get_xclk,
1028 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1029 .get_allowed_info_register = r600_get_allowed_info_register,
1030 .gart = {
1031 .tlb_flush = &r600_pcie_gart_tlb_flush,
1032 .get_page_entry = &rs600_gart_get_page_entry,
1033 .set_page = &rs600_gart_set_page,
1034 },
1035 .ring = {
1036 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1037 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1038 [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1039 },
1040 .irq = {
1041 .set = &r600_irq_set,
1042 .process = &r600_irq_process,
1043 },
1044 .display = {
1045 .bandwidth_update = &rv515_bandwidth_update,
1046 .get_vblank_counter = &rs600_get_vblank_counter,
1047 .wait_for_vblank = &avivo_wait_for_vblank,
1048 .set_backlight_level = &atombios_set_backlight_level,
1049 .get_backlight_level = &atombios_get_backlight_level,
1050 },
1051 .copy = {
1052 .blit = &r600_copy_cpdma,
1053 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1054 .dma = &r600_copy_dma,
1055 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1056 .copy = &r600_copy_cpdma,
1057 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1058 },
1059 .surface = {
1060 .set_reg = r600_set_surface_reg,
1061 .clear_reg = r600_clear_surface_reg,
1062 },
1063 .hpd = {
1064 .init = &r600_hpd_init,
1065 .fini = &r600_hpd_fini,
1066 .sense = &r600_hpd_sense,
1067 .set_polarity = &r600_hpd_set_polarity,
1068 },
1069 .pm = {
1070 .misc = &r600_pm_misc,
1071 .prepare = &rs600_pm_prepare,
1072 .finish = &rs600_pm_finish,
1073 .init_profile = &r600_pm_init_profile,
1074 .get_dynpm_state = &r600_pm_get_dynpm_state,
1075 .get_engine_clock = &radeon_atom_get_engine_clock,
1076 .set_engine_clock = &radeon_atom_set_engine_clock,
1077 .get_memory_clock = &radeon_atom_get_memory_clock,
1078 .set_memory_clock = &radeon_atom_set_memory_clock,
1079 .get_pcie_lanes = &r600_get_pcie_lanes,
1080 .set_pcie_lanes = &r600_set_pcie_lanes,
1081 .set_clock_gating = NULL,
1082 .get_temperature = &rv6xx_get_temp,
1083 .set_uvd_clocks = &r600_set_uvd_clocks,
1084 },
1085 .dpm = {
1086 .init = &rv6xx_dpm_init,
1087 .setup_asic = &rv6xx_setup_asic,
1088 .enable = &rv6xx_dpm_enable,
1089 .late_enable = &r600_dpm_late_enable,
1090 .disable = &rv6xx_dpm_disable,
1091 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1092 .set_power_state = &rv6xx_dpm_set_power_state,
1093 .post_set_power_state = &r600_dpm_post_set_power_state,
1094 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1095 .fini = &rv6xx_dpm_fini,
1096 .get_sclk = &rv6xx_dpm_get_sclk,
1097 .get_mclk = &rv6xx_dpm_get_mclk,
1098 .print_power_state = &rv6xx_dpm_print_power_state,
1099 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
1100 .force_performance_level = &rv6xx_dpm_force_performance_level,
1101 .get_current_sclk = &rv6xx_dpm_get_current_sclk,
1102 .get_current_mclk = &rv6xx_dpm_get_current_mclk,
1103 },
1104 .pflip = {
1105 .page_flip = &rs600_page_flip,
1106 .page_flip_pending = &rs600_page_flip_pending,
1107 },
1108};
1109
1110static struct radeon_asic rs780_asic = {
1111 .init = &r600_init,
1112 .fini = &r600_fini,
1113 .suspend = &r600_suspend,
1114 .resume = &r600_resume,
1115 .vga_set_state = &r600_vga_set_state,
1116 .asic_reset = &r600_asic_reset,
1117 .mmio_hdp_flush = r600_mmio_hdp_flush,
1118 .gui_idle = &r600_gui_idle,
1119 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1120 .get_xclk = &r600_get_xclk,
1121 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1122 .get_allowed_info_register = r600_get_allowed_info_register,
1123 .gart = {
1124 .tlb_flush = &r600_pcie_gart_tlb_flush,
1125 .get_page_entry = &rs600_gart_get_page_entry,
1126 .set_page = &rs600_gart_set_page,
1127 },
1128 .ring = {
1129 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1130 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1131 [R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1132 },
1133 .irq = {
1134 .set = &r600_irq_set,
1135 .process = &r600_irq_process,
1136 },
1137 .display = {
1138 .bandwidth_update = &rs690_bandwidth_update,
1139 .get_vblank_counter = &rs600_get_vblank_counter,
1140 .wait_for_vblank = &avivo_wait_for_vblank,
1141 .set_backlight_level = &atombios_set_backlight_level,
1142 .get_backlight_level = &atombios_get_backlight_level,
1143 },
1144 .copy = {
1145 .blit = &r600_copy_cpdma,
1146 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1147 .dma = &r600_copy_dma,
1148 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1149 .copy = &r600_copy_cpdma,
1150 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1151 },
1152 .surface = {
1153 .set_reg = r600_set_surface_reg,
1154 .clear_reg = r600_clear_surface_reg,
1155 },
1156 .hpd = {
1157 .init = &r600_hpd_init,
1158 .fini = &r600_hpd_fini,
1159 .sense = &r600_hpd_sense,
1160 .set_polarity = &r600_hpd_set_polarity,
1161 },
1162 .pm = {
1163 .misc = &r600_pm_misc,
1164 .prepare = &rs600_pm_prepare,
1165 .finish = &rs600_pm_finish,
1166 .init_profile = &rs780_pm_init_profile,
1167 .get_dynpm_state = &r600_pm_get_dynpm_state,
1168 .get_engine_clock = &radeon_atom_get_engine_clock,
1169 .set_engine_clock = &radeon_atom_set_engine_clock,
1170 .get_memory_clock = NULL,
1171 .set_memory_clock = NULL,
1172 .get_pcie_lanes = NULL,
1173 .set_pcie_lanes = NULL,
1174 .set_clock_gating = NULL,
1175 .get_temperature = &rv6xx_get_temp,
1176 .set_uvd_clocks = &r600_set_uvd_clocks,
1177 },
1178 .dpm = {
1179 .init = &rs780_dpm_init,
1180 .setup_asic = &rs780_dpm_setup_asic,
1181 .enable = &rs780_dpm_enable,
1182 .late_enable = &r600_dpm_late_enable,
1183 .disable = &rs780_dpm_disable,
1184 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1185 .set_power_state = &rs780_dpm_set_power_state,
1186 .post_set_power_state = &r600_dpm_post_set_power_state,
1187 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1188 .fini = &rs780_dpm_fini,
1189 .get_sclk = &rs780_dpm_get_sclk,
1190 .get_mclk = &rs780_dpm_get_mclk,
1191 .print_power_state = &rs780_dpm_print_power_state,
1192 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
1193 .force_performance_level = &rs780_dpm_force_performance_level,
1194 .get_current_sclk = &rs780_dpm_get_current_sclk,
1195 .get_current_mclk = &rs780_dpm_get_current_mclk,
1196 },
1197 .pflip = {
1198 .page_flip = &rs600_page_flip,
1199 .page_flip_pending = &rs600_page_flip_pending,
1200 },
1201};
1202
1203static const struct radeon_asic_ring rv770_uvd_ring = {
1204 .ib_execute = &uvd_v1_0_ib_execute,
1205 .emit_fence = &uvd_v2_2_fence_emit,
1206 .emit_semaphore = &uvd_v2_2_semaphore_emit,
1207 .cs_parse = &radeon_uvd_cs_parse,
1208 .ring_test = &uvd_v1_0_ring_test,
1209 .ib_test = &uvd_v1_0_ib_test,
1210 .is_lockup = &radeon_ring_test_lockup,
1211 .get_rptr = &uvd_v1_0_get_rptr,
1212 .get_wptr = &uvd_v1_0_get_wptr,
1213 .set_wptr = &uvd_v1_0_set_wptr,
1214};
1215
1216static struct radeon_asic rv770_asic = {
1217 .init = &rv770_init,
1218 .fini = &rv770_fini,
1219 .suspend = &rv770_suspend,
1220 .resume = &rv770_resume,
1221 .asic_reset = &r600_asic_reset,
1222 .vga_set_state = &r600_vga_set_state,
1223 .mmio_hdp_flush = r600_mmio_hdp_flush,
1224 .gui_idle = &r600_gui_idle,
1225 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1226 .get_xclk = &rv770_get_xclk,
1227 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1228 .get_allowed_info_register = r600_get_allowed_info_register,
1229 .gart = {
1230 .tlb_flush = &r600_pcie_gart_tlb_flush,
1231 .get_page_entry = &rs600_gart_get_page_entry,
1232 .set_page = &rs600_gart_set_page,
1233 },
1234 .ring = {
1235 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1236 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1237 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1238 },
1239 .irq = {
1240 .set = &r600_irq_set,
1241 .process = &r600_irq_process,
1242 },
1243 .display = {
1244 .bandwidth_update = &rv515_bandwidth_update,
1245 .get_vblank_counter = &rs600_get_vblank_counter,
1246 .wait_for_vblank = &avivo_wait_for_vblank,
1247 .set_backlight_level = &atombios_set_backlight_level,
1248 .get_backlight_level = &atombios_get_backlight_level,
1249 },
1250 .copy = {
1251 .blit = &r600_copy_cpdma,
1252 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1253 .dma = &rv770_copy_dma,
1254 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1255 .copy = &rv770_copy_dma,
1256 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1257 },
1258 .surface = {
1259 .set_reg = r600_set_surface_reg,
1260 .clear_reg = r600_clear_surface_reg,
1261 },
1262 .hpd = {
1263 .init = &r600_hpd_init,
1264 .fini = &r600_hpd_fini,
1265 .sense = &r600_hpd_sense,
1266 .set_polarity = &r600_hpd_set_polarity,
1267 },
1268 .pm = {
1269 .misc = &rv770_pm_misc,
1270 .prepare = &rs600_pm_prepare,
1271 .finish = &rs600_pm_finish,
1272 .init_profile = &r600_pm_init_profile,
1273 .get_dynpm_state = &r600_pm_get_dynpm_state,
1274 .get_engine_clock = &radeon_atom_get_engine_clock,
1275 .set_engine_clock = &radeon_atom_set_engine_clock,
1276 .get_memory_clock = &radeon_atom_get_memory_clock,
1277 .set_memory_clock = &radeon_atom_set_memory_clock,
1278 .get_pcie_lanes = &r600_get_pcie_lanes,
1279 .set_pcie_lanes = &r600_set_pcie_lanes,
1280 .set_clock_gating = &radeon_atom_set_clock_gating,
1281 .set_uvd_clocks = &rv770_set_uvd_clocks,
1282 .get_temperature = &rv770_get_temp,
1283 },
1284 .dpm = {
1285 .init = &rv770_dpm_init,
1286 .setup_asic = &rv770_dpm_setup_asic,
1287 .enable = &rv770_dpm_enable,
1288 .late_enable = &rv770_dpm_late_enable,
1289 .disable = &rv770_dpm_disable,
1290 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1291 .set_power_state = &rv770_dpm_set_power_state,
1292 .post_set_power_state = &r600_dpm_post_set_power_state,
1293 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1294 .fini = &rv770_dpm_fini,
1295 .get_sclk = &rv770_dpm_get_sclk,
1296 .get_mclk = &rv770_dpm_get_mclk,
1297 .print_power_state = &rv770_dpm_print_power_state,
1298 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1299 .force_performance_level = &rv770_dpm_force_performance_level,
1300 .vblank_too_short = &rv770_dpm_vblank_too_short,
1301 .get_current_sclk = &rv770_dpm_get_current_sclk,
1302 .get_current_mclk = &rv770_dpm_get_current_mclk,
1303 },
1304 .pflip = {
1305 .page_flip = &rv770_page_flip,
1306 .page_flip_pending = &rv770_page_flip_pending,
1307 },
1308};
1309
1310static const struct radeon_asic_ring evergreen_gfx_ring = {
1311 .ib_execute = &evergreen_ring_ib_execute,
1312 .emit_fence = &r600_fence_ring_emit,
1313 .emit_semaphore = &r600_semaphore_ring_emit,
1314 .cs_parse = &evergreen_cs_parse,
1315 .ring_test = &r600_ring_test,
1316 .ib_test = &r600_ib_test,
1317 .is_lockup = &evergreen_gfx_is_lockup,
1318 .get_rptr = &r600_gfx_get_rptr,
1319 .get_wptr = &r600_gfx_get_wptr,
1320 .set_wptr = &r600_gfx_set_wptr,
1321};
1322
1323static const struct radeon_asic_ring evergreen_dma_ring = {
1324 .ib_execute = &evergreen_dma_ring_ib_execute,
1325 .emit_fence = &evergreen_dma_fence_ring_emit,
1326 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1327 .cs_parse = &evergreen_dma_cs_parse,
1328 .ring_test = &r600_dma_ring_test,
1329 .ib_test = &r600_dma_ib_test,
1330 .is_lockup = &evergreen_dma_is_lockup,
1331 .get_rptr = &r600_dma_get_rptr,
1332 .get_wptr = &r600_dma_get_wptr,
1333 .set_wptr = &r600_dma_set_wptr,
1334};
1335
1336static struct radeon_asic evergreen_asic = {
1337 .init = &evergreen_init,
1338 .fini = &evergreen_fini,
1339 .suspend = &evergreen_suspend,
1340 .resume = &evergreen_resume,
1341 .asic_reset = &evergreen_asic_reset,
1342 .vga_set_state = &r600_vga_set_state,
1343 .mmio_hdp_flush = r600_mmio_hdp_flush,
1344 .gui_idle = &r600_gui_idle,
1345 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1346 .get_xclk = &rv770_get_xclk,
1347 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1348 .get_allowed_info_register = evergreen_get_allowed_info_register,
1349 .gart = {
1350 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1351 .get_page_entry = &rs600_gart_get_page_entry,
1352 .set_page = &rs600_gart_set_page,
1353 },
1354 .ring = {
1355 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1356 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1357 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1358 },
1359 .irq = {
1360 .set = &evergreen_irq_set,
1361 .process = &evergreen_irq_process,
1362 },
1363 .display = {
1364 .bandwidth_update = &evergreen_bandwidth_update,
1365 .get_vblank_counter = &evergreen_get_vblank_counter,
1366 .wait_for_vblank = &dce4_wait_for_vblank,
1367 .set_backlight_level = &atombios_set_backlight_level,
1368 .get_backlight_level = &atombios_get_backlight_level,
1369 },
1370 .copy = {
1371 .blit = &r600_copy_cpdma,
1372 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1373 .dma = &evergreen_copy_dma,
1374 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1375 .copy = &evergreen_copy_dma,
1376 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1377 },
1378 .surface = {
1379 .set_reg = r600_set_surface_reg,
1380 .clear_reg = r600_clear_surface_reg,
1381 },
1382 .hpd = {
1383 .init = &evergreen_hpd_init,
1384 .fini = &evergreen_hpd_fini,
1385 .sense = &evergreen_hpd_sense,
1386 .set_polarity = &evergreen_hpd_set_polarity,
1387 },
1388 .pm = {
1389 .misc = &evergreen_pm_misc,
1390 .prepare = &evergreen_pm_prepare,
1391 .finish = &evergreen_pm_finish,
1392 .init_profile = &r600_pm_init_profile,
1393 .get_dynpm_state = &r600_pm_get_dynpm_state,
1394 .get_engine_clock = &radeon_atom_get_engine_clock,
1395 .set_engine_clock = &radeon_atom_set_engine_clock,
1396 .get_memory_clock = &radeon_atom_get_memory_clock,
1397 .set_memory_clock = &radeon_atom_set_memory_clock,
1398 .get_pcie_lanes = &r600_get_pcie_lanes,
1399 .set_pcie_lanes = &r600_set_pcie_lanes,
1400 .set_clock_gating = NULL,
1401 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1402 .get_temperature = &evergreen_get_temp,
1403 },
1404 .dpm = {
1405 .init = &cypress_dpm_init,
1406 .setup_asic = &cypress_dpm_setup_asic,
1407 .enable = &cypress_dpm_enable,
1408 .late_enable = &rv770_dpm_late_enable,
1409 .disable = &cypress_dpm_disable,
1410 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1411 .set_power_state = &cypress_dpm_set_power_state,
1412 .post_set_power_state = &r600_dpm_post_set_power_state,
1413 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1414 .fini = &cypress_dpm_fini,
1415 .get_sclk = &rv770_dpm_get_sclk,
1416 .get_mclk = &rv770_dpm_get_mclk,
1417 .print_power_state = &rv770_dpm_print_power_state,
1418 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1419 .force_performance_level = &rv770_dpm_force_performance_level,
1420 .vblank_too_short = &cypress_dpm_vblank_too_short,
1421 .get_current_sclk = &rv770_dpm_get_current_sclk,
1422 .get_current_mclk = &rv770_dpm_get_current_mclk,
1423 },
1424 .pflip = {
1425 .page_flip = &evergreen_page_flip,
1426 .page_flip_pending = &evergreen_page_flip_pending,
1427 },
1428};
1429
1430static struct radeon_asic sumo_asic = {
1431 .init = &evergreen_init,
1432 .fini = &evergreen_fini,
1433 .suspend = &evergreen_suspend,
1434 .resume = &evergreen_resume,
1435 .asic_reset = &evergreen_asic_reset,
1436 .vga_set_state = &r600_vga_set_state,
1437 .mmio_hdp_flush = r600_mmio_hdp_flush,
1438 .gui_idle = &r600_gui_idle,
1439 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1440 .get_xclk = &r600_get_xclk,
1441 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1442 .get_allowed_info_register = evergreen_get_allowed_info_register,
1443 .gart = {
1444 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1445 .get_page_entry = &rs600_gart_get_page_entry,
1446 .set_page = &rs600_gart_set_page,
1447 },
1448 .ring = {
1449 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1450 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1451 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1452 },
1453 .irq = {
1454 .set = &evergreen_irq_set,
1455 .process = &evergreen_irq_process,
1456 },
1457 .display = {
1458 .bandwidth_update = &evergreen_bandwidth_update,
1459 .get_vblank_counter = &evergreen_get_vblank_counter,
1460 .wait_for_vblank = &dce4_wait_for_vblank,
1461 .set_backlight_level = &atombios_set_backlight_level,
1462 .get_backlight_level = &atombios_get_backlight_level,
1463 },
1464 .copy = {
1465 .blit = &r600_copy_cpdma,
1466 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1467 .dma = &evergreen_copy_dma,
1468 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1469 .copy = &evergreen_copy_dma,
1470 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1471 },
1472 .surface = {
1473 .set_reg = r600_set_surface_reg,
1474 .clear_reg = r600_clear_surface_reg,
1475 },
1476 .hpd = {
1477 .init = &evergreen_hpd_init,
1478 .fini = &evergreen_hpd_fini,
1479 .sense = &evergreen_hpd_sense,
1480 .set_polarity = &evergreen_hpd_set_polarity,
1481 },
1482 .pm = {
1483 .misc = &evergreen_pm_misc,
1484 .prepare = &evergreen_pm_prepare,
1485 .finish = &evergreen_pm_finish,
1486 .init_profile = &sumo_pm_init_profile,
1487 .get_dynpm_state = &r600_pm_get_dynpm_state,
1488 .get_engine_clock = &radeon_atom_get_engine_clock,
1489 .set_engine_clock = &radeon_atom_set_engine_clock,
1490 .get_memory_clock = NULL,
1491 .set_memory_clock = NULL,
1492 .get_pcie_lanes = NULL,
1493 .set_pcie_lanes = NULL,
1494 .set_clock_gating = NULL,
1495 .set_uvd_clocks = &sumo_set_uvd_clocks,
1496 .get_temperature = &sumo_get_temp,
1497 },
1498 .dpm = {
1499 .init = &sumo_dpm_init,
1500 .setup_asic = &sumo_dpm_setup_asic,
1501 .enable = &sumo_dpm_enable,
1502 .late_enable = &sumo_dpm_late_enable,
1503 .disable = &sumo_dpm_disable,
1504 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
1505 .set_power_state = &sumo_dpm_set_power_state,
1506 .post_set_power_state = &sumo_dpm_post_set_power_state,
1507 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1508 .fini = &sumo_dpm_fini,
1509 .get_sclk = &sumo_dpm_get_sclk,
1510 .get_mclk = &sumo_dpm_get_mclk,
1511 .print_power_state = &sumo_dpm_print_power_state,
1512 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
1513 .force_performance_level = &sumo_dpm_force_performance_level,
1514 .get_current_sclk = &sumo_dpm_get_current_sclk,
1515 .get_current_mclk = &sumo_dpm_get_current_mclk,
1516 .get_current_vddc = &sumo_dpm_get_current_vddc,
1517 },
1518 .pflip = {
1519 .page_flip = &evergreen_page_flip,
1520 .page_flip_pending = &evergreen_page_flip_pending,
1521 },
1522};
1523
1524static struct radeon_asic btc_asic = {
1525 .init = &evergreen_init,
1526 .fini = &evergreen_fini,
1527 .suspend = &evergreen_suspend,
1528 .resume = &evergreen_resume,
1529 .asic_reset = &evergreen_asic_reset,
1530 .vga_set_state = &r600_vga_set_state,
1531 .mmio_hdp_flush = r600_mmio_hdp_flush,
1532 .gui_idle = &r600_gui_idle,
1533 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1534 .get_xclk = &rv770_get_xclk,
1535 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1536 .get_allowed_info_register = evergreen_get_allowed_info_register,
1537 .gart = {
1538 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1539 .get_page_entry = &rs600_gart_get_page_entry,
1540 .set_page = &rs600_gart_set_page,
1541 },
1542 .ring = {
1543 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1544 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1545 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1546 },
1547 .irq = {
1548 .set = &evergreen_irq_set,
1549 .process = &evergreen_irq_process,
1550 },
1551 .display = {
1552 .bandwidth_update = &evergreen_bandwidth_update,
1553 .get_vblank_counter = &evergreen_get_vblank_counter,
1554 .wait_for_vblank = &dce4_wait_for_vblank,
1555 .set_backlight_level = &atombios_set_backlight_level,
1556 .get_backlight_level = &atombios_get_backlight_level,
1557 },
1558 .copy = {
1559 .blit = &r600_copy_cpdma,
1560 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1561 .dma = &evergreen_copy_dma,
1562 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1563 .copy = &evergreen_copy_dma,
1564 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1565 },
1566 .surface = {
1567 .set_reg = r600_set_surface_reg,
1568 .clear_reg = r600_clear_surface_reg,
1569 },
1570 .hpd = {
1571 .init = &evergreen_hpd_init,
1572 .fini = &evergreen_hpd_fini,
1573 .sense = &evergreen_hpd_sense,
1574 .set_polarity = &evergreen_hpd_set_polarity,
1575 },
1576 .pm = {
1577 .misc = &evergreen_pm_misc,
1578 .prepare = &evergreen_pm_prepare,
1579 .finish = &evergreen_pm_finish,
1580 .init_profile = &btc_pm_init_profile,
1581 .get_dynpm_state = &r600_pm_get_dynpm_state,
1582 .get_engine_clock = &radeon_atom_get_engine_clock,
1583 .set_engine_clock = &radeon_atom_set_engine_clock,
1584 .get_memory_clock = &radeon_atom_get_memory_clock,
1585 .set_memory_clock = &radeon_atom_set_memory_clock,
1586 .get_pcie_lanes = &r600_get_pcie_lanes,
1587 .set_pcie_lanes = &r600_set_pcie_lanes,
1588 .set_clock_gating = NULL,
1589 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1590 .get_temperature = &evergreen_get_temp,
1591 },
1592 .dpm = {
1593 .init = &btc_dpm_init,
1594 .setup_asic = &btc_dpm_setup_asic,
1595 .enable = &btc_dpm_enable,
1596 .late_enable = &rv770_dpm_late_enable,
1597 .disable = &btc_dpm_disable,
1598 .pre_set_power_state = &btc_dpm_pre_set_power_state,
1599 .set_power_state = &btc_dpm_set_power_state,
1600 .post_set_power_state = &btc_dpm_post_set_power_state,
1601 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1602 .fini = &btc_dpm_fini,
1603 .get_sclk = &btc_dpm_get_sclk,
1604 .get_mclk = &btc_dpm_get_mclk,
1605 .print_power_state = &rv770_dpm_print_power_state,
1606 .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
1607 .force_performance_level = &rv770_dpm_force_performance_level,
1608 .vblank_too_short = &btc_dpm_vblank_too_short,
1609 .get_current_sclk = &btc_dpm_get_current_sclk,
1610 .get_current_mclk = &btc_dpm_get_current_mclk,
1611 },
1612 .pflip = {
1613 .page_flip = &evergreen_page_flip,
1614 .page_flip_pending = &evergreen_page_flip_pending,
1615 },
1616};
1617
1618static const struct radeon_asic_ring cayman_gfx_ring = {
1619 .ib_execute = &cayman_ring_ib_execute,
1620 .ib_parse = &evergreen_ib_parse,
1621 .emit_fence = &cayman_fence_ring_emit,
1622 .emit_semaphore = &r600_semaphore_ring_emit,
1623 .cs_parse = &evergreen_cs_parse,
1624 .ring_test = &r600_ring_test,
1625 .ib_test = &r600_ib_test,
1626 .is_lockup = &cayman_gfx_is_lockup,
1627 .vm_flush = &cayman_vm_flush,
1628 .get_rptr = &cayman_gfx_get_rptr,
1629 .get_wptr = &cayman_gfx_get_wptr,
1630 .set_wptr = &cayman_gfx_set_wptr,
1631};
1632
1633static const struct radeon_asic_ring cayman_dma_ring = {
1634 .ib_execute = &cayman_dma_ring_ib_execute,
1635 .ib_parse = &evergreen_dma_ib_parse,
1636 .emit_fence = &evergreen_dma_fence_ring_emit,
1637 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1638 .cs_parse = &evergreen_dma_cs_parse,
1639 .ring_test = &r600_dma_ring_test,
1640 .ib_test = &r600_dma_ib_test,
1641 .is_lockup = &cayman_dma_is_lockup,
1642 .vm_flush = &cayman_dma_vm_flush,
1643 .get_rptr = &cayman_dma_get_rptr,
1644 .get_wptr = &cayman_dma_get_wptr,
1645 .set_wptr = &cayman_dma_set_wptr
1646};
1647
1648static const struct radeon_asic_ring cayman_uvd_ring = {
1649 .ib_execute = &uvd_v1_0_ib_execute,
1650 .emit_fence = &uvd_v2_2_fence_emit,
1651 .emit_semaphore = &uvd_v3_1_semaphore_emit,
1652 .cs_parse = &radeon_uvd_cs_parse,
1653 .ring_test = &uvd_v1_0_ring_test,
1654 .ib_test = &uvd_v1_0_ib_test,
1655 .is_lockup = &radeon_ring_test_lockup,
1656 .get_rptr = &uvd_v1_0_get_rptr,
1657 .get_wptr = &uvd_v1_0_get_wptr,
1658 .set_wptr = &uvd_v1_0_set_wptr,
1659};
1660
1661static struct radeon_asic cayman_asic = {
1662 .init = &cayman_init,
1663 .fini = &cayman_fini,
1664 .suspend = &cayman_suspend,
1665 .resume = &cayman_resume,
1666 .asic_reset = &cayman_asic_reset,
1667 .vga_set_state = &r600_vga_set_state,
1668 .mmio_hdp_flush = r600_mmio_hdp_flush,
1669 .gui_idle = &r600_gui_idle,
1670 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1671 .get_xclk = &rv770_get_xclk,
1672 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1673 .get_allowed_info_register = cayman_get_allowed_info_register,
1674 .gart = {
1675 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1676 .get_page_entry = &rs600_gart_get_page_entry,
1677 .set_page = &rs600_gart_set_page,
1678 },
1679 .vm = {
1680 .init = &cayman_vm_init,
1681 .fini = &cayman_vm_fini,
1682 .copy_pages = &cayman_dma_vm_copy_pages,
1683 .write_pages = &cayman_dma_vm_write_pages,
1684 .set_pages = &cayman_dma_vm_set_pages,
1685 .pad_ib = &cayman_dma_vm_pad_ib,
1686 },
1687 .ring = {
1688 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1689 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1690 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1691 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1692 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1693 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1694 },
1695 .irq = {
1696 .set = &evergreen_irq_set,
1697 .process = &evergreen_irq_process,
1698 },
1699 .display = {
1700 .bandwidth_update = &evergreen_bandwidth_update,
1701 .get_vblank_counter = &evergreen_get_vblank_counter,
1702 .wait_for_vblank = &dce4_wait_for_vblank,
1703 .set_backlight_level = &atombios_set_backlight_level,
1704 .get_backlight_level = &atombios_get_backlight_level,
1705 },
1706 .copy = {
1707 .blit = &r600_copy_cpdma,
1708 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1709 .dma = &evergreen_copy_dma,
1710 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1711 .copy = &evergreen_copy_dma,
1712 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1713 },
1714 .surface = {
1715 .set_reg = r600_set_surface_reg,
1716 .clear_reg = r600_clear_surface_reg,
1717 },
1718 .hpd = {
1719 .init = &evergreen_hpd_init,
1720 .fini = &evergreen_hpd_fini,
1721 .sense = &evergreen_hpd_sense,
1722 .set_polarity = &evergreen_hpd_set_polarity,
1723 },
1724 .pm = {
1725 .misc = &evergreen_pm_misc,
1726 .prepare = &evergreen_pm_prepare,
1727 .finish = &evergreen_pm_finish,
1728 .init_profile = &btc_pm_init_profile,
1729 .get_dynpm_state = &r600_pm_get_dynpm_state,
1730 .get_engine_clock = &radeon_atom_get_engine_clock,
1731 .set_engine_clock = &radeon_atom_set_engine_clock,
1732 .get_memory_clock = &radeon_atom_get_memory_clock,
1733 .set_memory_clock = &radeon_atom_set_memory_clock,
1734 .get_pcie_lanes = &r600_get_pcie_lanes,
1735 .set_pcie_lanes = &r600_set_pcie_lanes,
1736 .set_clock_gating = NULL,
1737 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1738 .get_temperature = &evergreen_get_temp,
1739 },
1740 .dpm = {
1741 .init = &ni_dpm_init,
1742 .setup_asic = &ni_dpm_setup_asic,
1743 .enable = &ni_dpm_enable,
1744 .late_enable = &rv770_dpm_late_enable,
1745 .disable = &ni_dpm_disable,
1746 .pre_set_power_state = &ni_dpm_pre_set_power_state,
1747 .set_power_state = &ni_dpm_set_power_state,
1748 .post_set_power_state = &ni_dpm_post_set_power_state,
1749 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1750 .fini = &ni_dpm_fini,
1751 .get_sclk = &ni_dpm_get_sclk,
1752 .get_mclk = &ni_dpm_get_mclk,
1753 .print_power_state = &ni_dpm_print_power_state,
1754 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
1755 .force_performance_level = &ni_dpm_force_performance_level,
1756 .vblank_too_short = &ni_dpm_vblank_too_short,
1757 .get_current_sclk = &ni_dpm_get_current_sclk,
1758 .get_current_mclk = &ni_dpm_get_current_mclk,
1759 },
1760 .pflip = {
1761 .page_flip = &evergreen_page_flip,
1762 .page_flip_pending = &evergreen_page_flip_pending,
1763 },
1764};
1765
1766static const struct radeon_asic_ring trinity_vce_ring = {
1767 .ib_execute = &radeon_vce_ib_execute,
1768 .emit_fence = &radeon_vce_fence_emit,
1769 .emit_semaphore = &radeon_vce_semaphore_emit,
1770 .cs_parse = &radeon_vce_cs_parse,
1771 .ring_test = &radeon_vce_ring_test,
1772 .ib_test = &radeon_vce_ib_test,
1773 .is_lockup = &radeon_ring_test_lockup,
1774 .get_rptr = &vce_v1_0_get_rptr,
1775 .get_wptr = &vce_v1_0_get_wptr,
1776 .set_wptr = &vce_v1_0_set_wptr,
1777};
1778
1779static struct radeon_asic trinity_asic = {
1780 .init = &cayman_init,
1781 .fini = &cayman_fini,
1782 .suspend = &cayman_suspend,
1783 .resume = &cayman_resume,
1784 .asic_reset = &cayman_asic_reset,
1785 .vga_set_state = &r600_vga_set_state,
1786 .mmio_hdp_flush = r600_mmio_hdp_flush,
1787 .gui_idle = &r600_gui_idle,
1788 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1789 .get_xclk = &r600_get_xclk,
1790 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1791 .get_allowed_info_register = cayman_get_allowed_info_register,
1792 .gart = {
1793 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1794 .get_page_entry = &rs600_gart_get_page_entry,
1795 .set_page = &rs600_gart_set_page,
1796 },
1797 .vm = {
1798 .init = &cayman_vm_init,
1799 .fini = &cayman_vm_fini,
1800 .copy_pages = &cayman_dma_vm_copy_pages,
1801 .write_pages = &cayman_dma_vm_write_pages,
1802 .set_pages = &cayman_dma_vm_set_pages,
1803 .pad_ib = &cayman_dma_vm_pad_ib,
1804 },
1805 .ring = {
1806 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1807 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1808 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1809 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1810 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1811 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1812 [TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
1813 [TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
1814 },
1815 .irq = {
1816 .set = &evergreen_irq_set,
1817 .process = &evergreen_irq_process,
1818 },
1819 .display = {
1820 .bandwidth_update = &dce6_bandwidth_update,
1821 .get_vblank_counter = &evergreen_get_vblank_counter,
1822 .wait_for_vblank = &dce4_wait_for_vblank,
1823 .set_backlight_level = &atombios_set_backlight_level,
1824 .get_backlight_level = &atombios_get_backlight_level,
1825 },
1826 .copy = {
1827 .blit = &r600_copy_cpdma,
1828 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1829 .dma = &evergreen_copy_dma,
1830 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1831 .copy = &evergreen_copy_dma,
1832 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1833 },
1834 .surface = {
1835 .set_reg = r600_set_surface_reg,
1836 .clear_reg = r600_clear_surface_reg,
1837 },
1838 .hpd = {
1839 .init = &evergreen_hpd_init,
1840 .fini = &evergreen_hpd_fini,
1841 .sense = &evergreen_hpd_sense,
1842 .set_polarity = &evergreen_hpd_set_polarity,
1843 },
1844 .pm = {
1845 .misc = &evergreen_pm_misc,
1846 .prepare = &evergreen_pm_prepare,
1847 .finish = &evergreen_pm_finish,
1848 .init_profile = &sumo_pm_init_profile,
1849 .get_dynpm_state = &r600_pm_get_dynpm_state,
1850 .get_engine_clock = &radeon_atom_get_engine_clock,
1851 .set_engine_clock = &radeon_atom_set_engine_clock,
1852 .get_memory_clock = NULL,
1853 .set_memory_clock = NULL,
1854 .get_pcie_lanes = NULL,
1855 .set_pcie_lanes = NULL,
1856 .set_clock_gating = NULL,
1857 .set_uvd_clocks = &sumo_set_uvd_clocks,
1858 .set_vce_clocks = &tn_set_vce_clocks,
1859 .get_temperature = &tn_get_temp,
1860 },
1861 .dpm = {
1862 .init = &trinity_dpm_init,
1863 .setup_asic = &trinity_dpm_setup_asic,
1864 .enable = &trinity_dpm_enable,
1865 .late_enable = &trinity_dpm_late_enable,
1866 .disable = &trinity_dpm_disable,
1867 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
1868 .set_power_state = &trinity_dpm_set_power_state,
1869 .post_set_power_state = &trinity_dpm_post_set_power_state,
1870 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
1871 .fini = &trinity_dpm_fini,
1872 .get_sclk = &trinity_dpm_get_sclk,
1873 .get_mclk = &trinity_dpm_get_mclk,
1874 .print_power_state = &trinity_dpm_print_power_state,
1875 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
1876 .force_performance_level = &trinity_dpm_force_performance_level,
1877 .enable_bapm = &trinity_dpm_enable_bapm,
1878 .get_current_sclk = &trinity_dpm_get_current_sclk,
1879 .get_current_mclk = &trinity_dpm_get_current_mclk,
1880 },
1881 .pflip = {
1882 .page_flip = &evergreen_page_flip,
1883 .page_flip_pending = &evergreen_page_flip_pending,
1884 },
1885};
1886
1887static const struct radeon_asic_ring si_gfx_ring = {
1888 .ib_execute = &si_ring_ib_execute,
1889 .ib_parse = &si_ib_parse,
1890 .emit_fence = &si_fence_ring_emit,
1891 .emit_semaphore = &r600_semaphore_ring_emit,
1892 .cs_parse = NULL,
1893 .ring_test = &r600_ring_test,
1894 .ib_test = &r600_ib_test,
1895 .is_lockup = &si_gfx_is_lockup,
1896 .vm_flush = &si_vm_flush,
1897 .get_rptr = &cayman_gfx_get_rptr,
1898 .get_wptr = &cayman_gfx_get_wptr,
1899 .set_wptr = &cayman_gfx_set_wptr,
1900};
1901
1902static const struct radeon_asic_ring si_dma_ring = {
1903 .ib_execute = &cayman_dma_ring_ib_execute,
1904 .ib_parse = &evergreen_dma_ib_parse,
1905 .emit_fence = &evergreen_dma_fence_ring_emit,
1906 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1907 .cs_parse = NULL,
1908 .ring_test = &r600_dma_ring_test,
1909 .ib_test = &r600_dma_ib_test,
1910 .is_lockup = &si_dma_is_lockup,
1911 .vm_flush = &si_dma_vm_flush,
1912 .get_rptr = &cayman_dma_get_rptr,
1913 .get_wptr = &cayman_dma_get_wptr,
1914 .set_wptr = &cayman_dma_set_wptr,
1915};
1916
1917static struct radeon_asic si_asic = {
1918 .init = &si_init,
1919 .fini = &si_fini,
1920 .suspend = &si_suspend,
1921 .resume = &si_resume,
1922 .asic_reset = &si_asic_reset,
1923 .vga_set_state = &r600_vga_set_state,
1924 .mmio_hdp_flush = r600_mmio_hdp_flush,
1925 .gui_idle = &r600_gui_idle,
1926 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1927 .get_xclk = &si_get_xclk,
1928 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
1929 .get_allowed_info_register = si_get_allowed_info_register,
1930 .gart = {
1931 .tlb_flush = &si_pcie_gart_tlb_flush,
1932 .get_page_entry = &rs600_gart_get_page_entry,
1933 .set_page = &rs600_gart_set_page,
1934 },
1935 .vm = {
1936 .init = &si_vm_init,
1937 .fini = &si_vm_fini,
1938 .copy_pages = &si_dma_vm_copy_pages,
1939 .write_pages = &si_dma_vm_write_pages,
1940 .set_pages = &si_dma_vm_set_pages,
1941 .pad_ib = &cayman_dma_vm_pad_ib,
1942 },
1943 .ring = {
1944 [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1945 [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1946 [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1947 [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1948 [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1949 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1950 [TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
1951 [TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
1952 },
1953 .irq = {
1954 .set = &si_irq_set,
1955 .process = &si_irq_process,
1956 },
1957 .display = {
1958 .bandwidth_update = &dce6_bandwidth_update,
1959 .get_vblank_counter = &evergreen_get_vblank_counter,
1960 .wait_for_vblank = &dce4_wait_for_vblank,
1961 .set_backlight_level = &atombios_set_backlight_level,
1962 .get_backlight_level = &atombios_get_backlight_level,
1963 },
1964 .copy = {
1965 .blit = &r600_copy_cpdma,
1966 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1967 .dma = &si_copy_dma,
1968 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1969 .copy = &si_copy_dma,
1970 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1971 },
1972 .surface = {
1973 .set_reg = r600_set_surface_reg,
1974 .clear_reg = r600_clear_surface_reg,
1975 },
1976 .hpd = {
1977 .init = &evergreen_hpd_init,
1978 .fini = &evergreen_hpd_fini,
1979 .sense = &evergreen_hpd_sense,
1980 .set_polarity = &evergreen_hpd_set_polarity,
1981 },
1982 .pm = {
1983 .misc = &evergreen_pm_misc,
1984 .prepare = &evergreen_pm_prepare,
1985 .finish = &evergreen_pm_finish,
1986 .init_profile = &sumo_pm_init_profile,
1987 .get_dynpm_state = &r600_pm_get_dynpm_state,
1988 .get_engine_clock = &radeon_atom_get_engine_clock,
1989 .set_engine_clock = &radeon_atom_set_engine_clock,
1990 .get_memory_clock = &radeon_atom_get_memory_clock,
1991 .set_memory_clock = &radeon_atom_set_memory_clock,
1992 .get_pcie_lanes = &r600_get_pcie_lanes,
1993 .set_pcie_lanes = &r600_set_pcie_lanes,
1994 .set_clock_gating = NULL,
1995 .set_uvd_clocks = &si_set_uvd_clocks,
1996 .set_vce_clocks = &si_set_vce_clocks,
1997 .get_temperature = &si_get_temp,
1998 },
1999 .dpm = {
2000 .init = &si_dpm_init,
2001 .setup_asic = &si_dpm_setup_asic,
2002 .enable = &si_dpm_enable,
2003 .late_enable = &si_dpm_late_enable,
2004 .disable = &si_dpm_disable,
2005 .pre_set_power_state = &si_dpm_pre_set_power_state,
2006 .set_power_state = &si_dpm_set_power_state,
2007 .post_set_power_state = &si_dpm_post_set_power_state,
2008 .display_configuration_changed = &si_dpm_display_configuration_changed,
2009 .fini = &si_dpm_fini,
2010 .get_sclk = &ni_dpm_get_sclk,
2011 .get_mclk = &ni_dpm_get_mclk,
2012 .print_power_state = &ni_dpm_print_power_state,
2013 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
2014 .force_performance_level = &si_dpm_force_performance_level,
2015 .vblank_too_short = &ni_dpm_vblank_too_short,
2016 .fan_ctrl_set_mode = &si_fan_ctrl_set_mode,
2017 .fan_ctrl_get_mode = &si_fan_ctrl_get_mode,
2018 .get_fan_speed_percent = &si_fan_ctrl_get_fan_speed_percent,
2019 .set_fan_speed_percent = &si_fan_ctrl_set_fan_speed_percent,
2020 .get_current_sclk = &si_dpm_get_current_sclk,
2021 .get_current_mclk = &si_dpm_get_current_mclk,
2022 },
2023 .pflip = {
2024 .page_flip = &evergreen_page_flip,
2025 .page_flip_pending = &evergreen_page_flip_pending,
2026 },
2027};
2028
2029static const struct radeon_asic_ring ci_gfx_ring = {
2030 .ib_execute = &cik_ring_ib_execute,
2031 .ib_parse = &cik_ib_parse,
2032 .emit_fence = &cik_fence_gfx_ring_emit,
2033 .emit_semaphore = &cik_semaphore_ring_emit,
2034 .cs_parse = NULL,
2035 .ring_test = &cik_ring_test,
2036 .ib_test = &cik_ib_test,
2037 .is_lockup = &cik_gfx_is_lockup,
2038 .vm_flush = &cik_vm_flush,
2039 .get_rptr = &cik_gfx_get_rptr,
2040 .get_wptr = &cik_gfx_get_wptr,
2041 .set_wptr = &cik_gfx_set_wptr,
2042};
2043
2044static const struct radeon_asic_ring ci_cp_ring = {
2045 .ib_execute = &cik_ring_ib_execute,
2046 .ib_parse = &cik_ib_parse,
2047 .emit_fence = &cik_fence_compute_ring_emit,
2048 .emit_semaphore = &cik_semaphore_ring_emit,
2049 .cs_parse = NULL,
2050 .ring_test = &cik_ring_test,
2051 .ib_test = &cik_ib_test,
2052 .is_lockup = &cik_gfx_is_lockup,
2053 .vm_flush = &cik_vm_flush,
2054 .get_rptr = &cik_compute_get_rptr,
2055 .get_wptr = &cik_compute_get_wptr,
2056 .set_wptr = &cik_compute_set_wptr,
2057};
2058
2059static const struct radeon_asic_ring ci_dma_ring = {
2060 .ib_execute = &cik_sdma_ring_ib_execute,
2061 .ib_parse = &cik_ib_parse,
2062 .emit_fence = &cik_sdma_fence_ring_emit,
2063 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2064 .cs_parse = NULL,
2065 .ring_test = &cik_sdma_ring_test,
2066 .ib_test = &cik_sdma_ib_test,
2067 .is_lockup = &cik_sdma_is_lockup,
2068 .vm_flush = &cik_dma_vm_flush,
2069 .get_rptr = &cik_sdma_get_rptr,
2070 .get_wptr = &cik_sdma_get_wptr,
2071 .set_wptr = &cik_sdma_set_wptr,
2072};
2073
2074static const struct radeon_asic_ring ci_vce_ring = {
2075 .ib_execute = &radeon_vce_ib_execute,
2076 .emit_fence = &radeon_vce_fence_emit,
2077 .emit_semaphore = &radeon_vce_semaphore_emit,
2078 .cs_parse = &radeon_vce_cs_parse,
2079 .ring_test = &radeon_vce_ring_test,
2080 .ib_test = &radeon_vce_ib_test,
2081 .is_lockup = &radeon_ring_test_lockup,
2082 .get_rptr = &vce_v1_0_get_rptr,
2083 .get_wptr = &vce_v1_0_get_wptr,
2084 .set_wptr = &vce_v1_0_set_wptr,
2085};
2086
2087static struct radeon_asic ci_asic = {
2088 .init = &cik_init,
2089 .fini = &cik_fini,
2090 .suspend = &cik_suspend,
2091 .resume = &cik_resume,
2092 .asic_reset = &cik_asic_reset,
2093 .vga_set_state = &r600_vga_set_state,
2094 .mmio_hdp_flush = &r600_mmio_hdp_flush,
2095 .gui_idle = &r600_gui_idle,
2096 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2097 .get_xclk = &cik_get_xclk,
2098 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2099 .get_allowed_info_register = cik_get_allowed_info_register,
2100 .gart = {
2101 .tlb_flush = &cik_pcie_gart_tlb_flush,
2102 .get_page_entry = &rs600_gart_get_page_entry,
2103 .set_page = &rs600_gart_set_page,
2104 },
2105 .vm = {
2106 .init = &cik_vm_init,
2107 .fini = &cik_vm_fini,
2108 .copy_pages = &cik_sdma_vm_copy_pages,
2109 .write_pages = &cik_sdma_vm_write_pages,
2110 .set_pages = &cik_sdma_vm_set_pages,
2111 .pad_ib = &cik_sdma_vm_pad_ib,
2112 },
2113 .ring = {
2114 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2115 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2116 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2117 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2118 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2119 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2120 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2121 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2122 },
2123 .irq = {
2124 .set = &cik_irq_set,
2125 .process = &cik_irq_process,
2126 },
2127 .display = {
2128 .bandwidth_update = &dce8_bandwidth_update,
2129 .get_vblank_counter = &evergreen_get_vblank_counter,
2130 .wait_for_vblank = &dce4_wait_for_vblank,
2131 .set_backlight_level = &atombios_set_backlight_level,
2132 .get_backlight_level = &atombios_get_backlight_level,
2133 },
2134 .copy = {
2135 .blit = &cik_copy_cpdma,
2136 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2137 .dma = &cik_copy_dma,
2138 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2139 .copy = &cik_copy_dma,
2140 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2141 },
2142 .surface = {
2143 .set_reg = r600_set_surface_reg,
2144 .clear_reg = r600_clear_surface_reg,
2145 },
2146 .hpd = {
2147 .init = &evergreen_hpd_init,
2148 .fini = &evergreen_hpd_fini,
2149 .sense = &evergreen_hpd_sense,
2150 .set_polarity = &evergreen_hpd_set_polarity,
2151 },
2152 .pm = {
2153 .misc = &evergreen_pm_misc,
2154 .prepare = &evergreen_pm_prepare,
2155 .finish = &evergreen_pm_finish,
2156 .init_profile = &sumo_pm_init_profile,
2157 .get_dynpm_state = &r600_pm_get_dynpm_state,
2158 .get_engine_clock = &radeon_atom_get_engine_clock,
2159 .set_engine_clock = &radeon_atom_set_engine_clock,
2160 .get_memory_clock = &radeon_atom_get_memory_clock,
2161 .set_memory_clock = &radeon_atom_set_memory_clock,
2162 .get_pcie_lanes = NULL,
2163 .set_pcie_lanes = NULL,
2164 .set_clock_gating = NULL,
2165 .set_uvd_clocks = &cik_set_uvd_clocks,
2166 .set_vce_clocks = &cik_set_vce_clocks,
2167 .get_temperature = &ci_get_temp,
2168 },
2169 .dpm = {
2170 .init = &ci_dpm_init,
2171 .setup_asic = &ci_dpm_setup_asic,
2172 .enable = &ci_dpm_enable,
2173 .late_enable = &ci_dpm_late_enable,
2174 .disable = &ci_dpm_disable,
2175 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2176 .set_power_state = &ci_dpm_set_power_state,
2177 .post_set_power_state = &ci_dpm_post_set_power_state,
2178 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2179 .fini = &ci_dpm_fini,
2180 .get_sclk = &ci_dpm_get_sclk,
2181 .get_mclk = &ci_dpm_get_mclk,
2182 .print_power_state = &ci_dpm_print_power_state,
2183 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
2184 .force_performance_level = &ci_dpm_force_performance_level,
2185 .vblank_too_short = &ci_dpm_vblank_too_short,
2186 .powergate_uvd = &ci_dpm_powergate_uvd,
2187 .fan_ctrl_set_mode = &ci_fan_ctrl_set_mode,
2188 .fan_ctrl_get_mode = &ci_fan_ctrl_get_mode,
2189 .get_fan_speed_percent = &ci_fan_ctrl_get_fan_speed_percent,
2190 .set_fan_speed_percent = &ci_fan_ctrl_set_fan_speed_percent,
2191 .get_current_sclk = &ci_dpm_get_current_sclk,
2192 .get_current_mclk = &ci_dpm_get_current_mclk,
2193 },
2194 .pflip = {
2195 .page_flip = &evergreen_page_flip,
2196 .page_flip_pending = &evergreen_page_flip_pending,
2197 },
2198};
2199
2200static struct radeon_asic kv_asic = {
2201 .init = &cik_init,
2202 .fini = &cik_fini,
2203 .suspend = &cik_suspend,
2204 .resume = &cik_resume,
2205 .asic_reset = &cik_asic_reset,
2206 .vga_set_state = &r600_vga_set_state,
2207 .mmio_hdp_flush = &r600_mmio_hdp_flush,
2208 .gui_idle = &r600_gui_idle,
2209 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2210 .get_xclk = &cik_get_xclk,
2211 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2212 .get_allowed_info_register = cik_get_allowed_info_register,
2213 .gart = {
2214 .tlb_flush = &cik_pcie_gart_tlb_flush,
2215 .get_page_entry = &rs600_gart_get_page_entry,
2216 .set_page = &rs600_gart_set_page,
2217 },
2218 .vm = {
2219 .init = &cik_vm_init,
2220 .fini = &cik_vm_fini,
2221 .copy_pages = &cik_sdma_vm_copy_pages,
2222 .write_pages = &cik_sdma_vm_write_pages,
2223 .set_pages = &cik_sdma_vm_set_pages,
2224 .pad_ib = &cik_sdma_vm_pad_ib,
2225 },
2226 .ring = {
2227 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2228 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2229 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2230 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2231 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2232 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2233 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2234 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2235 },
2236 .irq = {
2237 .set = &cik_irq_set,
2238 .process = &cik_irq_process,
2239 },
2240 .display = {
2241 .bandwidth_update = &dce8_bandwidth_update,
2242 .get_vblank_counter = &evergreen_get_vblank_counter,
2243 .wait_for_vblank = &dce4_wait_for_vblank,
2244 .set_backlight_level = &atombios_set_backlight_level,
2245 .get_backlight_level = &atombios_get_backlight_level,
2246 },
2247 .copy = {
2248 .blit = &cik_copy_cpdma,
2249 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2250 .dma = &cik_copy_dma,
2251 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2252 .copy = &cik_copy_dma,
2253 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2254 },
2255 .surface = {
2256 .set_reg = r600_set_surface_reg,
2257 .clear_reg = r600_clear_surface_reg,
2258 },
2259 .hpd = {
2260 .init = &evergreen_hpd_init,
2261 .fini = &evergreen_hpd_fini,
2262 .sense = &evergreen_hpd_sense,
2263 .set_polarity = &evergreen_hpd_set_polarity,
2264 },
2265 .pm = {
2266 .misc = &evergreen_pm_misc,
2267 .prepare = &evergreen_pm_prepare,
2268 .finish = &evergreen_pm_finish,
2269 .init_profile = &sumo_pm_init_profile,
2270 .get_dynpm_state = &r600_pm_get_dynpm_state,
2271 .get_engine_clock = &radeon_atom_get_engine_clock,
2272 .set_engine_clock = &radeon_atom_set_engine_clock,
2273 .get_memory_clock = &radeon_atom_get_memory_clock,
2274 .set_memory_clock = &radeon_atom_set_memory_clock,
2275 .get_pcie_lanes = NULL,
2276 .set_pcie_lanes = NULL,
2277 .set_clock_gating = NULL,
2278 .set_uvd_clocks = &cik_set_uvd_clocks,
2279 .set_vce_clocks = &cik_set_vce_clocks,
2280 .get_temperature = &kv_get_temp,
2281 },
2282 .dpm = {
2283 .init = &kv_dpm_init,
2284 .setup_asic = &kv_dpm_setup_asic,
2285 .enable = &kv_dpm_enable,
2286 .late_enable = &kv_dpm_late_enable,
2287 .disable = &kv_dpm_disable,
2288 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2289 .set_power_state = &kv_dpm_set_power_state,
2290 .post_set_power_state = &kv_dpm_post_set_power_state,
2291 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2292 .fini = &kv_dpm_fini,
2293 .get_sclk = &kv_dpm_get_sclk,
2294 .get_mclk = &kv_dpm_get_mclk,
2295 .print_power_state = &kv_dpm_print_power_state,
2296 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2297 .force_performance_level = &kv_dpm_force_performance_level,
2298 .powergate_uvd = &kv_dpm_powergate_uvd,
2299 .enable_bapm = &kv_dpm_enable_bapm,
2300 .get_current_sclk = &kv_dpm_get_current_sclk,
2301 .get_current_mclk = &kv_dpm_get_current_mclk,
2302 },
2303 .pflip = {
2304 .page_flip = &evergreen_page_flip,
2305 .page_flip_pending = &evergreen_page_flip_pending,
2306 },
2307};
2308
2309/**
2310 * radeon_asic_init - register asic specific callbacks
2311 *
2312 * @rdev: radeon device pointer
2313 *
2314 * Registers the appropriate asic specific callbacks for each
2315 * chip family. Also sets other asics specific info like the number
2316 * of crtcs and the register aperture accessors (all asics).
2317 * Returns 0 for success.
2318 */
2319int radeon_asic_init(struct radeon_device *rdev)
2320{
2321 radeon_register_accessor_init(rdev);
2322
2323 /* set the number of crtcs */
2324 if (rdev->flags & RADEON_SINGLE_CRTC)
2325 rdev->num_crtc = 1;
2326 else
2327 rdev->num_crtc = 2;
2328
2329 rdev->has_uvd = false;
2330 rdev->has_vce = false;
2331
2332 switch (rdev->family) {
2333 case CHIP_R100:
2334 case CHIP_RV100:
2335 case CHIP_RS100:
2336 case CHIP_RV200:
2337 case CHIP_RS200:
2338 rdev->asic = &r100_asic;
2339 break;
2340 case CHIP_R200:
2341 case CHIP_RV250:
2342 case CHIP_RS300:
2343 case CHIP_RV280:
2344 rdev->asic = &r200_asic;
2345 break;
2346 case CHIP_R300:
2347 case CHIP_R350:
2348 case CHIP_RV350:
2349 case CHIP_RV380:
2350 if (rdev->flags & RADEON_IS_PCIE)
2351 rdev->asic = &r300_asic_pcie;
2352 else
2353 rdev->asic = &r300_asic;
2354 break;
2355 case CHIP_R420:
2356 case CHIP_R423:
2357 case CHIP_RV410:
2358 rdev->asic = &r420_asic;
2359 /* handle macs */
2360 if (rdev->bios == NULL) {
2361 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2362 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2363 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2364 rdev->asic->pm.set_memory_clock = NULL;
2365 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
2366 }
2367 break;
2368 case CHIP_RS400:
2369 case CHIP_RS480:
2370 rdev->asic = &rs400_asic;
2371 break;
2372 case CHIP_RS600:
2373 rdev->asic = &rs600_asic;
2374 break;
2375 case CHIP_RS690:
2376 case CHIP_RS740:
2377 rdev->asic = &rs690_asic;
2378 break;
2379 case CHIP_RV515:
2380 rdev->asic = &rv515_asic;
2381 break;
2382 case CHIP_R520:
2383 case CHIP_RV530:
2384 case CHIP_RV560:
2385 case CHIP_RV570:
2386 case CHIP_R580:
2387 rdev->asic = &r520_asic;
2388 break;
2389 case CHIP_R600:
2390 rdev->asic = &r600_asic;
2391 break;
2392 case CHIP_RV610:
2393 case CHIP_RV630:
2394 case CHIP_RV620:
2395 case CHIP_RV635:
2396 case CHIP_RV670:
2397 rdev->asic = &rv6xx_asic;
2398 rdev->has_uvd = true;
2399 break;
2400 case CHIP_RS780:
2401 case CHIP_RS880:
2402 rdev->asic = &rs780_asic;
2403 /* 760G/780V/880V don't have UVD */
2404 if ((rdev->pdev->device == 0x9616)||
2405 (rdev->pdev->device == 0x9611)||
2406 (rdev->pdev->device == 0x9613)||
2407 (rdev->pdev->device == 0x9711)||
2408 (rdev->pdev->device == 0x9713))
2409 rdev->has_uvd = false;
2410 else
2411 rdev->has_uvd = true;
2412 break;
2413 case CHIP_RV770:
2414 case CHIP_RV730:
2415 case CHIP_RV710:
2416 case CHIP_RV740:
2417 rdev->asic = &rv770_asic;
2418 rdev->has_uvd = true;
2419 break;
2420 case CHIP_CEDAR:
2421 case CHIP_REDWOOD:
2422 case CHIP_JUNIPER:
2423 case CHIP_CYPRESS:
2424 case CHIP_HEMLOCK:
2425 /* set num crtcs */
2426 if (rdev->family == CHIP_CEDAR)
2427 rdev->num_crtc = 4;
2428 else
2429 rdev->num_crtc = 6;
2430 rdev->asic = &evergreen_asic;
2431 rdev->has_uvd = true;
2432 break;
2433 case CHIP_PALM:
2434 case CHIP_SUMO:
2435 case CHIP_SUMO2:
2436 rdev->asic = &sumo_asic;
2437 rdev->has_uvd = true;
2438 break;
2439 case CHIP_BARTS:
2440 case CHIP_TURKS:
2441 case CHIP_CAICOS:
2442 /* set num crtcs */
2443 if (rdev->family == CHIP_CAICOS)
2444 rdev->num_crtc = 4;
2445 else
2446 rdev->num_crtc = 6;
2447 rdev->asic = &btc_asic;
2448 rdev->has_uvd = true;
2449 break;
2450 case CHIP_CAYMAN:
2451 rdev->asic = &cayman_asic;
2452 /* set num crtcs */
2453 rdev->num_crtc = 6;
2454 rdev->has_uvd = true;
2455 break;
2456 case CHIP_ARUBA:
2457 rdev->asic = &trinity_asic;
2458 /* set num crtcs */
2459 rdev->num_crtc = 4;
2460 rdev->has_uvd = true;
2461 rdev->has_vce = true;
2462 rdev->cg_flags =
2463 RADEON_CG_SUPPORT_VCE_MGCG;
2464 break;
2465 case CHIP_TAHITI:
2466 case CHIP_PITCAIRN:
2467 case CHIP_VERDE:
2468 case CHIP_OLAND:
2469 case CHIP_HAINAN:
2470 rdev->asic = &si_asic;
2471 /* set num crtcs */
2472 if (rdev->family == CHIP_HAINAN)
2473 rdev->num_crtc = 0;
2474 else if (rdev->family == CHIP_OLAND)
2475 rdev->num_crtc = 2;
2476 else
2477 rdev->num_crtc = 6;
2478 if (rdev->family == CHIP_HAINAN) {
2479 rdev->has_uvd = false;
2480 rdev->has_vce = false;
2481 } else if (rdev->family == CHIP_OLAND) {
2482 rdev->has_uvd = true;
2483 rdev->has_vce = false;
2484 } else {
2485 rdev->has_uvd = true;
2486 rdev->has_vce = true;
2487 }
2488 switch (rdev->family) {
2489 case CHIP_TAHITI:
2490 rdev->cg_flags =
2491 RADEON_CG_SUPPORT_GFX_MGCG |
2492 RADEON_CG_SUPPORT_GFX_MGLS |
2493 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2494 RADEON_CG_SUPPORT_GFX_CGLS |
2495 RADEON_CG_SUPPORT_GFX_CGTS |
2496 RADEON_CG_SUPPORT_GFX_CP_LS |
2497 RADEON_CG_SUPPORT_MC_MGCG |
2498 RADEON_CG_SUPPORT_SDMA_MGCG |
2499 RADEON_CG_SUPPORT_BIF_LS |
2500 RADEON_CG_SUPPORT_VCE_MGCG |
2501 RADEON_CG_SUPPORT_UVD_MGCG |
2502 RADEON_CG_SUPPORT_HDP_LS |
2503 RADEON_CG_SUPPORT_HDP_MGCG;
2504 rdev->pg_flags = 0;
2505 break;
2506 case CHIP_PITCAIRN:
2507 rdev->cg_flags =
2508 RADEON_CG_SUPPORT_GFX_MGCG |
2509 RADEON_CG_SUPPORT_GFX_MGLS |
2510 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2511 RADEON_CG_SUPPORT_GFX_CGLS |
2512 RADEON_CG_SUPPORT_GFX_CGTS |
2513 RADEON_CG_SUPPORT_GFX_CP_LS |
2514 RADEON_CG_SUPPORT_GFX_RLC_LS |
2515 RADEON_CG_SUPPORT_MC_LS |
2516 RADEON_CG_SUPPORT_MC_MGCG |
2517 RADEON_CG_SUPPORT_SDMA_MGCG |
2518 RADEON_CG_SUPPORT_BIF_LS |
2519 RADEON_CG_SUPPORT_VCE_MGCG |
2520 RADEON_CG_SUPPORT_UVD_MGCG |
2521 RADEON_CG_SUPPORT_HDP_LS |
2522 RADEON_CG_SUPPORT_HDP_MGCG;
2523 rdev->pg_flags = 0;
2524 break;
2525 case CHIP_VERDE:
2526 rdev->cg_flags =
2527 RADEON_CG_SUPPORT_GFX_MGCG |
2528 RADEON_CG_SUPPORT_GFX_MGLS |
2529 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2530 RADEON_CG_SUPPORT_GFX_CGLS |
2531 RADEON_CG_SUPPORT_GFX_CGTS |
2532 RADEON_CG_SUPPORT_GFX_CP_LS |
2533 RADEON_CG_SUPPORT_GFX_RLC_LS |
2534 RADEON_CG_SUPPORT_MC_LS |
2535 RADEON_CG_SUPPORT_MC_MGCG |
2536 RADEON_CG_SUPPORT_SDMA_MGCG |
2537 RADEON_CG_SUPPORT_BIF_LS |
2538 RADEON_CG_SUPPORT_VCE_MGCG |
2539 RADEON_CG_SUPPORT_UVD_MGCG |
2540 RADEON_CG_SUPPORT_HDP_LS |
2541 RADEON_CG_SUPPORT_HDP_MGCG;
2542 rdev->pg_flags = 0 |
2543 /*RADEON_PG_SUPPORT_GFX_PG | */
2544 RADEON_PG_SUPPORT_SDMA;
2545 break;
2546 case CHIP_OLAND:
2547 rdev->cg_flags =
2548 RADEON_CG_SUPPORT_GFX_MGCG |
2549 RADEON_CG_SUPPORT_GFX_MGLS |
2550 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2551 RADEON_CG_SUPPORT_GFX_CGLS |
2552 RADEON_CG_SUPPORT_GFX_CGTS |
2553 RADEON_CG_SUPPORT_GFX_CP_LS |
2554 RADEON_CG_SUPPORT_GFX_RLC_LS |
2555 RADEON_CG_SUPPORT_MC_LS |
2556 RADEON_CG_SUPPORT_MC_MGCG |
2557 RADEON_CG_SUPPORT_SDMA_MGCG |
2558 RADEON_CG_SUPPORT_BIF_LS |
2559 RADEON_CG_SUPPORT_UVD_MGCG |
2560 RADEON_CG_SUPPORT_HDP_LS |
2561 RADEON_CG_SUPPORT_HDP_MGCG;
2562 rdev->pg_flags = 0;
2563 break;
2564 case CHIP_HAINAN:
2565 rdev->cg_flags =
2566 RADEON_CG_SUPPORT_GFX_MGCG |
2567 RADEON_CG_SUPPORT_GFX_MGLS |
2568 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2569 RADEON_CG_SUPPORT_GFX_CGLS |
2570 RADEON_CG_SUPPORT_GFX_CGTS |
2571 RADEON_CG_SUPPORT_GFX_CP_LS |
2572 RADEON_CG_SUPPORT_GFX_RLC_LS |
2573 RADEON_CG_SUPPORT_MC_LS |
2574 RADEON_CG_SUPPORT_MC_MGCG |
2575 RADEON_CG_SUPPORT_SDMA_MGCG |
2576 RADEON_CG_SUPPORT_BIF_LS |
2577 RADEON_CG_SUPPORT_HDP_LS |
2578 RADEON_CG_SUPPORT_HDP_MGCG;
2579 rdev->pg_flags = 0;
2580 break;
2581 default:
2582 rdev->cg_flags = 0;
2583 rdev->pg_flags = 0;
2584 break;
2585 }
2586 break;
2587 case CHIP_BONAIRE:
2588 case CHIP_HAWAII:
2589 rdev->asic = &ci_asic;
2590 rdev->num_crtc = 6;
2591 rdev->has_uvd = true;
2592 rdev->has_vce = true;
2593 if (rdev->family == CHIP_BONAIRE) {
2594 rdev->cg_flags =
2595 RADEON_CG_SUPPORT_GFX_MGCG |
2596 RADEON_CG_SUPPORT_GFX_MGLS |
2597 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2598 RADEON_CG_SUPPORT_GFX_CGLS |
2599 RADEON_CG_SUPPORT_GFX_CGTS |
2600 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2601 RADEON_CG_SUPPORT_GFX_CP_LS |
2602 RADEON_CG_SUPPORT_MC_LS |
2603 RADEON_CG_SUPPORT_MC_MGCG |
2604 RADEON_CG_SUPPORT_SDMA_MGCG |
2605 RADEON_CG_SUPPORT_SDMA_LS |
2606 RADEON_CG_SUPPORT_BIF_LS |
2607 RADEON_CG_SUPPORT_VCE_MGCG |
2608 RADEON_CG_SUPPORT_UVD_MGCG |
2609 RADEON_CG_SUPPORT_HDP_LS |
2610 RADEON_CG_SUPPORT_HDP_MGCG;
2611 rdev->pg_flags = 0;
2612 } else {
2613 rdev->cg_flags =
2614 RADEON_CG_SUPPORT_GFX_MGCG |
2615 RADEON_CG_SUPPORT_GFX_MGLS |
2616 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2617 RADEON_CG_SUPPORT_GFX_CGLS |
2618 RADEON_CG_SUPPORT_GFX_CGTS |
2619 RADEON_CG_SUPPORT_GFX_CP_LS |
2620 RADEON_CG_SUPPORT_MC_LS |
2621 RADEON_CG_SUPPORT_MC_MGCG |
2622 RADEON_CG_SUPPORT_SDMA_MGCG |
2623 RADEON_CG_SUPPORT_SDMA_LS |
2624 RADEON_CG_SUPPORT_BIF_LS |
2625 RADEON_CG_SUPPORT_VCE_MGCG |
2626 RADEON_CG_SUPPORT_UVD_MGCG |
2627 RADEON_CG_SUPPORT_HDP_LS |
2628 RADEON_CG_SUPPORT_HDP_MGCG;
2629 rdev->pg_flags = 0;
2630 }
2631 break;
2632 case CHIP_KAVERI:
2633 case CHIP_KABINI:
2634 case CHIP_MULLINS:
2635 rdev->asic = &kv_asic;
2636 /* set num crtcs */
2637 if (rdev->family == CHIP_KAVERI) {
2638 rdev->num_crtc = 4;
2639 rdev->cg_flags =
2640 RADEON_CG_SUPPORT_GFX_MGCG |
2641 RADEON_CG_SUPPORT_GFX_MGLS |
2642 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2643 RADEON_CG_SUPPORT_GFX_CGLS |
2644 RADEON_CG_SUPPORT_GFX_CGTS |
2645 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2646 RADEON_CG_SUPPORT_GFX_CP_LS |
2647 RADEON_CG_SUPPORT_SDMA_MGCG |
2648 RADEON_CG_SUPPORT_SDMA_LS |
2649 RADEON_CG_SUPPORT_BIF_LS |
2650 RADEON_CG_SUPPORT_VCE_MGCG |
2651 RADEON_CG_SUPPORT_UVD_MGCG |
2652 RADEON_CG_SUPPORT_HDP_LS |
2653 RADEON_CG_SUPPORT_HDP_MGCG;
2654 rdev->pg_flags = 0;
2655 /*RADEON_PG_SUPPORT_GFX_PG |
2656 RADEON_PG_SUPPORT_GFX_SMG |
2657 RADEON_PG_SUPPORT_GFX_DMG |
2658 RADEON_PG_SUPPORT_UVD |
2659 RADEON_PG_SUPPORT_VCE |
2660 RADEON_PG_SUPPORT_CP |
2661 RADEON_PG_SUPPORT_GDS |
2662 RADEON_PG_SUPPORT_RLC_SMU_HS |
2663 RADEON_PG_SUPPORT_ACP |
2664 RADEON_PG_SUPPORT_SAMU;*/
2665 } else {
2666 rdev->num_crtc = 2;
2667 rdev->cg_flags =
2668 RADEON_CG_SUPPORT_GFX_MGCG |
2669 RADEON_CG_SUPPORT_GFX_MGLS |
2670 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2671 RADEON_CG_SUPPORT_GFX_CGLS |
2672 RADEON_CG_SUPPORT_GFX_CGTS |
2673 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2674 RADEON_CG_SUPPORT_GFX_CP_LS |
2675 RADEON_CG_SUPPORT_SDMA_MGCG |
2676 RADEON_CG_SUPPORT_SDMA_LS |
2677 RADEON_CG_SUPPORT_BIF_LS |
2678 RADEON_CG_SUPPORT_VCE_MGCG |
2679 RADEON_CG_SUPPORT_UVD_MGCG |
2680 RADEON_CG_SUPPORT_HDP_LS |
2681 RADEON_CG_SUPPORT_HDP_MGCG;
2682 rdev->pg_flags = 0;
2683 /*RADEON_PG_SUPPORT_GFX_PG |
2684 RADEON_PG_SUPPORT_GFX_SMG |
2685 RADEON_PG_SUPPORT_UVD |
2686 RADEON_PG_SUPPORT_VCE |
2687 RADEON_PG_SUPPORT_CP |
2688 RADEON_PG_SUPPORT_GDS |
2689 RADEON_PG_SUPPORT_RLC_SMU_HS |
2690 RADEON_PG_SUPPORT_SAMU;*/
2691 }
2692 rdev->has_uvd = true;
2693 rdev->has_vce = true;
2694 break;
2695 default:
2696 /* FIXME: not supported yet */
2697 return -EINVAL;
2698 }
2699
2700 if (rdev->flags & RADEON_IS_IGP) {
2701 rdev->asic->pm.get_memory_clock = NULL;
2702 rdev->asic->pm.set_memory_clock = NULL;
2703 }
2704
2705 if (!radeon_uvd)
2706 rdev->has_uvd = false;
2707 if (!radeon_vce)
2708 rdev->has_vce = false;
2709
2710 return 0;
2711}
2712
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
43/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
53static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
60/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
70static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
77/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
85static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
175
176static struct radeon_asic_ring r100_gfx_ring = {
177 .ib_execute = &r100_ring_ib_execute,
178 .emit_fence = &r100_fence_ring_emit,
179 .emit_semaphore = &r100_semaphore_ring_emit,
180 .cs_parse = &r100_cs_parse,
181 .ring_start = &r100_ring_start,
182 .ring_test = &r100_ring_test,
183 .ib_test = &r100_ib_test,
184 .is_lockup = &r100_gpu_is_lockup,
185 .get_rptr = &r100_gfx_get_rptr,
186 .get_wptr = &r100_gfx_get_wptr,
187 .set_wptr = &r100_gfx_set_wptr,
188};
189
190static struct radeon_asic r100_asic = {
191 .init = &r100_init,
192 .fini = &r100_fini,
193 .suspend = &r100_suspend,
194 .resume = &r100_resume,
195 .vga_set_state = &r100_vga_set_state,
196 .asic_reset = &r100_asic_reset,
197 .ioctl_wait_idle = NULL,
198 .gui_idle = &r100_gui_idle,
199 .mc_wait_for_idle = &r100_mc_wait_for_idle,
200 .gart = {
201 .tlb_flush = &r100_pci_gart_tlb_flush,
202 .set_page = &r100_pci_gart_set_page,
203 },
204 .ring = {
205 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
206 },
207 .irq = {
208 .set = &r100_irq_set,
209 .process = &r100_irq_process,
210 },
211 .display = {
212 .bandwidth_update = &r100_bandwidth_update,
213 .get_vblank_counter = &r100_get_vblank_counter,
214 .wait_for_vblank = &r100_wait_for_vblank,
215 .set_backlight_level = &radeon_legacy_set_backlight_level,
216 .get_backlight_level = &radeon_legacy_get_backlight_level,
217 },
218 .copy = {
219 .blit = &r100_copy_blit,
220 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
221 .dma = NULL,
222 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
223 .copy = &r100_copy_blit,
224 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
225 },
226 .surface = {
227 .set_reg = r100_set_surface_reg,
228 .clear_reg = r100_clear_surface_reg,
229 },
230 .hpd = {
231 .init = &r100_hpd_init,
232 .fini = &r100_hpd_fini,
233 .sense = &r100_hpd_sense,
234 .set_polarity = &r100_hpd_set_polarity,
235 },
236 .pm = {
237 .misc = &r100_pm_misc,
238 .prepare = &r100_pm_prepare,
239 .finish = &r100_pm_finish,
240 .init_profile = &r100_pm_init_profile,
241 .get_dynpm_state = &r100_pm_get_dynpm_state,
242 .get_engine_clock = &radeon_legacy_get_engine_clock,
243 .set_engine_clock = &radeon_legacy_set_engine_clock,
244 .get_memory_clock = &radeon_legacy_get_memory_clock,
245 .set_memory_clock = NULL,
246 .get_pcie_lanes = NULL,
247 .set_pcie_lanes = NULL,
248 .set_clock_gating = &radeon_legacy_set_clock_gating,
249 },
250 .pflip = {
251 .pre_page_flip = &r100_pre_page_flip,
252 .page_flip = &r100_page_flip,
253 .post_page_flip = &r100_post_page_flip,
254 },
255};
256
257static struct radeon_asic r200_asic = {
258 .init = &r100_init,
259 .fini = &r100_fini,
260 .suspend = &r100_suspend,
261 .resume = &r100_resume,
262 .vga_set_state = &r100_vga_set_state,
263 .asic_reset = &r100_asic_reset,
264 .ioctl_wait_idle = NULL,
265 .gui_idle = &r100_gui_idle,
266 .mc_wait_for_idle = &r100_mc_wait_for_idle,
267 .gart = {
268 .tlb_flush = &r100_pci_gart_tlb_flush,
269 .set_page = &r100_pci_gart_set_page,
270 },
271 .ring = {
272 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
273 },
274 .irq = {
275 .set = &r100_irq_set,
276 .process = &r100_irq_process,
277 },
278 .display = {
279 .bandwidth_update = &r100_bandwidth_update,
280 .get_vblank_counter = &r100_get_vblank_counter,
281 .wait_for_vblank = &r100_wait_for_vblank,
282 .set_backlight_level = &radeon_legacy_set_backlight_level,
283 .get_backlight_level = &radeon_legacy_get_backlight_level,
284 },
285 .copy = {
286 .blit = &r100_copy_blit,
287 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
288 .dma = &r200_copy_dma,
289 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
290 .copy = &r100_copy_blit,
291 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
292 },
293 .surface = {
294 .set_reg = r100_set_surface_reg,
295 .clear_reg = r100_clear_surface_reg,
296 },
297 .hpd = {
298 .init = &r100_hpd_init,
299 .fini = &r100_hpd_fini,
300 .sense = &r100_hpd_sense,
301 .set_polarity = &r100_hpd_set_polarity,
302 },
303 .pm = {
304 .misc = &r100_pm_misc,
305 .prepare = &r100_pm_prepare,
306 .finish = &r100_pm_finish,
307 .init_profile = &r100_pm_init_profile,
308 .get_dynpm_state = &r100_pm_get_dynpm_state,
309 .get_engine_clock = &radeon_legacy_get_engine_clock,
310 .set_engine_clock = &radeon_legacy_set_engine_clock,
311 .get_memory_clock = &radeon_legacy_get_memory_clock,
312 .set_memory_clock = NULL,
313 .get_pcie_lanes = NULL,
314 .set_pcie_lanes = NULL,
315 .set_clock_gating = &radeon_legacy_set_clock_gating,
316 },
317 .pflip = {
318 .pre_page_flip = &r100_pre_page_flip,
319 .page_flip = &r100_page_flip,
320 .post_page_flip = &r100_post_page_flip,
321 },
322};
323
324static struct radeon_asic_ring r300_gfx_ring = {
325 .ib_execute = &r100_ring_ib_execute,
326 .emit_fence = &r300_fence_ring_emit,
327 .emit_semaphore = &r100_semaphore_ring_emit,
328 .cs_parse = &r300_cs_parse,
329 .ring_start = &r300_ring_start,
330 .ring_test = &r100_ring_test,
331 .ib_test = &r100_ib_test,
332 .is_lockup = &r100_gpu_is_lockup,
333 .get_rptr = &r100_gfx_get_rptr,
334 .get_wptr = &r100_gfx_get_wptr,
335 .set_wptr = &r100_gfx_set_wptr,
336};
337
338static struct radeon_asic r300_asic = {
339 .init = &r300_init,
340 .fini = &r300_fini,
341 .suspend = &r300_suspend,
342 .resume = &r300_resume,
343 .vga_set_state = &r100_vga_set_state,
344 .asic_reset = &r300_asic_reset,
345 .ioctl_wait_idle = NULL,
346 .gui_idle = &r100_gui_idle,
347 .mc_wait_for_idle = &r300_mc_wait_for_idle,
348 .gart = {
349 .tlb_flush = &r100_pci_gart_tlb_flush,
350 .set_page = &r100_pci_gart_set_page,
351 },
352 .ring = {
353 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
354 },
355 .irq = {
356 .set = &r100_irq_set,
357 .process = &r100_irq_process,
358 },
359 .display = {
360 .bandwidth_update = &r100_bandwidth_update,
361 .get_vblank_counter = &r100_get_vblank_counter,
362 .wait_for_vblank = &r100_wait_for_vblank,
363 .set_backlight_level = &radeon_legacy_set_backlight_level,
364 .get_backlight_level = &radeon_legacy_get_backlight_level,
365 },
366 .copy = {
367 .blit = &r100_copy_blit,
368 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
369 .dma = &r200_copy_dma,
370 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
371 .copy = &r100_copy_blit,
372 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
373 },
374 .surface = {
375 .set_reg = r100_set_surface_reg,
376 .clear_reg = r100_clear_surface_reg,
377 },
378 .hpd = {
379 .init = &r100_hpd_init,
380 .fini = &r100_hpd_fini,
381 .sense = &r100_hpd_sense,
382 .set_polarity = &r100_hpd_set_polarity,
383 },
384 .pm = {
385 .misc = &r100_pm_misc,
386 .prepare = &r100_pm_prepare,
387 .finish = &r100_pm_finish,
388 .init_profile = &r100_pm_init_profile,
389 .get_dynpm_state = &r100_pm_get_dynpm_state,
390 .get_engine_clock = &radeon_legacy_get_engine_clock,
391 .set_engine_clock = &radeon_legacy_set_engine_clock,
392 .get_memory_clock = &radeon_legacy_get_memory_clock,
393 .set_memory_clock = NULL,
394 .get_pcie_lanes = &rv370_get_pcie_lanes,
395 .set_pcie_lanes = &rv370_set_pcie_lanes,
396 .set_clock_gating = &radeon_legacy_set_clock_gating,
397 },
398 .pflip = {
399 .pre_page_flip = &r100_pre_page_flip,
400 .page_flip = &r100_page_flip,
401 .post_page_flip = &r100_post_page_flip,
402 },
403};
404
405static struct radeon_asic r300_asic_pcie = {
406 .init = &r300_init,
407 .fini = &r300_fini,
408 .suspend = &r300_suspend,
409 .resume = &r300_resume,
410 .vga_set_state = &r100_vga_set_state,
411 .asic_reset = &r300_asic_reset,
412 .ioctl_wait_idle = NULL,
413 .gui_idle = &r100_gui_idle,
414 .mc_wait_for_idle = &r300_mc_wait_for_idle,
415 .gart = {
416 .tlb_flush = &rv370_pcie_gart_tlb_flush,
417 .set_page = &rv370_pcie_gart_set_page,
418 },
419 .ring = {
420 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
421 },
422 .irq = {
423 .set = &r100_irq_set,
424 .process = &r100_irq_process,
425 },
426 .display = {
427 .bandwidth_update = &r100_bandwidth_update,
428 .get_vblank_counter = &r100_get_vblank_counter,
429 .wait_for_vblank = &r100_wait_for_vblank,
430 .set_backlight_level = &radeon_legacy_set_backlight_level,
431 .get_backlight_level = &radeon_legacy_get_backlight_level,
432 },
433 .copy = {
434 .blit = &r100_copy_blit,
435 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
436 .dma = &r200_copy_dma,
437 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
438 .copy = &r100_copy_blit,
439 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
440 },
441 .surface = {
442 .set_reg = r100_set_surface_reg,
443 .clear_reg = r100_clear_surface_reg,
444 },
445 .hpd = {
446 .init = &r100_hpd_init,
447 .fini = &r100_hpd_fini,
448 .sense = &r100_hpd_sense,
449 .set_polarity = &r100_hpd_set_polarity,
450 },
451 .pm = {
452 .misc = &r100_pm_misc,
453 .prepare = &r100_pm_prepare,
454 .finish = &r100_pm_finish,
455 .init_profile = &r100_pm_init_profile,
456 .get_dynpm_state = &r100_pm_get_dynpm_state,
457 .get_engine_clock = &radeon_legacy_get_engine_clock,
458 .set_engine_clock = &radeon_legacy_set_engine_clock,
459 .get_memory_clock = &radeon_legacy_get_memory_clock,
460 .set_memory_clock = NULL,
461 .get_pcie_lanes = &rv370_get_pcie_lanes,
462 .set_pcie_lanes = &rv370_set_pcie_lanes,
463 .set_clock_gating = &radeon_legacy_set_clock_gating,
464 },
465 .pflip = {
466 .pre_page_flip = &r100_pre_page_flip,
467 .page_flip = &r100_page_flip,
468 .post_page_flip = &r100_post_page_flip,
469 },
470};
471
472static struct radeon_asic r420_asic = {
473 .init = &r420_init,
474 .fini = &r420_fini,
475 .suspend = &r420_suspend,
476 .resume = &r420_resume,
477 .vga_set_state = &r100_vga_set_state,
478 .asic_reset = &r300_asic_reset,
479 .ioctl_wait_idle = NULL,
480 .gui_idle = &r100_gui_idle,
481 .mc_wait_for_idle = &r300_mc_wait_for_idle,
482 .gart = {
483 .tlb_flush = &rv370_pcie_gart_tlb_flush,
484 .set_page = &rv370_pcie_gart_set_page,
485 },
486 .ring = {
487 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
488 },
489 .irq = {
490 .set = &r100_irq_set,
491 .process = &r100_irq_process,
492 },
493 .display = {
494 .bandwidth_update = &r100_bandwidth_update,
495 .get_vblank_counter = &r100_get_vblank_counter,
496 .wait_for_vblank = &r100_wait_for_vblank,
497 .set_backlight_level = &atombios_set_backlight_level,
498 .get_backlight_level = &atombios_get_backlight_level,
499 },
500 .copy = {
501 .blit = &r100_copy_blit,
502 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
503 .dma = &r200_copy_dma,
504 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
505 .copy = &r100_copy_blit,
506 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
507 },
508 .surface = {
509 .set_reg = r100_set_surface_reg,
510 .clear_reg = r100_clear_surface_reg,
511 },
512 .hpd = {
513 .init = &r100_hpd_init,
514 .fini = &r100_hpd_fini,
515 .sense = &r100_hpd_sense,
516 .set_polarity = &r100_hpd_set_polarity,
517 },
518 .pm = {
519 .misc = &r100_pm_misc,
520 .prepare = &r100_pm_prepare,
521 .finish = &r100_pm_finish,
522 .init_profile = &r420_pm_init_profile,
523 .get_dynpm_state = &r100_pm_get_dynpm_state,
524 .get_engine_clock = &radeon_atom_get_engine_clock,
525 .set_engine_clock = &radeon_atom_set_engine_clock,
526 .get_memory_clock = &radeon_atom_get_memory_clock,
527 .set_memory_clock = &radeon_atom_set_memory_clock,
528 .get_pcie_lanes = &rv370_get_pcie_lanes,
529 .set_pcie_lanes = &rv370_set_pcie_lanes,
530 .set_clock_gating = &radeon_atom_set_clock_gating,
531 },
532 .pflip = {
533 .pre_page_flip = &r100_pre_page_flip,
534 .page_flip = &r100_page_flip,
535 .post_page_flip = &r100_post_page_flip,
536 },
537};
538
539static struct radeon_asic rs400_asic = {
540 .init = &rs400_init,
541 .fini = &rs400_fini,
542 .suspend = &rs400_suspend,
543 .resume = &rs400_resume,
544 .vga_set_state = &r100_vga_set_state,
545 .asic_reset = &r300_asic_reset,
546 .ioctl_wait_idle = NULL,
547 .gui_idle = &r100_gui_idle,
548 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
549 .gart = {
550 .tlb_flush = &rs400_gart_tlb_flush,
551 .set_page = &rs400_gart_set_page,
552 },
553 .ring = {
554 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
555 },
556 .irq = {
557 .set = &r100_irq_set,
558 .process = &r100_irq_process,
559 },
560 .display = {
561 .bandwidth_update = &r100_bandwidth_update,
562 .get_vblank_counter = &r100_get_vblank_counter,
563 .wait_for_vblank = &r100_wait_for_vblank,
564 .set_backlight_level = &radeon_legacy_set_backlight_level,
565 .get_backlight_level = &radeon_legacy_get_backlight_level,
566 },
567 .copy = {
568 .blit = &r100_copy_blit,
569 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
570 .dma = &r200_copy_dma,
571 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
572 .copy = &r100_copy_blit,
573 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
574 },
575 .surface = {
576 .set_reg = r100_set_surface_reg,
577 .clear_reg = r100_clear_surface_reg,
578 },
579 .hpd = {
580 .init = &r100_hpd_init,
581 .fini = &r100_hpd_fini,
582 .sense = &r100_hpd_sense,
583 .set_polarity = &r100_hpd_set_polarity,
584 },
585 .pm = {
586 .misc = &r100_pm_misc,
587 .prepare = &r100_pm_prepare,
588 .finish = &r100_pm_finish,
589 .init_profile = &r100_pm_init_profile,
590 .get_dynpm_state = &r100_pm_get_dynpm_state,
591 .get_engine_clock = &radeon_legacy_get_engine_clock,
592 .set_engine_clock = &radeon_legacy_set_engine_clock,
593 .get_memory_clock = &radeon_legacy_get_memory_clock,
594 .set_memory_clock = NULL,
595 .get_pcie_lanes = NULL,
596 .set_pcie_lanes = NULL,
597 .set_clock_gating = &radeon_legacy_set_clock_gating,
598 },
599 .pflip = {
600 .pre_page_flip = &r100_pre_page_flip,
601 .page_flip = &r100_page_flip,
602 .post_page_flip = &r100_post_page_flip,
603 },
604};
605
606static struct radeon_asic rs600_asic = {
607 .init = &rs600_init,
608 .fini = &rs600_fini,
609 .suspend = &rs600_suspend,
610 .resume = &rs600_resume,
611 .vga_set_state = &r100_vga_set_state,
612 .asic_reset = &rs600_asic_reset,
613 .ioctl_wait_idle = NULL,
614 .gui_idle = &r100_gui_idle,
615 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
616 .gart = {
617 .tlb_flush = &rs600_gart_tlb_flush,
618 .set_page = &rs600_gart_set_page,
619 },
620 .ring = {
621 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
622 },
623 .irq = {
624 .set = &rs600_irq_set,
625 .process = &rs600_irq_process,
626 },
627 .display = {
628 .bandwidth_update = &rs600_bandwidth_update,
629 .get_vblank_counter = &rs600_get_vblank_counter,
630 .wait_for_vblank = &avivo_wait_for_vblank,
631 .set_backlight_level = &atombios_set_backlight_level,
632 .get_backlight_level = &atombios_get_backlight_level,
633 .hdmi_enable = &r600_hdmi_enable,
634 .hdmi_setmode = &r600_hdmi_setmode,
635 },
636 .copy = {
637 .blit = &r100_copy_blit,
638 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
639 .dma = &r200_copy_dma,
640 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
641 .copy = &r100_copy_blit,
642 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
643 },
644 .surface = {
645 .set_reg = r100_set_surface_reg,
646 .clear_reg = r100_clear_surface_reg,
647 },
648 .hpd = {
649 .init = &rs600_hpd_init,
650 .fini = &rs600_hpd_fini,
651 .sense = &rs600_hpd_sense,
652 .set_polarity = &rs600_hpd_set_polarity,
653 },
654 .pm = {
655 .misc = &rs600_pm_misc,
656 .prepare = &rs600_pm_prepare,
657 .finish = &rs600_pm_finish,
658 .init_profile = &r420_pm_init_profile,
659 .get_dynpm_state = &r100_pm_get_dynpm_state,
660 .get_engine_clock = &radeon_atom_get_engine_clock,
661 .set_engine_clock = &radeon_atom_set_engine_clock,
662 .get_memory_clock = &radeon_atom_get_memory_clock,
663 .set_memory_clock = &radeon_atom_set_memory_clock,
664 .get_pcie_lanes = NULL,
665 .set_pcie_lanes = NULL,
666 .set_clock_gating = &radeon_atom_set_clock_gating,
667 },
668 .pflip = {
669 .pre_page_flip = &rs600_pre_page_flip,
670 .page_flip = &rs600_page_flip,
671 .post_page_flip = &rs600_post_page_flip,
672 },
673};
674
675static struct radeon_asic rs690_asic = {
676 .init = &rs690_init,
677 .fini = &rs690_fini,
678 .suspend = &rs690_suspend,
679 .resume = &rs690_resume,
680 .vga_set_state = &r100_vga_set_state,
681 .asic_reset = &rs600_asic_reset,
682 .ioctl_wait_idle = NULL,
683 .gui_idle = &r100_gui_idle,
684 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
685 .gart = {
686 .tlb_flush = &rs400_gart_tlb_flush,
687 .set_page = &rs400_gart_set_page,
688 },
689 .ring = {
690 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
691 },
692 .irq = {
693 .set = &rs600_irq_set,
694 .process = &rs600_irq_process,
695 },
696 .display = {
697 .get_vblank_counter = &rs600_get_vblank_counter,
698 .bandwidth_update = &rs690_bandwidth_update,
699 .wait_for_vblank = &avivo_wait_for_vblank,
700 .set_backlight_level = &atombios_set_backlight_level,
701 .get_backlight_level = &atombios_get_backlight_level,
702 .hdmi_enable = &r600_hdmi_enable,
703 .hdmi_setmode = &r600_hdmi_setmode,
704 },
705 .copy = {
706 .blit = &r100_copy_blit,
707 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
708 .dma = &r200_copy_dma,
709 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
710 .copy = &r200_copy_dma,
711 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
712 },
713 .surface = {
714 .set_reg = r100_set_surface_reg,
715 .clear_reg = r100_clear_surface_reg,
716 },
717 .hpd = {
718 .init = &rs600_hpd_init,
719 .fini = &rs600_hpd_fini,
720 .sense = &rs600_hpd_sense,
721 .set_polarity = &rs600_hpd_set_polarity,
722 },
723 .pm = {
724 .misc = &rs600_pm_misc,
725 .prepare = &rs600_pm_prepare,
726 .finish = &rs600_pm_finish,
727 .init_profile = &r420_pm_init_profile,
728 .get_dynpm_state = &r100_pm_get_dynpm_state,
729 .get_engine_clock = &radeon_atom_get_engine_clock,
730 .set_engine_clock = &radeon_atom_set_engine_clock,
731 .get_memory_clock = &radeon_atom_get_memory_clock,
732 .set_memory_clock = &radeon_atom_set_memory_clock,
733 .get_pcie_lanes = NULL,
734 .set_pcie_lanes = NULL,
735 .set_clock_gating = &radeon_atom_set_clock_gating,
736 },
737 .pflip = {
738 .pre_page_flip = &rs600_pre_page_flip,
739 .page_flip = &rs600_page_flip,
740 .post_page_flip = &rs600_post_page_flip,
741 },
742};
743
744static struct radeon_asic rv515_asic = {
745 .init = &rv515_init,
746 .fini = &rv515_fini,
747 .suspend = &rv515_suspend,
748 .resume = &rv515_resume,
749 .vga_set_state = &r100_vga_set_state,
750 .asic_reset = &rs600_asic_reset,
751 .ioctl_wait_idle = NULL,
752 .gui_idle = &r100_gui_idle,
753 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
754 .gart = {
755 .tlb_flush = &rv370_pcie_gart_tlb_flush,
756 .set_page = &rv370_pcie_gart_set_page,
757 },
758 .ring = {
759 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
760 },
761 .irq = {
762 .set = &rs600_irq_set,
763 .process = &rs600_irq_process,
764 },
765 .display = {
766 .get_vblank_counter = &rs600_get_vblank_counter,
767 .bandwidth_update = &rv515_bandwidth_update,
768 .wait_for_vblank = &avivo_wait_for_vblank,
769 .set_backlight_level = &atombios_set_backlight_level,
770 .get_backlight_level = &atombios_get_backlight_level,
771 },
772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r100_copy_blit,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = &rv370_get_pcie_lanes,
801 .set_pcie_lanes = &rv370_set_pcie_lanes,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
803 },
804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
809};
810
811static struct radeon_asic r520_asic = {
812 .init = &r520_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &r520_resume,
816 .vga_set_state = &r100_vga_set_state,
817 .asic_reset = &rs600_asic_reset,
818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &r520_mc_wait_for_idle,
821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
827 },
828 .irq = {
829 .set = &rs600_irq_set,
830 .process = &rs600_irq_process,
831 },
832 .display = {
833 .bandwidth_update = &rv515_bandwidth_update,
834 .get_vblank_counter = &rs600_get_vblank_counter,
835 .wait_for_vblank = &avivo_wait_for_vblank,
836 .set_backlight_level = &atombios_set_backlight_level,
837 .get_backlight_level = &atombios_get_backlight_level,
838 },
839 .copy = {
840 .blit = &r100_copy_blit,
841 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
842 .dma = &r200_copy_dma,
843 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
844 .copy = &r100_copy_blit,
845 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
846 },
847 .surface = {
848 .set_reg = r100_set_surface_reg,
849 .clear_reg = r100_clear_surface_reg,
850 },
851 .hpd = {
852 .init = &rs600_hpd_init,
853 .fini = &rs600_hpd_fini,
854 .sense = &rs600_hpd_sense,
855 .set_polarity = &rs600_hpd_set_polarity,
856 },
857 .pm = {
858 .misc = &rs600_pm_misc,
859 .prepare = &rs600_pm_prepare,
860 .finish = &rs600_pm_finish,
861 .init_profile = &r420_pm_init_profile,
862 .get_dynpm_state = &r100_pm_get_dynpm_state,
863 .get_engine_clock = &radeon_atom_get_engine_clock,
864 .set_engine_clock = &radeon_atom_set_engine_clock,
865 .get_memory_clock = &radeon_atom_get_memory_clock,
866 .set_memory_clock = &radeon_atom_set_memory_clock,
867 .get_pcie_lanes = &rv370_get_pcie_lanes,
868 .set_pcie_lanes = &rv370_set_pcie_lanes,
869 .set_clock_gating = &radeon_atom_set_clock_gating,
870 },
871 .pflip = {
872 .pre_page_flip = &rs600_pre_page_flip,
873 .page_flip = &rs600_page_flip,
874 .post_page_flip = &rs600_post_page_flip,
875 },
876};
877
878static struct radeon_asic_ring r600_gfx_ring = {
879 .ib_execute = &r600_ring_ib_execute,
880 .emit_fence = &r600_fence_ring_emit,
881 .emit_semaphore = &r600_semaphore_ring_emit,
882 .cs_parse = &r600_cs_parse,
883 .ring_test = &r600_ring_test,
884 .ib_test = &r600_ib_test,
885 .is_lockup = &r600_gfx_is_lockup,
886 .get_rptr = &r600_gfx_get_rptr,
887 .get_wptr = &r600_gfx_get_wptr,
888 .set_wptr = &r600_gfx_set_wptr,
889};
890
891static struct radeon_asic_ring r600_dma_ring = {
892 .ib_execute = &r600_dma_ring_ib_execute,
893 .emit_fence = &r600_dma_fence_ring_emit,
894 .emit_semaphore = &r600_dma_semaphore_ring_emit,
895 .cs_parse = &r600_dma_cs_parse,
896 .ring_test = &r600_dma_ring_test,
897 .ib_test = &r600_dma_ib_test,
898 .is_lockup = &r600_dma_is_lockup,
899 .get_rptr = &r600_dma_get_rptr,
900 .get_wptr = &r600_dma_get_wptr,
901 .set_wptr = &r600_dma_set_wptr,
902};
903
904static struct radeon_asic r600_asic = {
905 .init = &r600_init,
906 .fini = &r600_fini,
907 .suspend = &r600_suspend,
908 .resume = &r600_resume,
909 .vga_set_state = &r600_vga_set_state,
910 .asic_reset = &r600_asic_reset,
911 .ioctl_wait_idle = r600_ioctl_wait_idle,
912 .gui_idle = &r600_gui_idle,
913 .mc_wait_for_idle = &r600_mc_wait_for_idle,
914 .get_xclk = &r600_get_xclk,
915 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
916 .gart = {
917 .tlb_flush = &r600_pcie_gart_tlb_flush,
918 .set_page = &rs600_gart_set_page,
919 },
920 .ring = {
921 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
922 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
923 },
924 .irq = {
925 .set = &r600_irq_set,
926 .process = &r600_irq_process,
927 },
928 .display = {
929 .bandwidth_update = &rv515_bandwidth_update,
930 .get_vblank_counter = &rs600_get_vblank_counter,
931 .wait_for_vblank = &avivo_wait_for_vblank,
932 .set_backlight_level = &atombios_set_backlight_level,
933 .get_backlight_level = &atombios_get_backlight_level,
934 .hdmi_enable = &r600_hdmi_enable,
935 .hdmi_setmode = &r600_hdmi_setmode,
936 },
937 .copy = {
938 .blit = &r600_copy_cpdma,
939 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
940 .dma = &r600_copy_dma,
941 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
942 .copy = &r600_copy_cpdma,
943 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
944 },
945 .surface = {
946 .set_reg = r600_set_surface_reg,
947 .clear_reg = r600_clear_surface_reg,
948 },
949 .hpd = {
950 .init = &r600_hpd_init,
951 .fini = &r600_hpd_fini,
952 .sense = &r600_hpd_sense,
953 .set_polarity = &r600_hpd_set_polarity,
954 },
955 .pm = {
956 .misc = &r600_pm_misc,
957 .prepare = &rs600_pm_prepare,
958 .finish = &rs600_pm_finish,
959 .init_profile = &r600_pm_init_profile,
960 .get_dynpm_state = &r600_pm_get_dynpm_state,
961 .get_engine_clock = &radeon_atom_get_engine_clock,
962 .set_engine_clock = &radeon_atom_set_engine_clock,
963 .get_memory_clock = &radeon_atom_get_memory_clock,
964 .set_memory_clock = &radeon_atom_set_memory_clock,
965 .get_pcie_lanes = &r600_get_pcie_lanes,
966 .set_pcie_lanes = &r600_set_pcie_lanes,
967 .set_clock_gating = NULL,
968 .get_temperature = &rv6xx_get_temp,
969 },
970 .pflip = {
971 .pre_page_flip = &rs600_pre_page_flip,
972 .page_flip = &rs600_page_flip,
973 .post_page_flip = &rs600_post_page_flip,
974 },
975};
976
977static struct radeon_asic rv6xx_asic = {
978 .init = &r600_init,
979 .fini = &r600_fini,
980 .suspend = &r600_suspend,
981 .resume = &r600_resume,
982 .vga_set_state = &r600_vga_set_state,
983 .asic_reset = &r600_asic_reset,
984 .ioctl_wait_idle = r600_ioctl_wait_idle,
985 .gui_idle = &r600_gui_idle,
986 .mc_wait_for_idle = &r600_mc_wait_for_idle,
987 .get_xclk = &r600_get_xclk,
988 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
989 .gart = {
990 .tlb_flush = &r600_pcie_gart_tlb_flush,
991 .set_page = &rs600_gart_set_page,
992 },
993 .ring = {
994 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
995 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
996 },
997 .irq = {
998 .set = &r600_irq_set,
999 .process = &r600_irq_process,
1000 },
1001 .display = {
1002 .bandwidth_update = &rv515_bandwidth_update,
1003 .get_vblank_counter = &rs600_get_vblank_counter,
1004 .wait_for_vblank = &avivo_wait_for_vblank,
1005 .set_backlight_level = &atombios_set_backlight_level,
1006 .get_backlight_level = &atombios_get_backlight_level,
1007 .hdmi_enable = &r600_hdmi_enable,
1008 .hdmi_setmode = &r600_hdmi_setmode,
1009 },
1010 .copy = {
1011 .blit = &r600_copy_cpdma,
1012 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1013 .dma = &r600_copy_dma,
1014 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1015 .copy = &r600_copy_cpdma,
1016 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1017 },
1018 .surface = {
1019 .set_reg = r600_set_surface_reg,
1020 .clear_reg = r600_clear_surface_reg,
1021 },
1022 .hpd = {
1023 .init = &r600_hpd_init,
1024 .fini = &r600_hpd_fini,
1025 .sense = &r600_hpd_sense,
1026 .set_polarity = &r600_hpd_set_polarity,
1027 },
1028 .pm = {
1029 .misc = &r600_pm_misc,
1030 .prepare = &rs600_pm_prepare,
1031 .finish = &rs600_pm_finish,
1032 .init_profile = &r600_pm_init_profile,
1033 .get_dynpm_state = &r600_pm_get_dynpm_state,
1034 .get_engine_clock = &radeon_atom_get_engine_clock,
1035 .set_engine_clock = &radeon_atom_set_engine_clock,
1036 .get_memory_clock = &radeon_atom_get_memory_clock,
1037 .set_memory_clock = &radeon_atom_set_memory_clock,
1038 .get_pcie_lanes = &r600_get_pcie_lanes,
1039 .set_pcie_lanes = &r600_set_pcie_lanes,
1040 .set_clock_gating = NULL,
1041 .get_temperature = &rv6xx_get_temp,
1042 .set_uvd_clocks = &r600_set_uvd_clocks,
1043 },
1044 .dpm = {
1045 .init = &rv6xx_dpm_init,
1046 .setup_asic = &rv6xx_setup_asic,
1047 .enable = &rv6xx_dpm_enable,
1048 .late_enable = &r600_dpm_late_enable,
1049 .disable = &rv6xx_dpm_disable,
1050 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1051 .set_power_state = &rv6xx_dpm_set_power_state,
1052 .post_set_power_state = &r600_dpm_post_set_power_state,
1053 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1054 .fini = &rv6xx_dpm_fini,
1055 .get_sclk = &rv6xx_dpm_get_sclk,
1056 .get_mclk = &rv6xx_dpm_get_mclk,
1057 .print_power_state = &rv6xx_dpm_print_power_state,
1058 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
1059 .force_performance_level = &rv6xx_dpm_force_performance_level,
1060 },
1061 .pflip = {
1062 .pre_page_flip = &rs600_pre_page_flip,
1063 .page_flip = &rs600_page_flip,
1064 .post_page_flip = &rs600_post_page_flip,
1065 },
1066};
1067
1068static struct radeon_asic rs780_asic = {
1069 .init = &r600_init,
1070 .fini = &r600_fini,
1071 .suspend = &r600_suspend,
1072 .resume = &r600_resume,
1073 .vga_set_state = &r600_vga_set_state,
1074 .asic_reset = &r600_asic_reset,
1075 .ioctl_wait_idle = r600_ioctl_wait_idle,
1076 .gui_idle = &r600_gui_idle,
1077 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1078 .get_xclk = &r600_get_xclk,
1079 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1080 .gart = {
1081 .tlb_flush = &r600_pcie_gart_tlb_flush,
1082 .set_page = &rs600_gart_set_page,
1083 },
1084 .ring = {
1085 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1086 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1087 },
1088 .irq = {
1089 .set = &r600_irq_set,
1090 .process = &r600_irq_process,
1091 },
1092 .display = {
1093 .bandwidth_update = &rs690_bandwidth_update,
1094 .get_vblank_counter = &rs600_get_vblank_counter,
1095 .wait_for_vblank = &avivo_wait_for_vblank,
1096 .set_backlight_level = &atombios_set_backlight_level,
1097 .get_backlight_level = &atombios_get_backlight_level,
1098 .hdmi_enable = &r600_hdmi_enable,
1099 .hdmi_setmode = &r600_hdmi_setmode,
1100 },
1101 .copy = {
1102 .blit = &r600_copy_cpdma,
1103 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1104 .dma = &r600_copy_dma,
1105 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1106 .copy = &r600_copy_cpdma,
1107 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1108 },
1109 .surface = {
1110 .set_reg = r600_set_surface_reg,
1111 .clear_reg = r600_clear_surface_reg,
1112 },
1113 .hpd = {
1114 .init = &r600_hpd_init,
1115 .fini = &r600_hpd_fini,
1116 .sense = &r600_hpd_sense,
1117 .set_polarity = &r600_hpd_set_polarity,
1118 },
1119 .pm = {
1120 .misc = &r600_pm_misc,
1121 .prepare = &rs600_pm_prepare,
1122 .finish = &rs600_pm_finish,
1123 .init_profile = &rs780_pm_init_profile,
1124 .get_dynpm_state = &r600_pm_get_dynpm_state,
1125 .get_engine_clock = &radeon_atom_get_engine_clock,
1126 .set_engine_clock = &radeon_atom_set_engine_clock,
1127 .get_memory_clock = NULL,
1128 .set_memory_clock = NULL,
1129 .get_pcie_lanes = NULL,
1130 .set_pcie_lanes = NULL,
1131 .set_clock_gating = NULL,
1132 .get_temperature = &rv6xx_get_temp,
1133 .set_uvd_clocks = &r600_set_uvd_clocks,
1134 },
1135 .dpm = {
1136 .init = &rs780_dpm_init,
1137 .setup_asic = &rs780_dpm_setup_asic,
1138 .enable = &rs780_dpm_enable,
1139 .late_enable = &r600_dpm_late_enable,
1140 .disable = &rs780_dpm_disable,
1141 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1142 .set_power_state = &rs780_dpm_set_power_state,
1143 .post_set_power_state = &r600_dpm_post_set_power_state,
1144 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1145 .fini = &rs780_dpm_fini,
1146 .get_sclk = &rs780_dpm_get_sclk,
1147 .get_mclk = &rs780_dpm_get_mclk,
1148 .print_power_state = &rs780_dpm_print_power_state,
1149 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
1150 .force_performance_level = &rs780_dpm_force_performance_level,
1151 },
1152 .pflip = {
1153 .pre_page_flip = &rs600_pre_page_flip,
1154 .page_flip = &rs600_page_flip,
1155 .post_page_flip = &rs600_post_page_flip,
1156 },
1157};
1158
1159static struct radeon_asic_ring rv770_uvd_ring = {
1160 .ib_execute = &uvd_v1_0_ib_execute,
1161 .emit_fence = &uvd_v2_2_fence_emit,
1162 .emit_semaphore = &uvd_v1_0_semaphore_emit,
1163 .cs_parse = &radeon_uvd_cs_parse,
1164 .ring_test = &uvd_v1_0_ring_test,
1165 .ib_test = &uvd_v1_0_ib_test,
1166 .is_lockup = &radeon_ring_test_lockup,
1167 .get_rptr = &uvd_v1_0_get_rptr,
1168 .get_wptr = &uvd_v1_0_get_wptr,
1169 .set_wptr = &uvd_v1_0_set_wptr,
1170};
1171
1172static struct radeon_asic rv770_asic = {
1173 .init = &rv770_init,
1174 .fini = &rv770_fini,
1175 .suspend = &rv770_suspend,
1176 .resume = &rv770_resume,
1177 .asic_reset = &r600_asic_reset,
1178 .vga_set_state = &r600_vga_set_state,
1179 .ioctl_wait_idle = r600_ioctl_wait_idle,
1180 .gui_idle = &r600_gui_idle,
1181 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1182 .get_xclk = &rv770_get_xclk,
1183 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1184 .gart = {
1185 .tlb_flush = &r600_pcie_gart_tlb_flush,
1186 .set_page = &rs600_gart_set_page,
1187 },
1188 .ring = {
1189 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1190 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1191 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1192 },
1193 .irq = {
1194 .set = &r600_irq_set,
1195 .process = &r600_irq_process,
1196 },
1197 .display = {
1198 .bandwidth_update = &rv515_bandwidth_update,
1199 .get_vblank_counter = &rs600_get_vblank_counter,
1200 .wait_for_vblank = &avivo_wait_for_vblank,
1201 .set_backlight_level = &atombios_set_backlight_level,
1202 .get_backlight_level = &atombios_get_backlight_level,
1203 .hdmi_enable = &r600_hdmi_enable,
1204 .hdmi_setmode = &r600_hdmi_setmode,
1205 },
1206 .copy = {
1207 .blit = &r600_copy_cpdma,
1208 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1209 .dma = &rv770_copy_dma,
1210 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1211 .copy = &rv770_copy_dma,
1212 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1213 },
1214 .surface = {
1215 .set_reg = r600_set_surface_reg,
1216 .clear_reg = r600_clear_surface_reg,
1217 },
1218 .hpd = {
1219 .init = &r600_hpd_init,
1220 .fini = &r600_hpd_fini,
1221 .sense = &r600_hpd_sense,
1222 .set_polarity = &r600_hpd_set_polarity,
1223 },
1224 .pm = {
1225 .misc = &rv770_pm_misc,
1226 .prepare = &rs600_pm_prepare,
1227 .finish = &rs600_pm_finish,
1228 .init_profile = &r600_pm_init_profile,
1229 .get_dynpm_state = &r600_pm_get_dynpm_state,
1230 .get_engine_clock = &radeon_atom_get_engine_clock,
1231 .set_engine_clock = &radeon_atom_set_engine_clock,
1232 .get_memory_clock = &radeon_atom_get_memory_clock,
1233 .set_memory_clock = &radeon_atom_set_memory_clock,
1234 .get_pcie_lanes = &r600_get_pcie_lanes,
1235 .set_pcie_lanes = &r600_set_pcie_lanes,
1236 .set_clock_gating = &radeon_atom_set_clock_gating,
1237 .set_uvd_clocks = &rv770_set_uvd_clocks,
1238 .get_temperature = &rv770_get_temp,
1239 },
1240 .dpm = {
1241 .init = &rv770_dpm_init,
1242 .setup_asic = &rv770_dpm_setup_asic,
1243 .enable = &rv770_dpm_enable,
1244 .late_enable = &rv770_dpm_late_enable,
1245 .disable = &rv770_dpm_disable,
1246 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1247 .set_power_state = &rv770_dpm_set_power_state,
1248 .post_set_power_state = &r600_dpm_post_set_power_state,
1249 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1250 .fini = &rv770_dpm_fini,
1251 .get_sclk = &rv770_dpm_get_sclk,
1252 .get_mclk = &rv770_dpm_get_mclk,
1253 .print_power_state = &rv770_dpm_print_power_state,
1254 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1255 .force_performance_level = &rv770_dpm_force_performance_level,
1256 .vblank_too_short = &rv770_dpm_vblank_too_short,
1257 },
1258 .pflip = {
1259 .pre_page_flip = &rs600_pre_page_flip,
1260 .page_flip = &rv770_page_flip,
1261 .post_page_flip = &rs600_post_page_flip,
1262 },
1263};
1264
1265static struct radeon_asic_ring evergreen_gfx_ring = {
1266 .ib_execute = &evergreen_ring_ib_execute,
1267 .emit_fence = &r600_fence_ring_emit,
1268 .emit_semaphore = &r600_semaphore_ring_emit,
1269 .cs_parse = &evergreen_cs_parse,
1270 .ring_test = &r600_ring_test,
1271 .ib_test = &r600_ib_test,
1272 .is_lockup = &evergreen_gfx_is_lockup,
1273 .get_rptr = &r600_gfx_get_rptr,
1274 .get_wptr = &r600_gfx_get_wptr,
1275 .set_wptr = &r600_gfx_set_wptr,
1276};
1277
1278static struct radeon_asic_ring evergreen_dma_ring = {
1279 .ib_execute = &evergreen_dma_ring_ib_execute,
1280 .emit_fence = &evergreen_dma_fence_ring_emit,
1281 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1282 .cs_parse = &evergreen_dma_cs_parse,
1283 .ring_test = &r600_dma_ring_test,
1284 .ib_test = &r600_dma_ib_test,
1285 .is_lockup = &evergreen_dma_is_lockup,
1286 .get_rptr = &r600_dma_get_rptr,
1287 .get_wptr = &r600_dma_get_wptr,
1288 .set_wptr = &r600_dma_set_wptr,
1289};
1290
1291static struct radeon_asic evergreen_asic = {
1292 .init = &evergreen_init,
1293 .fini = &evergreen_fini,
1294 .suspend = &evergreen_suspend,
1295 .resume = &evergreen_resume,
1296 .asic_reset = &evergreen_asic_reset,
1297 .vga_set_state = &r600_vga_set_state,
1298 .ioctl_wait_idle = r600_ioctl_wait_idle,
1299 .gui_idle = &r600_gui_idle,
1300 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1301 .get_xclk = &rv770_get_xclk,
1302 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1303 .gart = {
1304 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1305 .set_page = &rs600_gart_set_page,
1306 },
1307 .ring = {
1308 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1309 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1310 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1311 },
1312 .irq = {
1313 .set = &evergreen_irq_set,
1314 .process = &evergreen_irq_process,
1315 },
1316 .display = {
1317 .bandwidth_update = &evergreen_bandwidth_update,
1318 .get_vblank_counter = &evergreen_get_vblank_counter,
1319 .wait_for_vblank = &dce4_wait_for_vblank,
1320 .set_backlight_level = &atombios_set_backlight_level,
1321 .get_backlight_level = &atombios_get_backlight_level,
1322 .hdmi_enable = &evergreen_hdmi_enable,
1323 .hdmi_setmode = &evergreen_hdmi_setmode,
1324 },
1325 .copy = {
1326 .blit = &r600_copy_cpdma,
1327 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1328 .dma = &evergreen_copy_dma,
1329 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1330 .copy = &evergreen_copy_dma,
1331 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1332 },
1333 .surface = {
1334 .set_reg = r600_set_surface_reg,
1335 .clear_reg = r600_clear_surface_reg,
1336 },
1337 .hpd = {
1338 .init = &evergreen_hpd_init,
1339 .fini = &evergreen_hpd_fini,
1340 .sense = &evergreen_hpd_sense,
1341 .set_polarity = &evergreen_hpd_set_polarity,
1342 },
1343 .pm = {
1344 .misc = &evergreen_pm_misc,
1345 .prepare = &evergreen_pm_prepare,
1346 .finish = &evergreen_pm_finish,
1347 .init_profile = &r600_pm_init_profile,
1348 .get_dynpm_state = &r600_pm_get_dynpm_state,
1349 .get_engine_clock = &radeon_atom_get_engine_clock,
1350 .set_engine_clock = &radeon_atom_set_engine_clock,
1351 .get_memory_clock = &radeon_atom_get_memory_clock,
1352 .set_memory_clock = &radeon_atom_set_memory_clock,
1353 .get_pcie_lanes = &r600_get_pcie_lanes,
1354 .set_pcie_lanes = &r600_set_pcie_lanes,
1355 .set_clock_gating = NULL,
1356 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1357 .get_temperature = &evergreen_get_temp,
1358 },
1359 .dpm = {
1360 .init = &cypress_dpm_init,
1361 .setup_asic = &cypress_dpm_setup_asic,
1362 .enable = &cypress_dpm_enable,
1363 .late_enable = &rv770_dpm_late_enable,
1364 .disable = &cypress_dpm_disable,
1365 .pre_set_power_state = &r600_dpm_pre_set_power_state,
1366 .set_power_state = &cypress_dpm_set_power_state,
1367 .post_set_power_state = &r600_dpm_post_set_power_state,
1368 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1369 .fini = &cypress_dpm_fini,
1370 .get_sclk = &rv770_dpm_get_sclk,
1371 .get_mclk = &rv770_dpm_get_mclk,
1372 .print_power_state = &rv770_dpm_print_power_state,
1373 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1374 .force_performance_level = &rv770_dpm_force_performance_level,
1375 .vblank_too_short = &cypress_dpm_vblank_too_short,
1376 },
1377 .pflip = {
1378 .pre_page_flip = &evergreen_pre_page_flip,
1379 .page_flip = &evergreen_page_flip,
1380 .post_page_flip = &evergreen_post_page_flip,
1381 },
1382};
1383
1384static struct radeon_asic sumo_asic = {
1385 .init = &evergreen_init,
1386 .fini = &evergreen_fini,
1387 .suspend = &evergreen_suspend,
1388 .resume = &evergreen_resume,
1389 .asic_reset = &evergreen_asic_reset,
1390 .vga_set_state = &r600_vga_set_state,
1391 .ioctl_wait_idle = r600_ioctl_wait_idle,
1392 .gui_idle = &r600_gui_idle,
1393 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1394 .get_xclk = &r600_get_xclk,
1395 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1396 .gart = {
1397 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1398 .set_page = &rs600_gart_set_page,
1399 },
1400 .ring = {
1401 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1402 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1403 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1404 },
1405 .irq = {
1406 .set = &evergreen_irq_set,
1407 .process = &evergreen_irq_process,
1408 },
1409 .display = {
1410 .bandwidth_update = &evergreen_bandwidth_update,
1411 .get_vblank_counter = &evergreen_get_vblank_counter,
1412 .wait_for_vblank = &dce4_wait_for_vblank,
1413 .set_backlight_level = &atombios_set_backlight_level,
1414 .get_backlight_level = &atombios_get_backlight_level,
1415 .hdmi_enable = &evergreen_hdmi_enable,
1416 .hdmi_setmode = &evergreen_hdmi_setmode,
1417 },
1418 .copy = {
1419 .blit = &r600_copy_cpdma,
1420 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1421 .dma = &evergreen_copy_dma,
1422 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1423 .copy = &evergreen_copy_dma,
1424 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1425 },
1426 .surface = {
1427 .set_reg = r600_set_surface_reg,
1428 .clear_reg = r600_clear_surface_reg,
1429 },
1430 .hpd = {
1431 .init = &evergreen_hpd_init,
1432 .fini = &evergreen_hpd_fini,
1433 .sense = &evergreen_hpd_sense,
1434 .set_polarity = &evergreen_hpd_set_polarity,
1435 },
1436 .pm = {
1437 .misc = &evergreen_pm_misc,
1438 .prepare = &evergreen_pm_prepare,
1439 .finish = &evergreen_pm_finish,
1440 .init_profile = &sumo_pm_init_profile,
1441 .get_dynpm_state = &r600_pm_get_dynpm_state,
1442 .get_engine_clock = &radeon_atom_get_engine_clock,
1443 .set_engine_clock = &radeon_atom_set_engine_clock,
1444 .get_memory_clock = NULL,
1445 .set_memory_clock = NULL,
1446 .get_pcie_lanes = NULL,
1447 .set_pcie_lanes = NULL,
1448 .set_clock_gating = NULL,
1449 .set_uvd_clocks = &sumo_set_uvd_clocks,
1450 .get_temperature = &sumo_get_temp,
1451 },
1452 .dpm = {
1453 .init = &sumo_dpm_init,
1454 .setup_asic = &sumo_dpm_setup_asic,
1455 .enable = &sumo_dpm_enable,
1456 .late_enable = &sumo_dpm_late_enable,
1457 .disable = &sumo_dpm_disable,
1458 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
1459 .set_power_state = &sumo_dpm_set_power_state,
1460 .post_set_power_state = &sumo_dpm_post_set_power_state,
1461 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1462 .fini = &sumo_dpm_fini,
1463 .get_sclk = &sumo_dpm_get_sclk,
1464 .get_mclk = &sumo_dpm_get_mclk,
1465 .print_power_state = &sumo_dpm_print_power_state,
1466 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
1467 .force_performance_level = &sumo_dpm_force_performance_level,
1468 },
1469 .pflip = {
1470 .pre_page_flip = &evergreen_pre_page_flip,
1471 .page_flip = &evergreen_page_flip,
1472 .post_page_flip = &evergreen_post_page_flip,
1473 },
1474};
1475
1476static struct radeon_asic btc_asic = {
1477 .init = &evergreen_init,
1478 .fini = &evergreen_fini,
1479 .suspend = &evergreen_suspend,
1480 .resume = &evergreen_resume,
1481 .asic_reset = &evergreen_asic_reset,
1482 .vga_set_state = &r600_vga_set_state,
1483 .ioctl_wait_idle = r600_ioctl_wait_idle,
1484 .gui_idle = &r600_gui_idle,
1485 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1486 .get_xclk = &rv770_get_xclk,
1487 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1488 .gart = {
1489 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1490 .set_page = &rs600_gart_set_page,
1491 },
1492 .ring = {
1493 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1494 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1495 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1496 },
1497 .irq = {
1498 .set = &evergreen_irq_set,
1499 .process = &evergreen_irq_process,
1500 },
1501 .display = {
1502 .bandwidth_update = &evergreen_bandwidth_update,
1503 .get_vblank_counter = &evergreen_get_vblank_counter,
1504 .wait_for_vblank = &dce4_wait_for_vblank,
1505 .set_backlight_level = &atombios_set_backlight_level,
1506 .get_backlight_level = &atombios_get_backlight_level,
1507 .hdmi_enable = &evergreen_hdmi_enable,
1508 .hdmi_setmode = &evergreen_hdmi_setmode,
1509 },
1510 .copy = {
1511 .blit = &r600_copy_cpdma,
1512 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1513 .dma = &evergreen_copy_dma,
1514 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1515 .copy = &evergreen_copy_dma,
1516 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1517 },
1518 .surface = {
1519 .set_reg = r600_set_surface_reg,
1520 .clear_reg = r600_clear_surface_reg,
1521 },
1522 .hpd = {
1523 .init = &evergreen_hpd_init,
1524 .fini = &evergreen_hpd_fini,
1525 .sense = &evergreen_hpd_sense,
1526 .set_polarity = &evergreen_hpd_set_polarity,
1527 },
1528 .pm = {
1529 .misc = &evergreen_pm_misc,
1530 .prepare = &evergreen_pm_prepare,
1531 .finish = &evergreen_pm_finish,
1532 .init_profile = &btc_pm_init_profile,
1533 .get_dynpm_state = &r600_pm_get_dynpm_state,
1534 .get_engine_clock = &radeon_atom_get_engine_clock,
1535 .set_engine_clock = &radeon_atom_set_engine_clock,
1536 .get_memory_clock = &radeon_atom_get_memory_clock,
1537 .set_memory_clock = &radeon_atom_set_memory_clock,
1538 .get_pcie_lanes = &r600_get_pcie_lanes,
1539 .set_pcie_lanes = &r600_set_pcie_lanes,
1540 .set_clock_gating = NULL,
1541 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1542 .get_temperature = &evergreen_get_temp,
1543 },
1544 .dpm = {
1545 .init = &btc_dpm_init,
1546 .setup_asic = &btc_dpm_setup_asic,
1547 .enable = &btc_dpm_enable,
1548 .late_enable = &rv770_dpm_late_enable,
1549 .disable = &btc_dpm_disable,
1550 .pre_set_power_state = &btc_dpm_pre_set_power_state,
1551 .set_power_state = &btc_dpm_set_power_state,
1552 .post_set_power_state = &btc_dpm_post_set_power_state,
1553 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1554 .fini = &btc_dpm_fini,
1555 .get_sclk = &btc_dpm_get_sclk,
1556 .get_mclk = &btc_dpm_get_mclk,
1557 .print_power_state = &rv770_dpm_print_power_state,
1558 .debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
1559 .force_performance_level = &rv770_dpm_force_performance_level,
1560 .vblank_too_short = &btc_dpm_vblank_too_short,
1561 },
1562 .pflip = {
1563 .pre_page_flip = &evergreen_pre_page_flip,
1564 .page_flip = &evergreen_page_flip,
1565 .post_page_flip = &evergreen_post_page_flip,
1566 },
1567};
1568
1569static struct radeon_asic_ring cayman_gfx_ring = {
1570 .ib_execute = &cayman_ring_ib_execute,
1571 .ib_parse = &evergreen_ib_parse,
1572 .emit_fence = &cayman_fence_ring_emit,
1573 .emit_semaphore = &r600_semaphore_ring_emit,
1574 .cs_parse = &evergreen_cs_parse,
1575 .ring_test = &r600_ring_test,
1576 .ib_test = &r600_ib_test,
1577 .is_lockup = &cayman_gfx_is_lockup,
1578 .vm_flush = &cayman_vm_flush,
1579 .get_rptr = &cayman_gfx_get_rptr,
1580 .get_wptr = &cayman_gfx_get_wptr,
1581 .set_wptr = &cayman_gfx_set_wptr,
1582};
1583
1584static struct radeon_asic_ring cayman_dma_ring = {
1585 .ib_execute = &cayman_dma_ring_ib_execute,
1586 .ib_parse = &evergreen_dma_ib_parse,
1587 .emit_fence = &evergreen_dma_fence_ring_emit,
1588 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1589 .cs_parse = &evergreen_dma_cs_parse,
1590 .ring_test = &r600_dma_ring_test,
1591 .ib_test = &r600_dma_ib_test,
1592 .is_lockup = &cayman_dma_is_lockup,
1593 .vm_flush = &cayman_dma_vm_flush,
1594 .get_rptr = &cayman_dma_get_rptr,
1595 .get_wptr = &cayman_dma_get_wptr,
1596 .set_wptr = &cayman_dma_set_wptr
1597};
1598
1599static struct radeon_asic_ring cayman_uvd_ring = {
1600 .ib_execute = &uvd_v1_0_ib_execute,
1601 .emit_fence = &uvd_v2_2_fence_emit,
1602 .emit_semaphore = &uvd_v3_1_semaphore_emit,
1603 .cs_parse = &radeon_uvd_cs_parse,
1604 .ring_test = &uvd_v1_0_ring_test,
1605 .ib_test = &uvd_v1_0_ib_test,
1606 .is_lockup = &radeon_ring_test_lockup,
1607 .get_rptr = &uvd_v1_0_get_rptr,
1608 .get_wptr = &uvd_v1_0_get_wptr,
1609 .set_wptr = &uvd_v1_0_set_wptr,
1610};
1611
1612static struct radeon_asic cayman_asic = {
1613 .init = &cayman_init,
1614 .fini = &cayman_fini,
1615 .suspend = &cayman_suspend,
1616 .resume = &cayman_resume,
1617 .asic_reset = &cayman_asic_reset,
1618 .vga_set_state = &r600_vga_set_state,
1619 .ioctl_wait_idle = r600_ioctl_wait_idle,
1620 .gui_idle = &r600_gui_idle,
1621 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1622 .get_xclk = &rv770_get_xclk,
1623 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1624 .gart = {
1625 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1626 .set_page = &rs600_gart_set_page,
1627 },
1628 .vm = {
1629 .init = &cayman_vm_init,
1630 .fini = &cayman_vm_fini,
1631 .set_page = &cayman_dma_vm_set_page,
1632 },
1633 .ring = {
1634 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1635 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1636 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1637 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1638 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1639 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1640 },
1641 .irq = {
1642 .set = &evergreen_irq_set,
1643 .process = &evergreen_irq_process,
1644 },
1645 .display = {
1646 .bandwidth_update = &evergreen_bandwidth_update,
1647 .get_vblank_counter = &evergreen_get_vblank_counter,
1648 .wait_for_vblank = &dce4_wait_for_vblank,
1649 .set_backlight_level = &atombios_set_backlight_level,
1650 .get_backlight_level = &atombios_get_backlight_level,
1651 .hdmi_enable = &evergreen_hdmi_enable,
1652 .hdmi_setmode = &evergreen_hdmi_setmode,
1653 },
1654 .copy = {
1655 .blit = &r600_copy_cpdma,
1656 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1657 .dma = &evergreen_copy_dma,
1658 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1659 .copy = &evergreen_copy_dma,
1660 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1661 },
1662 .surface = {
1663 .set_reg = r600_set_surface_reg,
1664 .clear_reg = r600_clear_surface_reg,
1665 },
1666 .hpd = {
1667 .init = &evergreen_hpd_init,
1668 .fini = &evergreen_hpd_fini,
1669 .sense = &evergreen_hpd_sense,
1670 .set_polarity = &evergreen_hpd_set_polarity,
1671 },
1672 .pm = {
1673 .misc = &evergreen_pm_misc,
1674 .prepare = &evergreen_pm_prepare,
1675 .finish = &evergreen_pm_finish,
1676 .init_profile = &btc_pm_init_profile,
1677 .get_dynpm_state = &r600_pm_get_dynpm_state,
1678 .get_engine_clock = &radeon_atom_get_engine_clock,
1679 .set_engine_clock = &radeon_atom_set_engine_clock,
1680 .get_memory_clock = &radeon_atom_get_memory_clock,
1681 .set_memory_clock = &radeon_atom_set_memory_clock,
1682 .get_pcie_lanes = &r600_get_pcie_lanes,
1683 .set_pcie_lanes = &r600_set_pcie_lanes,
1684 .set_clock_gating = NULL,
1685 .set_uvd_clocks = &evergreen_set_uvd_clocks,
1686 .get_temperature = &evergreen_get_temp,
1687 },
1688 .dpm = {
1689 .init = &ni_dpm_init,
1690 .setup_asic = &ni_dpm_setup_asic,
1691 .enable = &ni_dpm_enable,
1692 .late_enable = &rv770_dpm_late_enable,
1693 .disable = &ni_dpm_disable,
1694 .pre_set_power_state = &ni_dpm_pre_set_power_state,
1695 .set_power_state = &ni_dpm_set_power_state,
1696 .post_set_power_state = &ni_dpm_post_set_power_state,
1697 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1698 .fini = &ni_dpm_fini,
1699 .get_sclk = &ni_dpm_get_sclk,
1700 .get_mclk = &ni_dpm_get_mclk,
1701 .print_power_state = &ni_dpm_print_power_state,
1702 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
1703 .force_performance_level = &ni_dpm_force_performance_level,
1704 .vblank_too_short = &ni_dpm_vblank_too_short,
1705 },
1706 .pflip = {
1707 .pre_page_flip = &evergreen_pre_page_flip,
1708 .page_flip = &evergreen_page_flip,
1709 .post_page_flip = &evergreen_post_page_flip,
1710 },
1711};
1712
1713static struct radeon_asic trinity_asic = {
1714 .init = &cayman_init,
1715 .fini = &cayman_fini,
1716 .suspend = &cayman_suspend,
1717 .resume = &cayman_resume,
1718 .asic_reset = &cayman_asic_reset,
1719 .vga_set_state = &r600_vga_set_state,
1720 .ioctl_wait_idle = r600_ioctl_wait_idle,
1721 .gui_idle = &r600_gui_idle,
1722 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1723 .get_xclk = &r600_get_xclk,
1724 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1725 .gart = {
1726 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1727 .set_page = &rs600_gart_set_page,
1728 },
1729 .vm = {
1730 .init = &cayman_vm_init,
1731 .fini = &cayman_vm_fini,
1732 .set_page = &cayman_dma_vm_set_page,
1733 },
1734 .ring = {
1735 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1736 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1737 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1738 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1739 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1740 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1741 },
1742 .irq = {
1743 .set = &evergreen_irq_set,
1744 .process = &evergreen_irq_process,
1745 },
1746 .display = {
1747 .bandwidth_update = &dce6_bandwidth_update,
1748 .get_vblank_counter = &evergreen_get_vblank_counter,
1749 .wait_for_vblank = &dce4_wait_for_vblank,
1750 .set_backlight_level = &atombios_set_backlight_level,
1751 .get_backlight_level = &atombios_get_backlight_level,
1752 .hdmi_enable = &evergreen_hdmi_enable,
1753 .hdmi_setmode = &evergreen_hdmi_setmode,
1754 },
1755 .copy = {
1756 .blit = &r600_copy_cpdma,
1757 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1758 .dma = &evergreen_copy_dma,
1759 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1760 .copy = &evergreen_copy_dma,
1761 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1762 },
1763 .surface = {
1764 .set_reg = r600_set_surface_reg,
1765 .clear_reg = r600_clear_surface_reg,
1766 },
1767 .hpd = {
1768 .init = &evergreen_hpd_init,
1769 .fini = &evergreen_hpd_fini,
1770 .sense = &evergreen_hpd_sense,
1771 .set_polarity = &evergreen_hpd_set_polarity,
1772 },
1773 .pm = {
1774 .misc = &evergreen_pm_misc,
1775 .prepare = &evergreen_pm_prepare,
1776 .finish = &evergreen_pm_finish,
1777 .init_profile = &sumo_pm_init_profile,
1778 .get_dynpm_state = &r600_pm_get_dynpm_state,
1779 .get_engine_clock = &radeon_atom_get_engine_clock,
1780 .set_engine_clock = &radeon_atom_set_engine_clock,
1781 .get_memory_clock = NULL,
1782 .set_memory_clock = NULL,
1783 .get_pcie_lanes = NULL,
1784 .set_pcie_lanes = NULL,
1785 .set_clock_gating = NULL,
1786 .set_uvd_clocks = &sumo_set_uvd_clocks,
1787 .get_temperature = &tn_get_temp,
1788 },
1789 .dpm = {
1790 .init = &trinity_dpm_init,
1791 .setup_asic = &trinity_dpm_setup_asic,
1792 .enable = &trinity_dpm_enable,
1793 .late_enable = &trinity_dpm_late_enable,
1794 .disable = &trinity_dpm_disable,
1795 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
1796 .set_power_state = &trinity_dpm_set_power_state,
1797 .post_set_power_state = &trinity_dpm_post_set_power_state,
1798 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
1799 .fini = &trinity_dpm_fini,
1800 .get_sclk = &trinity_dpm_get_sclk,
1801 .get_mclk = &trinity_dpm_get_mclk,
1802 .print_power_state = &trinity_dpm_print_power_state,
1803 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
1804 .force_performance_level = &trinity_dpm_force_performance_level,
1805 .enable_bapm = &trinity_dpm_enable_bapm,
1806 },
1807 .pflip = {
1808 .pre_page_flip = &evergreen_pre_page_flip,
1809 .page_flip = &evergreen_page_flip,
1810 .post_page_flip = &evergreen_post_page_flip,
1811 },
1812};
1813
1814static struct radeon_asic_ring si_gfx_ring = {
1815 .ib_execute = &si_ring_ib_execute,
1816 .ib_parse = &si_ib_parse,
1817 .emit_fence = &si_fence_ring_emit,
1818 .emit_semaphore = &r600_semaphore_ring_emit,
1819 .cs_parse = NULL,
1820 .ring_test = &r600_ring_test,
1821 .ib_test = &r600_ib_test,
1822 .is_lockup = &si_gfx_is_lockup,
1823 .vm_flush = &si_vm_flush,
1824 .get_rptr = &cayman_gfx_get_rptr,
1825 .get_wptr = &cayman_gfx_get_wptr,
1826 .set_wptr = &cayman_gfx_set_wptr,
1827};
1828
1829static struct radeon_asic_ring si_dma_ring = {
1830 .ib_execute = &cayman_dma_ring_ib_execute,
1831 .ib_parse = &evergreen_dma_ib_parse,
1832 .emit_fence = &evergreen_dma_fence_ring_emit,
1833 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1834 .cs_parse = NULL,
1835 .ring_test = &r600_dma_ring_test,
1836 .ib_test = &r600_dma_ib_test,
1837 .is_lockup = &si_dma_is_lockup,
1838 .vm_flush = &si_dma_vm_flush,
1839 .get_rptr = &cayman_dma_get_rptr,
1840 .get_wptr = &cayman_dma_get_wptr,
1841 .set_wptr = &cayman_dma_set_wptr,
1842};
1843
1844static struct radeon_asic si_asic = {
1845 .init = &si_init,
1846 .fini = &si_fini,
1847 .suspend = &si_suspend,
1848 .resume = &si_resume,
1849 .asic_reset = &si_asic_reset,
1850 .vga_set_state = &r600_vga_set_state,
1851 .ioctl_wait_idle = r600_ioctl_wait_idle,
1852 .gui_idle = &r600_gui_idle,
1853 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1854 .get_xclk = &si_get_xclk,
1855 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
1856 .gart = {
1857 .tlb_flush = &si_pcie_gart_tlb_flush,
1858 .set_page = &rs600_gart_set_page,
1859 },
1860 .vm = {
1861 .init = &si_vm_init,
1862 .fini = &si_vm_fini,
1863 .set_page = &si_dma_vm_set_page,
1864 },
1865 .ring = {
1866 [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1867 [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1868 [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1869 [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1870 [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1871 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1872 },
1873 .irq = {
1874 .set = &si_irq_set,
1875 .process = &si_irq_process,
1876 },
1877 .display = {
1878 .bandwidth_update = &dce6_bandwidth_update,
1879 .get_vblank_counter = &evergreen_get_vblank_counter,
1880 .wait_for_vblank = &dce4_wait_for_vblank,
1881 .set_backlight_level = &atombios_set_backlight_level,
1882 .get_backlight_level = &atombios_get_backlight_level,
1883 .hdmi_enable = &evergreen_hdmi_enable,
1884 .hdmi_setmode = &evergreen_hdmi_setmode,
1885 },
1886 .copy = {
1887 .blit = &r600_copy_cpdma,
1888 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1889 .dma = &si_copy_dma,
1890 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1891 .copy = &si_copy_dma,
1892 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1893 },
1894 .surface = {
1895 .set_reg = r600_set_surface_reg,
1896 .clear_reg = r600_clear_surface_reg,
1897 },
1898 .hpd = {
1899 .init = &evergreen_hpd_init,
1900 .fini = &evergreen_hpd_fini,
1901 .sense = &evergreen_hpd_sense,
1902 .set_polarity = &evergreen_hpd_set_polarity,
1903 },
1904 .pm = {
1905 .misc = &evergreen_pm_misc,
1906 .prepare = &evergreen_pm_prepare,
1907 .finish = &evergreen_pm_finish,
1908 .init_profile = &sumo_pm_init_profile,
1909 .get_dynpm_state = &r600_pm_get_dynpm_state,
1910 .get_engine_clock = &radeon_atom_get_engine_clock,
1911 .set_engine_clock = &radeon_atom_set_engine_clock,
1912 .get_memory_clock = &radeon_atom_get_memory_clock,
1913 .set_memory_clock = &radeon_atom_set_memory_clock,
1914 .get_pcie_lanes = &r600_get_pcie_lanes,
1915 .set_pcie_lanes = &r600_set_pcie_lanes,
1916 .set_clock_gating = NULL,
1917 .set_uvd_clocks = &si_set_uvd_clocks,
1918 .get_temperature = &si_get_temp,
1919 },
1920 .dpm = {
1921 .init = &si_dpm_init,
1922 .setup_asic = &si_dpm_setup_asic,
1923 .enable = &si_dpm_enable,
1924 .late_enable = &si_dpm_late_enable,
1925 .disable = &si_dpm_disable,
1926 .pre_set_power_state = &si_dpm_pre_set_power_state,
1927 .set_power_state = &si_dpm_set_power_state,
1928 .post_set_power_state = &si_dpm_post_set_power_state,
1929 .display_configuration_changed = &si_dpm_display_configuration_changed,
1930 .fini = &si_dpm_fini,
1931 .get_sclk = &ni_dpm_get_sclk,
1932 .get_mclk = &ni_dpm_get_mclk,
1933 .print_power_state = &ni_dpm_print_power_state,
1934 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
1935 .force_performance_level = &si_dpm_force_performance_level,
1936 .vblank_too_short = &ni_dpm_vblank_too_short,
1937 },
1938 .pflip = {
1939 .pre_page_flip = &evergreen_pre_page_flip,
1940 .page_flip = &evergreen_page_flip,
1941 .post_page_flip = &evergreen_post_page_flip,
1942 },
1943};
1944
1945static struct radeon_asic_ring ci_gfx_ring = {
1946 .ib_execute = &cik_ring_ib_execute,
1947 .ib_parse = &cik_ib_parse,
1948 .emit_fence = &cik_fence_gfx_ring_emit,
1949 .emit_semaphore = &cik_semaphore_ring_emit,
1950 .cs_parse = NULL,
1951 .ring_test = &cik_ring_test,
1952 .ib_test = &cik_ib_test,
1953 .is_lockup = &cik_gfx_is_lockup,
1954 .vm_flush = &cik_vm_flush,
1955 .get_rptr = &cik_gfx_get_rptr,
1956 .get_wptr = &cik_gfx_get_wptr,
1957 .set_wptr = &cik_gfx_set_wptr,
1958};
1959
1960static struct radeon_asic_ring ci_cp_ring = {
1961 .ib_execute = &cik_ring_ib_execute,
1962 .ib_parse = &cik_ib_parse,
1963 .emit_fence = &cik_fence_compute_ring_emit,
1964 .emit_semaphore = &cik_semaphore_ring_emit,
1965 .cs_parse = NULL,
1966 .ring_test = &cik_ring_test,
1967 .ib_test = &cik_ib_test,
1968 .is_lockup = &cik_gfx_is_lockup,
1969 .vm_flush = &cik_vm_flush,
1970 .get_rptr = &cik_compute_get_rptr,
1971 .get_wptr = &cik_compute_get_wptr,
1972 .set_wptr = &cik_compute_set_wptr,
1973};
1974
1975static struct radeon_asic_ring ci_dma_ring = {
1976 .ib_execute = &cik_sdma_ring_ib_execute,
1977 .ib_parse = &cik_ib_parse,
1978 .emit_fence = &cik_sdma_fence_ring_emit,
1979 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
1980 .cs_parse = NULL,
1981 .ring_test = &cik_sdma_ring_test,
1982 .ib_test = &cik_sdma_ib_test,
1983 .is_lockup = &cik_sdma_is_lockup,
1984 .vm_flush = &cik_dma_vm_flush,
1985 .get_rptr = &cik_sdma_get_rptr,
1986 .get_wptr = &cik_sdma_get_wptr,
1987 .set_wptr = &cik_sdma_set_wptr,
1988};
1989
1990static struct radeon_asic_ring ci_vce_ring = {
1991 .ib_execute = &radeon_vce_ib_execute,
1992 .emit_fence = &radeon_vce_fence_emit,
1993 .emit_semaphore = &radeon_vce_semaphore_emit,
1994 .cs_parse = &radeon_vce_cs_parse,
1995 .ring_test = &radeon_vce_ring_test,
1996 .ib_test = &radeon_vce_ib_test,
1997 .is_lockup = &radeon_ring_test_lockup,
1998 .get_rptr = &vce_v1_0_get_rptr,
1999 .get_wptr = &vce_v1_0_get_wptr,
2000 .set_wptr = &vce_v1_0_set_wptr,
2001};
2002
2003static struct radeon_asic ci_asic = {
2004 .init = &cik_init,
2005 .fini = &cik_fini,
2006 .suspend = &cik_suspend,
2007 .resume = &cik_resume,
2008 .asic_reset = &cik_asic_reset,
2009 .vga_set_state = &r600_vga_set_state,
2010 .ioctl_wait_idle = NULL,
2011 .gui_idle = &r600_gui_idle,
2012 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2013 .get_xclk = &cik_get_xclk,
2014 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2015 .gart = {
2016 .tlb_flush = &cik_pcie_gart_tlb_flush,
2017 .set_page = &rs600_gart_set_page,
2018 },
2019 .vm = {
2020 .init = &cik_vm_init,
2021 .fini = &cik_vm_fini,
2022 .set_page = &cik_sdma_vm_set_page,
2023 },
2024 .ring = {
2025 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2026 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2027 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2028 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2029 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2030 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2031 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2032 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2033 },
2034 .irq = {
2035 .set = &cik_irq_set,
2036 .process = &cik_irq_process,
2037 },
2038 .display = {
2039 .bandwidth_update = &dce8_bandwidth_update,
2040 .get_vblank_counter = &evergreen_get_vblank_counter,
2041 .wait_for_vblank = &dce4_wait_for_vblank,
2042 .set_backlight_level = &atombios_set_backlight_level,
2043 .get_backlight_level = &atombios_get_backlight_level,
2044 .hdmi_enable = &evergreen_hdmi_enable,
2045 .hdmi_setmode = &evergreen_hdmi_setmode,
2046 },
2047 .copy = {
2048 .blit = &cik_copy_cpdma,
2049 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2050 .dma = &cik_copy_dma,
2051 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2052 .copy = &cik_copy_cpdma,
2053 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2054 },
2055 .surface = {
2056 .set_reg = r600_set_surface_reg,
2057 .clear_reg = r600_clear_surface_reg,
2058 },
2059 .hpd = {
2060 .init = &evergreen_hpd_init,
2061 .fini = &evergreen_hpd_fini,
2062 .sense = &evergreen_hpd_sense,
2063 .set_polarity = &evergreen_hpd_set_polarity,
2064 },
2065 .pm = {
2066 .misc = &evergreen_pm_misc,
2067 .prepare = &evergreen_pm_prepare,
2068 .finish = &evergreen_pm_finish,
2069 .init_profile = &sumo_pm_init_profile,
2070 .get_dynpm_state = &r600_pm_get_dynpm_state,
2071 .get_engine_clock = &radeon_atom_get_engine_clock,
2072 .set_engine_clock = &radeon_atom_set_engine_clock,
2073 .get_memory_clock = &radeon_atom_get_memory_clock,
2074 .set_memory_clock = &radeon_atom_set_memory_clock,
2075 .get_pcie_lanes = NULL,
2076 .set_pcie_lanes = NULL,
2077 .set_clock_gating = NULL,
2078 .set_uvd_clocks = &cik_set_uvd_clocks,
2079 .set_vce_clocks = &cik_set_vce_clocks,
2080 .get_temperature = &ci_get_temp,
2081 },
2082 .dpm = {
2083 .init = &ci_dpm_init,
2084 .setup_asic = &ci_dpm_setup_asic,
2085 .enable = &ci_dpm_enable,
2086 .late_enable = &ci_dpm_late_enable,
2087 .disable = &ci_dpm_disable,
2088 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2089 .set_power_state = &ci_dpm_set_power_state,
2090 .post_set_power_state = &ci_dpm_post_set_power_state,
2091 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2092 .fini = &ci_dpm_fini,
2093 .get_sclk = &ci_dpm_get_sclk,
2094 .get_mclk = &ci_dpm_get_mclk,
2095 .print_power_state = &ci_dpm_print_power_state,
2096 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
2097 .force_performance_level = &ci_dpm_force_performance_level,
2098 .vblank_too_short = &ci_dpm_vblank_too_short,
2099 .powergate_uvd = &ci_dpm_powergate_uvd,
2100 },
2101 .pflip = {
2102 .pre_page_flip = &evergreen_pre_page_flip,
2103 .page_flip = &evergreen_page_flip,
2104 .post_page_flip = &evergreen_post_page_flip,
2105 },
2106};
2107
2108static struct radeon_asic kv_asic = {
2109 .init = &cik_init,
2110 .fini = &cik_fini,
2111 .suspend = &cik_suspend,
2112 .resume = &cik_resume,
2113 .asic_reset = &cik_asic_reset,
2114 .vga_set_state = &r600_vga_set_state,
2115 .ioctl_wait_idle = NULL,
2116 .gui_idle = &r600_gui_idle,
2117 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2118 .get_xclk = &cik_get_xclk,
2119 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2120 .gart = {
2121 .tlb_flush = &cik_pcie_gart_tlb_flush,
2122 .set_page = &rs600_gart_set_page,
2123 },
2124 .vm = {
2125 .init = &cik_vm_init,
2126 .fini = &cik_vm_fini,
2127 .set_page = &cik_sdma_vm_set_page,
2128 },
2129 .ring = {
2130 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2131 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2132 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2133 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2134 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2135 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2136 [TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2137 [TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2138 },
2139 .irq = {
2140 .set = &cik_irq_set,
2141 .process = &cik_irq_process,
2142 },
2143 .display = {
2144 .bandwidth_update = &dce8_bandwidth_update,
2145 .get_vblank_counter = &evergreen_get_vblank_counter,
2146 .wait_for_vblank = &dce4_wait_for_vblank,
2147 .set_backlight_level = &atombios_set_backlight_level,
2148 .get_backlight_level = &atombios_get_backlight_level,
2149 .hdmi_enable = &evergreen_hdmi_enable,
2150 .hdmi_setmode = &evergreen_hdmi_setmode,
2151 },
2152 .copy = {
2153 .blit = &cik_copy_cpdma,
2154 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2155 .dma = &cik_copy_dma,
2156 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2157 .copy = &cik_copy_dma,
2158 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2159 },
2160 .surface = {
2161 .set_reg = r600_set_surface_reg,
2162 .clear_reg = r600_clear_surface_reg,
2163 },
2164 .hpd = {
2165 .init = &evergreen_hpd_init,
2166 .fini = &evergreen_hpd_fini,
2167 .sense = &evergreen_hpd_sense,
2168 .set_polarity = &evergreen_hpd_set_polarity,
2169 },
2170 .pm = {
2171 .misc = &evergreen_pm_misc,
2172 .prepare = &evergreen_pm_prepare,
2173 .finish = &evergreen_pm_finish,
2174 .init_profile = &sumo_pm_init_profile,
2175 .get_dynpm_state = &r600_pm_get_dynpm_state,
2176 .get_engine_clock = &radeon_atom_get_engine_clock,
2177 .set_engine_clock = &radeon_atom_set_engine_clock,
2178 .get_memory_clock = &radeon_atom_get_memory_clock,
2179 .set_memory_clock = &radeon_atom_set_memory_clock,
2180 .get_pcie_lanes = NULL,
2181 .set_pcie_lanes = NULL,
2182 .set_clock_gating = NULL,
2183 .set_uvd_clocks = &cik_set_uvd_clocks,
2184 .set_vce_clocks = &cik_set_vce_clocks,
2185 .get_temperature = &kv_get_temp,
2186 },
2187 .dpm = {
2188 .init = &kv_dpm_init,
2189 .setup_asic = &kv_dpm_setup_asic,
2190 .enable = &kv_dpm_enable,
2191 .late_enable = &kv_dpm_late_enable,
2192 .disable = &kv_dpm_disable,
2193 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2194 .set_power_state = &kv_dpm_set_power_state,
2195 .post_set_power_state = &kv_dpm_post_set_power_state,
2196 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2197 .fini = &kv_dpm_fini,
2198 .get_sclk = &kv_dpm_get_sclk,
2199 .get_mclk = &kv_dpm_get_mclk,
2200 .print_power_state = &kv_dpm_print_power_state,
2201 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2202 .force_performance_level = &kv_dpm_force_performance_level,
2203 .powergate_uvd = &kv_dpm_powergate_uvd,
2204 .enable_bapm = &kv_dpm_enable_bapm,
2205 },
2206 .pflip = {
2207 .pre_page_flip = &evergreen_pre_page_flip,
2208 .page_flip = &evergreen_page_flip,
2209 .post_page_flip = &evergreen_post_page_flip,
2210 },
2211};
2212
2213/**
2214 * radeon_asic_init - register asic specific callbacks
2215 *
2216 * @rdev: radeon device pointer
2217 *
2218 * Registers the appropriate asic specific callbacks for each
2219 * chip family. Also sets other asics specific info like the number
2220 * of crtcs and the register aperture accessors (all asics).
2221 * Returns 0 for success.
2222 */
2223int radeon_asic_init(struct radeon_device *rdev)
2224{
2225 radeon_register_accessor_init(rdev);
2226
2227 /* set the number of crtcs */
2228 if (rdev->flags & RADEON_SINGLE_CRTC)
2229 rdev->num_crtc = 1;
2230 else
2231 rdev->num_crtc = 2;
2232
2233 rdev->has_uvd = false;
2234
2235 switch (rdev->family) {
2236 case CHIP_R100:
2237 case CHIP_RV100:
2238 case CHIP_RS100:
2239 case CHIP_RV200:
2240 case CHIP_RS200:
2241 rdev->asic = &r100_asic;
2242 break;
2243 case CHIP_R200:
2244 case CHIP_RV250:
2245 case CHIP_RS300:
2246 case CHIP_RV280:
2247 rdev->asic = &r200_asic;
2248 break;
2249 case CHIP_R300:
2250 case CHIP_R350:
2251 case CHIP_RV350:
2252 case CHIP_RV380:
2253 if (rdev->flags & RADEON_IS_PCIE)
2254 rdev->asic = &r300_asic_pcie;
2255 else
2256 rdev->asic = &r300_asic;
2257 break;
2258 case CHIP_R420:
2259 case CHIP_R423:
2260 case CHIP_RV410:
2261 rdev->asic = &r420_asic;
2262 /* handle macs */
2263 if (rdev->bios == NULL) {
2264 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2265 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2266 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2267 rdev->asic->pm.set_memory_clock = NULL;
2268 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
2269 }
2270 break;
2271 case CHIP_RS400:
2272 case CHIP_RS480:
2273 rdev->asic = &rs400_asic;
2274 break;
2275 case CHIP_RS600:
2276 rdev->asic = &rs600_asic;
2277 break;
2278 case CHIP_RS690:
2279 case CHIP_RS740:
2280 rdev->asic = &rs690_asic;
2281 break;
2282 case CHIP_RV515:
2283 rdev->asic = &rv515_asic;
2284 break;
2285 case CHIP_R520:
2286 case CHIP_RV530:
2287 case CHIP_RV560:
2288 case CHIP_RV570:
2289 case CHIP_R580:
2290 rdev->asic = &r520_asic;
2291 break;
2292 case CHIP_R600:
2293 rdev->asic = &r600_asic;
2294 break;
2295 case CHIP_RV610:
2296 case CHIP_RV630:
2297 case CHIP_RV620:
2298 case CHIP_RV635:
2299 case CHIP_RV670:
2300 rdev->asic = &rv6xx_asic;
2301 rdev->has_uvd = true;
2302 break;
2303 case CHIP_RS780:
2304 case CHIP_RS880:
2305 rdev->asic = &rs780_asic;
2306 rdev->has_uvd = true;
2307 break;
2308 case CHIP_RV770:
2309 case CHIP_RV730:
2310 case CHIP_RV710:
2311 case CHIP_RV740:
2312 rdev->asic = &rv770_asic;
2313 rdev->has_uvd = true;
2314 break;
2315 case CHIP_CEDAR:
2316 case CHIP_REDWOOD:
2317 case CHIP_JUNIPER:
2318 case CHIP_CYPRESS:
2319 case CHIP_HEMLOCK:
2320 /* set num crtcs */
2321 if (rdev->family == CHIP_CEDAR)
2322 rdev->num_crtc = 4;
2323 else
2324 rdev->num_crtc = 6;
2325 rdev->asic = &evergreen_asic;
2326 rdev->has_uvd = true;
2327 break;
2328 case CHIP_PALM:
2329 case CHIP_SUMO:
2330 case CHIP_SUMO2:
2331 rdev->asic = &sumo_asic;
2332 rdev->has_uvd = true;
2333 break;
2334 case CHIP_BARTS:
2335 case CHIP_TURKS:
2336 case CHIP_CAICOS:
2337 /* set num crtcs */
2338 if (rdev->family == CHIP_CAICOS)
2339 rdev->num_crtc = 4;
2340 else
2341 rdev->num_crtc = 6;
2342 rdev->asic = &btc_asic;
2343 rdev->has_uvd = true;
2344 break;
2345 case CHIP_CAYMAN:
2346 rdev->asic = &cayman_asic;
2347 /* set num crtcs */
2348 rdev->num_crtc = 6;
2349 rdev->has_uvd = true;
2350 break;
2351 case CHIP_ARUBA:
2352 rdev->asic = &trinity_asic;
2353 /* set num crtcs */
2354 rdev->num_crtc = 4;
2355 rdev->has_uvd = true;
2356 break;
2357 case CHIP_TAHITI:
2358 case CHIP_PITCAIRN:
2359 case CHIP_VERDE:
2360 case CHIP_OLAND:
2361 case CHIP_HAINAN:
2362 rdev->asic = &si_asic;
2363 /* set num crtcs */
2364 if (rdev->family == CHIP_HAINAN)
2365 rdev->num_crtc = 0;
2366 else if (rdev->family == CHIP_OLAND)
2367 rdev->num_crtc = 2;
2368 else
2369 rdev->num_crtc = 6;
2370 if (rdev->family == CHIP_HAINAN)
2371 rdev->has_uvd = false;
2372 else
2373 rdev->has_uvd = true;
2374 switch (rdev->family) {
2375 case CHIP_TAHITI:
2376 rdev->cg_flags =
2377 RADEON_CG_SUPPORT_GFX_MGCG |
2378 RADEON_CG_SUPPORT_GFX_MGLS |
2379 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2380 RADEON_CG_SUPPORT_GFX_CGLS |
2381 RADEON_CG_SUPPORT_GFX_CGTS |
2382 RADEON_CG_SUPPORT_GFX_CP_LS |
2383 RADEON_CG_SUPPORT_MC_MGCG |
2384 RADEON_CG_SUPPORT_SDMA_MGCG |
2385 RADEON_CG_SUPPORT_BIF_LS |
2386 RADEON_CG_SUPPORT_VCE_MGCG |
2387 RADEON_CG_SUPPORT_UVD_MGCG |
2388 RADEON_CG_SUPPORT_HDP_LS |
2389 RADEON_CG_SUPPORT_HDP_MGCG;
2390 rdev->pg_flags = 0;
2391 break;
2392 case CHIP_PITCAIRN:
2393 rdev->cg_flags =
2394 RADEON_CG_SUPPORT_GFX_MGCG |
2395 RADEON_CG_SUPPORT_GFX_MGLS |
2396 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2397 RADEON_CG_SUPPORT_GFX_CGLS |
2398 RADEON_CG_SUPPORT_GFX_CGTS |
2399 RADEON_CG_SUPPORT_GFX_CP_LS |
2400 RADEON_CG_SUPPORT_GFX_RLC_LS |
2401 RADEON_CG_SUPPORT_MC_LS |
2402 RADEON_CG_SUPPORT_MC_MGCG |
2403 RADEON_CG_SUPPORT_SDMA_MGCG |
2404 RADEON_CG_SUPPORT_BIF_LS |
2405 RADEON_CG_SUPPORT_VCE_MGCG |
2406 RADEON_CG_SUPPORT_UVD_MGCG |
2407 RADEON_CG_SUPPORT_HDP_LS |
2408 RADEON_CG_SUPPORT_HDP_MGCG;
2409 rdev->pg_flags = 0;
2410 break;
2411 case CHIP_VERDE:
2412 rdev->cg_flags =
2413 RADEON_CG_SUPPORT_GFX_MGCG |
2414 RADEON_CG_SUPPORT_GFX_MGLS |
2415 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2416 RADEON_CG_SUPPORT_GFX_CGLS |
2417 RADEON_CG_SUPPORT_GFX_CGTS |
2418 RADEON_CG_SUPPORT_GFX_CP_LS |
2419 RADEON_CG_SUPPORT_GFX_RLC_LS |
2420 RADEON_CG_SUPPORT_MC_LS |
2421 RADEON_CG_SUPPORT_MC_MGCG |
2422 RADEON_CG_SUPPORT_SDMA_MGCG |
2423 RADEON_CG_SUPPORT_BIF_LS |
2424 RADEON_CG_SUPPORT_VCE_MGCG |
2425 RADEON_CG_SUPPORT_UVD_MGCG |
2426 RADEON_CG_SUPPORT_HDP_LS |
2427 RADEON_CG_SUPPORT_HDP_MGCG;
2428 rdev->pg_flags = 0 |
2429 /*RADEON_PG_SUPPORT_GFX_PG | */
2430 RADEON_PG_SUPPORT_SDMA;
2431 break;
2432 case CHIP_OLAND:
2433 rdev->cg_flags =
2434 RADEON_CG_SUPPORT_GFX_MGCG |
2435 RADEON_CG_SUPPORT_GFX_MGLS |
2436 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2437 RADEON_CG_SUPPORT_GFX_CGLS |
2438 RADEON_CG_SUPPORT_GFX_CGTS |
2439 RADEON_CG_SUPPORT_GFX_CP_LS |
2440 RADEON_CG_SUPPORT_GFX_RLC_LS |
2441 RADEON_CG_SUPPORT_MC_LS |
2442 RADEON_CG_SUPPORT_MC_MGCG |
2443 RADEON_CG_SUPPORT_SDMA_MGCG |
2444 RADEON_CG_SUPPORT_BIF_LS |
2445 RADEON_CG_SUPPORT_UVD_MGCG |
2446 RADEON_CG_SUPPORT_HDP_LS |
2447 RADEON_CG_SUPPORT_HDP_MGCG;
2448 rdev->pg_flags = 0;
2449 break;
2450 case CHIP_HAINAN:
2451 rdev->cg_flags =
2452 RADEON_CG_SUPPORT_GFX_MGCG |
2453 RADEON_CG_SUPPORT_GFX_MGLS |
2454 /*RADEON_CG_SUPPORT_GFX_CGCG |*/
2455 RADEON_CG_SUPPORT_GFX_CGLS |
2456 RADEON_CG_SUPPORT_GFX_CGTS |
2457 RADEON_CG_SUPPORT_GFX_CP_LS |
2458 RADEON_CG_SUPPORT_GFX_RLC_LS |
2459 RADEON_CG_SUPPORT_MC_LS |
2460 RADEON_CG_SUPPORT_MC_MGCG |
2461 RADEON_CG_SUPPORT_SDMA_MGCG |
2462 RADEON_CG_SUPPORT_BIF_LS |
2463 RADEON_CG_SUPPORT_HDP_LS |
2464 RADEON_CG_SUPPORT_HDP_MGCG;
2465 rdev->pg_flags = 0;
2466 break;
2467 default:
2468 rdev->cg_flags = 0;
2469 rdev->pg_flags = 0;
2470 break;
2471 }
2472 break;
2473 case CHIP_BONAIRE:
2474 case CHIP_HAWAII:
2475 rdev->asic = &ci_asic;
2476 rdev->num_crtc = 6;
2477 rdev->has_uvd = true;
2478 if (rdev->family == CHIP_BONAIRE) {
2479 rdev->cg_flags =
2480 RADEON_CG_SUPPORT_GFX_MGCG |
2481 RADEON_CG_SUPPORT_GFX_MGLS |
2482 RADEON_CG_SUPPORT_GFX_CGCG |
2483 RADEON_CG_SUPPORT_GFX_CGLS |
2484 RADEON_CG_SUPPORT_GFX_CGTS |
2485 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2486 RADEON_CG_SUPPORT_GFX_CP_LS |
2487 RADEON_CG_SUPPORT_MC_LS |
2488 RADEON_CG_SUPPORT_MC_MGCG |
2489 RADEON_CG_SUPPORT_SDMA_MGCG |
2490 RADEON_CG_SUPPORT_SDMA_LS |
2491 RADEON_CG_SUPPORT_BIF_LS |
2492 RADEON_CG_SUPPORT_VCE_MGCG |
2493 RADEON_CG_SUPPORT_UVD_MGCG |
2494 RADEON_CG_SUPPORT_HDP_LS |
2495 RADEON_CG_SUPPORT_HDP_MGCG;
2496 rdev->pg_flags = 0;
2497 } else {
2498 rdev->cg_flags =
2499 RADEON_CG_SUPPORT_GFX_MGCG |
2500 RADEON_CG_SUPPORT_GFX_MGLS |
2501 RADEON_CG_SUPPORT_GFX_CGCG |
2502 RADEON_CG_SUPPORT_GFX_CGLS |
2503 RADEON_CG_SUPPORT_GFX_CGTS |
2504 RADEON_CG_SUPPORT_GFX_CP_LS |
2505 RADEON_CG_SUPPORT_MC_LS |
2506 RADEON_CG_SUPPORT_MC_MGCG |
2507 RADEON_CG_SUPPORT_SDMA_MGCG |
2508 RADEON_CG_SUPPORT_SDMA_LS |
2509 RADEON_CG_SUPPORT_BIF_LS |
2510 RADEON_CG_SUPPORT_VCE_MGCG |
2511 RADEON_CG_SUPPORT_UVD_MGCG |
2512 RADEON_CG_SUPPORT_HDP_LS |
2513 RADEON_CG_SUPPORT_HDP_MGCG;
2514 rdev->pg_flags = 0;
2515 }
2516 break;
2517 case CHIP_KAVERI:
2518 case CHIP_KABINI:
2519 case CHIP_MULLINS:
2520 rdev->asic = &kv_asic;
2521 /* set num crtcs */
2522 if (rdev->family == CHIP_KAVERI) {
2523 rdev->num_crtc = 4;
2524 rdev->cg_flags =
2525 RADEON_CG_SUPPORT_GFX_MGCG |
2526 RADEON_CG_SUPPORT_GFX_MGLS |
2527 RADEON_CG_SUPPORT_GFX_CGCG |
2528 RADEON_CG_SUPPORT_GFX_CGLS |
2529 RADEON_CG_SUPPORT_GFX_CGTS |
2530 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2531 RADEON_CG_SUPPORT_GFX_CP_LS |
2532 RADEON_CG_SUPPORT_SDMA_MGCG |
2533 RADEON_CG_SUPPORT_SDMA_LS |
2534 RADEON_CG_SUPPORT_BIF_LS |
2535 RADEON_CG_SUPPORT_VCE_MGCG |
2536 RADEON_CG_SUPPORT_UVD_MGCG |
2537 RADEON_CG_SUPPORT_HDP_LS |
2538 RADEON_CG_SUPPORT_HDP_MGCG;
2539 rdev->pg_flags = 0;
2540 /*RADEON_PG_SUPPORT_GFX_PG |
2541 RADEON_PG_SUPPORT_GFX_SMG |
2542 RADEON_PG_SUPPORT_GFX_DMG |
2543 RADEON_PG_SUPPORT_UVD |
2544 RADEON_PG_SUPPORT_VCE |
2545 RADEON_PG_SUPPORT_CP |
2546 RADEON_PG_SUPPORT_GDS |
2547 RADEON_PG_SUPPORT_RLC_SMU_HS |
2548 RADEON_PG_SUPPORT_ACP |
2549 RADEON_PG_SUPPORT_SAMU;*/
2550 } else {
2551 rdev->num_crtc = 2;
2552 rdev->cg_flags =
2553 RADEON_CG_SUPPORT_GFX_MGCG |
2554 RADEON_CG_SUPPORT_GFX_MGLS |
2555 RADEON_CG_SUPPORT_GFX_CGCG |
2556 RADEON_CG_SUPPORT_GFX_CGLS |
2557 RADEON_CG_SUPPORT_GFX_CGTS |
2558 RADEON_CG_SUPPORT_GFX_CGTS_LS |
2559 RADEON_CG_SUPPORT_GFX_CP_LS |
2560 RADEON_CG_SUPPORT_SDMA_MGCG |
2561 RADEON_CG_SUPPORT_SDMA_LS |
2562 RADEON_CG_SUPPORT_BIF_LS |
2563 RADEON_CG_SUPPORT_VCE_MGCG |
2564 RADEON_CG_SUPPORT_UVD_MGCG |
2565 RADEON_CG_SUPPORT_HDP_LS |
2566 RADEON_CG_SUPPORT_HDP_MGCG;
2567 rdev->pg_flags = 0;
2568 /*RADEON_PG_SUPPORT_GFX_PG |
2569 RADEON_PG_SUPPORT_GFX_SMG |
2570 RADEON_PG_SUPPORT_UVD |
2571 RADEON_PG_SUPPORT_VCE |
2572 RADEON_PG_SUPPORT_CP |
2573 RADEON_PG_SUPPORT_GDS |
2574 RADEON_PG_SUPPORT_RLC_SMU_HS |
2575 RADEON_PG_SUPPORT_SAMU;*/
2576 }
2577 rdev->has_uvd = true;
2578 break;
2579 default:
2580 /* FIXME: not supported yet */
2581 return -EINVAL;
2582 }
2583
2584 if (rdev->flags & RADEON_IS_IGP) {
2585 rdev->asic->pm.get_memory_clock = NULL;
2586 rdev->asic->pm.set_memory_clock = NULL;
2587 }
2588
2589 return 0;
2590}
2591