Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2/* smp.c: Sparc SMP support.
  3 *
  4 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
  5 * Copyright (C) 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6 * Copyright (C) 2004 Keith M Wesolowski (wesolows@foobazco.org)
  7 */
  8
  9#include <asm/head.h>
 10
 11#include <linux/kernel.h>
 12#include <linux/sched.h>
 13#include <linux/threads.h>
 14#include <linux/smp.h>
 15#include <linux/interrupt.h>
 16#include <linux/kernel_stat.h>
 17#include <linux/init.h>
 18#include <linux/spinlock.h>
 19#include <linux/mm.h>
 20#include <linux/fs.h>
 21#include <linux/seq_file.h>
 22#include <linux/cache.h>
 23#include <linux/delay.h>
 24#include <linux/profile.h>
 25#include <linux/cpu.h>
 26
 27#include <asm/ptrace.h>
 28#include <linux/atomic.h>
 29
 30#include <asm/irq.h>
 31#include <asm/page.h>
 
 
 32#include <asm/oplib.h>
 33#include <asm/cacheflush.h>
 34#include <asm/tlbflush.h>
 35#include <asm/cpudata.h>
 36#include <asm/timer.h>
 37#include <asm/leon.h>
 38
 39#include "kernel.h"
 40#include "irq.h"
 41
 42volatile unsigned long cpu_callin_map[NR_CPUS] = {0,};
 43
 44cpumask_t smp_commenced_mask = CPU_MASK_NONE;
 45
 46const struct sparc32_ipi_ops *sparc32_ipi_ops;
 47
 48/* The only guaranteed locking primitive available on all Sparc
 49 * processors is 'ldstub [%reg + immediate], %dest_reg' which atomically
 50 * places the current byte at the effective address into dest_reg and
 51 * places 0xff there afterwards.  Pretty lame locking primitive
 52 * compared to the Alpha and the Intel no?  Most Sparcs have 'swap'
 53 * instruction which is much better...
 54 */
 55
 56void smp_store_cpu_info(int id)
 57{
 58	int cpu_node;
 59	int mid;
 60
 61	cpu_data(id).udelay_val = loops_per_jiffy;
 62
 63	cpu_find_by_mid(id, &cpu_node);
 64	cpu_data(id).clock_tick = prom_getintdefault(cpu_node,
 65						     "clock-frequency", 0);
 66	cpu_data(id).prom_node = cpu_node;
 67	mid = cpu_get_hwmid(cpu_node);
 68
 69	if (mid < 0) {
 70		printk(KERN_NOTICE "No MID found for CPU%d at node 0x%08x", id, cpu_node);
 71		mid = 0;
 72	}
 73	cpu_data(id).mid = mid;
 74}
 75
 76void __init smp_cpus_done(unsigned int max_cpus)
 77{
 
 
 78	unsigned long bogosum = 0;
 79	int cpu, num = 0;
 80
 81	for_each_online_cpu(cpu) {
 82		num++;
 83		bogosum += cpu_data(cpu).udelay_val;
 84	}
 85
 86	printk("Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
 87		num, bogosum/(500000/HZ),
 88		(bogosum/(5000/HZ))%100);
 89
 90	switch(sparc_cpu_model) {
 91	case sun4m:
 92		smp4m_smp_done();
 93		break;
 94	case sun4d:
 95		smp4d_smp_done();
 96		break;
 97	case sparc_leon:
 98		leon_smp_done();
 99		break;
100	case sun4e:
101		printk("SUN4E\n");
102		BUG();
103		break;
104	case sun4u:
105		printk("SUN4U\n");
106		BUG();
107		break;
108	default:
109		printk("UNKNOWN!\n");
110		BUG();
111		break;
112	}
113}
114
115void cpu_panic(void)
116{
117	printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
118	panic("SMP bolixed\n");
119}
120
121struct linux_prom_registers smp_penguin_ctable = { 0 };
122
123void smp_send_reschedule(int cpu)
124{
125	/*
126	 * CPU model dependent way of implementing IPI generation targeting
127	 * a single CPU. The trap handler needs only to do trap entry/return
128	 * to call schedule.
129	 */
130	sparc32_ipi_ops->resched(cpu);
131}
132
133void smp_send_stop(void)
134{
135}
136
137void arch_send_call_function_single_ipi(int cpu)
138{
139	/* trigger one IPI single call on one CPU */
140	sparc32_ipi_ops->single(cpu);
141}
142
143void arch_send_call_function_ipi_mask(const struct cpumask *mask)
144{
145	int cpu;
146
147	/* trigger IPI mask call on each CPU */
148	for_each_cpu(cpu, mask)
149		sparc32_ipi_ops->mask_one(cpu);
150}
151
152void smp_resched_interrupt(void)
153{
154	irq_enter();
155	scheduler_ipi();
156	local_cpu_data().irq_resched_count++;
157	irq_exit();
158	/* re-schedule routine called by interrupt return code. */
159}
160
161void smp_call_function_single_interrupt(void)
162{
163	irq_enter();
164	generic_smp_call_function_single_interrupt();
165	local_cpu_data().irq_call_count++;
166	irq_exit();
167}
168
169void smp_call_function_interrupt(void)
170{
171	irq_enter();
172	generic_smp_call_function_interrupt();
173	local_cpu_data().irq_call_count++;
174	irq_exit();
175}
176
 
 
 
 
 
177void __init smp_prepare_cpus(unsigned int max_cpus)
178{
 
 
179	int i, cpuid, extra;
180
181	printk("Entering SMP Mode...\n");
182
183	extra = 0;
184	for (i = 0; !cpu_find_by_instance(i, NULL, &cpuid); i++) {
185		if (cpuid >= NR_CPUS)
186			extra++;
187	}
188	/* i = number of cpus */
189	if (extra && max_cpus > i - extra)
190		printk("Warning: NR_CPUS is too low to start all cpus\n");
191
192	smp_store_cpu_info(boot_cpu_id);
193
194	switch(sparc_cpu_model) {
195	case sun4m:
196		smp4m_boot_cpus();
197		break;
198	case sun4d:
199		smp4d_boot_cpus();
200		break;
201	case sparc_leon:
202		leon_boot_cpus();
203		break;
204	case sun4e:
205		printk("SUN4E\n");
206		BUG();
207		break;
208	case sun4u:
209		printk("SUN4U\n");
210		BUG();
211		break;
212	default:
213		printk("UNKNOWN!\n");
214		BUG();
215		break;
216	}
217}
218
219/* Set this up early so that things like the scheduler can init
220 * properly.  We use the same cpu mask for both the present and
221 * possible cpu map.
222 */
223void __init smp_setup_cpu_possible_map(void)
224{
225	int instance, mid;
226
227	instance = 0;
228	while (!cpu_find_by_instance(instance, NULL, &mid)) {
229		if (mid < NR_CPUS) {
230			set_cpu_possible(mid, true);
231			set_cpu_present(mid, true);
232		}
233		instance++;
234	}
235}
236
237void __init smp_prepare_boot_cpu(void)
238{
239	int cpuid = hard_smp_processor_id();
240
241	if (cpuid >= NR_CPUS) {
242		prom_printf("Serious problem, boot cpu id >= NR_CPUS\n");
243		prom_halt();
244	}
245	if (cpuid != 0)
246		printk("boot cpu id != 0, this could work but is untested\n");
247
248	current_thread_info()->cpu = cpuid;
249	set_cpu_online(cpuid, true);
250	set_cpu_possible(cpuid, true);
251}
252
253int __cpu_up(unsigned int cpu, struct task_struct *tidle)
254{
 
 
255	int ret=0;
256
257	switch(sparc_cpu_model) {
258	case sun4m:
259		ret = smp4m_boot_one_cpu(cpu, tidle);
260		break;
261	case sun4d:
262		ret = smp4d_boot_one_cpu(cpu, tidle);
263		break;
264	case sparc_leon:
265		ret = leon_boot_one_cpu(cpu, tidle);
266		break;
267	case sun4e:
268		printk("SUN4E\n");
269		BUG();
270		break;
271	case sun4u:
272		printk("SUN4U\n");
273		BUG();
274		break;
275	default:
276		printk("UNKNOWN!\n");
277		BUG();
278		break;
279	}
280
281	if (!ret) {
282		cpumask_set_cpu(cpu, &smp_commenced_mask);
283		while (!cpu_online(cpu))
284			mb();
285	}
286	return ret;
287}
288
289static void arch_cpu_pre_starting(void *arg)
290{
291	local_ops->cache_all();
292	local_ops->tlb_all();
293
294	switch(sparc_cpu_model) {
295	case sun4m:
296		sun4m_cpu_pre_starting(arg);
297		break;
298	case sun4d:
299		sun4d_cpu_pre_starting(arg);
300		break;
301	case sparc_leon:
302		leon_cpu_pre_starting(arg);
303		break;
304	default:
305		BUG();
306	}
307}
308
309static void arch_cpu_pre_online(void *arg)
310{
311	unsigned int cpuid = hard_smp_processor_id();
312
313	register_percpu_ce(cpuid);
314
315	calibrate_delay();
316	smp_store_cpu_info(cpuid);
317
318	local_ops->cache_all();
319	local_ops->tlb_all();
320
321	switch(sparc_cpu_model) {
322	case sun4m:
323		sun4m_cpu_pre_online(arg);
324		break;
325	case sun4d:
326		sun4d_cpu_pre_online(arg);
327		break;
328	case sparc_leon:
329		leon_cpu_pre_online(arg);
330		break;
331	default:
332		BUG();
333	}
334}
335
336static void sparc_start_secondary(void *arg)
337{
338	unsigned int cpu;
339
340	/*
341	 * SMP booting is extremely fragile in some architectures. So run
342	 * the cpu initialization code first before anything else.
343	 */
344	arch_cpu_pre_starting(arg);
345
 
346	cpu = smp_processor_id();
347
 
348	notify_cpu_starting(cpu);
 
349	arch_cpu_pre_online(arg);
350
351	/* Set the CPU in the cpu_online_mask */
352	set_cpu_online(cpu, true);
353
354	/* Enable local interrupts now */
355	local_irq_enable();
356
357	wmb();
358	cpu_startup_entry(CPUHP_AP_ONLINE_IDLE);
359
360	/* We should never reach here! */
361	BUG();
362}
363
364void smp_callin(void)
365{
366	sparc_start_secondary(NULL);
367}
368
369void smp_bogo(struct seq_file *m)
370{
371	int i;
372	
373	for_each_online_cpu(i) {
374		seq_printf(m,
375			   "Cpu%dBogo\t: %lu.%02lu\n",
376			   i,
377			   cpu_data(i).udelay_val/(500000/HZ),
378			   (cpu_data(i).udelay_val/(5000/HZ))%100);
379	}
380}
381
382void smp_info(struct seq_file *m)
383{
384	int i;
385
386	seq_printf(m, "State:\n");
387	for_each_online_cpu(i)
388		seq_printf(m, "CPU%d\t\t: online\n", i);
389}
v3.15
 
  1/* smp.c: Sparc SMP support.
  2 *
  3 * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
  4 * Copyright (C) 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  5 * Copyright (C) 2004 Keith M Wesolowski (wesolows@foobazco.org)
  6 */
  7
  8#include <asm/head.h>
  9
 10#include <linux/kernel.h>
 11#include <linux/sched.h>
 12#include <linux/threads.h>
 13#include <linux/smp.h>
 14#include <linux/interrupt.h>
 15#include <linux/kernel_stat.h>
 16#include <linux/init.h>
 17#include <linux/spinlock.h>
 18#include <linux/mm.h>
 19#include <linux/fs.h>
 20#include <linux/seq_file.h>
 21#include <linux/cache.h>
 22#include <linux/delay.h>
 
 23#include <linux/cpu.h>
 24
 25#include <asm/ptrace.h>
 26#include <linux/atomic.h>
 27
 28#include <asm/irq.h>
 29#include <asm/page.h>
 30#include <asm/pgalloc.h>
 31#include <asm/pgtable.h>
 32#include <asm/oplib.h>
 33#include <asm/cacheflush.h>
 34#include <asm/tlbflush.h>
 35#include <asm/cpudata.h>
 36#include <asm/timer.h>
 37#include <asm/leon.h>
 38
 39#include "kernel.h"
 40#include "irq.h"
 41
 42volatile unsigned long cpu_callin_map[NR_CPUS] = {0,};
 43
 44cpumask_t smp_commenced_mask = CPU_MASK_NONE;
 45
 46const struct sparc32_ipi_ops *sparc32_ipi_ops;
 47
 48/* The only guaranteed locking primitive available on all Sparc
 49 * processors is 'ldstub [%reg + immediate], %dest_reg' which atomically
 50 * places the current byte at the effective address into dest_reg and
 51 * places 0xff there afterwards.  Pretty lame locking primitive
 52 * compared to the Alpha and the Intel no?  Most Sparcs have 'swap'
 53 * instruction which is much better...
 54 */
 55
 56void smp_store_cpu_info(int id)
 57{
 58	int cpu_node;
 59	int mid;
 60
 61	cpu_data(id).udelay_val = loops_per_jiffy;
 62
 63	cpu_find_by_mid(id, &cpu_node);
 64	cpu_data(id).clock_tick = prom_getintdefault(cpu_node,
 65						     "clock-frequency", 0);
 66	cpu_data(id).prom_node = cpu_node;
 67	mid = cpu_get_hwmid(cpu_node);
 68
 69	if (mid < 0) {
 70		printk(KERN_NOTICE "No MID found for CPU%d at node 0x%08d", id, cpu_node);
 71		mid = 0;
 72	}
 73	cpu_data(id).mid = mid;
 74}
 75
 76void __init smp_cpus_done(unsigned int max_cpus)
 77{
 78	extern void smp4m_smp_done(void);
 79	extern void smp4d_smp_done(void);
 80	unsigned long bogosum = 0;
 81	int cpu, num = 0;
 82
 83	for_each_online_cpu(cpu) {
 84		num++;
 85		bogosum += cpu_data(cpu).udelay_val;
 86	}
 87
 88	printk("Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
 89		num, bogosum/(500000/HZ),
 90		(bogosum/(5000/HZ))%100);
 91
 92	switch(sparc_cpu_model) {
 93	case sun4m:
 94		smp4m_smp_done();
 95		break;
 96	case sun4d:
 97		smp4d_smp_done();
 98		break;
 99	case sparc_leon:
100		leon_smp_done();
101		break;
102	case sun4e:
103		printk("SUN4E\n");
104		BUG();
105		break;
106	case sun4u:
107		printk("SUN4U\n");
108		BUG();
109		break;
110	default:
111		printk("UNKNOWN!\n");
112		BUG();
113		break;
114	}
115}
116
117void cpu_panic(void)
118{
119	printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
120	panic("SMP bolixed\n");
121}
122
123struct linux_prom_registers smp_penguin_ctable = { 0 };
124
125void smp_send_reschedule(int cpu)
126{
127	/*
128	 * CPU model dependent way of implementing IPI generation targeting
129	 * a single CPU. The trap handler needs only to do trap entry/return
130	 * to call schedule.
131	 */
132	sparc32_ipi_ops->resched(cpu);
133}
134
135void smp_send_stop(void)
136{
137}
138
139void arch_send_call_function_single_ipi(int cpu)
140{
141	/* trigger one IPI single call on one CPU */
142	sparc32_ipi_ops->single(cpu);
143}
144
145void arch_send_call_function_ipi_mask(const struct cpumask *mask)
146{
147	int cpu;
148
149	/* trigger IPI mask call on each CPU */
150	for_each_cpu(cpu, mask)
151		sparc32_ipi_ops->mask_one(cpu);
152}
153
154void smp_resched_interrupt(void)
155{
156	irq_enter();
157	scheduler_ipi();
158	local_cpu_data().irq_resched_count++;
159	irq_exit();
160	/* re-schedule routine called by interrupt return code. */
161}
162
163void smp_call_function_single_interrupt(void)
164{
165	irq_enter();
166	generic_smp_call_function_single_interrupt();
167	local_cpu_data().irq_call_count++;
168	irq_exit();
169}
170
171void smp_call_function_interrupt(void)
172{
173	irq_enter();
174	generic_smp_call_function_interrupt();
175	local_cpu_data().irq_call_count++;
176	irq_exit();
177}
178
179int setup_profiling_timer(unsigned int multiplier)
180{
181	return -EINVAL;
182}
183
184void __init smp_prepare_cpus(unsigned int max_cpus)
185{
186	extern void __init smp4m_boot_cpus(void);
187	extern void __init smp4d_boot_cpus(void);
188	int i, cpuid, extra;
189
190	printk("Entering SMP Mode...\n");
191
192	extra = 0;
193	for (i = 0; !cpu_find_by_instance(i, NULL, &cpuid); i++) {
194		if (cpuid >= NR_CPUS)
195			extra++;
196	}
197	/* i = number of cpus */
198	if (extra && max_cpus > i - extra)
199		printk("Warning: NR_CPUS is too low to start all cpus\n");
200
201	smp_store_cpu_info(boot_cpu_id);
202
203	switch(sparc_cpu_model) {
204	case sun4m:
205		smp4m_boot_cpus();
206		break;
207	case sun4d:
208		smp4d_boot_cpus();
209		break;
210	case sparc_leon:
211		leon_boot_cpus();
212		break;
213	case sun4e:
214		printk("SUN4E\n");
215		BUG();
216		break;
217	case sun4u:
218		printk("SUN4U\n");
219		BUG();
220		break;
221	default:
222		printk("UNKNOWN!\n");
223		BUG();
224		break;
225	}
226}
227
228/* Set this up early so that things like the scheduler can init
229 * properly.  We use the same cpu mask for both the present and
230 * possible cpu map.
231 */
232void __init smp_setup_cpu_possible_map(void)
233{
234	int instance, mid;
235
236	instance = 0;
237	while (!cpu_find_by_instance(instance, NULL, &mid)) {
238		if (mid < NR_CPUS) {
239			set_cpu_possible(mid, true);
240			set_cpu_present(mid, true);
241		}
242		instance++;
243	}
244}
245
246void __init smp_prepare_boot_cpu(void)
247{
248	int cpuid = hard_smp_processor_id();
249
250	if (cpuid >= NR_CPUS) {
251		prom_printf("Serious problem, boot cpu id >= NR_CPUS\n");
252		prom_halt();
253	}
254	if (cpuid != 0)
255		printk("boot cpu id != 0, this could work but is untested\n");
256
257	current_thread_info()->cpu = cpuid;
258	set_cpu_online(cpuid, true);
259	set_cpu_possible(cpuid, true);
260}
261
262int __cpu_up(unsigned int cpu, struct task_struct *tidle)
263{
264	extern int smp4m_boot_one_cpu(int, struct task_struct *);
265	extern int smp4d_boot_one_cpu(int, struct task_struct *);
266	int ret=0;
267
268	switch(sparc_cpu_model) {
269	case sun4m:
270		ret = smp4m_boot_one_cpu(cpu, tidle);
271		break;
272	case sun4d:
273		ret = smp4d_boot_one_cpu(cpu, tidle);
274		break;
275	case sparc_leon:
276		ret = leon_boot_one_cpu(cpu, tidle);
277		break;
278	case sun4e:
279		printk("SUN4E\n");
280		BUG();
281		break;
282	case sun4u:
283		printk("SUN4U\n");
284		BUG();
285		break;
286	default:
287		printk("UNKNOWN!\n");
288		BUG();
289		break;
290	}
291
292	if (!ret) {
293		cpumask_set_cpu(cpu, &smp_commenced_mask);
294		while (!cpu_online(cpu))
295			mb();
296	}
297	return ret;
298}
299
300void arch_cpu_pre_starting(void *arg)
301{
302	local_ops->cache_all();
303	local_ops->tlb_all();
304
305	switch(sparc_cpu_model) {
306	case sun4m:
307		sun4m_cpu_pre_starting(arg);
308		break;
309	case sun4d:
310		sun4d_cpu_pre_starting(arg);
311		break;
312	case sparc_leon:
313		leon_cpu_pre_starting(arg);
314		break;
315	default:
316		BUG();
317	}
318}
319
320void arch_cpu_pre_online(void *arg)
321{
322	unsigned int cpuid = hard_smp_processor_id();
323
324	register_percpu_ce(cpuid);
325
326	calibrate_delay();
327	smp_store_cpu_info(cpuid);
328
329	local_ops->cache_all();
330	local_ops->tlb_all();
331
332	switch(sparc_cpu_model) {
333	case sun4m:
334		sun4m_cpu_pre_online(arg);
335		break;
336	case sun4d:
337		sun4d_cpu_pre_online(arg);
338		break;
339	case sparc_leon:
340		leon_cpu_pre_online(arg);
341		break;
342	default:
343		BUG();
344	}
345}
346
347void sparc_start_secondary(void *arg)
348{
349	unsigned int cpu;
350
351	/*
352	 * SMP booting is extremely fragile in some architectures. So run
353	 * the cpu initialization code first before anything else.
354	 */
355	arch_cpu_pre_starting(arg);
356
357	preempt_disable();
358	cpu = smp_processor_id();
359
360	/* Invoke the CPU_STARTING notifier callbacks */
361	notify_cpu_starting(cpu);
362
363	arch_cpu_pre_online(arg);
364
365	/* Set the CPU in the cpu_online_mask */
366	set_cpu_online(cpu, true);
367
368	/* Enable local interrupts now */
369	local_irq_enable();
370
371	wmb();
372	cpu_startup_entry(CPUHP_ONLINE);
373
374	/* We should never reach here! */
375	BUG();
376}
377
378void smp_callin(void)
379{
380	sparc_start_secondary(NULL);
381}
382
383void smp_bogo(struct seq_file *m)
384{
385	int i;
386	
387	for_each_online_cpu(i) {
388		seq_printf(m,
389			   "Cpu%dBogo\t: %lu.%02lu\n",
390			   i,
391			   cpu_data(i).udelay_val/(500000/HZ),
392			   (cpu_data(i).udelay_val/(5000/HZ))%100);
393	}
394}
395
396void smp_info(struct seq_file *m)
397{
398	int i;
399
400	seq_printf(m, "State:\n");
401	for_each_online_cpu(i)
402		seq_printf(m, "CPU%d\t\t: online\n", i);
403}