Loading...
1// SPDX-License-Identifier: GPL-2.0
2#include <dt-bindings/clock/tegra114-car.h>
3#include <dt-bindings/gpio/tegra-gpio.h>
4#include <dt-bindings/memory/tegra114-mc.h>
5#include <dt-bindings/pinctrl/pinctrl-tegra.h>
6#include <dt-bindings/interrupt-controller/arm-gic.h>
7#include <dt-bindings/soc/tegra-pmc.h>
8
9/ {
10 compatible = "nvidia,tegra114";
11 interrupt-parent = <&lic>;
12 #address-cells = <1>;
13 #size-cells = <1>;
14
15 memory@80000000 {
16 device_type = "memory";
17 reg = <0x80000000 0x0>;
18 };
19
20 sram@40000000 {
21 compatible = "mmio-sram";
22 reg = <0x40000000 0x40000>;
23 #address-cells = <1>;
24 #size-cells = <1>;
25 ranges = <0 0x40000000 0x40000>;
26
27 vde_pool: sram@400 {
28 reg = <0x400 0x3fc00>;
29 pool;
30 };
31 };
32
33 host1x@50000000 {
34 compatible = "nvidia,tegra114-host1x";
35 reg = <0x50000000 0x00028000>;
36 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
37 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
38 interrupt-names = "syncpt", "host1x";
39 clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
40 clock-names = "host1x";
41 resets = <&tegra_car 28>, <&mc TEGRA114_MC_RESET_HC>;
42 reset-names = "host1x", "mc";
43 iommus = <&mc TEGRA_SWGROUP_HC>;
44
45 #address-cells = <1>;
46 #size-cells = <1>;
47
48 ranges = <0x54000000 0x54000000 0x01000000>;
49
50 gr2d@54140000 {
51 compatible = "nvidia,tegra114-gr2d";
52 reg = <0x54140000 0x00040000>;
53 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
54 clocks = <&tegra_car TEGRA114_CLK_GR2D>;
55 resets = <&tegra_car 21>, <&mc TEGRA114_MC_RESET_2D>;
56 reset-names = "2d", "mc";
57
58 iommus = <&mc TEGRA_SWGROUP_G2>;
59 };
60
61 gr3d@54180000 {
62 compatible = "nvidia,tegra114-gr3d";
63 reg = <0x54180000 0x00040000>;
64 clocks = <&tegra_car TEGRA114_CLK_GR3D>;
65 resets = <&tegra_car 24>, <&mc TEGRA114_MC_RESET_3D>;
66 reset-names = "3d", "mc";
67
68 iommus = <&mc TEGRA_SWGROUP_NV>;
69 };
70
71 dc@54200000 {
72 compatible = "nvidia,tegra114-dc";
73 reg = <0x54200000 0x00040000>;
74 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
75 clocks = <&tegra_car TEGRA114_CLK_DISP1>,
76 <&tegra_car TEGRA114_CLK_PLL_P>;
77 clock-names = "dc", "parent";
78 resets = <&tegra_car 27>;
79 reset-names = "dc";
80
81 iommus = <&mc TEGRA_SWGROUP_DC>;
82
83 nvidia,head = <0>;
84
85 rgb {
86 status = "disabled";
87 };
88 };
89
90 dc@54240000 {
91 compatible = "nvidia,tegra114-dc";
92 reg = <0x54240000 0x00040000>;
93 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
94 clocks = <&tegra_car TEGRA114_CLK_DISP2>,
95 <&tegra_car TEGRA114_CLK_PLL_P>;
96 clock-names = "dc", "parent";
97 resets = <&tegra_car 26>;
98 reset-names = "dc";
99
100 iommus = <&mc TEGRA_SWGROUP_DCB>;
101
102 nvidia,head = <1>;
103
104 rgb {
105 status = "disabled";
106 };
107 };
108
109 hdmi@54280000 {
110 compatible = "nvidia,tegra114-hdmi";
111 reg = <0x54280000 0x00040000>;
112 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
113 clocks = <&tegra_car TEGRA114_CLK_HDMI>,
114 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
115 clock-names = "hdmi", "parent";
116 resets = <&tegra_car 51>;
117 reset-names = "hdmi";
118 status = "disabled";
119 };
120
121 dsia: dsi@54300000 {
122 compatible = "nvidia,tegra114-dsi";
123 reg = <0x54300000 0x00040000>;
124 clocks = <&tegra_car TEGRA114_CLK_DSIA>,
125 <&tegra_car TEGRA114_CLK_DSIALP>,
126 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
127 clock-names = "dsi", "lp", "parent";
128 resets = <&tegra_car 48>;
129 reset-names = "dsi";
130 nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
131 status = "disabled";
132
133 #address-cells = <1>;
134 #size-cells = <0>;
135 };
136
137 dsib: dsi@54400000 {
138 compatible = "nvidia,tegra114-dsi";
139 reg = <0x54400000 0x00040000>;
140 clocks = <&tegra_car TEGRA114_CLK_DSIB>,
141 <&tegra_car TEGRA114_CLK_DSIBLP>,
142 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
143 clock-names = "dsi", "lp", "parent";
144 resets = <&tegra_car 82>;
145 reset-names = "dsi";
146 nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
147 status = "disabled";
148
149 #address-cells = <1>;
150 #size-cells = <0>;
151 };
152 };
153
154 gic: interrupt-controller@50041000 {
155 compatible = "arm,cortex-a15-gic";
156 #interrupt-cells = <3>;
157 interrupt-controller;
158 reg = <0x50041000 0x1000>,
159 <0x50042000 0x1000>,
160 <0x50044000 0x2000>,
161 <0x50046000 0x2000>;
162 interrupts = <GIC_PPI 9
163 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
164 interrupt-parent = <&gic>;
165 };
166
167 lic: interrupt-controller@60004000 {
168 compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr";
169 reg = <0x60004000 0x100>,
170 <0x60004100 0x50>,
171 <0x60004200 0x50>,
172 <0x60004300 0x50>,
173 <0x60004400 0x50>;
174 interrupt-controller;
175 #interrupt-cells = <3>;
176 interrupt-parent = <&gic>;
177 };
178
179 timer@60005000 {
180 compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer";
181 reg = <0x60005000 0x400>;
182 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
183 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
184 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
185 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
186 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
187 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
188 clocks = <&tegra_car TEGRA114_CLK_TIMER>;
189 };
190
191 tegra_car: clock@60006000 {
192 compatible = "nvidia,tegra114-car";
193 reg = <0x60006000 0x1000>;
194 #clock-cells = <1>;
195 #reset-cells = <1>;
196 };
197
198 flow-controller@60007000 {
199 compatible = "nvidia,tegra114-flowctrl";
200 reg = <0x60007000 0x1000>;
201 };
202
203 apbdma: dma@6000a000 {
204 compatible = "nvidia,tegra114-apbdma";
205 reg = <0x6000a000 0x1400>;
206 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
207 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
208 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
209 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
212 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
217 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
218 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
219 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
220 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
221 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
222 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
223 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
224 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
225 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
226 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
227 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
229 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
230 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
231 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
232 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
233 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
235 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
236 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
237 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
238 clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
239 resets = <&tegra_car 34>;
240 reset-names = "dma";
241 #dma-cells = <1>;
242 };
243
244 ahb: ahb@6000c000 {
245 compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
246 reg = <0x6000c000 0x150>;
247 };
248
249 gpio: gpio@6000d000 {
250 compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
251 reg = <0x6000d000 0x1000>;
252 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
253 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
254 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
255 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
256 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
257 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
258 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
259 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
260 #gpio-cells = <2>;
261 gpio-controller;
262 #interrupt-cells = <2>;
263 interrupt-controller;
264 gpio-ranges = <&pinmux 0 0 246>;
265 };
266
267 vde@6001a000 {
268 compatible = "nvidia,tegra114-vde";
269 reg = <0x6001a000 0x1000>, /* Syntax Engine */
270 <0x6001b000 0x1000>, /* Video Bitstream Engine */
271 <0x6001c000 0x100>, /* Macroblock Engine */
272 <0x6001c200 0x100>, /* Post-processing Engine */
273 <0x6001c400 0x100>, /* Motion Compensation Engine */
274 <0x6001c600 0x100>, /* Transform Engine */
275 <0x6001c800 0x100>, /* Pixel prediction block */
276 <0x6001ca00 0x100>, /* Video DMA */
277 <0x6001d800 0x400>; /* Video frame controls */
278 reg-names = "sxe", "bsev", "mbe", "ppe", "mce",
279 "tfe", "ppb", "vdma", "frameid";
280 iram = <&vde_pool>; /* IRAM region */
281 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, /* Sync token interrupt */
282 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, /* BSE-V interrupt */
283 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; /* SXE interrupt */
284 interrupt-names = "sync-token", "bsev", "sxe";
285 clocks = <&tegra_car TEGRA114_CLK_VDE>;
286 reset-names = "vde", "mc";
287 resets = <&tegra_car 61>, <&mc TEGRA114_MC_RESET_VDE>;
288 iommus = <&mc TEGRA_SWGROUP_VDE>;
289 };
290
291 apbmisc@70000800 {
292 compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc";
293 reg = <0x70000800 0x64>, /* Chip revision */
294 <0x70000008 0x04>; /* Strapping options */
295 };
296
297 pinmux: pinmux@70000868 {
298 compatible = "nvidia,tegra114-pinmux";
299 reg = <0x70000868 0x148>, /* Pad control registers */
300 <0x70003000 0x40c>; /* Mux registers */
301 };
302
303 /*
304 * There are two serial driver i.e. 8250 based simple serial
305 * driver and APB DMA based serial driver for higher baudrate
306 * and performace. To enable the 8250 based driver, the compatible
307 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
308 * the APB DMA based serial driver, the compatible is
309 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
310 */
311 uarta: serial@70006000 {
312 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
313 reg = <0x70006000 0x40>;
314 reg-shift = <2>;
315 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
316 clocks = <&tegra_car TEGRA114_CLK_UARTA>;
317 resets = <&tegra_car 6>;
318 reset-names = "serial";
319 dmas = <&apbdma 8>, <&apbdma 8>;
320 dma-names = "rx", "tx";
321 status = "disabled";
322 };
323
324 uartb: serial@70006040 {
325 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
326 reg = <0x70006040 0x40>;
327 reg-shift = <2>;
328 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
329 clocks = <&tegra_car TEGRA114_CLK_UARTB>;
330 resets = <&tegra_car 7>;
331 reset-names = "serial";
332 dmas = <&apbdma 9>, <&apbdma 9>;
333 dma-names = "rx", "tx";
334 status = "disabled";
335 };
336
337 uartc: serial@70006200 {
338 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
339 reg = <0x70006200 0x100>;
340 reg-shift = <2>;
341 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
342 clocks = <&tegra_car TEGRA114_CLK_UARTC>;
343 resets = <&tegra_car 55>;
344 reset-names = "serial";
345 dmas = <&apbdma 10>, <&apbdma 10>;
346 dma-names = "rx", "tx";
347 status = "disabled";
348 };
349
350 uartd: serial@70006300 {
351 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
352 reg = <0x70006300 0x100>;
353 reg-shift = <2>;
354 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
355 clocks = <&tegra_car TEGRA114_CLK_UARTD>;
356 resets = <&tegra_car 65>;
357 reset-names = "serial";
358 dmas = <&apbdma 19>, <&apbdma 19>;
359 dma-names = "rx", "tx";
360 status = "disabled";
361 };
362
363 pwm: pwm@7000a000 {
364 compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
365 reg = <0x7000a000 0x100>;
366 #pwm-cells = <2>;
367 clocks = <&tegra_car TEGRA114_CLK_PWM>;
368 resets = <&tegra_car 17>;
369 reset-names = "pwm";
370 status = "disabled";
371 };
372
373 i2c@7000c000 {
374 compatible = "nvidia,tegra114-i2c";
375 reg = <0x7000c000 0x100>;
376 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
377 #address-cells = <1>;
378 #size-cells = <0>;
379 clocks = <&tegra_car TEGRA114_CLK_I2C1>;
380 clock-names = "div-clk";
381 resets = <&tegra_car 12>;
382 reset-names = "i2c";
383 dmas = <&apbdma 21>, <&apbdma 21>;
384 dma-names = "rx", "tx";
385 status = "disabled";
386 };
387
388 i2c@7000c400 {
389 compatible = "nvidia,tegra114-i2c";
390 reg = <0x7000c400 0x100>;
391 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
392 #address-cells = <1>;
393 #size-cells = <0>;
394 clocks = <&tegra_car TEGRA114_CLK_I2C2>;
395 clock-names = "div-clk";
396 resets = <&tegra_car 54>;
397 reset-names = "i2c";
398 dmas = <&apbdma 22>, <&apbdma 22>;
399 dma-names = "rx", "tx";
400 status = "disabled";
401 };
402
403 i2c@7000c500 {
404 compatible = "nvidia,tegra114-i2c";
405 reg = <0x7000c500 0x100>;
406 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
407 #address-cells = <1>;
408 #size-cells = <0>;
409 clocks = <&tegra_car TEGRA114_CLK_I2C3>;
410 clock-names = "div-clk";
411 resets = <&tegra_car 67>;
412 reset-names = "i2c";
413 dmas = <&apbdma 23>, <&apbdma 23>;
414 dma-names = "rx", "tx";
415 status = "disabled";
416 };
417
418 i2c@7000c700 {
419 compatible = "nvidia,tegra114-i2c";
420 reg = <0x7000c700 0x100>;
421 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
422 #address-cells = <1>;
423 #size-cells = <0>;
424 clocks = <&tegra_car TEGRA114_CLK_I2C4>;
425 clock-names = "div-clk";
426 resets = <&tegra_car 103>;
427 reset-names = "i2c";
428 dmas = <&apbdma 26>, <&apbdma 26>;
429 dma-names = "rx", "tx";
430 status = "disabled";
431 };
432
433 i2c@7000d000 {
434 compatible = "nvidia,tegra114-i2c";
435 reg = <0x7000d000 0x100>;
436 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
437 #address-cells = <1>;
438 #size-cells = <0>;
439 clocks = <&tegra_car TEGRA114_CLK_I2C5>;
440 clock-names = "div-clk";
441 resets = <&tegra_car 47>;
442 reset-names = "i2c";
443 dmas = <&apbdma 24>, <&apbdma 24>;
444 dma-names = "rx", "tx";
445 status = "disabled";
446 };
447
448 spi@7000d400 {
449 compatible = "nvidia,tegra114-spi";
450 reg = <0x7000d400 0x200>;
451 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
452 #address-cells = <1>;
453 #size-cells = <0>;
454 clocks = <&tegra_car TEGRA114_CLK_SBC1>;
455 clock-names = "spi";
456 resets = <&tegra_car 41>;
457 reset-names = "spi";
458 dmas = <&apbdma 15>, <&apbdma 15>;
459 dma-names = "rx", "tx";
460 status = "disabled";
461 };
462
463 spi@7000d600 {
464 compatible = "nvidia,tegra114-spi";
465 reg = <0x7000d600 0x200>;
466 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
467 #address-cells = <1>;
468 #size-cells = <0>;
469 clocks = <&tegra_car TEGRA114_CLK_SBC2>;
470 clock-names = "spi";
471 resets = <&tegra_car 44>;
472 reset-names = "spi";
473 dmas = <&apbdma 16>, <&apbdma 16>;
474 dma-names = "rx", "tx";
475 status = "disabled";
476 };
477
478 spi@7000d800 {
479 compatible = "nvidia,tegra114-spi";
480 reg = <0x7000d800 0x200>;
481 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
482 #address-cells = <1>;
483 #size-cells = <0>;
484 clocks = <&tegra_car TEGRA114_CLK_SBC3>;
485 clock-names = "spi";
486 resets = <&tegra_car 46>;
487 reset-names = "spi";
488 dmas = <&apbdma 17>, <&apbdma 17>;
489 dma-names = "rx", "tx";
490 status = "disabled";
491 };
492
493 spi@7000da00 {
494 compatible = "nvidia,tegra114-spi";
495 reg = <0x7000da00 0x200>;
496 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
497 #address-cells = <1>;
498 #size-cells = <0>;
499 clocks = <&tegra_car TEGRA114_CLK_SBC4>;
500 clock-names = "spi";
501 resets = <&tegra_car 68>;
502 reset-names = "spi";
503 dmas = <&apbdma 18>, <&apbdma 18>;
504 dma-names = "rx", "tx";
505 status = "disabled";
506 };
507
508 spi@7000dc00 {
509 compatible = "nvidia,tegra114-spi";
510 reg = <0x7000dc00 0x200>;
511 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
512 #address-cells = <1>;
513 #size-cells = <0>;
514 clocks = <&tegra_car TEGRA114_CLK_SBC5>;
515 clock-names = "spi";
516 resets = <&tegra_car 104>;
517 reset-names = "spi";
518 dmas = <&apbdma 27>, <&apbdma 27>;
519 dma-names = "rx", "tx";
520 status = "disabled";
521 };
522
523 spi@7000de00 {
524 compatible = "nvidia,tegra114-spi";
525 reg = <0x7000de00 0x200>;
526 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
527 #address-cells = <1>;
528 #size-cells = <0>;
529 clocks = <&tegra_car TEGRA114_CLK_SBC6>;
530 clock-names = "spi";
531 resets = <&tegra_car 105>;
532 reset-names = "spi";
533 dmas = <&apbdma 28>, <&apbdma 28>;
534 dma-names = "rx", "tx";
535 status = "disabled";
536 };
537
538 rtc@7000e000 {
539 compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
540 reg = <0x7000e000 0x100>;
541 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
542 clocks = <&tegra_car TEGRA114_CLK_RTC>;
543 };
544
545 kbc@7000e200 {
546 compatible = "nvidia,tegra114-kbc";
547 reg = <0x7000e200 0x100>;
548 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
549 clocks = <&tegra_car TEGRA114_CLK_KBC>;
550 resets = <&tegra_car 36>;
551 reset-names = "kbc";
552 status = "disabled";
553 };
554
555 tegra_pmc: pmc@7000e400 {
556 compatible = "nvidia,tegra114-pmc";
557 reg = <0x7000e400 0x400>;
558 clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
559 clock-names = "pclk", "clk32k_in";
560 #clock-cells = <1>;
561 };
562
563 fuse@7000f800 {
564 compatible = "nvidia,tegra114-efuse";
565 reg = <0x7000f800 0x400>;
566 clocks = <&tegra_car TEGRA114_CLK_FUSE>;
567 clock-names = "fuse";
568 resets = <&tegra_car 39>;
569 reset-names = "fuse";
570 };
571
572 mc: memory-controller@70019000 {
573 compatible = "nvidia,tegra114-mc";
574 reg = <0x70019000 0x1000>;
575 clocks = <&tegra_car TEGRA114_CLK_MC>;
576 clock-names = "mc";
577
578 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
579
580 #reset-cells = <1>;
581 #iommu-cells = <1>;
582 };
583
584 ahub@70080000 {
585 compatible = "nvidia,tegra114-ahub";
586 reg = <0x70080000 0x200>,
587 <0x70080200 0x100>,
588 <0x70081000 0x200>;
589 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
590 clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
591 <&tegra_car TEGRA114_CLK_APBIF>;
592 clock-names = "d_audio", "apbif";
593 resets = <&tegra_car 106>, /* d_audio */
594 <&tegra_car 107>, /* apbif */
595 <&tegra_car 30>, /* i2s0 */
596 <&tegra_car 11>, /* i2s1 */
597 <&tegra_car 18>, /* i2s2 */
598 <&tegra_car 101>, /* i2s3 */
599 <&tegra_car 102>, /* i2s4 */
600 <&tegra_car 108>, /* dam0 */
601 <&tegra_car 109>, /* dam1 */
602 <&tegra_car 110>, /* dam2 */
603 <&tegra_car 10>, /* spdif */
604 <&tegra_car 153>, /* amx */
605 <&tegra_car 154>; /* adx */
606 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
607 "i2s3", "i2s4", "dam0", "dam1", "dam2",
608 "spdif", "amx", "adx";
609 dmas = <&apbdma 1>, <&apbdma 1>,
610 <&apbdma 2>, <&apbdma 2>,
611 <&apbdma 3>, <&apbdma 3>,
612 <&apbdma 4>, <&apbdma 4>,
613 <&apbdma 6>, <&apbdma 6>,
614 <&apbdma 7>, <&apbdma 7>,
615 <&apbdma 12>, <&apbdma 12>,
616 <&apbdma 13>, <&apbdma 13>,
617 <&apbdma 14>, <&apbdma 14>,
618 <&apbdma 29>, <&apbdma 29>;
619 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
620 "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
621 "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
622 "rx9", "tx9";
623 ranges;
624 #address-cells = <1>;
625 #size-cells = <1>;
626
627 tegra_i2s0: i2s@70080300 {
628 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
629 reg = <0x70080300 0x100>;
630 nvidia,ahub-cif-ids = <4 4>;
631 clocks = <&tegra_car TEGRA114_CLK_I2S0>;
632 resets = <&tegra_car 30>;
633 reset-names = "i2s";
634 status = "disabled";
635 };
636
637 tegra_i2s1: i2s@70080400 {
638 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
639 reg = <0x70080400 0x100>;
640 nvidia,ahub-cif-ids = <5 5>;
641 clocks = <&tegra_car TEGRA114_CLK_I2S1>;
642 resets = <&tegra_car 11>;
643 reset-names = "i2s";
644 status = "disabled";
645 };
646
647 tegra_i2s2: i2s@70080500 {
648 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
649 reg = <0x70080500 0x100>;
650 nvidia,ahub-cif-ids = <6 6>;
651 clocks = <&tegra_car TEGRA114_CLK_I2S2>;
652 resets = <&tegra_car 18>;
653 reset-names = "i2s";
654 status = "disabled";
655 };
656
657 tegra_i2s3: i2s@70080600 {
658 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
659 reg = <0x70080600 0x100>;
660 nvidia,ahub-cif-ids = <7 7>;
661 clocks = <&tegra_car TEGRA114_CLK_I2S3>;
662 resets = <&tegra_car 101>;
663 reset-names = "i2s";
664 status = "disabled";
665 };
666
667 tegra_i2s4: i2s@70080700 {
668 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
669 reg = <0x70080700 0x100>;
670 nvidia,ahub-cif-ids = <8 8>;
671 clocks = <&tegra_car TEGRA114_CLK_I2S4>;
672 resets = <&tegra_car 102>;
673 reset-names = "i2s";
674 status = "disabled";
675 };
676 };
677
678 mipi: mipi@700e3000 {
679 compatible = "nvidia,tegra114-mipi";
680 reg = <0x700e3000 0x100>;
681 clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
682 #nvidia,mipi-calibrate-cells = <1>;
683 };
684
685 mmc@78000000 {
686 compatible = "nvidia,tegra114-sdhci";
687 reg = <0x78000000 0x200>;
688 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
689 clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
690 clock-names = "sdhci";
691 resets = <&tegra_car 14>;
692 reset-names = "sdhci";
693 status = "disabled";
694 };
695
696 mmc@78000200 {
697 compatible = "nvidia,tegra114-sdhci";
698 reg = <0x78000200 0x200>;
699 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
700 clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
701 clock-names = "sdhci";
702 resets = <&tegra_car 9>;
703 reset-names = "sdhci";
704 status = "disabled";
705 };
706
707 mmc@78000400 {
708 compatible = "nvidia,tegra114-sdhci";
709 reg = <0x78000400 0x200>;
710 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
711 clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
712 clock-names = "sdhci";
713 resets = <&tegra_car 69>;
714 reset-names = "sdhci";
715 status = "disabled";
716 };
717
718 mmc@78000600 {
719 compatible = "nvidia,tegra114-sdhci";
720 reg = <0x78000600 0x200>;
721 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
722 clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
723 clock-names = "sdhci";
724 resets = <&tegra_car 15>;
725 reset-names = "sdhci";
726 status = "disabled";
727 };
728
729 usb@7d000000 {
730 compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci";
731 reg = <0x7d000000 0x4000>;
732 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
733 phy_type = "utmi";
734 clocks = <&tegra_car TEGRA114_CLK_USBD>;
735 resets = <&tegra_car 22>;
736 reset-names = "usb";
737 nvidia,phy = <&phy1>;
738 status = "disabled";
739 };
740
741 phy1: usb-phy@7d000000 {
742 compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
743 reg = <0x7d000000 0x4000>,
744 <0x7d000000 0x4000>;
745 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
746 phy_type = "utmi";
747 clocks = <&tegra_car TEGRA114_CLK_USBD>,
748 <&tegra_car TEGRA114_CLK_PLL_U>,
749 <&tegra_car TEGRA114_CLK_USBD>;
750 clock-names = "reg", "pll_u", "utmi-pads";
751 resets = <&tegra_car 22>, <&tegra_car 22>;
752 reset-names = "usb", "utmi-pads";
753 #phy-cells = <0>;
754 nvidia,hssync-start-delay = <0>;
755 nvidia,idle-wait-delay = <17>;
756 nvidia,elastic-limit = <16>;
757 nvidia,term-range-adj = <6>;
758 nvidia,xcvr-setup = <9>;
759 nvidia,xcvr-lsfslew = <0>;
760 nvidia,xcvr-lsrslew = <3>;
761 nvidia,hssquelch-level = <2>;
762 nvidia,hsdiscon-level = <5>;
763 nvidia,xcvr-hsslew = <12>;
764 nvidia,has-utmi-pad-registers;
765 nvidia,pmc = <&tegra_pmc 0>;
766 status = "disabled";
767 };
768
769 usb@7d008000 {
770 compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci";
771 reg = <0x7d008000 0x4000>;
772 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
773 phy_type = "utmi";
774 clocks = <&tegra_car TEGRA114_CLK_USB3>;
775 resets = <&tegra_car 59>;
776 reset-names = "usb";
777 nvidia,phy = <&phy3>;
778 status = "disabled";
779 };
780
781 phy3: usb-phy@7d008000 {
782 compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
783 reg = <0x7d008000 0x4000>,
784 <0x7d000000 0x4000>;
785 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
786 phy_type = "utmi";
787 clocks = <&tegra_car TEGRA114_CLK_USB3>,
788 <&tegra_car TEGRA114_CLK_PLL_U>,
789 <&tegra_car TEGRA114_CLK_USBD>;
790 clock-names = "reg", "pll_u", "utmi-pads";
791 resets = <&tegra_car 59>, <&tegra_car 22>;
792 reset-names = "usb", "utmi-pads";
793 #phy-cells = <0>;
794 nvidia,hssync-start-delay = <0>;
795 nvidia,idle-wait-delay = <17>;
796 nvidia,elastic-limit = <16>;
797 nvidia,term-range-adj = <6>;
798 nvidia,xcvr-setup = <9>;
799 nvidia,xcvr-lsfslew = <0>;
800 nvidia,xcvr-lsrslew = <3>;
801 nvidia,hssquelch-level = <2>;
802 nvidia,hsdiscon-level = <5>;
803 nvidia,xcvr-hsslew = <12>;
804 nvidia,pmc = <&tegra_pmc 2>;
805 status = "disabled";
806 };
807
808 cpus {
809 #address-cells = <1>;
810 #size-cells = <0>;
811
812 cpu@0 {
813 device_type = "cpu";
814 compatible = "arm,cortex-a15";
815 reg = <0>;
816 };
817
818 cpu@1 {
819 device_type = "cpu";
820 compatible = "arm,cortex-a15";
821 reg = <1>;
822 };
823
824 cpu@2 {
825 device_type = "cpu";
826 compatible = "arm,cortex-a15";
827 reg = <2>;
828 };
829
830 cpu@3 {
831 device_type = "cpu";
832 compatible = "arm,cortex-a15";
833 reg = <3>;
834 };
835 };
836
837 timer {
838 compatible = "arm,armv7-timer";
839 interrupts =
840 <GIC_PPI 13
841 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
842 <GIC_PPI 14
843 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
844 <GIC_PPI 11
845 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
846 <GIC_PPI 10
847 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
848 interrupt-parent = <&gic>;
849 };
850};
1#include <dt-bindings/clock/tegra114-car.h>
2#include <dt-bindings/gpio/tegra-gpio.h>
3#include <dt-bindings/pinctrl/pinctrl-tegra.h>
4#include <dt-bindings/interrupt-controller/arm-gic.h>
5
6#include "skeleton.dtsi"
7
8/ {
9 compatible = "nvidia,tegra114";
10 interrupt-parent = <&gic>;
11
12 aliases {
13 serial0 = &uarta;
14 serial1 = &uartb;
15 serial2 = &uartc;
16 serial3 = &uartd;
17 };
18
19 host1x@50000000 {
20 compatible = "nvidia,tegra114-host1x", "simple-bus";
21 reg = <0x50000000 0x00028000>;
22 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
23 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
24 clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
25 resets = <&tegra_car 28>;
26 reset-names = "host1x";
27
28 #address-cells = <1>;
29 #size-cells = <1>;
30
31 ranges = <0x54000000 0x54000000 0x01000000>;
32
33 gr2d@54140000 {
34 compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
35 reg = <0x54140000 0x00040000>;
36 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
37 clocks = <&tegra_car TEGRA114_CLK_GR2D>;
38 resets = <&tegra_car 21>;
39 reset-names = "2d";
40 };
41
42 gr3d@54180000 {
43 compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d";
44 reg = <0x54180000 0x00040000>;
45 clocks = <&tegra_car TEGRA114_CLK_GR3D>;
46 resets = <&tegra_car 24>;
47 reset-names = "3d";
48 };
49
50 dc@54200000 {
51 compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
52 reg = <0x54200000 0x00040000>;
53 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
54 clocks = <&tegra_car TEGRA114_CLK_DISP1>,
55 <&tegra_car TEGRA114_CLK_PLL_P>;
56 clock-names = "dc", "parent";
57 resets = <&tegra_car 27>;
58 reset-names = "dc";
59
60 nvidia,head = <0>;
61
62 rgb {
63 status = "disabled";
64 };
65 };
66
67 dc@54240000 {
68 compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
69 reg = <0x54240000 0x00040000>;
70 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
71 clocks = <&tegra_car TEGRA114_CLK_DISP2>,
72 <&tegra_car TEGRA114_CLK_PLL_P>;
73 clock-names = "dc", "parent";
74 resets = <&tegra_car 26>;
75 reset-names = "dc";
76
77 nvidia,head = <1>;
78
79 rgb {
80 status = "disabled";
81 };
82 };
83
84 hdmi@54280000 {
85 compatible = "nvidia,tegra114-hdmi";
86 reg = <0x54280000 0x00040000>;
87 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
88 clocks = <&tegra_car TEGRA114_CLK_HDMI>,
89 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
90 clock-names = "hdmi", "parent";
91 resets = <&tegra_car 51>;
92 reset-names = "hdmi";
93 status = "disabled";
94 };
95
96 dsi@54300000 {
97 compatible = "nvidia,tegra114-dsi";
98 reg = <0x54300000 0x00040000>;
99 clocks = <&tegra_car TEGRA114_CLK_DSIA>,
100 <&tegra_car TEGRA114_CLK_DSIALP>,
101 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
102 clock-names = "dsi", "lp", "parent";
103 resets = <&tegra_car 48>;
104 reset-names = "dsi";
105 nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
106 status = "disabled";
107
108 #address-cells = <1>;
109 #size-cells = <0>;
110 };
111
112 dsi@54400000 {
113 compatible = "nvidia,tegra114-dsi";
114 reg = <0x54400000 0x00040000>;
115 clocks = <&tegra_car TEGRA114_CLK_DSIB>,
116 <&tegra_car TEGRA114_CLK_DSIBLP>,
117 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
118 clock-names = "dsi", "lp", "parent";
119 resets = <&tegra_car 82>;
120 reset-names = "dsi";
121 nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
122 status = "disabled";
123
124 #address-cells = <1>;
125 #size-cells = <0>;
126 };
127 };
128
129 gic: interrupt-controller@50041000 {
130 compatible = "arm,cortex-a15-gic";
131 #interrupt-cells = <3>;
132 interrupt-controller;
133 reg = <0x50041000 0x1000>,
134 <0x50042000 0x1000>,
135 <0x50044000 0x2000>,
136 <0x50046000 0x2000>;
137 interrupts = <GIC_PPI 9
138 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
139 };
140
141 timer@60005000 {
142 compatible = "nvidia,tegra114-timer", "nvidia,tegra20-timer";
143 reg = <0x60005000 0x400>;
144 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
145 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
146 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
147 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
148 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
149 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
150 clocks = <&tegra_car TEGRA114_CLK_TIMER>;
151 };
152
153 tegra_car: clock@60006000 {
154 compatible = "nvidia,tegra114-car";
155 reg = <0x60006000 0x1000>;
156 #clock-cells = <1>;
157 #reset-cells = <1>;
158 };
159
160 apbdma: dma@6000a000 {
161 compatible = "nvidia,tegra114-apbdma";
162 reg = <0x6000a000 0x1400>;
163 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
164 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
165 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
166 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
167 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
168 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
169 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
170 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
171 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
172 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
173 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
174 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
175 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
176 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
177 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
178 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
179 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
180 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
181 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
182 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
183 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
184 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
185 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
186 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
187 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
188 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
189 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
190 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
191 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
192 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
193 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
194 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
195 clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
196 resets = <&tegra_car 34>;
197 reset-names = "dma";
198 #dma-cells = <1>;
199 };
200
201 ahb: ahb@6000c004 {
202 compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
203 reg = <0x6000c004 0x14c>;
204 };
205
206 gpio: gpio@6000d000 {
207 compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
208 reg = <0x6000d000 0x1000>;
209 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
210 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
211 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
212 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
215 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
216 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
217 #gpio-cells = <2>;
218 gpio-controller;
219 #interrupt-cells = <2>;
220 interrupt-controller;
221 };
222
223 pinmux: pinmux@70000868 {
224 compatible = "nvidia,tegra114-pinmux";
225 reg = <0x70000868 0x148 /* Pad control registers */
226 0x70003000 0x40c>; /* Mux registers */
227 };
228
229 /*
230 * There are two serial driver i.e. 8250 based simple serial
231 * driver and APB DMA based serial driver for higher baudrate
232 * and performace. To enable the 8250 based driver, the compatible
233 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
234 * the APB DMA based serial driver, the comptible is
235 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
236 */
237 uarta: serial@70006000 {
238 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
239 reg = <0x70006000 0x40>;
240 reg-shift = <2>;
241 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
242 clocks = <&tegra_car TEGRA114_CLK_UARTA>;
243 resets = <&tegra_car 6>;
244 reset-names = "serial";
245 dmas = <&apbdma 8>, <&apbdma 8>;
246 dma-names = "rx", "tx";
247 status = "disabled";
248 };
249
250 uartb: serial@70006040 {
251 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
252 reg = <0x70006040 0x40>;
253 reg-shift = <2>;
254 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
255 clocks = <&tegra_car TEGRA114_CLK_UARTB>;
256 resets = <&tegra_car 7>;
257 reset-names = "serial";
258 dmas = <&apbdma 9>, <&apbdma 9>;
259 dma-names = "rx", "tx";
260 status = "disabled";
261 };
262
263 uartc: serial@70006200 {
264 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
265 reg = <0x70006200 0x100>;
266 reg-shift = <2>;
267 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
268 clocks = <&tegra_car TEGRA114_CLK_UARTC>;
269 resets = <&tegra_car 55>;
270 reset-names = "serial";
271 dmas = <&apbdma 10>, <&apbdma 10>;
272 dma-names = "rx", "tx";
273 status = "disabled";
274 };
275
276 uartd: serial@70006300 {
277 compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
278 reg = <0x70006300 0x100>;
279 reg-shift = <2>;
280 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
281 clocks = <&tegra_car TEGRA114_CLK_UARTD>;
282 resets = <&tegra_car 65>;
283 reset-names = "serial";
284 dmas = <&apbdma 19>, <&apbdma 19>;
285 dma-names = "rx", "tx";
286 status = "disabled";
287 };
288
289 pwm: pwm@7000a000 {
290 compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
291 reg = <0x7000a000 0x100>;
292 #pwm-cells = <2>;
293 clocks = <&tegra_car TEGRA114_CLK_PWM>;
294 resets = <&tegra_car 17>;
295 reset-names = "pwm";
296 status = "disabled";
297 };
298
299 i2c@7000c000 {
300 compatible = "nvidia,tegra114-i2c";
301 reg = <0x7000c000 0x100>;
302 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
303 #address-cells = <1>;
304 #size-cells = <0>;
305 clocks = <&tegra_car TEGRA114_CLK_I2C1>;
306 clock-names = "div-clk";
307 resets = <&tegra_car 12>;
308 reset-names = "i2c";
309 dmas = <&apbdma 21>, <&apbdma 21>;
310 dma-names = "rx", "tx";
311 status = "disabled";
312 };
313
314 i2c@7000c400 {
315 compatible = "nvidia,tegra114-i2c";
316 reg = <0x7000c400 0x100>;
317 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
318 #address-cells = <1>;
319 #size-cells = <0>;
320 clocks = <&tegra_car TEGRA114_CLK_I2C2>;
321 clock-names = "div-clk";
322 resets = <&tegra_car 54>;
323 reset-names = "i2c";
324 dmas = <&apbdma 22>, <&apbdma 22>;
325 dma-names = "rx", "tx";
326 status = "disabled";
327 };
328
329 i2c@7000c500 {
330 compatible = "nvidia,tegra114-i2c";
331 reg = <0x7000c500 0x100>;
332 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
333 #address-cells = <1>;
334 #size-cells = <0>;
335 clocks = <&tegra_car TEGRA114_CLK_I2C3>;
336 clock-names = "div-clk";
337 resets = <&tegra_car 67>;
338 reset-names = "i2c";
339 dmas = <&apbdma 23>, <&apbdma 23>;
340 dma-names = "rx", "tx";
341 status = "disabled";
342 };
343
344 i2c@7000c700 {
345 compatible = "nvidia,tegra114-i2c";
346 reg = <0x7000c700 0x100>;
347 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
348 #address-cells = <1>;
349 #size-cells = <0>;
350 clocks = <&tegra_car TEGRA114_CLK_I2C4>;
351 clock-names = "div-clk";
352 resets = <&tegra_car 103>;
353 reset-names = "i2c";
354 dmas = <&apbdma 26>, <&apbdma 26>;
355 dma-names = "rx", "tx";
356 status = "disabled";
357 };
358
359 i2c@7000d000 {
360 compatible = "nvidia,tegra114-i2c";
361 reg = <0x7000d000 0x100>;
362 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
363 #address-cells = <1>;
364 #size-cells = <0>;
365 clocks = <&tegra_car TEGRA114_CLK_I2C5>;
366 clock-names = "div-clk";
367 resets = <&tegra_car 47>;
368 reset-names = "i2c";
369 dmas = <&apbdma 24>, <&apbdma 24>;
370 dma-names = "rx", "tx";
371 status = "disabled";
372 };
373
374 spi@7000d400 {
375 compatible = "nvidia,tegra114-spi";
376 reg = <0x7000d400 0x200>;
377 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
378 #address-cells = <1>;
379 #size-cells = <0>;
380 clocks = <&tegra_car TEGRA114_CLK_SBC1>;
381 clock-names = "spi";
382 resets = <&tegra_car 41>;
383 reset-names = "spi";
384 dmas = <&apbdma 15>, <&apbdma 15>;
385 dma-names = "rx", "tx";
386 status = "disabled";
387 };
388
389 spi@7000d600 {
390 compatible = "nvidia,tegra114-spi";
391 reg = <0x7000d600 0x200>;
392 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
393 #address-cells = <1>;
394 #size-cells = <0>;
395 clocks = <&tegra_car TEGRA114_CLK_SBC2>;
396 clock-names = "spi";
397 resets = <&tegra_car 44>;
398 reset-names = "spi";
399 dmas = <&apbdma 16>, <&apbdma 16>;
400 dma-names = "rx", "tx";
401 status = "disabled";
402 };
403
404 spi@7000d800 {
405 compatible = "nvidia,tegra114-spi";
406 reg = <0x7000d800 0x200>;
407 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
408 #address-cells = <1>;
409 #size-cells = <0>;
410 clocks = <&tegra_car TEGRA114_CLK_SBC3>;
411 clock-names = "spi";
412 resets = <&tegra_car 46>;
413 reset-names = "spi";
414 dmas = <&apbdma 17>, <&apbdma 17>;
415 dma-names = "rx", "tx";
416 status = "disabled";
417 };
418
419 spi@7000da00 {
420 compatible = "nvidia,tegra114-spi";
421 reg = <0x7000da00 0x200>;
422 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
423 #address-cells = <1>;
424 #size-cells = <0>;
425 clocks = <&tegra_car TEGRA114_CLK_SBC4>;
426 clock-names = "spi";
427 resets = <&tegra_car 68>;
428 reset-names = "spi";
429 dmas = <&apbdma 18>, <&apbdma 18>;
430 dma-names = "rx", "tx";
431 status = "disabled";
432 };
433
434 spi@7000dc00 {
435 compatible = "nvidia,tegra114-spi";
436 reg = <0x7000dc00 0x200>;
437 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
438 #address-cells = <1>;
439 #size-cells = <0>;
440 clocks = <&tegra_car TEGRA114_CLK_SBC5>;
441 clock-names = "spi";
442 resets = <&tegra_car 104>;
443 reset-names = "spi";
444 dmas = <&apbdma 27>, <&apbdma 27>;
445 dma-names = "rx", "tx";
446 status = "disabled";
447 };
448
449 spi@7000de00 {
450 compatible = "nvidia,tegra114-spi";
451 reg = <0x7000de00 0x200>;
452 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
453 #address-cells = <1>;
454 #size-cells = <0>;
455 clocks = <&tegra_car TEGRA114_CLK_SBC6>;
456 clock-names = "spi";
457 resets = <&tegra_car 105>;
458 reset-names = "spi";
459 dmas = <&apbdma 28>, <&apbdma 28>;
460 dma-names = "rx", "tx";
461 status = "disabled";
462 };
463
464 rtc@7000e000 {
465 compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
466 reg = <0x7000e000 0x100>;
467 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
468 clocks = <&tegra_car TEGRA114_CLK_RTC>;
469 };
470
471 kbc@7000e200 {
472 compatible = "nvidia,tegra114-kbc";
473 reg = <0x7000e200 0x100>;
474 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
475 clocks = <&tegra_car TEGRA114_CLK_KBC>;
476 resets = <&tegra_car 36>;
477 reset-names = "kbc";
478 status = "disabled";
479 };
480
481 pmc@7000e400 {
482 compatible = "nvidia,tegra114-pmc";
483 reg = <0x7000e400 0x400>;
484 clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
485 clock-names = "pclk", "clk32k_in";
486 };
487
488 iommu@70019010 {
489 compatible = "nvidia,tegra114-smmu", "nvidia,tegra30-smmu";
490 reg = <0x70019010 0x02c
491 0x700191f0 0x010
492 0x70019228 0x074>;
493 nvidia,#asids = <4>;
494 dma-window = <0 0x40000000>;
495 nvidia,swgroups = <0x18659fe>;
496 nvidia,ahb = <&ahb>;
497 };
498
499 ahub@70080000 {
500 compatible = "nvidia,tegra114-ahub";
501 reg = <0x70080000 0x200>,
502 <0x70080200 0x100>,
503 <0x70081000 0x200>;
504 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
505 clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
506 <&tegra_car TEGRA114_CLK_APBIF>;
507 clock-names = "d_audio", "apbif";
508 resets = <&tegra_car 106>, /* d_audio */
509 <&tegra_car 107>, /* apbif */
510 <&tegra_car 30>, /* i2s0 */
511 <&tegra_car 11>, /* i2s1 */
512 <&tegra_car 18>, /* i2s2 */
513 <&tegra_car 101>, /* i2s3 */
514 <&tegra_car 102>, /* i2s4 */
515 <&tegra_car 108>, /* dam0 */
516 <&tegra_car 109>, /* dam1 */
517 <&tegra_car 110>, /* dam2 */
518 <&tegra_car 10>, /* spdif */
519 <&tegra_car 153>, /* amx */
520 <&tegra_car 154>; /* adx */
521 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
522 "i2s3", "i2s4", "dam0", "dam1", "dam2",
523 "spdif", "amx", "adx";
524 dmas = <&apbdma 1>, <&apbdma 1>,
525 <&apbdma 2>, <&apbdma 2>,
526 <&apbdma 3>, <&apbdma 3>,
527 <&apbdma 4>, <&apbdma 4>,
528 <&apbdma 6>, <&apbdma 6>,
529 <&apbdma 7>, <&apbdma 7>,
530 <&apbdma 12>, <&apbdma 12>,
531 <&apbdma 13>, <&apbdma 13>,
532 <&apbdma 14>, <&apbdma 14>,
533 <&apbdma 29>, <&apbdma 29>;
534 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
535 "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
536 "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
537 "rx9", "tx9";
538 ranges;
539 #address-cells = <1>;
540 #size-cells = <1>;
541
542 tegra_i2s0: i2s@70080300 {
543 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
544 reg = <0x70080300 0x100>;
545 nvidia,ahub-cif-ids = <4 4>;
546 clocks = <&tegra_car TEGRA114_CLK_I2S0>;
547 resets = <&tegra_car 30>;
548 reset-names = "i2s";
549 status = "disabled";
550 };
551
552 tegra_i2s1: i2s@70080400 {
553 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
554 reg = <0x70080400 0x100>;
555 nvidia,ahub-cif-ids = <5 5>;
556 clocks = <&tegra_car TEGRA114_CLK_I2S1>;
557 resets = <&tegra_car 11>;
558 reset-names = "i2s";
559 status = "disabled";
560 };
561
562 tegra_i2s2: i2s@70080500 {
563 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
564 reg = <0x70080500 0x100>;
565 nvidia,ahub-cif-ids = <6 6>;
566 clocks = <&tegra_car TEGRA114_CLK_I2S2>;
567 resets = <&tegra_car 18>;
568 reset-names = "i2s";
569 status = "disabled";
570 };
571
572 tegra_i2s3: i2s@70080600 {
573 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
574 reg = <0x70080600 0x100>;
575 nvidia,ahub-cif-ids = <7 7>;
576 clocks = <&tegra_car TEGRA114_CLK_I2S3>;
577 resets = <&tegra_car 101>;
578 reset-names = "i2s";
579 status = "disabled";
580 };
581
582 tegra_i2s4: i2s@70080700 {
583 compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
584 reg = <0x70080700 0x100>;
585 nvidia,ahub-cif-ids = <8 8>;
586 clocks = <&tegra_car TEGRA114_CLK_I2S4>;
587 resets = <&tegra_car 102>;
588 reset-names = "i2s";
589 status = "disabled";
590 };
591 };
592
593 mipi: mipi@700e3000 {
594 compatible = "nvidia,tegra114-mipi";
595 reg = <0x700e3000 0x100>;
596 clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
597 #nvidia,mipi-calibrate-cells = <1>;
598 };
599
600 sdhci@78000000 {
601 compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
602 reg = <0x78000000 0x200>;
603 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
604 clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
605 resets = <&tegra_car 14>;
606 reset-names = "sdhci";
607 status = "disabled";
608 };
609
610 sdhci@78000200 {
611 compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
612 reg = <0x78000200 0x200>;
613 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
614 clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
615 resets = <&tegra_car 9>;
616 reset-names = "sdhci";
617 status = "disabled";
618 };
619
620 sdhci@78000400 {
621 compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
622 reg = <0x78000400 0x200>;
623 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
624 clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
625 resets = <&tegra_car 69>;
626 reset-names = "sdhci";
627 status = "disabled";
628 };
629
630 sdhci@78000600 {
631 compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
632 reg = <0x78000600 0x200>;
633 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
634 clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
635 resets = <&tegra_car 15>;
636 reset-names = "sdhci";
637 status = "disabled";
638 };
639
640 usb@7d000000 {
641 compatible = "nvidia,tegra30-ehci", "usb-ehci";
642 reg = <0x7d000000 0x4000>;
643 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
644 phy_type = "utmi";
645 clocks = <&tegra_car TEGRA114_CLK_USBD>;
646 resets = <&tegra_car 22>;
647 reset-names = "usb";
648 nvidia,phy = <&phy1>;
649 status = "disabled";
650 };
651
652 phy1: usb-phy@7d000000 {
653 compatible = "nvidia,tegra30-usb-phy";
654 reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
655 phy_type = "utmi";
656 clocks = <&tegra_car TEGRA114_CLK_USBD>,
657 <&tegra_car TEGRA114_CLK_PLL_U>,
658 <&tegra_car TEGRA114_CLK_USBD>;
659 clock-names = "reg", "pll_u", "utmi-pads";
660 nvidia,hssync-start-delay = <0>;
661 nvidia,idle-wait-delay = <17>;
662 nvidia,elastic-limit = <16>;
663 nvidia,term-range-adj = <6>;
664 nvidia,xcvr-setup = <9>;
665 nvidia,xcvr-lsfslew = <0>;
666 nvidia,xcvr-lsrslew = <3>;
667 nvidia,hssquelch-level = <2>;
668 nvidia,hsdiscon-level = <5>;
669 nvidia,xcvr-hsslew = <12>;
670 status = "disabled";
671 };
672
673 usb@7d008000 {
674 compatible = "nvidia,tegra30-ehci", "usb-ehci";
675 reg = <0x7d008000 0x4000>;
676 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
677 phy_type = "utmi";
678 clocks = <&tegra_car TEGRA114_CLK_USB3>;
679 resets = <&tegra_car 59>;
680 reset-names = "usb";
681 nvidia,phy = <&phy3>;
682 status = "disabled";
683 };
684
685 phy3: usb-phy@7d008000 {
686 compatible = "nvidia,tegra30-usb-phy";
687 reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
688 phy_type = "utmi";
689 clocks = <&tegra_car TEGRA114_CLK_USB3>,
690 <&tegra_car TEGRA114_CLK_PLL_U>,
691 <&tegra_car TEGRA114_CLK_USBD>;
692 clock-names = "reg", "pll_u", "utmi-pads";
693 nvidia,hssync-start-delay = <0>;
694 nvidia,idle-wait-delay = <17>;
695 nvidia,elastic-limit = <16>;
696 nvidia,term-range-adj = <6>;
697 nvidia,xcvr-setup = <9>;
698 nvidia,xcvr-lsfslew = <0>;
699 nvidia,xcvr-lsrslew = <3>;
700 nvidia,hssquelch-level = <2>;
701 nvidia,hsdiscon-level = <5>;
702 nvidia,xcvr-hsslew = <12>;
703 status = "disabled";
704 };
705
706 cpus {
707 #address-cells = <1>;
708 #size-cells = <0>;
709
710 cpu@0 {
711 device_type = "cpu";
712 compatible = "arm,cortex-a15";
713 reg = <0>;
714 };
715
716 cpu@1 {
717 device_type = "cpu";
718 compatible = "arm,cortex-a15";
719 reg = <1>;
720 };
721
722 cpu@2 {
723 device_type = "cpu";
724 compatible = "arm,cortex-a15";
725 reg = <2>;
726 };
727
728 cpu@3 {
729 device_type = "cpu";
730 compatible = "arm,cortex-a15";
731 reg = <3>;
732 };
733 };
734
735 timer {
736 compatible = "arm,armv7-timer";
737 interrupts =
738 <GIC_PPI 13
739 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
740 <GIC_PPI 14
741 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
742 <GIC_PPI 11
743 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
744 <GIC_PPI 10
745 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
746 };
747};