Loading...
1// SPDX-License-Identifier: GPL-1.0+
2/*
3 * Device driver for Microgate SyncLink GT serial adapters.
4 *
5 * written by Paul Fulghum for Microgate Corporation
6 * paulkf@microgate.com
7 *
8 * Microgate and SyncLink are trademarks of Microgate Corporation
9 *
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
12 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
13 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
14 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
15 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
16 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
17 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
18 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
19 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
20 * OF THE POSSIBILITY OF SUCH DAMAGE.
21 */
22
23/*
24 * DEBUG OUTPUT DEFINITIONS
25 *
26 * uncomment lines below to enable specific types of debug output
27 *
28 * DBGINFO information - most verbose output
29 * DBGERR serious errors
30 * DBGBH bottom half service routine debugging
31 * DBGISR interrupt service routine debugging
32 * DBGDATA output receive and transmit data
33 * DBGTBUF output transmit DMA buffers and registers
34 * DBGRBUF output receive DMA buffers and registers
35 */
36
37#define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
38#define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
39#define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
40#define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
41#define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
42/*#define DBGTBUF(info) dump_tbufs(info)*/
43/*#define DBGRBUF(info) dump_rbufs(info)*/
44
45
46#include <linux/module.h>
47#include <linux/errno.h>
48#include <linux/signal.h>
49#include <linux/sched.h>
50#include <linux/timer.h>
51#include <linux/interrupt.h>
52#include <linux/pci.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
55#include <linux/serial.h>
56#include <linux/major.h>
57#include <linux/string.h>
58#include <linux/fcntl.h>
59#include <linux/ptrace.h>
60#include <linux/ioport.h>
61#include <linux/mm.h>
62#include <linux/seq_file.h>
63#include <linux/slab.h>
64#include <linux/netdevice.h>
65#include <linux/vmalloc.h>
66#include <linux/init.h>
67#include <linux/delay.h>
68#include <linux/ioctl.h>
69#include <linux/termios.h>
70#include <linux/bitops.h>
71#include <linux/workqueue.h>
72#include <linux/hdlc.h>
73#include <linux/synclink.h>
74
75#include <asm/io.h>
76#include <asm/irq.h>
77#include <asm/dma.h>
78#include <asm/types.h>
79#include <linux/uaccess.h>
80
81#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
82#define SYNCLINK_GENERIC_HDLC 1
83#else
84#define SYNCLINK_GENERIC_HDLC 0
85#endif
86
87/*
88 * module identification
89 */
90static char *driver_name = "SyncLink GT";
91static char *slgt_driver_name = "synclink_gt";
92static char *tty_dev_prefix = "ttySLG";
93MODULE_LICENSE("GPL");
94#define MAX_DEVICES 32
95
96static const struct pci_device_id pci_table[] = {
97 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
98 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT2_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
99 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT4_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
100 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_AC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
101 {0,}, /* terminate list */
102};
103MODULE_DEVICE_TABLE(pci, pci_table);
104
105static int init_one(struct pci_dev *dev,const struct pci_device_id *ent);
106static void remove_one(struct pci_dev *dev);
107static struct pci_driver pci_driver = {
108 .name = "synclink_gt",
109 .id_table = pci_table,
110 .probe = init_one,
111 .remove = remove_one,
112};
113
114static bool pci_registered;
115
116/*
117 * module configuration and status
118 */
119static struct slgt_info *slgt_device_list;
120static int slgt_device_count;
121
122static int ttymajor;
123static int debug_level;
124static int maxframe[MAX_DEVICES];
125
126module_param(ttymajor, int, 0);
127module_param(debug_level, int, 0);
128module_param_array(maxframe, int, NULL, 0);
129
130MODULE_PARM_DESC(ttymajor, "TTY major device number override: 0=auto assigned");
131MODULE_PARM_DESC(debug_level, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
132MODULE_PARM_DESC(maxframe, "Maximum frame size used by device (4096 to 65535)");
133
134/*
135 * tty support and callbacks
136 */
137static struct tty_driver *serial_driver;
138
139static void wait_until_sent(struct tty_struct *tty, int timeout);
140static void flush_buffer(struct tty_struct *tty);
141static void tx_release(struct tty_struct *tty);
142
143/*
144 * generic HDLC support
145 */
146#define dev_to_port(D) (dev_to_hdlc(D)->priv)
147
148
149/*
150 * device specific structures, macros and functions
151 */
152
153#define SLGT_MAX_PORTS 4
154#define SLGT_REG_SIZE 256
155
156/*
157 * conditional wait facility
158 */
159struct cond_wait {
160 struct cond_wait *next;
161 wait_queue_head_t q;
162 wait_queue_entry_t wait;
163 unsigned int data;
164};
165static void flush_cond_wait(struct cond_wait **head);
166
167/*
168 * DMA buffer descriptor and access macros
169 */
170struct slgt_desc
171{
172 __le16 count;
173 __le16 status;
174 __le32 pbuf; /* physical address of data buffer */
175 __le32 next; /* physical address of next descriptor */
176
177 /* driver book keeping */
178 char *buf; /* virtual address of data buffer */
179 unsigned int pdesc; /* physical address of this descriptor */
180 dma_addr_t buf_dma_addr;
181 unsigned short buf_count;
182};
183
184#define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
185#define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
186#define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
187#define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
188#define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
189#define desc_count(a) (le16_to_cpu((a).count))
190#define desc_status(a) (le16_to_cpu((a).status))
191#define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
192#define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
193#define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
194#define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
195#define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
196
197struct _input_signal_events {
198 int ri_up;
199 int ri_down;
200 int dsr_up;
201 int dsr_down;
202 int dcd_up;
203 int dcd_down;
204 int cts_up;
205 int cts_down;
206};
207
208/*
209 * device instance data structure
210 */
211struct slgt_info {
212 void *if_ptr; /* General purpose pointer (used by SPPP) */
213 struct tty_port port;
214
215 struct slgt_info *next_device; /* device list link */
216
217 char device_name[25];
218 struct pci_dev *pdev;
219
220 int port_count; /* count of ports on adapter */
221 int adapter_num; /* adapter instance number */
222 int port_num; /* port instance number */
223
224 /* array of pointers to port contexts on this adapter */
225 struct slgt_info *port_array[SLGT_MAX_PORTS];
226
227 int line; /* tty line instance number */
228
229 struct mgsl_icount icount;
230
231 int timeout;
232 int x_char; /* xon/xoff character */
233 unsigned int read_status_mask;
234 unsigned int ignore_status_mask;
235
236 wait_queue_head_t status_event_wait_q;
237 wait_queue_head_t event_wait_q;
238 struct timer_list tx_timer;
239 struct timer_list rx_timer;
240
241 unsigned int gpio_present;
242 struct cond_wait *gpio_wait_q;
243
244 spinlock_t lock; /* spinlock for synchronizing with ISR */
245
246 struct work_struct task;
247 u32 pending_bh;
248 bool bh_requested;
249 bool bh_running;
250
251 int isr_overflow;
252 bool irq_requested; /* true if IRQ requested */
253 bool irq_occurred; /* for diagnostics use */
254
255 /* device configuration */
256
257 unsigned int bus_type;
258 unsigned int irq_level;
259 unsigned long irq_flags;
260
261 unsigned char __iomem * reg_addr; /* memory mapped registers address */
262 u32 phys_reg_addr;
263 bool reg_addr_requested;
264
265 MGSL_PARAMS params; /* communications parameters */
266 u32 idle_mode;
267 u32 max_frame_size; /* as set by device config */
268
269 unsigned int rbuf_fill_level;
270 unsigned int rx_pio;
271 unsigned int if_mode;
272 unsigned int base_clock;
273 unsigned int xsync;
274 unsigned int xctrl;
275
276 /* device status */
277
278 bool rx_enabled;
279 bool rx_restart;
280
281 bool tx_enabled;
282 bool tx_active;
283
284 unsigned char signals; /* serial signal states */
285 int init_error; /* initialization error */
286
287 unsigned char *tx_buf;
288 int tx_count;
289
290 char *flag_buf;
291 bool drop_rts_on_tx_done;
292 struct _input_signal_events input_signal_events;
293
294 int dcd_chkcount; /* check counts to prevent */
295 int cts_chkcount; /* too many IRQs if a signal */
296 int dsr_chkcount; /* is floating */
297 int ri_chkcount;
298
299 char *bufs; /* virtual address of DMA buffer lists */
300 dma_addr_t bufs_dma_addr; /* physical address of buffer descriptors */
301
302 unsigned int rbuf_count;
303 struct slgt_desc *rbufs;
304 unsigned int rbuf_current;
305 unsigned int rbuf_index;
306 unsigned int rbuf_fill_index;
307 unsigned short rbuf_fill_count;
308
309 unsigned int tbuf_count;
310 struct slgt_desc *tbufs;
311 unsigned int tbuf_current;
312 unsigned int tbuf_start;
313
314 unsigned char *tmp_rbuf;
315 unsigned int tmp_rbuf_count;
316
317 /* SPPP/Cisco HDLC device parts */
318
319 int netcount;
320 spinlock_t netlock;
321#if SYNCLINK_GENERIC_HDLC
322 struct net_device *netdev;
323#endif
324
325};
326
327static MGSL_PARAMS default_params = {
328 .mode = MGSL_MODE_HDLC,
329 .loopback = 0,
330 .flags = HDLC_FLAG_UNDERRUN_ABORT15,
331 .encoding = HDLC_ENCODING_NRZI_SPACE,
332 .clock_speed = 0,
333 .addr_filter = 0xff,
334 .crc_type = HDLC_CRC_16_CCITT,
335 .preamble_length = HDLC_PREAMBLE_LENGTH_8BITS,
336 .preamble = HDLC_PREAMBLE_PATTERN_NONE,
337 .data_rate = 9600,
338 .data_bits = 8,
339 .stop_bits = 1,
340 .parity = ASYNC_PARITY_NONE
341};
342
343
344#define BH_RECEIVE 1
345#define BH_TRANSMIT 2
346#define BH_STATUS 4
347#define IO_PIN_SHUTDOWN_LIMIT 100
348
349#define DMABUFSIZE 256
350#define DESC_LIST_SIZE 4096
351
352#define MASK_PARITY BIT1
353#define MASK_FRAMING BIT0
354#define MASK_BREAK BIT14
355#define MASK_OVERRUN BIT4
356
357#define GSR 0x00 /* global status */
358#define JCR 0x04 /* JTAG control */
359#define IODR 0x08 /* GPIO direction */
360#define IOER 0x0c /* GPIO interrupt enable */
361#define IOVR 0x10 /* GPIO value */
362#define IOSR 0x14 /* GPIO interrupt status */
363#define TDR 0x80 /* tx data */
364#define RDR 0x80 /* rx data */
365#define TCR 0x82 /* tx control */
366#define TIR 0x84 /* tx idle */
367#define TPR 0x85 /* tx preamble */
368#define RCR 0x86 /* rx control */
369#define VCR 0x88 /* V.24 control */
370#define CCR 0x89 /* clock control */
371#define BDR 0x8a /* baud divisor */
372#define SCR 0x8c /* serial control */
373#define SSR 0x8e /* serial status */
374#define RDCSR 0x90 /* rx DMA control/status */
375#define TDCSR 0x94 /* tx DMA control/status */
376#define RDDAR 0x98 /* rx DMA descriptor address */
377#define TDDAR 0x9c /* tx DMA descriptor address */
378#define XSR 0x40 /* extended sync pattern */
379#define XCR 0x44 /* extended control */
380
381#define RXIDLE BIT14
382#define RXBREAK BIT14
383#define IRQ_TXDATA BIT13
384#define IRQ_TXIDLE BIT12
385#define IRQ_TXUNDER BIT11 /* HDLC */
386#define IRQ_RXDATA BIT10
387#define IRQ_RXIDLE BIT9 /* HDLC */
388#define IRQ_RXBREAK BIT9 /* async */
389#define IRQ_RXOVER BIT8
390#define IRQ_DSR BIT7
391#define IRQ_CTS BIT6
392#define IRQ_DCD BIT5
393#define IRQ_RI BIT4
394#define IRQ_ALL 0x3ff0
395#define IRQ_MASTER BIT0
396
397#define slgt_irq_on(info, mask) \
398 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
399#define slgt_irq_off(info, mask) \
400 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
401
402static __u8 rd_reg8(struct slgt_info *info, unsigned int addr);
403static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value);
404static __u16 rd_reg16(struct slgt_info *info, unsigned int addr);
405static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value);
406static __u32 rd_reg32(struct slgt_info *info, unsigned int addr);
407static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value);
408
409static void msc_set_vcr(struct slgt_info *info);
410
411static int startup(struct slgt_info *info);
412static int block_til_ready(struct tty_struct *tty, struct file * filp,struct slgt_info *info);
413static void shutdown(struct slgt_info *info);
414static void program_hw(struct slgt_info *info);
415static void change_params(struct slgt_info *info);
416
417static int adapter_test(struct slgt_info *info);
418
419static void reset_port(struct slgt_info *info);
420static void async_mode(struct slgt_info *info);
421static void sync_mode(struct slgt_info *info);
422
423static void rx_stop(struct slgt_info *info);
424static void rx_start(struct slgt_info *info);
425static void reset_rbufs(struct slgt_info *info);
426static void free_rbufs(struct slgt_info *info, unsigned int first, unsigned int last);
427static bool rx_get_frame(struct slgt_info *info);
428static bool rx_get_buf(struct slgt_info *info);
429
430static void tx_start(struct slgt_info *info);
431static void tx_stop(struct slgt_info *info);
432static void tx_set_idle(struct slgt_info *info);
433static unsigned int tbuf_bytes(struct slgt_info *info);
434static void reset_tbufs(struct slgt_info *info);
435static void tdma_reset(struct slgt_info *info);
436static bool tx_load(struct slgt_info *info, const char *buf, unsigned int count);
437
438static void get_gtsignals(struct slgt_info *info);
439static void set_gtsignals(struct slgt_info *info);
440static void set_rate(struct slgt_info *info, u32 data_rate);
441
442static void bh_transmit(struct slgt_info *info);
443static void isr_txeom(struct slgt_info *info, unsigned short status);
444
445static void tx_timeout(struct timer_list *t);
446static void rx_timeout(struct timer_list *t);
447
448/*
449 * ioctl handlers
450 */
451static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount);
452static int get_params(struct slgt_info *info, MGSL_PARAMS __user *params);
453static int set_params(struct slgt_info *info, MGSL_PARAMS __user *params);
454static int get_txidle(struct slgt_info *info, int __user *idle_mode);
455static int set_txidle(struct slgt_info *info, int idle_mode);
456static int tx_enable(struct slgt_info *info, int enable);
457static int tx_abort(struct slgt_info *info);
458static int rx_enable(struct slgt_info *info, int enable);
459static int modem_input_wait(struct slgt_info *info,int arg);
460static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr);
461static int get_interface(struct slgt_info *info, int __user *if_mode);
462static int set_interface(struct slgt_info *info, int if_mode);
463static int set_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
464static int get_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
465static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
466static int get_xsync(struct slgt_info *info, int __user *if_mode);
467static int set_xsync(struct slgt_info *info, int if_mode);
468static int get_xctrl(struct slgt_info *info, int __user *if_mode);
469static int set_xctrl(struct slgt_info *info, int if_mode);
470
471/*
472 * driver functions
473 */
474static void release_resources(struct slgt_info *info);
475
476/*
477 * DEBUG OUTPUT CODE
478 */
479#ifndef DBGINFO
480#define DBGINFO(fmt)
481#endif
482#ifndef DBGERR
483#define DBGERR(fmt)
484#endif
485#ifndef DBGBH
486#define DBGBH(fmt)
487#endif
488#ifndef DBGISR
489#define DBGISR(fmt)
490#endif
491
492#ifdef DBGDATA
493static void trace_block(struct slgt_info *info, const char *data, int count, const char *label)
494{
495 int i;
496 int linecount;
497 printk("%s %s data:\n",info->device_name, label);
498 while(count) {
499 linecount = (count > 16) ? 16 : count;
500 for(i=0; i < linecount; i++)
501 printk("%02X ",(unsigned char)data[i]);
502 for(;i<17;i++)
503 printk(" ");
504 for(i=0;i<linecount;i++) {
505 if (data[i]>=040 && data[i]<=0176)
506 printk("%c",data[i]);
507 else
508 printk(".");
509 }
510 printk("\n");
511 data += linecount;
512 count -= linecount;
513 }
514}
515#else
516#define DBGDATA(info, buf, size, label)
517#endif
518
519#ifdef DBGTBUF
520static void dump_tbufs(struct slgt_info *info)
521{
522 int i;
523 printk("tbuf_current=%d\n", info->tbuf_current);
524 for (i=0 ; i < info->tbuf_count ; i++) {
525 printk("%d: count=%04X status=%04X\n",
526 i, le16_to_cpu(info->tbufs[i].count), le16_to_cpu(info->tbufs[i].status));
527 }
528}
529#else
530#define DBGTBUF(info)
531#endif
532
533#ifdef DBGRBUF
534static void dump_rbufs(struct slgt_info *info)
535{
536 int i;
537 printk("rbuf_current=%d\n", info->rbuf_current);
538 for (i=0 ; i < info->rbuf_count ; i++) {
539 printk("%d: count=%04X status=%04X\n",
540 i, le16_to_cpu(info->rbufs[i].count), le16_to_cpu(info->rbufs[i].status));
541 }
542}
543#else
544#define DBGRBUF(info)
545#endif
546
547static inline int sanity_check(struct slgt_info *info, char *devname, const char *name)
548{
549#ifdef SANITY_CHECK
550 if (!info) {
551 printk("null struct slgt_info for (%s) in %s\n", devname, name);
552 return 1;
553 }
554#else
555 if (!info)
556 return 1;
557#endif
558 return 0;
559}
560
561/*
562 * line discipline callback wrappers
563 *
564 * The wrappers maintain line discipline references
565 * while calling into the line discipline.
566 *
567 * ldisc_receive_buf - pass receive data to line discipline
568 */
569static void ldisc_receive_buf(struct tty_struct *tty,
570 const __u8 *data, char *flags, int count)
571{
572 struct tty_ldisc *ld;
573 if (!tty)
574 return;
575 ld = tty_ldisc_ref(tty);
576 if (ld) {
577 if (ld->ops->receive_buf)
578 ld->ops->receive_buf(tty, data, flags, count);
579 tty_ldisc_deref(ld);
580 }
581}
582
583/* tty callbacks */
584
585static int open(struct tty_struct *tty, struct file *filp)
586{
587 struct slgt_info *info;
588 int retval, line;
589 unsigned long flags;
590
591 line = tty->index;
592 if (line >= slgt_device_count) {
593 DBGERR(("%s: open with invalid line #%d.\n", driver_name, line));
594 return -ENODEV;
595 }
596
597 info = slgt_device_list;
598 while(info && info->line != line)
599 info = info->next_device;
600 if (sanity_check(info, tty->name, "open"))
601 return -ENODEV;
602 if (info->init_error) {
603 DBGERR(("%s init error=%d\n", info->device_name, info->init_error));
604 return -ENODEV;
605 }
606
607 tty->driver_data = info;
608 info->port.tty = tty;
609
610 DBGINFO(("%s open, old ref count = %d\n", info->device_name, info->port.count));
611
612 mutex_lock(&info->port.mutex);
613
614 spin_lock_irqsave(&info->netlock, flags);
615 if (info->netcount) {
616 retval = -EBUSY;
617 spin_unlock_irqrestore(&info->netlock, flags);
618 mutex_unlock(&info->port.mutex);
619 goto cleanup;
620 }
621 info->port.count++;
622 spin_unlock_irqrestore(&info->netlock, flags);
623
624 if (info->port.count == 1) {
625 /* 1st open on this device, init hardware */
626 retval = startup(info);
627 if (retval < 0) {
628 mutex_unlock(&info->port.mutex);
629 goto cleanup;
630 }
631 }
632 mutex_unlock(&info->port.mutex);
633 retval = block_til_ready(tty, filp, info);
634 if (retval) {
635 DBGINFO(("%s block_til_ready rc=%d\n", info->device_name, retval));
636 goto cleanup;
637 }
638
639 retval = 0;
640
641cleanup:
642 if (retval) {
643 if (tty->count == 1)
644 info->port.tty = NULL; /* tty layer will release tty struct */
645 if(info->port.count)
646 info->port.count--;
647 }
648
649 DBGINFO(("%s open rc=%d\n", info->device_name, retval));
650 return retval;
651}
652
653static void close(struct tty_struct *tty, struct file *filp)
654{
655 struct slgt_info *info = tty->driver_data;
656
657 if (sanity_check(info, tty->name, "close"))
658 return;
659 DBGINFO(("%s close entry, count=%d\n", info->device_name, info->port.count));
660
661 if (tty_port_close_start(&info->port, tty, filp) == 0)
662 goto cleanup;
663
664 mutex_lock(&info->port.mutex);
665 if (tty_port_initialized(&info->port))
666 wait_until_sent(tty, info->timeout);
667 flush_buffer(tty);
668 tty_ldisc_flush(tty);
669
670 shutdown(info);
671 mutex_unlock(&info->port.mutex);
672
673 tty_port_close_end(&info->port, tty);
674 info->port.tty = NULL;
675cleanup:
676 DBGINFO(("%s close exit, count=%d\n", tty->driver->name, info->port.count));
677}
678
679static void hangup(struct tty_struct *tty)
680{
681 struct slgt_info *info = tty->driver_data;
682 unsigned long flags;
683
684 if (sanity_check(info, tty->name, "hangup"))
685 return;
686 DBGINFO(("%s hangup\n", info->device_name));
687
688 flush_buffer(tty);
689
690 mutex_lock(&info->port.mutex);
691 shutdown(info);
692
693 spin_lock_irqsave(&info->port.lock, flags);
694 info->port.count = 0;
695 info->port.tty = NULL;
696 spin_unlock_irqrestore(&info->port.lock, flags);
697 tty_port_set_active(&info->port, 0);
698 mutex_unlock(&info->port.mutex);
699
700 wake_up_interruptible(&info->port.open_wait);
701}
702
703static void set_termios(struct tty_struct *tty,
704 const struct ktermios *old_termios)
705{
706 struct slgt_info *info = tty->driver_data;
707 unsigned long flags;
708
709 DBGINFO(("%s set_termios\n", tty->driver->name));
710
711 change_params(info);
712
713 /* Handle transition to B0 status */
714 if ((old_termios->c_cflag & CBAUD) && !C_BAUD(tty)) {
715 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
716 spin_lock_irqsave(&info->lock,flags);
717 set_gtsignals(info);
718 spin_unlock_irqrestore(&info->lock,flags);
719 }
720
721 /* Handle transition away from B0 status */
722 if (!(old_termios->c_cflag & CBAUD) && C_BAUD(tty)) {
723 info->signals |= SerialSignal_DTR;
724 if (!C_CRTSCTS(tty) || !tty_throttled(tty))
725 info->signals |= SerialSignal_RTS;
726 spin_lock_irqsave(&info->lock,flags);
727 set_gtsignals(info);
728 spin_unlock_irqrestore(&info->lock,flags);
729 }
730
731 /* Handle turning off CRTSCTS */
732 if ((old_termios->c_cflag & CRTSCTS) && !C_CRTSCTS(tty)) {
733 tty->hw_stopped = 0;
734 tx_release(tty);
735 }
736}
737
738static void update_tx_timer(struct slgt_info *info)
739{
740 /*
741 * use worst case speed of 1200bps to calculate transmit timeout
742 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
743 */
744 if (info->params.mode == MGSL_MODE_HDLC) {
745 int timeout = (tbuf_bytes(info) * 7) + 1000;
746 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(timeout));
747 }
748}
749
750static int write(struct tty_struct *tty,
751 const unsigned char *buf, int count)
752{
753 int ret = 0;
754 struct slgt_info *info = tty->driver_data;
755 unsigned long flags;
756
757 if (sanity_check(info, tty->name, "write"))
758 return -EIO;
759
760 DBGINFO(("%s write count=%d\n", info->device_name, count));
761
762 if (!info->tx_buf || (count > info->max_frame_size))
763 return -EIO;
764
765 if (!count || tty->flow.stopped || tty->hw_stopped)
766 return 0;
767
768 spin_lock_irqsave(&info->lock, flags);
769
770 if (info->tx_count) {
771 /* send accumulated data from send_char() */
772 if (!tx_load(info, info->tx_buf, info->tx_count))
773 goto cleanup;
774 info->tx_count = 0;
775 }
776
777 if (tx_load(info, buf, count))
778 ret = count;
779
780cleanup:
781 spin_unlock_irqrestore(&info->lock, flags);
782 DBGINFO(("%s write rc=%d\n", info->device_name, ret));
783 return ret;
784}
785
786static int put_char(struct tty_struct *tty, unsigned char ch)
787{
788 struct slgt_info *info = tty->driver_data;
789 unsigned long flags;
790 int ret = 0;
791
792 if (sanity_check(info, tty->name, "put_char"))
793 return 0;
794 DBGINFO(("%s put_char(%d)\n", info->device_name, ch));
795 if (!info->tx_buf)
796 return 0;
797 spin_lock_irqsave(&info->lock,flags);
798 if (info->tx_count < info->max_frame_size) {
799 info->tx_buf[info->tx_count++] = ch;
800 ret = 1;
801 }
802 spin_unlock_irqrestore(&info->lock,flags);
803 return ret;
804}
805
806static void send_xchar(struct tty_struct *tty, char ch)
807{
808 struct slgt_info *info = tty->driver_data;
809 unsigned long flags;
810
811 if (sanity_check(info, tty->name, "send_xchar"))
812 return;
813 DBGINFO(("%s send_xchar(%d)\n", info->device_name, ch));
814 info->x_char = ch;
815 if (ch) {
816 spin_lock_irqsave(&info->lock,flags);
817 if (!info->tx_enabled)
818 tx_start(info);
819 spin_unlock_irqrestore(&info->lock,flags);
820 }
821}
822
823static void wait_until_sent(struct tty_struct *tty, int timeout)
824{
825 struct slgt_info *info = tty->driver_data;
826 unsigned long orig_jiffies, char_time;
827
828 if (!info )
829 return;
830 if (sanity_check(info, tty->name, "wait_until_sent"))
831 return;
832 DBGINFO(("%s wait_until_sent entry\n", info->device_name));
833 if (!tty_port_initialized(&info->port))
834 goto exit;
835
836 orig_jiffies = jiffies;
837
838 /* Set check interval to 1/5 of estimated time to
839 * send a character, and make it at least 1. The check
840 * interval should also be less than the timeout.
841 * Note: use tight timings here to satisfy the NIST-PCTS.
842 */
843
844 if (info->params.data_rate) {
845 char_time = info->timeout/(32 * 5);
846 if (!char_time)
847 char_time++;
848 } else
849 char_time = 1;
850
851 if (timeout)
852 char_time = min_t(unsigned long, char_time, timeout);
853
854 while (info->tx_active) {
855 msleep_interruptible(jiffies_to_msecs(char_time));
856 if (signal_pending(current))
857 break;
858 if (timeout && time_after(jiffies, orig_jiffies + timeout))
859 break;
860 }
861exit:
862 DBGINFO(("%s wait_until_sent exit\n", info->device_name));
863}
864
865static unsigned int write_room(struct tty_struct *tty)
866{
867 struct slgt_info *info = tty->driver_data;
868 unsigned int ret;
869
870 if (sanity_check(info, tty->name, "write_room"))
871 return 0;
872 ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
873 DBGINFO(("%s write_room=%u\n", info->device_name, ret));
874 return ret;
875}
876
877static void flush_chars(struct tty_struct *tty)
878{
879 struct slgt_info *info = tty->driver_data;
880 unsigned long flags;
881
882 if (sanity_check(info, tty->name, "flush_chars"))
883 return;
884 DBGINFO(("%s flush_chars entry tx_count=%d\n", info->device_name, info->tx_count));
885
886 if (info->tx_count <= 0 || tty->flow.stopped ||
887 tty->hw_stopped || !info->tx_buf)
888 return;
889
890 DBGINFO(("%s flush_chars start transmit\n", info->device_name));
891
892 spin_lock_irqsave(&info->lock,flags);
893 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
894 info->tx_count = 0;
895 spin_unlock_irqrestore(&info->lock,flags);
896}
897
898static void flush_buffer(struct tty_struct *tty)
899{
900 struct slgt_info *info = tty->driver_data;
901 unsigned long flags;
902
903 if (sanity_check(info, tty->name, "flush_buffer"))
904 return;
905 DBGINFO(("%s flush_buffer\n", info->device_name));
906
907 spin_lock_irqsave(&info->lock, flags);
908 info->tx_count = 0;
909 spin_unlock_irqrestore(&info->lock, flags);
910
911 tty_wakeup(tty);
912}
913
914/*
915 * throttle (stop) transmitter
916 */
917static void tx_hold(struct tty_struct *tty)
918{
919 struct slgt_info *info = tty->driver_data;
920 unsigned long flags;
921
922 if (sanity_check(info, tty->name, "tx_hold"))
923 return;
924 DBGINFO(("%s tx_hold\n", info->device_name));
925 spin_lock_irqsave(&info->lock,flags);
926 if (info->tx_enabled && info->params.mode == MGSL_MODE_ASYNC)
927 tx_stop(info);
928 spin_unlock_irqrestore(&info->lock,flags);
929}
930
931/*
932 * release (start) transmitter
933 */
934static void tx_release(struct tty_struct *tty)
935{
936 struct slgt_info *info = tty->driver_data;
937 unsigned long flags;
938
939 if (sanity_check(info, tty->name, "tx_release"))
940 return;
941 DBGINFO(("%s tx_release\n", info->device_name));
942 spin_lock_irqsave(&info->lock, flags);
943 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
944 info->tx_count = 0;
945 spin_unlock_irqrestore(&info->lock, flags);
946}
947
948/*
949 * Service an IOCTL request
950 *
951 * Arguments
952 *
953 * tty pointer to tty instance data
954 * cmd IOCTL command code
955 * arg command argument/context
956 *
957 * Return 0 if success, otherwise error code
958 */
959static int ioctl(struct tty_struct *tty,
960 unsigned int cmd, unsigned long arg)
961{
962 struct slgt_info *info = tty->driver_data;
963 void __user *argp = (void __user *)arg;
964 int ret;
965
966 if (sanity_check(info, tty->name, "ioctl"))
967 return -ENODEV;
968 DBGINFO(("%s ioctl() cmd=%08X\n", info->device_name, cmd));
969
970 if (cmd != TIOCMIWAIT) {
971 if (tty_io_error(tty))
972 return -EIO;
973 }
974
975 switch (cmd) {
976 case MGSL_IOCWAITEVENT:
977 return wait_mgsl_event(info, argp);
978 case TIOCMIWAIT:
979 return modem_input_wait(info,(int)arg);
980 case MGSL_IOCSGPIO:
981 return set_gpio(info, argp);
982 case MGSL_IOCGGPIO:
983 return get_gpio(info, argp);
984 case MGSL_IOCWAITGPIO:
985 return wait_gpio(info, argp);
986 case MGSL_IOCGXSYNC:
987 return get_xsync(info, argp);
988 case MGSL_IOCSXSYNC:
989 return set_xsync(info, (int)arg);
990 case MGSL_IOCGXCTRL:
991 return get_xctrl(info, argp);
992 case MGSL_IOCSXCTRL:
993 return set_xctrl(info, (int)arg);
994 }
995 mutex_lock(&info->port.mutex);
996 switch (cmd) {
997 case MGSL_IOCGPARAMS:
998 ret = get_params(info, argp);
999 break;
1000 case MGSL_IOCSPARAMS:
1001 ret = set_params(info, argp);
1002 break;
1003 case MGSL_IOCGTXIDLE:
1004 ret = get_txidle(info, argp);
1005 break;
1006 case MGSL_IOCSTXIDLE:
1007 ret = set_txidle(info, (int)arg);
1008 break;
1009 case MGSL_IOCTXENABLE:
1010 ret = tx_enable(info, (int)arg);
1011 break;
1012 case MGSL_IOCRXENABLE:
1013 ret = rx_enable(info, (int)arg);
1014 break;
1015 case MGSL_IOCTXABORT:
1016 ret = tx_abort(info);
1017 break;
1018 case MGSL_IOCGSTATS:
1019 ret = get_stats(info, argp);
1020 break;
1021 case MGSL_IOCGIF:
1022 ret = get_interface(info, argp);
1023 break;
1024 case MGSL_IOCSIF:
1025 ret = set_interface(info,(int)arg);
1026 break;
1027 default:
1028 ret = -ENOIOCTLCMD;
1029 }
1030 mutex_unlock(&info->port.mutex);
1031 return ret;
1032}
1033
1034static int get_icount(struct tty_struct *tty,
1035 struct serial_icounter_struct *icount)
1036
1037{
1038 struct slgt_info *info = tty->driver_data;
1039 struct mgsl_icount cnow; /* kernel counter temps */
1040 unsigned long flags;
1041
1042 spin_lock_irqsave(&info->lock,flags);
1043 cnow = info->icount;
1044 spin_unlock_irqrestore(&info->lock,flags);
1045
1046 icount->cts = cnow.cts;
1047 icount->dsr = cnow.dsr;
1048 icount->rng = cnow.rng;
1049 icount->dcd = cnow.dcd;
1050 icount->rx = cnow.rx;
1051 icount->tx = cnow.tx;
1052 icount->frame = cnow.frame;
1053 icount->overrun = cnow.overrun;
1054 icount->parity = cnow.parity;
1055 icount->brk = cnow.brk;
1056 icount->buf_overrun = cnow.buf_overrun;
1057
1058 return 0;
1059}
1060
1061/*
1062 * support for 32 bit ioctl calls on 64 bit systems
1063 */
1064#ifdef CONFIG_COMPAT
1065static long get_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *user_params)
1066{
1067 struct MGSL_PARAMS32 tmp_params;
1068
1069 DBGINFO(("%s get_params32\n", info->device_name));
1070 memset(&tmp_params, 0, sizeof(tmp_params));
1071 tmp_params.mode = (compat_ulong_t)info->params.mode;
1072 tmp_params.loopback = info->params.loopback;
1073 tmp_params.flags = info->params.flags;
1074 tmp_params.encoding = info->params.encoding;
1075 tmp_params.clock_speed = (compat_ulong_t)info->params.clock_speed;
1076 tmp_params.addr_filter = info->params.addr_filter;
1077 tmp_params.crc_type = info->params.crc_type;
1078 tmp_params.preamble_length = info->params.preamble_length;
1079 tmp_params.preamble = info->params.preamble;
1080 tmp_params.data_rate = (compat_ulong_t)info->params.data_rate;
1081 tmp_params.data_bits = info->params.data_bits;
1082 tmp_params.stop_bits = info->params.stop_bits;
1083 tmp_params.parity = info->params.parity;
1084 if (copy_to_user(user_params, &tmp_params, sizeof(struct MGSL_PARAMS32)))
1085 return -EFAULT;
1086 return 0;
1087}
1088
1089static long set_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *new_params)
1090{
1091 struct MGSL_PARAMS32 tmp_params;
1092
1093 DBGINFO(("%s set_params32\n", info->device_name));
1094 if (copy_from_user(&tmp_params, new_params, sizeof(struct MGSL_PARAMS32)))
1095 return -EFAULT;
1096
1097 spin_lock(&info->lock);
1098 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK) {
1099 info->base_clock = tmp_params.clock_speed;
1100 } else {
1101 info->params.mode = tmp_params.mode;
1102 info->params.loopback = tmp_params.loopback;
1103 info->params.flags = tmp_params.flags;
1104 info->params.encoding = tmp_params.encoding;
1105 info->params.clock_speed = tmp_params.clock_speed;
1106 info->params.addr_filter = tmp_params.addr_filter;
1107 info->params.crc_type = tmp_params.crc_type;
1108 info->params.preamble_length = tmp_params.preamble_length;
1109 info->params.preamble = tmp_params.preamble;
1110 info->params.data_rate = tmp_params.data_rate;
1111 info->params.data_bits = tmp_params.data_bits;
1112 info->params.stop_bits = tmp_params.stop_bits;
1113 info->params.parity = tmp_params.parity;
1114 }
1115 spin_unlock(&info->lock);
1116
1117 program_hw(info);
1118
1119 return 0;
1120}
1121
1122static long slgt_compat_ioctl(struct tty_struct *tty,
1123 unsigned int cmd, unsigned long arg)
1124{
1125 struct slgt_info *info = tty->driver_data;
1126 int rc;
1127
1128 if (sanity_check(info, tty->name, "compat_ioctl"))
1129 return -ENODEV;
1130 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info->device_name, cmd));
1131
1132 switch (cmd) {
1133 case MGSL_IOCSPARAMS32:
1134 rc = set_params32(info, compat_ptr(arg));
1135 break;
1136
1137 case MGSL_IOCGPARAMS32:
1138 rc = get_params32(info, compat_ptr(arg));
1139 break;
1140
1141 case MGSL_IOCGPARAMS:
1142 case MGSL_IOCSPARAMS:
1143 case MGSL_IOCGTXIDLE:
1144 case MGSL_IOCGSTATS:
1145 case MGSL_IOCWAITEVENT:
1146 case MGSL_IOCGIF:
1147 case MGSL_IOCSGPIO:
1148 case MGSL_IOCGGPIO:
1149 case MGSL_IOCWAITGPIO:
1150 case MGSL_IOCGXSYNC:
1151 case MGSL_IOCGXCTRL:
1152 rc = ioctl(tty, cmd, (unsigned long)compat_ptr(arg));
1153 break;
1154 default:
1155 rc = ioctl(tty, cmd, arg);
1156 }
1157 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info->device_name, cmd, rc));
1158 return rc;
1159}
1160#else
1161#define slgt_compat_ioctl NULL
1162#endif /* ifdef CONFIG_COMPAT */
1163
1164/*
1165 * proc fs support
1166 */
1167static inline void line_info(struct seq_file *m, struct slgt_info *info)
1168{
1169 char stat_buf[30];
1170 unsigned long flags;
1171
1172 seq_printf(m, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1173 info->device_name, info->phys_reg_addr,
1174 info->irq_level, info->max_frame_size);
1175
1176 /* output current serial signal states */
1177 spin_lock_irqsave(&info->lock,flags);
1178 get_gtsignals(info);
1179 spin_unlock_irqrestore(&info->lock,flags);
1180
1181 stat_buf[0] = 0;
1182 stat_buf[1] = 0;
1183 if (info->signals & SerialSignal_RTS)
1184 strcat(stat_buf, "|RTS");
1185 if (info->signals & SerialSignal_CTS)
1186 strcat(stat_buf, "|CTS");
1187 if (info->signals & SerialSignal_DTR)
1188 strcat(stat_buf, "|DTR");
1189 if (info->signals & SerialSignal_DSR)
1190 strcat(stat_buf, "|DSR");
1191 if (info->signals & SerialSignal_DCD)
1192 strcat(stat_buf, "|CD");
1193 if (info->signals & SerialSignal_RI)
1194 strcat(stat_buf, "|RI");
1195
1196 if (info->params.mode != MGSL_MODE_ASYNC) {
1197 seq_printf(m, "\tHDLC txok:%d rxok:%d",
1198 info->icount.txok, info->icount.rxok);
1199 if (info->icount.txunder)
1200 seq_printf(m, " txunder:%d", info->icount.txunder);
1201 if (info->icount.txabort)
1202 seq_printf(m, " txabort:%d", info->icount.txabort);
1203 if (info->icount.rxshort)
1204 seq_printf(m, " rxshort:%d", info->icount.rxshort);
1205 if (info->icount.rxlong)
1206 seq_printf(m, " rxlong:%d", info->icount.rxlong);
1207 if (info->icount.rxover)
1208 seq_printf(m, " rxover:%d", info->icount.rxover);
1209 if (info->icount.rxcrc)
1210 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
1211 } else {
1212 seq_printf(m, "\tASYNC tx:%d rx:%d",
1213 info->icount.tx, info->icount.rx);
1214 if (info->icount.frame)
1215 seq_printf(m, " fe:%d", info->icount.frame);
1216 if (info->icount.parity)
1217 seq_printf(m, " pe:%d", info->icount.parity);
1218 if (info->icount.brk)
1219 seq_printf(m, " brk:%d", info->icount.brk);
1220 if (info->icount.overrun)
1221 seq_printf(m, " oe:%d", info->icount.overrun);
1222 }
1223
1224 /* Append serial signal status to end */
1225 seq_printf(m, " %s\n", stat_buf+1);
1226
1227 seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1228 info->tx_active,info->bh_requested,info->bh_running,
1229 info->pending_bh);
1230}
1231
1232/* Called to print information about devices
1233 */
1234static int synclink_gt_proc_show(struct seq_file *m, void *v)
1235{
1236 struct slgt_info *info;
1237
1238 seq_puts(m, "synclink_gt driver\n");
1239
1240 info = slgt_device_list;
1241 while( info ) {
1242 line_info(m, info);
1243 info = info->next_device;
1244 }
1245 return 0;
1246}
1247
1248/*
1249 * return count of bytes in transmit buffer
1250 */
1251static unsigned int chars_in_buffer(struct tty_struct *tty)
1252{
1253 struct slgt_info *info = tty->driver_data;
1254 unsigned int count;
1255 if (sanity_check(info, tty->name, "chars_in_buffer"))
1256 return 0;
1257 count = tbuf_bytes(info);
1258 DBGINFO(("%s chars_in_buffer()=%u\n", info->device_name, count));
1259 return count;
1260}
1261
1262/*
1263 * signal remote device to throttle send data (our receive data)
1264 */
1265static void throttle(struct tty_struct * tty)
1266{
1267 struct slgt_info *info = tty->driver_data;
1268 unsigned long flags;
1269
1270 if (sanity_check(info, tty->name, "throttle"))
1271 return;
1272 DBGINFO(("%s throttle\n", info->device_name));
1273 if (I_IXOFF(tty))
1274 send_xchar(tty, STOP_CHAR(tty));
1275 if (C_CRTSCTS(tty)) {
1276 spin_lock_irqsave(&info->lock,flags);
1277 info->signals &= ~SerialSignal_RTS;
1278 set_gtsignals(info);
1279 spin_unlock_irqrestore(&info->lock,flags);
1280 }
1281}
1282
1283/*
1284 * signal remote device to stop throttling send data (our receive data)
1285 */
1286static void unthrottle(struct tty_struct * tty)
1287{
1288 struct slgt_info *info = tty->driver_data;
1289 unsigned long flags;
1290
1291 if (sanity_check(info, tty->name, "unthrottle"))
1292 return;
1293 DBGINFO(("%s unthrottle\n", info->device_name));
1294 if (I_IXOFF(tty)) {
1295 if (info->x_char)
1296 info->x_char = 0;
1297 else
1298 send_xchar(tty, START_CHAR(tty));
1299 }
1300 if (C_CRTSCTS(tty)) {
1301 spin_lock_irqsave(&info->lock,flags);
1302 info->signals |= SerialSignal_RTS;
1303 set_gtsignals(info);
1304 spin_unlock_irqrestore(&info->lock,flags);
1305 }
1306}
1307
1308/*
1309 * set or clear transmit break condition
1310 * break_state -1=set break condition, 0=clear
1311 */
1312static int set_break(struct tty_struct *tty, int break_state)
1313{
1314 struct slgt_info *info = tty->driver_data;
1315 unsigned short value;
1316 unsigned long flags;
1317
1318 if (sanity_check(info, tty->name, "set_break"))
1319 return -EINVAL;
1320 DBGINFO(("%s set_break(%d)\n", info->device_name, break_state));
1321
1322 spin_lock_irqsave(&info->lock,flags);
1323 value = rd_reg16(info, TCR);
1324 if (break_state == -1)
1325 value |= BIT6;
1326 else
1327 value &= ~BIT6;
1328 wr_reg16(info, TCR, value);
1329 spin_unlock_irqrestore(&info->lock,flags);
1330 return 0;
1331}
1332
1333#if SYNCLINK_GENERIC_HDLC
1334
1335/**
1336 * hdlcdev_attach - called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1337 * @dev: pointer to network device structure
1338 * @encoding: serial encoding setting
1339 * @parity: FCS setting
1340 *
1341 * Set encoding and frame check sequence (FCS) options.
1342 *
1343 * Return: 0 if success, otherwise error code
1344 */
1345static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
1346 unsigned short parity)
1347{
1348 struct slgt_info *info = dev_to_port(dev);
1349 unsigned char new_encoding;
1350 unsigned short new_crctype;
1351
1352 /* return error if TTY interface open */
1353 if (info->port.count)
1354 return -EBUSY;
1355
1356 DBGINFO(("%s hdlcdev_attach\n", info->device_name));
1357
1358 switch (encoding)
1359 {
1360 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
1361 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
1362 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
1363 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
1364 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
1365 default: return -EINVAL;
1366 }
1367
1368 switch (parity)
1369 {
1370 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
1371 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
1372 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
1373 default: return -EINVAL;
1374 }
1375
1376 info->params.encoding = new_encoding;
1377 info->params.crc_type = new_crctype;
1378
1379 /* if network interface up, reprogram hardware */
1380 if (info->netcount)
1381 program_hw(info);
1382
1383 return 0;
1384}
1385
1386/**
1387 * hdlcdev_xmit - called by generic HDLC layer to send a frame
1388 * @skb: socket buffer containing HDLC frame
1389 * @dev: pointer to network device structure
1390 */
1391static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
1392 struct net_device *dev)
1393{
1394 struct slgt_info *info = dev_to_port(dev);
1395 unsigned long flags;
1396
1397 DBGINFO(("%s hdlc_xmit\n", dev->name));
1398
1399 if (!skb->len)
1400 return NETDEV_TX_OK;
1401
1402 /* stop sending until this frame completes */
1403 netif_stop_queue(dev);
1404
1405 /* update network statistics */
1406 dev->stats.tx_packets++;
1407 dev->stats.tx_bytes += skb->len;
1408
1409 /* save start time for transmit timeout detection */
1410 netif_trans_update(dev);
1411
1412 spin_lock_irqsave(&info->lock, flags);
1413 tx_load(info, skb->data, skb->len);
1414 spin_unlock_irqrestore(&info->lock, flags);
1415
1416 /* done with socket buffer, so free it */
1417 dev_kfree_skb(skb);
1418
1419 return NETDEV_TX_OK;
1420}
1421
1422/**
1423 * hdlcdev_open - called by network layer when interface enabled
1424 * @dev: pointer to network device structure
1425 *
1426 * Claim resources and initialize hardware.
1427 *
1428 * Return: 0 if success, otherwise error code
1429 */
1430static int hdlcdev_open(struct net_device *dev)
1431{
1432 struct slgt_info *info = dev_to_port(dev);
1433 int rc;
1434 unsigned long flags;
1435
1436 DBGINFO(("%s hdlcdev_open\n", dev->name));
1437
1438 /* arbitrate between network and tty opens */
1439 spin_lock_irqsave(&info->netlock, flags);
1440 if (info->port.count != 0 || info->netcount != 0) {
1441 DBGINFO(("%s hdlc_open busy\n", dev->name));
1442 spin_unlock_irqrestore(&info->netlock, flags);
1443 return -EBUSY;
1444 }
1445 info->netcount=1;
1446 spin_unlock_irqrestore(&info->netlock, flags);
1447
1448 /* claim resources and init adapter */
1449 if ((rc = startup(info)) != 0) {
1450 spin_lock_irqsave(&info->netlock, flags);
1451 info->netcount=0;
1452 spin_unlock_irqrestore(&info->netlock, flags);
1453 return rc;
1454 }
1455
1456 /* generic HDLC layer open processing */
1457 rc = hdlc_open(dev);
1458 if (rc) {
1459 shutdown(info);
1460 spin_lock_irqsave(&info->netlock, flags);
1461 info->netcount = 0;
1462 spin_unlock_irqrestore(&info->netlock, flags);
1463 return rc;
1464 }
1465
1466 /* assert RTS and DTR, apply hardware settings */
1467 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
1468 program_hw(info);
1469
1470 /* enable network layer transmit */
1471 netif_trans_update(dev);
1472 netif_start_queue(dev);
1473
1474 /* inform generic HDLC layer of current DCD status */
1475 spin_lock_irqsave(&info->lock, flags);
1476 get_gtsignals(info);
1477 spin_unlock_irqrestore(&info->lock, flags);
1478 if (info->signals & SerialSignal_DCD)
1479 netif_carrier_on(dev);
1480 else
1481 netif_carrier_off(dev);
1482 return 0;
1483}
1484
1485/**
1486 * hdlcdev_close - called by network layer when interface is disabled
1487 * @dev: pointer to network device structure
1488 *
1489 * Shutdown hardware and release resources.
1490 *
1491 * Return: 0 if success, otherwise error code
1492 */
1493static int hdlcdev_close(struct net_device *dev)
1494{
1495 struct slgt_info *info = dev_to_port(dev);
1496 unsigned long flags;
1497
1498 DBGINFO(("%s hdlcdev_close\n", dev->name));
1499
1500 netif_stop_queue(dev);
1501
1502 /* shutdown adapter and release resources */
1503 shutdown(info);
1504
1505 hdlc_close(dev);
1506
1507 spin_lock_irqsave(&info->netlock, flags);
1508 info->netcount=0;
1509 spin_unlock_irqrestore(&info->netlock, flags);
1510
1511 return 0;
1512}
1513
1514/**
1515 * hdlcdev_ioctl - called by network layer to process IOCTL call to network device
1516 * @dev: pointer to network device structure
1517 * @ifr: pointer to network interface request structure
1518 * @cmd: IOCTL command code
1519 *
1520 * Return: 0 if success, otherwise error code
1521 */
1522static int hdlcdev_ioctl(struct net_device *dev, struct if_settings *ifs)
1523{
1524 const size_t size = sizeof(sync_serial_settings);
1525 sync_serial_settings new_line;
1526 sync_serial_settings __user *line = ifs->ifs_ifsu.sync;
1527 struct slgt_info *info = dev_to_port(dev);
1528 unsigned int flags;
1529
1530 DBGINFO(("%s hdlcdev_ioctl\n", dev->name));
1531
1532 /* return error if TTY interface open */
1533 if (info->port.count)
1534 return -EBUSY;
1535
1536 memset(&new_line, 0, sizeof(new_line));
1537
1538 switch (ifs->type) {
1539 case IF_GET_IFACE: /* return current sync_serial_settings */
1540
1541 ifs->type = IF_IFACE_SYNC_SERIAL;
1542 if (ifs->size < size) {
1543 ifs->size = size; /* data size wanted */
1544 return -ENOBUFS;
1545 }
1546
1547 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1548 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1549 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1550 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1551
1552 switch (flags){
1553 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
1554 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
1555 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
1556 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
1557 default: new_line.clock_type = CLOCK_DEFAULT;
1558 }
1559
1560 new_line.clock_rate = info->params.clock_speed;
1561 new_line.loopback = info->params.loopback ? 1:0;
1562
1563 if (copy_to_user(line, &new_line, size))
1564 return -EFAULT;
1565 return 0;
1566
1567 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
1568
1569 if(!capable(CAP_NET_ADMIN))
1570 return -EPERM;
1571 if (copy_from_user(&new_line, line, size))
1572 return -EFAULT;
1573
1574 switch (new_line.clock_type)
1575 {
1576 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
1577 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
1578 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
1579 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
1580 case CLOCK_DEFAULT: flags = info->params.flags &
1581 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1582 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1583 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1584 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
1585 default: return -EINVAL;
1586 }
1587
1588 if (new_line.loopback != 0 && new_line.loopback != 1)
1589 return -EINVAL;
1590
1591 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1592 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1593 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1594 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1595 info->params.flags |= flags;
1596
1597 info->params.loopback = new_line.loopback;
1598
1599 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
1600 info->params.clock_speed = new_line.clock_rate;
1601 else
1602 info->params.clock_speed = 0;
1603
1604 /* if network interface up, reprogram hardware */
1605 if (info->netcount)
1606 program_hw(info);
1607 return 0;
1608
1609 default:
1610 return hdlc_ioctl(dev, ifs);
1611 }
1612}
1613
1614/**
1615 * hdlcdev_tx_timeout - called by network layer when transmit timeout is detected
1616 * @dev: pointer to network device structure
1617 * @txqueue: unused
1618 */
1619static void hdlcdev_tx_timeout(struct net_device *dev, unsigned int txqueue)
1620{
1621 struct slgt_info *info = dev_to_port(dev);
1622 unsigned long flags;
1623
1624 DBGINFO(("%s hdlcdev_tx_timeout\n", dev->name));
1625
1626 dev->stats.tx_errors++;
1627 dev->stats.tx_aborted_errors++;
1628
1629 spin_lock_irqsave(&info->lock,flags);
1630 tx_stop(info);
1631 spin_unlock_irqrestore(&info->lock,flags);
1632
1633 netif_wake_queue(dev);
1634}
1635
1636/**
1637 * hdlcdev_tx_done - called by device driver when transmit completes
1638 * @info: pointer to device instance information
1639 *
1640 * Reenable network layer transmit if stopped.
1641 */
1642static void hdlcdev_tx_done(struct slgt_info *info)
1643{
1644 if (netif_queue_stopped(info->netdev))
1645 netif_wake_queue(info->netdev);
1646}
1647
1648/**
1649 * hdlcdev_rx - called by device driver when frame received
1650 * @info: pointer to device instance information
1651 * @buf: pointer to buffer contianing frame data
1652 * @size: count of data bytes in buf
1653 *
1654 * Pass frame to network layer.
1655 */
1656static void hdlcdev_rx(struct slgt_info *info, char *buf, int size)
1657{
1658 struct sk_buff *skb = dev_alloc_skb(size);
1659 struct net_device *dev = info->netdev;
1660
1661 DBGINFO(("%s hdlcdev_rx\n", dev->name));
1662
1663 if (skb == NULL) {
1664 DBGERR(("%s: can't alloc skb, drop packet\n", dev->name));
1665 dev->stats.rx_dropped++;
1666 return;
1667 }
1668
1669 skb_put_data(skb, buf, size);
1670
1671 skb->protocol = hdlc_type_trans(skb, dev);
1672
1673 dev->stats.rx_packets++;
1674 dev->stats.rx_bytes += size;
1675
1676 netif_rx(skb);
1677}
1678
1679static const struct net_device_ops hdlcdev_ops = {
1680 .ndo_open = hdlcdev_open,
1681 .ndo_stop = hdlcdev_close,
1682 .ndo_start_xmit = hdlc_start_xmit,
1683 .ndo_siocwandev = hdlcdev_ioctl,
1684 .ndo_tx_timeout = hdlcdev_tx_timeout,
1685};
1686
1687/**
1688 * hdlcdev_init - called by device driver when adding device instance
1689 * @info: pointer to device instance information
1690 *
1691 * Do generic HDLC initialization.
1692 *
1693 * Return: 0 if success, otherwise error code
1694 */
1695static int hdlcdev_init(struct slgt_info *info)
1696{
1697 int rc;
1698 struct net_device *dev;
1699 hdlc_device *hdlc;
1700
1701 /* allocate and initialize network and HDLC layer objects */
1702
1703 dev = alloc_hdlcdev(info);
1704 if (!dev) {
1705 printk(KERN_ERR "%s hdlc device alloc failure\n", info->device_name);
1706 return -ENOMEM;
1707 }
1708
1709 /* for network layer reporting purposes only */
1710 dev->mem_start = info->phys_reg_addr;
1711 dev->mem_end = info->phys_reg_addr + SLGT_REG_SIZE - 1;
1712 dev->irq = info->irq_level;
1713
1714 /* network layer callbacks and settings */
1715 dev->netdev_ops = &hdlcdev_ops;
1716 dev->watchdog_timeo = 10 * HZ;
1717 dev->tx_queue_len = 50;
1718
1719 /* generic HDLC layer callbacks and settings */
1720 hdlc = dev_to_hdlc(dev);
1721 hdlc->attach = hdlcdev_attach;
1722 hdlc->xmit = hdlcdev_xmit;
1723
1724 /* register objects with HDLC layer */
1725 rc = register_hdlc_device(dev);
1726 if (rc) {
1727 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
1728 free_netdev(dev);
1729 return rc;
1730 }
1731
1732 info->netdev = dev;
1733 return 0;
1734}
1735
1736/**
1737 * hdlcdev_exit - called by device driver when removing device instance
1738 * @info: pointer to device instance information
1739 *
1740 * Do generic HDLC cleanup.
1741 */
1742static void hdlcdev_exit(struct slgt_info *info)
1743{
1744 if (!info->netdev)
1745 return;
1746 unregister_hdlc_device(info->netdev);
1747 free_netdev(info->netdev);
1748 info->netdev = NULL;
1749}
1750
1751#endif /* ifdef CONFIG_HDLC */
1752
1753/*
1754 * get async data from rx DMA buffers
1755 */
1756static void rx_async(struct slgt_info *info)
1757{
1758 struct mgsl_icount *icount = &info->icount;
1759 unsigned int start, end;
1760 unsigned char *p;
1761 unsigned char status;
1762 struct slgt_desc *bufs = info->rbufs;
1763 int i, count;
1764 int chars = 0;
1765 int stat;
1766 unsigned char ch;
1767
1768 start = end = info->rbuf_current;
1769
1770 while(desc_complete(bufs[end])) {
1771 count = desc_count(bufs[end]) - info->rbuf_index;
1772 p = bufs[end].buf + info->rbuf_index;
1773
1774 DBGISR(("%s rx_async count=%d\n", info->device_name, count));
1775 DBGDATA(info, p, count, "rx");
1776
1777 for(i=0 ; i < count; i+=2, p+=2) {
1778 ch = *p;
1779 icount->rx++;
1780
1781 stat = 0;
1782
1783 status = *(p + 1) & (BIT1 + BIT0);
1784 if (status) {
1785 if (status & BIT1)
1786 icount->parity++;
1787 else if (status & BIT0)
1788 icount->frame++;
1789 /* discard char if tty control flags say so */
1790 if (status & info->ignore_status_mask)
1791 continue;
1792 if (status & BIT1)
1793 stat = TTY_PARITY;
1794 else if (status & BIT0)
1795 stat = TTY_FRAME;
1796 }
1797 tty_insert_flip_char(&info->port, ch, stat);
1798 chars++;
1799 }
1800
1801 if (i < count) {
1802 /* receive buffer not completed */
1803 info->rbuf_index += i;
1804 mod_timer(&info->rx_timer, jiffies + 1);
1805 break;
1806 }
1807
1808 info->rbuf_index = 0;
1809 free_rbufs(info, end, end);
1810
1811 if (++end == info->rbuf_count)
1812 end = 0;
1813
1814 /* if entire list searched then no frame available */
1815 if (end == start)
1816 break;
1817 }
1818
1819 if (chars)
1820 tty_flip_buffer_push(&info->port);
1821}
1822
1823/*
1824 * return next bottom half action to perform
1825 */
1826static int bh_action(struct slgt_info *info)
1827{
1828 unsigned long flags;
1829 int rc;
1830
1831 spin_lock_irqsave(&info->lock,flags);
1832
1833 if (info->pending_bh & BH_RECEIVE) {
1834 info->pending_bh &= ~BH_RECEIVE;
1835 rc = BH_RECEIVE;
1836 } else if (info->pending_bh & BH_TRANSMIT) {
1837 info->pending_bh &= ~BH_TRANSMIT;
1838 rc = BH_TRANSMIT;
1839 } else if (info->pending_bh & BH_STATUS) {
1840 info->pending_bh &= ~BH_STATUS;
1841 rc = BH_STATUS;
1842 } else {
1843 /* Mark BH routine as complete */
1844 info->bh_running = false;
1845 info->bh_requested = false;
1846 rc = 0;
1847 }
1848
1849 spin_unlock_irqrestore(&info->lock,flags);
1850
1851 return rc;
1852}
1853
1854/*
1855 * perform bottom half processing
1856 */
1857static void bh_handler(struct work_struct *work)
1858{
1859 struct slgt_info *info = container_of(work, struct slgt_info, task);
1860 int action;
1861
1862 info->bh_running = true;
1863
1864 while((action = bh_action(info))) {
1865 switch (action) {
1866 case BH_RECEIVE:
1867 DBGBH(("%s bh receive\n", info->device_name));
1868 switch(info->params.mode) {
1869 case MGSL_MODE_ASYNC:
1870 rx_async(info);
1871 break;
1872 case MGSL_MODE_HDLC:
1873 while(rx_get_frame(info));
1874 break;
1875 case MGSL_MODE_RAW:
1876 case MGSL_MODE_MONOSYNC:
1877 case MGSL_MODE_BISYNC:
1878 case MGSL_MODE_XSYNC:
1879 while(rx_get_buf(info));
1880 break;
1881 }
1882 /* restart receiver if rx DMA buffers exhausted */
1883 if (info->rx_restart)
1884 rx_start(info);
1885 break;
1886 case BH_TRANSMIT:
1887 bh_transmit(info);
1888 break;
1889 case BH_STATUS:
1890 DBGBH(("%s bh status\n", info->device_name));
1891 info->ri_chkcount = 0;
1892 info->dsr_chkcount = 0;
1893 info->dcd_chkcount = 0;
1894 info->cts_chkcount = 0;
1895 break;
1896 default:
1897 DBGBH(("%s unknown action\n", info->device_name));
1898 break;
1899 }
1900 }
1901 DBGBH(("%s bh_handler exit\n", info->device_name));
1902}
1903
1904static void bh_transmit(struct slgt_info *info)
1905{
1906 struct tty_struct *tty = info->port.tty;
1907
1908 DBGBH(("%s bh_transmit\n", info->device_name));
1909 if (tty)
1910 tty_wakeup(tty);
1911}
1912
1913static void dsr_change(struct slgt_info *info, unsigned short status)
1914{
1915 if (status & BIT3) {
1916 info->signals |= SerialSignal_DSR;
1917 info->input_signal_events.dsr_up++;
1918 } else {
1919 info->signals &= ~SerialSignal_DSR;
1920 info->input_signal_events.dsr_down++;
1921 }
1922 DBGISR(("dsr_change %s signals=%04X\n", info->device_name, info->signals));
1923 if ((info->dsr_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
1924 slgt_irq_off(info, IRQ_DSR);
1925 return;
1926 }
1927 info->icount.dsr++;
1928 wake_up_interruptible(&info->status_event_wait_q);
1929 wake_up_interruptible(&info->event_wait_q);
1930 info->pending_bh |= BH_STATUS;
1931}
1932
1933static void cts_change(struct slgt_info *info, unsigned short status)
1934{
1935 if (status & BIT2) {
1936 info->signals |= SerialSignal_CTS;
1937 info->input_signal_events.cts_up++;
1938 } else {
1939 info->signals &= ~SerialSignal_CTS;
1940 info->input_signal_events.cts_down++;
1941 }
1942 DBGISR(("cts_change %s signals=%04X\n", info->device_name, info->signals));
1943 if ((info->cts_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
1944 slgt_irq_off(info, IRQ_CTS);
1945 return;
1946 }
1947 info->icount.cts++;
1948 wake_up_interruptible(&info->status_event_wait_q);
1949 wake_up_interruptible(&info->event_wait_q);
1950 info->pending_bh |= BH_STATUS;
1951
1952 if (tty_port_cts_enabled(&info->port)) {
1953 if (info->port.tty) {
1954 if (info->port.tty->hw_stopped) {
1955 if (info->signals & SerialSignal_CTS) {
1956 info->port.tty->hw_stopped = 0;
1957 info->pending_bh |= BH_TRANSMIT;
1958 return;
1959 }
1960 } else {
1961 if (!(info->signals & SerialSignal_CTS))
1962 info->port.tty->hw_stopped = 1;
1963 }
1964 }
1965 }
1966}
1967
1968static void dcd_change(struct slgt_info *info, unsigned short status)
1969{
1970 if (status & BIT1) {
1971 info->signals |= SerialSignal_DCD;
1972 info->input_signal_events.dcd_up++;
1973 } else {
1974 info->signals &= ~SerialSignal_DCD;
1975 info->input_signal_events.dcd_down++;
1976 }
1977 DBGISR(("dcd_change %s signals=%04X\n", info->device_name, info->signals));
1978 if ((info->dcd_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
1979 slgt_irq_off(info, IRQ_DCD);
1980 return;
1981 }
1982 info->icount.dcd++;
1983#if SYNCLINK_GENERIC_HDLC
1984 if (info->netcount) {
1985 if (info->signals & SerialSignal_DCD)
1986 netif_carrier_on(info->netdev);
1987 else
1988 netif_carrier_off(info->netdev);
1989 }
1990#endif
1991 wake_up_interruptible(&info->status_event_wait_q);
1992 wake_up_interruptible(&info->event_wait_q);
1993 info->pending_bh |= BH_STATUS;
1994
1995 if (tty_port_check_carrier(&info->port)) {
1996 if (info->signals & SerialSignal_DCD)
1997 wake_up_interruptible(&info->port.open_wait);
1998 else {
1999 if (info->port.tty)
2000 tty_hangup(info->port.tty);
2001 }
2002 }
2003}
2004
2005static void ri_change(struct slgt_info *info, unsigned short status)
2006{
2007 if (status & BIT0) {
2008 info->signals |= SerialSignal_RI;
2009 info->input_signal_events.ri_up++;
2010 } else {
2011 info->signals &= ~SerialSignal_RI;
2012 info->input_signal_events.ri_down++;
2013 }
2014 DBGISR(("ri_change %s signals=%04X\n", info->device_name, info->signals));
2015 if ((info->ri_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2016 slgt_irq_off(info, IRQ_RI);
2017 return;
2018 }
2019 info->icount.rng++;
2020 wake_up_interruptible(&info->status_event_wait_q);
2021 wake_up_interruptible(&info->event_wait_q);
2022 info->pending_bh |= BH_STATUS;
2023}
2024
2025static void isr_rxdata(struct slgt_info *info)
2026{
2027 unsigned int count = info->rbuf_fill_count;
2028 unsigned int i = info->rbuf_fill_index;
2029 unsigned short reg;
2030
2031 while (rd_reg16(info, SSR) & IRQ_RXDATA) {
2032 reg = rd_reg16(info, RDR);
2033 DBGISR(("isr_rxdata %s RDR=%04X\n", info->device_name, reg));
2034 if (desc_complete(info->rbufs[i])) {
2035 /* all buffers full */
2036 rx_stop(info);
2037 info->rx_restart = true;
2038 continue;
2039 }
2040 info->rbufs[i].buf[count++] = (unsigned char)reg;
2041 /* async mode saves status byte to buffer for each data byte */
2042 if (info->params.mode == MGSL_MODE_ASYNC)
2043 info->rbufs[i].buf[count++] = (unsigned char)(reg >> 8);
2044 if (count == info->rbuf_fill_level || (reg & BIT10)) {
2045 /* buffer full or end of frame */
2046 set_desc_count(info->rbufs[i], count);
2047 set_desc_status(info->rbufs[i], BIT15 | (reg >> 8));
2048 info->rbuf_fill_count = count = 0;
2049 if (++i == info->rbuf_count)
2050 i = 0;
2051 info->pending_bh |= BH_RECEIVE;
2052 }
2053 }
2054
2055 info->rbuf_fill_index = i;
2056 info->rbuf_fill_count = count;
2057}
2058
2059static void isr_serial(struct slgt_info *info)
2060{
2061 unsigned short status = rd_reg16(info, SSR);
2062
2063 DBGISR(("%s isr_serial status=%04X\n", info->device_name, status));
2064
2065 wr_reg16(info, SSR, status); /* clear pending */
2066
2067 info->irq_occurred = true;
2068
2069 if (info->params.mode == MGSL_MODE_ASYNC) {
2070 if (status & IRQ_TXIDLE) {
2071 if (info->tx_active)
2072 isr_txeom(info, status);
2073 }
2074 if (info->rx_pio && (status & IRQ_RXDATA))
2075 isr_rxdata(info);
2076 if ((status & IRQ_RXBREAK) && (status & RXBREAK)) {
2077 info->icount.brk++;
2078 /* process break detection if tty control allows */
2079 if (info->port.tty) {
2080 if (!(status & info->ignore_status_mask)) {
2081 if (info->read_status_mask & MASK_BREAK) {
2082 tty_insert_flip_char(&info->port, 0, TTY_BREAK);
2083 if (info->port.flags & ASYNC_SAK)
2084 do_SAK(info->port.tty);
2085 }
2086 }
2087 }
2088 }
2089 } else {
2090 if (status & (IRQ_TXIDLE + IRQ_TXUNDER))
2091 isr_txeom(info, status);
2092 if (info->rx_pio && (status & IRQ_RXDATA))
2093 isr_rxdata(info);
2094 if (status & IRQ_RXIDLE) {
2095 if (status & RXIDLE)
2096 info->icount.rxidle++;
2097 else
2098 info->icount.exithunt++;
2099 wake_up_interruptible(&info->event_wait_q);
2100 }
2101
2102 if (status & IRQ_RXOVER)
2103 rx_start(info);
2104 }
2105
2106 if (status & IRQ_DSR)
2107 dsr_change(info, status);
2108 if (status & IRQ_CTS)
2109 cts_change(info, status);
2110 if (status & IRQ_DCD)
2111 dcd_change(info, status);
2112 if (status & IRQ_RI)
2113 ri_change(info, status);
2114}
2115
2116static void isr_rdma(struct slgt_info *info)
2117{
2118 unsigned int status = rd_reg32(info, RDCSR);
2119
2120 DBGISR(("%s isr_rdma status=%08x\n", info->device_name, status));
2121
2122 /* RDCSR (rx DMA control/status)
2123 *
2124 * 31..07 reserved
2125 * 06 save status byte to DMA buffer
2126 * 05 error
2127 * 04 eol (end of list)
2128 * 03 eob (end of buffer)
2129 * 02 IRQ enable
2130 * 01 reset
2131 * 00 enable
2132 */
2133 wr_reg32(info, RDCSR, status); /* clear pending */
2134
2135 if (status & (BIT5 + BIT4)) {
2136 DBGISR(("%s isr_rdma rx_restart=1\n", info->device_name));
2137 info->rx_restart = true;
2138 }
2139 info->pending_bh |= BH_RECEIVE;
2140}
2141
2142static void isr_tdma(struct slgt_info *info)
2143{
2144 unsigned int status = rd_reg32(info, TDCSR);
2145
2146 DBGISR(("%s isr_tdma status=%08x\n", info->device_name, status));
2147
2148 /* TDCSR (tx DMA control/status)
2149 *
2150 * 31..06 reserved
2151 * 05 error
2152 * 04 eol (end of list)
2153 * 03 eob (end of buffer)
2154 * 02 IRQ enable
2155 * 01 reset
2156 * 00 enable
2157 */
2158 wr_reg32(info, TDCSR, status); /* clear pending */
2159
2160 if (status & (BIT5 + BIT4 + BIT3)) {
2161 // another transmit buffer has completed
2162 // run bottom half to get more send data from user
2163 info->pending_bh |= BH_TRANSMIT;
2164 }
2165}
2166
2167/*
2168 * return true if there are unsent tx DMA buffers, otherwise false
2169 *
2170 * if there are unsent buffers then info->tbuf_start
2171 * is set to index of first unsent buffer
2172 */
2173static bool unsent_tbufs(struct slgt_info *info)
2174{
2175 unsigned int i = info->tbuf_current;
2176 bool rc = false;
2177
2178 /*
2179 * search backwards from last loaded buffer (precedes tbuf_current)
2180 * for first unsent buffer (desc_count > 0)
2181 */
2182
2183 do {
2184 if (i)
2185 i--;
2186 else
2187 i = info->tbuf_count - 1;
2188 if (!desc_count(info->tbufs[i]))
2189 break;
2190 info->tbuf_start = i;
2191 rc = true;
2192 } while (i != info->tbuf_current);
2193
2194 return rc;
2195}
2196
2197static void isr_txeom(struct slgt_info *info, unsigned short status)
2198{
2199 DBGISR(("%s txeom status=%04x\n", info->device_name, status));
2200
2201 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
2202 tdma_reset(info);
2203 if (status & IRQ_TXUNDER) {
2204 unsigned short val = rd_reg16(info, TCR);
2205 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
2206 wr_reg16(info, TCR, val); /* clear reset bit */
2207 }
2208
2209 if (info->tx_active) {
2210 if (info->params.mode != MGSL_MODE_ASYNC) {
2211 if (status & IRQ_TXUNDER)
2212 info->icount.txunder++;
2213 else if (status & IRQ_TXIDLE)
2214 info->icount.txok++;
2215 }
2216
2217 if (unsent_tbufs(info)) {
2218 tx_start(info);
2219 update_tx_timer(info);
2220 return;
2221 }
2222 info->tx_active = false;
2223
2224 del_timer(&info->tx_timer);
2225
2226 if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done) {
2227 info->signals &= ~SerialSignal_RTS;
2228 info->drop_rts_on_tx_done = false;
2229 set_gtsignals(info);
2230 }
2231
2232#if SYNCLINK_GENERIC_HDLC
2233 if (info->netcount)
2234 hdlcdev_tx_done(info);
2235 else
2236#endif
2237 {
2238 if (info->port.tty && (info->port.tty->flow.stopped || info->port.tty->hw_stopped)) {
2239 tx_stop(info);
2240 return;
2241 }
2242 info->pending_bh |= BH_TRANSMIT;
2243 }
2244 }
2245}
2246
2247static void isr_gpio(struct slgt_info *info, unsigned int changed, unsigned int state)
2248{
2249 struct cond_wait *w, *prev;
2250
2251 /* wake processes waiting for specific transitions */
2252 for (w = info->gpio_wait_q, prev = NULL ; w != NULL ; w = w->next) {
2253 if (w->data & changed) {
2254 w->data = state;
2255 wake_up_interruptible(&w->q);
2256 if (prev != NULL)
2257 prev->next = w->next;
2258 else
2259 info->gpio_wait_q = w->next;
2260 } else
2261 prev = w;
2262 }
2263}
2264
2265/* interrupt service routine
2266 *
2267 * irq interrupt number
2268 * dev_id device ID supplied during interrupt registration
2269 */
2270static irqreturn_t slgt_interrupt(int dummy, void *dev_id)
2271{
2272 struct slgt_info *info = dev_id;
2273 unsigned int gsr;
2274 unsigned int i;
2275
2276 DBGISR(("slgt_interrupt irq=%d entry\n", info->irq_level));
2277
2278 while((gsr = rd_reg32(info, GSR) & 0xffffff00)) {
2279 DBGISR(("%s gsr=%08x\n", info->device_name, gsr));
2280 info->irq_occurred = true;
2281 for(i=0; i < info->port_count ; i++) {
2282 if (info->port_array[i] == NULL)
2283 continue;
2284 spin_lock(&info->port_array[i]->lock);
2285 if (gsr & (BIT8 << i))
2286 isr_serial(info->port_array[i]);
2287 if (gsr & (BIT16 << (i*2)))
2288 isr_rdma(info->port_array[i]);
2289 if (gsr & (BIT17 << (i*2)))
2290 isr_tdma(info->port_array[i]);
2291 spin_unlock(&info->port_array[i]->lock);
2292 }
2293 }
2294
2295 if (info->gpio_present) {
2296 unsigned int state;
2297 unsigned int changed;
2298 spin_lock(&info->lock);
2299 while ((changed = rd_reg32(info, IOSR)) != 0) {
2300 DBGISR(("%s iosr=%08x\n", info->device_name, changed));
2301 /* read latched state of GPIO signals */
2302 state = rd_reg32(info, IOVR);
2303 /* clear pending GPIO interrupt bits */
2304 wr_reg32(info, IOSR, changed);
2305 for (i=0 ; i < info->port_count ; i++) {
2306 if (info->port_array[i] != NULL)
2307 isr_gpio(info->port_array[i], changed, state);
2308 }
2309 }
2310 spin_unlock(&info->lock);
2311 }
2312
2313 for(i=0; i < info->port_count ; i++) {
2314 struct slgt_info *port = info->port_array[i];
2315 if (port == NULL)
2316 continue;
2317 spin_lock(&port->lock);
2318 if ((port->port.count || port->netcount) &&
2319 port->pending_bh && !port->bh_running &&
2320 !port->bh_requested) {
2321 DBGISR(("%s bh queued\n", port->device_name));
2322 schedule_work(&port->task);
2323 port->bh_requested = true;
2324 }
2325 spin_unlock(&port->lock);
2326 }
2327
2328 DBGISR(("slgt_interrupt irq=%d exit\n", info->irq_level));
2329 return IRQ_HANDLED;
2330}
2331
2332static int startup(struct slgt_info *info)
2333{
2334 DBGINFO(("%s startup\n", info->device_name));
2335
2336 if (tty_port_initialized(&info->port))
2337 return 0;
2338
2339 if (!info->tx_buf) {
2340 info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
2341 if (!info->tx_buf) {
2342 DBGERR(("%s can't allocate tx buffer\n", info->device_name));
2343 return -ENOMEM;
2344 }
2345 }
2346
2347 info->pending_bh = 0;
2348
2349 memset(&info->icount, 0, sizeof(info->icount));
2350
2351 /* program hardware for current parameters */
2352 change_params(info);
2353
2354 if (info->port.tty)
2355 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
2356
2357 tty_port_set_initialized(&info->port, 1);
2358
2359 return 0;
2360}
2361
2362/*
2363 * called by close() and hangup() to shutdown hardware
2364 */
2365static void shutdown(struct slgt_info *info)
2366{
2367 unsigned long flags;
2368
2369 if (!tty_port_initialized(&info->port))
2370 return;
2371
2372 DBGINFO(("%s shutdown\n", info->device_name));
2373
2374 /* clear status wait queue because status changes */
2375 /* can't happen after shutting down the hardware */
2376 wake_up_interruptible(&info->status_event_wait_q);
2377 wake_up_interruptible(&info->event_wait_q);
2378
2379 del_timer_sync(&info->tx_timer);
2380 del_timer_sync(&info->rx_timer);
2381
2382 kfree(info->tx_buf);
2383 info->tx_buf = NULL;
2384
2385 spin_lock_irqsave(&info->lock,flags);
2386
2387 tx_stop(info);
2388 rx_stop(info);
2389
2390 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
2391
2392 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
2393 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
2394 set_gtsignals(info);
2395 }
2396
2397 flush_cond_wait(&info->gpio_wait_q);
2398
2399 spin_unlock_irqrestore(&info->lock,flags);
2400
2401 if (info->port.tty)
2402 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
2403
2404 tty_port_set_initialized(&info->port, 0);
2405}
2406
2407static void program_hw(struct slgt_info *info)
2408{
2409 unsigned long flags;
2410
2411 spin_lock_irqsave(&info->lock,flags);
2412
2413 rx_stop(info);
2414 tx_stop(info);
2415
2416 if (info->params.mode != MGSL_MODE_ASYNC ||
2417 info->netcount)
2418 sync_mode(info);
2419 else
2420 async_mode(info);
2421
2422 set_gtsignals(info);
2423
2424 info->dcd_chkcount = 0;
2425 info->cts_chkcount = 0;
2426 info->ri_chkcount = 0;
2427 info->dsr_chkcount = 0;
2428
2429 slgt_irq_on(info, IRQ_DCD | IRQ_CTS | IRQ_DSR | IRQ_RI);
2430 get_gtsignals(info);
2431
2432 if (info->netcount ||
2433 (info->port.tty && info->port.tty->termios.c_cflag & CREAD))
2434 rx_start(info);
2435
2436 spin_unlock_irqrestore(&info->lock,flags);
2437}
2438
2439/*
2440 * reconfigure adapter based on new parameters
2441 */
2442static void change_params(struct slgt_info *info)
2443{
2444 unsigned cflag;
2445 int bits_per_char;
2446
2447 if (!info->port.tty)
2448 return;
2449 DBGINFO(("%s change_params\n", info->device_name));
2450
2451 cflag = info->port.tty->termios.c_cflag;
2452
2453 /* if B0 rate (hangup) specified then negate RTS and DTR */
2454 /* otherwise assert RTS and DTR */
2455 if (cflag & CBAUD)
2456 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
2457 else
2458 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
2459
2460 /* byte size and parity */
2461
2462 info->params.data_bits = tty_get_char_size(cflag);
2463 info->params.stop_bits = (cflag & CSTOPB) ? 2 : 1;
2464
2465 if (cflag & PARENB)
2466 info->params.parity = (cflag & PARODD) ? ASYNC_PARITY_ODD : ASYNC_PARITY_EVEN;
2467 else
2468 info->params.parity = ASYNC_PARITY_NONE;
2469
2470 /* calculate number of jiffies to transmit a full
2471 * FIFO (32 bytes) at specified data rate
2472 */
2473 bits_per_char = info->params.data_bits +
2474 info->params.stop_bits + 1;
2475
2476 info->params.data_rate = tty_get_baud_rate(info->port.tty);
2477
2478 if (info->params.data_rate) {
2479 info->timeout = (32*HZ*bits_per_char) /
2480 info->params.data_rate;
2481 }
2482 info->timeout += HZ/50; /* Add .02 seconds of slop */
2483
2484 tty_port_set_cts_flow(&info->port, cflag & CRTSCTS);
2485 tty_port_set_check_carrier(&info->port, ~cflag & CLOCAL);
2486
2487 /* process tty input control flags */
2488
2489 info->read_status_mask = IRQ_RXOVER;
2490 if (I_INPCK(info->port.tty))
2491 info->read_status_mask |= MASK_PARITY | MASK_FRAMING;
2492 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
2493 info->read_status_mask |= MASK_BREAK;
2494 if (I_IGNPAR(info->port.tty))
2495 info->ignore_status_mask |= MASK_PARITY | MASK_FRAMING;
2496 if (I_IGNBRK(info->port.tty)) {
2497 info->ignore_status_mask |= MASK_BREAK;
2498 /* If ignoring parity and break indicators, ignore
2499 * overruns too. (For real raw support).
2500 */
2501 if (I_IGNPAR(info->port.tty))
2502 info->ignore_status_mask |= MASK_OVERRUN;
2503 }
2504
2505 program_hw(info);
2506}
2507
2508static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount)
2509{
2510 DBGINFO(("%s get_stats\n", info->device_name));
2511 if (!user_icount) {
2512 memset(&info->icount, 0, sizeof(info->icount));
2513 } else {
2514 if (copy_to_user(user_icount, &info->icount, sizeof(struct mgsl_icount)))
2515 return -EFAULT;
2516 }
2517 return 0;
2518}
2519
2520static int get_params(struct slgt_info *info, MGSL_PARAMS __user *user_params)
2521{
2522 DBGINFO(("%s get_params\n", info->device_name));
2523 if (copy_to_user(user_params, &info->params, sizeof(MGSL_PARAMS)))
2524 return -EFAULT;
2525 return 0;
2526}
2527
2528static int set_params(struct slgt_info *info, MGSL_PARAMS __user *new_params)
2529{
2530 unsigned long flags;
2531 MGSL_PARAMS tmp_params;
2532
2533 DBGINFO(("%s set_params\n", info->device_name));
2534 if (copy_from_user(&tmp_params, new_params, sizeof(MGSL_PARAMS)))
2535 return -EFAULT;
2536
2537 spin_lock_irqsave(&info->lock, flags);
2538 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK)
2539 info->base_clock = tmp_params.clock_speed;
2540 else
2541 memcpy(&info->params, &tmp_params, sizeof(MGSL_PARAMS));
2542 spin_unlock_irqrestore(&info->lock, flags);
2543
2544 program_hw(info);
2545
2546 return 0;
2547}
2548
2549static int get_txidle(struct slgt_info *info, int __user *idle_mode)
2550{
2551 DBGINFO(("%s get_txidle=%d\n", info->device_name, info->idle_mode));
2552 if (put_user(info->idle_mode, idle_mode))
2553 return -EFAULT;
2554 return 0;
2555}
2556
2557static int set_txidle(struct slgt_info *info, int idle_mode)
2558{
2559 unsigned long flags;
2560 DBGINFO(("%s set_txidle(%d)\n", info->device_name, idle_mode));
2561 spin_lock_irqsave(&info->lock,flags);
2562 info->idle_mode = idle_mode;
2563 if (info->params.mode != MGSL_MODE_ASYNC)
2564 tx_set_idle(info);
2565 spin_unlock_irqrestore(&info->lock,flags);
2566 return 0;
2567}
2568
2569static int tx_enable(struct slgt_info *info, int enable)
2570{
2571 unsigned long flags;
2572 DBGINFO(("%s tx_enable(%d)\n", info->device_name, enable));
2573 spin_lock_irqsave(&info->lock,flags);
2574 if (enable) {
2575 if (!info->tx_enabled)
2576 tx_start(info);
2577 } else {
2578 if (info->tx_enabled)
2579 tx_stop(info);
2580 }
2581 spin_unlock_irqrestore(&info->lock,flags);
2582 return 0;
2583}
2584
2585/*
2586 * abort transmit HDLC frame
2587 */
2588static int tx_abort(struct slgt_info *info)
2589{
2590 unsigned long flags;
2591 DBGINFO(("%s tx_abort\n", info->device_name));
2592 spin_lock_irqsave(&info->lock,flags);
2593 tdma_reset(info);
2594 spin_unlock_irqrestore(&info->lock,flags);
2595 return 0;
2596}
2597
2598static int rx_enable(struct slgt_info *info, int enable)
2599{
2600 unsigned long flags;
2601 unsigned int rbuf_fill_level;
2602 DBGINFO(("%s rx_enable(%08x)\n", info->device_name, enable));
2603 spin_lock_irqsave(&info->lock,flags);
2604 /*
2605 * enable[31..16] = receive DMA buffer fill level
2606 * 0 = noop (leave fill level unchanged)
2607 * fill level must be multiple of 4 and <= buffer size
2608 */
2609 rbuf_fill_level = ((unsigned int)enable) >> 16;
2610 if (rbuf_fill_level) {
2611 if ((rbuf_fill_level > DMABUFSIZE) || (rbuf_fill_level % 4)) {
2612 spin_unlock_irqrestore(&info->lock, flags);
2613 return -EINVAL;
2614 }
2615 info->rbuf_fill_level = rbuf_fill_level;
2616 if (rbuf_fill_level < 128)
2617 info->rx_pio = 1; /* PIO mode */
2618 else
2619 info->rx_pio = 0; /* DMA mode */
2620 rx_stop(info); /* restart receiver to use new fill level */
2621 }
2622
2623 /*
2624 * enable[1..0] = receiver enable command
2625 * 0 = disable
2626 * 1 = enable
2627 * 2 = enable or force hunt mode if already enabled
2628 */
2629 enable &= 3;
2630 if (enable) {
2631 if (!info->rx_enabled)
2632 rx_start(info);
2633 else if (enable == 2) {
2634 /* force hunt mode (write 1 to RCR[3]) */
2635 wr_reg16(info, RCR, rd_reg16(info, RCR) | BIT3);
2636 }
2637 } else {
2638 if (info->rx_enabled)
2639 rx_stop(info);
2640 }
2641 spin_unlock_irqrestore(&info->lock,flags);
2642 return 0;
2643}
2644
2645/*
2646 * wait for specified event to occur
2647 */
2648static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr)
2649{
2650 unsigned long flags;
2651 int s;
2652 int rc=0;
2653 struct mgsl_icount cprev, cnow;
2654 int events;
2655 int mask;
2656 struct _input_signal_events oldsigs, newsigs;
2657 DECLARE_WAITQUEUE(wait, current);
2658
2659 if (get_user(mask, mask_ptr))
2660 return -EFAULT;
2661
2662 DBGINFO(("%s wait_mgsl_event(%d)\n", info->device_name, mask));
2663
2664 spin_lock_irqsave(&info->lock,flags);
2665
2666 /* return immediately if state matches requested events */
2667 get_gtsignals(info);
2668 s = info->signals;
2669
2670 events = mask &
2671 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2672 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2673 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2674 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2675 if (events) {
2676 spin_unlock_irqrestore(&info->lock,flags);
2677 goto exit;
2678 }
2679
2680 /* save current irq counts */
2681 cprev = info->icount;
2682 oldsigs = info->input_signal_events;
2683
2684 /* enable hunt and idle irqs if needed */
2685 if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
2686 unsigned short val = rd_reg16(info, SCR);
2687 if (!(val & IRQ_RXIDLE))
2688 wr_reg16(info, SCR, (unsigned short)(val | IRQ_RXIDLE));
2689 }
2690
2691 set_current_state(TASK_INTERRUPTIBLE);
2692 add_wait_queue(&info->event_wait_q, &wait);
2693
2694 spin_unlock_irqrestore(&info->lock,flags);
2695
2696 for(;;) {
2697 schedule();
2698 if (signal_pending(current)) {
2699 rc = -ERESTARTSYS;
2700 break;
2701 }
2702
2703 /* get current irq counts */
2704 spin_lock_irqsave(&info->lock,flags);
2705 cnow = info->icount;
2706 newsigs = info->input_signal_events;
2707 set_current_state(TASK_INTERRUPTIBLE);
2708 spin_unlock_irqrestore(&info->lock,flags);
2709
2710 /* if no change, wait aborted for some reason */
2711 if (newsigs.dsr_up == oldsigs.dsr_up &&
2712 newsigs.dsr_down == oldsigs.dsr_down &&
2713 newsigs.dcd_up == oldsigs.dcd_up &&
2714 newsigs.dcd_down == oldsigs.dcd_down &&
2715 newsigs.cts_up == oldsigs.cts_up &&
2716 newsigs.cts_down == oldsigs.cts_down &&
2717 newsigs.ri_up == oldsigs.ri_up &&
2718 newsigs.ri_down == oldsigs.ri_down &&
2719 cnow.exithunt == cprev.exithunt &&
2720 cnow.rxidle == cprev.rxidle) {
2721 rc = -EIO;
2722 break;
2723 }
2724
2725 events = mask &
2726 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2727 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2728 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2729 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2730 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2731 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2732 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2733 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2734 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2735 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2736 if (events)
2737 break;
2738
2739 cprev = cnow;
2740 oldsigs = newsigs;
2741 }
2742
2743 remove_wait_queue(&info->event_wait_q, &wait);
2744 set_current_state(TASK_RUNNING);
2745
2746
2747 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2748 spin_lock_irqsave(&info->lock,flags);
2749 if (!waitqueue_active(&info->event_wait_q)) {
2750 /* disable enable exit hunt mode/idle rcvd IRQs */
2751 wr_reg16(info, SCR,
2752 (unsigned short)(rd_reg16(info, SCR) & ~IRQ_RXIDLE));
2753 }
2754 spin_unlock_irqrestore(&info->lock,flags);
2755 }
2756exit:
2757 if (rc == 0)
2758 rc = put_user(events, mask_ptr);
2759 return rc;
2760}
2761
2762static int get_interface(struct slgt_info *info, int __user *if_mode)
2763{
2764 DBGINFO(("%s get_interface=%x\n", info->device_name, info->if_mode));
2765 if (put_user(info->if_mode, if_mode))
2766 return -EFAULT;
2767 return 0;
2768}
2769
2770static int set_interface(struct slgt_info *info, int if_mode)
2771{
2772 unsigned long flags;
2773 unsigned short val;
2774
2775 DBGINFO(("%s set_interface=%x)\n", info->device_name, if_mode));
2776 spin_lock_irqsave(&info->lock,flags);
2777 info->if_mode = if_mode;
2778
2779 msc_set_vcr(info);
2780
2781 /* TCR (tx control) 07 1=RTS driver control */
2782 val = rd_reg16(info, TCR);
2783 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
2784 val |= BIT7;
2785 else
2786 val &= ~BIT7;
2787 wr_reg16(info, TCR, val);
2788
2789 spin_unlock_irqrestore(&info->lock,flags);
2790 return 0;
2791}
2792
2793static int get_xsync(struct slgt_info *info, int __user *xsync)
2794{
2795 DBGINFO(("%s get_xsync=%x\n", info->device_name, info->xsync));
2796 if (put_user(info->xsync, xsync))
2797 return -EFAULT;
2798 return 0;
2799}
2800
2801/*
2802 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2803 *
2804 * sync pattern is contained in least significant bytes of value
2805 * most significant byte of sync pattern is oldest (1st sent/detected)
2806 */
2807static int set_xsync(struct slgt_info *info, int xsync)
2808{
2809 unsigned long flags;
2810
2811 DBGINFO(("%s set_xsync=%x)\n", info->device_name, xsync));
2812 spin_lock_irqsave(&info->lock, flags);
2813 info->xsync = xsync;
2814 wr_reg32(info, XSR, xsync);
2815 spin_unlock_irqrestore(&info->lock, flags);
2816 return 0;
2817}
2818
2819static int get_xctrl(struct slgt_info *info, int __user *xctrl)
2820{
2821 DBGINFO(("%s get_xctrl=%x\n", info->device_name, info->xctrl));
2822 if (put_user(info->xctrl, xctrl))
2823 return -EFAULT;
2824 return 0;
2825}
2826
2827/*
2828 * set extended control options
2829 *
2830 * xctrl[31:19] reserved, must be zero
2831 * xctrl[18:17] extended sync pattern length in bytes
2832 * 00 = 1 byte in xsr[7:0]
2833 * 01 = 2 bytes in xsr[15:0]
2834 * 10 = 3 bytes in xsr[23:0]
2835 * 11 = 4 bytes in xsr[31:0]
2836 * xctrl[16] 1 = enable terminal count, 0=disabled
2837 * xctrl[15:0] receive terminal count for fixed length packets
2838 * value is count minus one (0 = 1 byte packet)
2839 * when terminal count is reached, receiver
2840 * automatically returns to hunt mode and receive
2841 * FIFO contents are flushed to DMA buffers with
2842 * end of frame (EOF) status
2843 */
2844static int set_xctrl(struct slgt_info *info, int xctrl)
2845{
2846 unsigned long flags;
2847
2848 DBGINFO(("%s set_xctrl=%x)\n", info->device_name, xctrl));
2849 spin_lock_irqsave(&info->lock, flags);
2850 info->xctrl = xctrl;
2851 wr_reg32(info, XCR, xctrl);
2852 spin_unlock_irqrestore(&info->lock, flags);
2853 return 0;
2854}
2855
2856/*
2857 * set general purpose IO pin state and direction
2858 *
2859 * user_gpio fields:
2860 * state each bit indicates a pin state
2861 * smask set bit indicates pin state to set
2862 * dir each bit indicates a pin direction (0=input, 1=output)
2863 * dmask set bit indicates pin direction to set
2864 */
2865static int set_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2866{
2867 unsigned long flags;
2868 struct gpio_desc gpio;
2869 __u32 data;
2870
2871 if (!info->gpio_present)
2872 return -EINVAL;
2873 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2874 return -EFAULT;
2875 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2876 info->device_name, gpio.state, gpio.smask,
2877 gpio.dir, gpio.dmask));
2878
2879 spin_lock_irqsave(&info->port_array[0]->lock, flags);
2880 if (gpio.dmask) {
2881 data = rd_reg32(info, IODR);
2882 data |= gpio.dmask & gpio.dir;
2883 data &= ~(gpio.dmask & ~gpio.dir);
2884 wr_reg32(info, IODR, data);
2885 }
2886 if (gpio.smask) {
2887 data = rd_reg32(info, IOVR);
2888 data |= gpio.smask & gpio.state;
2889 data &= ~(gpio.smask & ~gpio.state);
2890 wr_reg32(info, IOVR, data);
2891 }
2892 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
2893
2894 return 0;
2895}
2896
2897/*
2898 * get general purpose IO pin state and direction
2899 */
2900static int get_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2901{
2902 struct gpio_desc gpio;
2903 if (!info->gpio_present)
2904 return -EINVAL;
2905 gpio.state = rd_reg32(info, IOVR);
2906 gpio.smask = 0xffffffff;
2907 gpio.dir = rd_reg32(info, IODR);
2908 gpio.dmask = 0xffffffff;
2909 if (copy_to_user(user_gpio, &gpio, sizeof(gpio)))
2910 return -EFAULT;
2911 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
2912 info->device_name, gpio.state, gpio.dir));
2913 return 0;
2914}
2915
2916/*
2917 * conditional wait facility
2918 */
2919static void init_cond_wait(struct cond_wait *w, unsigned int data)
2920{
2921 init_waitqueue_head(&w->q);
2922 init_waitqueue_entry(&w->wait, current);
2923 w->data = data;
2924}
2925
2926static void add_cond_wait(struct cond_wait **head, struct cond_wait *w)
2927{
2928 set_current_state(TASK_INTERRUPTIBLE);
2929 add_wait_queue(&w->q, &w->wait);
2930 w->next = *head;
2931 *head = w;
2932}
2933
2934static void remove_cond_wait(struct cond_wait **head, struct cond_wait *cw)
2935{
2936 struct cond_wait *w, *prev;
2937 remove_wait_queue(&cw->q, &cw->wait);
2938 set_current_state(TASK_RUNNING);
2939 for (w = *head, prev = NULL ; w != NULL ; prev = w, w = w->next) {
2940 if (w == cw) {
2941 if (prev != NULL)
2942 prev->next = w->next;
2943 else
2944 *head = w->next;
2945 break;
2946 }
2947 }
2948}
2949
2950static void flush_cond_wait(struct cond_wait **head)
2951{
2952 while (*head != NULL) {
2953 wake_up_interruptible(&(*head)->q);
2954 *head = (*head)->next;
2955 }
2956}
2957
2958/*
2959 * wait for general purpose I/O pin(s) to enter specified state
2960 *
2961 * user_gpio fields:
2962 * state - bit indicates target pin state
2963 * smask - set bit indicates watched pin
2964 *
2965 * The wait ends when at least one watched pin enters the specified
2966 * state. When 0 (no error) is returned, user_gpio->state is set to the
2967 * state of all GPIO pins when the wait ends.
2968 *
2969 * Note: Each pin may be a dedicated input, dedicated output, or
2970 * configurable input/output. The number and configuration of pins
2971 * varies with the specific adapter model. Only input pins (dedicated
2972 * or configured) can be monitored with this function.
2973 */
2974static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2975{
2976 unsigned long flags;
2977 int rc = 0;
2978 struct gpio_desc gpio;
2979 struct cond_wait wait;
2980 u32 state;
2981
2982 if (!info->gpio_present)
2983 return -EINVAL;
2984 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2985 return -EFAULT;
2986 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
2987 info->device_name, gpio.state, gpio.smask));
2988 /* ignore output pins identified by set IODR bit */
2989 if ((gpio.smask &= ~rd_reg32(info, IODR)) == 0)
2990 return -EINVAL;
2991 init_cond_wait(&wait, gpio.smask);
2992
2993 spin_lock_irqsave(&info->port_array[0]->lock, flags);
2994 /* enable interrupts for watched pins */
2995 wr_reg32(info, IOER, rd_reg32(info, IOER) | gpio.smask);
2996 /* get current pin states */
2997 state = rd_reg32(info, IOVR);
2998
2999 if (gpio.smask & ~(state ^ gpio.state)) {
3000 /* already in target state */
3001 gpio.state = state;
3002 } else {
3003 /* wait for target state */
3004 add_cond_wait(&info->gpio_wait_q, &wait);
3005 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3006 schedule();
3007 if (signal_pending(current))
3008 rc = -ERESTARTSYS;
3009 else
3010 gpio.state = wait.data;
3011 spin_lock_irqsave(&info->port_array[0]->lock, flags);
3012 remove_cond_wait(&info->gpio_wait_q, &wait);
3013 }
3014
3015 /* disable all GPIO interrupts if no waiting processes */
3016 if (info->gpio_wait_q == NULL)
3017 wr_reg32(info, IOER, 0);
3018 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3019
3020 if ((rc == 0) && copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3021 rc = -EFAULT;
3022 return rc;
3023}
3024
3025static int modem_input_wait(struct slgt_info *info,int arg)
3026{
3027 unsigned long flags;
3028 int rc;
3029 struct mgsl_icount cprev, cnow;
3030 DECLARE_WAITQUEUE(wait, current);
3031
3032 /* save current irq counts */
3033 spin_lock_irqsave(&info->lock,flags);
3034 cprev = info->icount;
3035 add_wait_queue(&info->status_event_wait_q, &wait);
3036 set_current_state(TASK_INTERRUPTIBLE);
3037 spin_unlock_irqrestore(&info->lock,flags);
3038
3039 for(;;) {
3040 schedule();
3041 if (signal_pending(current)) {
3042 rc = -ERESTARTSYS;
3043 break;
3044 }
3045
3046 /* get new irq counts */
3047 spin_lock_irqsave(&info->lock,flags);
3048 cnow = info->icount;
3049 set_current_state(TASK_INTERRUPTIBLE);
3050 spin_unlock_irqrestore(&info->lock,flags);
3051
3052 /* if no change, wait aborted for some reason */
3053 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
3054 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
3055 rc = -EIO;
3056 break;
3057 }
3058
3059 /* check for change in caller specified modem input */
3060 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
3061 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
3062 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
3063 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
3064 rc = 0;
3065 break;
3066 }
3067
3068 cprev = cnow;
3069 }
3070 remove_wait_queue(&info->status_event_wait_q, &wait);
3071 set_current_state(TASK_RUNNING);
3072 return rc;
3073}
3074
3075/*
3076 * return state of serial control and status signals
3077 */
3078static int tiocmget(struct tty_struct *tty)
3079{
3080 struct slgt_info *info = tty->driver_data;
3081 unsigned int result;
3082 unsigned long flags;
3083
3084 spin_lock_irqsave(&info->lock,flags);
3085 get_gtsignals(info);
3086 spin_unlock_irqrestore(&info->lock,flags);
3087
3088 result = ((info->signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
3089 ((info->signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
3090 ((info->signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
3091 ((info->signals & SerialSignal_RI) ? TIOCM_RNG:0) +
3092 ((info->signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
3093 ((info->signals & SerialSignal_CTS) ? TIOCM_CTS:0);
3094
3095 DBGINFO(("%s tiocmget value=%08X\n", info->device_name, result));
3096 return result;
3097}
3098
3099/*
3100 * set modem control signals (DTR/RTS)
3101 *
3102 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3103 * TIOCMSET = set/clear signal values
3104 * value bit mask for command
3105 */
3106static int tiocmset(struct tty_struct *tty,
3107 unsigned int set, unsigned int clear)
3108{
3109 struct slgt_info *info = tty->driver_data;
3110 unsigned long flags;
3111
3112 DBGINFO(("%s tiocmset(%x,%x)\n", info->device_name, set, clear));
3113
3114 if (set & TIOCM_RTS)
3115 info->signals |= SerialSignal_RTS;
3116 if (set & TIOCM_DTR)
3117 info->signals |= SerialSignal_DTR;
3118 if (clear & TIOCM_RTS)
3119 info->signals &= ~SerialSignal_RTS;
3120 if (clear & TIOCM_DTR)
3121 info->signals &= ~SerialSignal_DTR;
3122
3123 spin_lock_irqsave(&info->lock,flags);
3124 set_gtsignals(info);
3125 spin_unlock_irqrestore(&info->lock,flags);
3126 return 0;
3127}
3128
3129static int carrier_raised(struct tty_port *port)
3130{
3131 unsigned long flags;
3132 struct slgt_info *info = container_of(port, struct slgt_info, port);
3133
3134 spin_lock_irqsave(&info->lock,flags);
3135 get_gtsignals(info);
3136 spin_unlock_irqrestore(&info->lock,flags);
3137 return (info->signals & SerialSignal_DCD) ? 1 : 0;
3138}
3139
3140static void dtr_rts(struct tty_port *port, int on)
3141{
3142 unsigned long flags;
3143 struct slgt_info *info = container_of(port, struct slgt_info, port);
3144
3145 spin_lock_irqsave(&info->lock,flags);
3146 if (on)
3147 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
3148 else
3149 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
3150 set_gtsignals(info);
3151 spin_unlock_irqrestore(&info->lock,flags);
3152}
3153
3154
3155/*
3156 * block current process until the device is ready to open
3157 */
3158static int block_til_ready(struct tty_struct *tty, struct file *filp,
3159 struct slgt_info *info)
3160{
3161 DECLARE_WAITQUEUE(wait, current);
3162 int retval;
3163 bool do_clocal = false;
3164 unsigned long flags;
3165 int cd;
3166 struct tty_port *port = &info->port;
3167
3168 DBGINFO(("%s block_til_ready\n", tty->driver->name));
3169
3170 if (filp->f_flags & O_NONBLOCK || tty_io_error(tty)) {
3171 /* nonblock mode is set or port is not enabled */
3172 tty_port_set_active(port, 1);
3173 return 0;
3174 }
3175
3176 if (C_CLOCAL(tty))
3177 do_clocal = true;
3178
3179 /* Wait for carrier detect and the line to become
3180 * free (i.e., not in use by the callout). While we are in
3181 * this loop, port->count is dropped by one, so that
3182 * close() knows when to free things. We restore it upon
3183 * exit, either normal or abnormal.
3184 */
3185
3186 retval = 0;
3187 add_wait_queue(&port->open_wait, &wait);
3188
3189 spin_lock_irqsave(&info->lock, flags);
3190 port->count--;
3191 spin_unlock_irqrestore(&info->lock, flags);
3192 port->blocked_open++;
3193
3194 while (1) {
3195 if (C_BAUD(tty) && tty_port_initialized(port))
3196 tty_port_raise_dtr_rts(port);
3197
3198 set_current_state(TASK_INTERRUPTIBLE);
3199
3200 if (tty_hung_up_p(filp) || !tty_port_initialized(port)) {
3201 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
3202 -EAGAIN : -ERESTARTSYS;
3203 break;
3204 }
3205
3206 cd = tty_port_carrier_raised(port);
3207 if (do_clocal || cd)
3208 break;
3209
3210 if (signal_pending(current)) {
3211 retval = -ERESTARTSYS;
3212 break;
3213 }
3214
3215 DBGINFO(("%s block_til_ready wait\n", tty->driver->name));
3216 tty_unlock(tty);
3217 schedule();
3218 tty_lock(tty);
3219 }
3220
3221 set_current_state(TASK_RUNNING);
3222 remove_wait_queue(&port->open_wait, &wait);
3223
3224 if (!tty_hung_up_p(filp))
3225 port->count++;
3226 port->blocked_open--;
3227
3228 if (!retval)
3229 tty_port_set_active(port, 1);
3230
3231 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty->driver->name, retval));
3232 return retval;
3233}
3234
3235/*
3236 * allocate buffers used for calling line discipline receive_buf
3237 * directly in synchronous mode
3238 * note: add 5 bytes to max frame size to allow appending
3239 * 32-bit CRC and status byte when configured to do so
3240 */
3241static int alloc_tmp_rbuf(struct slgt_info *info)
3242{
3243 info->tmp_rbuf = kmalloc(info->max_frame_size + 5, GFP_KERNEL);
3244 if (info->tmp_rbuf == NULL)
3245 return -ENOMEM;
3246 /* unused flag buffer to satisfy receive_buf calling interface */
3247 info->flag_buf = kzalloc(info->max_frame_size + 5, GFP_KERNEL);
3248 if (!info->flag_buf) {
3249 kfree(info->tmp_rbuf);
3250 info->tmp_rbuf = NULL;
3251 return -ENOMEM;
3252 }
3253 return 0;
3254}
3255
3256static void free_tmp_rbuf(struct slgt_info *info)
3257{
3258 kfree(info->tmp_rbuf);
3259 info->tmp_rbuf = NULL;
3260 kfree(info->flag_buf);
3261 info->flag_buf = NULL;
3262}
3263
3264/*
3265 * allocate DMA descriptor lists.
3266 */
3267static int alloc_desc(struct slgt_info *info)
3268{
3269 unsigned int i;
3270 unsigned int pbufs;
3271
3272 /* allocate memory to hold descriptor lists */
3273 info->bufs = dma_alloc_coherent(&info->pdev->dev, DESC_LIST_SIZE,
3274 &info->bufs_dma_addr, GFP_KERNEL);
3275 if (info->bufs == NULL)
3276 return -ENOMEM;
3277
3278 info->rbufs = (struct slgt_desc*)info->bufs;
3279 info->tbufs = ((struct slgt_desc*)info->bufs) + info->rbuf_count;
3280
3281 pbufs = (unsigned int)info->bufs_dma_addr;
3282
3283 /*
3284 * Build circular lists of descriptors
3285 */
3286
3287 for (i=0; i < info->rbuf_count; i++) {
3288 /* physical address of this descriptor */
3289 info->rbufs[i].pdesc = pbufs + (i * sizeof(struct slgt_desc));
3290
3291 /* physical address of next descriptor */
3292 if (i == info->rbuf_count - 1)
3293 info->rbufs[i].next = cpu_to_le32(pbufs);
3294 else
3295 info->rbufs[i].next = cpu_to_le32(pbufs + ((i+1) * sizeof(struct slgt_desc)));
3296 set_desc_count(info->rbufs[i], DMABUFSIZE);
3297 }
3298
3299 for (i=0; i < info->tbuf_count; i++) {
3300 /* physical address of this descriptor */
3301 info->tbufs[i].pdesc = pbufs + ((info->rbuf_count + i) * sizeof(struct slgt_desc));
3302
3303 /* physical address of next descriptor */
3304 if (i == info->tbuf_count - 1)
3305 info->tbufs[i].next = cpu_to_le32(pbufs + info->rbuf_count * sizeof(struct slgt_desc));
3306 else
3307 info->tbufs[i].next = cpu_to_le32(pbufs + ((info->rbuf_count + i + 1) * sizeof(struct slgt_desc)));
3308 }
3309
3310 return 0;
3311}
3312
3313static void free_desc(struct slgt_info *info)
3314{
3315 if (info->bufs != NULL) {
3316 dma_free_coherent(&info->pdev->dev, DESC_LIST_SIZE,
3317 info->bufs, info->bufs_dma_addr);
3318 info->bufs = NULL;
3319 info->rbufs = NULL;
3320 info->tbufs = NULL;
3321 }
3322}
3323
3324static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3325{
3326 int i;
3327 for (i=0; i < count; i++) {
3328 bufs[i].buf = dma_alloc_coherent(&info->pdev->dev, DMABUFSIZE,
3329 &bufs[i].buf_dma_addr, GFP_KERNEL);
3330 if (!bufs[i].buf)
3331 return -ENOMEM;
3332 bufs[i].pbuf = cpu_to_le32((unsigned int)bufs[i].buf_dma_addr);
3333 }
3334 return 0;
3335}
3336
3337static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3338{
3339 int i;
3340 for (i=0; i < count; i++) {
3341 if (bufs[i].buf == NULL)
3342 continue;
3343 dma_free_coherent(&info->pdev->dev, DMABUFSIZE, bufs[i].buf,
3344 bufs[i].buf_dma_addr);
3345 bufs[i].buf = NULL;
3346 }
3347}
3348
3349static int alloc_dma_bufs(struct slgt_info *info)
3350{
3351 info->rbuf_count = 32;
3352 info->tbuf_count = 32;
3353
3354 if (alloc_desc(info) < 0 ||
3355 alloc_bufs(info, info->rbufs, info->rbuf_count) < 0 ||
3356 alloc_bufs(info, info->tbufs, info->tbuf_count) < 0 ||
3357 alloc_tmp_rbuf(info) < 0) {
3358 DBGERR(("%s DMA buffer alloc fail\n", info->device_name));
3359 return -ENOMEM;
3360 }
3361 reset_rbufs(info);
3362 return 0;
3363}
3364
3365static void free_dma_bufs(struct slgt_info *info)
3366{
3367 if (info->bufs) {
3368 free_bufs(info, info->rbufs, info->rbuf_count);
3369 free_bufs(info, info->tbufs, info->tbuf_count);
3370 free_desc(info);
3371 }
3372 free_tmp_rbuf(info);
3373}
3374
3375static int claim_resources(struct slgt_info *info)
3376{
3377 if (request_mem_region(info->phys_reg_addr, SLGT_REG_SIZE, "synclink_gt") == NULL) {
3378 DBGERR(("%s reg addr conflict, addr=%08X\n",
3379 info->device_name, info->phys_reg_addr));
3380 info->init_error = DiagStatus_AddressConflict;
3381 goto errout;
3382 }
3383 else
3384 info->reg_addr_requested = true;
3385
3386 info->reg_addr = ioremap(info->phys_reg_addr, SLGT_REG_SIZE);
3387 if (!info->reg_addr) {
3388 DBGERR(("%s can't map device registers, addr=%08X\n",
3389 info->device_name, info->phys_reg_addr));
3390 info->init_error = DiagStatus_CantAssignPciResources;
3391 goto errout;
3392 }
3393 return 0;
3394
3395errout:
3396 release_resources(info);
3397 return -ENODEV;
3398}
3399
3400static void release_resources(struct slgt_info *info)
3401{
3402 if (info->irq_requested) {
3403 free_irq(info->irq_level, info);
3404 info->irq_requested = false;
3405 }
3406
3407 if (info->reg_addr_requested) {
3408 release_mem_region(info->phys_reg_addr, SLGT_REG_SIZE);
3409 info->reg_addr_requested = false;
3410 }
3411
3412 if (info->reg_addr) {
3413 iounmap(info->reg_addr);
3414 info->reg_addr = NULL;
3415 }
3416}
3417
3418/* Add the specified device instance data structure to the
3419 * global linked list of devices and increment the device count.
3420 */
3421static void add_device(struct slgt_info *info)
3422{
3423 char *devstr;
3424
3425 info->next_device = NULL;
3426 info->line = slgt_device_count;
3427 sprintf(info->device_name, "%s%d", tty_dev_prefix, info->line);
3428
3429 if (info->line < MAX_DEVICES) {
3430 if (maxframe[info->line])
3431 info->max_frame_size = maxframe[info->line];
3432 }
3433
3434 slgt_device_count++;
3435
3436 if (!slgt_device_list)
3437 slgt_device_list = info;
3438 else {
3439 struct slgt_info *current_dev = slgt_device_list;
3440 while(current_dev->next_device)
3441 current_dev = current_dev->next_device;
3442 current_dev->next_device = info;
3443 }
3444
3445 if (info->max_frame_size < 4096)
3446 info->max_frame_size = 4096;
3447 else if (info->max_frame_size > 65535)
3448 info->max_frame_size = 65535;
3449
3450 switch(info->pdev->device) {
3451 case SYNCLINK_GT_DEVICE_ID:
3452 devstr = "GT";
3453 break;
3454 case SYNCLINK_GT2_DEVICE_ID:
3455 devstr = "GT2";
3456 break;
3457 case SYNCLINK_GT4_DEVICE_ID:
3458 devstr = "GT4";
3459 break;
3460 case SYNCLINK_AC_DEVICE_ID:
3461 devstr = "AC";
3462 info->params.mode = MGSL_MODE_ASYNC;
3463 break;
3464 default:
3465 devstr = "(unknown model)";
3466 }
3467 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3468 devstr, info->device_name, info->phys_reg_addr,
3469 info->irq_level, info->max_frame_size);
3470
3471#if SYNCLINK_GENERIC_HDLC
3472 hdlcdev_init(info);
3473#endif
3474}
3475
3476static const struct tty_port_operations slgt_port_ops = {
3477 .carrier_raised = carrier_raised,
3478 .dtr_rts = dtr_rts,
3479};
3480
3481/*
3482 * allocate device instance structure, return NULL on failure
3483 */
3484static struct slgt_info *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
3485{
3486 struct slgt_info *info;
3487
3488 info = kzalloc(sizeof(struct slgt_info), GFP_KERNEL);
3489
3490 if (!info) {
3491 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3492 driver_name, adapter_num, port_num));
3493 } else {
3494 tty_port_init(&info->port);
3495 info->port.ops = &slgt_port_ops;
3496 INIT_WORK(&info->task, bh_handler);
3497 info->max_frame_size = 4096;
3498 info->base_clock = 14745600;
3499 info->rbuf_fill_level = DMABUFSIZE;
3500 init_waitqueue_head(&info->status_event_wait_q);
3501 init_waitqueue_head(&info->event_wait_q);
3502 spin_lock_init(&info->netlock);
3503 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
3504 info->idle_mode = HDLC_TXIDLE_FLAGS;
3505 info->adapter_num = adapter_num;
3506 info->port_num = port_num;
3507
3508 timer_setup(&info->tx_timer, tx_timeout, 0);
3509 timer_setup(&info->rx_timer, rx_timeout, 0);
3510
3511 /* Copy configuration info to device instance data */
3512 info->pdev = pdev;
3513 info->irq_level = pdev->irq;
3514 info->phys_reg_addr = pci_resource_start(pdev,0);
3515
3516 info->bus_type = MGSL_BUS_TYPE_PCI;
3517 info->irq_flags = IRQF_SHARED;
3518
3519 info->init_error = -1; /* assume error, set to 0 on successful init */
3520 }
3521
3522 return info;
3523}
3524
3525static void device_init(int adapter_num, struct pci_dev *pdev)
3526{
3527 struct slgt_info *port_array[SLGT_MAX_PORTS];
3528 int i;
3529 int port_count = 1;
3530
3531 if (pdev->device == SYNCLINK_GT2_DEVICE_ID)
3532 port_count = 2;
3533 else if (pdev->device == SYNCLINK_GT4_DEVICE_ID)
3534 port_count = 4;
3535
3536 /* allocate device instances for all ports */
3537 for (i=0; i < port_count; ++i) {
3538 port_array[i] = alloc_dev(adapter_num, i, pdev);
3539 if (port_array[i] == NULL) {
3540 for (--i; i >= 0; --i) {
3541 tty_port_destroy(&port_array[i]->port);
3542 kfree(port_array[i]);
3543 }
3544 return;
3545 }
3546 }
3547
3548 /* give copy of port_array to all ports and add to device list */
3549 for (i=0; i < port_count; ++i) {
3550 memcpy(port_array[i]->port_array, port_array, sizeof(port_array));
3551 add_device(port_array[i]);
3552 port_array[i]->port_count = port_count;
3553 spin_lock_init(&port_array[i]->lock);
3554 }
3555
3556 /* Allocate and claim adapter resources */
3557 if (!claim_resources(port_array[0])) {
3558
3559 alloc_dma_bufs(port_array[0]);
3560
3561 /* copy resource information from first port to others */
3562 for (i = 1; i < port_count; ++i) {
3563 port_array[i]->irq_level = port_array[0]->irq_level;
3564 port_array[i]->reg_addr = port_array[0]->reg_addr;
3565 alloc_dma_bufs(port_array[i]);
3566 }
3567
3568 if (request_irq(port_array[0]->irq_level,
3569 slgt_interrupt,
3570 port_array[0]->irq_flags,
3571 port_array[0]->device_name,
3572 port_array[0]) < 0) {
3573 DBGERR(("%s request_irq failed IRQ=%d\n",
3574 port_array[0]->device_name,
3575 port_array[0]->irq_level));
3576 } else {
3577 port_array[0]->irq_requested = true;
3578 adapter_test(port_array[0]);
3579 for (i=1 ; i < port_count ; i++) {
3580 port_array[i]->init_error = port_array[0]->init_error;
3581 port_array[i]->gpio_present = port_array[0]->gpio_present;
3582 }
3583 }
3584 }
3585
3586 for (i = 0; i < port_count; ++i) {
3587 struct slgt_info *info = port_array[i];
3588 tty_port_register_device(&info->port, serial_driver, info->line,
3589 &info->pdev->dev);
3590 }
3591}
3592
3593static int init_one(struct pci_dev *dev,
3594 const struct pci_device_id *ent)
3595{
3596 if (pci_enable_device(dev)) {
3597 printk("error enabling pci device %p\n", dev);
3598 return -EIO;
3599 }
3600 pci_set_master(dev);
3601 device_init(slgt_device_count, dev);
3602 return 0;
3603}
3604
3605static void remove_one(struct pci_dev *dev)
3606{
3607}
3608
3609static const struct tty_operations ops = {
3610 .open = open,
3611 .close = close,
3612 .write = write,
3613 .put_char = put_char,
3614 .flush_chars = flush_chars,
3615 .write_room = write_room,
3616 .chars_in_buffer = chars_in_buffer,
3617 .flush_buffer = flush_buffer,
3618 .ioctl = ioctl,
3619 .compat_ioctl = slgt_compat_ioctl,
3620 .throttle = throttle,
3621 .unthrottle = unthrottle,
3622 .send_xchar = send_xchar,
3623 .break_ctl = set_break,
3624 .wait_until_sent = wait_until_sent,
3625 .set_termios = set_termios,
3626 .stop = tx_hold,
3627 .start = tx_release,
3628 .hangup = hangup,
3629 .tiocmget = tiocmget,
3630 .tiocmset = tiocmset,
3631 .get_icount = get_icount,
3632 .proc_show = synclink_gt_proc_show,
3633};
3634
3635static void slgt_cleanup(void)
3636{
3637 struct slgt_info *info;
3638 struct slgt_info *tmp;
3639
3640 printk(KERN_INFO "unload %s\n", driver_name);
3641
3642 if (serial_driver) {
3643 for (info=slgt_device_list ; info != NULL ; info=info->next_device)
3644 tty_unregister_device(serial_driver, info->line);
3645 tty_unregister_driver(serial_driver);
3646 tty_driver_kref_put(serial_driver);
3647 }
3648
3649 /* reset devices */
3650 info = slgt_device_list;
3651 while(info) {
3652 reset_port(info);
3653 info = info->next_device;
3654 }
3655
3656 /* release devices */
3657 info = slgt_device_list;
3658 while(info) {
3659#if SYNCLINK_GENERIC_HDLC
3660 hdlcdev_exit(info);
3661#endif
3662 free_dma_bufs(info);
3663 free_tmp_rbuf(info);
3664 if (info->port_num == 0)
3665 release_resources(info);
3666 tmp = info;
3667 info = info->next_device;
3668 tty_port_destroy(&tmp->port);
3669 kfree(tmp);
3670 }
3671
3672 if (pci_registered)
3673 pci_unregister_driver(&pci_driver);
3674}
3675
3676/*
3677 * Driver initialization entry point.
3678 */
3679static int __init slgt_init(void)
3680{
3681 int rc;
3682
3683 printk(KERN_INFO "%s\n", driver_name);
3684
3685 serial_driver = tty_alloc_driver(MAX_DEVICES, TTY_DRIVER_REAL_RAW |
3686 TTY_DRIVER_DYNAMIC_DEV);
3687 if (IS_ERR(serial_driver)) {
3688 printk("%s can't allocate tty driver\n", driver_name);
3689 return PTR_ERR(serial_driver);
3690 }
3691
3692 /* Initialize the tty_driver structure */
3693
3694 serial_driver->driver_name = slgt_driver_name;
3695 serial_driver->name = tty_dev_prefix;
3696 serial_driver->major = ttymajor;
3697 serial_driver->minor_start = 64;
3698 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
3699 serial_driver->subtype = SERIAL_TYPE_NORMAL;
3700 serial_driver->init_termios = tty_std_termios;
3701 serial_driver->init_termios.c_cflag =
3702 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
3703 serial_driver->init_termios.c_ispeed = 9600;
3704 serial_driver->init_termios.c_ospeed = 9600;
3705 tty_set_operations(serial_driver, &ops);
3706 if ((rc = tty_register_driver(serial_driver)) < 0) {
3707 DBGERR(("%s can't register serial driver\n", driver_name));
3708 tty_driver_kref_put(serial_driver);
3709 serial_driver = NULL;
3710 goto error;
3711 }
3712
3713 printk(KERN_INFO "%s, tty major#%d\n",
3714 driver_name, serial_driver->major);
3715
3716 slgt_device_count = 0;
3717 if ((rc = pci_register_driver(&pci_driver)) < 0) {
3718 printk("%s pci_register_driver error=%d\n", driver_name, rc);
3719 goto error;
3720 }
3721 pci_registered = true;
3722
3723 if (!slgt_device_list)
3724 printk("%s no devices found\n",driver_name);
3725
3726 return 0;
3727
3728error:
3729 slgt_cleanup();
3730 return rc;
3731}
3732
3733static void __exit slgt_exit(void)
3734{
3735 slgt_cleanup();
3736}
3737
3738module_init(slgt_init);
3739module_exit(slgt_exit);
3740
3741/*
3742 * register access routines
3743 */
3744
3745#define CALC_REGADDR() \
3746 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3747 if (addr >= 0x80) \
3748 reg_addr += (info->port_num) * 32; \
3749 else if (addr >= 0x40) \
3750 reg_addr += (info->port_num) * 16;
3751
3752static __u8 rd_reg8(struct slgt_info *info, unsigned int addr)
3753{
3754 CALC_REGADDR();
3755 return readb((void __iomem *)reg_addr);
3756}
3757
3758static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value)
3759{
3760 CALC_REGADDR();
3761 writeb(value, (void __iomem *)reg_addr);
3762}
3763
3764static __u16 rd_reg16(struct slgt_info *info, unsigned int addr)
3765{
3766 CALC_REGADDR();
3767 return readw((void __iomem *)reg_addr);
3768}
3769
3770static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value)
3771{
3772 CALC_REGADDR();
3773 writew(value, (void __iomem *)reg_addr);
3774}
3775
3776static __u32 rd_reg32(struct slgt_info *info, unsigned int addr)
3777{
3778 CALC_REGADDR();
3779 return readl((void __iomem *)reg_addr);
3780}
3781
3782static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value)
3783{
3784 CALC_REGADDR();
3785 writel(value, (void __iomem *)reg_addr);
3786}
3787
3788static void rdma_reset(struct slgt_info *info)
3789{
3790 unsigned int i;
3791
3792 /* set reset bit */
3793 wr_reg32(info, RDCSR, BIT1);
3794
3795 /* wait for enable bit cleared */
3796 for(i=0 ; i < 1000 ; i++)
3797 if (!(rd_reg32(info, RDCSR) & BIT0))
3798 break;
3799}
3800
3801static void tdma_reset(struct slgt_info *info)
3802{
3803 unsigned int i;
3804
3805 /* set reset bit */
3806 wr_reg32(info, TDCSR, BIT1);
3807
3808 /* wait for enable bit cleared */
3809 for(i=0 ; i < 1000 ; i++)
3810 if (!(rd_reg32(info, TDCSR) & BIT0))
3811 break;
3812}
3813
3814/*
3815 * enable internal loopback
3816 * TxCLK and RxCLK are generated from BRG
3817 * and TxD is looped back to RxD internally.
3818 */
3819static void enable_loopback(struct slgt_info *info)
3820{
3821 /* SCR (serial control) BIT2=loopback enable */
3822 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2));
3823
3824 if (info->params.mode != MGSL_MODE_ASYNC) {
3825 /* CCR (clock control)
3826 * 07..05 tx clock source (010 = BRG)
3827 * 04..02 rx clock source (010 = BRG)
3828 * 01 auxclk enable (0 = disable)
3829 * 00 BRG enable (1 = enable)
3830 *
3831 * 0100 1001
3832 */
3833 wr_reg8(info, CCR, 0x49);
3834
3835 /* set speed if available, otherwise use default */
3836 if (info->params.clock_speed)
3837 set_rate(info, info->params.clock_speed);
3838 else
3839 set_rate(info, 3686400);
3840 }
3841}
3842
3843/*
3844 * set baud rate generator to specified rate
3845 */
3846static void set_rate(struct slgt_info *info, u32 rate)
3847{
3848 unsigned int div;
3849 unsigned int osc = info->base_clock;
3850
3851 /* div = osc/rate - 1
3852 *
3853 * Round div up if osc/rate is not integer to
3854 * force to next slowest rate.
3855 */
3856
3857 if (rate) {
3858 div = osc/rate;
3859 if (!(osc % rate) && div)
3860 div--;
3861 wr_reg16(info, BDR, (unsigned short)div);
3862 }
3863}
3864
3865static void rx_stop(struct slgt_info *info)
3866{
3867 unsigned short val;
3868
3869 /* disable and reset receiver */
3870 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
3871 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3872 wr_reg16(info, RCR, val); /* clear reset bit */
3873
3874 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA + IRQ_RXIDLE);
3875
3876 /* clear pending rx interrupts */
3877 wr_reg16(info, SSR, IRQ_RXIDLE + IRQ_RXOVER);
3878
3879 rdma_reset(info);
3880
3881 info->rx_enabled = false;
3882 info->rx_restart = false;
3883}
3884
3885static void rx_start(struct slgt_info *info)
3886{
3887 unsigned short val;
3888
3889 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA);
3890
3891 /* clear pending rx overrun IRQ */
3892 wr_reg16(info, SSR, IRQ_RXOVER);
3893
3894 /* reset and disable receiver */
3895 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
3896 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3897 wr_reg16(info, RCR, val); /* clear reset bit */
3898
3899 rdma_reset(info);
3900 reset_rbufs(info);
3901
3902 if (info->rx_pio) {
3903 /* rx request when rx FIFO not empty */
3904 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) & ~BIT14));
3905 slgt_irq_on(info, IRQ_RXDATA);
3906 if (info->params.mode == MGSL_MODE_ASYNC) {
3907 /* enable saving of rx status */
3908 wr_reg32(info, RDCSR, BIT6);
3909 }
3910 } else {
3911 /* rx request when rx FIFO half full */
3912 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT14));
3913 /* set 1st descriptor address */
3914 wr_reg32(info, RDDAR, info->rbufs[0].pdesc);
3915
3916 if (info->params.mode != MGSL_MODE_ASYNC) {
3917 /* enable rx DMA and DMA interrupt */
3918 wr_reg32(info, RDCSR, (BIT2 + BIT0));
3919 } else {
3920 /* enable saving of rx status, rx DMA and DMA interrupt */
3921 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0));
3922 }
3923 }
3924
3925 slgt_irq_on(info, IRQ_RXOVER);
3926
3927 /* enable receiver */
3928 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | BIT1));
3929
3930 info->rx_restart = false;
3931 info->rx_enabled = true;
3932}
3933
3934static void tx_start(struct slgt_info *info)
3935{
3936 if (!info->tx_enabled) {
3937 wr_reg16(info, TCR,
3938 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2));
3939 info->tx_enabled = true;
3940 }
3941
3942 if (desc_count(info->tbufs[info->tbuf_start])) {
3943 info->drop_rts_on_tx_done = false;
3944
3945 if (info->params.mode != MGSL_MODE_ASYNC) {
3946 if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
3947 get_gtsignals(info);
3948 if (!(info->signals & SerialSignal_RTS)) {
3949 info->signals |= SerialSignal_RTS;
3950 set_gtsignals(info);
3951 info->drop_rts_on_tx_done = true;
3952 }
3953 }
3954
3955 slgt_irq_off(info, IRQ_TXDATA);
3956 slgt_irq_on(info, IRQ_TXUNDER + IRQ_TXIDLE);
3957 /* clear tx idle and underrun status bits */
3958 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
3959 } else {
3960 slgt_irq_off(info, IRQ_TXDATA);
3961 slgt_irq_on(info, IRQ_TXIDLE);
3962 /* clear tx idle status bit */
3963 wr_reg16(info, SSR, IRQ_TXIDLE);
3964 }
3965 /* set 1st descriptor address and start DMA */
3966 wr_reg32(info, TDDAR, info->tbufs[info->tbuf_start].pdesc);
3967 wr_reg32(info, TDCSR, BIT2 + BIT0);
3968 info->tx_active = true;
3969 }
3970}
3971
3972static void tx_stop(struct slgt_info *info)
3973{
3974 unsigned short val;
3975
3976 del_timer(&info->tx_timer);
3977
3978 tdma_reset(info);
3979
3980 /* reset and disable transmitter */
3981 val = rd_reg16(info, TCR) & ~BIT1; /* clear enable bit */
3982 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
3983
3984 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
3985
3986 /* clear tx idle and underrun status bit */
3987 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
3988
3989 reset_tbufs(info);
3990
3991 info->tx_enabled = false;
3992 info->tx_active = false;
3993}
3994
3995static void reset_port(struct slgt_info *info)
3996{
3997 if (!info->reg_addr)
3998 return;
3999
4000 tx_stop(info);
4001 rx_stop(info);
4002
4003 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
4004 set_gtsignals(info);
4005
4006 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4007}
4008
4009static void reset_adapter(struct slgt_info *info)
4010{
4011 int i;
4012 for (i=0; i < info->port_count; ++i) {
4013 if (info->port_array[i])
4014 reset_port(info->port_array[i]);
4015 }
4016}
4017
4018static void async_mode(struct slgt_info *info)
4019{
4020 unsigned short val;
4021
4022 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4023 tx_stop(info);
4024 rx_stop(info);
4025
4026 /* TCR (tx control)
4027 *
4028 * 15..13 mode, 010=async
4029 * 12..10 encoding, 000=NRZ
4030 * 09 parity enable
4031 * 08 1=odd parity, 0=even parity
4032 * 07 1=RTS driver control
4033 * 06 1=break enable
4034 * 05..04 character length
4035 * 00=5 bits
4036 * 01=6 bits
4037 * 10=7 bits
4038 * 11=8 bits
4039 * 03 0=1 stop bit, 1=2 stop bits
4040 * 02 reset
4041 * 01 enable
4042 * 00 auto-CTS enable
4043 */
4044 val = 0x4000;
4045
4046 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4047 val |= BIT7;
4048
4049 if (info->params.parity != ASYNC_PARITY_NONE) {
4050 val |= BIT9;
4051 if (info->params.parity == ASYNC_PARITY_ODD)
4052 val |= BIT8;
4053 }
4054
4055 switch (info->params.data_bits)
4056 {
4057 case 6: val |= BIT4; break;
4058 case 7: val |= BIT5; break;
4059 case 8: val |= BIT5 + BIT4; break;
4060 }
4061
4062 if (info->params.stop_bits != 1)
4063 val |= BIT3;
4064
4065 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4066 val |= BIT0;
4067
4068 wr_reg16(info, TCR, val);
4069
4070 /* RCR (rx control)
4071 *
4072 * 15..13 mode, 010=async
4073 * 12..10 encoding, 000=NRZ
4074 * 09 parity enable
4075 * 08 1=odd parity, 0=even parity
4076 * 07..06 reserved, must be 0
4077 * 05..04 character length
4078 * 00=5 bits
4079 * 01=6 bits
4080 * 10=7 bits
4081 * 11=8 bits
4082 * 03 reserved, must be zero
4083 * 02 reset
4084 * 01 enable
4085 * 00 auto-DCD enable
4086 */
4087 val = 0x4000;
4088
4089 if (info->params.parity != ASYNC_PARITY_NONE) {
4090 val |= BIT9;
4091 if (info->params.parity == ASYNC_PARITY_ODD)
4092 val |= BIT8;
4093 }
4094
4095 switch (info->params.data_bits)
4096 {
4097 case 6: val |= BIT4; break;
4098 case 7: val |= BIT5; break;
4099 case 8: val |= BIT5 + BIT4; break;
4100 }
4101
4102 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4103 val |= BIT0;
4104
4105 wr_reg16(info, RCR, val);
4106
4107 /* CCR (clock control)
4108 *
4109 * 07..05 011 = tx clock source is BRG/16
4110 * 04..02 010 = rx clock source is BRG
4111 * 01 0 = auxclk disabled
4112 * 00 1 = BRG enabled
4113 *
4114 * 0110 1001
4115 */
4116 wr_reg8(info, CCR, 0x69);
4117
4118 msc_set_vcr(info);
4119
4120 /* SCR (serial control)
4121 *
4122 * 15 1=tx req on FIFO half empty
4123 * 14 1=rx req on FIFO half full
4124 * 13 tx data IRQ enable
4125 * 12 tx idle IRQ enable
4126 * 11 rx break on IRQ enable
4127 * 10 rx data IRQ enable
4128 * 09 rx break off IRQ enable
4129 * 08 overrun IRQ enable
4130 * 07 DSR IRQ enable
4131 * 06 CTS IRQ enable
4132 * 05 DCD IRQ enable
4133 * 04 RI IRQ enable
4134 * 03 0=16x sampling, 1=8x sampling
4135 * 02 1=txd->rxd internal loopback enable
4136 * 01 reserved, must be zero
4137 * 00 1=master IRQ enable
4138 */
4139 val = BIT15 + BIT14 + BIT0;
4140 /* JCR[8] : 1 = x8 async mode feature available */
4141 if ((rd_reg32(info, JCR) & BIT8) && info->params.data_rate &&
4142 ((info->base_clock < (info->params.data_rate * 16)) ||
4143 (info->base_clock % (info->params.data_rate * 16)))) {
4144 /* use 8x sampling */
4145 val |= BIT3;
4146 set_rate(info, info->params.data_rate * 8);
4147 } else {
4148 /* use 16x sampling */
4149 set_rate(info, info->params.data_rate * 16);
4150 }
4151 wr_reg16(info, SCR, val);
4152
4153 slgt_irq_on(info, IRQ_RXBREAK | IRQ_RXOVER);
4154
4155 if (info->params.loopback)
4156 enable_loopback(info);
4157}
4158
4159static void sync_mode(struct slgt_info *info)
4160{
4161 unsigned short val;
4162
4163 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4164 tx_stop(info);
4165 rx_stop(info);
4166
4167 /* TCR (tx control)
4168 *
4169 * 15..13 mode
4170 * 000=HDLC/SDLC
4171 * 001=raw bit synchronous
4172 * 010=asynchronous/isochronous
4173 * 011=monosync byte synchronous
4174 * 100=bisync byte synchronous
4175 * 101=xsync byte synchronous
4176 * 12..10 encoding
4177 * 09 CRC enable
4178 * 08 CRC32
4179 * 07 1=RTS driver control
4180 * 06 preamble enable
4181 * 05..04 preamble length
4182 * 03 share open/close flag
4183 * 02 reset
4184 * 01 enable
4185 * 00 auto-CTS enable
4186 */
4187 val = BIT2;
4188
4189 switch(info->params.mode) {
4190 case MGSL_MODE_XSYNC:
4191 val |= BIT15 + BIT13;
4192 break;
4193 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4194 case MGSL_MODE_BISYNC: val |= BIT15; break;
4195 case MGSL_MODE_RAW: val |= BIT13; break;
4196 }
4197 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4198 val |= BIT7;
4199
4200 switch(info->params.encoding)
4201 {
4202 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4203 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4204 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4205 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4206 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4207 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4208 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4209 }
4210
4211 switch (info->params.crc_type & HDLC_CRC_MASK)
4212 {
4213 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4214 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4215 }
4216
4217 if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
4218 val |= BIT6;
4219
4220 switch (info->params.preamble_length)
4221 {
4222 case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break;
4223 case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break;
4224 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break;
4225 }
4226
4227 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4228 val |= BIT0;
4229
4230 wr_reg16(info, TCR, val);
4231
4232 /* TPR (transmit preamble) */
4233
4234 switch (info->params.preamble)
4235 {
4236 case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
4237 case HDLC_PREAMBLE_PATTERN_ONES: val = 0xff; break;
4238 case HDLC_PREAMBLE_PATTERN_ZEROS: val = 0x00; break;
4239 case HDLC_PREAMBLE_PATTERN_10: val = 0x55; break;
4240 case HDLC_PREAMBLE_PATTERN_01: val = 0xaa; break;
4241 default: val = 0x7e; break;
4242 }
4243 wr_reg8(info, TPR, (unsigned char)val);
4244
4245 /* RCR (rx control)
4246 *
4247 * 15..13 mode
4248 * 000=HDLC/SDLC
4249 * 001=raw bit synchronous
4250 * 010=asynchronous/isochronous
4251 * 011=monosync byte synchronous
4252 * 100=bisync byte synchronous
4253 * 101=xsync byte synchronous
4254 * 12..10 encoding
4255 * 09 CRC enable
4256 * 08 CRC32
4257 * 07..03 reserved, must be 0
4258 * 02 reset
4259 * 01 enable
4260 * 00 auto-DCD enable
4261 */
4262 val = 0;
4263
4264 switch(info->params.mode) {
4265 case MGSL_MODE_XSYNC:
4266 val |= BIT15 + BIT13;
4267 break;
4268 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4269 case MGSL_MODE_BISYNC: val |= BIT15; break;
4270 case MGSL_MODE_RAW: val |= BIT13; break;
4271 }
4272
4273 switch(info->params.encoding)
4274 {
4275 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4276 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4277 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4278 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4279 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4280 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4281 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4282 }
4283
4284 switch (info->params.crc_type & HDLC_CRC_MASK)
4285 {
4286 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4287 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4288 }
4289
4290 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4291 val |= BIT0;
4292
4293 wr_reg16(info, RCR, val);
4294
4295 /* CCR (clock control)
4296 *
4297 * 07..05 tx clock source
4298 * 04..02 rx clock source
4299 * 01 auxclk enable
4300 * 00 BRG enable
4301 */
4302 val = 0;
4303
4304 if (info->params.flags & HDLC_FLAG_TXC_BRG)
4305 {
4306 // when RxC source is DPLL, BRG generates 16X DPLL
4307 // reference clock, so take TxC from BRG/16 to get
4308 // transmit clock at actual data rate
4309 if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4310 val |= BIT6 + BIT5; /* 011, txclk = BRG/16 */
4311 else
4312 val |= BIT6; /* 010, txclk = BRG */
4313 }
4314 else if (info->params.flags & HDLC_FLAG_TXC_DPLL)
4315 val |= BIT7; /* 100, txclk = DPLL Input */
4316 else if (info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4317 val |= BIT5; /* 001, txclk = RXC Input */
4318
4319 if (info->params.flags & HDLC_FLAG_RXC_BRG)
4320 val |= BIT3; /* 010, rxclk = BRG */
4321 else if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4322 val |= BIT4; /* 100, rxclk = DPLL */
4323 else if (info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4324 val |= BIT2; /* 001, rxclk = TXC Input */
4325
4326 if (info->params.clock_speed)
4327 val |= BIT1 + BIT0;
4328
4329 wr_reg8(info, CCR, (unsigned char)val);
4330
4331 if (info->params.flags & (HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL))
4332 {
4333 // program DPLL mode
4334 switch(info->params.encoding)
4335 {
4336 case HDLC_ENCODING_BIPHASE_MARK:
4337 case HDLC_ENCODING_BIPHASE_SPACE:
4338 val = BIT7; break;
4339 case HDLC_ENCODING_BIPHASE_LEVEL:
4340 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL:
4341 val = BIT7 + BIT6; break;
4342 default: val = BIT6; // NRZ encodings
4343 }
4344 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | val));
4345
4346 // DPLL requires a 16X reference clock from BRG
4347 set_rate(info, info->params.clock_speed * 16);
4348 }
4349 else
4350 set_rate(info, info->params.clock_speed);
4351
4352 tx_set_idle(info);
4353
4354 msc_set_vcr(info);
4355
4356 /* SCR (serial control)
4357 *
4358 * 15 1=tx req on FIFO half empty
4359 * 14 1=rx req on FIFO half full
4360 * 13 tx data IRQ enable
4361 * 12 tx idle IRQ enable
4362 * 11 underrun IRQ enable
4363 * 10 rx data IRQ enable
4364 * 09 rx idle IRQ enable
4365 * 08 overrun IRQ enable
4366 * 07 DSR IRQ enable
4367 * 06 CTS IRQ enable
4368 * 05 DCD IRQ enable
4369 * 04 RI IRQ enable
4370 * 03 reserved, must be zero
4371 * 02 1=txd->rxd internal loopback enable
4372 * 01 reserved, must be zero
4373 * 00 1=master IRQ enable
4374 */
4375 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0);
4376
4377 if (info->params.loopback)
4378 enable_loopback(info);
4379}
4380
4381/*
4382 * set transmit idle mode
4383 */
4384static void tx_set_idle(struct slgt_info *info)
4385{
4386 unsigned char val;
4387 unsigned short tcr;
4388
4389 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4390 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4391 */
4392 tcr = rd_reg16(info, TCR);
4393 if (info->idle_mode & HDLC_TXIDLE_CUSTOM_16) {
4394 /* disable preamble, set idle size to 16 bits */
4395 tcr = (tcr & ~(BIT6 + BIT5)) | BIT4;
4396 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4397 wr_reg8(info, TPR, (unsigned char)((info->idle_mode >> 8) & 0xff));
4398 } else if (!(tcr & BIT6)) {
4399 /* preamble is disabled, set idle size to 8 bits */
4400 tcr &= ~(BIT5 + BIT4);
4401 }
4402 wr_reg16(info, TCR, tcr);
4403
4404 if (info->idle_mode & (HDLC_TXIDLE_CUSTOM_8 | HDLC_TXIDLE_CUSTOM_16)) {
4405 /* LSB of custom tx idle specified in tx idle register */
4406 val = (unsigned char)(info->idle_mode & 0xff);
4407 } else {
4408 /* standard 8 bit idle patterns */
4409 switch(info->idle_mode)
4410 {
4411 case HDLC_TXIDLE_FLAGS: val = 0x7e; break;
4412 case HDLC_TXIDLE_ALT_ZEROS_ONES:
4413 case HDLC_TXIDLE_ALT_MARK_SPACE: val = 0xaa; break;
4414 case HDLC_TXIDLE_ZEROS:
4415 case HDLC_TXIDLE_SPACE: val = 0x00; break;
4416 default: val = 0xff;
4417 }
4418 }
4419
4420 wr_reg8(info, TIR, val);
4421}
4422
4423/*
4424 * get state of V24 status (input) signals
4425 */
4426static void get_gtsignals(struct slgt_info *info)
4427{
4428 unsigned short status = rd_reg16(info, SSR);
4429
4430 /* clear all serial signals except RTS and DTR */
4431 info->signals &= SerialSignal_RTS | SerialSignal_DTR;
4432
4433 if (status & BIT3)
4434 info->signals |= SerialSignal_DSR;
4435 if (status & BIT2)
4436 info->signals |= SerialSignal_CTS;
4437 if (status & BIT1)
4438 info->signals |= SerialSignal_DCD;
4439 if (status & BIT0)
4440 info->signals |= SerialSignal_RI;
4441}
4442
4443/*
4444 * set V.24 Control Register based on current configuration
4445 */
4446static void msc_set_vcr(struct slgt_info *info)
4447{
4448 unsigned char val = 0;
4449
4450 /* VCR (V.24 control)
4451 *
4452 * 07..04 serial IF select
4453 * 03 DTR
4454 * 02 RTS
4455 * 01 LL
4456 * 00 RL
4457 */
4458
4459 switch(info->if_mode & MGSL_INTERFACE_MASK)
4460 {
4461 case MGSL_INTERFACE_RS232:
4462 val |= BIT5; /* 0010 */
4463 break;
4464 case MGSL_INTERFACE_V35:
4465 val |= BIT7 + BIT6 + BIT5; /* 1110 */
4466 break;
4467 case MGSL_INTERFACE_RS422:
4468 val |= BIT6; /* 0100 */
4469 break;
4470 }
4471
4472 if (info->if_mode & MGSL_INTERFACE_MSB_FIRST)
4473 val |= BIT4;
4474 if (info->signals & SerialSignal_DTR)
4475 val |= BIT3;
4476 if (info->signals & SerialSignal_RTS)
4477 val |= BIT2;
4478 if (info->if_mode & MGSL_INTERFACE_LL)
4479 val |= BIT1;
4480 if (info->if_mode & MGSL_INTERFACE_RL)
4481 val |= BIT0;
4482 wr_reg8(info, VCR, val);
4483}
4484
4485/*
4486 * set state of V24 control (output) signals
4487 */
4488static void set_gtsignals(struct slgt_info *info)
4489{
4490 unsigned char val = rd_reg8(info, VCR);
4491 if (info->signals & SerialSignal_DTR)
4492 val |= BIT3;
4493 else
4494 val &= ~BIT3;
4495 if (info->signals & SerialSignal_RTS)
4496 val |= BIT2;
4497 else
4498 val &= ~BIT2;
4499 wr_reg8(info, VCR, val);
4500}
4501
4502/*
4503 * free range of receive DMA buffers (i to last)
4504 */
4505static void free_rbufs(struct slgt_info *info, unsigned int i, unsigned int last)
4506{
4507 int done = 0;
4508
4509 while(!done) {
4510 /* reset current buffer for reuse */
4511 info->rbufs[i].status = 0;
4512 set_desc_count(info->rbufs[i], info->rbuf_fill_level);
4513 if (i == last)
4514 done = 1;
4515 if (++i == info->rbuf_count)
4516 i = 0;
4517 }
4518 info->rbuf_current = i;
4519}
4520
4521/*
4522 * mark all receive DMA buffers as free
4523 */
4524static void reset_rbufs(struct slgt_info *info)
4525{
4526 free_rbufs(info, 0, info->rbuf_count - 1);
4527 info->rbuf_fill_index = 0;
4528 info->rbuf_fill_count = 0;
4529}
4530
4531/*
4532 * pass receive HDLC frame to upper layer
4533 *
4534 * return true if frame available, otherwise false
4535 */
4536static bool rx_get_frame(struct slgt_info *info)
4537{
4538 unsigned int start, end;
4539 unsigned short status;
4540 unsigned int framesize = 0;
4541 unsigned long flags;
4542 struct tty_struct *tty = info->port.tty;
4543 unsigned char addr_field = 0xff;
4544 unsigned int crc_size = 0;
4545
4546 switch (info->params.crc_type & HDLC_CRC_MASK) {
4547 case HDLC_CRC_16_CCITT: crc_size = 2; break;
4548 case HDLC_CRC_32_CCITT: crc_size = 4; break;
4549 }
4550
4551check_again:
4552
4553 framesize = 0;
4554 addr_field = 0xff;
4555 start = end = info->rbuf_current;
4556
4557 for (;;) {
4558 if (!desc_complete(info->rbufs[end]))
4559 goto cleanup;
4560
4561 if (framesize == 0 && info->params.addr_filter != 0xff)
4562 addr_field = info->rbufs[end].buf[0];
4563
4564 framesize += desc_count(info->rbufs[end]);
4565
4566 if (desc_eof(info->rbufs[end]))
4567 break;
4568
4569 if (++end == info->rbuf_count)
4570 end = 0;
4571
4572 if (end == info->rbuf_current) {
4573 if (info->rx_enabled){
4574 spin_lock_irqsave(&info->lock,flags);
4575 rx_start(info);
4576 spin_unlock_irqrestore(&info->lock,flags);
4577 }
4578 goto cleanup;
4579 }
4580 }
4581
4582 /* status
4583 *
4584 * 15 buffer complete
4585 * 14..06 reserved
4586 * 05..04 residue
4587 * 02 eof (end of frame)
4588 * 01 CRC error
4589 * 00 abort
4590 */
4591 status = desc_status(info->rbufs[end]);
4592
4593 /* ignore CRC bit if not using CRC (bit is undefined) */
4594 if ((info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_NONE)
4595 status &= ~BIT1;
4596
4597 if (framesize == 0 ||
4598 (addr_field != 0xff && addr_field != info->params.addr_filter)) {
4599 free_rbufs(info, start, end);
4600 goto check_again;
4601 }
4602
4603 if (framesize < (2 + crc_size) || status & BIT0) {
4604 info->icount.rxshort++;
4605 framesize = 0;
4606 } else if (status & BIT1) {
4607 info->icount.rxcrc++;
4608 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX))
4609 framesize = 0;
4610 }
4611
4612#if SYNCLINK_GENERIC_HDLC
4613 if (framesize == 0) {
4614 info->netdev->stats.rx_errors++;
4615 info->netdev->stats.rx_frame_errors++;
4616 }
4617#endif
4618
4619 DBGBH(("%s rx frame status=%04X size=%d\n",
4620 info->device_name, status, framesize));
4621 DBGDATA(info, info->rbufs[start].buf, min_t(int, framesize, info->rbuf_fill_level), "rx");
4622
4623 if (framesize) {
4624 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX)) {
4625 framesize -= crc_size;
4626 crc_size = 0;
4627 }
4628
4629 if (framesize > info->max_frame_size + crc_size)
4630 info->icount.rxlong++;
4631 else {
4632 /* copy dma buffer(s) to contiguous temp buffer */
4633 int copy_count = framesize;
4634 int i = start;
4635 unsigned char *p = info->tmp_rbuf;
4636 info->tmp_rbuf_count = framesize;
4637
4638 info->icount.rxok++;
4639
4640 while(copy_count) {
4641 int partial_count = min_t(int, copy_count, info->rbuf_fill_level);
4642 memcpy(p, info->rbufs[i].buf, partial_count);
4643 p += partial_count;
4644 copy_count -= partial_count;
4645 if (++i == info->rbuf_count)
4646 i = 0;
4647 }
4648
4649 if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
4650 *p = (status & BIT1) ? RX_CRC_ERROR : RX_OK;
4651 framesize++;
4652 }
4653
4654#if SYNCLINK_GENERIC_HDLC
4655 if (info->netcount)
4656 hdlcdev_rx(info,info->tmp_rbuf, framesize);
4657 else
4658#endif
4659 ldisc_receive_buf(tty, info->tmp_rbuf, info->flag_buf, framesize);
4660 }
4661 }
4662 free_rbufs(info, start, end);
4663 return true;
4664
4665cleanup:
4666 return false;
4667}
4668
4669/*
4670 * pass receive buffer (RAW synchronous mode) to tty layer
4671 * return true if buffer available, otherwise false
4672 */
4673static bool rx_get_buf(struct slgt_info *info)
4674{
4675 unsigned int i = info->rbuf_current;
4676 unsigned int count;
4677
4678 if (!desc_complete(info->rbufs[i]))
4679 return false;
4680 count = desc_count(info->rbufs[i]);
4681 switch(info->params.mode) {
4682 case MGSL_MODE_MONOSYNC:
4683 case MGSL_MODE_BISYNC:
4684 case MGSL_MODE_XSYNC:
4685 /* ignore residue in byte synchronous modes */
4686 if (desc_residue(info->rbufs[i]))
4687 count--;
4688 break;
4689 }
4690 DBGDATA(info, info->rbufs[i].buf, count, "rx");
4691 DBGINFO(("rx_get_buf size=%d\n", count));
4692 if (count)
4693 ldisc_receive_buf(info->port.tty, info->rbufs[i].buf,
4694 info->flag_buf, count);
4695 free_rbufs(info, i, i);
4696 return true;
4697}
4698
4699static void reset_tbufs(struct slgt_info *info)
4700{
4701 unsigned int i;
4702 info->tbuf_current = 0;
4703 for (i=0 ; i < info->tbuf_count ; i++) {
4704 info->tbufs[i].status = 0;
4705 info->tbufs[i].count = 0;
4706 }
4707}
4708
4709/*
4710 * return number of free transmit DMA buffers
4711 */
4712static unsigned int free_tbuf_count(struct slgt_info *info)
4713{
4714 unsigned int count = 0;
4715 unsigned int i = info->tbuf_current;
4716
4717 do
4718 {
4719 if (desc_count(info->tbufs[i]))
4720 break; /* buffer in use */
4721 ++count;
4722 if (++i == info->tbuf_count)
4723 i=0;
4724 } while (i != info->tbuf_current);
4725
4726 /* if tx DMA active, last zero count buffer is in use */
4727 if (count && (rd_reg32(info, TDCSR) & BIT0))
4728 --count;
4729
4730 return count;
4731}
4732
4733/*
4734 * return number of bytes in unsent transmit DMA buffers
4735 * and the serial controller tx FIFO
4736 */
4737static unsigned int tbuf_bytes(struct slgt_info *info)
4738{
4739 unsigned int total_count = 0;
4740 unsigned int i = info->tbuf_current;
4741 unsigned int reg_value;
4742 unsigned int count;
4743 unsigned int active_buf_count = 0;
4744
4745 /*
4746 * Add descriptor counts for all tx DMA buffers.
4747 * If count is zero (cleared by DMA controller after read),
4748 * the buffer is complete or is actively being read from.
4749 *
4750 * Record buf_count of last buffer with zero count starting
4751 * from current ring position. buf_count is mirror
4752 * copy of count and is not cleared by serial controller.
4753 * If DMA controller is active, that buffer is actively
4754 * being read so add to total.
4755 */
4756 do {
4757 count = desc_count(info->tbufs[i]);
4758 if (count)
4759 total_count += count;
4760 else if (!total_count)
4761 active_buf_count = info->tbufs[i].buf_count;
4762 if (++i == info->tbuf_count)
4763 i = 0;
4764 } while (i != info->tbuf_current);
4765
4766 /* read tx DMA status register */
4767 reg_value = rd_reg32(info, TDCSR);
4768
4769 /* if tx DMA active, last zero count buffer is in use */
4770 if (reg_value & BIT0)
4771 total_count += active_buf_count;
4772
4773 /* add tx FIFO count = reg_value[15..8] */
4774 total_count += (reg_value >> 8) & 0xff;
4775
4776 /* if transmitter active add one byte for shift register */
4777 if (info->tx_active)
4778 total_count++;
4779
4780 return total_count;
4781}
4782
4783/*
4784 * load data into transmit DMA buffer ring and start transmitter if needed
4785 * return true if data accepted, otherwise false (buffers full)
4786 */
4787static bool tx_load(struct slgt_info *info, const char *buf, unsigned int size)
4788{
4789 unsigned short count;
4790 unsigned int i;
4791 struct slgt_desc *d;
4792
4793 /* check required buffer space */
4794 if (DIV_ROUND_UP(size, DMABUFSIZE) > free_tbuf_count(info))
4795 return false;
4796
4797 DBGDATA(info, buf, size, "tx");
4798
4799 /*
4800 * copy data to one or more DMA buffers in circular ring
4801 * tbuf_start = first buffer for this data
4802 * tbuf_current = next free buffer
4803 *
4804 * Copy all data before making data visible to DMA controller by
4805 * setting descriptor count of the first buffer.
4806 * This prevents an active DMA controller from reading the first DMA
4807 * buffers of a frame and stopping before the final buffers are filled.
4808 */
4809
4810 info->tbuf_start = i = info->tbuf_current;
4811
4812 while (size) {
4813 d = &info->tbufs[i];
4814
4815 count = (unsigned short)((size > DMABUFSIZE) ? DMABUFSIZE : size);
4816 memcpy(d->buf, buf, count);
4817
4818 size -= count;
4819 buf += count;
4820
4821 /*
4822 * set EOF bit for last buffer of HDLC frame or
4823 * for every buffer in raw mode
4824 */
4825 if ((!size && info->params.mode == MGSL_MODE_HDLC) ||
4826 info->params.mode == MGSL_MODE_RAW)
4827 set_desc_eof(*d, 1);
4828 else
4829 set_desc_eof(*d, 0);
4830
4831 /* set descriptor count for all but first buffer */
4832 if (i != info->tbuf_start)
4833 set_desc_count(*d, count);
4834 d->buf_count = count;
4835
4836 if (++i == info->tbuf_count)
4837 i = 0;
4838 }
4839
4840 info->tbuf_current = i;
4841
4842 /* set first buffer count to make new data visible to DMA controller */
4843 d = &info->tbufs[info->tbuf_start];
4844 set_desc_count(*d, d->buf_count);
4845
4846 /* start transmitter if needed and update transmit timeout */
4847 if (!info->tx_active)
4848 tx_start(info);
4849 update_tx_timer(info);
4850
4851 return true;
4852}
4853
4854static int register_test(struct slgt_info *info)
4855{
4856 static unsigned short patterns[] =
4857 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4858 static unsigned int count = ARRAY_SIZE(patterns);
4859 unsigned int i;
4860 int rc = 0;
4861
4862 for (i=0 ; i < count ; i++) {
4863 wr_reg16(info, TIR, patterns[i]);
4864 wr_reg16(info, BDR, patterns[(i+1)%count]);
4865 if ((rd_reg16(info, TIR) != patterns[i]) ||
4866 (rd_reg16(info, BDR) != patterns[(i+1)%count])) {
4867 rc = -ENODEV;
4868 break;
4869 }
4870 }
4871 info->gpio_present = (rd_reg32(info, JCR) & BIT5) ? 1 : 0;
4872 info->init_error = rc ? 0 : DiagStatus_AddressFailure;
4873 return rc;
4874}
4875
4876static int irq_test(struct slgt_info *info)
4877{
4878 unsigned long timeout;
4879 unsigned long flags;
4880 struct tty_struct *oldtty = info->port.tty;
4881 u32 speed = info->params.data_rate;
4882
4883 info->params.data_rate = 921600;
4884 info->port.tty = NULL;
4885
4886 spin_lock_irqsave(&info->lock, flags);
4887 async_mode(info);
4888 slgt_irq_on(info, IRQ_TXIDLE);
4889
4890 /* enable transmitter */
4891 wr_reg16(info, TCR,
4892 (unsigned short)(rd_reg16(info, TCR) | BIT1));
4893
4894 /* write one byte and wait for tx idle */
4895 wr_reg16(info, TDR, 0);
4896
4897 /* assume failure */
4898 info->init_error = DiagStatus_IrqFailure;
4899 info->irq_occurred = false;
4900
4901 spin_unlock_irqrestore(&info->lock, flags);
4902
4903 timeout=100;
4904 while(timeout-- && !info->irq_occurred)
4905 msleep_interruptible(10);
4906
4907 spin_lock_irqsave(&info->lock,flags);
4908 reset_port(info);
4909 spin_unlock_irqrestore(&info->lock,flags);
4910
4911 info->params.data_rate = speed;
4912 info->port.tty = oldtty;
4913
4914 info->init_error = info->irq_occurred ? 0 : DiagStatus_IrqFailure;
4915 return info->irq_occurred ? 0 : -ENODEV;
4916}
4917
4918static int loopback_test_rx(struct slgt_info *info)
4919{
4920 unsigned char *src, *dest;
4921 int count;
4922
4923 if (desc_complete(info->rbufs[0])) {
4924 count = desc_count(info->rbufs[0]);
4925 src = info->rbufs[0].buf;
4926 dest = info->tmp_rbuf;
4927
4928 for( ; count ; count-=2, src+=2) {
4929 /* src=data byte (src+1)=status byte */
4930 if (!(*(src+1) & (BIT9 + BIT8))) {
4931 *dest = *src;
4932 dest++;
4933 info->tmp_rbuf_count++;
4934 }
4935 }
4936 DBGDATA(info, info->tmp_rbuf, info->tmp_rbuf_count, "rx");
4937 return 1;
4938 }
4939 return 0;
4940}
4941
4942static int loopback_test(struct slgt_info *info)
4943{
4944#define TESTFRAMESIZE 20
4945
4946 unsigned long timeout;
4947 u16 count;
4948 unsigned char buf[TESTFRAMESIZE];
4949 int rc = -ENODEV;
4950 unsigned long flags;
4951
4952 struct tty_struct *oldtty = info->port.tty;
4953 MGSL_PARAMS params;
4954
4955 memcpy(¶ms, &info->params, sizeof(params));
4956
4957 info->params.mode = MGSL_MODE_ASYNC;
4958 info->params.data_rate = 921600;
4959 info->params.loopback = 1;
4960 info->port.tty = NULL;
4961
4962 /* build and send transmit frame */
4963 for (count = 0; count < TESTFRAMESIZE; ++count)
4964 buf[count] = (unsigned char)count;
4965
4966 info->tmp_rbuf_count = 0;
4967 memset(info->tmp_rbuf, 0, TESTFRAMESIZE);
4968
4969 /* program hardware for HDLC and enabled receiver */
4970 spin_lock_irqsave(&info->lock,flags);
4971 async_mode(info);
4972 rx_start(info);
4973 tx_load(info, buf, count);
4974 spin_unlock_irqrestore(&info->lock, flags);
4975
4976 /* wait for receive complete */
4977 for (timeout = 100; timeout; --timeout) {
4978 msleep_interruptible(10);
4979 if (loopback_test_rx(info)) {
4980 rc = 0;
4981 break;
4982 }
4983 }
4984
4985 /* verify received frame length and contents */
4986 if (!rc && (info->tmp_rbuf_count != count ||
4987 memcmp(buf, info->tmp_rbuf, count))) {
4988 rc = -ENODEV;
4989 }
4990
4991 spin_lock_irqsave(&info->lock,flags);
4992 reset_adapter(info);
4993 spin_unlock_irqrestore(&info->lock,flags);
4994
4995 memcpy(&info->params, ¶ms, sizeof(info->params));
4996 info->port.tty = oldtty;
4997
4998 info->init_error = rc ? DiagStatus_DmaFailure : 0;
4999 return rc;
5000}
5001
5002static int adapter_test(struct slgt_info *info)
5003{
5004 DBGINFO(("testing %s\n", info->device_name));
5005 if (register_test(info) < 0) {
5006 printk("register test failure %s addr=%08X\n",
5007 info->device_name, info->phys_reg_addr);
5008 } else if (irq_test(info) < 0) {
5009 printk("IRQ test failure %s IRQ=%d\n",
5010 info->device_name, info->irq_level);
5011 } else if (loopback_test(info) < 0) {
5012 printk("loopback test failure %s\n", info->device_name);
5013 }
5014 return info->init_error;
5015}
5016
5017/*
5018 * transmit timeout handler
5019 */
5020static void tx_timeout(struct timer_list *t)
5021{
5022 struct slgt_info *info = from_timer(info, t, tx_timer);
5023 unsigned long flags;
5024
5025 DBGINFO(("%s tx_timeout\n", info->device_name));
5026 if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
5027 info->icount.txtimeout++;
5028 }
5029 spin_lock_irqsave(&info->lock,flags);
5030 tx_stop(info);
5031 spin_unlock_irqrestore(&info->lock,flags);
5032
5033#if SYNCLINK_GENERIC_HDLC
5034 if (info->netcount)
5035 hdlcdev_tx_done(info);
5036 else
5037#endif
5038 bh_transmit(info);
5039}
5040
5041/*
5042 * receive buffer polling timer
5043 */
5044static void rx_timeout(struct timer_list *t)
5045{
5046 struct slgt_info *info = from_timer(info, t, rx_timer);
5047 unsigned long flags;
5048
5049 DBGINFO(("%s rx_timeout\n", info->device_name));
5050 spin_lock_irqsave(&info->lock, flags);
5051 info->pending_bh |= BH_RECEIVE;
5052 spin_unlock_irqrestore(&info->lock, flags);
5053 bh_handler(&info->task);
5054}
5055
1/*
2 * Device driver for Microgate SyncLink GT serial adapters.
3 *
4 * written by Paul Fulghum for Microgate Corporation
5 * paulkf@microgate.com
6 *
7 * Microgate and SyncLink are trademarks of Microgate Corporation
8 *
9 * This code is released under the GNU General Public License (GPL)
10 *
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
22 */
23
24/*
25 * DEBUG OUTPUT DEFINITIONS
26 *
27 * uncomment lines below to enable specific types of debug output
28 *
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
36 */
37
38#define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39#define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40#define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41#define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42#define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
43/*#define DBGTBUF(info) dump_tbufs(info)*/
44/*#define DBGRBUF(info) dump_rbufs(info)*/
45
46
47#include <linux/module.h>
48#include <linux/errno.h>
49#include <linux/signal.h>
50#include <linux/sched.h>
51#include <linux/timer.h>
52#include <linux/interrupt.h>
53#include <linux/pci.h>
54#include <linux/tty.h>
55#include <linux/tty_flip.h>
56#include <linux/serial.h>
57#include <linux/major.h>
58#include <linux/string.h>
59#include <linux/fcntl.h>
60#include <linux/ptrace.h>
61#include <linux/ioport.h>
62#include <linux/mm.h>
63#include <linux/seq_file.h>
64#include <linux/slab.h>
65#include <linux/netdevice.h>
66#include <linux/vmalloc.h>
67#include <linux/init.h>
68#include <linux/delay.h>
69#include <linux/ioctl.h>
70#include <linux/termios.h>
71#include <linux/bitops.h>
72#include <linux/workqueue.h>
73#include <linux/hdlc.h>
74#include <linux/synclink.h>
75
76#include <asm/io.h>
77#include <asm/irq.h>
78#include <asm/dma.h>
79#include <asm/types.h>
80#include <asm/uaccess.h>
81
82#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83#define SYNCLINK_GENERIC_HDLC 1
84#else
85#define SYNCLINK_GENERIC_HDLC 0
86#endif
87
88/*
89 * module identification
90 */
91static char *driver_name = "SyncLink GT";
92static char *tty_driver_name = "synclink_gt";
93static char *tty_dev_prefix = "ttySLG";
94MODULE_LICENSE("GPL");
95#define MGSL_MAGIC 0x5401
96#define MAX_DEVICES 32
97
98static struct pci_device_id pci_table[] = {
99 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
100 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT2_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
101 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT4_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
102 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_AC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
103 {0,}, /* terminate list */
104};
105MODULE_DEVICE_TABLE(pci, pci_table);
106
107static int init_one(struct pci_dev *dev,const struct pci_device_id *ent);
108static void remove_one(struct pci_dev *dev);
109static struct pci_driver pci_driver = {
110 .name = "synclink_gt",
111 .id_table = pci_table,
112 .probe = init_one,
113 .remove = remove_one,
114};
115
116static bool pci_registered;
117
118/*
119 * module configuration and status
120 */
121static struct slgt_info *slgt_device_list;
122static int slgt_device_count;
123
124static int ttymajor;
125static int debug_level;
126static int maxframe[MAX_DEVICES];
127
128module_param(ttymajor, int, 0);
129module_param(debug_level, int, 0);
130module_param_array(maxframe, int, NULL, 0);
131
132MODULE_PARM_DESC(ttymajor, "TTY major device number override: 0=auto assigned");
133MODULE_PARM_DESC(debug_level, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134MODULE_PARM_DESC(maxframe, "Maximum frame size used by device (4096 to 65535)");
135
136/*
137 * tty support and callbacks
138 */
139static struct tty_driver *serial_driver;
140
141static int open(struct tty_struct *tty, struct file * filp);
142static void close(struct tty_struct *tty, struct file * filp);
143static void hangup(struct tty_struct *tty);
144static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
145
146static int write(struct tty_struct *tty, const unsigned char *buf, int count);
147static int put_char(struct tty_struct *tty, unsigned char ch);
148static void send_xchar(struct tty_struct *tty, char ch);
149static void wait_until_sent(struct tty_struct *tty, int timeout);
150static int write_room(struct tty_struct *tty);
151static void flush_chars(struct tty_struct *tty);
152static void flush_buffer(struct tty_struct *tty);
153static void tx_hold(struct tty_struct *tty);
154static void tx_release(struct tty_struct *tty);
155
156static int ioctl(struct tty_struct *tty, unsigned int cmd, unsigned long arg);
157static int chars_in_buffer(struct tty_struct *tty);
158static void throttle(struct tty_struct * tty);
159static void unthrottle(struct tty_struct * tty);
160static int set_break(struct tty_struct *tty, int break_state);
161
162/*
163 * generic HDLC support and callbacks
164 */
165#if SYNCLINK_GENERIC_HDLC
166#define dev_to_port(D) (dev_to_hdlc(D)->priv)
167static void hdlcdev_tx_done(struct slgt_info *info);
168static void hdlcdev_rx(struct slgt_info *info, char *buf, int size);
169static int hdlcdev_init(struct slgt_info *info);
170static void hdlcdev_exit(struct slgt_info *info);
171#endif
172
173
174/*
175 * device specific structures, macros and functions
176 */
177
178#define SLGT_MAX_PORTS 4
179#define SLGT_REG_SIZE 256
180
181/*
182 * conditional wait facility
183 */
184struct cond_wait {
185 struct cond_wait *next;
186 wait_queue_head_t q;
187 wait_queue_t wait;
188 unsigned int data;
189};
190static void init_cond_wait(struct cond_wait *w, unsigned int data);
191static void add_cond_wait(struct cond_wait **head, struct cond_wait *w);
192static void remove_cond_wait(struct cond_wait **head, struct cond_wait *w);
193static void flush_cond_wait(struct cond_wait **head);
194
195/*
196 * DMA buffer descriptor and access macros
197 */
198struct slgt_desc
199{
200 __le16 count;
201 __le16 status;
202 __le32 pbuf; /* physical address of data buffer */
203 __le32 next; /* physical address of next descriptor */
204
205 /* driver book keeping */
206 char *buf; /* virtual address of data buffer */
207 unsigned int pdesc; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr;
209 unsigned short buf_count;
210};
211
212#define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213#define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214#define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215#define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
216#define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
217#define desc_count(a) (le16_to_cpu((a).count))
218#define desc_status(a) (le16_to_cpu((a).status))
219#define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220#define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221#define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222#define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223#define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
224
225struct _input_signal_events {
226 int ri_up;
227 int ri_down;
228 int dsr_up;
229 int dsr_down;
230 int dcd_up;
231 int dcd_down;
232 int cts_up;
233 int cts_down;
234};
235
236/*
237 * device instance data structure
238 */
239struct slgt_info {
240 void *if_ptr; /* General purpose pointer (used by SPPP) */
241 struct tty_port port;
242
243 struct slgt_info *next_device; /* device list link */
244
245 int magic;
246
247 char device_name[25];
248 struct pci_dev *pdev;
249
250 int port_count; /* count of ports on adapter */
251 int adapter_num; /* adapter instance number */
252 int port_num; /* port instance number */
253
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info *port_array[SLGT_MAX_PORTS];
256
257 int line; /* tty line instance number */
258
259 struct mgsl_icount icount;
260
261 int timeout;
262 int x_char; /* xon/xoff character */
263 unsigned int read_status_mask;
264 unsigned int ignore_status_mask;
265
266 wait_queue_head_t status_event_wait_q;
267 wait_queue_head_t event_wait_q;
268 struct timer_list tx_timer;
269 struct timer_list rx_timer;
270
271 unsigned int gpio_present;
272 struct cond_wait *gpio_wait_q;
273
274 spinlock_t lock; /* spinlock for synchronizing with ISR */
275
276 struct work_struct task;
277 u32 pending_bh;
278 bool bh_requested;
279 bool bh_running;
280
281 int isr_overflow;
282 bool irq_requested; /* true if IRQ requested */
283 bool irq_occurred; /* for diagnostics use */
284
285 /* device configuration */
286
287 unsigned int bus_type;
288 unsigned int irq_level;
289 unsigned long irq_flags;
290
291 unsigned char __iomem * reg_addr; /* memory mapped registers address */
292 u32 phys_reg_addr;
293 bool reg_addr_requested;
294
295 MGSL_PARAMS params; /* communications parameters */
296 u32 idle_mode;
297 u32 max_frame_size; /* as set by device config */
298
299 unsigned int rbuf_fill_level;
300 unsigned int rx_pio;
301 unsigned int if_mode;
302 unsigned int base_clock;
303 unsigned int xsync;
304 unsigned int xctrl;
305
306 /* device status */
307
308 bool rx_enabled;
309 bool rx_restart;
310
311 bool tx_enabled;
312 bool tx_active;
313
314 unsigned char signals; /* serial signal states */
315 int init_error; /* initialization error */
316
317 unsigned char *tx_buf;
318 int tx_count;
319
320 char *flag_buf;
321 bool drop_rts_on_tx_done;
322 struct _input_signal_events input_signal_events;
323
324 int dcd_chkcount; /* check counts to prevent */
325 int cts_chkcount; /* too many IRQs if a signal */
326 int dsr_chkcount; /* is floating */
327 int ri_chkcount;
328
329 char *bufs; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr; /* physical address of buffer descriptors */
331
332 unsigned int rbuf_count;
333 struct slgt_desc *rbufs;
334 unsigned int rbuf_current;
335 unsigned int rbuf_index;
336 unsigned int rbuf_fill_index;
337 unsigned short rbuf_fill_count;
338
339 unsigned int tbuf_count;
340 struct slgt_desc *tbufs;
341 unsigned int tbuf_current;
342 unsigned int tbuf_start;
343
344 unsigned char *tmp_rbuf;
345 unsigned int tmp_rbuf_count;
346
347 /* SPPP/Cisco HDLC device parts */
348
349 int netcount;
350 spinlock_t netlock;
351#if SYNCLINK_GENERIC_HDLC
352 struct net_device *netdev;
353#endif
354
355};
356
357static MGSL_PARAMS default_params = {
358 .mode = MGSL_MODE_HDLC,
359 .loopback = 0,
360 .flags = HDLC_FLAG_UNDERRUN_ABORT15,
361 .encoding = HDLC_ENCODING_NRZI_SPACE,
362 .clock_speed = 0,
363 .addr_filter = 0xff,
364 .crc_type = HDLC_CRC_16_CCITT,
365 .preamble_length = HDLC_PREAMBLE_LENGTH_8BITS,
366 .preamble = HDLC_PREAMBLE_PATTERN_NONE,
367 .data_rate = 9600,
368 .data_bits = 8,
369 .stop_bits = 1,
370 .parity = ASYNC_PARITY_NONE
371};
372
373
374#define BH_RECEIVE 1
375#define BH_TRANSMIT 2
376#define BH_STATUS 4
377#define IO_PIN_SHUTDOWN_LIMIT 100
378
379#define DMABUFSIZE 256
380#define DESC_LIST_SIZE 4096
381
382#define MASK_PARITY BIT1
383#define MASK_FRAMING BIT0
384#define MASK_BREAK BIT14
385#define MASK_OVERRUN BIT4
386
387#define GSR 0x00 /* global status */
388#define JCR 0x04 /* JTAG control */
389#define IODR 0x08 /* GPIO direction */
390#define IOER 0x0c /* GPIO interrupt enable */
391#define IOVR 0x10 /* GPIO value */
392#define IOSR 0x14 /* GPIO interrupt status */
393#define TDR 0x80 /* tx data */
394#define RDR 0x80 /* rx data */
395#define TCR 0x82 /* tx control */
396#define TIR 0x84 /* tx idle */
397#define TPR 0x85 /* tx preamble */
398#define RCR 0x86 /* rx control */
399#define VCR 0x88 /* V.24 control */
400#define CCR 0x89 /* clock control */
401#define BDR 0x8a /* baud divisor */
402#define SCR 0x8c /* serial control */
403#define SSR 0x8e /* serial status */
404#define RDCSR 0x90 /* rx DMA control/status */
405#define TDCSR 0x94 /* tx DMA control/status */
406#define RDDAR 0x98 /* rx DMA descriptor address */
407#define TDDAR 0x9c /* tx DMA descriptor address */
408#define XSR 0x40 /* extended sync pattern */
409#define XCR 0x44 /* extended control */
410
411#define RXIDLE BIT14
412#define RXBREAK BIT14
413#define IRQ_TXDATA BIT13
414#define IRQ_TXIDLE BIT12
415#define IRQ_TXUNDER BIT11 /* HDLC */
416#define IRQ_RXDATA BIT10
417#define IRQ_RXIDLE BIT9 /* HDLC */
418#define IRQ_RXBREAK BIT9 /* async */
419#define IRQ_RXOVER BIT8
420#define IRQ_DSR BIT7
421#define IRQ_CTS BIT6
422#define IRQ_DCD BIT5
423#define IRQ_RI BIT4
424#define IRQ_ALL 0x3ff0
425#define IRQ_MASTER BIT0
426
427#define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429#define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
431
432static __u8 rd_reg8(struct slgt_info *info, unsigned int addr);
433static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value);
434static __u16 rd_reg16(struct slgt_info *info, unsigned int addr);
435static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value);
436static __u32 rd_reg32(struct slgt_info *info, unsigned int addr);
437static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value);
438
439static void msc_set_vcr(struct slgt_info *info);
440
441static int startup(struct slgt_info *info);
442static int block_til_ready(struct tty_struct *tty, struct file * filp,struct slgt_info *info);
443static void shutdown(struct slgt_info *info);
444static void program_hw(struct slgt_info *info);
445static void change_params(struct slgt_info *info);
446
447static int register_test(struct slgt_info *info);
448static int irq_test(struct slgt_info *info);
449static int loopback_test(struct slgt_info *info);
450static int adapter_test(struct slgt_info *info);
451
452static void reset_adapter(struct slgt_info *info);
453static void reset_port(struct slgt_info *info);
454static void async_mode(struct slgt_info *info);
455static void sync_mode(struct slgt_info *info);
456
457static void rx_stop(struct slgt_info *info);
458static void rx_start(struct slgt_info *info);
459static void reset_rbufs(struct slgt_info *info);
460static void free_rbufs(struct slgt_info *info, unsigned int first, unsigned int last);
461static void rdma_reset(struct slgt_info *info);
462static bool rx_get_frame(struct slgt_info *info);
463static bool rx_get_buf(struct slgt_info *info);
464
465static void tx_start(struct slgt_info *info);
466static void tx_stop(struct slgt_info *info);
467static void tx_set_idle(struct slgt_info *info);
468static unsigned int free_tbuf_count(struct slgt_info *info);
469static unsigned int tbuf_bytes(struct slgt_info *info);
470static void reset_tbufs(struct slgt_info *info);
471static void tdma_reset(struct slgt_info *info);
472static bool tx_load(struct slgt_info *info, const char *buf, unsigned int count);
473
474static void get_signals(struct slgt_info *info);
475static void set_signals(struct slgt_info *info);
476static void enable_loopback(struct slgt_info *info);
477static void set_rate(struct slgt_info *info, u32 data_rate);
478
479static int bh_action(struct slgt_info *info);
480static void bh_handler(struct work_struct *work);
481static void bh_transmit(struct slgt_info *info);
482static void isr_serial(struct slgt_info *info);
483static void isr_rdma(struct slgt_info *info);
484static void isr_txeom(struct slgt_info *info, unsigned short status);
485static void isr_tdma(struct slgt_info *info);
486
487static int alloc_dma_bufs(struct slgt_info *info);
488static void free_dma_bufs(struct slgt_info *info);
489static int alloc_desc(struct slgt_info *info);
490static void free_desc(struct slgt_info *info);
491static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
492static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
493
494static int alloc_tmp_rbuf(struct slgt_info *info);
495static void free_tmp_rbuf(struct slgt_info *info);
496
497static void tx_timeout(unsigned long context);
498static void rx_timeout(unsigned long context);
499
500/*
501 * ioctl handlers
502 */
503static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount);
504static int get_params(struct slgt_info *info, MGSL_PARAMS __user *params);
505static int set_params(struct slgt_info *info, MGSL_PARAMS __user *params);
506static int get_txidle(struct slgt_info *info, int __user *idle_mode);
507static int set_txidle(struct slgt_info *info, int idle_mode);
508static int tx_enable(struct slgt_info *info, int enable);
509static int tx_abort(struct slgt_info *info);
510static int rx_enable(struct slgt_info *info, int enable);
511static int modem_input_wait(struct slgt_info *info,int arg);
512static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr);
513static int tiocmget(struct tty_struct *tty);
514static int tiocmset(struct tty_struct *tty,
515 unsigned int set, unsigned int clear);
516static int set_break(struct tty_struct *tty, int break_state);
517static int get_interface(struct slgt_info *info, int __user *if_mode);
518static int set_interface(struct slgt_info *info, int if_mode);
519static int set_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
520static int get_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
521static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
522static int get_xsync(struct slgt_info *info, int __user *if_mode);
523static int set_xsync(struct slgt_info *info, int if_mode);
524static int get_xctrl(struct slgt_info *info, int __user *if_mode);
525static int set_xctrl(struct slgt_info *info, int if_mode);
526
527/*
528 * driver functions
529 */
530static void add_device(struct slgt_info *info);
531static void device_init(int adapter_num, struct pci_dev *pdev);
532static int claim_resources(struct slgt_info *info);
533static void release_resources(struct slgt_info *info);
534
535/*
536 * DEBUG OUTPUT CODE
537 */
538#ifndef DBGINFO
539#define DBGINFO(fmt)
540#endif
541#ifndef DBGERR
542#define DBGERR(fmt)
543#endif
544#ifndef DBGBH
545#define DBGBH(fmt)
546#endif
547#ifndef DBGISR
548#define DBGISR(fmt)
549#endif
550
551#ifdef DBGDATA
552static void trace_block(struct slgt_info *info, const char *data, int count, const char *label)
553{
554 int i;
555 int linecount;
556 printk("%s %s data:\n",info->device_name, label);
557 while(count) {
558 linecount = (count > 16) ? 16 : count;
559 for(i=0; i < linecount; i++)
560 printk("%02X ",(unsigned char)data[i]);
561 for(;i<17;i++)
562 printk(" ");
563 for(i=0;i<linecount;i++) {
564 if (data[i]>=040 && data[i]<=0176)
565 printk("%c",data[i]);
566 else
567 printk(".");
568 }
569 printk("\n");
570 data += linecount;
571 count -= linecount;
572 }
573}
574#else
575#define DBGDATA(info, buf, size, label)
576#endif
577
578#ifdef DBGTBUF
579static void dump_tbufs(struct slgt_info *info)
580{
581 int i;
582 printk("tbuf_current=%d\n", info->tbuf_current);
583 for (i=0 ; i < info->tbuf_count ; i++) {
584 printk("%d: count=%04X status=%04X\n",
585 i, le16_to_cpu(info->tbufs[i].count), le16_to_cpu(info->tbufs[i].status));
586 }
587}
588#else
589#define DBGTBUF(info)
590#endif
591
592#ifdef DBGRBUF
593static void dump_rbufs(struct slgt_info *info)
594{
595 int i;
596 printk("rbuf_current=%d\n", info->rbuf_current);
597 for (i=0 ; i < info->rbuf_count ; i++) {
598 printk("%d: count=%04X status=%04X\n",
599 i, le16_to_cpu(info->rbufs[i].count), le16_to_cpu(info->rbufs[i].status));
600 }
601}
602#else
603#define DBGRBUF(info)
604#endif
605
606static inline int sanity_check(struct slgt_info *info, char *devname, const char *name)
607{
608#ifdef SANITY_CHECK
609 if (!info) {
610 printk("null struct slgt_info for (%s) in %s\n", devname, name);
611 return 1;
612 }
613 if (info->magic != MGSL_MAGIC) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname, name);
615 return 1;
616 }
617#else
618 if (!info)
619 return 1;
620#endif
621 return 0;
622}
623
624/**
625 * line discipline callback wrappers
626 *
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
629 *
630 * ldisc_receive_buf - pass receive data to line discipline
631 */
632static void ldisc_receive_buf(struct tty_struct *tty,
633 const __u8 *data, char *flags, int count)
634{
635 struct tty_ldisc *ld;
636 if (!tty)
637 return;
638 ld = tty_ldisc_ref(tty);
639 if (ld) {
640 if (ld->ops->receive_buf)
641 ld->ops->receive_buf(tty, data, flags, count);
642 tty_ldisc_deref(ld);
643 }
644}
645
646/* tty callbacks */
647
648static int open(struct tty_struct *tty, struct file *filp)
649{
650 struct slgt_info *info;
651 int retval, line;
652 unsigned long flags;
653
654 line = tty->index;
655 if (line >= slgt_device_count) {
656 DBGERR(("%s: open with invalid line #%d.\n", driver_name, line));
657 return -ENODEV;
658 }
659
660 info = slgt_device_list;
661 while(info && info->line != line)
662 info = info->next_device;
663 if (sanity_check(info, tty->name, "open"))
664 return -ENODEV;
665 if (info->init_error) {
666 DBGERR(("%s init error=%d\n", info->device_name, info->init_error));
667 return -ENODEV;
668 }
669
670 tty->driver_data = info;
671 info->port.tty = tty;
672
673 DBGINFO(("%s open, old ref count = %d\n", info->device_name, info->port.count));
674
675 /* If port is closing, signal caller to try again */
676 if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
677 wait_event_interruptible_tty(tty, info->port.close_wait,
678 !(info->port.flags & ASYNC_CLOSING));
679 retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
680 -EAGAIN : -ERESTARTSYS);
681 goto cleanup;
682 }
683
684 mutex_lock(&info->port.mutex);
685 info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
686
687 spin_lock_irqsave(&info->netlock, flags);
688 if (info->netcount) {
689 retval = -EBUSY;
690 spin_unlock_irqrestore(&info->netlock, flags);
691 mutex_unlock(&info->port.mutex);
692 goto cleanup;
693 }
694 info->port.count++;
695 spin_unlock_irqrestore(&info->netlock, flags);
696
697 if (info->port.count == 1) {
698 /* 1st open on this device, init hardware */
699 retval = startup(info);
700 if (retval < 0) {
701 mutex_unlock(&info->port.mutex);
702 goto cleanup;
703 }
704 }
705 mutex_unlock(&info->port.mutex);
706 retval = block_til_ready(tty, filp, info);
707 if (retval) {
708 DBGINFO(("%s block_til_ready rc=%d\n", info->device_name, retval));
709 goto cleanup;
710 }
711
712 retval = 0;
713
714cleanup:
715 if (retval) {
716 if (tty->count == 1)
717 info->port.tty = NULL; /* tty layer will release tty struct */
718 if(info->port.count)
719 info->port.count--;
720 }
721
722 DBGINFO(("%s open rc=%d\n", info->device_name, retval));
723 return retval;
724}
725
726static void close(struct tty_struct *tty, struct file *filp)
727{
728 struct slgt_info *info = tty->driver_data;
729
730 if (sanity_check(info, tty->name, "close"))
731 return;
732 DBGINFO(("%s close entry, count=%d\n", info->device_name, info->port.count));
733
734 if (tty_port_close_start(&info->port, tty, filp) == 0)
735 goto cleanup;
736
737 mutex_lock(&info->port.mutex);
738 if (info->port.flags & ASYNC_INITIALIZED)
739 wait_until_sent(tty, info->timeout);
740 flush_buffer(tty);
741 tty_ldisc_flush(tty);
742
743 shutdown(info);
744 mutex_unlock(&info->port.mutex);
745
746 tty_port_close_end(&info->port, tty);
747 info->port.tty = NULL;
748cleanup:
749 DBGINFO(("%s close exit, count=%d\n", tty->driver->name, info->port.count));
750}
751
752static void hangup(struct tty_struct *tty)
753{
754 struct slgt_info *info = tty->driver_data;
755 unsigned long flags;
756
757 if (sanity_check(info, tty->name, "hangup"))
758 return;
759 DBGINFO(("%s hangup\n", info->device_name));
760
761 flush_buffer(tty);
762
763 mutex_lock(&info->port.mutex);
764 shutdown(info);
765
766 spin_lock_irqsave(&info->port.lock, flags);
767 info->port.count = 0;
768 info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
769 info->port.tty = NULL;
770 spin_unlock_irqrestore(&info->port.lock, flags);
771 mutex_unlock(&info->port.mutex);
772
773 wake_up_interruptible(&info->port.open_wait);
774}
775
776static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
777{
778 struct slgt_info *info = tty->driver_data;
779 unsigned long flags;
780
781 DBGINFO(("%s set_termios\n", tty->driver->name));
782
783 change_params(info);
784
785 /* Handle transition to B0 status */
786 if (old_termios->c_cflag & CBAUD &&
787 !(tty->termios.c_cflag & CBAUD)) {
788 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
789 spin_lock_irqsave(&info->lock,flags);
790 set_signals(info);
791 spin_unlock_irqrestore(&info->lock,flags);
792 }
793
794 /* Handle transition away from B0 status */
795 if (!(old_termios->c_cflag & CBAUD) &&
796 tty->termios.c_cflag & CBAUD) {
797 info->signals |= SerialSignal_DTR;
798 if (!(tty->termios.c_cflag & CRTSCTS) ||
799 !test_bit(TTY_THROTTLED, &tty->flags)) {
800 info->signals |= SerialSignal_RTS;
801 }
802 spin_lock_irqsave(&info->lock,flags);
803 set_signals(info);
804 spin_unlock_irqrestore(&info->lock,flags);
805 }
806
807 /* Handle turning off CRTSCTS */
808 if (old_termios->c_cflag & CRTSCTS &&
809 !(tty->termios.c_cflag & CRTSCTS)) {
810 tty->hw_stopped = 0;
811 tx_release(tty);
812 }
813}
814
815static void update_tx_timer(struct slgt_info *info)
816{
817 /*
818 * use worst case speed of 1200bps to calculate transmit timeout
819 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
820 */
821 if (info->params.mode == MGSL_MODE_HDLC) {
822 int timeout = (tbuf_bytes(info) * 7) + 1000;
823 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(timeout));
824 }
825}
826
827static int write(struct tty_struct *tty,
828 const unsigned char *buf, int count)
829{
830 int ret = 0;
831 struct slgt_info *info = tty->driver_data;
832 unsigned long flags;
833
834 if (sanity_check(info, tty->name, "write"))
835 return -EIO;
836
837 DBGINFO(("%s write count=%d\n", info->device_name, count));
838
839 if (!info->tx_buf || (count > info->max_frame_size))
840 return -EIO;
841
842 if (!count || tty->stopped || tty->hw_stopped)
843 return 0;
844
845 spin_lock_irqsave(&info->lock, flags);
846
847 if (info->tx_count) {
848 /* send accumulated data from send_char() */
849 if (!tx_load(info, info->tx_buf, info->tx_count))
850 goto cleanup;
851 info->tx_count = 0;
852 }
853
854 if (tx_load(info, buf, count))
855 ret = count;
856
857cleanup:
858 spin_unlock_irqrestore(&info->lock, flags);
859 DBGINFO(("%s write rc=%d\n", info->device_name, ret));
860 return ret;
861}
862
863static int put_char(struct tty_struct *tty, unsigned char ch)
864{
865 struct slgt_info *info = tty->driver_data;
866 unsigned long flags;
867 int ret = 0;
868
869 if (sanity_check(info, tty->name, "put_char"))
870 return 0;
871 DBGINFO(("%s put_char(%d)\n", info->device_name, ch));
872 if (!info->tx_buf)
873 return 0;
874 spin_lock_irqsave(&info->lock,flags);
875 if (info->tx_count < info->max_frame_size) {
876 info->tx_buf[info->tx_count++] = ch;
877 ret = 1;
878 }
879 spin_unlock_irqrestore(&info->lock,flags);
880 return ret;
881}
882
883static void send_xchar(struct tty_struct *tty, char ch)
884{
885 struct slgt_info *info = tty->driver_data;
886 unsigned long flags;
887
888 if (sanity_check(info, tty->name, "send_xchar"))
889 return;
890 DBGINFO(("%s send_xchar(%d)\n", info->device_name, ch));
891 info->x_char = ch;
892 if (ch) {
893 spin_lock_irqsave(&info->lock,flags);
894 if (!info->tx_enabled)
895 tx_start(info);
896 spin_unlock_irqrestore(&info->lock,flags);
897 }
898}
899
900static void wait_until_sent(struct tty_struct *tty, int timeout)
901{
902 struct slgt_info *info = tty->driver_data;
903 unsigned long orig_jiffies, char_time;
904
905 if (!info )
906 return;
907 if (sanity_check(info, tty->name, "wait_until_sent"))
908 return;
909 DBGINFO(("%s wait_until_sent entry\n", info->device_name));
910 if (!(info->port.flags & ASYNC_INITIALIZED))
911 goto exit;
912
913 orig_jiffies = jiffies;
914
915 /* Set check interval to 1/5 of estimated time to
916 * send a character, and make it at least 1. The check
917 * interval should also be less than the timeout.
918 * Note: use tight timings here to satisfy the NIST-PCTS.
919 */
920
921 if (info->params.data_rate) {
922 char_time = info->timeout/(32 * 5);
923 if (!char_time)
924 char_time++;
925 } else
926 char_time = 1;
927
928 if (timeout)
929 char_time = min_t(unsigned long, char_time, timeout);
930
931 while (info->tx_active) {
932 msleep_interruptible(jiffies_to_msecs(char_time));
933 if (signal_pending(current))
934 break;
935 if (timeout && time_after(jiffies, orig_jiffies + timeout))
936 break;
937 }
938exit:
939 DBGINFO(("%s wait_until_sent exit\n", info->device_name));
940}
941
942static int write_room(struct tty_struct *tty)
943{
944 struct slgt_info *info = tty->driver_data;
945 int ret;
946
947 if (sanity_check(info, tty->name, "write_room"))
948 return 0;
949 ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
950 DBGINFO(("%s write_room=%d\n", info->device_name, ret));
951 return ret;
952}
953
954static void flush_chars(struct tty_struct *tty)
955{
956 struct slgt_info *info = tty->driver_data;
957 unsigned long flags;
958
959 if (sanity_check(info, tty->name, "flush_chars"))
960 return;
961 DBGINFO(("%s flush_chars entry tx_count=%d\n", info->device_name, info->tx_count));
962
963 if (info->tx_count <= 0 || tty->stopped ||
964 tty->hw_stopped || !info->tx_buf)
965 return;
966
967 DBGINFO(("%s flush_chars start transmit\n", info->device_name));
968
969 spin_lock_irqsave(&info->lock,flags);
970 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
971 info->tx_count = 0;
972 spin_unlock_irqrestore(&info->lock,flags);
973}
974
975static void flush_buffer(struct tty_struct *tty)
976{
977 struct slgt_info *info = tty->driver_data;
978 unsigned long flags;
979
980 if (sanity_check(info, tty->name, "flush_buffer"))
981 return;
982 DBGINFO(("%s flush_buffer\n", info->device_name));
983
984 spin_lock_irqsave(&info->lock, flags);
985 info->tx_count = 0;
986 spin_unlock_irqrestore(&info->lock, flags);
987
988 tty_wakeup(tty);
989}
990
991/*
992 * throttle (stop) transmitter
993 */
994static void tx_hold(struct tty_struct *tty)
995{
996 struct slgt_info *info = tty->driver_data;
997 unsigned long flags;
998
999 if (sanity_check(info, tty->name, "tx_hold"))
1000 return;
1001 DBGINFO(("%s tx_hold\n", info->device_name));
1002 spin_lock_irqsave(&info->lock,flags);
1003 if (info->tx_enabled && info->params.mode == MGSL_MODE_ASYNC)
1004 tx_stop(info);
1005 spin_unlock_irqrestore(&info->lock,flags);
1006}
1007
1008/*
1009 * release (start) transmitter
1010 */
1011static void tx_release(struct tty_struct *tty)
1012{
1013 struct slgt_info *info = tty->driver_data;
1014 unsigned long flags;
1015
1016 if (sanity_check(info, tty->name, "tx_release"))
1017 return;
1018 DBGINFO(("%s tx_release\n", info->device_name));
1019 spin_lock_irqsave(&info->lock, flags);
1020 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
1021 info->tx_count = 0;
1022 spin_unlock_irqrestore(&info->lock, flags);
1023}
1024
1025/*
1026 * Service an IOCTL request
1027 *
1028 * Arguments
1029 *
1030 * tty pointer to tty instance data
1031 * cmd IOCTL command code
1032 * arg command argument/context
1033 *
1034 * Return 0 if success, otherwise error code
1035 */
1036static int ioctl(struct tty_struct *tty,
1037 unsigned int cmd, unsigned long arg)
1038{
1039 struct slgt_info *info = tty->driver_data;
1040 void __user *argp = (void __user *)arg;
1041 int ret;
1042
1043 if (sanity_check(info, tty->name, "ioctl"))
1044 return -ENODEV;
1045 DBGINFO(("%s ioctl() cmd=%08X\n", info->device_name, cmd));
1046
1047 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
1048 (cmd != TIOCMIWAIT)) {
1049 if (tty->flags & (1 << TTY_IO_ERROR))
1050 return -EIO;
1051 }
1052
1053 switch (cmd) {
1054 case MGSL_IOCWAITEVENT:
1055 return wait_mgsl_event(info, argp);
1056 case TIOCMIWAIT:
1057 return modem_input_wait(info,(int)arg);
1058 case MGSL_IOCSGPIO:
1059 return set_gpio(info, argp);
1060 case MGSL_IOCGGPIO:
1061 return get_gpio(info, argp);
1062 case MGSL_IOCWAITGPIO:
1063 return wait_gpio(info, argp);
1064 case MGSL_IOCGXSYNC:
1065 return get_xsync(info, argp);
1066 case MGSL_IOCSXSYNC:
1067 return set_xsync(info, (int)arg);
1068 case MGSL_IOCGXCTRL:
1069 return get_xctrl(info, argp);
1070 case MGSL_IOCSXCTRL:
1071 return set_xctrl(info, (int)arg);
1072 }
1073 mutex_lock(&info->port.mutex);
1074 switch (cmd) {
1075 case MGSL_IOCGPARAMS:
1076 ret = get_params(info, argp);
1077 break;
1078 case MGSL_IOCSPARAMS:
1079 ret = set_params(info, argp);
1080 break;
1081 case MGSL_IOCGTXIDLE:
1082 ret = get_txidle(info, argp);
1083 break;
1084 case MGSL_IOCSTXIDLE:
1085 ret = set_txidle(info, (int)arg);
1086 break;
1087 case MGSL_IOCTXENABLE:
1088 ret = tx_enable(info, (int)arg);
1089 break;
1090 case MGSL_IOCRXENABLE:
1091 ret = rx_enable(info, (int)arg);
1092 break;
1093 case MGSL_IOCTXABORT:
1094 ret = tx_abort(info);
1095 break;
1096 case MGSL_IOCGSTATS:
1097 ret = get_stats(info, argp);
1098 break;
1099 case MGSL_IOCGIF:
1100 ret = get_interface(info, argp);
1101 break;
1102 case MGSL_IOCSIF:
1103 ret = set_interface(info,(int)arg);
1104 break;
1105 default:
1106 ret = -ENOIOCTLCMD;
1107 }
1108 mutex_unlock(&info->port.mutex);
1109 return ret;
1110}
1111
1112static int get_icount(struct tty_struct *tty,
1113 struct serial_icounter_struct *icount)
1114
1115{
1116 struct slgt_info *info = tty->driver_data;
1117 struct mgsl_icount cnow; /* kernel counter temps */
1118 unsigned long flags;
1119
1120 spin_lock_irqsave(&info->lock,flags);
1121 cnow = info->icount;
1122 spin_unlock_irqrestore(&info->lock,flags);
1123
1124 icount->cts = cnow.cts;
1125 icount->dsr = cnow.dsr;
1126 icount->rng = cnow.rng;
1127 icount->dcd = cnow.dcd;
1128 icount->rx = cnow.rx;
1129 icount->tx = cnow.tx;
1130 icount->frame = cnow.frame;
1131 icount->overrun = cnow.overrun;
1132 icount->parity = cnow.parity;
1133 icount->brk = cnow.brk;
1134 icount->buf_overrun = cnow.buf_overrun;
1135
1136 return 0;
1137}
1138
1139/*
1140 * support for 32 bit ioctl calls on 64 bit systems
1141 */
1142#ifdef CONFIG_COMPAT
1143static long get_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *user_params)
1144{
1145 struct MGSL_PARAMS32 tmp_params;
1146
1147 DBGINFO(("%s get_params32\n", info->device_name));
1148 memset(&tmp_params, 0, sizeof(tmp_params));
1149 tmp_params.mode = (compat_ulong_t)info->params.mode;
1150 tmp_params.loopback = info->params.loopback;
1151 tmp_params.flags = info->params.flags;
1152 tmp_params.encoding = info->params.encoding;
1153 tmp_params.clock_speed = (compat_ulong_t)info->params.clock_speed;
1154 tmp_params.addr_filter = info->params.addr_filter;
1155 tmp_params.crc_type = info->params.crc_type;
1156 tmp_params.preamble_length = info->params.preamble_length;
1157 tmp_params.preamble = info->params.preamble;
1158 tmp_params.data_rate = (compat_ulong_t)info->params.data_rate;
1159 tmp_params.data_bits = info->params.data_bits;
1160 tmp_params.stop_bits = info->params.stop_bits;
1161 tmp_params.parity = info->params.parity;
1162 if (copy_to_user(user_params, &tmp_params, sizeof(struct MGSL_PARAMS32)))
1163 return -EFAULT;
1164 return 0;
1165}
1166
1167static long set_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *new_params)
1168{
1169 struct MGSL_PARAMS32 tmp_params;
1170
1171 DBGINFO(("%s set_params32\n", info->device_name));
1172 if (copy_from_user(&tmp_params, new_params, sizeof(struct MGSL_PARAMS32)))
1173 return -EFAULT;
1174
1175 spin_lock(&info->lock);
1176 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK) {
1177 info->base_clock = tmp_params.clock_speed;
1178 } else {
1179 info->params.mode = tmp_params.mode;
1180 info->params.loopback = tmp_params.loopback;
1181 info->params.flags = tmp_params.flags;
1182 info->params.encoding = tmp_params.encoding;
1183 info->params.clock_speed = tmp_params.clock_speed;
1184 info->params.addr_filter = tmp_params.addr_filter;
1185 info->params.crc_type = tmp_params.crc_type;
1186 info->params.preamble_length = tmp_params.preamble_length;
1187 info->params.preamble = tmp_params.preamble;
1188 info->params.data_rate = tmp_params.data_rate;
1189 info->params.data_bits = tmp_params.data_bits;
1190 info->params.stop_bits = tmp_params.stop_bits;
1191 info->params.parity = tmp_params.parity;
1192 }
1193 spin_unlock(&info->lock);
1194
1195 program_hw(info);
1196
1197 return 0;
1198}
1199
1200static long slgt_compat_ioctl(struct tty_struct *tty,
1201 unsigned int cmd, unsigned long arg)
1202{
1203 struct slgt_info *info = tty->driver_data;
1204 int rc = -ENOIOCTLCMD;
1205
1206 if (sanity_check(info, tty->name, "compat_ioctl"))
1207 return -ENODEV;
1208 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info->device_name, cmd));
1209
1210 switch (cmd) {
1211
1212 case MGSL_IOCSPARAMS32:
1213 rc = set_params32(info, compat_ptr(arg));
1214 break;
1215
1216 case MGSL_IOCGPARAMS32:
1217 rc = get_params32(info, compat_ptr(arg));
1218 break;
1219
1220 case MGSL_IOCGPARAMS:
1221 case MGSL_IOCSPARAMS:
1222 case MGSL_IOCGTXIDLE:
1223 case MGSL_IOCGSTATS:
1224 case MGSL_IOCWAITEVENT:
1225 case MGSL_IOCGIF:
1226 case MGSL_IOCSGPIO:
1227 case MGSL_IOCGGPIO:
1228 case MGSL_IOCWAITGPIO:
1229 case MGSL_IOCGXSYNC:
1230 case MGSL_IOCGXCTRL:
1231 case MGSL_IOCSTXIDLE:
1232 case MGSL_IOCTXENABLE:
1233 case MGSL_IOCRXENABLE:
1234 case MGSL_IOCTXABORT:
1235 case TIOCMIWAIT:
1236 case MGSL_IOCSIF:
1237 case MGSL_IOCSXSYNC:
1238 case MGSL_IOCSXCTRL:
1239 rc = ioctl(tty, cmd, arg);
1240 break;
1241 }
1242
1243 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info->device_name, cmd, rc));
1244 return rc;
1245}
1246#else
1247#define slgt_compat_ioctl NULL
1248#endif /* ifdef CONFIG_COMPAT */
1249
1250/*
1251 * proc fs support
1252 */
1253static inline void line_info(struct seq_file *m, struct slgt_info *info)
1254{
1255 char stat_buf[30];
1256 unsigned long flags;
1257
1258 seq_printf(m, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1259 info->device_name, info->phys_reg_addr,
1260 info->irq_level, info->max_frame_size);
1261
1262 /* output current serial signal states */
1263 spin_lock_irqsave(&info->lock,flags);
1264 get_signals(info);
1265 spin_unlock_irqrestore(&info->lock,flags);
1266
1267 stat_buf[0] = 0;
1268 stat_buf[1] = 0;
1269 if (info->signals & SerialSignal_RTS)
1270 strcat(stat_buf, "|RTS");
1271 if (info->signals & SerialSignal_CTS)
1272 strcat(stat_buf, "|CTS");
1273 if (info->signals & SerialSignal_DTR)
1274 strcat(stat_buf, "|DTR");
1275 if (info->signals & SerialSignal_DSR)
1276 strcat(stat_buf, "|DSR");
1277 if (info->signals & SerialSignal_DCD)
1278 strcat(stat_buf, "|CD");
1279 if (info->signals & SerialSignal_RI)
1280 strcat(stat_buf, "|RI");
1281
1282 if (info->params.mode != MGSL_MODE_ASYNC) {
1283 seq_printf(m, "\tHDLC txok:%d rxok:%d",
1284 info->icount.txok, info->icount.rxok);
1285 if (info->icount.txunder)
1286 seq_printf(m, " txunder:%d", info->icount.txunder);
1287 if (info->icount.txabort)
1288 seq_printf(m, " txabort:%d", info->icount.txabort);
1289 if (info->icount.rxshort)
1290 seq_printf(m, " rxshort:%d", info->icount.rxshort);
1291 if (info->icount.rxlong)
1292 seq_printf(m, " rxlong:%d", info->icount.rxlong);
1293 if (info->icount.rxover)
1294 seq_printf(m, " rxover:%d", info->icount.rxover);
1295 if (info->icount.rxcrc)
1296 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
1297 } else {
1298 seq_printf(m, "\tASYNC tx:%d rx:%d",
1299 info->icount.tx, info->icount.rx);
1300 if (info->icount.frame)
1301 seq_printf(m, " fe:%d", info->icount.frame);
1302 if (info->icount.parity)
1303 seq_printf(m, " pe:%d", info->icount.parity);
1304 if (info->icount.brk)
1305 seq_printf(m, " brk:%d", info->icount.brk);
1306 if (info->icount.overrun)
1307 seq_printf(m, " oe:%d", info->icount.overrun);
1308 }
1309
1310 /* Append serial signal status to end */
1311 seq_printf(m, " %s\n", stat_buf+1);
1312
1313 seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1314 info->tx_active,info->bh_requested,info->bh_running,
1315 info->pending_bh);
1316}
1317
1318/* Called to print information about devices
1319 */
1320static int synclink_gt_proc_show(struct seq_file *m, void *v)
1321{
1322 struct slgt_info *info;
1323
1324 seq_puts(m, "synclink_gt driver\n");
1325
1326 info = slgt_device_list;
1327 while( info ) {
1328 line_info(m, info);
1329 info = info->next_device;
1330 }
1331 return 0;
1332}
1333
1334static int synclink_gt_proc_open(struct inode *inode, struct file *file)
1335{
1336 return single_open(file, synclink_gt_proc_show, NULL);
1337}
1338
1339static const struct file_operations synclink_gt_proc_fops = {
1340 .owner = THIS_MODULE,
1341 .open = synclink_gt_proc_open,
1342 .read = seq_read,
1343 .llseek = seq_lseek,
1344 .release = single_release,
1345};
1346
1347/*
1348 * return count of bytes in transmit buffer
1349 */
1350static int chars_in_buffer(struct tty_struct *tty)
1351{
1352 struct slgt_info *info = tty->driver_data;
1353 int count;
1354 if (sanity_check(info, tty->name, "chars_in_buffer"))
1355 return 0;
1356 count = tbuf_bytes(info);
1357 DBGINFO(("%s chars_in_buffer()=%d\n", info->device_name, count));
1358 return count;
1359}
1360
1361/*
1362 * signal remote device to throttle send data (our receive data)
1363 */
1364static void throttle(struct tty_struct * tty)
1365{
1366 struct slgt_info *info = tty->driver_data;
1367 unsigned long flags;
1368
1369 if (sanity_check(info, tty->name, "throttle"))
1370 return;
1371 DBGINFO(("%s throttle\n", info->device_name));
1372 if (I_IXOFF(tty))
1373 send_xchar(tty, STOP_CHAR(tty));
1374 if (tty->termios.c_cflag & CRTSCTS) {
1375 spin_lock_irqsave(&info->lock,flags);
1376 info->signals &= ~SerialSignal_RTS;
1377 set_signals(info);
1378 spin_unlock_irqrestore(&info->lock,flags);
1379 }
1380}
1381
1382/*
1383 * signal remote device to stop throttling send data (our receive data)
1384 */
1385static void unthrottle(struct tty_struct * tty)
1386{
1387 struct slgt_info *info = tty->driver_data;
1388 unsigned long flags;
1389
1390 if (sanity_check(info, tty->name, "unthrottle"))
1391 return;
1392 DBGINFO(("%s unthrottle\n", info->device_name));
1393 if (I_IXOFF(tty)) {
1394 if (info->x_char)
1395 info->x_char = 0;
1396 else
1397 send_xchar(tty, START_CHAR(tty));
1398 }
1399 if (tty->termios.c_cflag & CRTSCTS) {
1400 spin_lock_irqsave(&info->lock,flags);
1401 info->signals |= SerialSignal_RTS;
1402 set_signals(info);
1403 spin_unlock_irqrestore(&info->lock,flags);
1404 }
1405}
1406
1407/*
1408 * set or clear transmit break condition
1409 * break_state -1=set break condition, 0=clear
1410 */
1411static int set_break(struct tty_struct *tty, int break_state)
1412{
1413 struct slgt_info *info = tty->driver_data;
1414 unsigned short value;
1415 unsigned long flags;
1416
1417 if (sanity_check(info, tty->name, "set_break"))
1418 return -EINVAL;
1419 DBGINFO(("%s set_break(%d)\n", info->device_name, break_state));
1420
1421 spin_lock_irqsave(&info->lock,flags);
1422 value = rd_reg16(info, TCR);
1423 if (break_state == -1)
1424 value |= BIT6;
1425 else
1426 value &= ~BIT6;
1427 wr_reg16(info, TCR, value);
1428 spin_unlock_irqrestore(&info->lock,flags);
1429 return 0;
1430}
1431
1432#if SYNCLINK_GENERIC_HDLC
1433
1434/**
1435 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1436 * set encoding and frame check sequence (FCS) options
1437 *
1438 * dev pointer to network device structure
1439 * encoding serial encoding setting
1440 * parity FCS setting
1441 *
1442 * returns 0 if success, otherwise error code
1443 */
1444static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
1445 unsigned short parity)
1446{
1447 struct slgt_info *info = dev_to_port(dev);
1448 unsigned char new_encoding;
1449 unsigned short new_crctype;
1450
1451 /* return error if TTY interface open */
1452 if (info->port.count)
1453 return -EBUSY;
1454
1455 DBGINFO(("%s hdlcdev_attach\n", info->device_name));
1456
1457 switch (encoding)
1458 {
1459 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
1460 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
1461 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
1462 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
1463 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
1464 default: return -EINVAL;
1465 }
1466
1467 switch (parity)
1468 {
1469 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
1470 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
1471 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
1472 default: return -EINVAL;
1473 }
1474
1475 info->params.encoding = new_encoding;
1476 info->params.crc_type = new_crctype;
1477
1478 /* if network interface up, reprogram hardware */
1479 if (info->netcount)
1480 program_hw(info);
1481
1482 return 0;
1483}
1484
1485/**
1486 * called by generic HDLC layer to send frame
1487 *
1488 * skb socket buffer containing HDLC frame
1489 * dev pointer to network device structure
1490 */
1491static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
1492 struct net_device *dev)
1493{
1494 struct slgt_info *info = dev_to_port(dev);
1495 unsigned long flags;
1496
1497 DBGINFO(("%s hdlc_xmit\n", dev->name));
1498
1499 if (!skb->len)
1500 return NETDEV_TX_OK;
1501
1502 /* stop sending until this frame completes */
1503 netif_stop_queue(dev);
1504
1505 /* update network statistics */
1506 dev->stats.tx_packets++;
1507 dev->stats.tx_bytes += skb->len;
1508
1509 /* save start time for transmit timeout detection */
1510 dev->trans_start = jiffies;
1511
1512 spin_lock_irqsave(&info->lock, flags);
1513 tx_load(info, skb->data, skb->len);
1514 spin_unlock_irqrestore(&info->lock, flags);
1515
1516 /* done with socket buffer, so free it */
1517 dev_kfree_skb(skb);
1518
1519 return NETDEV_TX_OK;
1520}
1521
1522/**
1523 * called by network layer when interface enabled
1524 * claim resources and initialize hardware
1525 *
1526 * dev pointer to network device structure
1527 *
1528 * returns 0 if success, otherwise error code
1529 */
1530static int hdlcdev_open(struct net_device *dev)
1531{
1532 struct slgt_info *info = dev_to_port(dev);
1533 int rc;
1534 unsigned long flags;
1535
1536 if (!try_module_get(THIS_MODULE))
1537 return -EBUSY;
1538
1539 DBGINFO(("%s hdlcdev_open\n", dev->name));
1540
1541 /* generic HDLC layer open processing */
1542 if ((rc = hdlc_open(dev)))
1543 return rc;
1544
1545 /* arbitrate between network and tty opens */
1546 spin_lock_irqsave(&info->netlock, flags);
1547 if (info->port.count != 0 || info->netcount != 0) {
1548 DBGINFO(("%s hdlc_open busy\n", dev->name));
1549 spin_unlock_irqrestore(&info->netlock, flags);
1550 return -EBUSY;
1551 }
1552 info->netcount=1;
1553 spin_unlock_irqrestore(&info->netlock, flags);
1554
1555 /* claim resources and init adapter */
1556 if ((rc = startup(info)) != 0) {
1557 spin_lock_irqsave(&info->netlock, flags);
1558 info->netcount=0;
1559 spin_unlock_irqrestore(&info->netlock, flags);
1560 return rc;
1561 }
1562
1563 /* assert RTS and DTR, apply hardware settings */
1564 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
1565 program_hw(info);
1566
1567 /* enable network layer transmit */
1568 dev->trans_start = jiffies;
1569 netif_start_queue(dev);
1570
1571 /* inform generic HDLC layer of current DCD status */
1572 spin_lock_irqsave(&info->lock, flags);
1573 get_signals(info);
1574 spin_unlock_irqrestore(&info->lock, flags);
1575 if (info->signals & SerialSignal_DCD)
1576 netif_carrier_on(dev);
1577 else
1578 netif_carrier_off(dev);
1579 return 0;
1580}
1581
1582/**
1583 * called by network layer when interface is disabled
1584 * shutdown hardware and release resources
1585 *
1586 * dev pointer to network device structure
1587 *
1588 * returns 0 if success, otherwise error code
1589 */
1590static int hdlcdev_close(struct net_device *dev)
1591{
1592 struct slgt_info *info = dev_to_port(dev);
1593 unsigned long flags;
1594
1595 DBGINFO(("%s hdlcdev_close\n", dev->name));
1596
1597 netif_stop_queue(dev);
1598
1599 /* shutdown adapter and release resources */
1600 shutdown(info);
1601
1602 hdlc_close(dev);
1603
1604 spin_lock_irqsave(&info->netlock, flags);
1605 info->netcount=0;
1606 spin_unlock_irqrestore(&info->netlock, flags);
1607
1608 module_put(THIS_MODULE);
1609 return 0;
1610}
1611
1612/**
1613 * called by network layer to process IOCTL call to network device
1614 *
1615 * dev pointer to network device structure
1616 * ifr pointer to network interface request structure
1617 * cmd IOCTL command code
1618 *
1619 * returns 0 if success, otherwise error code
1620 */
1621static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1622{
1623 const size_t size = sizeof(sync_serial_settings);
1624 sync_serial_settings new_line;
1625 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1626 struct slgt_info *info = dev_to_port(dev);
1627 unsigned int flags;
1628
1629 DBGINFO(("%s hdlcdev_ioctl\n", dev->name));
1630
1631 /* return error if TTY interface open */
1632 if (info->port.count)
1633 return -EBUSY;
1634
1635 if (cmd != SIOCWANDEV)
1636 return hdlc_ioctl(dev, ifr, cmd);
1637
1638 memset(&new_line, 0, sizeof(new_line));
1639
1640 switch(ifr->ifr_settings.type) {
1641 case IF_GET_IFACE: /* return current sync_serial_settings */
1642
1643 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
1644 if (ifr->ifr_settings.size < size) {
1645 ifr->ifr_settings.size = size; /* data size wanted */
1646 return -ENOBUFS;
1647 }
1648
1649 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1650 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1651 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1652 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1653
1654 switch (flags){
1655 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
1656 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
1657 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
1658 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
1659 default: new_line.clock_type = CLOCK_DEFAULT;
1660 }
1661
1662 new_line.clock_rate = info->params.clock_speed;
1663 new_line.loopback = info->params.loopback ? 1:0;
1664
1665 if (copy_to_user(line, &new_line, size))
1666 return -EFAULT;
1667 return 0;
1668
1669 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
1670
1671 if(!capable(CAP_NET_ADMIN))
1672 return -EPERM;
1673 if (copy_from_user(&new_line, line, size))
1674 return -EFAULT;
1675
1676 switch (new_line.clock_type)
1677 {
1678 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
1679 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
1680 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
1681 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
1682 case CLOCK_DEFAULT: flags = info->params.flags &
1683 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1684 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1685 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1686 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
1687 default: return -EINVAL;
1688 }
1689
1690 if (new_line.loopback != 0 && new_line.loopback != 1)
1691 return -EINVAL;
1692
1693 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1694 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1695 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1696 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1697 info->params.flags |= flags;
1698
1699 info->params.loopback = new_line.loopback;
1700
1701 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
1702 info->params.clock_speed = new_line.clock_rate;
1703 else
1704 info->params.clock_speed = 0;
1705
1706 /* if network interface up, reprogram hardware */
1707 if (info->netcount)
1708 program_hw(info);
1709 return 0;
1710
1711 default:
1712 return hdlc_ioctl(dev, ifr, cmd);
1713 }
1714}
1715
1716/**
1717 * called by network layer when transmit timeout is detected
1718 *
1719 * dev pointer to network device structure
1720 */
1721static void hdlcdev_tx_timeout(struct net_device *dev)
1722{
1723 struct slgt_info *info = dev_to_port(dev);
1724 unsigned long flags;
1725
1726 DBGINFO(("%s hdlcdev_tx_timeout\n", dev->name));
1727
1728 dev->stats.tx_errors++;
1729 dev->stats.tx_aborted_errors++;
1730
1731 spin_lock_irqsave(&info->lock,flags);
1732 tx_stop(info);
1733 spin_unlock_irqrestore(&info->lock,flags);
1734
1735 netif_wake_queue(dev);
1736}
1737
1738/**
1739 * called by device driver when transmit completes
1740 * reenable network layer transmit if stopped
1741 *
1742 * info pointer to device instance information
1743 */
1744static void hdlcdev_tx_done(struct slgt_info *info)
1745{
1746 if (netif_queue_stopped(info->netdev))
1747 netif_wake_queue(info->netdev);
1748}
1749
1750/**
1751 * called by device driver when frame received
1752 * pass frame to network layer
1753 *
1754 * info pointer to device instance information
1755 * buf pointer to buffer contianing frame data
1756 * size count of data bytes in buf
1757 */
1758static void hdlcdev_rx(struct slgt_info *info, char *buf, int size)
1759{
1760 struct sk_buff *skb = dev_alloc_skb(size);
1761 struct net_device *dev = info->netdev;
1762
1763 DBGINFO(("%s hdlcdev_rx\n", dev->name));
1764
1765 if (skb == NULL) {
1766 DBGERR(("%s: can't alloc skb, drop packet\n", dev->name));
1767 dev->stats.rx_dropped++;
1768 return;
1769 }
1770
1771 memcpy(skb_put(skb, size), buf, size);
1772
1773 skb->protocol = hdlc_type_trans(skb, dev);
1774
1775 dev->stats.rx_packets++;
1776 dev->stats.rx_bytes += size;
1777
1778 netif_rx(skb);
1779}
1780
1781static const struct net_device_ops hdlcdev_ops = {
1782 .ndo_open = hdlcdev_open,
1783 .ndo_stop = hdlcdev_close,
1784 .ndo_change_mtu = hdlc_change_mtu,
1785 .ndo_start_xmit = hdlc_start_xmit,
1786 .ndo_do_ioctl = hdlcdev_ioctl,
1787 .ndo_tx_timeout = hdlcdev_tx_timeout,
1788};
1789
1790/**
1791 * called by device driver when adding device instance
1792 * do generic HDLC initialization
1793 *
1794 * info pointer to device instance information
1795 *
1796 * returns 0 if success, otherwise error code
1797 */
1798static int hdlcdev_init(struct slgt_info *info)
1799{
1800 int rc;
1801 struct net_device *dev;
1802 hdlc_device *hdlc;
1803
1804 /* allocate and initialize network and HDLC layer objects */
1805
1806 if (!(dev = alloc_hdlcdev(info))) {
1807 printk(KERN_ERR "%s hdlc device alloc failure\n", info->device_name);
1808 return -ENOMEM;
1809 }
1810
1811 /* for network layer reporting purposes only */
1812 dev->mem_start = info->phys_reg_addr;
1813 dev->mem_end = info->phys_reg_addr + SLGT_REG_SIZE - 1;
1814 dev->irq = info->irq_level;
1815
1816 /* network layer callbacks and settings */
1817 dev->netdev_ops = &hdlcdev_ops;
1818 dev->watchdog_timeo = 10 * HZ;
1819 dev->tx_queue_len = 50;
1820
1821 /* generic HDLC layer callbacks and settings */
1822 hdlc = dev_to_hdlc(dev);
1823 hdlc->attach = hdlcdev_attach;
1824 hdlc->xmit = hdlcdev_xmit;
1825
1826 /* register objects with HDLC layer */
1827 if ((rc = register_hdlc_device(dev))) {
1828 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
1829 free_netdev(dev);
1830 return rc;
1831 }
1832
1833 info->netdev = dev;
1834 return 0;
1835}
1836
1837/**
1838 * called by device driver when removing device instance
1839 * do generic HDLC cleanup
1840 *
1841 * info pointer to device instance information
1842 */
1843static void hdlcdev_exit(struct slgt_info *info)
1844{
1845 unregister_hdlc_device(info->netdev);
1846 free_netdev(info->netdev);
1847 info->netdev = NULL;
1848}
1849
1850#endif /* ifdef CONFIG_HDLC */
1851
1852/*
1853 * get async data from rx DMA buffers
1854 */
1855static void rx_async(struct slgt_info *info)
1856{
1857 struct mgsl_icount *icount = &info->icount;
1858 unsigned int start, end;
1859 unsigned char *p;
1860 unsigned char status;
1861 struct slgt_desc *bufs = info->rbufs;
1862 int i, count;
1863 int chars = 0;
1864 int stat;
1865 unsigned char ch;
1866
1867 start = end = info->rbuf_current;
1868
1869 while(desc_complete(bufs[end])) {
1870 count = desc_count(bufs[end]) - info->rbuf_index;
1871 p = bufs[end].buf + info->rbuf_index;
1872
1873 DBGISR(("%s rx_async count=%d\n", info->device_name, count));
1874 DBGDATA(info, p, count, "rx");
1875
1876 for(i=0 ; i < count; i+=2, p+=2) {
1877 ch = *p;
1878 icount->rx++;
1879
1880 stat = 0;
1881
1882 if ((status = *(p+1) & (BIT1 + BIT0))) {
1883 if (status & BIT1)
1884 icount->parity++;
1885 else if (status & BIT0)
1886 icount->frame++;
1887 /* discard char if tty control flags say so */
1888 if (status & info->ignore_status_mask)
1889 continue;
1890 if (status & BIT1)
1891 stat = TTY_PARITY;
1892 else if (status & BIT0)
1893 stat = TTY_FRAME;
1894 }
1895 tty_insert_flip_char(&info->port, ch, stat);
1896 chars++;
1897 }
1898
1899 if (i < count) {
1900 /* receive buffer not completed */
1901 info->rbuf_index += i;
1902 mod_timer(&info->rx_timer, jiffies + 1);
1903 break;
1904 }
1905
1906 info->rbuf_index = 0;
1907 free_rbufs(info, end, end);
1908
1909 if (++end == info->rbuf_count)
1910 end = 0;
1911
1912 /* if entire list searched then no frame available */
1913 if (end == start)
1914 break;
1915 }
1916
1917 if (chars)
1918 tty_flip_buffer_push(&info->port);
1919}
1920
1921/*
1922 * return next bottom half action to perform
1923 */
1924static int bh_action(struct slgt_info *info)
1925{
1926 unsigned long flags;
1927 int rc;
1928
1929 spin_lock_irqsave(&info->lock,flags);
1930
1931 if (info->pending_bh & BH_RECEIVE) {
1932 info->pending_bh &= ~BH_RECEIVE;
1933 rc = BH_RECEIVE;
1934 } else if (info->pending_bh & BH_TRANSMIT) {
1935 info->pending_bh &= ~BH_TRANSMIT;
1936 rc = BH_TRANSMIT;
1937 } else if (info->pending_bh & BH_STATUS) {
1938 info->pending_bh &= ~BH_STATUS;
1939 rc = BH_STATUS;
1940 } else {
1941 /* Mark BH routine as complete */
1942 info->bh_running = false;
1943 info->bh_requested = false;
1944 rc = 0;
1945 }
1946
1947 spin_unlock_irqrestore(&info->lock,flags);
1948
1949 return rc;
1950}
1951
1952/*
1953 * perform bottom half processing
1954 */
1955static void bh_handler(struct work_struct *work)
1956{
1957 struct slgt_info *info = container_of(work, struct slgt_info, task);
1958 int action;
1959
1960 info->bh_running = true;
1961
1962 while((action = bh_action(info))) {
1963 switch (action) {
1964 case BH_RECEIVE:
1965 DBGBH(("%s bh receive\n", info->device_name));
1966 switch(info->params.mode) {
1967 case MGSL_MODE_ASYNC:
1968 rx_async(info);
1969 break;
1970 case MGSL_MODE_HDLC:
1971 while(rx_get_frame(info));
1972 break;
1973 case MGSL_MODE_RAW:
1974 case MGSL_MODE_MONOSYNC:
1975 case MGSL_MODE_BISYNC:
1976 case MGSL_MODE_XSYNC:
1977 while(rx_get_buf(info));
1978 break;
1979 }
1980 /* restart receiver if rx DMA buffers exhausted */
1981 if (info->rx_restart)
1982 rx_start(info);
1983 break;
1984 case BH_TRANSMIT:
1985 bh_transmit(info);
1986 break;
1987 case BH_STATUS:
1988 DBGBH(("%s bh status\n", info->device_name));
1989 info->ri_chkcount = 0;
1990 info->dsr_chkcount = 0;
1991 info->dcd_chkcount = 0;
1992 info->cts_chkcount = 0;
1993 break;
1994 default:
1995 DBGBH(("%s unknown action\n", info->device_name));
1996 break;
1997 }
1998 }
1999 DBGBH(("%s bh_handler exit\n", info->device_name));
2000}
2001
2002static void bh_transmit(struct slgt_info *info)
2003{
2004 struct tty_struct *tty = info->port.tty;
2005
2006 DBGBH(("%s bh_transmit\n", info->device_name));
2007 if (tty)
2008 tty_wakeup(tty);
2009}
2010
2011static void dsr_change(struct slgt_info *info, unsigned short status)
2012{
2013 if (status & BIT3) {
2014 info->signals |= SerialSignal_DSR;
2015 info->input_signal_events.dsr_up++;
2016 } else {
2017 info->signals &= ~SerialSignal_DSR;
2018 info->input_signal_events.dsr_down++;
2019 }
2020 DBGISR(("dsr_change %s signals=%04X\n", info->device_name, info->signals));
2021 if ((info->dsr_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2022 slgt_irq_off(info, IRQ_DSR);
2023 return;
2024 }
2025 info->icount.dsr++;
2026 wake_up_interruptible(&info->status_event_wait_q);
2027 wake_up_interruptible(&info->event_wait_q);
2028 info->pending_bh |= BH_STATUS;
2029}
2030
2031static void cts_change(struct slgt_info *info, unsigned short status)
2032{
2033 if (status & BIT2) {
2034 info->signals |= SerialSignal_CTS;
2035 info->input_signal_events.cts_up++;
2036 } else {
2037 info->signals &= ~SerialSignal_CTS;
2038 info->input_signal_events.cts_down++;
2039 }
2040 DBGISR(("cts_change %s signals=%04X\n", info->device_name, info->signals));
2041 if ((info->cts_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2042 slgt_irq_off(info, IRQ_CTS);
2043 return;
2044 }
2045 info->icount.cts++;
2046 wake_up_interruptible(&info->status_event_wait_q);
2047 wake_up_interruptible(&info->event_wait_q);
2048 info->pending_bh |= BH_STATUS;
2049
2050 if (tty_port_cts_enabled(&info->port)) {
2051 if (info->port.tty) {
2052 if (info->port.tty->hw_stopped) {
2053 if (info->signals & SerialSignal_CTS) {
2054 info->port.tty->hw_stopped = 0;
2055 info->pending_bh |= BH_TRANSMIT;
2056 return;
2057 }
2058 } else {
2059 if (!(info->signals & SerialSignal_CTS))
2060 info->port.tty->hw_stopped = 1;
2061 }
2062 }
2063 }
2064}
2065
2066static void dcd_change(struct slgt_info *info, unsigned short status)
2067{
2068 if (status & BIT1) {
2069 info->signals |= SerialSignal_DCD;
2070 info->input_signal_events.dcd_up++;
2071 } else {
2072 info->signals &= ~SerialSignal_DCD;
2073 info->input_signal_events.dcd_down++;
2074 }
2075 DBGISR(("dcd_change %s signals=%04X\n", info->device_name, info->signals));
2076 if ((info->dcd_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2077 slgt_irq_off(info, IRQ_DCD);
2078 return;
2079 }
2080 info->icount.dcd++;
2081#if SYNCLINK_GENERIC_HDLC
2082 if (info->netcount) {
2083 if (info->signals & SerialSignal_DCD)
2084 netif_carrier_on(info->netdev);
2085 else
2086 netif_carrier_off(info->netdev);
2087 }
2088#endif
2089 wake_up_interruptible(&info->status_event_wait_q);
2090 wake_up_interruptible(&info->event_wait_q);
2091 info->pending_bh |= BH_STATUS;
2092
2093 if (info->port.flags & ASYNC_CHECK_CD) {
2094 if (info->signals & SerialSignal_DCD)
2095 wake_up_interruptible(&info->port.open_wait);
2096 else {
2097 if (info->port.tty)
2098 tty_hangup(info->port.tty);
2099 }
2100 }
2101}
2102
2103static void ri_change(struct slgt_info *info, unsigned short status)
2104{
2105 if (status & BIT0) {
2106 info->signals |= SerialSignal_RI;
2107 info->input_signal_events.ri_up++;
2108 } else {
2109 info->signals &= ~SerialSignal_RI;
2110 info->input_signal_events.ri_down++;
2111 }
2112 DBGISR(("ri_change %s signals=%04X\n", info->device_name, info->signals));
2113 if ((info->ri_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2114 slgt_irq_off(info, IRQ_RI);
2115 return;
2116 }
2117 info->icount.rng++;
2118 wake_up_interruptible(&info->status_event_wait_q);
2119 wake_up_interruptible(&info->event_wait_q);
2120 info->pending_bh |= BH_STATUS;
2121}
2122
2123static void isr_rxdata(struct slgt_info *info)
2124{
2125 unsigned int count = info->rbuf_fill_count;
2126 unsigned int i = info->rbuf_fill_index;
2127 unsigned short reg;
2128
2129 while (rd_reg16(info, SSR) & IRQ_RXDATA) {
2130 reg = rd_reg16(info, RDR);
2131 DBGISR(("isr_rxdata %s RDR=%04X\n", info->device_name, reg));
2132 if (desc_complete(info->rbufs[i])) {
2133 /* all buffers full */
2134 rx_stop(info);
2135 info->rx_restart = 1;
2136 continue;
2137 }
2138 info->rbufs[i].buf[count++] = (unsigned char)reg;
2139 /* async mode saves status byte to buffer for each data byte */
2140 if (info->params.mode == MGSL_MODE_ASYNC)
2141 info->rbufs[i].buf[count++] = (unsigned char)(reg >> 8);
2142 if (count == info->rbuf_fill_level || (reg & BIT10)) {
2143 /* buffer full or end of frame */
2144 set_desc_count(info->rbufs[i], count);
2145 set_desc_status(info->rbufs[i], BIT15 | (reg >> 8));
2146 info->rbuf_fill_count = count = 0;
2147 if (++i == info->rbuf_count)
2148 i = 0;
2149 info->pending_bh |= BH_RECEIVE;
2150 }
2151 }
2152
2153 info->rbuf_fill_index = i;
2154 info->rbuf_fill_count = count;
2155}
2156
2157static void isr_serial(struct slgt_info *info)
2158{
2159 unsigned short status = rd_reg16(info, SSR);
2160
2161 DBGISR(("%s isr_serial status=%04X\n", info->device_name, status));
2162
2163 wr_reg16(info, SSR, status); /* clear pending */
2164
2165 info->irq_occurred = true;
2166
2167 if (info->params.mode == MGSL_MODE_ASYNC) {
2168 if (status & IRQ_TXIDLE) {
2169 if (info->tx_active)
2170 isr_txeom(info, status);
2171 }
2172 if (info->rx_pio && (status & IRQ_RXDATA))
2173 isr_rxdata(info);
2174 if ((status & IRQ_RXBREAK) && (status & RXBREAK)) {
2175 info->icount.brk++;
2176 /* process break detection if tty control allows */
2177 if (info->port.tty) {
2178 if (!(status & info->ignore_status_mask)) {
2179 if (info->read_status_mask & MASK_BREAK) {
2180 tty_insert_flip_char(&info->port, 0, TTY_BREAK);
2181 if (info->port.flags & ASYNC_SAK)
2182 do_SAK(info->port.tty);
2183 }
2184 }
2185 }
2186 }
2187 } else {
2188 if (status & (IRQ_TXIDLE + IRQ_TXUNDER))
2189 isr_txeom(info, status);
2190 if (info->rx_pio && (status & IRQ_RXDATA))
2191 isr_rxdata(info);
2192 if (status & IRQ_RXIDLE) {
2193 if (status & RXIDLE)
2194 info->icount.rxidle++;
2195 else
2196 info->icount.exithunt++;
2197 wake_up_interruptible(&info->event_wait_q);
2198 }
2199
2200 if (status & IRQ_RXOVER)
2201 rx_start(info);
2202 }
2203
2204 if (status & IRQ_DSR)
2205 dsr_change(info, status);
2206 if (status & IRQ_CTS)
2207 cts_change(info, status);
2208 if (status & IRQ_DCD)
2209 dcd_change(info, status);
2210 if (status & IRQ_RI)
2211 ri_change(info, status);
2212}
2213
2214static void isr_rdma(struct slgt_info *info)
2215{
2216 unsigned int status = rd_reg32(info, RDCSR);
2217
2218 DBGISR(("%s isr_rdma status=%08x\n", info->device_name, status));
2219
2220 /* RDCSR (rx DMA control/status)
2221 *
2222 * 31..07 reserved
2223 * 06 save status byte to DMA buffer
2224 * 05 error
2225 * 04 eol (end of list)
2226 * 03 eob (end of buffer)
2227 * 02 IRQ enable
2228 * 01 reset
2229 * 00 enable
2230 */
2231 wr_reg32(info, RDCSR, status); /* clear pending */
2232
2233 if (status & (BIT5 + BIT4)) {
2234 DBGISR(("%s isr_rdma rx_restart=1\n", info->device_name));
2235 info->rx_restart = true;
2236 }
2237 info->pending_bh |= BH_RECEIVE;
2238}
2239
2240static void isr_tdma(struct slgt_info *info)
2241{
2242 unsigned int status = rd_reg32(info, TDCSR);
2243
2244 DBGISR(("%s isr_tdma status=%08x\n", info->device_name, status));
2245
2246 /* TDCSR (tx DMA control/status)
2247 *
2248 * 31..06 reserved
2249 * 05 error
2250 * 04 eol (end of list)
2251 * 03 eob (end of buffer)
2252 * 02 IRQ enable
2253 * 01 reset
2254 * 00 enable
2255 */
2256 wr_reg32(info, TDCSR, status); /* clear pending */
2257
2258 if (status & (BIT5 + BIT4 + BIT3)) {
2259 // another transmit buffer has completed
2260 // run bottom half to get more send data from user
2261 info->pending_bh |= BH_TRANSMIT;
2262 }
2263}
2264
2265/*
2266 * return true if there are unsent tx DMA buffers, otherwise false
2267 *
2268 * if there are unsent buffers then info->tbuf_start
2269 * is set to index of first unsent buffer
2270 */
2271static bool unsent_tbufs(struct slgt_info *info)
2272{
2273 unsigned int i = info->tbuf_current;
2274 bool rc = false;
2275
2276 /*
2277 * search backwards from last loaded buffer (precedes tbuf_current)
2278 * for first unsent buffer (desc_count > 0)
2279 */
2280
2281 do {
2282 if (i)
2283 i--;
2284 else
2285 i = info->tbuf_count - 1;
2286 if (!desc_count(info->tbufs[i]))
2287 break;
2288 info->tbuf_start = i;
2289 rc = true;
2290 } while (i != info->tbuf_current);
2291
2292 return rc;
2293}
2294
2295static void isr_txeom(struct slgt_info *info, unsigned short status)
2296{
2297 DBGISR(("%s txeom status=%04x\n", info->device_name, status));
2298
2299 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
2300 tdma_reset(info);
2301 if (status & IRQ_TXUNDER) {
2302 unsigned short val = rd_reg16(info, TCR);
2303 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
2304 wr_reg16(info, TCR, val); /* clear reset bit */
2305 }
2306
2307 if (info->tx_active) {
2308 if (info->params.mode != MGSL_MODE_ASYNC) {
2309 if (status & IRQ_TXUNDER)
2310 info->icount.txunder++;
2311 else if (status & IRQ_TXIDLE)
2312 info->icount.txok++;
2313 }
2314
2315 if (unsent_tbufs(info)) {
2316 tx_start(info);
2317 update_tx_timer(info);
2318 return;
2319 }
2320 info->tx_active = false;
2321
2322 del_timer(&info->tx_timer);
2323
2324 if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done) {
2325 info->signals &= ~SerialSignal_RTS;
2326 info->drop_rts_on_tx_done = false;
2327 set_signals(info);
2328 }
2329
2330#if SYNCLINK_GENERIC_HDLC
2331 if (info->netcount)
2332 hdlcdev_tx_done(info);
2333 else
2334#endif
2335 {
2336 if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
2337 tx_stop(info);
2338 return;
2339 }
2340 info->pending_bh |= BH_TRANSMIT;
2341 }
2342 }
2343}
2344
2345static void isr_gpio(struct slgt_info *info, unsigned int changed, unsigned int state)
2346{
2347 struct cond_wait *w, *prev;
2348
2349 /* wake processes waiting for specific transitions */
2350 for (w = info->gpio_wait_q, prev = NULL ; w != NULL ; w = w->next) {
2351 if (w->data & changed) {
2352 w->data = state;
2353 wake_up_interruptible(&w->q);
2354 if (prev != NULL)
2355 prev->next = w->next;
2356 else
2357 info->gpio_wait_q = w->next;
2358 } else
2359 prev = w;
2360 }
2361}
2362
2363/* interrupt service routine
2364 *
2365 * irq interrupt number
2366 * dev_id device ID supplied during interrupt registration
2367 */
2368static irqreturn_t slgt_interrupt(int dummy, void *dev_id)
2369{
2370 struct slgt_info *info = dev_id;
2371 unsigned int gsr;
2372 unsigned int i;
2373
2374 DBGISR(("slgt_interrupt irq=%d entry\n", info->irq_level));
2375
2376 while((gsr = rd_reg32(info, GSR) & 0xffffff00)) {
2377 DBGISR(("%s gsr=%08x\n", info->device_name, gsr));
2378 info->irq_occurred = true;
2379 for(i=0; i < info->port_count ; i++) {
2380 if (info->port_array[i] == NULL)
2381 continue;
2382 spin_lock(&info->port_array[i]->lock);
2383 if (gsr & (BIT8 << i))
2384 isr_serial(info->port_array[i]);
2385 if (gsr & (BIT16 << (i*2)))
2386 isr_rdma(info->port_array[i]);
2387 if (gsr & (BIT17 << (i*2)))
2388 isr_tdma(info->port_array[i]);
2389 spin_unlock(&info->port_array[i]->lock);
2390 }
2391 }
2392
2393 if (info->gpio_present) {
2394 unsigned int state;
2395 unsigned int changed;
2396 spin_lock(&info->lock);
2397 while ((changed = rd_reg32(info, IOSR)) != 0) {
2398 DBGISR(("%s iosr=%08x\n", info->device_name, changed));
2399 /* read latched state of GPIO signals */
2400 state = rd_reg32(info, IOVR);
2401 /* clear pending GPIO interrupt bits */
2402 wr_reg32(info, IOSR, changed);
2403 for (i=0 ; i < info->port_count ; i++) {
2404 if (info->port_array[i] != NULL)
2405 isr_gpio(info->port_array[i], changed, state);
2406 }
2407 }
2408 spin_unlock(&info->lock);
2409 }
2410
2411 for(i=0; i < info->port_count ; i++) {
2412 struct slgt_info *port = info->port_array[i];
2413 if (port == NULL)
2414 continue;
2415 spin_lock(&port->lock);
2416 if ((port->port.count || port->netcount) &&
2417 port->pending_bh && !port->bh_running &&
2418 !port->bh_requested) {
2419 DBGISR(("%s bh queued\n", port->device_name));
2420 schedule_work(&port->task);
2421 port->bh_requested = true;
2422 }
2423 spin_unlock(&port->lock);
2424 }
2425
2426 DBGISR(("slgt_interrupt irq=%d exit\n", info->irq_level));
2427 return IRQ_HANDLED;
2428}
2429
2430static int startup(struct slgt_info *info)
2431{
2432 DBGINFO(("%s startup\n", info->device_name));
2433
2434 if (info->port.flags & ASYNC_INITIALIZED)
2435 return 0;
2436
2437 if (!info->tx_buf) {
2438 info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
2439 if (!info->tx_buf) {
2440 DBGERR(("%s can't allocate tx buffer\n", info->device_name));
2441 return -ENOMEM;
2442 }
2443 }
2444
2445 info->pending_bh = 0;
2446
2447 memset(&info->icount, 0, sizeof(info->icount));
2448
2449 /* program hardware for current parameters */
2450 change_params(info);
2451
2452 if (info->port.tty)
2453 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
2454
2455 info->port.flags |= ASYNC_INITIALIZED;
2456
2457 return 0;
2458}
2459
2460/*
2461 * called by close() and hangup() to shutdown hardware
2462 */
2463static void shutdown(struct slgt_info *info)
2464{
2465 unsigned long flags;
2466
2467 if (!(info->port.flags & ASYNC_INITIALIZED))
2468 return;
2469
2470 DBGINFO(("%s shutdown\n", info->device_name));
2471
2472 /* clear status wait queue because status changes */
2473 /* can't happen after shutting down the hardware */
2474 wake_up_interruptible(&info->status_event_wait_q);
2475 wake_up_interruptible(&info->event_wait_q);
2476
2477 del_timer_sync(&info->tx_timer);
2478 del_timer_sync(&info->rx_timer);
2479
2480 kfree(info->tx_buf);
2481 info->tx_buf = NULL;
2482
2483 spin_lock_irqsave(&info->lock,flags);
2484
2485 tx_stop(info);
2486 rx_stop(info);
2487
2488 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
2489
2490 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
2491 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
2492 set_signals(info);
2493 }
2494
2495 flush_cond_wait(&info->gpio_wait_q);
2496
2497 spin_unlock_irqrestore(&info->lock,flags);
2498
2499 if (info->port.tty)
2500 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
2501
2502 info->port.flags &= ~ASYNC_INITIALIZED;
2503}
2504
2505static void program_hw(struct slgt_info *info)
2506{
2507 unsigned long flags;
2508
2509 spin_lock_irqsave(&info->lock,flags);
2510
2511 rx_stop(info);
2512 tx_stop(info);
2513
2514 if (info->params.mode != MGSL_MODE_ASYNC ||
2515 info->netcount)
2516 sync_mode(info);
2517 else
2518 async_mode(info);
2519
2520 set_signals(info);
2521
2522 info->dcd_chkcount = 0;
2523 info->cts_chkcount = 0;
2524 info->ri_chkcount = 0;
2525 info->dsr_chkcount = 0;
2526
2527 slgt_irq_on(info, IRQ_DCD | IRQ_CTS | IRQ_DSR | IRQ_RI);
2528 get_signals(info);
2529
2530 if (info->netcount ||
2531 (info->port.tty && info->port.tty->termios.c_cflag & CREAD))
2532 rx_start(info);
2533
2534 spin_unlock_irqrestore(&info->lock,flags);
2535}
2536
2537/*
2538 * reconfigure adapter based on new parameters
2539 */
2540static void change_params(struct slgt_info *info)
2541{
2542 unsigned cflag;
2543 int bits_per_char;
2544
2545 if (!info->port.tty)
2546 return;
2547 DBGINFO(("%s change_params\n", info->device_name));
2548
2549 cflag = info->port.tty->termios.c_cflag;
2550
2551 /* if B0 rate (hangup) specified then negate RTS and DTR */
2552 /* otherwise assert RTS and DTR */
2553 if (cflag & CBAUD)
2554 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
2555 else
2556 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
2557
2558 /* byte size and parity */
2559
2560 switch (cflag & CSIZE) {
2561 case CS5: info->params.data_bits = 5; break;
2562 case CS6: info->params.data_bits = 6; break;
2563 case CS7: info->params.data_bits = 7; break;
2564 case CS8: info->params.data_bits = 8; break;
2565 default: info->params.data_bits = 7; break;
2566 }
2567
2568 info->params.stop_bits = (cflag & CSTOPB) ? 2 : 1;
2569
2570 if (cflag & PARENB)
2571 info->params.parity = (cflag & PARODD) ? ASYNC_PARITY_ODD : ASYNC_PARITY_EVEN;
2572 else
2573 info->params.parity = ASYNC_PARITY_NONE;
2574
2575 /* calculate number of jiffies to transmit a full
2576 * FIFO (32 bytes) at specified data rate
2577 */
2578 bits_per_char = info->params.data_bits +
2579 info->params.stop_bits + 1;
2580
2581 info->params.data_rate = tty_get_baud_rate(info->port.tty);
2582
2583 if (info->params.data_rate) {
2584 info->timeout = (32*HZ*bits_per_char) /
2585 info->params.data_rate;
2586 }
2587 info->timeout += HZ/50; /* Add .02 seconds of slop */
2588
2589 if (cflag & CRTSCTS)
2590 info->port.flags |= ASYNC_CTS_FLOW;
2591 else
2592 info->port.flags &= ~ASYNC_CTS_FLOW;
2593
2594 if (cflag & CLOCAL)
2595 info->port.flags &= ~ASYNC_CHECK_CD;
2596 else
2597 info->port.flags |= ASYNC_CHECK_CD;
2598
2599 /* process tty input control flags */
2600
2601 info->read_status_mask = IRQ_RXOVER;
2602 if (I_INPCK(info->port.tty))
2603 info->read_status_mask |= MASK_PARITY | MASK_FRAMING;
2604 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
2605 info->read_status_mask |= MASK_BREAK;
2606 if (I_IGNPAR(info->port.tty))
2607 info->ignore_status_mask |= MASK_PARITY | MASK_FRAMING;
2608 if (I_IGNBRK(info->port.tty)) {
2609 info->ignore_status_mask |= MASK_BREAK;
2610 /* If ignoring parity and break indicators, ignore
2611 * overruns too. (For real raw support).
2612 */
2613 if (I_IGNPAR(info->port.tty))
2614 info->ignore_status_mask |= MASK_OVERRUN;
2615 }
2616
2617 program_hw(info);
2618}
2619
2620static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount)
2621{
2622 DBGINFO(("%s get_stats\n", info->device_name));
2623 if (!user_icount) {
2624 memset(&info->icount, 0, sizeof(info->icount));
2625 } else {
2626 if (copy_to_user(user_icount, &info->icount, sizeof(struct mgsl_icount)))
2627 return -EFAULT;
2628 }
2629 return 0;
2630}
2631
2632static int get_params(struct slgt_info *info, MGSL_PARAMS __user *user_params)
2633{
2634 DBGINFO(("%s get_params\n", info->device_name));
2635 if (copy_to_user(user_params, &info->params, sizeof(MGSL_PARAMS)))
2636 return -EFAULT;
2637 return 0;
2638}
2639
2640static int set_params(struct slgt_info *info, MGSL_PARAMS __user *new_params)
2641{
2642 unsigned long flags;
2643 MGSL_PARAMS tmp_params;
2644
2645 DBGINFO(("%s set_params\n", info->device_name));
2646 if (copy_from_user(&tmp_params, new_params, sizeof(MGSL_PARAMS)))
2647 return -EFAULT;
2648
2649 spin_lock_irqsave(&info->lock, flags);
2650 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK)
2651 info->base_clock = tmp_params.clock_speed;
2652 else
2653 memcpy(&info->params, &tmp_params, sizeof(MGSL_PARAMS));
2654 spin_unlock_irqrestore(&info->lock, flags);
2655
2656 program_hw(info);
2657
2658 return 0;
2659}
2660
2661static int get_txidle(struct slgt_info *info, int __user *idle_mode)
2662{
2663 DBGINFO(("%s get_txidle=%d\n", info->device_name, info->idle_mode));
2664 if (put_user(info->idle_mode, idle_mode))
2665 return -EFAULT;
2666 return 0;
2667}
2668
2669static int set_txidle(struct slgt_info *info, int idle_mode)
2670{
2671 unsigned long flags;
2672 DBGINFO(("%s set_txidle(%d)\n", info->device_name, idle_mode));
2673 spin_lock_irqsave(&info->lock,flags);
2674 info->idle_mode = idle_mode;
2675 if (info->params.mode != MGSL_MODE_ASYNC)
2676 tx_set_idle(info);
2677 spin_unlock_irqrestore(&info->lock,flags);
2678 return 0;
2679}
2680
2681static int tx_enable(struct slgt_info *info, int enable)
2682{
2683 unsigned long flags;
2684 DBGINFO(("%s tx_enable(%d)\n", info->device_name, enable));
2685 spin_lock_irqsave(&info->lock,flags);
2686 if (enable) {
2687 if (!info->tx_enabled)
2688 tx_start(info);
2689 } else {
2690 if (info->tx_enabled)
2691 tx_stop(info);
2692 }
2693 spin_unlock_irqrestore(&info->lock,flags);
2694 return 0;
2695}
2696
2697/*
2698 * abort transmit HDLC frame
2699 */
2700static int tx_abort(struct slgt_info *info)
2701{
2702 unsigned long flags;
2703 DBGINFO(("%s tx_abort\n", info->device_name));
2704 spin_lock_irqsave(&info->lock,flags);
2705 tdma_reset(info);
2706 spin_unlock_irqrestore(&info->lock,flags);
2707 return 0;
2708}
2709
2710static int rx_enable(struct slgt_info *info, int enable)
2711{
2712 unsigned long flags;
2713 unsigned int rbuf_fill_level;
2714 DBGINFO(("%s rx_enable(%08x)\n", info->device_name, enable));
2715 spin_lock_irqsave(&info->lock,flags);
2716 /*
2717 * enable[31..16] = receive DMA buffer fill level
2718 * 0 = noop (leave fill level unchanged)
2719 * fill level must be multiple of 4 and <= buffer size
2720 */
2721 rbuf_fill_level = ((unsigned int)enable) >> 16;
2722 if (rbuf_fill_level) {
2723 if ((rbuf_fill_level > DMABUFSIZE) || (rbuf_fill_level % 4)) {
2724 spin_unlock_irqrestore(&info->lock, flags);
2725 return -EINVAL;
2726 }
2727 info->rbuf_fill_level = rbuf_fill_level;
2728 if (rbuf_fill_level < 128)
2729 info->rx_pio = 1; /* PIO mode */
2730 else
2731 info->rx_pio = 0; /* DMA mode */
2732 rx_stop(info); /* restart receiver to use new fill level */
2733 }
2734
2735 /*
2736 * enable[1..0] = receiver enable command
2737 * 0 = disable
2738 * 1 = enable
2739 * 2 = enable or force hunt mode if already enabled
2740 */
2741 enable &= 3;
2742 if (enable) {
2743 if (!info->rx_enabled)
2744 rx_start(info);
2745 else if (enable == 2) {
2746 /* force hunt mode (write 1 to RCR[3]) */
2747 wr_reg16(info, RCR, rd_reg16(info, RCR) | BIT3);
2748 }
2749 } else {
2750 if (info->rx_enabled)
2751 rx_stop(info);
2752 }
2753 spin_unlock_irqrestore(&info->lock,flags);
2754 return 0;
2755}
2756
2757/*
2758 * wait for specified event to occur
2759 */
2760static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr)
2761{
2762 unsigned long flags;
2763 int s;
2764 int rc=0;
2765 struct mgsl_icount cprev, cnow;
2766 int events;
2767 int mask;
2768 struct _input_signal_events oldsigs, newsigs;
2769 DECLARE_WAITQUEUE(wait, current);
2770
2771 if (get_user(mask, mask_ptr))
2772 return -EFAULT;
2773
2774 DBGINFO(("%s wait_mgsl_event(%d)\n", info->device_name, mask));
2775
2776 spin_lock_irqsave(&info->lock,flags);
2777
2778 /* return immediately if state matches requested events */
2779 get_signals(info);
2780 s = info->signals;
2781
2782 events = mask &
2783 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2784 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2785 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2786 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2787 if (events) {
2788 spin_unlock_irqrestore(&info->lock,flags);
2789 goto exit;
2790 }
2791
2792 /* save current irq counts */
2793 cprev = info->icount;
2794 oldsigs = info->input_signal_events;
2795
2796 /* enable hunt and idle irqs if needed */
2797 if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
2798 unsigned short val = rd_reg16(info, SCR);
2799 if (!(val & IRQ_RXIDLE))
2800 wr_reg16(info, SCR, (unsigned short)(val | IRQ_RXIDLE));
2801 }
2802
2803 set_current_state(TASK_INTERRUPTIBLE);
2804 add_wait_queue(&info->event_wait_q, &wait);
2805
2806 spin_unlock_irqrestore(&info->lock,flags);
2807
2808 for(;;) {
2809 schedule();
2810 if (signal_pending(current)) {
2811 rc = -ERESTARTSYS;
2812 break;
2813 }
2814
2815 /* get current irq counts */
2816 spin_lock_irqsave(&info->lock,flags);
2817 cnow = info->icount;
2818 newsigs = info->input_signal_events;
2819 set_current_state(TASK_INTERRUPTIBLE);
2820 spin_unlock_irqrestore(&info->lock,flags);
2821
2822 /* if no change, wait aborted for some reason */
2823 if (newsigs.dsr_up == oldsigs.dsr_up &&
2824 newsigs.dsr_down == oldsigs.dsr_down &&
2825 newsigs.dcd_up == oldsigs.dcd_up &&
2826 newsigs.dcd_down == oldsigs.dcd_down &&
2827 newsigs.cts_up == oldsigs.cts_up &&
2828 newsigs.cts_down == oldsigs.cts_down &&
2829 newsigs.ri_up == oldsigs.ri_up &&
2830 newsigs.ri_down == oldsigs.ri_down &&
2831 cnow.exithunt == cprev.exithunt &&
2832 cnow.rxidle == cprev.rxidle) {
2833 rc = -EIO;
2834 break;
2835 }
2836
2837 events = mask &
2838 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2839 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2840 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2841 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2842 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2843 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2844 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2845 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2846 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2847 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2848 if (events)
2849 break;
2850
2851 cprev = cnow;
2852 oldsigs = newsigs;
2853 }
2854
2855 remove_wait_queue(&info->event_wait_q, &wait);
2856 set_current_state(TASK_RUNNING);
2857
2858
2859 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2860 spin_lock_irqsave(&info->lock,flags);
2861 if (!waitqueue_active(&info->event_wait_q)) {
2862 /* disable enable exit hunt mode/idle rcvd IRQs */
2863 wr_reg16(info, SCR,
2864 (unsigned short)(rd_reg16(info, SCR) & ~IRQ_RXIDLE));
2865 }
2866 spin_unlock_irqrestore(&info->lock,flags);
2867 }
2868exit:
2869 if (rc == 0)
2870 rc = put_user(events, mask_ptr);
2871 return rc;
2872}
2873
2874static int get_interface(struct slgt_info *info, int __user *if_mode)
2875{
2876 DBGINFO(("%s get_interface=%x\n", info->device_name, info->if_mode));
2877 if (put_user(info->if_mode, if_mode))
2878 return -EFAULT;
2879 return 0;
2880}
2881
2882static int set_interface(struct slgt_info *info, int if_mode)
2883{
2884 unsigned long flags;
2885 unsigned short val;
2886
2887 DBGINFO(("%s set_interface=%x)\n", info->device_name, if_mode));
2888 spin_lock_irqsave(&info->lock,flags);
2889 info->if_mode = if_mode;
2890
2891 msc_set_vcr(info);
2892
2893 /* TCR (tx control) 07 1=RTS driver control */
2894 val = rd_reg16(info, TCR);
2895 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
2896 val |= BIT7;
2897 else
2898 val &= ~BIT7;
2899 wr_reg16(info, TCR, val);
2900
2901 spin_unlock_irqrestore(&info->lock,flags);
2902 return 0;
2903}
2904
2905static int get_xsync(struct slgt_info *info, int __user *xsync)
2906{
2907 DBGINFO(("%s get_xsync=%x\n", info->device_name, info->xsync));
2908 if (put_user(info->xsync, xsync))
2909 return -EFAULT;
2910 return 0;
2911}
2912
2913/*
2914 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2915 *
2916 * sync pattern is contained in least significant bytes of value
2917 * most significant byte of sync pattern is oldest (1st sent/detected)
2918 */
2919static int set_xsync(struct slgt_info *info, int xsync)
2920{
2921 unsigned long flags;
2922
2923 DBGINFO(("%s set_xsync=%x)\n", info->device_name, xsync));
2924 spin_lock_irqsave(&info->lock, flags);
2925 info->xsync = xsync;
2926 wr_reg32(info, XSR, xsync);
2927 spin_unlock_irqrestore(&info->lock, flags);
2928 return 0;
2929}
2930
2931static int get_xctrl(struct slgt_info *info, int __user *xctrl)
2932{
2933 DBGINFO(("%s get_xctrl=%x\n", info->device_name, info->xctrl));
2934 if (put_user(info->xctrl, xctrl))
2935 return -EFAULT;
2936 return 0;
2937}
2938
2939/*
2940 * set extended control options
2941 *
2942 * xctrl[31:19] reserved, must be zero
2943 * xctrl[18:17] extended sync pattern length in bytes
2944 * 00 = 1 byte in xsr[7:0]
2945 * 01 = 2 bytes in xsr[15:0]
2946 * 10 = 3 bytes in xsr[23:0]
2947 * 11 = 4 bytes in xsr[31:0]
2948 * xctrl[16] 1 = enable terminal count, 0=disabled
2949 * xctrl[15:0] receive terminal count for fixed length packets
2950 * value is count minus one (0 = 1 byte packet)
2951 * when terminal count is reached, receiver
2952 * automatically returns to hunt mode and receive
2953 * FIFO contents are flushed to DMA buffers with
2954 * end of frame (EOF) status
2955 */
2956static int set_xctrl(struct slgt_info *info, int xctrl)
2957{
2958 unsigned long flags;
2959
2960 DBGINFO(("%s set_xctrl=%x)\n", info->device_name, xctrl));
2961 spin_lock_irqsave(&info->lock, flags);
2962 info->xctrl = xctrl;
2963 wr_reg32(info, XCR, xctrl);
2964 spin_unlock_irqrestore(&info->lock, flags);
2965 return 0;
2966}
2967
2968/*
2969 * set general purpose IO pin state and direction
2970 *
2971 * user_gpio fields:
2972 * state each bit indicates a pin state
2973 * smask set bit indicates pin state to set
2974 * dir each bit indicates a pin direction (0=input, 1=output)
2975 * dmask set bit indicates pin direction to set
2976 */
2977static int set_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2978{
2979 unsigned long flags;
2980 struct gpio_desc gpio;
2981 __u32 data;
2982
2983 if (!info->gpio_present)
2984 return -EINVAL;
2985 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2986 return -EFAULT;
2987 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2988 info->device_name, gpio.state, gpio.smask,
2989 gpio.dir, gpio.dmask));
2990
2991 spin_lock_irqsave(&info->port_array[0]->lock, flags);
2992 if (gpio.dmask) {
2993 data = rd_reg32(info, IODR);
2994 data |= gpio.dmask & gpio.dir;
2995 data &= ~(gpio.dmask & ~gpio.dir);
2996 wr_reg32(info, IODR, data);
2997 }
2998 if (gpio.smask) {
2999 data = rd_reg32(info, IOVR);
3000 data |= gpio.smask & gpio.state;
3001 data &= ~(gpio.smask & ~gpio.state);
3002 wr_reg32(info, IOVR, data);
3003 }
3004 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3005
3006 return 0;
3007}
3008
3009/*
3010 * get general purpose IO pin state and direction
3011 */
3012static int get_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3013{
3014 struct gpio_desc gpio;
3015 if (!info->gpio_present)
3016 return -EINVAL;
3017 gpio.state = rd_reg32(info, IOVR);
3018 gpio.smask = 0xffffffff;
3019 gpio.dir = rd_reg32(info, IODR);
3020 gpio.dmask = 0xffffffff;
3021 if (copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3022 return -EFAULT;
3023 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3024 info->device_name, gpio.state, gpio.dir));
3025 return 0;
3026}
3027
3028/*
3029 * conditional wait facility
3030 */
3031static void init_cond_wait(struct cond_wait *w, unsigned int data)
3032{
3033 init_waitqueue_head(&w->q);
3034 init_waitqueue_entry(&w->wait, current);
3035 w->data = data;
3036}
3037
3038static void add_cond_wait(struct cond_wait **head, struct cond_wait *w)
3039{
3040 set_current_state(TASK_INTERRUPTIBLE);
3041 add_wait_queue(&w->q, &w->wait);
3042 w->next = *head;
3043 *head = w;
3044}
3045
3046static void remove_cond_wait(struct cond_wait **head, struct cond_wait *cw)
3047{
3048 struct cond_wait *w, *prev;
3049 remove_wait_queue(&cw->q, &cw->wait);
3050 set_current_state(TASK_RUNNING);
3051 for (w = *head, prev = NULL ; w != NULL ; prev = w, w = w->next) {
3052 if (w == cw) {
3053 if (prev != NULL)
3054 prev->next = w->next;
3055 else
3056 *head = w->next;
3057 break;
3058 }
3059 }
3060}
3061
3062static void flush_cond_wait(struct cond_wait **head)
3063{
3064 while (*head != NULL) {
3065 wake_up_interruptible(&(*head)->q);
3066 *head = (*head)->next;
3067 }
3068}
3069
3070/*
3071 * wait for general purpose I/O pin(s) to enter specified state
3072 *
3073 * user_gpio fields:
3074 * state - bit indicates target pin state
3075 * smask - set bit indicates watched pin
3076 *
3077 * The wait ends when at least one watched pin enters the specified
3078 * state. When 0 (no error) is returned, user_gpio->state is set to the
3079 * state of all GPIO pins when the wait ends.
3080 *
3081 * Note: Each pin may be a dedicated input, dedicated output, or
3082 * configurable input/output. The number and configuration of pins
3083 * varies with the specific adapter model. Only input pins (dedicated
3084 * or configured) can be monitored with this function.
3085 */
3086static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3087{
3088 unsigned long flags;
3089 int rc = 0;
3090 struct gpio_desc gpio;
3091 struct cond_wait wait;
3092 u32 state;
3093
3094 if (!info->gpio_present)
3095 return -EINVAL;
3096 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
3097 return -EFAULT;
3098 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3099 info->device_name, gpio.state, gpio.smask));
3100 /* ignore output pins identified by set IODR bit */
3101 if ((gpio.smask &= ~rd_reg32(info, IODR)) == 0)
3102 return -EINVAL;
3103 init_cond_wait(&wait, gpio.smask);
3104
3105 spin_lock_irqsave(&info->port_array[0]->lock, flags);
3106 /* enable interrupts for watched pins */
3107 wr_reg32(info, IOER, rd_reg32(info, IOER) | gpio.smask);
3108 /* get current pin states */
3109 state = rd_reg32(info, IOVR);
3110
3111 if (gpio.smask & ~(state ^ gpio.state)) {
3112 /* already in target state */
3113 gpio.state = state;
3114 } else {
3115 /* wait for target state */
3116 add_cond_wait(&info->gpio_wait_q, &wait);
3117 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3118 schedule();
3119 if (signal_pending(current))
3120 rc = -ERESTARTSYS;
3121 else
3122 gpio.state = wait.data;
3123 spin_lock_irqsave(&info->port_array[0]->lock, flags);
3124 remove_cond_wait(&info->gpio_wait_q, &wait);
3125 }
3126
3127 /* disable all GPIO interrupts if no waiting processes */
3128 if (info->gpio_wait_q == NULL)
3129 wr_reg32(info, IOER, 0);
3130 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
3131
3132 if ((rc == 0) && copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3133 rc = -EFAULT;
3134 return rc;
3135}
3136
3137static int modem_input_wait(struct slgt_info *info,int arg)
3138{
3139 unsigned long flags;
3140 int rc;
3141 struct mgsl_icount cprev, cnow;
3142 DECLARE_WAITQUEUE(wait, current);
3143
3144 /* save current irq counts */
3145 spin_lock_irqsave(&info->lock,flags);
3146 cprev = info->icount;
3147 add_wait_queue(&info->status_event_wait_q, &wait);
3148 set_current_state(TASK_INTERRUPTIBLE);
3149 spin_unlock_irqrestore(&info->lock,flags);
3150
3151 for(;;) {
3152 schedule();
3153 if (signal_pending(current)) {
3154 rc = -ERESTARTSYS;
3155 break;
3156 }
3157
3158 /* get new irq counts */
3159 spin_lock_irqsave(&info->lock,flags);
3160 cnow = info->icount;
3161 set_current_state(TASK_INTERRUPTIBLE);
3162 spin_unlock_irqrestore(&info->lock,flags);
3163
3164 /* if no change, wait aborted for some reason */
3165 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
3166 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
3167 rc = -EIO;
3168 break;
3169 }
3170
3171 /* check for change in caller specified modem input */
3172 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
3173 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
3174 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
3175 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
3176 rc = 0;
3177 break;
3178 }
3179
3180 cprev = cnow;
3181 }
3182 remove_wait_queue(&info->status_event_wait_q, &wait);
3183 set_current_state(TASK_RUNNING);
3184 return rc;
3185}
3186
3187/*
3188 * return state of serial control and status signals
3189 */
3190static int tiocmget(struct tty_struct *tty)
3191{
3192 struct slgt_info *info = tty->driver_data;
3193 unsigned int result;
3194 unsigned long flags;
3195
3196 spin_lock_irqsave(&info->lock,flags);
3197 get_signals(info);
3198 spin_unlock_irqrestore(&info->lock,flags);
3199
3200 result = ((info->signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
3201 ((info->signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
3202 ((info->signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
3203 ((info->signals & SerialSignal_RI) ? TIOCM_RNG:0) +
3204 ((info->signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
3205 ((info->signals & SerialSignal_CTS) ? TIOCM_CTS:0);
3206
3207 DBGINFO(("%s tiocmget value=%08X\n", info->device_name, result));
3208 return result;
3209}
3210
3211/*
3212 * set modem control signals (DTR/RTS)
3213 *
3214 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3215 * TIOCMSET = set/clear signal values
3216 * value bit mask for command
3217 */
3218static int tiocmset(struct tty_struct *tty,
3219 unsigned int set, unsigned int clear)
3220{
3221 struct slgt_info *info = tty->driver_data;
3222 unsigned long flags;
3223
3224 DBGINFO(("%s tiocmset(%x,%x)\n", info->device_name, set, clear));
3225
3226 if (set & TIOCM_RTS)
3227 info->signals |= SerialSignal_RTS;
3228 if (set & TIOCM_DTR)
3229 info->signals |= SerialSignal_DTR;
3230 if (clear & TIOCM_RTS)
3231 info->signals &= ~SerialSignal_RTS;
3232 if (clear & TIOCM_DTR)
3233 info->signals &= ~SerialSignal_DTR;
3234
3235 spin_lock_irqsave(&info->lock,flags);
3236 set_signals(info);
3237 spin_unlock_irqrestore(&info->lock,flags);
3238 return 0;
3239}
3240
3241static int carrier_raised(struct tty_port *port)
3242{
3243 unsigned long flags;
3244 struct slgt_info *info = container_of(port, struct slgt_info, port);
3245
3246 spin_lock_irqsave(&info->lock,flags);
3247 get_signals(info);
3248 spin_unlock_irqrestore(&info->lock,flags);
3249 return (info->signals & SerialSignal_DCD) ? 1 : 0;
3250}
3251
3252static void dtr_rts(struct tty_port *port, int on)
3253{
3254 unsigned long flags;
3255 struct slgt_info *info = container_of(port, struct slgt_info, port);
3256
3257 spin_lock_irqsave(&info->lock,flags);
3258 if (on)
3259 info->signals |= SerialSignal_RTS | SerialSignal_DTR;
3260 else
3261 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
3262 set_signals(info);
3263 spin_unlock_irqrestore(&info->lock,flags);
3264}
3265
3266
3267/*
3268 * block current process until the device is ready to open
3269 */
3270static int block_til_ready(struct tty_struct *tty, struct file *filp,
3271 struct slgt_info *info)
3272{
3273 DECLARE_WAITQUEUE(wait, current);
3274 int retval;
3275 bool do_clocal = false;
3276 bool extra_count = false;
3277 unsigned long flags;
3278 int cd;
3279 struct tty_port *port = &info->port;
3280
3281 DBGINFO(("%s block_til_ready\n", tty->driver->name));
3282
3283 if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3284 /* nonblock mode is set or port is not enabled */
3285 port->flags |= ASYNC_NORMAL_ACTIVE;
3286 return 0;
3287 }
3288
3289 if (tty->termios.c_cflag & CLOCAL)
3290 do_clocal = true;
3291
3292 /* Wait for carrier detect and the line to become
3293 * free (i.e., not in use by the callout). While we are in
3294 * this loop, port->count is dropped by one, so that
3295 * close() knows when to free things. We restore it upon
3296 * exit, either normal or abnormal.
3297 */
3298
3299 retval = 0;
3300 add_wait_queue(&port->open_wait, &wait);
3301
3302 spin_lock_irqsave(&info->lock, flags);
3303 if (!tty_hung_up_p(filp)) {
3304 extra_count = true;
3305 port->count--;
3306 }
3307 spin_unlock_irqrestore(&info->lock, flags);
3308 port->blocked_open++;
3309
3310 while (1) {
3311 if (C_BAUD(tty) && test_bit(ASYNCB_INITIALIZED, &port->flags))
3312 tty_port_raise_dtr_rts(port);
3313
3314 set_current_state(TASK_INTERRUPTIBLE);
3315
3316 if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3317 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
3318 -EAGAIN : -ERESTARTSYS;
3319 break;
3320 }
3321
3322 cd = tty_port_carrier_raised(port);
3323
3324 if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd ))
3325 break;
3326
3327 if (signal_pending(current)) {
3328 retval = -ERESTARTSYS;
3329 break;
3330 }
3331
3332 DBGINFO(("%s block_til_ready wait\n", tty->driver->name));
3333 tty_unlock(tty);
3334 schedule();
3335 tty_lock(tty);
3336 }
3337
3338 set_current_state(TASK_RUNNING);
3339 remove_wait_queue(&port->open_wait, &wait);
3340
3341 if (extra_count)
3342 port->count++;
3343 port->blocked_open--;
3344
3345 if (!retval)
3346 port->flags |= ASYNC_NORMAL_ACTIVE;
3347
3348 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty->driver->name, retval));
3349 return retval;
3350}
3351
3352/*
3353 * allocate buffers used for calling line discipline receive_buf
3354 * directly in synchronous mode
3355 * note: add 5 bytes to max frame size to allow appending
3356 * 32-bit CRC and status byte when configured to do so
3357 */
3358static int alloc_tmp_rbuf(struct slgt_info *info)
3359{
3360 info->tmp_rbuf = kmalloc(info->max_frame_size + 5, GFP_KERNEL);
3361 if (info->tmp_rbuf == NULL)
3362 return -ENOMEM;
3363 /* unused flag buffer to satisfy receive_buf calling interface */
3364 info->flag_buf = kzalloc(info->max_frame_size + 5, GFP_KERNEL);
3365 if (!info->flag_buf) {
3366 kfree(info->tmp_rbuf);
3367 info->tmp_rbuf = NULL;
3368 return -ENOMEM;
3369 }
3370 return 0;
3371}
3372
3373static void free_tmp_rbuf(struct slgt_info *info)
3374{
3375 kfree(info->tmp_rbuf);
3376 info->tmp_rbuf = NULL;
3377 kfree(info->flag_buf);
3378 info->flag_buf = NULL;
3379}
3380
3381/*
3382 * allocate DMA descriptor lists.
3383 */
3384static int alloc_desc(struct slgt_info *info)
3385{
3386 unsigned int i;
3387 unsigned int pbufs;
3388
3389 /* allocate memory to hold descriptor lists */
3390 info->bufs = pci_alloc_consistent(info->pdev, DESC_LIST_SIZE, &info->bufs_dma_addr);
3391 if (info->bufs == NULL)
3392 return -ENOMEM;
3393
3394 memset(info->bufs, 0, DESC_LIST_SIZE);
3395
3396 info->rbufs = (struct slgt_desc*)info->bufs;
3397 info->tbufs = ((struct slgt_desc*)info->bufs) + info->rbuf_count;
3398
3399 pbufs = (unsigned int)info->bufs_dma_addr;
3400
3401 /*
3402 * Build circular lists of descriptors
3403 */
3404
3405 for (i=0; i < info->rbuf_count; i++) {
3406 /* physical address of this descriptor */
3407 info->rbufs[i].pdesc = pbufs + (i * sizeof(struct slgt_desc));
3408
3409 /* physical address of next descriptor */
3410 if (i == info->rbuf_count - 1)
3411 info->rbufs[i].next = cpu_to_le32(pbufs);
3412 else
3413 info->rbufs[i].next = cpu_to_le32(pbufs + ((i+1) * sizeof(struct slgt_desc)));
3414 set_desc_count(info->rbufs[i], DMABUFSIZE);
3415 }
3416
3417 for (i=0; i < info->tbuf_count; i++) {
3418 /* physical address of this descriptor */
3419 info->tbufs[i].pdesc = pbufs + ((info->rbuf_count + i) * sizeof(struct slgt_desc));
3420
3421 /* physical address of next descriptor */
3422 if (i == info->tbuf_count - 1)
3423 info->tbufs[i].next = cpu_to_le32(pbufs + info->rbuf_count * sizeof(struct slgt_desc));
3424 else
3425 info->tbufs[i].next = cpu_to_le32(pbufs + ((info->rbuf_count + i + 1) * sizeof(struct slgt_desc)));
3426 }
3427
3428 return 0;
3429}
3430
3431static void free_desc(struct slgt_info *info)
3432{
3433 if (info->bufs != NULL) {
3434 pci_free_consistent(info->pdev, DESC_LIST_SIZE, info->bufs, info->bufs_dma_addr);
3435 info->bufs = NULL;
3436 info->rbufs = NULL;
3437 info->tbufs = NULL;
3438 }
3439}
3440
3441static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3442{
3443 int i;
3444 for (i=0; i < count; i++) {
3445 if ((bufs[i].buf = pci_alloc_consistent(info->pdev, DMABUFSIZE, &bufs[i].buf_dma_addr)) == NULL)
3446 return -ENOMEM;
3447 bufs[i].pbuf = cpu_to_le32((unsigned int)bufs[i].buf_dma_addr);
3448 }
3449 return 0;
3450}
3451
3452static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3453{
3454 int i;
3455 for (i=0; i < count; i++) {
3456 if (bufs[i].buf == NULL)
3457 continue;
3458 pci_free_consistent(info->pdev, DMABUFSIZE, bufs[i].buf, bufs[i].buf_dma_addr);
3459 bufs[i].buf = NULL;
3460 }
3461}
3462
3463static int alloc_dma_bufs(struct slgt_info *info)
3464{
3465 info->rbuf_count = 32;
3466 info->tbuf_count = 32;
3467
3468 if (alloc_desc(info) < 0 ||
3469 alloc_bufs(info, info->rbufs, info->rbuf_count) < 0 ||
3470 alloc_bufs(info, info->tbufs, info->tbuf_count) < 0 ||
3471 alloc_tmp_rbuf(info) < 0) {
3472 DBGERR(("%s DMA buffer alloc fail\n", info->device_name));
3473 return -ENOMEM;
3474 }
3475 reset_rbufs(info);
3476 return 0;
3477}
3478
3479static void free_dma_bufs(struct slgt_info *info)
3480{
3481 if (info->bufs) {
3482 free_bufs(info, info->rbufs, info->rbuf_count);
3483 free_bufs(info, info->tbufs, info->tbuf_count);
3484 free_desc(info);
3485 }
3486 free_tmp_rbuf(info);
3487}
3488
3489static int claim_resources(struct slgt_info *info)
3490{
3491 if (request_mem_region(info->phys_reg_addr, SLGT_REG_SIZE, "synclink_gt") == NULL) {
3492 DBGERR(("%s reg addr conflict, addr=%08X\n",
3493 info->device_name, info->phys_reg_addr));
3494 info->init_error = DiagStatus_AddressConflict;
3495 goto errout;
3496 }
3497 else
3498 info->reg_addr_requested = true;
3499
3500 info->reg_addr = ioremap_nocache(info->phys_reg_addr, SLGT_REG_SIZE);
3501 if (!info->reg_addr) {
3502 DBGERR(("%s can't map device registers, addr=%08X\n",
3503 info->device_name, info->phys_reg_addr));
3504 info->init_error = DiagStatus_CantAssignPciResources;
3505 goto errout;
3506 }
3507 return 0;
3508
3509errout:
3510 release_resources(info);
3511 return -ENODEV;
3512}
3513
3514static void release_resources(struct slgt_info *info)
3515{
3516 if (info->irq_requested) {
3517 free_irq(info->irq_level, info);
3518 info->irq_requested = false;
3519 }
3520
3521 if (info->reg_addr_requested) {
3522 release_mem_region(info->phys_reg_addr, SLGT_REG_SIZE);
3523 info->reg_addr_requested = false;
3524 }
3525
3526 if (info->reg_addr) {
3527 iounmap(info->reg_addr);
3528 info->reg_addr = NULL;
3529 }
3530}
3531
3532/* Add the specified device instance data structure to the
3533 * global linked list of devices and increment the device count.
3534 */
3535static void add_device(struct slgt_info *info)
3536{
3537 char *devstr;
3538
3539 info->next_device = NULL;
3540 info->line = slgt_device_count;
3541 sprintf(info->device_name, "%s%d", tty_dev_prefix, info->line);
3542
3543 if (info->line < MAX_DEVICES) {
3544 if (maxframe[info->line])
3545 info->max_frame_size = maxframe[info->line];
3546 }
3547
3548 slgt_device_count++;
3549
3550 if (!slgt_device_list)
3551 slgt_device_list = info;
3552 else {
3553 struct slgt_info *current_dev = slgt_device_list;
3554 while(current_dev->next_device)
3555 current_dev = current_dev->next_device;
3556 current_dev->next_device = info;
3557 }
3558
3559 if (info->max_frame_size < 4096)
3560 info->max_frame_size = 4096;
3561 else if (info->max_frame_size > 65535)
3562 info->max_frame_size = 65535;
3563
3564 switch(info->pdev->device) {
3565 case SYNCLINK_GT_DEVICE_ID:
3566 devstr = "GT";
3567 break;
3568 case SYNCLINK_GT2_DEVICE_ID:
3569 devstr = "GT2";
3570 break;
3571 case SYNCLINK_GT4_DEVICE_ID:
3572 devstr = "GT4";
3573 break;
3574 case SYNCLINK_AC_DEVICE_ID:
3575 devstr = "AC";
3576 info->params.mode = MGSL_MODE_ASYNC;
3577 break;
3578 default:
3579 devstr = "(unknown model)";
3580 }
3581 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3582 devstr, info->device_name, info->phys_reg_addr,
3583 info->irq_level, info->max_frame_size);
3584
3585#if SYNCLINK_GENERIC_HDLC
3586 hdlcdev_init(info);
3587#endif
3588}
3589
3590static const struct tty_port_operations slgt_port_ops = {
3591 .carrier_raised = carrier_raised,
3592 .dtr_rts = dtr_rts,
3593};
3594
3595/*
3596 * allocate device instance structure, return NULL on failure
3597 */
3598static struct slgt_info *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
3599{
3600 struct slgt_info *info;
3601
3602 info = kzalloc(sizeof(struct slgt_info), GFP_KERNEL);
3603
3604 if (!info) {
3605 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3606 driver_name, adapter_num, port_num));
3607 } else {
3608 tty_port_init(&info->port);
3609 info->port.ops = &slgt_port_ops;
3610 info->magic = MGSL_MAGIC;
3611 INIT_WORK(&info->task, bh_handler);
3612 info->max_frame_size = 4096;
3613 info->base_clock = 14745600;
3614 info->rbuf_fill_level = DMABUFSIZE;
3615 info->port.close_delay = 5*HZ/10;
3616 info->port.closing_wait = 30*HZ;
3617 init_waitqueue_head(&info->status_event_wait_q);
3618 init_waitqueue_head(&info->event_wait_q);
3619 spin_lock_init(&info->netlock);
3620 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
3621 info->idle_mode = HDLC_TXIDLE_FLAGS;
3622 info->adapter_num = adapter_num;
3623 info->port_num = port_num;
3624
3625 setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
3626 setup_timer(&info->rx_timer, rx_timeout, (unsigned long)info);
3627
3628 /* Copy configuration info to device instance data */
3629 info->pdev = pdev;
3630 info->irq_level = pdev->irq;
3631 info->phys_reg_addr = pci_resource_start(pdev,0);
3632
3633 info->bus_type = MGSL_BUS_TYPE_PCI;
3634 info->irq_flags = IRQF_SHARED;
3635
3636 info->init_error = -1; /* assume error, set to 0 on successful init */
3637 }
3638
3639 return info;
3640}
3641
3642static void device_init(int adapter_num, struct pci_dev *pdev)
3643{
3644 struct slgt_info *port_array[SLGT_MAX_PORTS];
3645 int i;
3646 int port_count = 1;
3647
3648 if (pdev->device == SYNCLINK_GT2_DEVICE_ID)
3649 port_count = 2;
3650 else if (pdev->device == SYNCLINK_GT4_DEVICE_ID)
3651 port_count = 4;
3652
3653 /* allocate device instances for all ports */
3654 for (i=0; i < port_count; ++i) {
3655 port_array[i] = alloc_dev(adapter_num, i, pdev);
3656 if (port_array[i] == NULL) {
3657 for (--i; i >= 0; --i) {
3658 tty_port_destroy(&port_array[i]->port);
3659 kfree(port_array[i]);
3660 }
3661 return;
3662 }
3663 }
3664
3665 /* give copy of port_array to all ports and add to device list */
3666 for (i=0; i < port_count; ++i) {
3667 memcpy(port_array[i]->port_array, port_array, sizeof(port_array));
3668 add_device(port_array[i]);
3669 port_array[i]->port_count = port_count;
3670 spin_lock_init(&port_array[i]->lock);
3671 }
3672
3673 /* Allocate and claim adapter resources */
3674 if (!claim_resources(port_array[0])) {
3675
3676 alloc_dma_bufs(port_array[0]);
3677
3678 /* copy resource information from first port to others */
3679 for (i = 1; i < port_count; ++i) {
3680 port_array[i]->irq_level = port_array[0]->irq_level;
3681 port_array[i]->reg_addr = port_array[0]->reg_addr;
3682 alloc_dma_bufs(port_array[i]);
3683 }
3684
3685 if (request_irq(port_array[0]->irq_level,
3686 slgt_interrupt,
3687 port_array[0]->irq_flags,
3688 port_array[0]->device_name,
3689 port_array[0]) < 0) {
3690 DBGERR(("%s request_irq failed IRQ=%d\n",
3691 port_array[0]->device_name,
3692 port_array[0]->irq_level));
3693 } else {
3694 port_array[0]->irq_requested = true;
3695 adapter_test(port_array[0]);
3696 for (i=1 ; i < port_count ; i++) {
3697 port_array[i]->init_error = port_array[0]->init_error;
3698 port_array[i]->gpio_present = port_array[0]->gpio_present;
3699 }
3700 }
3701 }
3702
3703 for (i = 0; i < port_count; ++i) {
3704 struct slgt_info *info = port_array[i];
3705 tty_port_register_device(&info->port, serial_driver, info->line,
3706 &info->pdev->dev);
3707 }
3708}
3709
3710static int init_one(struct pci_dev *dev,
3711 const struct pci_device_id *ent)
3712{
3713 if (pci_enable_device(dev)) {
3714 printk("error enabling pci device %p\n", dev);
3715 return -EIO;
3716 }
3717 pci_set_master(dev);
3718 device_init(slgt_device_count, dev);
3719 return 0;
3720}
3721
3722static void remove_one(struct pci_dev *dev)
3723{
3724}
3725
3726static const struct tty_operations ops = {
3727 .open = open,
3728 .close = close,
3729 .write = write,
3730 .put_char = put_char,
3731 .flush_chars = flush_chars,
3732 .write_room = write_room,
3733 .chars_in_buffer = chars_in_buffer,
3734 .flush_buffer = flush_buffer,
3735 .ioctl = ioctl,
3736 .compat_ioctl = slgt_compat_ioctl,
3737 .throttle = throttle,
3738 .unthrottle = unthrottle,
3739 .send_xchar = send_xchar,
3740 .break_ctl = set_break,
3741 .wait_until_sent = wait_until_sent,
3742 .set_termios = set_termios,
3743 .stop = tx_hold,
3744 .start = tx_release,
3745 .hangup = hangup,
3746 .tiocmget = tiocmget,
3747 .tiocmset = tiocmset,
3748 .get_icount = get_icount,
3749 .proc_fops = &synclink_gt_proc_fops,
3750};
3751
3752static void slgt_cleanup(void)
3753{
3754 int rc;
3755 struct slgt_info *info;
3756 struct slgt_info *tmp;
3757
3758 printk(KERN_INFO "unload %s\n", driver_name);
3759
3760 if (serial_driver) {
3761 for (info=slgt_device_list ; info != NULL ; info=info->next_device)
3762 tty_unregister_device(serial_driver, info->line);
3763 if ((rc = tty_unregister_driver(serial_driver)))
3764 DBGERR(("tty_unregister_driver error=%d\n", rc));
3765 put_tty_driver(serial_driver);
3766 }
3767
3768 /* reset devices */
3769 info = slgt_device_list;
3770 while(info) {
3771 reset_port(info);
3772 info = info->next_device;
3773 }
3774
3775 /* release devices */
3776 info = slgt_device_list;
3777 while(info) {
3778#if SYNCLINK_GENERIC_HDLC
3779 hdlcdev_exit(info);
3780#endif
3781 free_dma_bufs(info);
3782 free_tmp_rbuf(info);
3783 if (info->port_num == 0)
3784 release_resources(info);
3785 tmp = info;
3786 info = info->next_device;
3787 tty_port_destroy(&tmp->port);
3788 kfree(tmp);
3789 }
3790
3791 if (pci_registered)
3792 pci_unregister_driver(&pci_driver);
3793}
3794
3795/*
3796 * Driver initialization entry point.
3797 */
3798static int __init slgt_init(void)
3799{
3800 int rc;
3801
3802 printk(KERN_INFO "%s\n", driver_name);
3803
3804 serial_driver = alloc_tty_driver(MAX_DEVICES);
3805 if (!serial_driver) {
3806 printk("%s can't allocate tty driver\n", driver_name);
3807 return -ENOMEM;
3808 }
3809
3810 /* Initialize the tty_driver structure */
3811
3812 serial_driver->driver_name = tty_driver_name;
3813 serial_driver->name = tty_dev_prefix;
3814 serial_driver->major = ttymajor;
3815 serial_driver->minor_start = 64;
3816 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
3817 serial_driver->subtype = SERIAL_TYPE_NORMAL;
3818 serial_driver->init_termios = tty_std_termios;
3819 serial_driver->init_termios.c_cflag =
3820 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
3821 serial_driver->init_termios.c_ispeed = 9600;
3822 serial_driver->init_termios.c_ospeed = 9600;
3823 serial_driver->flags = TTY_DRIVER_REAL_RAW | TTY_DRIVER_DYNAMIC_DEV;
3824 tty_set_operations(serial_driver, &ops);
3825 if ((rc = tty_register_driver(serial_driver)) < 0) {
3826 DBGERR(("%s can't register serial driver\n", driver_name));
3827 put_tty_driver(serial_driver);
3828 serial_driver = NULL;
3829 goto error;
3830 }
3831
3832 printk(KERN_INFO "%s, tty major#%d\n",
3833 driver_name, serial_driver->major);
3834
3835 slgt_device_count = 0;
3836 if ((rc = pci_register_driver(&pci_driver)) < 0) {
3837 printk("%s pci_register_driver error=%d\n", driver_name, rc);
3838 goto error;
3839 }
3840 pci_registered = true;
3841
3842 if (!slgt_device_list)
3843 printk("%s no devices found\n",driver_name);
3844
3845 return 0;
3846
3847error:
3848 slgt_cleanup();
3849 return rc;
3850}
3851
3852static void __exit slgt_exit(void)
3853{
3854 slgt_cleanup();
3855}
3856
3857module_init(slgt_init);
3858module_exit(slgt_exit);
3859
3860/*
3861 * register access routines
3862 */
3863
3864#define CALC_REGADDR() \
3865 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3866 if (addr >= 0x80) \
3867 reg_addr += (info->port_num) * 32; \
3868 else if (addr >= 0x40) \
3869 reg_addr += (info->port_num) * 16;
3870
3871static __u8 rd_reg8(struct slgt_info *info, unsigned int addr)
3872{
3873 CALC_REGADDR();
3874 return readb((void __iomem *)reg_addr);
3875}
3876
3877static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value)
3878{
3879 CALC_REGADDR();
3880 writeb(value, (void __iomem *)reg_addr);
3881}
3882
3883static __u16 rd_reg16(struct slgt_info *info, unsigned int addr)
3884{
3885 CALC_REGADDR();
3886 return readw((void __iomem *)reg_addr);
3887}
3888
3889static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value)
3890{
3891 CALC_REGADDR();
3892 writew(value, (void __iomem *)reg_addr);
3893}
3894
3895static __u32 rd_reg32(struct slgt_info *info, unsigned int addr)
3896{
3897 CALC_REGADDR();
3898 return readl((void __iomem *)reg_addr);
3899}
3900
3901static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value)
3902{
3903 CALC_REGADDR();
3904 writel(value, (void __iomem *)reg_addr);
3905}
3906
3907static void rdma_reset(struct slgt_info *info)
3908{
3909 unsigned int i;
3910
3911 /* set reset bit */
3912 wr_reg32(info, RDCSR, BIT1);
3913
3914 /* wait for enable bit cleared */
3915 for(i=0 ; i < 1000 ; i++)
3916 if (!(rd_reg32(info, RDCSR) & BIT0))
3917 break;
3918}
3919
3920static void tdma_reset(struct slgt_info *info)
3921{
3922 unsigned int i;
3923
3924 /* set reset bit */
3925 wr_reg32(info, TDCSR, BIT1);
3926
3927 /* wait for enable bit cleared */
3928 for(i=0 ; i < 1000 ; i++)
3929 if (!(rd_reg32(info, TDCSR) & BIT0))
3930 break;
3931}
3932
3933/*
3934 * enable internal loopback
3935 * TxCLK and RxCLK are generated from BRG
3936 * and TxD is looped back to RxD internally.
3937 */
3938static void enable_loopback(struct slgt_info *info)
3939{
3940 /* SCR (serial control) BIT2=loopback enable */
3941 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2));
3942
3943 if (info->params.mode != MGSL_MODE_ASYNC) {
3944 /* CCR (clock control)
3945 * 07..05 tx clock source (010 = BRG)
3946 * 04..02 rx clock source (010 = BRG)
3947 * 01 auxclk enable (0 = disable)
3948 * 00 BRG enable (1 = enable)
3949 *
3950 * 0100 1001
3951 */
3952 wr_reg8(info, CCR, 0x49);
3953
3954 /* set speed if available, otherwise use default */
3955 if (info->params.clock_speed)
3956 set_rate(info, info->params.clock_speed);
3957 else
3958 set_rate(info, 3686400);
3959 }
3960}
3961
3962/*
3963 * set baud rate generator to specified rate
3964 */
3965static void set_rate(struct slgt_info *info, u32 rate)
3966{
3967 unsigned int div;
3968 unsigned int osc = info->base_clock;
3969
3970 /* div = osc/rate - 1
3971 *
3972 * Round div up if osc/rate is not integer to
3973 * force to next slowest rate.
3974 */
3975
3976 if (rate) {
3977 div = osc/rate;
3978 if (!(osc % rate) && div)
3979 div--;
3980 wr_reg16(info, BDR, (unsigned short)div);
3981 }
3982}
3983
3984static void rx_stop(struct slgt_info *info)
3985{
3986 unsigned short val;
3987
3988 /* disable and reset receiver */
3989 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
3990 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3991 wr_reg16(info, RCR, val); /* clear reset bit */
3992
3993 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA + IRQ_RXIDLE);
3994
3995 /* clear pending rx interrupts */
3996 wr_reg16(info, SSR, IRQ_RXIDLE + IRQ_RXOVER);
3997
3998 rdma_reset(info);
3999
4000 info->rx_enabled = false;
4001 info->rx_restart = false;
4002}
4003
4004static void rx_start(struct slgt_info *info)
4005{
4006 unsigned short val;
4007
4008 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA);
4009
4010 /* clear pending rx overrun IRQ */
4011 wr_reg16(info, SSR, IRQ_RXOVER);
4012
4013 /* reset and disable receiver */
4014 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
4015 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
4016 wr_reg16(info, RCR, val); /* clear reset bit */
4017
4018 rdma_reset(info);
4019 reset_rbufs(info);
4020
4021 if (info->rx_pio) {
4022 /* rx request when rx FIFO not empty */
4023 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) & ~BIT14));
4024 slgt_irq_on(info, IRQ_RXDATA);
4025 if (info->params.mode == MGSL_MODE_ASYNC) {
4026 /* enable saving of rx status */
4027 wr_reg32(info, RDCSR, BIT6);
4028 }
4029 } else {
4030 /* rx request when rx FIFO half full */
4031 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT14));
4032 /* set 1st descriptor address */
4033 wr_reg32(info, RDDAR, info->rbufs[0].pdesc);
4034
4035 if (info->params.mode != MGSL_MODE_ASYNC) {
4036 /* enable rx DMA and DMA interrupt */
4037 wr_reg32(info, RDCSR, (BIT2 + BIT0));
4038 } else {
4039 /* enable saving of rx status, rx DMA and DMA interrupt */
4040 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0));
4041 }
4042 }
4043
4044 slgt_irq_on(info, IRQ_RXOVER);
4045
4046 /* enable receiver */
4047 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | BIT1));
4048
4049 info->rx_restart = false;
4050 info->rx_enabled = true;
4051}
4052
4053static void tx_start(struct slgt_info *info)
4054{
4055 if (!info->tx_enabled) {
4056 wr_reg16(info, TCR,
4057 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2));
4058 info->tx_enabled = true;
4059 }
4060
4061 if (desc_count(info->tbufs[info->tbuf_start])) {
4062 info->drop_rts_on_tx_done = false;
4063
4064 if (info->params.mode != MGSL_MODE_ASYNC) {
4065 if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
4066 get_signals(info);
4067 if (!(info->signals & SerialSignal_RTS)) {
4068 info->signals |= SerialSignal_RTS;
4069 set_signals(info);
4070 info->drop_rts_on_tx_done = true;
4071 }
4072 }
4073
4074 slgt_irq_off(info, IRQ_TXDATA);
4075 slgt_irq_on(info, IRQ_TXUNDER + IRQ_TXIDLE);
4076 /* clear tx idle and underrun status bits */
4077 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4078 } else {
4079 slgt_irq_off(info, IRQ_TXDATA);
4080 slgt_irq_on(info, IRQ_TXIDLE);
4081 /* clear tx idle status bit */
4082 wr_reg16(info, SSR, IRQ_TXIDLE);
4083 }
4084 /* set 1st descriptor address and start DMA */
4085 wr_reg32(info, TDDAR, info->tbufs[info->tbuf_start].pdesc);
4086 wr_reg32(info, TDCSR, BIT2 + BIT0);
4087 info->tx_active = true;
4088 }
4089}
4090
4091static void tx_stop(struct slgt_info *info)
4092{
4093 unsigned short val;
4094
4095 del_timer(&info->tx_timer);
4096
4097 tdma_reset(info);
4098
4099 /* reset and disable transmitter */
4100 val = rd_reg16(info, TCR) & ~BIT1; /* clear enable bit */
4101 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
4102
4103 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
4104
4105 /* clear tx idle and underrun status bit */
4106 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4107
4108 reset_tbufs(info);
4109
4110 info->tx_enabled = false;
4111 info->tx_active = false;
4112}
4113
4114static void reset_port(struct slgt_info *info)
4115{
4116 if (!info->reg_addr)
4117 return;
4118
4119 tx_stop(info);
4120 rx_stop(info);
4121
4122 info->signals &= ~(SerialSignal_RTS | SerialSignal_DTR);
4123 set_signals(info);
4124
4125 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4126}
4127
4128static void reset_adapter(struct slgt_info *info)
4129{
4130 int i;
4131 for (i=0; i < info->port_count; ++i) {
4132 if (info->port_array[i])
4133 reset_port(info->port_array[i]);
4134 }
4135}
4136
4137static void async_mode(struct slgt_info *info)
4138{
4139 unsigned short val;
4140
4141 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4142 tx_stop(info);
4143 rx_stop(info);
4144
4145 /* TCR (tx control)
4146 *
4147 * 15..13 mode, 010=async
4148 * 12..10 encoding, 000=NRZ
4149 * 09 parity enable
4150 * 08 1=odd parity, 0=even parity
4151 * 07 1=RTS driver control
4152 * 06 1=break enable
4153 * 05..04 character length
4154 * 00=5 bits
4155 * 01=6 bits
4156 * 10=7 bits
4157 * 11=8 bits
4158 * 03 0=1 stop bit, 1=2 stop bits
4159 * 02 reset
4160 * 01 enable
4161 * 00 auto-CTS enable
4162 */
4163 val = 0x4000;
4164
4165 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4166 val |= BIT7;
4167
4168 if (info->params.parity != ASYNC_PARITY_NONE) {
4169 val |= BIT9;
4170 if (info->params.parity == ASYNC_PARITY_ODD)
4171 val |= BIT8;
4172 }
4173
4174 switch (info->params.data_bits)
4175 {
4176 case 6: val |= BIT4; break;
4177 case 7: val |= BIT5; break;
4178 case 8: val |= BIT5 + BIT4; break;
4179 }
4180
4181 if (info->params.stop_bits != 1)
4182 val |= BIT3;
4183
4184 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4185 val |= BIT0;
4186
4187 wr_reg16(info, TCR, val);
4188
4189 /* RCR (rx control)
4190 *
4191 * 15..13 mode, 010=async
4192 * 12..10 encoding, 000=NRZ
4193 * 09 parity enable
4194 * 08 1=odd parity, 0=even parity
4195 * 07..06 reserved, must be 0
4196 * 05..04 character length
4197 * 00=5 bits
4198 * 01=6 bits
4199 * 10=7 bits
4200 * 11=8 bits
4201 * 03 reserved, must be zero
4202 * 02 reset
4203 * 01 enable
4204 * 00 auto-DCD enable
4205 */
4206 val = 0x4000;
4207
4208 if (info->params.parity != ASYNC_PARITY_NONE) {
4209 val |= BIT9;
4210 if (info->params.parity == ASYNC_PARITY_ODD)
4211 val |= BIT8;
4212 }
4213
4214 switch (info->params.data_bits)
4215 {
4216 case 6: val |= BIT4; break;
4217 case 7: val |= BIT5; break;
4218 case 8: val |= BIT5 + BIT4; break;
4219 }
4220
4221 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4222 val |= BIT0;
4223
4224 wr_reg16(info, RCR, val);
4225
4226 /* CCR (clock control)
4227 *
4228 * 07..05 011 = tx clock source is BRG/16
4229 * 04..02 010 = rx clock source is BRG
4230 * 01 0 = auxclk disabled
4231 * 00 1 = BRG enabled
4232 *
4233 * 0110 1001
4234 */
4235 wr_reg8(info, CCR, 0x69);
4236
4237 msc_set_vcr(info);
4238
4239 /* SCR (serial control)
4240 *
4241 * 15 1=tx req on FIFO half empty
4242 * 14 1=rx req on FIFO half full
4243 * 13 tx data IRQ enable
4244 * 12 tx idle IRQ enable
4245 * 11 rx break on IRQ enable
4246 * 10 rx data IRQ enable
4247 * 09 rx break off IRQ enable
4248 * 08 overrun IRQ enable
4249 * 07 DSR IRQ enable
4250 * 06 CTS IRQ enable
4251 * 05 DCD IRQ enable
4252 * 04 RI IRQ enable
4253 * 03 0=16x sampling, 1=8x sampling
4254 * 02 1=txd->rxd internal loopback enable
4255 * 01 reserved, must be zero
4256 * 00 1=master IRQ enable
4257 */
4258 val = BIT15 + BIT14 + BIT0;
4259 /* JCR[8] : 1 = x8 async mode feature available */
4260 if ((rd_reg32(info, JCR) & BIT8) && info->params.data_rate &&
4261 ((info->base_clock < (info->params.data_rate * 16)) ||
4262 (info->base_clock % (info->params.data_rate * 16)))) {
4263 /* use 8x sampling */
4264 val |= BIT3;
4265 set_rate(info, info->params.data_rate * 8);
4266 } else {
4267 /* use 16x sampling */
4268 set_rate(info, info->params.data_rate * 16);
4269 }
4270 wr_reg16(info, SCR, val);
4271
4272 slgt_irq_on(info, IRQ_RXBREAK | IRQ_RXOVER);
4273
4274 if (info->params.loopback)
4275 enable_loopback(info);
4276}
4277
4278static void sync_mode(struct slgt_info *info)
4279{
4280 unsigned short val;
4281
4282 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4283 tx_stop(info);
4284 rx_stop(info);
4285
4286 /* TCR (tx control)
4287 *
4288 * 15..13 mode
4289 * 000=HDLC/SDLC
4290 * 001=raw bit synchronous
4291 * 010=asynchronous/isochronous
4292 * 011=monosync byte synchronous
4293 * 100=bisync byte synchronous
4294 * 101=xsync byte synchronous
4295 * 12..10 encoding
4296 * 09 CRC enable
4297 * 08 CRC32
4298 * 07 1=RTS driver control
4299 * 06 preamble enable
4300 * 05..04 preamble length
4301 * 03 share open/close flag
4302 * 02 reset
4303 * 01 enable
4304 * 00 auto-CTS enable
4305 */
4306 val = BIT2;
4307
4308 switch(info->params.mode) {
4309 case MGSL_MODE_XSYNC:
4310 val |= BIT15 + BIT13;
4311 break;
4312 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4313 case MGSL_MODE_BISYNC: val |= BIT15; break;
4314 case MGSL_MODE_RAW: val |= BIT13; break;
4315 }
4316 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4317 val |= BIT7;
4318
4319 switch(info->params.encoding)
4320 {
4321 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4322 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4323 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4324 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4325 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4326 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4327 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4328 }
4329
4330 switch (info->params.crc_type & HDLC_CRC_MASK)
4331 {
4332 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4333 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4334 }
4335
4336 if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
4337 val |= BIT6;
4338
4339 switch (info->params.preamble_length)
4340 {
4341 case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break;
4342 case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break;
4343 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break;
4344 }
4345
4346 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4347 val |= BIT0;
4348
4349 wr_reg16(info, TCR, val);
4350
4351 /* TPR (transmit preamble) */
4352
4353 switch (info->params.preamble)
4354 {
4355 case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
4356 case HDLC_PREAMBLE_PATTERN_ONES: val = 0xff; break;
4357 case HDLC_PREAMBLE_PATTERN_ZEROS: val = 0x00; break;
4358 case HDLC_PREAMBLE_PATTERN_10: val = 0x55; break;
4359 case HDLC_PREAMBLE_PATTERN_01: val = 0xaa; break;
4360 default: val = 0x7e; break;
4361 }
4362 wr_reg8(info, TPR, (unsigned char)val);
4363
4364 /* RCR (rx control)
4365 *
4366 * 15..13 mode
4367 * 000=HDLC/SDLC
4368 * 001=raw bit synchronous
4369 * 010=asynchronous/isochronous
4370 * 011=monosync byte synchronous
4371 * 100=bisync byte synchronous
4372 * 101=xsync byte synchronous
4373 * 12..10 encoding
4374 * 09 CRC enable
4375 * 08 CRC32
4376 * 07..03 reserved, must be 0
4377 * 02 reset
4378 * 01 enable
4379 * 00 auto-DCD enable
4380 */
4381 val = 0;
4382
4383 switch(info->params.mode) {
4384 case MGSL_MODE_XSYNC:
4385 val |= BIT15 + BIT13;
4386 break;
4387 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4388 case MGSL_MODE_BISYNC: val |= BIT15; break;
4389 case MGSL_MODE_RAW: val |= BIT13; break;
4390 }
4391
4392 switch(info->params.encoding)
4393 {
4394 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4395 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4396 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4397 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4398 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4399 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4400 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4401 }
4402
4403 switch (info->params.crc_type & HDLC_CRC_MASK)
4404 {
4405 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4406 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4407 }
4408
4409 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4410 val |= BIT0;
4411
4412 wr_reg16(info, RCR, val);
4413
4414 /* CCR (clock control)
4415 *
4416 * 07..05 tx clock source
4417 * 04..02 rx clock source
4418 * 01 auxclk enable
4419 * 00 BRG enable
4420 */
4421 val = 0;
4422
4423 if (info->params.flags & HDLC_FLAG_TXC_BRG)
4424 {
4425 // when RxC source is DPLL, BRG generates 16X DPLL
4426 // reference clock, so take TxC from BRG/16 to get
4427 // transmit clock at actual data rate
4428 if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4429 val |= BIT6 + BIT5; /* 011, txclk = BRG/16 */
4430 else
4431 val |= BIT6; /* 010, txclk = BRG */
4432 }
4433 else if (info->params.flags & HDLC_FLAG_TXC_DPLL)
4434 val |= BIT7; /* 100, txclk = DPLL Input */
4435 else if (info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4436 val |= BIT5; /* 001, txclk = RXC Input */
4437
4438 if (info->params.flags & HDLC_FLAG_RXC_BRG)
4439 val |= BIT3; /* 010, rxclk = BRG */
4440 else if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4441 val |= BIT4; /* 100, rxclk = DPLL */
4442 else if (info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4443 val |= BIT2; /* 001, rxclk = TXC Input */
4444
4445 if (info->params.clock_speed)
4446 val |= BIT1 + BIT0;
4447
4448 wr_reg8(info, CCR, (unsigned char)val);
4449
4450 if (info->params.flags & (HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL))
4451 {
4452 // program DPLL mode
4453 switch(info->params.encoding)
4454 {
4455 case HDLC_ENCODING_BIPHASE_MARK:
4456 case HDLC_ENCODING_BIPHASE_SPACE:
4457 val = BIT7; break;
4458 case HDLC_ENCODING_BIPHASE_LEVEL:
4459 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL:
4460 val = BIT7 + BIT6; break;
4461 default: val = BIT6; // NRZ encodings
4462 }
4463 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | val));
4464
4465 // DPLL requires a 16X reference clock from BRG
4466 set_rate(info, info->params.clock_speed * 16);
4467 }
4468 else
4469 set_rate(info, info->params.clock_speed);
4470
4471 tx_set_idle(info);
4472
4473 msc_set_vcr(info);
4474
4475 /* SCR (serial control)
4476 *
4477 * 15 1=tx req on FIFO half empty
4478 * 14 1=rx req on FIFO half full
4479 * 13 tx data IRQ enable
4480 * 12 tx idle IRQ enable
4481 * 11 underrun IRQ enable
4482 * 10 rx data IRQ enable
4483 * 09 rx idle IRQ enable
4484 * 08 overrun IRQ enable
4485 * 07 DSR IRQ enable
4486 * 06 CTS IRQ enable
4487 * 05 DCD IRQ enable
4488 * 04 RI IRQ enable
4489 * 03 reserved, must be zero
4490 * 02 1=txd->rxd internal loopback enable
4491 * 01 reserved, must be zero
4492 * 00 1=master IRQ enable
4493 */
4494 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0);
4495
4496 if (info->params.loopback)
4497 enable_loopback(info);
4498}
4499
4500/*
4501 * set transmit idle mode
4502 */
4503static void tx_set_idle(struct slgt_info *info)
4504{
4505 unsigned char val;
4506 unsigned short tcr;
4507
4508 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4509 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4510 */
4511 tcr = rd_reg16(info, TCR);
4512 if (info->idle_mode & HDLC_TXIDLE_CUSTOM_16) {
4513 /* disable preamble, set idle size to 16 bits */
4514 tcr = (tcr & ~(BIT6 + BIT5)) | BIT4;
4515 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4516 wr_reg8(info, TPR, (unsigned char)((info->idle_mode >> 8) & 0xff));
4517 } else if (!(tcr & BIT6)) {
4518 /* preamble is disabled, set idle size to 8 bits */
4519 tcr &= ~(BIT5 + BIT4);
4520 }
4521 wr_reg16(info, TCR, tcr);
4522
4523 if (info->idle_mode & (HDLC_TXIDLE_CUSTOM_8 | HDLC_TXIDLE_CUSTOM_16)) {
4524 /* LSB of custom tx idle specified in tx idle register */
4525 val = (unsigned char)(info->idle_mode & 0xff);
4526 } else {
4527 /* standard 8 bit idle patterns */
4528 switch(info->idle_mode)
4529 {
4530 case HDLC_TXIDLE_FLAGS: val = 0x7e; break;
4531 case HDLC_TXIDLE_ALT_ZEROS_ONES:
4532 case HDLC_TXIDLE_ALT_MARK_SPACE: val = 0xaa; break;
4533 case HDLC_TXIDLE_ZEROS:
4534 case HDLC_TXIDLE_SPACE: val = 0x00; break;
4535 default: val = 0xff;
4536 }
4537 }
4538
4539 wr_reg8(info, TIR, val);
4540}
4541
4542/*
4543 * get state of V24 status (input) signals
4544 */
4545static void get_signals(struct slgt_info *info)
4546{
4547 unsigned short status = rd_reg16(info, SSR);
4548
4549 /* clear all serial signals except RTS and DTR */
4550 info->signals &= SerialSignal_RTS | SerialSignal_DTR;
4551
4552 if (status & BIT3)
4553 info->signals |= SerialSignal_DSR;
4554 if (status & BIT2)
4555 info->signals |= SerialSignal_CTS;
4556 if (status & BIT1)
4557 info->signals |= SerialSignal_DCD;
4558 if (status & BIT0)
4559 info->signals |= SerialSignal_RI;
4560}
4561
4562/*
4563 * set V.24 Control Register based on current configuration
4564 */
4565static void msc_set_vcr(struct slgt_info *info)
4566{
4567 unsigned char val = 0;
4568
4569 /* VCR (V.24 control)
4570 *
4571 * 07..04 serial IF select
4572 * 03 DTR
4573 * 02 RTS
4574 * 01 LL
4575 * 00 RL
4576 */
4577
4578 switch(info->if_mode & MGSL_INTERFACE_MASK)
4579 {
4580 case MGSL_INTERFACE_RS232:
4581 val |= BIT5; /* 0010 */
4582 break;
4583 case MGSL_INTERFACE_V35:
4584 val |= BIT7 + BIT6 + BIT5; /* 1110 */
4585 break;
4586 case MGSL_INTERFACE_RS422:
4587 val |= BIT6; /* 0100 */
4588 break;
4589 }
4590
4591 if (info->if_mode & MGSL_INTERFACE_MSB_FIRST)
4592 val |= BIT4;
4593 if (info->signals & SerialSignal_DTR)
4594 val |= BIT3;
4595 if (info->signals & SerialSignal_RTS)
4596 val |= BIT2;
4597 if (info->if_mode & MGSL_INTERFACE_LL)
4598 val |= BIT1;
4599 if (info->if_mode & MGSL_INTERFACE_RL)
4600 val |= BIT0;
4601 wr_reg8(info, VCR, val);
4602}
4603
4604/*
4605 * set state of V24 control (output) signals
4606 */
4607static void set_signals(struct slgt_info *info)
4608{
4609 unsigned char val = rd_reg8(info, VCR);
4610 if (info->signals & SerialSignal_DTR)
4611 val |= BIT3;
4612 else
4613 val &= ~BIT3;
4614 if (info->signals & SerialSignal_RTS)
4615 val |= BIT2;
4616 else
4617 val &= ~BIT2;
4618 wr_reg8(info, VCR, val);
4619}
4620
4621/*
4622 * free range of receive DMA buffers (i to last)
4623 */
4624static void free_rbufs(struct slgt_info *info, unsigned int i, unsigned int last)
4625{
4626 int done = 0;
4627
4628 while(!done) {
4629 /* reset current buffer for reuse */
4630 info->rbufs[i].status = 0;
4631 set_desc_count(info->rbufs[i], info->rbuf_fill_level);
4632 if (i == last)
4633 done = 1;
4634 if (++i == info->rbuf_count)
4635 i = 0;
4636 }
4637 info->rbuf_current = i;
4638}
4639
4640/*
4641 * mark all receive DMA buffers as free
4642 */
4643static void reset_rbufs(struct slgt_info *info)
4644{
4645 free_rbufs(info, 0, info->rbuf_count - 1);
4646 info->rbuf_fill_index = 0;
4647 info->rbuf_fill_count = 0;
4648}
4649
4650/*
4651 * pass receive HDLC frame to upper layer
4652 *
4653 * return true if frame available, otherwise false
4654 */
4655static bool rx_get_frame(struct slgt_info *info)
4656{
4657 unsigned int start, end;
4658 unsigned short status;
4659 unsigned int framesize = 0;
4660 unsigned long flags;
4661 struct tty_struct *tty = info->port.tty;
4662 unsigned char addr_field = 0xff;
4663 unsigned int crc_size = 0;
4664
4665 switch (info->params.crc_type & HDLC_CRC_MASK) {
4666 case HDLC_CRC_16_CCITT: crc_size = 2; break;
4667 case HDLC_CRC_32_CCITT: crc_size = 4; break;
4668 }
4669
4670check_again:
4671
4672 framesize = 0;
4673 addr_field = 0xff;
4674 start = end = info->rbuf_current;
4675
4676 for (;;) {
4677 if (!desc_complete(info->rbufs[end]))
4678 goto cleanup;
4679
4680 if (framesize == 0 && info->params.addr_filter != 0xff)
4681 addr_field = info->rbufs[end].buf[0];
4682
4683 framesize += desc_count(info->rbufs[end]);
4684
4685 if (desc_eof(info->rbufs[end]))
4686 break;
4687
4688 if (++end == info->rbuf_count)
4689 end = 0;
4690
4691 if (end == info->rbuf_current) {
4692 if (info->rx_enabled){
4693 spin_lock_irqsave(&info->lock,flags);
4694 rx_start(info);
4695 spin_unlock_irqrestore(&info->lock,flags);
4696 }
4697 goto cleanup;
4698 }
4699 }
4700
4701 /* status
4702 *
4703 * 15 buffer complete
4704 * 14..06 reserved
4705 * 05..04 residue
4706 * 02 eof (end of frame)
4707 * 01 CRC error
4708 * 00 abort
4709 */
4710 status = desc_status(info->rbufs[end]);
4711
4712 /* ignore CRC bit if not using CRC (bit is undefined) */
4713 if ((info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_NONE)
4714 status &= ~BIT1;
4715
4716 if (framesize == 0 ||
4717 (addr_field != 0xff && addr_field != info->params.addr_filter)) {
4718 free_rbufs(info, start, end);
4719 goto check_again;
4720 }
4721
4722 if (framesize < (2 + crc_size) || status & BIT0) {
4723 info->icount.rxshort++;
4724 framesize = 0;
4725 } else if (status & BIT1) {
4726 info->icount.rxcrc++;
4727 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX))
4728 framesize = 0;
4729 }
4730
4731#if SYNCLINK_GENERIC_HDLC
4732 if (framesize == 0) {
4733 info->netdev->stats.rx_errors++;
4734 info->netdev->stats.rx_frame_errors++;
4735 }
4736#endif
4737
4738 DBGBH(("%s rx frame status=%04X size=%d\n",
4739 info->device_name, status, framesize));
4740 DBGDATA(info, info->rbufs[start].buf, min_t(int, framesize, info->rbuf_fill_level), "rx");
4741
4742 if (framesize) {
4743 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX)) {
4744 framesize -= crc_size;
4745 crc_size = 0;
4746 }
4747
4748 if (framesize > info->max_frame_size + crc_size)
4749 info->icount.rxlong++;
4750 else {
4751 /* copy dma buffer(s) to contiguous temp buffer */
4752 int copy_count = framesize;
4753 int i = start;
4754 unsigned char *p = info->tmp_rbuf;
4755 info->tmp_rbuf_count = framesize;
4756
4757 info->icount.rxok++;
4758
4759 while(copy_count) {
4760 int partial_count = min_t(int, copy_count, info->rbuf_fill_level);
4761 memcpy(p, info->rbufs[i].buf, partial_count);
4762 p += partial_count;
4763 copy_count -= partial_count;
4764 if (++i == info->rbuf_count)
4765 i = 0;
4766 }
4767
4768 if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
4769 *p = (status & BIT1) ? RX_CRC_ERROR : RX_OK;
4770 framesize++;
4771 }
4772
4773#if SYNCLINK_GENERIC_HDLC
4774 if (info->netcount)
4775 hdlcdev_rx(info,info->tmp_rbuf, framesize);
4776 else
4777#endif
4778 ldisc_receive_buf(tty, info->tmp_rbuf, info->flag_buf, framesize);
4779 }
4780 }
4781 free_rbufs(info, start, end);
4782 return true;
4783
4784cleanup:
4785 return false;
4786}
4787
4788/*
4789 * pass receive buffer (RAW synchronous mode) to tty layer
4790 * return true if buffer available, otherwise false
4791 */
4792static bool rx_get_buf(struct slgt_info *info)
4793{
4794 unsigned int i = info->rbuf_current;
4795 unsigned int count;
4796
4797 if (!desc_complete(info->rbufs[i]))
4798 return false;
4799 count = desc_count(info->rbufs[i]);
4800 switch(info->params.mode) {
4801 case MGSL_MODE_MONOSYNC:
4802 case MGSL_MODE_BISYNC:
4803 case MGSL_MODE_XSYNC:
4804 /* ignore residue in byte synchronous modes */
4805 if (desc_residue(info->rbufs[i]))
4806 count--;
4807 break;
4808 }
4809 DBGDATA(info, info->rbufs[i].buf, count, "rx");
4810 DBGINFO(("rx_get_buf size=%d\n", count));
4811 if (count)
4812 ldisc_receive_buf(info->port.tty, info->rbufs[i].buf,
4813 info->flag_buf, count);
4814 free_rbufs(info, i, i);
4815 return true;
4816}
4817
4818static void reset_tbufs(struct slgt_info *info)
4819{
4820 unsigned int i;
4821 info->tbuf_current = 0;
4822 for (i=0 ; i < info->tbuf_count ; i++) {
4823 info->tbufs[i].status = 0;
4824 info->tbufs[i].count = 0;
4825 }
4826}
4827
4828/*
4829 * return number of free transmit DMA buffers
4830 */
4831static unsigned int free_tbuf_count(struct slgt_info *info)
4832{
4833 unsigned int count = 0;
4834 unsigned int i = info->tbuf_current;
4835
4836 do
4837 {
4838 if (desc_count(info->tbufs[i]))
4839 break; /* buffer in use */
4840 ++count;
4841 if (++i == info->tbuf_count)
4842 i=0;
4843 } while (i != info->tbuf_current);
4844
4845 /* if tx DMA active, last zero count buffer is in use */
4846 if (count && (rd_reg32(info, TDCSR) & BIT0))
4847 --count;
4848
4849 return count;
4850}
4851
4852/*
4853 * return number of bytes in unsent transmit DMA buffers
4854 * and the serial controller tx FIFO
4855 */
4856static unsigned int tbuf_bytes(struct slgt_info *info)
4857{
4858 unsigned int total_count = 0;
4859 unsigned int i = info->tbuf_current;
4860 unsigned int reg_value;
4861 unsigned int count;
4862 unsigned int active_buf_count = 0;
4863
4864 /*
4865 * Add descriptor counts for all tx DMA buffers.
4866 * If count is zero (cleared by DMA controller after read),
4867 * the buffer is complete or is actively being read from.
4868 *
4869 * Record buf_count of last buffer with zero count starting
4870 * from current ring position. buf_count is mirror
4871 * copy of count and is not cleared by serial controller.
4872 * If DMA controller is active, that buffer is actively
4873 * being read so add to total.
4874 */
4875 do {
4876 count = desc_count(info->tbufs[i]);
4877 if (count)
4878 total_count += count;
4879 else if (!total_count)
4880 active_buf_count = info->tbufs[i].buf_count;
4881 if (++i == info->tbuf_count)
4882 i = 0;
4883 } while (i != info->tbuf_current);
4884
4885 /* read tx DMA status register */
4886 reg_value = rd_reg32(info, TDCSR);
4887
4888 /* if tx DMA active, last zero count buffer is in use */
4889 if (reg_value & BIT0)
4890 total_count += active_buf_count;
4891
4892 /* add tx FIFO count = reg_value[15..8] */
4893 total_count += (reg_value >> 8) & 0xff;
4894
4895 /* if transmitter active add one byte for shift register */
4896 if (info->tx_active)
4897 total_count++;
4898
4899 return total_count;
4900}
4901
4902/*
4903 * load data into transmit DMA buffer ring and start transmitter if needed
4904 * return true if data accepted, otherwise false (buffers full)
4905 */
4906static bool tx_load(struct slgt_info *info, const char *buf, unsigned int size)
4907{
4908 unsigned short count;
4909 unsigned int i;
4910 struct slgt_desc *d;
4911
4912 /* check required buffer space */
4913 if (DIV_ROUND_UP(size, DMABUFSIZE) > free_tbuf_count(info))
4914 return false;
4915
4916 DBGDATA(info, buf, size, "tx");
4917
4918 /*
4919 * copy data to one or more DMA buffers in circular ring
4920 * tbuf_start = first buffer for this data
4921 * tbuf_current = next free buffer
4922 *
4923 * Copy all data before making data visible to DMA controller by
4924 * setting descriptor count of the first buffer.
4925 * This prevents an active DMA controller from reading the first DMA
4926 * buffers of a frame and stopping before the final buffers are filled.
4927 */
4928
4929 info->tbuf_start = i = info->tbuf_current;
4930
4931 while (size) {
4932 d = &info->tbufs[i];
4933
4934 count = (unsigned short)((size > DMABUFSIZE) ? DMABUFSIZE : size);
4935 memcpy(d->buf, buf, count);
4936
4937 size -= count;
4938 buf += count;
4939
4940 /*
4941 * set EOF bit for last buffer of HDLC frame or
4942 * for every buffer in raw mode
4943 */
4944 if ((!size && info->params.mode == MGSL_MODE_HDLC) ||
4945 info->params.mode == MGSL_MODE_RAW)
4946 set_desc_eof(*d, 1);
4947 else
4948 set_desc_eof(*d, 0);
4949
4950 /* set descriptor count for all but first buffer */
4951 if (i != info->tbuf_start)
4952 set_desc_count(*d, count);
4953 d->buf_count = count;
4954
4955 if (++i == info->tbuf_count)
4956 i = 0;
4957 }
4958
4959 info->tbuf_current = i;
4960
4961 /* set first buffer count to make new data visible to DMA controller */
4962 d = &info->tbufs[info->tbuf_start];
4963 set_desc_count(*d, d->buf_count);
4964
4965 /* start transmitter if needed and update transmit timeout */
4966 if (!info->tx_active)
4967 tx_start(info);
4968 update_tx_timer(info);
4969
4970 return true;
4971}
4972
4973static int register_test(struct slgt_info *info)
4974{
4975 static unsigned short patterns[] =
4976 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4977 static unsigned int count = ARRAY_SIZE(patterns);
4978 unsigned int i;
4979 int rc = 0;
4980
4981 for (i=0 ; i < count ; i++) {
4982 wr_reg16(info, TIR, patterns[i]);
4983 wr_reg16(info, BDR, patterns[(i+1)%count]);
4984 if ((rd_reg16(info, TIR) != patterns[i]) ||
4985 (rd_reg16(info, BDR) != patterns[(i+1)%count])) {
4986 rc = -ENODEV;
4987 break;
4988 }
4989 }
4990 info->gpio_present = (rd_reg32(info, JCR) & BIT5) ? 1 : 0;
4991 info->init_error = rc ? 0 : DiagStatus_AddressFailure;
4992 return rc;
4993}
4994
4995static int irq_test(struct slgt_info *info)
4996{
4997 unsigned long timeout;
4998 unsigned long flags;
4999 struct tty_struct *oldtty = info->port.tty;
5000 u32 speed = info->params.data_rate;
5001
5002 info->params.data_rate = 921600;
5003 info->port.tty = NULL;
5004
5005 spin_lock_irqsave(&info->lock, flags);
5006 async_mode(info);
5007 slgt_irq_on(info, IRQ_TXIDLE);
5008
5009 /* enable transmitter */
5010 wr_reg16(info, TCR,
5011 (unsigned short)(rd_reg16(info, TCR) | BIT1));
5012
5013 /* write one byte and wait for tx idle */
5014 wr_reg16(info, TDR, 0);
5015
5016 /* assume failure */
5017 info->init_error = DiagStatus_IrqFailure;
5018 info->irq_occurred = false;
5019
5020 spin_unlock_irqrestore(&info->lock, flags);
5021
5022 timeout=100;
5023 while(timeout-- && !info->irq_occurred)
5024 msleep_interruptible(10);
5025
5026 spin_lock_irqsave(&info->lock,flags);
5027 reset_port(info);
5028 spin_unlock_irqrestore(&info->lock,flags);
5029
5030 info->params.data_rate = speed;
5031 info->port.tty = oldtty;
5032
5033 info->init_error = info->irq_occurred ? 0 : DiagStatus_IrqFailure;
5034 return info->irq_occurred ? 0 : -ENODEV;
5035}
5036
5037static int loopback_test_rx(struct slgt_info *info)
5038{
5039 unsigned char *src, *dest;
5040 int count;
5041
5042 if (desc_complete(info->rbufs[0])) {
5043 count = desc_count(info->rbufs[0]);
5044 src = info->rbufs[0].buf;
5045 dest = info->tmp_rbuf;
5046
5047 for( ; count ; count-=2, src+=2) {
5048 /* src=data byte (src+1)=status byte */
5049 if (!(*(src+1) & (BIT9 + BIT8))) {
5050 *dest = *src;
5051 dest++;
5052 info->tmp_rbuf_count++;
5053 }
5054 }
5055 DBGDATA(info, info->tmp_rbuf, info->tmp_rbuf_count, "rx");
5056 return 1;
5057 }
5058 return 0;
5059}
5060
5061static int loopback_test(struct slgt_info *info)
5062{
5063#define TESTFRAMESIZE 20
5064
5065 unsigned long timeout;
5066 u16 count = TESTFRAMESIZE;
5067 unsigned char buf[TESTFRAMESIZE];
5068 int rc = -ENODEV;
5069 unsigned long flags;
5070
5071 struct tty_struct *oldtty = info->port.tty;
5072 MGSL_PARAMS params;
5073
5074 memcpy(¶ms, &info->params, sizeof(params));
5075
5076 info->params.mode = MGSL_MODE_ASYNC;
5077 info->params.data_rate = 921600;
5078 info->params.loopback = 1;
5079 info->port.tty = NULL;
5080
5081 /* build and send transmit frame */
5082 for (count = 0; count < TESTFRAMESIZE; ++count)
5083 buf[count] = (unsigned char)count;
5084
5085 info->tmp_rbuf_count = 0;
5086 memset(info->tmp_rbuf, 0, TESTFRAMESIZE);
5087
5088 /* program hardware for HDLC and enabled receiver */
5089 spin_lock_irqsave(&info->lock,flags);
5090 async_mode(info);
5091 rx_start(info);
5092 tx_load(info, buf, count);
5093 spin_unlock_irqrestore(&info->lock, flags);
5094
5095 /* wait for receive complete */
5096 for (timeout = 100; timeout; --timeout) {
5097 msleep_interruptible(10);
5098 if (loopback_test_rx(info)) {
5099 rc = 0;
5100 break;
5101 }
5102 }
5103
5104 /* verify received frame length and contents */
5105 if (!rc && (info->tmp_rbuf_count != count ||
5106 memcmp(buf, info->tmp_rbuf, count))) {
5107 rc = -ENODEV;
5108 }
5109
5110 spin_lock_irqsave(&info->lock,flags);
5111 reset_adapter(info);
5112 spin_unlock_irqrestore(&info->lock,flags);
5113
5114 memcpy(&info->params, ¶ms, sizeof(info->params));
5115 info->port.tty = oldtty;
5116
5117 info->init_error = rc ? DiagStatus_DmaFailure : 0;
5118 return rc;
5119}
5120
5121static int adapter_test(struct slgt_info *info)
5122{
5123 DBGINFO(("testing %s\n", info->device_name));
5124 if (register_test(info) < 0) {
5125 printk("register test failure %s addr=%08X\n",
5126 info->device_name, info->phys_reg_addr);
5127 } else if (irq_test(info) < 0) {
5128 printk("IRQ test failure %s IRQ=%d\n",
5129 info->device_name, info->irq_level);
5130 } else if (loopback_test(info) < 0) {
5131 printk("loopback test failure %s\n", info->device_name);
5132 }
5133 return info->init_error;
5134}
5135
5136/*
5137 * transmit timeout handler
5138 */
5139static void tx_timeout(unsigned long context)
5140{
5141 struct slgt_info *info = (struct slgt_info*)context;
5142 unsigned long flags;
5143
5144 DBGINFO(("%s tx_timeout\n", info->device_name));
5145 if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
5146 info->icount.txtimeout++;
5147 }
5148 spin_lock_irqsave(&info->lock,flags);
5149 tx_stop(info);
5150 spin_unlock_irqrestore(&info->lock,flags);
5151
5152#if SYNCLINK_GENERIC_HDLC
5153 if (info->netcount)
5154 hdlcdev_tx_done(info);
5155 else
5156#endif
5157 bh_transmit(info);
5158}
5159
5160/*
5161 * receive buffer polling timer
5162 */
5163static void rx_timeout(unsigned long context)
5164{
5165 struct slgt_info *info = (struct slgt_info*)context;
5166 unsigned long flags;
5167
5168 DBGINFO(("%s rx_timeout\n", info->device_name));
5169 spin_lock_irqsave(&info->lock, flags);
5170 info->pending_bh |= BH_RECEIVE;
5171 spin_unlock_irqrestore(&info->lock, flags);
5172 bh_handler(&info->task);
5173}
5174