Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * linux/drivers/mmc/host/pxa.c - PXA MMCI driver
4 *
5 * Copyright (C) 2003 Russell King, All Rights Reserved.
6 *
7 * This hardware is really sick:
8 * - No way to clear interrupts.
9 * - Have to turn off the clock whenever we touch the device.
10 * - Doesn't tell you how many data blocks were transferred.
11 * Yuck!
12 *
13 * 1 and 3 byte data transfers not supported
14 * max block length up to 1023
15 */
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/ioport.h>
19#include <linux/platform_device.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dmaengine.h>
23#include <linux/dma-mapping.h>
24#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/mmc/host.h>
27#include <linux/mmc/slot-gpio.h>
28#include <linux/io.h>
29#include <linux/regulator/consumer.h>
30#include <linux/gpio/consumer.h>
31#include <linux/gfp.h>
32#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/soc/pxa/cpu.h>
35
36#include <linux/sizes.h>
37
38#include <linux/platform_data/mmc-pxamci.h>
39
40#include "pxamci.h"
41
42#define DRIVER_NAME "pxa2xx-mci"
43
44#define NR_SG 1
45#define CLKRT_OFF (~0)
46
47#define mmc_has_26MHz() (cpu_is_pxa300() || cpu_is_pxa310() \
48 || cpu_is_pxa935())
49
50struct pxamci_host {
51 struct mmc_host *mmc;
52 spinlock_t lock;
53 struct resource *res;
54 void __iomem *base;
55 struct clk *clk;
56 unsigned long clkrate;
57 unsigned int clkrt;
58 unsigned int cmdat;
59 unsigned int imask;
60 unsigned int power_mode;
61 unsigned long detect_delay_ms;
62 bool use_ro_gpio;
63 struct gpio_desc *power;
64 struct pxamci_platform_data *pdata;
65
66 struct mmc_request *mrq;
67 struct mmc_command *cmd;
68 struct mmc_data *data;
69
70 struct dma_chan *dma_chan_rx;
71 struct dma_chan *dma_chan_tx;
72 dma_cookie_t dma_cookie;
73 unsigned int dma_len;
74 unsigned int dma_dir;
75};
76
77static int pxamci_init_ocr(struct pxamci_host *host)
78{
79 struct mmc_host *mmc = host->mmc;
80 int ret;
81
82 ret = mmc_regulator_get_supply(mmc);
83 if (ret < 0)
84 return ret;
85
86 if (IS_ERR(mmc->supply.vmmc)) {
87 /* fall-back to platform data */
88 mmc->ocr_avail = host->pdata ?
89 host->pdata->ocr_mask :
90 MMC_VDD_32_33 | MMC_VDD_33_34;
91 }
92
93 return 0;
94}
95
96static inline int pxamci_set_power(struct pxamci_host *host,
97 unsigned char power_mode,
98 unsigned int vdd)
99{
100 struct mmc_host *mmc = host->mmc;
101 struct regulator *supply = mmc->supply.vmmc;
102
103 if (!IS_ERR(supply))
104 return mmc_regulator_set_ocr(mmc, supply, vdd);
105
106 if (host->power) {
107 bool on = !!((1 << vdd) & host->pdata->ocr_mask);
108 gpiod_set_value(host->power, on);
109 }
110
111 if (host->pdata && host->pdata->setpower)
112 return host->pdata->setpower(mmc_dev(host->mmc), vdd);
113
114 return 0;
115}
116
117static void pxamci_stop_clock(struct pxamci_host *host)
118{
119 if (readl(host->base + MMC_STAT) & STAT_CLK_EN) {
120 unsigned long timeout = 10000;
121 unsigned int v;
122
123 writel(STOP_CLOCK, host->base + MMC_STRPCL);
124
125 do {
126 v = readl(host->base + MMC_STAT);
127 if (!(v & STAT_CLK_EN))
128 break;
129 udelay(1);
130 } while (timeout--);
131
132 if (v & STAT_CLK_EN)
133 dev_err(mmc_dev(host->mmc), "unable to stop clock\n");
134 }
135}
136
137static void pxamci_enable_irq(struct pxamci_host *host, unsigned int mask)
138{
139 unsigned long flags;
140
141 spin_lock_irqsave(&host->lock, flags);
142 host->imask &= ~mask;
143 writel(host->imask, host->base + MMC_I_MASK);
144 spin_unlock_irqrestore(&host->lock, flags);
145}
146
147static void pxamci_disable_irq(struct pxamci_host *host, unsigned int mask)
148{
149 unsigned long flags;
150
151 spin_lock_irqsave(&host->lock, flags);
152 host->imask |= mask;
153 writel(host->imask, host->base + MMC_I_MASK);
154 spin_unlock_irqrestore(&host->lock, flags);
155}
156
157static void pxamci_dma_irq(void *param);
158
159static void pxamci_setup_data(struct pxamci_host *host, struct mmc_data *data)
160{
161 struct dma_async_tx_descriptor *tx;
162 enum dma_transfer_direction direction;
163 struct dma_slave_config config;
164 struct dma_chan *chan;
165 unsigned int nob = data->blocks;
166 unsigned long long clks;
167 unsigned int timeout;
168 int ret;
169
170 host->data = data;
171
172 writel(nob, host->base + MMC_NOB);
173 writel(data->blksz, host->base + MMC_BLKLEN);
174
175 clks = (unsigned long long)data->timeout_ns * host->clkrate;
176 do_div(clks, 1000000000UL);
177 timeout = (unsigned int)clks + (data->timeout_clks << host->clkrt);
178 writel((timeout + 255) / 256, host->base + MMC_RDTO);
179
180 memset(&config, 0, sizeof(config));
181 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
182 config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
183 config.src_addr = host->res->start + MMC_RXFIFO;
184 config.dst_addr = host->res->start + MMC_TXFIFO;
185 config.src_maxburst = 32;
186 config.dst_maxburst = 32;
187
188 if (data->flags & MMC_DATA_READ) {
189 host->dma_dir = DMA_FROM_DEVICE;
190 direction = DMA_DEV_TO_MEM;
191 chan = host->dma_chan_rx;
192 } else {
193 host->dma_dir = DMA_TO_DEVICE;
194 direction = DMA_MEM_TO_DEV;
195 chan = host->dma_chan_tx;
196 }
197
198 config.direction = direction;
199
200 ret = dmaengine_slave_config(chan, &config);
201 if (ret < 0) {
202 dev_err(mmc_dev(host->mmc), "dma slave config failed\n");
203 return;
204 }
205
206 host->dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
207 host->dma_dir);
208
209 tx = dmaengine_prep_slave_sg(chan, data->sg, host->dma_len, direction,
210 DMA_PREP_INTERRUPT);
211 if (!tx) {
212 dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
213 return;
214 }
215
216 if (!(data->flags & MMC_DATA_READ)) {
217 tx->callback = pxamci_dma_irq;
218 tx->callback_param = host;
219 }
220
221 host->dma_cookie = dmaengine_submit(tx);
222
223 /*
224 * workaround for erratum #91:
225 * only start DMA now if we are doing a read,
226 * otherwise we wait until CMD/RESP has finished
227 * before starting DMA.
228 */
229 if (!cpu_is_pxa27x() || data->flags & MMC_DATA_READ)
230 dma_async_issue_pending(chan);
231}
232
233static void pxamci_start_cmd(struct pxamci_host *host, struct mmc_command *cmd, unsigned int cmdat)
234{
235 WARN_ON(host->cmd != NULL);
236 host->cmd = cmd;
237
238 if (cmd->flags & MMC_RSP_BUSY)
239 cmdat |= CMDAT_BUSY;
240
241#define RSP_TYPE(x) ((x) & ~(MMC_RSP_BUSY|MMC_RSP_OPCODE))
242 switch (RSP_TYPE(mmc_resp_type(cmd))) {
243 case RSP_TYPE(MMC_RSP_R1): /* r1, r1b, r6, r7 */
244 cmdat |= CMDAT_RESP_SHORT;
245 break;
246 case RSP_TYPE(MMC_RSP_R3):
247 cmdat |= CMDAT_RESP_R3;
248 break;
249 case RSP_TYPE(MMC_RSP_R2):
250 cmdat |= CMDAT_RESP_R2;
251 break;
252 default:
253 break;
254 }
255
256 writel(cmd->opcode, host->base + MMC_CMD);
257 writel(cmd->arg >> 16, host->base + MMC_ARGH);
258 writel(cmd->arg & 0xffff, host->base + MMC_ARGL);
259 writel(cmdat, host->base + MMC_CMDAT);
260 writel(host->clkrt, host->base + MMC_CLKRT);
261
262 writel(START_CLOCK, host->base + MMC_STRPCL);
263
264 pxamci_enable_irq(host, END_CMD_RES);
265}
266
267static void pxamci_finish_request(struct pxamci_host *host, struct mmc_request *mrq)
268{
269 host->mrq = NULL;
270 host->cmd = NULL;
271 host->data = NULL;
272 mmc_request_done(host->mmc, mrq);
273}
274
275static int pxamci_cmd_done(struct pxamci_host *host, unsigned int stat)
276{
277 struct mmc_command *cmd = host->cmd;
278 int i;
279 u32 v;
280
281 if (!cmd)
282 return 0;
283
284 host->cmd = NULL;
285
286 /*
287 * Did I mention this is Sick. We always need to
288 * discard the upper 8 bits of the first 16-bit word.
289 */
290 v = readl(host->base + MMC_RES) & 0xffff;
291 for (i = 0; i < 4; i++) {
292 u32 w1 = readl(host->base + MMC_RES) & 0xffff;
293 u32 w2 = readl(host->base + MMC_RES) & 0xffff;
294 cmd->resp[i] = v << 24 | w1 << 8 | w2 >> 8;
295 v = w2;
296 }
297
298 if (stat & STAT_TIME_OUT_RESPONSE) {
299 cmd->error = -ETIMEDOUT;
300 } else if (stat & STAT_RES_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
301 /*
302 * workaround for erratum #42:
303 * Intel PXA27x Family Processor Specification Update Rev 001
304 * A bogus CRC error can appear if the msb of a 136 bit
305 * response is a one.
306 */
307 if (cpu_is_pxa27x() &&
308 (cmd->flags & MMC_RSP_136 && cmd->resp[0] & 0x80000000))
309 pr_debug("ignoring CRC from command %d - *risky*\n", cmd->opcode);
310 else
311 cmd->error = -EILSEQ;
312 }
313
314 pxamci_disable_irq(host, END_CMD_RES);
315 if (host->data && !cmd->error) {
316 pxamci_enable_irq(host, DATA_TRAN_DONE);
317 /*
318 * workaround for erratum #91, if doing write
319 * enable DMA late
320 */
321 if (cpu_is_pxa27x() && host->data->flags & MMC_DATA_WRITE)
322 dma_async_issue_pending(host->dma_chan_tx);
323 } else {
324 pxamci_finish_request(host, host->mrq);
325 }
326
327 return 1;
328}
329
330static int pxamci_data_done(struct pxamci_host *host, unsigned int stat)
331{
332 struct mmc_data *data = host->data;
333 struct dma_chan *chan;
334
335 if (!data)
336 return 0;
337
338 if (data->flags & MMC_DATA_READ)
339 chan = host->dma_chan_rx;
340 else
341 chan = host->dma_chan_tx;
342 dma_unmap_sg(chan->device->dev,
343 data->sg, data->sg_len, host->dma_dir);
344
345 if (stat & STAT_READ_TIME_OUT)
346 data->error = -ETIMEDOUT;
347 else if (stat & (STAT_CRC_READ_ERROR|STAT_CRC_WRITE_ERROR))
348 data->error = -EILSEQ;
349
350 /*
351 * There appears to be a hardware design bug here. There seems to
352 * be no way to find out how much data was transferred to the card.
353 * This means that if there was an error on any block, we mark all
354 * data blocks as being in error.
355 */
356 if (!data->error)
357 data->bytes_xfered = data->blocks * data->blksz;
358 else
359 data->bytes_xfered = 0;
360
361 pxamci_disable_irq(host, DATA_TRAN_DONE);
362
363 host->data = NULL;
364 if (host->mrq->stop) {
365 pxamci_stop_clock(host);
366 pxamci_start_cmd(host, host->mrq->stop, host->cmdat);
367 } else {
368 pxamci_finish_request(host, host->mrq);
369 }
370
371 return 1;
372}
373
374static irqreturn_t pxamci_irq(int irq, void *devid)
375{
376 struct pxamci_host *host = devid;
377 unsigned int ireg;
378 int handled = 0;
379
380 ireg = readl(host->base + MMC_I_REG) & ~readl(host->base + MMC_I_MASK);
381
382 if (ireg) {
383 unsigned stat = readl(host->base + MMC_STAT);
384
385 pr_debug("PXAMCI: irq %08x stat %08x\n", ireg, stat);
386
387 if (ireg & END_CMD_RES)
388 handled |= pxamci_cmd_done(host, stat);
389 if (ireg & DATA_TRAN_DONE)
390 handled |= pxamci_data_done(host, stat);
391 if (ireg & SDIO_INT) {
392 mmc_signal_sdio_irq(host->mmc);
393 handled = 1;
394 }
395 }
396
397 return IRQ_RETVAL(handled);
398}
399
400static void pxamci_request(struct mmc_host *mmc, struct mmc_request *mrq)
401{
402 struct pxamci_host *host = mmc_priv(mmc);
403 unsigned int cmdat;
404
405 WARN_ON(host->mrq != NULL);
406
407 host->mrq = mrq;
408
409 pxamci_stop_clock(host);
410
411 cmdat = host->cmdat;
412 host->cmdat &= ~CMDAT_INIT;
413
414 if (mrq->data) {
415 pxamci_setup_data(host, mrq->data);
416
417 cmdat &= ~CMDAT_BUSY;
418 cmdat |= CMDAT_DATAEN | CMDAT_DMAEN;
419 if (mrq->data->flags & MMC_DATA_WRITE)
420 cmdat |= CMDAT_WRITE;
421 }
422
423 pxamci_start_cmd(host, mrq->cmd, cmdat);
424}
425
426static int pxamci_get_ro(struct mmc_host *mmc)
427{
428 struct pxamci_host *host = mmc_priv(mmc);
429
430 if (host->use_ro_gpio)
431 return mmc_gpio_get_ro(mmc);
432 if (host->pdata && host->pdata->get_ro)
433 return !!host->pdata->get_ro(mmc_dev(mmc));
434 /*
435 * Board doesn't support read only detection; let the mmc core
436 * decide what to do.
437 */
438 return -ENOSYS;
439}
440
441static void pxamci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
442{
443 struct pxamci_host *host = mmc_priv(mmc);
444
445 if (ios->clock) {
446 unsigned long rate = host->clkrate;
447 unsigned int clk = rate / ios->clock;
448
449 if (host->clkrt == CLKRT_OFF)
450 clk_prepare_enable(host->clk);
451
452 if (ios->clock == 26000000) {
453 /* to support 26MHz */
454 host->clkrt = 7;
455 } else {
456 /* to handle (19.5MHz, 26MHz) */
457 if (!clk)
458 clk = 1;
459
460 /*
461 * clk might result in a lower divisor than we
462 * desire. check for that condition and adjust
463 * as appropriate.
464 */
465 if (rate / clk > ios->clock)
466 clk <<= 1;
467 host->clkrt = fls(clk) - 1;
468 }
469
470 /*
471 * we write clkrt on the next command
472 */
473 } else {
474 pxamci_stop_clock(host);
475 if (host->clkrt != CLKRT_OFF) {
476 host->clkrt = CLKRT_OFF;
477 clk_disable_unprepare(host->clk);
478 }
479 }
480
481 if (host->power_mode != ios->power_mode) {
482 int ret;
483
484 host->power_mode = ios->power_mode;
485
486 ret = pxamci_set_power(host, ios->power_mode, ios->vdd);
487 if (ret) {
488 dev_err(mmc_dev(mmc), "unable to set power\n");
489 /*
490 * The .set_ios() function in the mmc_host_ops
491 * struct return void, and failing to set the
492 * power should be rare so we print an error and
493 * return here.
494 */
495 return;
496 }
497
498 if (ios->power_mode == MMC_POWER_ON)
499 host->cmdat |= CMDAT_INIT;
500 }
501
502 if (ios->bus_width == MMC_BUS_WIDTH_4)
503 host->cmdat |= CMDAT_SD_4DAT;
504 else
505 host->cmdat &= ~CMDAT_SD_4DAT;
506
507 dev_dbg(mmc_dev(mmc), "PXAMCI: clkrt = %x cmdat = %x\n",
508 host->clkrt, host->cmdat);
509}
510
511static void pxamci_enable_sdio_irq(struct mmc_host *host, int enable)
512{
513 struct pxamci_host *pxa_host = mmc_priv(host);
514
515 if (enable)
516 pxamci_enable_irq(pxa_host, SDIO_INT);
517 else
518 pxamci_disable_irq(pxa_host, SDIO_INT);
519}
520
521static const struct mmc_host_ops pxamci_ops = {
522 .request = pxamci_request,
523 .get_cd = mmc_gpio_get_cd,
524 .get_ro = pxamci_get_ro,
525 .set_ios = pxamci_set_ios,
526 .enable_sdio_irq = pxamci_enable_sdio_irq,
527};
528
529static void pxamci_dma_irq(void *param)
530{
531 struct pxamci_host *host = param;
532 struct dma_tx_state state;
533 enum dma_status status;
534 struct dma_chan *chan;
535 unsigned long flags;
536
537 spin_lock_irqsave(&host->lock, flags);
538
539 if (!host->data)
540 goto out_unlock;
541
542 if (host->data->flags & MMC_DATA_READ)
543 chan = host->dma_chan_rx;
544 else
545 chan = host->dma_chan_tx;
546
547 status = dmaengine_tx_status(chan, host->dma_cookie, &state);
548
549 if (likely(status == DMA_COMPLETE)) {
550 writel(BUF_PART_FULL, host->base + MMC_PRTBUF);
551 } else {
552 pr_err("%s: DMA error on %s channel\n", mmc_hostname(host->mmc),
553 host->data->flags & MMC_DATA_READ ? "rx" : "tx");
554 host->data->error = -EIO;
555 pxamci_data_done(host, 0);
556 }
557
558out_unlock:
559 spin_unlock_irqrestore(&host->lock, flags);
560}
561
562static irqreturn_t pxamci_detect_irq(int irq, void *devid)
563{
564 struct pxamci_host *host = mmc_priv(devid);
565
566 mmc_detect_change(devid, msecs_to_jiffies(host->detect_delay_ms));
567 return IRQ_HANDLED;
568}
569
570#ifdef CONFIG_OF
571static const struct of_device_id pxa_mmc_dt_ids[] = {
572 { .compatible = "marvell,pxa-mmc" },
573 { }
574};
575
576MODULE_DEVICE_TABLE(of, pxa_mmc_dt_ids);
577
578static int pxamci_of_init(struct platform_device *pdev,
579 struct mmc_host *mmc)
580{
581 struct device_node *np = pdev->dev.of_node;
582 struct pxamci_host *host = mmc_priv(mmc);
583 u32 tmp;
584 int ret;
585
586 if (!np)
587 return 0;
588
589 /* pxa-mmc specific */
590 if (of_property_read_u32(np, "pxa-mmc,detect-delay-ms", &tmp) == 0)
591 host->detect_delay_ms = tmp;
592
593 ret = mmc_of_parse(mmc);
594 if (ret < 0)
595 return ret;
596
597 return 0;
598}
599#else
600static int pxamci_of_init(struct platform_device *pdev,
601 struct mmc_host *mmc)
602{
603 return 0;
604}
605#endif
606
607static int pxamci_probe(struct platform_device *pdev)
608{
609 struct mmc_host *mmc;
610 struct pxamci_host *host = NULL;
611 struct device *dev = &pdev->dev;
612 struct resource *r;
613 int ret, irq;
614
615 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
616 irq = platform_get_irq(pdev, 0);
617 if (irq < 0)
618 return irq;
619
620 mmc = mmc_alloc_host(sizeof(struct pxamci_host), dev);
621 if (!mmc) {
622 ret = -ENOMEM;
623 goto out;
624 }
625
626 mmc->ops = &pxamci_ops;
627
628 /*
629 * We can do SG-DMA, but we don't because we never know how much
630 * data we successfully wrote to the card.
631 */
632 mmc->max_segs = NR_SG;
633
634 /*
635 * Our hardware DMA can handle a maximum of one page per SG entry.
636 */
637 mmc->max_seg_size = PAGE_SIZE;
638
639 /*
640 * Block length register is only 10 bits before PXA27x.
641 */
642 mmc->max_blk_size = cpu_is_pxa25x() ? 1023 : 2048;
643
644 /*
645 * Block count register is 16 bits.
646 */
647 mmc->max_blk_count = 65535;
648
649 ret = pxamci_of_init(pdev, mmc);
650 if (ret)
651 goto out;
652
653 host = mmc_priv(mmc);
654 host->mmc = mmc;
655 host->pdata = pdev->dev.platform_data;
656 host->clkrt = CLKRT_OFF;
657
658 host->clk = devm_clk_get(dev, NULL);
659 if (IS_ERR(host->clk)) {
660 ret = PTR_ERR(host->clk);
661 host->clk = NULL;
662 goto out;
663 }
664
665 host->clkrate = clk_get_rate(host->clk);
666
667 /*
668 * Calculate minimum clock rate, rounding up.
669 */
670 mmc->f_min = (host->clkrate + 63) / 64;
671 mmc->f_max = (mmc_has_26MHz()) ? 26000000 : host->clkrate;
672
673 ret = pxamci_init_ocr(host);
674 if (ret < 0)
675 goto out;
676
677 mmc->caps = 0;
678 host->cmdat = 0;
679 if (!cpu_is_pxa25x()) {
680 mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
681 host->cmdat |= CMDAT_SDIO_INT_EN;
682 if (mmc_has_26MHz())
683 mmc->caps |= MMC_CAP_MMC_HIGHSPEED |
684 MMC_CAP_SD_HIGHSPEED;
685 }
686
687 spin_lock_init(&host->lock);
688 host->res = r;
689 host->imask = MMC_I_MASK_ALL;
690
691 host->base = devm_ioremap_resource(dev, r);
692 if (IS_ERR(host->base)) {
693 ret = PTR_ERR(host->base);
694 goto out;
695 }
696
697 /*
698 * Ensure that the host controller is shut down, and setup
699 * with our defaults.
700 */
701 pxamci_stop_clock(host);
702 writel(0, host->base + MMC_SPI);
703 writel(64, host->base + MMC_RESTO);
704 writel(host->imask, host->base + MMC_I_MASK);
705
706 ret = devm_request_irq(dev, irq, pxamci_irq, 0,
707 DRIVER_NAME, host);
708 if (ret)
709 goto out;
710
711 platform_set_drvdata(pdev, mmc);
712
713 host->dma_chan_rx = dma_request_chan(dev, "rx");
714 if (IS_ERR(host->dma_chan_rx)) {
715 dev_err(dev, "unable to request rx dma channel\n");
716 ret = PTR_ERR(host->dma_chan_rx);
717 host->dma_chan_rx = NULL;
718 goto out;
719 }
720
721 host->dma_chan_tx = dma_request_chan(dev, "tx");
722 if (IS_ERR(host->dma_chan_tx)) {
723 dev_err(dev, "unable to request tx dma channel\n");
724 ret = PTR_ERR(host->dma_chan_tx);
725 host->dma_chan_tx = NULL;
726 goto out;
727 }
728
729 if (host->pdata) {
730 host->detect_delay_ms = host->pdata->detect_delay_ms;
731
732 host->power = devm_gpiod_get_optional(dev, "power", GPIOD_OUT_LOW);
733 if (IS_ERR(host->power)) {
734 ret = PTR_ERR(host->power);
735 dev_err(dev, "Failed requesting gpio_power\n");
736 goto out;
737 }
738
739 /* FIXME: should we pass detection delay to debounce? */
740 ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0);
741 if (ret && ret != -ENOENT) {
742 dev_err(dev, "Failed requesting gpio_cd\n");
743 goto out;
744 }
745
746 if (!host->pdata->gpio_card_ro_invert)
747 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
748
749 ret = mmc_gpiod_request_ro(mmc, "wp", 0, 0);
750 if (ret && ret != -ENOENT) {
751 dev_err(dev, "Failed requesting gpio_ro\n");
752 goto out;
753 }
754 if (!ret)
755 host->use_ro_gpio = true;
756
757 if (host->pdata->init)
758 host->pdata->init(dev, pxamci_detect_irq, mmc);
759
760 if (host->power && host->pdata->setpower)
761 dev_warn(dev, "gpio_power and setpower() both defined\n");
762 if (host->use_ro_gpio && host->pdata->get_ro)
763 dev_warn(dev, "gpio_ro and get_ro() both defined\n");
764 }
765
766 ret = mmc_add_host(mmc);
767 if (ret) {
768 if (host->pdata && host->pdata->exit)
769 host->pdata->exit(dev, mmc);
770 goto out;
771 }
772
773 return 0;
774
775out:
776 if (host) {
777 if (host->dma_chan_rx)
778 dma_release_channel(host->dma_chan_rx);
779 if (host->dma_chan_tx)
780 dma_release_channel(host->dma_chan_tx);
781 }
782 if (mmc)
783 mmc_free_host(mmc);
784 return ret;
785}
786
787static int pxamci_remove(struct platform_device *pdev)
788{
789 struct mmc_host *mmc = platform_get_drvdata(pdev);
790
791 if (mmc) {
792 struct pxamci_host *host = mmc_priv(mmc);
793
794 mmc_remove_host(mmc);
795
796 if (host->pdata && host->pdata->exit)
797 host->pdata->exit(&pdev->dev, mmc);
798
799 pxamci_stop_clock(host);
800 writel(TXFIFO_WR_REQ|RXFIFO_RD_REQ|CLK_IS_OFF|STOP_CMD|
801 END_CMD_RES|PRG_DONE|DATA_TRAN_DONE,
802 host->base + MMC_I_MASK);
803
804 dmaengine_terminate_all(host->dma_chan_rx);
805 dmaengine_terminate_all(host->dma_chan_tx);
806 dma_release_channel(host->dma_chan_rx);
807 dma_release_channel(host->dma_chan_tx);
808
809 mmc_free_host(mmc);
810 }
811
812 return 0;
813}
814
815static struct platform_driver pxamci_driver = {
816 .probe = pxamci_probe,
817 .remove = pxamci_remove,
818 .driver = {
819 .name = DRIVER_NAME,
820 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
821 .of_match_table = of_match_ptr(pxa_mmc_dt_ids),
822 },
823};
824
825module_platform_driver(pxamci_driver);
826
827MODULE_DESCRIPTION("PXA Multimedia Card Interface Driver");
828MODULE_LICENSE("GPL");
829MODULE_ALIAS("platform:pxa2xx-mci");
1/*
2 * linux/drivers/mmc/host/pxa.c - PXA MMCI driver
3 *
4 * Copyright (C) 2003 Russell King, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This hardware is really sick:
11 * - No way to clear interrupts.
12 * - Have to turn off the clock whenever we touch the device.
13 * - Doesn't tell you how many data blocks were transferred.
14 * Yuck!
15 *
16 * 1 and 3 byte data transfers not supported
17 * max block length up to 1023
18 */
19#include <linux/module.h>
20#include <linux/init.h>
21#include <linux/ioport.h>
22#include <linux/platform_device.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
25#include <linux/dma-mapping.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/mmc/host.h>
29#include <linux/io.h>
30#include <linux/regulator/consumer.h>
31#include <linux/gpio.h>
32#include <linux/gfp.h>
33#include <linux/of.h>
34#include <linux/of_gpio.h>
35#include <linux/of_device.h>
36
37#include <asm/sizes.h>
38
39#include <mach/hardware.h>
40#include <mach/dma.h>
41#include <linux/platform_data/mmc-pxamci.h>
42
43#include "pxamci.h"
44
45#define DRIVER_NAME "pxa2xx-mci"
46
47#define NR_SG 1
48#define CLKRT_OFF (~0)
49
50#define mmc_has_26MHz() (cpu_is_pxa300() || cpu_is_pxa310() \
51 || cpu_is_pxa935())
52
53struct pxamci_host {
54 struct mmc_host *mmc;
55 spinlock_t lock;
56 struct resource *res;
57 void __iomem *base;
58 struct clk *clk;
59 unsigned long clkrate;
60 int irq;
61 int dma;
62 unsigned int clkrt;
63 unsigned int cmdat;
64 unsigned int imask;
65 unsigned int power_mode;
66 struct pxamci_platform_data *pdata;
67
68 struct mmc_request *mrq;
69 struct mmc_command *cmd;
70 struct mmc_data *data;
71
72 dma_addr_t sg_dma;
73 struct pxa_dma_desc *sg_cpu;
74 unsigned int dma_len;
75
76 unsigned int dma_dir;
77 unsigned int dma_drcmrrx;
78 unsigned int dma_drcmrtx;
79
80 struct regulator *vcc;
81};
82
83static inline void pxamci_init_ocr(struct pxamci_host *host)
84{
85#ifdef CONFIG_REGULATOR
86 host->vcc = regulator_get_optional(mmc_dev(host->mmc), "vmmc");
87
88 if (IS_ERR(host->vcc))
89 host->vcc = NULL;
90 else {
91 host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
92 if (host->pdata && host->pdata->ocr_mask)
93 dev_warn(mmc_dev(host->mmc),
94 "ocr_mask/setpower will not be used\n");
95 }
96#endif
97 if (host->vcc == NULL) {
98 /* fall-back to platform data */
99 host->mmc->ocr_avail = host->pdata ?
100 host->pdata->ocr_mask :
101 MMC_VDD_32_33 | MMC_VDD_33_34;
102 }
103}
104
105static inline int pxamci_set_power(struct pxamci_host *host,
106 unsigned char power_mode,
107 unsigned int vdd)
108{
109 int on;
110
111 if (host->vcc) {
112 int ret;
113
114 if (power_mode == MMC_POWER_UP) {
115 ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
116 if (ret)
117 return ret;
118 } else if (power_mode == MMC_POWER_OFF) {
119 ret = mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
120 if (ret)
121 return ret;
122 }
123 }
124 if (!host->vcc && host->pdata &&
125 gpio_is_valid(host->pdata->gpio_power)) {
126 on = ((1 << vdd) & host->pdata->ocr_mask);
127 gpio_set_value(host->pdata->gpio_power,
128 !!on ^ host->pdata->gpio_power_invert);
129 }
130 if (!host->vcc && host->pdata && host->pdata->setpower)
131 return host->pdata->setpower(mmc_dev(host->mmc), vdd);
132
133 return 0;
134}
135
136static void pxamci_stop_clock(struct pxamci_host *host)
137{
138 if (readl(host->base + MMC_STAT) & STAT_CLK_EN) {
139 unsigned long timeout = 10000;
140 unsigned int v;
141
142 writel(STOP_CLOCK, host->base + MMC_STRPCL);
143
144 do {
145 v = readl(host->base + MMC_STAT);
146 if (!(v & STAT_CLK_EN))
147 break;
148 udelay(1);
149 } while (timeout--);
150
151 if (v & STAT_CLK_EN)
152 dev_err(mmc_dev(host->mmc), "unable to stop clock\n");
153 }
154}
155
156static void pxamci_enable_irq(struct pxamci_host *host, unsigned int mask)
157{
158 unsigned long flags;
159
160 spin_lock_irqsave(&host->lock, flags);
161 host->imask &= ~mask;
162 writel(host->imask, host->base + MMC_I_MASK);
163 spin_unlock_irqrestore(&host->lock, flags);
164}
165
166static void pxamci_disable_irq(struct pxamci_host *host, unsigned int mask)
167{
168 unsigned long flags;
169
170 spin_lock_irqsave(&host->lock, flags);
171 host->imask |= mask;
172 writel(host->imask, host->base + MMC_I_MASK);
173 spin_unlock_irqrestore(&host->lock, flags);
174}
175
176static void pxamci_setup_data(struct pxamci_host *host, struct mmc_data *data)
177{
178 unsigned int nob = data->blocks;
179 unsigned long long clks;
180 unsigned int timeout;
181 bool dalgn = 0;
182 u32 dcmd;
183 int i;
184
185 host->data = data;
186
187 if (data->flags & MMC_DATA_STREAM)
188 nob = 0xffff;
189
190 writel(nob, host->base + MMC_NOB);
191 writel(data->blksz, host->base + MMC_BLKLEN);
192
193 clks = (unsigned long long)data->timeout_ns * host->clkrate;
194 do_div(clks, 1000000000UL);
195 timeout = (unsigned int)clks + (data->timeout_clks << host->clkrt);
196 writel((timeout + 255) / 256, host->base + MMC_RDTO);
197
198 if (data->flags & MMC_DATA_READ) {
199 host->dma_dir = DMA_FROM_DEVICE;
200 dcmd = DCMD_INCTRGADDR | DCMD_FLOWSRC;
201 DRCMR(host->dma_drcmrtx) = 0;
202 DRCMR(host->dma_drcmrrx) = host->dma | DRCMR_MAPVLD;
203 } else {
204 host->dma_dir = DMA_TO_DEVICE;
205 dcmd = DCMD_INCSRCADDR | DCMD_FLOWTRG;
206 DRCMR(host->dma_drcmrrx) = 0;
207 DRCMR(host->dma_drcmrtx) = host->dma | DRCMR_MAPVLD;
208 }
209
210 dcmd |= DCMD_BURST32 | DCMD_WIDTH1;
211
212 host->dma_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
213 host->dma_dir);
214
215 for (i = 0; i < host->dma_len; i++) {
216 unsigned int length = sg_dma_len(&data->sg[i]);
217 host->sg_cpu[i].dcmd = dcmd | length;
218 if (length & 31 && !(data->flags & MMC_DATA_READ))
219 host->sg_cpu[i].dcmd |= DCMD_ENDIRQEN;
220 /* Not aligned to 8-byte boundary? */
221 if (sg_dma_address(&data->sg[i]) & 0x7)
222 dalgn = 1;
223 if (data->flags & MMC_DATA_READ) {
224 host->sg_cpu[i].dsadr = host->res->start + MMC_RXFIFO;
225 host->sg_cpu[i].dtadr = sg_dma_address(&data->sg[i]);
226 } else {
227 host->sg_cpu[i].dsadr = sg_dma_address(&data->sg[i]);
228 host->sg_cpu[i].dtadr = host->res->start + MMC_TXFIFO;
229 }
230 host->sg_cpu[i].ddadr = host->sg_dma + (i + 1) *
231 sizeof(struct pxa_dma_desc);
232 }
233 host->sg_cpu[host->dma_len - 1].ddadr = DDADR_STOP;
234 wmb();
235
236 /*
237 * The PXA27x DMA controller encounters overhead when working with
238 * unaligned (to 8-byte boundaries) data, so switch on byte alignment
239 * mode only if we have unaligned data.
240 */
241 if (dalgn)
242 DALGN |= (1 << host->dma);
243 else
244 DALGN &= ~(1 << host->dma);
245 DDADR(host->dma) = host->sg_dma;
246
247 /*
248 * workaround for erratum #91:
249 * only start DMA now if we are doing a read,
250 * otherwise we wait until CMD/RESP has finished
251 * before starting DMA.
252 */
253 if (!cpu_is_pxa27x() || data->flags & MMC_DATA_READ)
254 DCSR(host->dma) = DCSR_RUN;
255}
256
257static void pxamci_start_cmd(struct pxamci_host *host, struct mmc_command *cmd, unsigned int cmdat)
258{
259 WARN_ON(host->cmd != NULL);
260 host->cmd = cmd;
261
262 if (cmd->flags & MMC_RSP_BUSY)
263 cmdat |= CMDAT_BUSY;
264
265#define RSP_TYPE(x) ((x) & ~(MMC_RSP_BUSY|MMC_RSP_OPCODE))
266 switch (RSP_TYPE(mmc_resp_type(cmd))) {
267 case RSP_TYPE(MMC_RSP_R1): /* r1, r1b, r6, r7 */
268 cmdat |= CMDAT_RESP_SHORT;
269 break;
270 case RSP_TYPE(MMC_RSP_R3):
271 cmdat |= CMDAT_RESP_R3;
272 break;
273 case RSP_TYPE(MMC_RSP_R2):
274 cmdat |= CMDAT_RESP_R2;
275 break;
276 default:
277 break;
278 }
279
280 writel(cmd->opcode, host->base + MMC_CMD);
281 writel(cmd->arg >> 16, host->base + MMC_ARGH);
282 writel(cmd->arg & 0xffff, host->base + MMC_ARGL);
283 writel(cmdat, host->base + MMC_CMDAT);
284 writel(host->clkrt, host->base + MMC_CLKRT);
285
286 writel(START_CLOCK, host->base + MMC_STRPCL);
287
288 pxamci_enable_irq(host, END_CMD_RES);
289}
290
291static void pxamci_finish_request(struct pxamci_host *host, struct mmc_request *mrq)
292{
293 host->mrq = NULL;
294 host->cmd = NULL;
295 host->data = NULL;
296 mmc_request_done(host->mmc, mrq);
297}
298
299static int pxamci_cmd_done(struct pxamci_host *host, unsigned int stat)
300{
301 struct mmc_command *cmd = host->cmd;
302 int i;
303 u32 v;
304
305 if (!cmd)
306 return 0;
307
308 host->cmd = NULL;
309
310 /*
311 * Did I mention this is Sick. We always need to
312 * discard the upper 8 bits of the first 16-bit word.
313 */
314 v = readl(host->base + MMC_RES) & 0xffff;
315 for (i = 0; i < 4; i++) {
316 u32 w1 = readl(host->base + MMC_RES) & 0xffff;
317 u32 w2 = readl(host->base + MMC_RES) & 0xffff;
318 cmd->resp[i] = v << 24 | w1 << 8 | w2 >> 8;
319 v = w2;
320 }
321
322 if (stat & STAT_TIME_OUT_RESPONSE) {
323 cmd->error = -ETIMEDOUT;
324 } else if (stat & STAT_RES_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
325 /*
326 * workaround for erratum #42:
327 * Intel PXA27x Family Processor Specification Update Rev 001
328 * A bogus CRC error can appear if the msb of a 136 bit
329 * response is a one.
330 */
331 if (cpu_is_pxa27x() &&
332 (cmd->flags & MMC_RSP_136 && cmd->resp[0] & 0x80000000))
333 pr_debug("ignoring CRC from command %d - *risky*\n", cmd->opcode);
334 else
335 cmd->error = -EILSEQ;
336 }
337
338 pxamci_disable_irq(host, END_CMD_RES);
339 if (host->data && !cmd->error) {
340 pxamci_enable_irq(host, DATA_TRAN_DONE);
341 /*
342 * workaround for erratum #91, if doing write
343 * enable DMA late
344 */
345 if (cpu_is_pxa27x() && host->data->flags & MMC_DATA_WRITE)
346 DCSR(host->dma) = DCSR_RUN;
347 } else {
348 pxamci_finish_request(host, host->mrq);
349 }
350
351 return 1;
352}
353
354static int pxamci_data_done(struct pxamci_host *host, unsigned int stat)
355{
356 struct mmc_data *data = host->data;
357
358 if (!data)
359 return 0;
360
361 DCSR(host->dma) = 0;
362 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
363 host->dma_dir);
364
365 if (stat & STAT_READ_TIME_OUT)
366 data->error = -ETIMEDOUT;
367 else if (stat & (STAT_CRC_READ_ERROR|STAT_CRC_WRITE_ERROR))
368 data->error = -EILSEQ;
369
370 /*
371 * There appears to be a hardware design bug here. There seems to
372 * be no way to find out how much data was transferred to the card.
373 * This means that if there was an error on any block, we mark all
374 * data blocks as being in error.
375 */
376 if (!data->error)
377 data->bytes_xfered = data->blocks * data->blksz;
378 else
379 data->bytes_xfered = 0;
380
381 pxamci_disable_irq(host, DATA_TRAN_DONE);
382
383 host->data = NULL;
384 if (host->mrq->stop) {
385 pxamci_stop_clock(host);
386 pxamci_start_cmd(host, host->mrq->stop, host->cmdat);
387 } else {
388 pxamci_finish_request(host, host->mrq);
389 }
390
391 return 1;
392}
393
394static irqreturn_t pxamci_irq(int irq, void *devid)
395{
396 struct pxamci_host *host = devid;
397 unsigned int ireg;
398 int handled = 0;
399
400 ireg = readl(host->base + MMC_I_REG) & ~readl(host->base + MMC_I_MASK);
401
402 if (ireg) {
403 unsigned stat = readl(host->base + MMC_STAT);
404
405 pr_debug("PXAMCI: irq %08x stat %08x\n", ireg, stat);
406
407 if (ireg & END_CMD_RES)
408 handled |= pxamci_cmd_done(host, stat);
409 if (ireg & DATA_TRAN_DONE)
410 handled |= pxamci_data_done(host, stat);
411 if (ireg & SDIO_INT) {
412 mmc_signal_sdio_irq(host->mmc);
413 handled = 1;
414 }
415 }
416
417 return IRQ_RETVAL(handled);
418}
419
420static void pxamci_request(struct mmc_host *mmc, struct mmc_request *mrq)
421{
422 struct pxamci_host *host = mmc_priv(mmc);
423 unsigned int cmdat;
424
425 WARN_ON(host->mrq != NULL);
426
427 host->mrq = mrq;
428
429 pxamci_stop_clock(host);
430
431 cmdat = host->cmdat;
432 host->cmdat &= ~CMDAT_INIT;
433
434 if (mrq->data) {
435 pxamci_setup_data(host, mrq->data);
436
437 cmdat &= ~CMDAT_BUSY;
438 cmdat |= CMDAT_DATAEN | CMDAT_DMAEN;
439 if (mrq->data->flags & MMC_DATA_WRITE)
440 cmdat |= CMDAT_WRITE;
441
442 if (mrq->data->flags & MMC_DATA_STREAM)
443 cmdat |= CMDAT_STREAM;
444 }
445
446 pxamci_start_cmd(host, mrq->cmd, cmdat);
447}
448
449static int pxamci_get_ro(struct mmc_host *mmc)
450{
451 struct pxamci_host *host = mmc_priv(mmc);
452
453 if (host->pdata && gpio_is_valid(host->pdata->gpio_card_ro)) {
454 if (host->pdata->gpio_card_ro_invert)
455 return !gpio_get_value(host->pdata->gpio_card_ro);
456 else
457 return gpio_get_value(host->pdata->gpio_card_ro);
458 }
459 if (host->pdata && host->pdata->get_ro)
460 return !!host->pdata->get_ro(mmc_dev(mmc));
461 /*
462 * Board doesn't support read only detection; let the mmc core
463 * decide what to do.
464 */
465 return -ENOSYS;
466}
467
468static void pxamci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
469{
470 struct pxamci_host *host = mmc_priv(mmc);
471
472 if (ios->clock) {
473 unsigned long rate = host->clkrate;
474 unsigned int clk = rate / ios->clock;
475
476 if (host->clkrt == CLKRT_OFF)
477 clk_enable(host->clk);
478
479 if (ios->clock == 26000000) {
480 /* to support 26MHz */
481 host->clkrt = 7;
482 } else {
483 /* to handle (19.5MHz, 26MHz) */
484 if (!clk)
485 clk = 1;
486
487 /*
488 * clk might result in a lower divisor than we
489 * desire. check for that condition and adjust
490 * as appropriate.
491 */
492 if (rate / clk > ios->clock)
493 clk <<= 1;
494 host->clkrt = fls(clk) - 1;
495 }
496
497 /*
498 * we write clkrt on the next command
499 */
500 } else {
501 pxamci_stop_clock(host);
502 if (host->clkrt != CLKRT_OFF) {
503 host->clkrt = CLKRT_OFF;
504 clk_disable(host->clk);
505 }
506 }
507
508 if (host->power_mode != ios->power_mode) {
509 int ret;
510
511 host->power_mode = ios->power_mode;
512
513 ret = pxamci_set_power(host, ios->power_mode, ios->vdd);
514 if (ret) {
515 dev_err(mmc_dev(mmc), "unable to set power\n");
516 /*
517 * The .set_ios() function in the mmc_host_ops
518 * struct return void, and failing to set the
519 * power should be rare so we print an error and
520 * return here.
521 */
522 return;
523 }
524
525 if (ios->power_mode == MMC_POWER_ON)
526 host->cmdat |= CMDAT_INIT;
527 }
528
529 if (ios->bus_width == MMC_BUS_WIDTH_4)
530 host->cmdat |= CMDAT_SD_4DAT;
531 else
532 host->cmdat &= ~CMDAT_SD_4DAT;
533
534 dev_dbg(mmc_dev(mmc), "PXAMCI: clkrt = %x cmdat = %x\n",
535 host->clkrt, host->cmdat);
536}
537
538static void pxamci_enable_sdio_irq(struct mmc_host *host, int enable)
539{
540 struct pxamci_host *pxa_host = mmc_priv(host);
541
542 if (enable)
543 pxamci_enable_irq(pxa_host, SDIO_INT);
544 else
545 pxamci_disable_irq(pxa_host, SDIO_INT);
546}
547
548static const struct mmc_host_ops pxamci_ops = {
549 .request = pxamci_request,
550 .get_ro = pxamci_get_ro,
551 .set_ios = pxamci_set_ios,
552 .enable_sdio_irq = pxamci_enable_sdio_irq,
553};
554
555static void pxamci_dma_irq(int dma, void *devid)
556{
557 struct pxamci_host *host = devid;
558 int dcsr = DCSR(dma);
559 DCSR(dma) = dcsr & ~DCSR_STOPIRQEN;
560
561 if (dcsr & DCSR_ENDINTR) {
562 writel(BUF_PART_FULL, host->base + MMC_PRTBUF);
563 } else {
564 pr_err("%s: DMA error on channel %d (DCSR=%#x)\n",
565 mmc_hostname(host->mmc), dma, dcsr);
566 host->data->error = -EIO;
567 pxamci_data_done(host, 0);
568 }
569}
570
571static irqreturn_t pxamci_detect_irq(int irq, void *devid)
572{
573 struct pxamci_host *host = mmc_priv(devid);
574
575 mmc_detect_change(devid, msecs_to_jiffies(host->pdata->detect_delay_ms));
576 return IRQ_HANDLED;
577}
578
579#ifdef CONFIG_OF
580static const struct of_device_id pxa_mmc_dt_ids[] = {
581 { .compatible = "marvell,pxa-mmc" },
582 { }
583};
584
585MODULE_DEVICE_TABLE(of, pxa_mmc_dt_ids);
586
587static int pxamci_of_init(struct platform_device *pdev)
588{
589 struct device_node *np = pdev->dev.of_node;
590 struct pxamci_platform_data *pdata;
591 u32 tmp;
592
593 if (!np)
594 return 0;
595
596 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
597 if (!pdata)
598 return -ENOMEM;
599
600 pdata->gpio_card_detect =
601 of_get_named_gpio(np, "cd-gpios", 0);
602 pdata->gpio_card_ro =
603 of_get_named_gpio(np, "wp-gpios", 0);
604
605 /* pxa-mmc specific */
606 pdata->gpio_power =
607 of_get_named_gpio(np, "pxa-mmc,gpio-power", 0);
608
609 if (of_property_read_u32(np, "pxa-mmc,detect-delay-ms", &tmp) == 0)
610 pdata->detect_delay_ms = tmp;
611
612 pdev->dev.platform_data = pdata;
613
614 return 0;
615}
616#else
617static int pxamci_of_init(struct platform_device *pdev)
618{
619 return 0;
620}
621#endif
622
623static int pxamci_probe(struct platform_device *pdev)
624{
625 struct mmc_host *mmc;
626 struct pxamci_host *host = NULL;
627 struct resource *r, *dmarx, *dmatx;
628 int ret, irq, gpio_cd = -1, gpio_ro = -1, gpio_power = -1;
629
630 ret = pxamci_of_init(pdev);
631 if (ret)
632 return ret;
633
634 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
635 irq = platform_get_irq(pdev, 0);
636 if (!r || irq < 0)
637 return -ENXIO;
638
639 r = request_mem_region(r->start, SZ_4K, DRIVER_NAME);
640 if (!r)
641 return -EBUSY;
642
643 mmc = mmc_alloc_host(sizeof(struct pxamci_host), &pdev->dev);
644 if (!mmc) {
645 ret = -ENOMEM;
646 goto out;
647 }
648
649 mmc->ops = &pxamci_ops;
650
651 /*
652 * We can do SG-DMA, but we don't because we never know how much
653 * data we successfully wrote to the card.
654 */
655 mmc->max_segs = NR_SG;
656
657 /*
658 * Our hardware DMA can handle a maximum of one page per SG entry.
659 */
660 mmc->max_seg_size = PAGE_SIZE;
661
662 /*
663 * Block length register is only 10 bits before PXA27x.
664 */
665 mmc->max_blk_size = cpu_is_pxa25x() ? 1023 : 2048;
666
667 /*
668 * Block count register is 16 bits.
669 */
670 mmc->max_blk_count = 65535;
671
672 host = mmc_priv(mmc);
673 host->mmc = mmc;
674 host->dma = -1;
675 host->pdata = pdev->dev.platform_data;
676 host->clkrt = CLKRT_OFF;
677
678 host->clk = clk_get(&pdev->dev, NULL);
679 if (IS_ERR(host->clk)) {
680 ret = PTR_ERR(host->clk);
681 host->clk = NULL;
682 goto out;
683 }
684
685 host->clkrate = clk_get_rate(host->clk);
686
687 /*
688 * Calculate minimum clock rate, rounding up.
689 */
690 mmc->f_min = (host->clkrate + 63) / 64;
691 mmc->f_max = (mmc_has_26MHz()) ? 26000000 : host->clkrate;
692
693 pxamci_init_ocr(host);
694
695 mmc->caps = 0;
696 host->cmdat = 0;
697 if (!cpu_is_pxa25x()) {
698 mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
699 host->cmdat |= CMDAT_SDIO_INT_EN;
700 if (mmc_has_26MHz())
701 mmc->caps |= MMC_CAP_MMC_HIGHSPEED |
702 MMC_CAP_SD_HIGHSPEED;
703 }
704
705 host->sg_cpu = dma_alloc_coherent(&pdev->dev, PAGE_SIZE, &host->sg_dma, GFP_KERNEL);
706 if (!host->sg_cpu) {
707 ret = -ENOMEM;
708 goto out;
709 }
710
711 spin_lock_init(&host->lock);
712 host->res = r;
713 host->irq = irq;
714 host->imask = MMC_I_MASK_ALL;
715
716 host->base = ioremap(r->start, SZ_4K);
717 if (!host->base) {
718 ret = -ENOMEM;
719 goto out;
720 }
721
722 /*
723 * Ensure that the host controller is shut down, and setup
724 * with our defaults.
725 */
726 pxamci_stop_clock(host);
727 writel(0, host->base + MMC_SPI);
728 writel(64, host->base + MMC_RESTO);
729 writel(host->imask, host->base + MMC_I_MASK);
730
731 host->dma = pxa_request_dma(DRIVER_NAME, DMA_PRIO_LOW,
732 pxamci_dma_irq, host);
733 if (host->dma < 0) {
734 ret = -EBUSY;
735 goto out;
736 }
737
738 ret = request_irq(host->irq, pxamci_irq, 0, DRIVER_NAME, host);
739 if (ret)
740 goto out;
741
742 platform_set_drvdata(pdev, mmc);
743
744 dmarx = platform_get_resource(pdev, IORESOURCE_DMA, 0);
745 if (!dmarx) {
746 ret = -ENXIO;
747 goto out;
748 }
749 host->dma_drcmrrx = dmarx->start;
750
751 dmatx = platform_get_resource(pdev, IORESOURCE_DMA, 1);
752 if (!dmatx) {
753 ret = -ENXIO;
754 goto out;
755 }
756 host->dma_drcmrtx = dmatx->start;
757
758 if (host->pdata) {
759 gpio_cd = host->pdata->gpio_card_detect;
760 gpio_ro = host->pdata->gpio_card_ro;
761 gpio_power = host->pdata->gpio_power;
762 }
763 if (gpio_is_valid(gpio_power)) {
764 ret = gpio_request(gpio_power, "mmc card power");
765 if (ret) {
766 dev_err(&pdev->dev, "Failed requesting gpio_power %d\n", gpio_power);
767 goto out;
768 }
769 gpio_direction_output(gpio_power,
770 host->pdata->gpio_power_invert);
771 }
772 if (gpio_is_valid(gpio_ro)) {
773 ret = gpio_request(gpio_ro, "mmc card read only");
774 if (ret) {
775 dev_err(&pdev->dev, "Failed requesting gpio_ro %d\n", gpio_ro);
776 goto err_gpio_ro;
777 }
778 gpio_direction_input(gpio_ro);
779 }
780 if (gpio_is_valid(gpio_cd)) {
781 ret = gpio_request(gpio_cd, "mmc card detect");
782 if (ret) {
783 dev_err(&pdev->dev, "Failed requesting gpio_cd %d\n", gpio_cd);
784 goto err_gpio_cd;
785 }
786 gpio_direction_input(gpio_cd);
787
788 ret = request_irq(gpio_to_irq(gpio_cd), pxamci_detect_irq,
789 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
790 "mmc card detect", mmc);
791 if (ret) {
792 dev_err(&pdev->dev, "failed to request card detect IRQ\n");
793 goto err_request_irq;
794 }
795 }
796
797 if (host->pdata && host->pdata->init)
798 host->pdata->init(&pdev->dev, pxamci_detect_irq, mmc);
799
800 if (gpio_is_valid(gpio_power) && host->pdata->setpower)
801 dev_warn(&pdev->dev, "gpio_power and setpower() both defined\n");
802 if (gpio_is_valid(gpio_ro) && host->pdata->get_ro)
803 dev_warn(&pdev->dev, "gpio_ro and get_ro() both defined\n");
804
805 mmc_add_host(mmc);
806
807 return 0;
808
809err_request_irq:
810 gpio_free(gpio_cd);
811err_gpio_cd:
812 gpio_free(gpio_ro);
813err_gpio_ro:
814 gpio_free(gpio_power);
815 out:
816 if (host) {
817 if (host->dma >= 0)
818 pxa_free_dma(host->dma);
819 if (host->base)
820 iounmap(host->base);
821 if (host->sg_cpu)
822 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
823 if (host->clk)
824 clk_put(host->clk);
825 }
826 if (mmc)
827 mmc_free_host(mmc);
828 release_resource(r);
829 return ret;
830}
831
832static int pxamci_remove(struct platform_device *pdev)
833{
834 struct mmc_host *mmc = platform_get_drvdata(pdev);
835 int gpio_cd = -1, gpio_ro = -1, gpio_power = -1;
836
837 if (mmc) {
838 struct pxamci_host *host = mmc_priv(mmc);
839
840 mmc_remove_host(mmc);
841
842 if (host->pdata) {
843 gpio_cd = host->pdata->gpio_card_detect;
844 gpio_ro = host->pdata->gpio_card_ro;
845 gpio_power = host->pdata->gpio_power;
846 }
847 if (gpio_is_valid(gpio_cd)) {
848 free_irq(gpio_to_irq(gpio_cd), mmc);
849 gpio_free(gpio_cd);
850 }
851 if (gpio_is_valid(gpio_ro))
852 gpio_free(gpio_ro);
853 if (gpio_is_valid(gpio_power))
854 gpio_free(gpio_power);
855 if (host->vcc)
856 regulator_put(host->vcc);
857
858 if (host->pdata && host->pdata->exit)
859 host->pdata->exit(&pdev->dev, mmc);
860
861 pxamci_stop_clock(host);
862 writel(TXFIFO_WR_REQ|RXFIFO_RD_REQ|CLK_IS_OFF|STOP_CMD|
863 END_CMD_RES|PRG_DONE|DATA_TRAN_DONE,
864 host->base + MMC_I_MASK);
865
866 DRCMR(host->dma_drcmrrx) = 0;
867 DRCMR(host->dma_drcmrtx) = 0;
868
869 free_irq(host->irq, host);
870 pxa_free_dma(host->dma);
871 iounmap(host->base);
872 dma_free_coherent(&pdev->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
873
874 clk_put(host->clk);
875
876 release_resource(host->res);
877
878 mmc_free_host(mmc);
879 }
880 return 0;
881}
882
883static struct platform_driver pxamci_driver = {
884 .probe = pxamci_probe,
885 .remove = pxamci_remove,
886 .driver = {
887 .name = DRIVER_NAME,
888 .owner = THIS_MODULE,
889 .of_match_table = of_match_ptr(pxa_mmc_dt_ids),
890 },
891};
892
893module_platform_driver(pxamci_driver);
894
895MODULE_DESCRIPTION("PXA Multimedia Card Interface Driver");
896MODULE_LICENSE("GPL");
897MODULE_ALIAS("platform:pxa2xx-mci");