Linux Audio

Check our new training course

Loading...
v6.2
  1/* SPDX-License-Identifier: GPL-2.0 */
  2/*
  3 * Copyright IBM Corp. 1999, 2016
  4 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
  5 *	      Denis Joseph Barrow,
  6 *	      Arnd Bergmann,
 
 
 
 
 
  7 */
  8
  9#ifndef __ARCH_S390_ATOMIC__
 10#define __ARCH_S390_ATOMIC__
 11
 12#include <linux/compiler.h>
 13#include <linux/types.h>
 14#include <asm/atomic_ops.h>
 15#include <asm/barrier.h>
 16#include <asm/cmpxchg.h>
 17
 18static inline int arch_atomic_read(const atomic_t *v)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 19{
 20	return __atomic_read(v);
 
 
 
 
 
 
 
 
 
 
 
 
 21}
 22#define arch_atomic_read arch_atomic_read
 23
 24static inline void arch_atomic_set(atomic_t *v, int i)
 25{
 26	__atomic_set(v, i);
 27}
 28#define arch_atomic_set arch_atomic_set
 29
 30static inline int arch_atomic_add_return(int i, atomic_t *v)
 31{
 32	return __atomic_add_barrier(i, &v->counter) + i;
 
 
 
 
 
 
 
 
 
 
 33}
 34#define arch_atomic_add_return arch_atomic_add_return
 35
 36static inline int arch_atomic_fetch_add(int i, atomic_t *v)
 
 
 
 
 
 
 
 
 
 
 
 37{
 38	return __atomic_add_barrier(i, &v->counter);
 39}
 40#define arch_atomic_fetch_add arch_atomic_fetch_add
 41
 42static inline void arch_atomic_add(int i, atomic_t *v)
 43{
 44	__atomic_add(i, &v->counter);
 45}
 46#define arch_atomic_add arch_atomic_add
 47
 48#define arch_atomic_sub(_i, _v)		arch_atomic_add(-(int)(_i), _v)
 49#define arch_atomic_sub_return(_i, _v)	arch_atomic_add_return(-(int)(_i), _v)
 50#define arch_atomic_fetch_sub(_i, _v)	arch_atomic_fetch_add(-(int)(_i), _v)
 
 
 
 
 
 
 
 
 51
 52#define ATOMIC_OPS(op)							\
 53static inline void arch_atomic_##op(int i, atomic_t *v)			\
 54{									\
 55	__atomic_##op(i, &v->counter);					\
 56}									\
 57static inline int arch_atomic_fetch_##op(int i, atomic_t *v)		\
 58{									\
 59	return __atomic_##op##_barrier(i, &v->counter);			\
 
 
 
 
 
 60}
 61
 62ATOMIC_OPS(and)
 63ATOMIC_OPS(or)
 64ATOMIC_OPS(xor)
 65
 66#undef ATOMIC_OPS
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 67
 68#define arch_atomic_and			arch_atomic_and
 69#define arch_atomic_or			arch_atomic_or
 70#define arch_atomic_xor			arch_atomic_xor
 71#define arch_atomic_fetch_and		arch_atomic_fetch_and
 72#define arch_atomic_fetch_or		arch_atomic_fetch_or
 73#define arch_atomic_fetch_xor		arch_atomic_fetch_xor
 74
 75#define arch_atomic_xchg(v, new)	(arch_xchg(&((v)->counter), new))
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 76
 77static inline int arch_atomic_cmpxchg(atomic_t *v, int old, int new)
 
 
 78{
 79	return __atomic_cmpxchg(&v->counter, old, new);
 
 
 
 
 
 80}
 81#define arch_atomic_cmpxchg arch_atomic_cmpxchg
 82
 83#define ATOMIC64_INIT(i)  { (i) }
 
 
 
 
 
 
 
 
 
 
 84
 85static inline s64 arch_atomic64_read(const atomic64_t *v)
 86{
 87	return __atomic64_read(v);
 
 
 
 
 
 
 
 
 
 
 88}
 89#define arch_atomic64_read arch_atomic64_read
 90
 91static inline void arch_atomic64_set(atomic64_t *v, s64 i)
 92{
 93	__atomic64_set(v, i);
 94}
 95#define arch_atomic64_set arch_atomic64_set
 96
 97static inline s64 arch_atomic64_add_return(s64 i, atomic64_t *v)
 98{
 99	return __atomic64_add_barrier(i, (long *)&v->counter) + i;
100}
101#define arch_atomic64_add_return arch_atomic64_add_return
102
103static inline s64 arch_atomic64_fetch_add(s64 i, atomic64_t *v)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
104{
105	return __atomic64_add_barrier(i, (long *)&v->counter);
 
 
 
 
 
 
 
 
106}
107#define arch_atomic64_fetch_add arch_atomic64_fetch_add
108
109static inline void arch_atomic64_add(s64 i, atomic64_t *v)
 
110{
111	__atomic64_add(i, (long *)&v->counter);
 
 
 
 
 
 
112}
113#define arch_atomic64_add arch_atomic64_add
114
115#define arch_atomic64_xchg(v, new)	(arch_xchg(&((v)->counter), new))
 
 
 
 
 
 
 
 
116
117static inline s64 arch_atomic64_cmpxchg(atomic64_t *v, s64 old, s64 new)
118{
119	return __atomic64_cmpxchg((long *)&v->counter, old, new);
 
 
 
 
 
120}
121#define arch_atomic64_cmpxchg arch_atomic64_cmpxchg
122
123#define ATOMIC64_OPS(op)						\
124static inline void arch_atomic64_##op(s64 i, atomic64_t *v)		\
125{									\
126	__atomic64_##op(i, (long *)&v->counter);			\
127}									\
128static inline long arch_atomic64_fetch_##op(s64 i, atomic64_t *v)	\
129{									\
130	return __atomic64_##op##_barrier(i, (long *)&v->counter);	\
 
 
 
 
 
 
 
 
 
 
 
 
 
131}
132
133ATOMIC64_OPS(and)
134ATOMIC64_OPS(or)
135ATOMIC64_OPS(xor)
136
137#undef ATOMIC64_OPS
 
 
 
 
 
 
 
 
 
 
 
138
139#define arch_atomic64_and		arch_atomic64_and
140#define arch_atomic64_or		arch_atomic64_or
141#define arch_atomic64_xor		arch_atomic64_xor
142#define arch_atomic64_fetch_and		arch_atomic64_fetch_and
143#define arch_atomic64_fetch_or		arch_atomic64_fetch_or
144#define arch_atomic64_fetch_xor		arch_atomic64_fetch_xor
 
 
 
 
 
145
146#define arch_atomic64_sub_return(_i, _v) arch_atomic64_add_return(-(s64)(_i), _v)
147#define arch_atomic64_fetch_sub(_i, _v)  arch_atomic64_fetch_add(-(s64)(_i), _v)
148#define arch_atomic64_sub(_i, _v)	 arch_atomic64_add(-(s64)(_i), _v)
 
149
150#endif /* __ARCH_S390_ATOMIC__  */
v3.15
 
  1/*
  2 * Copyright IBM Corp. 1999, 2009
  3 * Author(s): Martin Schwidefsky <schwidefsky@de.ibm.com>,
  4 *	      Denis Joseph Barrow,
  5 *	      Arnd Bergmann <arndb@de.ibm.com>,
  6 *
  7 * Atomic operations that C can't guarantee us.
  8 * Useful for resource counting etc.
  9 * s390 uses 'Compare And Swap' for atomicity in SMP environment.
 10 *
 11 */
 12
 13#ifndef __ARCH_S390_ATOMIC__
 14#define __ARCH_S390_ATOMIC__
 15
 16#include <linux/compiler.h>
 17#include <linux/types.h>
 
 18#include <asm/barrier.h>
 19#include <asm/cmpxchg.h>
 20
 21#define ATOMIC_INIT(i)  { (i) }
 22
 23#define __ATOMIC_NO_BARRIER	"\n"
 24
 25#ifdef CONFIG_HAVE_MARCH_Z196_FEATURES
 26
 27#define __ATOMIC_OR	"lao"
 28#define __ATOMIC_AND	"lan"
 29#define __ATOMIC_ADD	"laa"
 30#define __ATOMIC_BARRIER "bcr	14,0\n"
 31
 32#define __ATOMIC_LOOP(ptr, op_val, op_string, __barrier)		\
 33({									\
 34	int old_val;							\
 35									\
 36	typecheck(atomic_t *, ptr);					\
 37	asm volatile(							\
 38		__barrier						\
 39		op_string "	%0,%2,%1\n"				\
 40		__barrier						\
 41		: "=d" (old_val), "+Q" ((ptr)->counter)			\
 42		: "d" (op_val)						\
 43		: "cc", "memory");					\
 44	old_val;							\
 45})
 46
 47#else /* CONFIG_HAVE_MARCH_Z196_FEATURES */
 48
 49#define __ATOMIC_OR	"or"
 50#define __ATOMIC_AND	"nr"
 51#define __ATOMIC_ADD	"ar"
 52#define __ATOMIC_BARRIER "\n"
 53
 54#define __ATOMIC_LOOP(ptr, op_val, op_string, __barrier)		\
 55({									\
 56	int old_val, new_val;						\
 57									\
 58	typecheck(atomic_t *, ptr);					\
 59	asm volatile(							\
 60		"	l	%0,%2\n"				\
 61		"0:	lr	%1,%0\n"				\
 62		op_string "	%1,%3\n"				\
 63		"	cs	%0,%1,%2\n"				\
 64		"	jl	0b"					\
 65		: "=&d" (old_val), "=&d" (new_val), "+Q" ((ptr)->counter)\
 66		: "d" (op_val)						\
 67		: "cc", "memory");					\
 68	old_val;							\
 69})
 70
 71#endif /* CONFIG_HAVE_MARCH_Z196_FEATURES */
 72
 73static inline int atomic_read(const atomic_t *v)
 74{
 75	int c;
 76
 77	asm volatile(
 78		"	l	%0,%1\n"
 79		: "=d" (c) : "Q" (v->counter));
 80	return c;
 81}
 82
 83static inline void atomic_set(atomic_t *v, int i)
 84{
 85	asm volatile(
 86		"	st	%1,%0\n"
 87		: "=Q" (v->counter) : "d" (i));
 88}
 
 89
 90static inline int atomic_add_return(int i, atomic_t *v)
 91{
 92	return __ATOMIC_LOOP(v, i, __ATOMIC_ADD, __ATOMIC_BARRIER) + i;
 93}
 
 94
 95static inline void atomic_add(int i, atomic_t *v)
 96{
 97#ifdef CONFIG_HAVE_MARCH_Z196_FEATURES
 98	if (__builtin_constant_p(i) && (i > -129) && (i < 128)) {
 99		asm volatile(
100			"asi	%0,%1\n"
101			: "+Q" (v->counter)
102			: "i" (i)
103			: "cc", "memory");
104		return;
105	}
106#endif
107	__ATOMIC_LOOP(v, i, __ATOMIC_ADD, __ATOMIC_NO_BARRIER);
108}
 
109
110#define atomic_add_negative(_i, _v)	(atomic_add_return(_i, _v) < 0)
111#define atomic_inc(_v)			atomic_add(1, _v)
112#define atomic_inc_return(_v)		atomic_add_return(1, _v)
113#define atomic_inc_and_test(_v)		(atomic_add_return(1, _v) == 0)
114#define atomic_sub(_i, _v)		atomic_add(-(int)(_i), _v)
115#define atomic_sub_return(_i, _v)	atomic_add_return(-(int)(_i), _v)
116#define atomic_sub_and_test(_i, _v)	(atomic_sub_return(_i, _v) == 0)
117#define atomic_dec(_v)			atomic_sub(1, _v)
118#define atomic_dec_return(_v)		atomic_sub_return(1, _v)
119#define atomic_dec_and_test(_v)		(atomic_sub_return(1, _v) == 0)
120
121static inline void atomic_clear_mask(unsigned int mask, atomic_t *v)
122{
123	__ATOMIC_LOOP(v, ~mask, __ATOMIC_AND, __ATOMIC_NO_BARRIER);
124}
 
125
126static inline void atomic_set_mask(unsigned int mask, atomic_t *v)
127{
128	__ATOMIC_LOOP(v, mask, __ATOMIC_OR, __ATOMIC_NO_BARRIER);
129}
 
130
131#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
132
133static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
134{
135	asm volatile(
136		"	cs	%0,%2,%1"
137		: "+d" (old), "+Q" (v->counter)
138		: "d" (new)
139		: "cc", "memory");
140	return old;
141}
142
143static inline int __atomic_add_unless(atomic_t *v, int a, int u)
144{
145	int c, old;
146	c = atomic_read(v);
147	for (;;) {
148		if (unlikely(c == u))
149			break;
150		old = atomic_cmpxchg(v, c, c + a);
151		if (likely(old == c))
152			break;
153		c = old;
154	}
155	return c;
156}
157
 
 
 
158
159#undef __ATOMIC_LOOP
160
161#define ATOMIC64_INIT(i)  { (i) }
162
163#ifdef CONFIG_64BIT
164
165#define __ATOMIC64_NO_BARRIER	"\n"
166
167#ifdef CONFIG_HAVE_MARCH_Z196_FEATURES
168
169#define __ATOMIC64_OR	"laog"
170#define __ATOMIC64_AND	"lang"
171#define __ATOMIC64_ADD	"laag"
172#define __ATOMIC64_BARRIER "bcr	14,0\n"
173
174#define __ATOMIC64_LOOP(ptr, op_val, op_string, __barrier)		\
175({									\
176	long long old_val;						\
177									\
178	typecheck(atomic64_t *, ptr);					\
179	asm volatile(							\
180		__barrier						\
181		op_string "	%0,%2,%1\n"				\
182		__barrier						\
183		: "=d" (old_val), "+Q" ((ptr)->counter)			\
184		: "d" (op_val)						\
185		: "cc", "memory");					\
186	old_val;							\
187})
188
189#else /* CONFIG_HAVE_MARCH_Z196_FEATURES */
190
191#define __ATOMIC64_OR	"ogr"
192#define __ATOMIC64_AND	"ngr"
193#define __ATOMIC64_ADD	"agr"
194#define __ATOMIC64_BARRIER "\n"
 
 
195
196#define __ATOMIC64_LOOP(ptr, op_val, op_string, __barrier)		\
197({									\
198	long long old_val, new_val;					\
199									\
200	typecheck(atomic64_t *, ptr);					\
201	asm volatile(							\
202		"	lg	%0,%2\n"				\
203		"0:	lgr	%1,%0\n"				\
204		op_string "	%1,%3\n"				\
205		"	csg	%0,%1,%2\n"				\
206		"	jl	0b"					\
207		: "=&d" (old_val), "=&d" (new_val), "+Q" ((ptr)->counter)\
208		: "d" (op_val)						\
209		: "cc", "memory");					\
210	old_val;							\
211})
212
213#endif /* CONFIG_HAVE_MARCH_Z196_FEATURES */
214
215static inline long long atomic64_read(const atomic64_t *v)
216{
217	long long c;
218
219	asm volatile(
220		"	lg	%0,%1\n"
221		: "=d" (c) : "Q" (v->counter));
222	return c;
223}
 
224
225static inline void atomic64_set(atomic64_t *v, long long i)
226{
227	asm volatile(
228		"	stg	%1,%0\n"
229		: "=Q" (v->counter) : "d" (i));
230}
231
232static inline long long atomic64_add_return(long long i, atomic64_t *v)
233{
234	return __ATOMIC64_LOOP(v, i, __ATOMIC64_ADD, __ATOMIC64_BARRIER) + i;
235}
236
237static inline void atomic64_add(long long i, atomic64_t *v)
238{
239#ifdef CONFIG_HAVE_MARCH_Z196_FEATURES
240	if (__builtin_constant_p(i) && (i > -129) && (i < 128)) {
241		asm volatile(
242			"agsi	%0,%1\n"
243			: "+Q" (v->counter)
244			: "i" (i)
245			: "cc", "memory");
246		return;
247	}
248#endif
249	__ATOMIC64_LOOP(v, i, __ATOMIC64_ADD, __ATOMIC64_NO_BARRIER);
250}
 
251
252static inline void atomic64_clear_mask(unsigned long mask, atomic64_t *v)
253{
254	__ATOMIC64_LOOP(v, ~mask, __ATOMIC64_AND, __ATOMIC64_NO_BARRIER);
255}
 
256
257static inline void atomic64_set_mask(unsigned long mask, atomic64_t *v)
258{
259	__ATOMIC64_LOOP(v, mask, __ATOMIC64_OR, __ATOMIC64_NO_BARRIER);
260}
 
261
262#define atomic64_xchg(v, new) (xchg(&((v)->counter), new))
263
264static inline long long atomic64_cmpxchg(atomic64_t *v,
265					     long long old, long long new)
266{
267	asm volatile(
268		"	csg	%0,%2,%1"
269		: "+d" (old), "+Q" (v->counter)
270		: "d" (new)
271		: "cc", "memory");
272	return old;
273}
274
275#undef __ATOMIC64_LOOP
276
277#else /* CONFIG_64BIT */
278
279typedef struct {
280	long long counter;
281} atomic64_t;
282
283static inline long long atomic64_read(const atomic64_t *v)
284{
285	register_pair rp;
286
287	asm volatile(
288		"	lm	%0,%N0,%1"
289		: "=&d" (rp) : "Q" (v->counter)	);
290	return rp.pair;
291}
292
293static inline void atomic64_set(atomic64_t *v, long long i)
294{
295	register_pair rp = {.pair = i};
296
297	asm volatile(
298		"	stm	%1,%N1,%0"
299		: "=Q" (v->counter) : "d" (rp) );
300}
301
302static inline long long atomic64_xchg(atomic64_t *v, long long new)
303{
304	register_pair rp_new = {.pair = new};
305	register_pair rp_old;
306
307	asm volatile(
308		"	lm	%0,%N0,%1\n"
309		"0:	cds	%0,%2,%1\n"
310		"	jl	0b\n"
311		: "=&d" (rp_old), "+Q" (v->counter)
312		: "d" (rp_new)
313		: "cc");
314	return rp_old.pair;
315}
316
317static inline long long atomic64_cmpxchg(atomic64_t *v,
318					 long long old, long long new)
319{
320	register_pair rp_old = {.pair = old};
321	register_pair rp_new = {.pair = new};
322
323	asm volatile(
324		"	cds	%0,%2,%1"
325		: "+&d" (rp_old), "+Q" (v->counter)
326		: "d" (rp_new)
327		: "cc");
328	return rp_old.pair;
329}
 
330
331
332static inline long long atomic64_add_return(long long i, atomic64_t *v)
333{
334	long long old, new;
335
336	do {
337		old = atomic64_read(v);
338		new = old + i;
339	} while (atomic64_cmpxchg(v, old, new) != old);
340	return new;
341}
 
342
343static inline void atomic64_set_mask(unsigned long long mask, atomic64_t *v)
344{
345	long long old, new;
346
347	do {
348		old = atomic64_read(v);
349		new = old | mask;
350	} while (atomic64_cmpxchg(v, old, new) != old);
351}
352
353static inline void atomic64_clear_mask(unsigned long long mask, atomic64_t *v)
354{
355	long long old, new;
356
357	do {
358		old = atomic64_read(v);
359		new = old & mask;
360	} while (atomic64_cmpxchg(v, old, new) != old);
361}
 
362
363static inline void atomic64_add(long long i, atomic64_t *v)
364{
365	atomic64_add_return(i, v);
366}
367
368#endif /* CONFIG_64BIT */
369
370static inline int atomic64_add_unless(atomic64_t *v, long long i, long long u)
371{
372	long long c, old;
373
374	c = atomic64_read(v);
375	for (;;) {
376		if (unlikely(c == u))
377			break;
378		old = atomic64_cmpxchg(v, c, c + i);
379		if (likely(old == c))
380			break;
381		c = old;
382	}
383	return c != u;
384}
385
386static inline long long atomic64_dec_if_positive(atomic64_t *v)
387{
388	long long c, old, dec;
389
390	c = atomic64_read(v);
391	for (;;) {
392		dec = c - 1;
393		if (unlikely(dec < 0))
394			break;
395		old = atomic64_cmpxchg((v), c, dec);
396		if (likely(old == c))
397			break;
398		c = old;
399	}
400	return dec;
401}
402
403#define atomic64_add_negative(_i, _v)	(atomic64_add_return(_i, _v) < 0)
404#define atomic64_inc(_v)		atomic64_add(1, _v)
405#define atomic64_inc_return(_v)		atomic64_add_return(1, _v)
406#define atomic64_inc_and_test(_v)	(atomic64_add_return(1, _v) == 0)
407#define atomic64_sub_return(_i, _v)	atomic64_add_return(-(long long)(_i), _v)
408#define atomic64_sub(_i, _v)		atomic64_add(-(long long)(_i), _v)
409#define atomic64_sub_and_test(_i, _v)	(atomic64_sub_return(_i, _v) == 0)
410#define atomic64_dec(_v)		atomic64_sub(1, _v)
411#define atomic64_dec_return(_v)		atomic64_sub_return(1, _v)
412#define atomic64_dec_and_test(_v)	(atomic64_sub_return(1, _v) == 0)
413#define atomic64_inc_not_zero(v)	atomic64_add_unless((v), 1, 0)
414
415#define smp_mb__before_atomic_dec()	smp_mb()
416#define smp_mb__after_atomic_dec()	smp_mb()
417#define smp_mb__before_atomic_inc()	smp_mb()
418#define smp_mb__after_atomic_inc()	smp_mb()
419
420#endif /* __ARCH_S390_ATOMIC__  */