Linux Audio

Check our new training course

Loading...
v6.2
   1/*
   2 * Copyright 2012 Stefan Roese
   3 * Stefan Roese <sr@denx.de>
   4 *
   5 * This file is dual-licensed: you can use it either under the terms
   6 * of the GPL or the X11 license, at your option. Note that this dual
   7 * licensing only applies to this file, and not this project as a
   8 * whole.
   9 *
  10 *  a) This library is free software; you can redistribute it and/or
  11 *     modify it under the terms of the GNU General Public License as
  12 *     published by the Free Software Foundation; either version 2 of the
  13 *     License, or (at your option) any later version.
  14 *
  15 *     This library is distributed in the hope that it will be useful,
  16 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
  17 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  18 *     GNU General Public License for more details.
  19 *
  20 * Or, alternatively,
  21 *
  22 *  b) Permission is hereby granted, free of charge, to any person
  23 *     obtaining a copy of this software and associated documentation
  24 *     files (the "Software"), to deal in the Software without
  25 *     restriction, including without limitation the rights to use,
  26 *     copy, modify, merge, publish, distribute, sublicense, and/or
  27 *     sell copies of the Software, and to permit persons to whom the
  28 *     Software is furnished to do so, subject to the following
  29 *     conditions:
  30 *
  31 *     The above copyright notice and this permission notice shall be
  32 *     included in all copies or substantial portions of the Software.
  33 *
  34 *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  35 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  36 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  37 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  38 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  39 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  40 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  41 *     OTHER DEALINGS IN THE SOFTWARE.
  42 */
  43
  44#include <dt-bindings/thermal/thermal.h>
  45#include <dt-bindings/dma/sun4i-a10.h>
  46#include <dt-bindings/clock/sun4i-a10-ccu.h>
  47#include <dt-bindings/reset/sun4i-a10-ccu.h>
  48
  49/ {
  50	#address-cells = <1>;
  51	#size-cells = <1>;
  52	interrupt-parent = <&intc>;
  53
  54	aliases {
  55		ethernet0 = &emac;
  56	};
  57
  58	chosen {
  59		#address-cells = <1>;
  60		#size-cells = <1>;
  61		ranges;
  62
  63		framebuffer-lcd0-hdmi {
  64			compatible = "allwinner,simple-framebuffer",
  65				     "simple-framebuffer";
  66			allwinner,pipeline = "de_be0-lcd0-hdmi";
  67			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
  68				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
  69				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_DE_BE0>;
  70			status = "disabled";
  71		};
  72
  73		framebuffer-fe0-lcd0-hdmi {
  74			compatible = "allwinner,simple-framebuffer",
  75				     "simple-framebuffer";
  76			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
  77			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
  78				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_AHB_DE_FE0>,
  79				 <&ccu CLK_DE_BE0>, <&ccu CLK_DE_FE0>,
  80				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_HDMI>,
  81				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
  82			status = "disabled";
  83		};
  84
  85		framebuffer-fe0-lcd0 {
  86			compatible = "allwinner,simple-framebuffer",
  87				     "simple-framebuffer";
  88			allwinner,pipeline = "de_fe0-de_be0-lcd0";
  89			clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_DE_BE0>,
  90				 <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_BE0>,
  91				 <&ccu CLK_DE_FE0>, <&ccu CLK_TCON0_CH0>,
  92				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
  93			status = "disabled";
  94		};
  95
  96		framebuffer-fe0-lcd0-tve0 {
  97			compatible = "allwinner,simple-framebuffer",
  98				     "simple-framebuffer";
  99			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
 100			clocks = <&ccu CLK_AHB_TVE0>, <&ccu CLK_AHB_LCD0>,
 101				 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_AHB_DE_FE0>,
 102				 <&ccu CLK_DE_BE0>, <&ccu CLK_DE_FE0>,
 103				 <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_TVE0>,
 104				 <&ccu CLK_DRAM_DE_FE0>, <&ccu CLK_DRAM_DE_BE0>;
 105			status = "disabled";
 106		};
 107	};
 108
 109	cpus {
 110		#address-cells = <1>;
 111		#size-cells = <0>;
 112		cpu0: cpu@0 {
 113			device_type = "cpu";
 114			compatible = "arm,cortex-a8";
 115			reg = <0x0>;
 116			clocks = <&ccu CLK_CPU>;
 117			clock-latency = <244144>; /* 8 32k periods */
 118			operating-points =
 119				/* kHz	  uV */
 120				<1008000 1400000>,
 121				<912000	1350000>,
 122				<864000	1300000>,
 123				<624000	1250000>;
 124			#cooling-cells = <2>;
 125		};
 126	};
 127
 128	thermal-zones {
 129		cpu-thermal {
 130			/* milliseconds */
 131			polling-delay-passive = <250>;
 132			polling-delay = <1000>;
 133			thermal-sensors = <&rtp>;
 134
 135			cooling-maps {
 136				map0 {
 137					trip = <&cpu_alert0>;
 138					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
 139				};
 140			};
 141
 142			trips {
 143				cpu_alert0: cpu-alert0 {
 144					/* milliCelsius */
 145					temperature = <85000>;
 146					hysteresis = <2000>;
 147					type = "passive";
 148				};
 149
 150				cpu_crit: cpu-crit {
 151					/* milliCelsius */
 152					temperature = <100000>;
 153					hysteresis = <2000>;
 154					type = "critical";
 155				};
 156			};
 157		};
 158	};
 159
 160	clocks {
 161		#address-cells = <1>;
 162		#size-cells = <1>;
 163		ranges;
 164
 165		osc24M: clk-24M {
 
 
 
 
 
 
 166			#clock-cells = <0>;
 167			compatible = "fixed-clock";
 
 
 
 
 
 
 
 168			clock-frequency = <24000000>;
 169			clock-output-names = "osc24M";
 170		};
 171
 172		osc32k: clk-32k {
 173			#clock-cells = <0>;
 174			compatible = "fixed-clock";
 175			clock-frequency = <32768>;
 176			clock-output-names = "osc32k";
 177		};
 178	};
 179
 180	de: display-engine {
 181		compatible = "allwinner,sun4i-a10-display-engine";
 182		allwinner,pipelines = <&fe0>, <&fe1>;
 183		status = "disabled";
 184	};
 
 
 185
 186	pmu {
 187		compatible = "arm,cortex-a8-pmu";
 188		interrupts = <3>;
 189	};
 
 
 
 190
 191	reserved-memory {
 192		#address-cells = <1>;
 193		#size-cells = <1>;
 194		ranges;
 
 
 
 195
 196		/* Address must be kept in the lower 256 MiBs of DRAM for VE. */
 197		default-pool {
 198			compatible = "shared-dma-pool";
 199			size = <0x6000000>;
 200			alloc-ranges = <0x40000000 0x10000000>;
 201			reusable;
 202			linux,cma-default;
 203		};
 204	};
 205
 206	soc {
 207		compatible = "simple-bus";
 208		#address-cells = <1>;
 209		#size-cells = <1>;
 210		ranges;
 
 
 
 211
 212		system-control@1c00000 {
 213			compatible = "allwinner,sun4i-a10-system-control";
 214			reg = <0x01c00000 0x30>;
 215			#address-cells = <1>;
 216			#size-cells = <1>;
 217			ranges;
 
 218
 219			sram_a: sram@0 {
 220				compatible = "mmio-sram";
 221				reg = <0x00000000 0xc000>;
 222				#address-cells = <1>;
 223				#size-cells = <1>;
 224				ranges = <0 0x00000000 0xc000>;
 225
 226				emac_sram: sram-section@8000 {
 227					compatible = "allwinner,sun4i-a10-sram-a3-a4";
 228					reg = <0x8000 0x4000>;
 229					status = "disabled";
 230				};
 231			};
 232
 233			sram_d: sram@10000 {
 234				compatible = "mmio-sram";
 235				reg = <0x00010000 0x1000>;
 236				#address-cells = <1>;
 237				#size-cells = <1>;
 238				ranges = <0 0x00010000 0x1000>;
 239
 240				otg_sram: sram-section@0 {
 241					compatible = "allwinner,sun4i-a10-sram-d";
 242					reg = <0x0000 0x1000>;
 243					status = "disabled";
 244				};
 245			};
 246
 247			sram_c: sram@1d00000 {
 248				compatible = "mmio-sram";
 249				reg = <0x01d00000 0xd0000>;
 250				#address-cells = <1>;
 251				#size-cells = <1>;
 252				ranges = <0 0x01d00000 0xd0000>;
 253
 254				ve_sram: sram-section@0 {
 255					compatible = "allwinner,sun4i-a10-sram-c1";
 256					reg = <0x000000 0x80000>;
 257				};
 258			};
 
 
 
 
 259		};
 260
 261		dma: dma-controller@1c02000 {
 262			compatible = "allwinner,sun4i-a10-dma";
 263			reg = <0x01c02000 0x1000>;
 264			interrupts = <27>;
 265			clocks = <&ccu CLK_AHB_DMA>;
 266			#dma-cells = <2>;
 267		};
 268
 269		nfc: nand-controller@1c03000 {
 270			compatible = "allwinner,sun4i-a10-nand";
 271			reg = <0x01c03000 0x1000>;
 272			interrupts = <37>;
 273			clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>;
 274			clock-names = "ahb", "mod";
 275			dmas = <&dma SUN4I_DMA_DEDICATED 3>;
 276			dma-names = "rxtx";
 277			status = "disabled";
 278			#address-cells = <1>;
 279			#size-cells = <0>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 280		};
 281
 282		spi0: spi@1c05000 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 283			compatible = "allwinner,sun4i-a10-spi";
 284			reg = <0x01c05000 0x1000>;
 285			interrupts = <10>;
 286			clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>;
 287			clock-names = "ahb", "mod";
 288			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
 289			       <&dma SUN4I_DMA_DEDICATED 26>;
 290			dma-names = "rx", "tx";
 291			status = "disabled";
 292			#address-cells = <1>;
 293			#size-cells = <0>;
 294		};
 295
 296		spi1: spi@1c06000 {
 297			compatible = "allwinner,sun4i-a10-spi";
 298			reg = <0x01c06000 0x1000>;
 299			interrupts = <11>;
 300			clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>;
 301			clock-names = "ahb", "mod";
 302			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
 303			       <&dma SUN4I_DMA_DEDICATED 8>;
 304			dma-names = "rx", "tx";
 305			pinctrl-names = "default";
 306			pinctrl-0 = <&spi1_pins>, <&spi1_cs0_pin>;
 307			status = "disabled";
 308			#address-cells = <1>;
 309			#size-cells = <0>;
 310		};
 311
 312		emac: ethernet@1c0b000 {
 313			compatible = "allwinner,sun4i-a10-emac";
 314			reg = <0x01c0b000 0x1000>;
 315			interrupts = <55>;
 316			clocks = <&ccu CLK_AHB_EMAC>;
 317			allwinner,sram = <&emac_sram 1>;
 318			pinctrl-names = "default";
 319			pinctrl-0 = <&emac_pins>;
 320			status = "disabled";
 321		};
 322
 323		mdio: mdio@1c0b080 {
 324			compatible = "allwinner,sun4i-a10-mdio";
 325			reg = <0x01c0b080 0x14>;
 326			status = "disabled";
 327			#address-cells = <1>;
 328			#size-cells = <0>;
 329		};
 330
 331		tcon0: lcd-controller@1c0c000 {
 332			compatible = "allwinner,sun4i-a10-tcon";
 333			reg = <0x01c0c000 0x1000>;
 334			interrupts = <44>;
 335			resets = <&ccu RST_TCON0>;
 336			reset-names = "lcd";
 337			clocks = <&ccu CLK_AHB_LCD0>,
 338				 <&ccu CLK_TCON0_CH0>,
 339				 <&ccu CLK_TCON0_CH1>;
 340			clock-names = "ahb",
 341				      "tcon-ch0",
 342				      "tcon-ch1";
 343			clock-output-names = "tcon0-pixel-clock";
 344			#clock-cells = <0>;
 345			dmas = <&dma SUN4I_DMA_DEDICATED 14>;
 346
 347			ports {
 348				#address-cells = <1>;
 349				#size-cells = <0>;
 350
 351				tcon0_in: port@0 {
 352					#address-cells = <1>;
 353					#size-cells = <0>;
 354					reg = <0>;
 355
 356					tcon0_in_be0: endpoint@0 {
 357						reg = <0>;
 358						remote-endpoint = <&be0_out_tcon0>;
 359					};
 360
 361					tcon0_in_be1: endpoint@1 {
 362						reg = <1>;
 363						remote-endpoint = <&be1_out_tcon0>;
 364					};
 365				};
 366
 367				tcon0_out: port@1 {
 368					#address-cells = <1>;
 369					#size-cells = <0>;
 370					reg = <1>;
 371
 372					tcon0_out_hdmi: endpoint@1 {
 373						reg = <1>;
 374						remote-endpoint = <&hdmi_in_tcon0>;
 375						allwinner,tcon-channel = <1>;
 376					};
 377				};
 378			};
 379		};
 380
 381		tcon1: lcd-controller@1c0d000 {
 382			compatible = "allwinner,sun4i-a10-tcon";
 383			reg = <0x01c0d000 0x1000>;
 384			interrupts = <45>;
 385			resets = <&ccu RST_TCON1>;
 386			reset-names = "lcd";
 387			clocks = <&ccu CLK_AHB_LCD1>,
 388				 <&ccu CLK_TCON1_CH0>,
 389				 <&ccu CLK_TCON1_CH1>;
 390			clock-names = "ahb",
 391				      "tcon-ch0",
 392				      "tcon-ch1";
 393			clock-output-names = "tcon1-pixel-clock";
 394			#clock-cells = <0>;
 395			dmas = <&dma SUN4I_DMA_DEDICATED 15>;
 396
 397			ports {
 398				#address-cells = <1>;
 399				#size-cells = <0>;
 400
 401				tcon1_in: port@0 {
 402					#address-cells = <1>;
 403					#size-cells = <0>;
 404					reg = <0>;
 405
 406					tcon1_in_be0: endpoint@0 {
 407						reg = <0>;
 408						remote-endpoint = <&be0_out_tcon1>;
 409					};
 410
 411					tcon1_in_be1: endpoint@1 {
 412						reg = <1>;
 413						remote-endpoint = <&be1_out_tcon1>;
 414					};
 415				};
 416
 417				tcon1_out: port@1 {
 418					#address-cells = <1>;
 419					#size-cells = <0>;
 420					reg = <1>;
 421
 422					tcon1_out_hdmi: endpoint@1 {
 423						reg = <1>;
 424						remote-endpoint = <&hdmi_in_tcon1>;
 425						allwinner,tcon-channel = <1>;
 426					};
 427				};
 428			};
 429		};
 430
 431		video-codec@1c0e000 {
 432			compatible = "allwinner,sun4i-a10-video-engine";
 433			reg = <0x01c0e000 0x1000>;
 434			clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>,
 435				 <&ccu CLK_DRAM_VE>;
 436			clock-names = "ahb", "mod", "ram";
 437			resets = <&ccu RST_VE>;
 438			interrupts = <53>;
 439			allwinner,sram = <&ve_sram 1>;
 440		};
 441
 442		mmc0: mmc@1c0f000 {
 443			compatible = "allwinner,sun4i-a10-mmc";
 444			reg = <0x01c0f000 0x1000>;
 445			clocks = <&ccu CLK_AHB_MMC0>, <&ccu CLK_MMC0>;
 446			clock-names = "ahb", "mmc";
 447			interrupts = <32>;
 448			pinctrl-names = "default";
 449			pinctrl-0 = <&mmc0_pins>;
 450			status = "disabled";
 451			#address-cells = <1>;
 452			#size-cells = <0>;
 453		};
 454
 455		mmc1: mmc@1c10000 {
 456			compatible = "allwinner,sun4i-a10-mmc";
 457			reg = <0x01c10000 0x1000>;
 458			clocks = <&ccu CLK_AHB_MMC1>, <&ccu CLK_MMC1>;
 459			clock-names = "ahb", "mmc";
 460			interrupts = <33>;
 461			status = "disabled";
 462			#address-cells = <1>;
 463			#size-cells = <0>;
 464		};
 465
 466		mmc2: mmc@1c11000 {
 467			compatible = "allwinner,sun4i-a10-mmc";
 468			reg = <0x01c11000 0x1000>;
 469			clocks = <&ccu CLK_AHB_MMC2>, <&ccu CLK_MMC2>;
 470			clock-names = "ahb", "mmc";
 471			interrupts = <34>;
 472			status = "disabled";
 473			#address-cells = <1>;
 474			#size-cells = <0>;
 475		};
 476
 477		mmc3: mmc@1c12000 {
 478			compatible = "allwinner,sun4i-a10-mmc";
 479			reg = <0x01c12000 0x1000>;
 480			clocks = <&ccu CLK_AHB_MMC3>, <&ccu CLK_MMC3>;
 481			clock-names = "ahb", "mmc";
 482			interrupts = <35>;
 483			status = "disabled";
 484			#address-cells = <1>;
 485			#size-cells = <0>;
 486		};
 487
 488		usb_otg: usb@1c13000 {
 489			compatible = "allwinner,sun4i-a10-musb";
 490			reg = <0x01c13000 0x0400>;
 491			clocks = <&ccu CLK_AHB_OTG>;
 492			interrupts = <38>;
 493			interrupt-names = "mc";
 494			phys = <&usbphy 0>;
 495			phy-names = "usb";
 496			extcon = <&usbphy 0>;
 497			allwinner,sram = <&otg_sram 1>;
 498			dr_mode = "otg";
 499			status = "disabled";
 500		};
 501
 502		usbphy: phy@1c13400 {
 503			#phy-cells = <1>;
 504			compatible = "allwinner,sun4i-a10-usb-phy";
 505			reg = <0x01c13400 0x10>, <0x01c14800 0x4>, <0x01c1c800 0x4>;
 506			reg-names = "phy_ctrl", "pmu1", "pmu2";
 507			clocks = <&ccu CLK_USB_PHY>;
 508			clock-names = "usb_phy";
 509			resets = <&ccu RST_USB_PHY0>,
 510				 <&ccu RST_USB_PHY1>,
 511				 <&ccu RST_USB_PHY2>;
 512			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
 513			status = "disabled";
 514		};
 515
 516		ehci0: usb@1c14000 {
 517			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
 518			reg = <0x01c14000 0x100>;
 519			interrupts = <39>;
 520			clocks = <&ccu CLK_AHB_EHCI0>;
 521			phys = <&usbphy 1>;
 522			phy-names = "usb";
 523			status = "disabled";
 524		};
 525
 526		ohci0: usb@1c14400 {
 527			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
 528			reg = <0x01c14400 0x100>;
 529			interrupts = <64>;
 530			clocks = <&ccu CLK_USB_OHCI0>, <&ccu CLK_AHB_OHCI0>;
 531			phys = <&usbphy 1>;
 532			phy-names = "usb";
 533			status = "disabled";
 534		};
 535
 536		crypto: crypto-engine@1c15000 {
 537			compatible = "allwinner,sun4i-a10-crypto";
 538			reg = <0x01c15000 0x1000>;
 539			interrupts = <86>;
 540			clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>;
 541			clock-names = "ahb", "mod";
 542		};
 543
 544		hdmi: hdmi@1c16000 {
 545			compatible = "allwinner,sun4i-a10-hdmi";
 546			reg = <0x01c16000 0x1000>;
 547			interrupts = <58>;
 548			clocks = <&ccu CLK_AHB_HDMI0>, <&ccu CLK_HDMI>,
 549				 <&ccu CLK_PLL_VIDEO0_2X>,
 550				 <&ccu CLK_PLL_VIDEO1_2X>;
 551			clock-names = "ahb", "mod", "pll-0", "pll-1";
 552			dmas = <&dma SUN4I_DMA_NORMAL 16>,
 553			       <&dma SUN4I_DMA_NORMAL 16>,
 554			       <&dma SUN4I_DMA_DEDICATED 24>;
 555			dma-names = "ddc-tx", "ddc-rx", "audio-tx";
 556			status = "disabled";
 557
 558			ports {
 559				#address-cells = <1>;
 560				#size-cells = <0>;
 561
 562				hdmi_in: port@0 {
 563					#address-cells = <1>;
 564					#size-cells = <0>;
 565					reg = <0>;
 566
 567					hdmi_in_tcon0: endpoint@0 {
 568						reg = <0>;
 569						remote-endpoint = <&tcon0_out_hdmi>;
 570					};
 571
 572					hdmi_in_tcon1: endpoint@1 {
 573						reg = <1>;
 574						remote-endpoint = <&tcon1_out_hdmi>;
 575					};
 576				};
 577
 578				hdmi_out: port@1 {
 579					reg = <1>;
 580				};
 581			};
 582		};
 583
 584		spi2: spi@1c17000 {
 585			compatible = "allwinner,sun4i-a10-spi";
 586			reg = <0x01c17000 0x1000>;
 587			interrupts = <12>;
 588			clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>;
 589			clock-names = "ahb", "mod";
 590			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
 591			       <&dma SUN4I_DMA_DEDICATED 28>;
 592			dma-names = "rx", "tx";
 593			status = "disabled";
 594			#address-cells = <1>;
 595			#size-cells = <0>;
 596		};
 597
 598		ahci: sata@1c18000 {
 599			compatible = "allwinner,sun4i-a10-ahci";
 600			reg = <0x01c18000 0x1000>;
 601			interrupts = <56>;
 602			clocks = <&ccu CLK_AHB_SATA>, <&ccu CLK_SATA>;
 603			status = "disabled";
 604		};
 605
 606		ehci1: usb@1c1c000 {
 607			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
 608			reg = <0x01c1c000 0x100>;
 609			interrupts = <40>;
 610			clocks = <&ccu CLK_AHB_EHCI1>;
 611			phys = <&usbphy 2>;
 612			phy-names = "usb";
 613			status = "disabled";
 614		};
 615
 616		ohci1: usb@1c1c400 {
 617			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
 618			reg = <0x01c1c400 0x100>;
 619			interrupts = <65>;
 620			clocks = <&ccu CLK_USB_OHCI1>, <&ccu CLK_AHB_OHCI1>;
 621			phys = <&usbphy 2>;
 622			phy-names = "usb";
 623			status = "disabled";
 624		};
 625
 626		csi1: csi@1c1d000 {
 627			compatible = "allwinner,sun4i-a10-csi1";
 628			reg = <0x01c1d000 0x1000>;
 629			interrupts = <43>;
 630			clocks = <&ccu CLK_AHB_CSI1>, <&ccu CLK_DRAM_CSI1>;
 631			clock-names = "bus", "ram";
 632			resets = <&ccu RST_CSI1>;
 633			status = "disabled";
 634		};
 635
 636		spi3: spi@1c1f000 {
 637			compatible = "allwinner,sun4i-a10-spi";
 638			reg = <0x01c1f000 0x1000>;
 639			interrupts = <50>;
 640			clocks = <&ccu CLK_AHB_SPI3>, <&ccu CLK_SPI3>;
 641			clock-names = "ahb", "mod";
 642			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
 643			       <&dma SUN4I_DMA_DEDICATED 30>;
 644			dma-names = "rx", "tx";
 645			status = "disabled";
 646			#address-cells = <1>;
 647			#size-cells = <0>;
 648		};
 649
 650		ccu: clock@1c20000 {
 651			compatible = "allwinner,sun4i-a10-ccu";
 652			reg = <0x01c20000 0x400>;
 653			clocks = <&osc24M>, <&osc32k>;
 654			clock-names = "hosc", "losc";
 655			#clock-cells = <1>;
 656			#reset-cells = <1>;
 657		};
 658
 659		intc: interrupt-controller@1c20400 {
 660			compatible = "allwinner,sun4i-a10-ic";
 661			reg = <0x01c20400 0x400>;
 662			interrupt-controller;
 663			#interrupt-cells = <1>;
 664		};
 665
 666		pio: pinctrl@1c20800 {
 667			compatible = "allwinner,sun4i-a10-pinctrl";
 668			reg = <0x01c20800 0x400>;
 669			interrupts = <28>;
 670			clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
 671			clock-names = "apb", "hosc", "losc";
 672			gpio-controller;
 673			interrupt-controller;
 674			#interrupt-cells = <3>;
 
 675			#gpio-cells = <3>;
 676
 677			can0_ph_pins: can0-ph-pins {
 678				pins = "PH20", "PH21";
 679				function = "can";
 680			};
 681
 682			/omit-if-no-ref/
 683			csi1_8bits_pg_pins: csi1-8bits-pg-pins {
 684				pins = "PG0", "PG2", "PG3", "PG4", "PG5",
 685				       "PG6", "PG7", "PG8", "PG9", "PG10",
 686				       "PG11";
 687				function = "csi1";
 688			};
 689
 690			/omit-if-no-ref/
 691			csi1_24bits_ph_pins: csi1-24bits-ph-pins {
 692				pins = "PH0", "PH1", "PH2", "PH3", "PH4",
 693				       "PH5", "PH6", "PH7", "PH8", "PH9",
 694				       "PH10", "PH11", "PH12", "PH13", "PH14",
 695				       "PH15", "PH16", "PH17", "PH18", "PH19",
 696				       "PH20", "PH21", "PH22", "PH23", "PH24",
 697				       "PH25", "PH26", "PH27";
 698				function = "csi1";
 699			};
 700
 701			/omit-if-no-ref/
 702			csi1_clk_pg_pin: csi1-clk-pg-pin {
 703				pins = "PG1";
 704				function = "csi1";
 705			};
 706
 707			emac_pins: emac0-pins {
 708				pins = "PA0", "PA1", "PA2",
 709				       "PA3", "PA4", "PA5", "PA6",
 710				       "PA7", "PA8", "PA9", "PA10",
 711				       "PA11", "PA12", "PA13", "PA14",
 712				       "PA15", "PA16";
 713				function = "emac";
 714			};
 715
 716			i2c0_pins: i2c0-pins {
 717				pins = "PB0", "PB1";
 718				function = "i2c0";
 719			};
 720
 721			i2c1_pins: i2c1-pins {
 722				pins = "PB18", "PB19";
 723				function = "i2c1";
 724			};
 725
 726			i2c2_pins: i2c2-pins {
 727				pins = "PB20", "PB21";
 728				function = "i2c2";
 729			};
 730
 731			ir0_rx_pins: ir0-rx-pin {
 732				pins = "PB4";
 733				function = "ir0";
 734			};
 735
 736			ir0_tx_pins: ir0-tx-pin {
 737				pins = "PB3";
 738				function = "ir0";
 739			};
 740
 741			ir1_rx_pins: ir1-rx-pin {
 742				pins = "PB23";
 743				function = "ir1";
 744			};
 745
 746			ir1_tx_pins: ir1-tx-pin {
 747				pins = "PB22";
 748				function = "ir1";
 749			};
 750
 751			mmc0_pins: mmc0-pins {
 752				pins = "PF0", "PF1", "PF2",
 753				       "PF3", "PF4", "PF5";
 754				function = "mmc0";
 755				drive-strength = <30>;
 756				bias-pull-up;
 757			};
 758
 759			ps2_ch0_pins: ps2-ch0-pins {
 760				pins = "PI20", "PI21";
 761				function = "ps2";
 762			};
 763
 764			ps2_ch1_ph_pins: ps2-ch1-ph-pins {
 765				pins = "PH12", "PH13";
 766				function = "ps2";
 767			};
 768
 769			pwm0_pin: pwm0-pin {
 770				pins = "PB2";
 771				function = "pwm";
 772			};
 773
 774			pwm1_pin: pwm1-pin {
 775				pins = "PI3";
 776				function = "pwm";
 777			};
 778
 779			spdif_tx_pin: spdif-tx-pin {
 780				pins = "PB13";
 781				function = "spdif";
 782				bias-pull-up;
 783			};
 784
 785			spi0_pi_pins: spi0-pi-pins {
 786				pins = "PI11", "PI12", "PI13";
 787				function = "spi0";
 788			};
 789
 790			spi0_cs0_pi_pin: spi0-cs0-pi-pin {
 791				pins = "PI10";
 792				function = "spi0";
 793			};
 794
 795			spi1_pins: spi1-pins {
 796				pins = "PI17", "PI18", "PI19";
 797				function = "spi1";
 798			};
 799
 800			spi1_cs0_pin: spi1-cs0-pin {
 801				pins = "PI16";
 802				function = "spi1";
 803			};
 804
 805			spi2_pb_pins: spi2-pb-pins {
 806				pins = "PB15", "PB16", "PB17";
 807				function = "spi2";
 808			};
 809
 810			spi2_pc_pins: spi2-pc-pins {
 811				pins = "PC20", "PC21", "PC22";
 812				function = "spi2";
 
 
 813			};
 814
 815			spi2_cs0_pb_pin: spi2-cs0-pb-pin {
 816				pins = "PB14";
 817				function = "spi2";
 
 
 818			};
 819
 820			spi2_cs0_pc_pins: spi2-cs0-pc-pin {
 821				pins = "PC19";
 822				function = "spi2";
 
 
 823			};
 824
 825			uart0_pb_pins: uart0-pb-pins {
 826				pins = "PB22", "PB23";
 827				function = "uart0";
 
 
 828			};
 829
 830			uart0_pf_pins: uart0-pf-pins {
 831				pins = "PF2", "PF4";
 832				function = "uart0";
 
 
 833			};
 834
 835			uart1_pins: uart1-pins {
 836				pins = "PA10", "PA11";
 837				function = "uart1";
 
 
 
 
 
 
 838			};
 839		};
 840
 841		timer@1c20c00 {
 842			compatible = "allwinner,sun4i-a10-timer";
 843			reg = <0x01c20c00 0x90>;
 844			interrupts = <22>,
 845				     <23>,
 846				     <24>,
 847				     <25>,
 848				     <67>,
 849				     <68>;
 850			clocks = <&osc24M>;
 851		};
 852
 853		wdt: watchdog@1c20c90 {
 854			compatible = "allwinner,sun4i-a10-wdt";
 855			reg = <0x01c20c90 0x10>;
 856			interrupts = <24>;
 857			clocks = <&osc24M>;
 858		};
 859
 860		rtc: rtc@1c20d00 {
 861			compatible = "allwinner,sun4i-a10-rtc";
 862			reg = <0x01c20d00 0x20>;
 863			interrupts = <24>;
 864		};
 865
 866		pwm: pwm@1c20e00 {
 867			compatible = "allwinner,sun4i-a10-pwm";
 868			reg = <0x01c20e00 0xc>;
 869			clocks = <&osc24M>;
 870			#pwm-cells = <3>;
 871			status = "disabled";
 872		};
 873
 874		spdif: spdif@1c21000 {
 875			#sound-dai-cells = <0>;
 876			compatible = "allwinner,sun4i-a10-spdif";
 877			reg = <0x01c21000 0x400>;
 878			interrupts = <13>;
 879			clocks = <&ccu CLK_APB0_SPDIF>, <&ccu CLK_SPDIF>;
 880			clock-names = "apb", "spdif";
 881			dmas = <&dma SUN4I_DMA_NORMAL 2>,
 882			       <&dma SUN4I_DMA_NORMAL 2>;
 883			dma-names = "rx", "tx";
 884			status = "disabled";
 885		};
 886
 887		ir0: ir@1c21800 {
 888			compatible = "allwinner,sun4i-a10-ir";
 889			clocks = <&ccu CLK_APB0_IR0>, <&ccu CLK_IR0>;
 890			clock-names = "apb", "ir";
 891			interrupts = <5>;
 892			reg = <0x01c21800 0x40>;
 893			status = "disabled";
 894		};
 895
 896		ir1: ir@1c21c00 {
 897			compatible = "allwinner,sun4i-a10-ir";
 898			clocks = <&ccu CLK_APB0_IR1>, <&ccu CLK_IR1>;
 899			clock-names = "apb", "ir";
 900			interrupts = <6>;
 901			reg = <0x01c21c00 0x40>;
 902			status = "disabled";
 903		};
 904
 905		i2s0: i2s@1c22400 {
 906			#sound-dai-cells = <0>;
 907			compatible = "allwinner,sun4i-a10-i2s";
 908			reg = <0x01c22400 0x400>;
 909			interrupts = <16>;
 910			clocks = <&ccu CLK_APB0_I2S0>, <&ccu CLK_I2S0>;
 911			clock-names = "apb", "mod";
 912			dmas = <&dma SUN4I_DMA_NORMAL 3>,
 913			       <&dma SUN4I_DMA_NORMAL 3>;
 914			dma-names = "rx", "tx";
 915			status = "disabled";
 916		};
 917
 918		lradc: lradc@1c22800 {
 919			compatible = "allwinner,sun4i-a10-lradc-keys";
 920			reg = <0x01c22800 0x100>;
 921			interrupts = <31>;
 922			status = "disabled";
 923		};
 924
 925		codec: codec@1c22c00 {
 926			#sound-dai-cells = <0>;
 927			compatible = "allwinner,sun4i-a10-codec";
 928			reg = <0x01c22c00 0x40>;
 929			interrupts = <30>;
 930			clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>;
 931			clock-names = "apb", "codec";
 932			dmas = <&dma SUN4I_DMA_NORMAL 19>,
 933			       <&dma SUN4I_DMA_NORMAL 19>;
 934			dma-names = "rx", "tx";
 935			status = "disabled";
 936		};
 937
 938		sid: eeprom@1c23800 {
 939			compatible = "allwinner,sun4i-a10-sid";
 940			reg = <0x01c23800 0x10>;
 941		};
 942
 943		rtp: rtp@1c25000 {
 944			compatible = "allwinner,sun4i-a10-ts";
 945			reg = <0x01c25000 0x100>;
 946			interrupts = <29>;
 947			#thermal-sensor-cells = <0>;
 948		};
 949
 950		uart0: serial@1c28000 {
 951			compatible = "snps,dw-apb-uart";
 952			reg = <0x01c28000 0x400>;
 953			interrupts = <1>;
 954			reg-shift = <2>;
 955			reg-io-width = <4>;
 956			clocks = <&ccu CLK_APB1_UART0>;
 957			status = "disabled";
 958		};
 959
 960		uart1: serial@1c28400 {
 961			compatible = "snps,dw-apb-uart";
 962			reg = <0x01c28400 0x400>;
 963			interrupts = <2>;
 964			reg-shift = <2>;
 965			reg-io-width = <4>;
 966			clocks = <&ccu CLK_APB1_UART1>;
 967			status = "disabled";
 968		};
 969
 970		uart2: serial@1c28800 {
 971			compatible = "snps,dw-apb-uart";
 972			reg = <0x01c28800 0x400>;
 973			interrupts = <3>;
 974			reg-shift = <2>;
 975			reg-io-width = <4>;
 976			clocks = <&ccu CLK_APB1_UART2>;
 977			status = "disabled";
 978		};
 979
 980		uart3: serial@1c28c00 {
 981			compatible = "snps,dw-apb-uart";
 982			reg = <0x01c28c00 0x400>;
 983			interrupts = <4>;
 984			reg-shift = <2>;
 985			reg-io-width = <4>;
 986			clocks = <&ccu CLK_APB1_UART3>;
 987			status = "disabled";
 988		};
 989
 990		uart4: serial@1c29000 {
 991			compatible = "snps,dw-apb-uart";
 992			reg = <0x01c29000 0x400>;
 993			interrupts = <17>;
 994			reg-shift = <2>;
 995			reg-io-width = <4>;
 996			clocks = <&ccu CLK_APB1_UART4>;
 997			status = "disabled";
 998		};
 999
1000		uart5: serial@1c29400 {
1001			compatible = "snps,dw-apb-uart";
1002			reg = <0x01c29400 0x400>;
1003			interrupts = <18>;
1004			reg-shift = <2>;
1005			reg-io-width = <4>;
1006			clocks = <&ccu CLK_APB1_UART5>;
1007			status = "disabled";
1008		};
1009
1010		uart6: serial@1c29800 {
1011			compatible = "snps,dw-apb-uart";
1012			reg = <0x01c29800 0x400>;
1013			interrupts = <19>;
1014			reg-shift = <2>;
1015			reg-io-width = <4>;
1016			clocks = <&ccu CLK_APB1_UART6>;
1017			status = "disabled";
1018		};
1019
1020		uart7: serial@1c29c00 {
1021			compatible = "snps,dw-apb-uart";
1022			reg = <0x01c29c00 0x400>;
1023			interrupts = <20>;
1024			reg-shift = <2>;
1025			reg-io-width = <4>;
1026			clocks = <&ccu CLK_APB1_UART7>;
1027			status = "disabled";
1028		};
1029
1030		ps20: ps2@1c2a000 {
1031			compatible = "allwinner,sun4i-a10-ps2";
1032			reg = <0x01c2a000 0x400>;
1033			interrupts = <62>;
1034			clocks = <&ccu CLK_APB1_PS20>;
1035			status = "disabled";
1036		};
1037
1038		ps21: ps2@1c2a400 {
1039			compatible = "allwinner,sun4i-a10-ps2";
1040			reg = <0x01c2a400 0x400>;
1041			interrupts = <63>;
1042			clocks = <&ccu CLK_APB1_PS21>;
1043			status = "disabled";
1044		};
1045
1046		i2c0: i2c@1c2ac00 {
1047			compatible = "allwinner,sun4i-a10-i2c";
1048			reg = <0x01c2ac00 0x400>;
1049			interrupts = <7>;
1050			clocks = <&ccu CLK_APB1_I2C0>;
1051			pinctrl-names = "default";
1052			pinctrl-0 = <&i2c0_pins>;
1053			status = "disabled";
1054			#address-cells = <1>;
1055			#size-cells = <0>;
1056		};
1057
1058		i2c1: i2c@1c2b000 {
1059			compatible = "allwinner,sun4i-a10-i2c";
1060			reg = <0x01c2b000 0x400>;
1061			interrupts = <8>;
1062			clocks = <&ccu CLK_APB1_I2C1>;
1063			pinctrl-names = "default";
1064			pinctrl-0 = <&i2c1_pins>;
1065			status = "disabled";
1066			#address-cells = <1>;
1067			#size-cells = <0>;
1068		};
1069
1070		i2c2: i2c@1c2b400 {
1071			compatible = "allwinner,sun4i-a10-i2c";
1072			reg = <0x01c2b400 0x400>;
1073			interrupts = <9>;
1074			clocks = <&ccu CLK_APB1_I2C2>;
1075			pinctrl-names = "default";
1076			pinctrl-0 = <&i2c2_pins>;
1077			status = "disabled";
1078			#address-cells = <1>;
1079			#size-cells = <0>;
1080		};
1081
1082		can0: can@1c2bc00 {
1083			compatible = "allwinner,sun4i-a10-can";
1084			reg = <0x01c2bc00 0x400>;
1085			interrupts = <26>;
1086			clocks = <&ccu CLK_APB1_CAN>;
1087			status = "disabled";
1088		};
1089
1090		mali: gpu@1c40000 {
1091			compatible = "allwinner,sun4i-a10-mali", "arm,mali-400";
1092			reg = <0x01c40000 0x10000>;
1093			interrupts = <69>,
1094				     <70>,
1095				     <71>,
1096				     <72>,
1097				     <73>;
1098			interrupt-names = "gp",
1099					  "gpmmu",
1100					  "pp0",
1101					  "ppmmu0",
1102					  "pmu";
1103			clocks = <&ccu CLK_AHB_GPU>, <&ccu CLK_GPU>;
1104			clock-names = "bus", "core";
1105			resets = <&ccu RST_GPU>;
1106
1107			assigned-clocks = <&ccu CLK_GPU>;
1108			assigned-clock-rates = <384000000>;
1109		};
1110
1111		fe0: display-frontend@1e00000 {
1112			compatible = "allwinner,sun4i-a10-display-frontend";
1113			reg = <0x01e00000 0x20000>;
1114			interrupts = <47>;
1115			clocks = <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_FE0>,
1116				 <&ccu CLK_DRAM_DE_FE0>;
1117			clock-names = "ahb", "mod",
1118				      "ram";
1119			resets = <&ccu RST_DE_FE0>;
1120
1121			ports {
1122				#address-cells = <1>;
1123				#size-cells = <0>;
1124
1125				fe0_out: port@1 {
1126					#address-cells = <1>;
1127					#size-cells = <0>;
1128					reg = <1>;
1129
1130					fe0_out_be0: endpoint@0 {
1131						reg = <0>;
1132						remote-endpoint = <&be0_in_fe0>;
1133					};
1134
1135					fe0_out_be1: endpoint@1 {
1136						reg = <1>;
1137						remote-endpoint = <&be1_in_fe0>;
1138					};
1139				};
1140			};
1141		};
1142
1143		fe1: display-frontend@1e20000 {
1144			compatible = "allwinner,sun4i-a10-display-frontend";
1145			reg = <0x01e20000 0x20000>;
1146			interrupts = <48>;
1147			clocks = <&ccu CLK_AHB_DE_FE1>, <&ccu CLK_DE_FE1>,
1148				 <&ccu CLK_DRAM_DE_FE1>;
1149			clock-names = "ahb", "mod",
1150				      "ram";
1151			resets = <&ccu RST_DE_FE1>;
1152
1153			ports {
1154				#address-cells = <1>;
1155				#size-cells = <0>;
1156
1157				fe1_out: port@1 {
1158					#address-cells = <1>;
1159					#size-cells = <0>;
1160					reg = <1>;
1161
1162					fe1_out_be0: endpoint@0 {
1163						reg = <0>;
1164						remote-endpoint = <&be0_in_fe1>;
1165					};
1166
1167					fe1_out_be1: endpoint@1 {
1168						reg = <1>;
1169						remote-endpoint = <&be1_in_fe1>;
1170					};
1171				};
1172			};
1173		};
1174
1175		be1: display-backend@1e40000 {
1176			compatible = "allwinner,sun4i-a10-display-backend";
1177			reg = <0x01e40000 0x10000>;
1178			interrupts = <48>;
1179			clocks = <&ccu CLK_AHB_DE_BE1>, <&ccu CLK_DE_BE1>,
1180				 <&ccu CLK_DRAM_DE_BE1>;
1181			clock-names = "ahb", "mod",
1182				      "ram";
1183			resets = <&ccu RST_DE_BE1>;
1184
1185			ports {
1186				#address-cells = <1>;
1187				#size-cells = <0>;
1188
1189				be1_in: port@0 {
1190					#address-cells = <1>;
1191					#size-cells = <0>;
1192					reg = <0>;
1193
1194					be1_in_fe0: endpoint@0 {
1195						reg = <0>;
1196						remote-endpoint = <&fe0_out_be1>;
1197					};
1198
1199					be1_in_fe1: endpoint@1 {
1200						reg = <1>;
1201						remote-endpoint = <&fe1_out_be1>;
1202					};
1203				};
1204
1205				be1_out: port@1 {
1206					#address-cells = <1>;
1207					#size-cells = <0>;
1208					reg = <1>;
1209
1210					be1_out_tcon0: endpoint@0 {
1211						reg = <0>;
1212						remote-endpoint = <&tcon0_in_be1>;
1213					};
1214
1215					be1_out_tcon1: endpoint@1 {
1216						reg = <1>;
1217						remote-endpoint = <&tcon1_in_be1>;
1218					};
1219				};
1220			};
1221		};
1222
1223		be0: display-backend@1e60000 {
1224			compatible = "allwinner,sun4i-a10-display-backend";
1225			reg = <0x01e60000 0x10000>;
1226			interrupts = <47>;
1227			clocks = <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
1228				 <&ccu CLK_DRAM_DE_BE0>;
1229			clock-names = "ahb", "mod",
1230				      "ram";
1231			resets = <&ccu RST_DE_BE0>;
1232
1233			ports {
1234				#address-cells = <1>;
1235				#size-cells = <0>;
1236
1237				be0_in: port@0 {
1238					#address-cells = <1>;
1239					#size-cells = <0>;
1240					reg = <0>;
1241
1242					be0_in_fe0: endpoint@0 {
1243						reg = <0>;
1244						remote-endpoint = <&fe0_out_be0>;
1245					};
1246
1247					be0_in_fe1: endpoint@1 {
1248						reg = <1>;
1249						remote-endpoint = <&fe1_out_be0>;
1250					};
1251				};
1252
1253				be0_out: port@1 {
1254					#address-cells = <1>;
1255					#size-cells = <0>;
1256					reg = <1>;
1257
1258					be0_out_tcon0: endpoint@0 {
1259						reg = <0>;
1260						remote-endpoint = <&tcon0_in_be0>;
1261					};
1262
1263					be0_out_tcon1: endpoint@1 {
1264						reg = <1>;
1265						remote-endpoint = <&tcon1_in_be0>;
1266					};
1267				};
1268			};
1269		};
1270	};
1271};
v3.15
  1/*
  2 * Copyright 2012 Stefan Roese
  3 * Stefan Roese <sr@denx.de>
  4 *
  5 * The code contained herein is licensed under the GNU General Public
  6 * License. You may obtain a copy of the GNU General Public License
  7 * Version 2 or later at the following locations:
 
  8 *
  9 * http://www.opensource.org/licenses/gpl-license.html
 10 * http://www.gnu.org/copyleft/gpl.html
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 11 */
 12
 13/include/ "skeleton.dtsi"
 
 
 
 14
 15/ {
 
 
 16	interrupt-parent = <&intc>;
 17
 18	aliases {
 19		ethernet0 = &emac;
 20		serial0 = &uart0;
 21		serial1 = &uart1;
 22		serial2 = &uart2;
 23		serial3 = &uart3;
 24		serial4 = &uart4;
 25		serial5 = &uart5;
 26		serial6 = &uart6;
 27		serial7 = &uart7;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 28	};
 29
 30	cpus {
 31		#address-cells = <1>;
 32		#size-cells = <0>;
 33		cpu@0 {
 34			device_type = "cpu";
 35			compatible = "arm,cortex-a8";
 36			reg = <0x0>;
 
 
 
 
 
 
 
 
 
 37		};
 38	};
 39
 40	memory {
 41		reg = <0x40000000 0x80000000>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 42	};
 43
 44	clocks {
 45		#address-cells = <1>;
 46		#size-cells = <1>;
 47		ranges;
 48
 49		/*
 50		 * This is a dummy clock, to be used as placeholder on
 51		 * other mux clocks when a specific parent clock is not
 52		 * yet implemented. It should be dropped when the driver
 53		 * is complete.
 54		 */
 55		dummy: dummy {
 56			#clock-cells = <0>;
 57			compatible = "fixed-clock";
 58			clock-frequency = <0>;
 59		};
 60
 61		osc24M: clk@01c20050 {
 62			#clock-cells = <0>;
 63			compatible = "allwinner,sun4i-a10-osc-clk";
 64			reg = <0x01c20050 0x4>;
 65			clock-frequency = <24000000>;
 66			clock-output-names = "osc24M";
 67		};
 68
 69		osc32k: clk@0 {
 70			#clock-cells = <0>;
 71			compatible = "fixed-clock";
 72			clock-frequency = <32768>;
 73			clock-output-names = "osc32k";
 74		};
 
 75
 76		pll1: clk@01c20000 {
 77			#clock-cells = <0>;
 78			compatible = "allwinner,sun4i-a10-pll1-clk";
 79			reg = <0x01c20000 0x4>;
 80			clocks = <&osc24M>;
 81			clock-output-names = "pll1";
 82		};
 83
 84		pll4: clk@01c20018 {
 85			#clock-cells = <0>;
 86			compatible = "allwinner,sun4i-a10-pll1-clk";
 87			reg = <0x01c20018 0x4>;
 88			clocks = <&osc24M>;
 89			clock-output-names = "pll4";
 90		};
 91
 92		pll5: clk@01c20020 {
 93			#clock-cells = <1>;
 94			compatible = "allwinner,sun4i-a10-pll5-clk";
 95			reg = <0x01c20020 0x4>;
 96			clocks = <&osc24M>;
 97			clock-output-names = "pll5_ddr", "pll5_other";
 98		};
 99
100		pll6: clk@01c20028 {
101			#clock-cells = <1>;
102			compatible = "allwinner,sun4i-a10-pll6-clk";
103			reg = <0x01c20028 0x4>;
104			clocks = <&osc24M>;
105			clock-output-names = "pll6_sata", "pll6_other", "pll6";
 
106		};
 
107
108		/* dummy is 200M */
109		cpu: cpu@01c20054 {
110			#clock-cells = <0>;
111			compatible = "allwinner,sun4i-a10-cpu-clk";
112			reg = <0x01c20054 0x4>;
113			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
114			clock-output-names = "cpu";
115		};
116
117		axi: axi@01c20054 {
118			#clock-cells = <0>;
119			compatible = "allwinner,sun4i-a10-axi-clk";
120			reg = <0x01c20054 0x4>;
121			clocks = <&cpu>;
122			clock-output-names = "axi";
123		};
124
125		axi_gates: clk@01c2005c {
126			#clock-cells = <1>;
127			compatible = "allwinner,sun4i-a10-axi-gates-clk";
128			reg = <0x01c2005c 0x4>;
129			clocks = <&axi>;
130			clock-output-names = "axi_dram";
131		};
 
 
 
 
 
 
132
133		ahb: ahb@01c20054 {
134			#clock-cells = <0>;
135			compatible = "allwinner,sun4i-a10-ahb-clk";
136			reg = <0x01c20054 0x4>;
137			clocks = <&axi>;
138			clock-output-names = "ahb";
139		};
 
 
 
 
 
 
140
141		ahb_gates: clk@01c20060 {
142			#clock-cells = <1>;
143			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
144			reg = <0x01c20060 0x8>;
145			clocks = <&ahb>;
146			clock-output-names = "ahb_usb0", "ahb_ehci0",
147				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
148				"ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
149				"ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
150				"ahb_sdram", "ahb_ace",	"ahb_emac", "ahb_ts",
151				"ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
152				"ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
153				"ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
154				"ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
155				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
156				"ahb_de_fe1", "ahb_mp", "ahb_mali400";
157		};
158
159		apb0: apb0@01c20054 {
160			#clock-cells = <0>;
161			compatible = "allwinner,sun4i-a10-apb0-clk";
162			reg = <0x01c20054 0x4>;
163			clocks = <&ahb>;
164			clock-output-names = "apb0";
165		};
166
167		apb0_gates: clk@01c20068 {
168			#clock-cells = <1>;
169			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
170			reg = <0x01c20068 0x4>;
171			clocks = <&apb0>;
172			clock-output-names = "apb0_codec", "apb0_spdif",
173				"apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
174				"apb0_ir1", "apb0_keypad";
175		};
176
177		apb1_mux: apb1_mux@01c20058 {
178			#clock-cells = <0>;
179			compatible = "allwinner,sun4i-a10-apb1-mux-clk";
180			reg = <0x01c20058 0x4>;
181			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
182			clock-output-names = "apb1_mux";
183		};
184
185		apb1: apb1@01c20058 {
186			#clock-cells = <0>;
187			compatible = "allwinner,sun4i-a10-apb1-clk";
188			reg = <0x01c20058 0x4>;
189			clocks = <&apb1_mux>;
190			clock-output-names = "apb1";
191		};
192
193		apb1_gates: clk@01c2006c {
194			#clock-cells = <1>;
195			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
196			reg = <0x01c2006c 0x4>;
197			clocks = <&apb1>;
198			clock-output-names = "apb1_i2c0", "apb1_i2c1",
199				"apb1_i2c2", "apb1_can", "apb1_scr",
200				"apb1_ps20", "apb1_ps21", "apb1_uart0",
201				"apb1_uart1", "apb1_uart2", "apb1_uart3",
202				"apb1_uart4", "apb1_uart5", "apb1_uart6",
203				"apb1_uart7";
204		};
205
206		nand_clk: clk@01c20080 {
207			#clock-cells = <0>;
208			compatible = "allwinner,sun4i-a10-mod0-clk";
209			reg = <0x01c20080 0x4>;
210			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
211			clock-output-names = "nand";
212		};
213
214		ms_clk: clk@01c20084 {
215			#clock-cells = <0>;
216			compatible = "allwinner,sun4i-a10-mod0-clk";
217			reg = <0x01c20084 0x4>;
218			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
219			clock-output-names = "ms";
220		};
221
222		mmc0_clk: clk@01c20088 {
223			#clock-cells = <0>;
224			compatible = "allwinner,sun4i-a10-mod0-clk";
225			reg = <0x01c20088 0x4>;
226			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
227			clock-output-names = "mmc0";
228		};
229
230		mmc1_clk: clk@01c2008c {
231			#clock-cells = <0>;
232			compatible = "allwinner,sun4i-a10-mod0-clk";
233			reg = <0x01c2008c 0x4>;
234			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
235			clock-output-names = "mmc1";
236		};
237
238		mmc2_clk: clk@01c20090 {
239			#clock-cells = <0>;
240			compatible = "allwinner,sun4i-a10-mod0-clk";
241			reg = <0x01c20090 0x4>;
242			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
243			clock-output-names = "mmc2";
244		};
245
246		mmc3_clk: clk@01c20094 {
247			#clock-cells = <0>;
248			compatible = "allwinner,sun4i-a10-mod0-clk";
249			reg = <0x01c20094 0x4>;
250			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
251			clock-output-names = "mmc3";
252		};
253
254		ts_clk: clk@01c20098 {
255			#clock-cells = <0>;
256			compatible = "allwinner,sun4i-a10-mod0-clk";
257			reg = <0x01c20098 0x4>;
258			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
259			clock-output-names = "ts";
260		};
261
262		ss_clk: clk@01c2009c {
263			#clock-cells = <0>;
264			compatible = "allwinner,sun4i-a10-mod0-clk";
265			reg = <0x01c2009c 0x4>;
266			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
267			clock-output-names = "ss";
268		};
269
270		spi0_clk: clk@01c200a0 {
271			#clock-cells = <0>;
272			compatible = "allwinner,sun4i-a10-mod0-clk";
273			reg = <0x01c200a0 0x4>;
274			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
275			clock-output-names = "spi0";
276		};
277
278		spi1_clk: clk@01c200a4 {
279			#clock-cells = <0>;
280			compatible = "allwinner,sun4i-a10-mod0-clk";
281			reg = <0x01c200a4 0x4>;
282			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
283			clock-output-names = "spi1";
284		};
285
286		spi2_clk: clk@01c200a8 {
287			#clock-cells = <0>;
288			compatible = "allwinner,sun4i-a10-mod0-clk";
289			reg = <0x01c200a8 0x4>;
290			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
291			clock-output-names = "spi2";
292		};
293
294		pata_clk: clk@01c200ac {
295			#clock-cells = <0>;
296			compatible = "allwinner,sun4i-a10-mod0-clk";
297			reg = <0x01c200ac 0x4>;
298			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
299			clock-output-names = "pata";
300		};
301
302		ir0_clk: clk@01c200b0 {
303			#clock-cells = <0>;
304			compatible = "allwinner,sun4i-a10-mod0-clk";
305			reg = <0x01c200b0 0x4>;
306			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
307			clock-output-names = "ir0";
308		};
309
310		ir1_clk: clk@01c200b4 {
311			#clock-cells = <0>;
312			compatible = "allwinner,sun4i-a10-mod0-clk";
313			reg = <0x01c200b4 0x4>;
314			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
315			clock-output-names = "ir1";
316		};
317
318		usb_clk: clk@01c200cc {
319			#clock-cells = <1>;
320		        #reset-cells = <1>;
321			compatible = "allwinner,sun4i-a10-usb-clk";
322			reg = <0x01c200cc 0x4>;
323			clocks = <&pll6 1>;
324			clock-output-names = "usb_ohci0", "usb_ohci1", "usb_phy";
325		};
326
327		spi3_clk: clk@01c200d4 {
328			#clock-cells = <0>;
329			compatible = "allwinner,sun4i-a10-mod0-clk";
330			reg = <0x01c200d4 0x4>;
331			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
332			clock-output-names = "spi3";
333		};
334	};
335
336	soc@01c00000 {
337		compatible = "simple-bus";
338		#address-cells = <1>;
339		#size-cells = <1>;
340		ranges;
341
342		spi0: spi@01c05000 {
343			compatible = "allwinner,sun4i-a10-spi";
344			reg = <0x01c05000 0x1000>;
345			interrupts = <10>;
346			clocks = <&ahb_gates 20>, <&spi0_clk>;
347			clock-names = "ahb", "mod";
 
 
 
348			status = "disabled";
349			#address-cells = <1>;
350			#size-cells = <0>;
351		};
352
353		spi1: spi@01c06000 {
354			compatible = "allwinner,sun4i-a10-spi";
355			reg = <0x01c06000 0x1000>;
356			interrupts = <11>;
357			clocks = <&ahb_gates 21>, <&spi1_clk>;
358			clock-names = "ahb", "mod";
 
 
 
 
 
359			status = "disabled";
360			#address-cells = <1>;
361			#size-cells = <0>;
362		};
363
364		emac: ethernet@01c0b000 {
365			compatible = "allwinner,sun4i-a10-emac";
366			reg = <0x01c0b000 0x1000>;
367			interrupts = <55>;
368			clocks = <&ahb_gates 17>;
 
 
 
369			status = "disabled";
370		};
371
372		mdio@01c0b080 {
373			compatible = "allwinner,sun4i-a10-mdio";
374			reg = <0x01c0b080 0x14>;
375			status = "disabled";
376			#address-cells = <1>;
377			#size-cells = <0>;
378		};
379
380		usbphy: phy@01c13400 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
381			#phy-cells = <1>;
382			compatible = "allwinner,sun4i-a10-usb-phy";
383			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
384			reg-names = "phy_ctrl", "pmu1", "pmu2";
385			clocks = <&usb_clk 8>;
386			clock-names = "usb_phy";
387			resets = <&usb_clk 1>, <&usb_clk 2>;
388			reset-names = "usb1_reset", "usb2_reset";
 
 
389			status = "disabled";
390		};
391
392		ehci0: usb@01c14000 {
393			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
394			reg = <0x01c14000 0x100>;
395			interrupts = <39>;
396			clocks = <&ahb_gates 1>;
397			phys = <&usbphy 1>;
398			phy-names = "usb";
399			status = "disabled";
400		};
401
402		ohci0: usb@01c14400 {
403			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
404			reg = <0x01c14400 0x100>;
405			interrupts = <64>;
406			clocks = <&usb_clk 6>, <&ahb_gates 2>;
407			phys = <&usbphy 1>;
408			phy-names = "usb";
409			status = "disabled";
410		};
411
412		spi2: spi@01c17000 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
413			compatible = "allwinner,sun4i-a10-spi";
414			reg = <0x01c17000 0x1000>;
415			interrupts = <12>;
416			clocks = <&ahb_gates 22>, <&spi2_clk>;
417			clock-names = "ahb", "mod";
 
 
 
418			status = "disabled";
419			#address-cells = <1>;
420			#size-cells = <0>;
421		};
422
423		ahci: sata@01c18000 {
424			compatible = "allwinner,sun4i-a10-ahci";
425			reg = <0x01c18000 0x1000>;
426			interrupts = <56>;
427			clocks = <&pll6 0>, <&ahb_gates 25>;
428			status = "disabled";
429		};
430
431		ehci1: usb@01c1c000 {
432			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
433			reg = <0x01c1c000 0x100>;
434			interrupts = <40>;
435			clocks = <&ahb_gates 3>;
436			phys = <&usbphy 2>;
437			phy-names = "usb";
438			status = "disabled";
439		};
440
441		ohci1: usb@01c1c400 {
442			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
443			reg = <0x01c1c400 0x100>;
444			interrupts = <65>;
445			clocks = <&usb_clk 7>, <&ahb_gates 4>;
446			phys = <&usbphy 2>;
447			phy-names = "usb";
448			status = "disabled";
449		};
450
451		spi3: spi@01c1f000 {
 
 
 
 
 
 
 
 
 
 
452			compatible = "allwinner,sun4i-a10-spi";
453			reg = <0x01c1f000 0x1000>;
454			interrupts = <50>;
455			clocks = <&ahb_gates 23>, <&spi3_clk>;
456			clock-names = "ahb", "mod";
 
 
 
457			status = "disabled";
458			#address-cells = <1>;
459			#size-cells = <0>;
460		};
461
462		intc: interrupt-controller@01c20400 {
 
 
 
 
 
 
 
 
 
463			compatible = "allwinner,sun4i-a10-ic";
464			reg = <0x01c20400 0x400>;
465			interrupt-controller;
466			#interrupt-cells = <1>;
467		};
468
469		pio: pinctrl@01c20800 {
470			compatible = "allwinner,sun4i-a10-pinctrl";
471			reg = <0x01c20800 0x400>;
472			interrupts = <28>;
473			clocks = <&apb0_gates 5>;
 
474			gpio-controller;
475			interrupt-controller;
476			#address-cells = <1>;
477			#size-cells = <0>;
478			#gpio-cells = <3>;
479
480			uart0_pins_a: uart0@0 {
481				allwinner,pins = "PB22", "PB23";
482				allwinner,function = "uart0";
483				allwinner,drive = <0>;
484				allwinner,pull = <0>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
485			};
486
487			uart0_pins_b: uart0@1 {
488				allwinner,pins = "PF2", "PF4";
489				allwinner,function = "uart0";
490				allwinner,drive = <0>;
491				allwinner,pull = <0>;
492			};
493
494			uart1_pins_a: uart1@0 {
495				allwinner,pins = "PA10", "PA11";
496				allwinner,function = "uart1";
497				allwinner,drive = <0>;
498				allwinner,pull = <0>;
499			};
500
501			i2c0_pins_a: i2c0@0 {
502				allwinner,pins = "PB0", "PB1";
503				allwinner,function = "i2c0";
504				allwinner,drive = <0>;
505				allwinner,pull = <0>;
506			};
507
508			i2c1_pins_a: i2c1@0 {
509				allwinner,pins = "PB18", "PB19";
510				allwinner,function = "i2c1";
511				allwinner,drive = <0>;
512				allwinner,pull = <0>;
513			};
514
515			i2c2_pins_a: i2c2@0 {
516				allwinner,pins = "PB20", "PB21";
517				allwinner,function = "i2c2";
518				allwinner,drive = <0>;
519				allwinner,pull = <0>;
520			};
521
522			emac_pins_a: emac0@0 {
523				allwinner,pins = "PA0", "PA1", "PA2",
524						"PA3", "PA4", "PA5", "PA6",
525						"PA7", "PA8", "PA9", "PA10",
526						"PA11", "PA12", "PA13", "PA14",
527						"PA15", "PA16";
528				allwinner,function = "emac";
529				allwinner,drive = <0>;
530				allwinner,pull = <0>;
531			};
532		};
533
534		timer@01c20c00 {
535			compatible = "allwinner,sun4i-a10-timer";
536			reg = <0x01c20c00 0x90>;
537			interrupts = <22>;
 
 
 
 
 
538			clocks = <&osc24M>;
539		};
540
541		wdt: watchdog@01c20c90 {
542			compatible = "allwinner,sun4i-a10-wdt";
543			reg = <0x01c20c90 0x10>;
 
 
544		};
545
546		rtc: rtc@01c20d00 {
547			compatible = "allwinner,sun4i-a10-rtc";
548			reg = <0x01c20d00 0x20>;
549			interrupts = <24>;
550		};
551
552		sid: eeprom@01c23800 {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
553			compatible = "allwinner,sun4i-a10-sid";
554			reg = <0x01c23800 0x10>;
555		};
556
557		rtp: rtp@01c25000 {
558			compatible = "allwinner,sun4i-a10-ts";
559			reg = <0x01c25000 0x100>;
560			interrupts = <29>;
 
561		};
562
563		uart0: serial@01c28000 {
564			compatible = "snps,dw-apb-uart";
565			reg = <0x01c28000 0x400>;
566			interrupts = <1>;
567			reg-shift = <2>;
568			reg-io-width = <4>;
569			clocks = <&apb1_gates 16>;
570			status = "disabled";
571		};
572
573		uart1: serial@01c28400 {
574			compatible = "snps,dw-apb-uart";
575			reg = <0x01c28400 0x400>;
576			interrupts = <2>;
577			reg-shift = <2>;
578			reg-io-width = <4>;
579			clocks = <&apb1_gates 17>;
580			status = "disabled";
581		};
582
583		uart2: serial@01c28800 {
584			compatible = "snps,dw-apb-uart";
585			reg = <0x01c28800 0x400>;
586			interrupts = <3>;
587			reg-shift = <2>;
588			reg-io-width = <4>;
589			clocks = <&apb1_gates 18>;
590			status = "disabled";
591		};
592
593		uart3: serial@01c28c00 {
594			compatible = "snps,dw-apb-uart";
595			reg = <0x01c28c00 0x400>;
596			interrupts = <4>;
597			reg-shift = <2>;
598			reg-io-width = <4>;
599			clocks = <&apb1_gates 19>;
600			status = "disabled";
601		};
602
603		uart4: serial@01c29000 {
604			compatible = "snps,dw-apb-uart";
605			reg = <0x01c29000 0x400>;
606			interrupts = <17>;
607			reg-shift = <2>;
608			reg-io-width = <4>;
609			clocks = <&apb1_gates 20>;
610			status = "disabled";
611		};
612
613		uart5: serial@01c29400 {
614			compatible = "snps,dw-apb-uart";
615			reg = <0x01c29400 0x400>;
616			interrupts = <18>;
617			reg-shift = <2>;
618			reg-io-width = <4>;
619			clocks = <&apb1_gates 21>;
620			status = "disabled";
621		};
622
623		uart6: serial@01c29800 {
624			compatible = "snps,dw-apb-uart";
625			reg = <0x01c29800 0x400>;
626			interrupts = <19>;
627			reg-shift = <2>;
628			reg-io-width = <4>;
629			clocks = <&apb1_gates 22>;
630			status = "disabled";
631		};
632
633		uart7: serial@01c29c00 {
634			compatible = "snps,dw-apb-uart";
635			reg = <0x01c29c00 0x400>;
636			interrupts = <20>;
637			reg-shift = <2>;
638			reg-io-width = <4>;
639			clocks = <&apb1_gates 23>;
640			status = "disabled";
641		};
642
643		i2c0: i2c@01c2ac00 {
644			compatible = "allwinner,sun4i-i2c";
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
645			reg = <0x01c2ac00 0x400>;
646			interrupts = <7>;
647			clocks = <&apb1_gates 0>;
648			clock-frequency = <100000>;
 
649			status = "disabled";
 
 
650		};
651
652		i2c1: i2c@01c2b000 {
653			compatible = "allwinner,sun4i-i2c";
654			reg = <0x01c2b000 0x400>;
655			interrupts = <8>;
656			clocks = <&apb1_gates 1>;
657			clock-frequency = <100000>;
 
658			status = "disabled";
 
 
659		};
660
661		i2c2: i2c@01c2b400 {
662			compatible = "allwinner,sun4i-i2c";
663			reg = <0x01c2b400 0x400>;
664			interrupts = <9>;
665			clocks = <&apb1_gates 2>;
666			clock-frequency = <100000>;
 
667			status = "disabled";
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
668		};
669	};
670};