Linux Audio

Check our new training course

Linux debugging, profiling, tracing and performance analysis training

Mar 24-27, 2025, special US time zones
Register
Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * HiSilicon Ltd. Hi3620 SoC
  4 *
  5 * Copyright (C) 2012-2013 HiSilicon Ltd.
  6 * Copyright (C) 2012-2013 Linaro Ltd.
  7 *
  8 * Author: Haojian Zhuang <haojian.zhuang@linaro.org>
 
 
 
 
  9 */
 10
 
 11#include <dt-bindings/clock/hi3620-clock.h>
 12
 13/ {
 14	#address-cells = <1>;
 15	#size-cells = <1>;
 16
 17	aliases {
 18		serial0 = &uart0;
 19		serial1 = &uart1;
 20		serial2 = &uart2;
 21		serial3 = &uart3;
 22		serial4 = &uart4;
 23	};
 24
 25	pclk: clk {
 26		compatible = "fixed-clock";
 27		#clock-cells = <0>;
 28		clock-frequency = <26000000>;
 29		clock-output-names = "apb_pclk";
 30	};
 31
 32	cpus {
 33		#address-cells = <1>;
 34		#size-cells = <0>;
 35		enable-method = "hisilicon,hi3620-smp";
 36
 37		cpu@0 {
 38			device_type = "cpu";
 39			compatible = "arm,cortex-a9";
 40			reg = <0x0>;
 41			next-level-cache = <&L2>;
 42		};
 43
 44		cpu@1 {
 45			compatible = "arm,cortex-a9";
 46			device_type = "cpu";
 47			reg = <1>;
 48			next-level-cache = <&L2>;
 49		};
 50
 51		cpu@2 {
 52			compatible = "arm,cortex-a9";
 53			device_type = "cpu";
 54			reg = <2>;
 55			next-level-cache = <&L2>;
 56		};
 57
 58		cpu@3 {
 59			compatible = "arm,cortex-a9";
 60			device_type = "cpu";
 61			reg = <3>;
 62			next-level-cache = <&L2>;
 63		};
 64	};
 65
 66	amba-bus {
 67
 68		#address-cells = <1>;
 69		#size-cells = <1>;
 70		compatible = "simple-bus";
 71		interrupt-parent = <&gic>;
 72		ranges = <0 0xfc000000 0x2000000>;
 73
 74		L2: cache-controller {
 75			compatible = "arm,pl310-cache";
 76			reg = <0x100000 0x100000>;
 77			interrupts = <0 15 4>;
 78			cache-unified;
 79			cache-level = <2>;
 80		};
 81
 82		gic: interrupt-controller@1000 {
 83			compatible = "arm,cortex-a9-gic";
 84			#interrupt-cells = <3>;
 85			#address-cells = <0>;
 86			interrupt-controller;
 87			/* gic dist base, gic cpu base */
 88			reg = <0x1000 0x1000>, <0x100 0x100>;
 89		};
 90
 91		sysctrl: system-controller@802000 {
 92			compatible = "hisilicon,sysctrl", "syscon";
 93			#address-cells = <1>;
 94			#size-cells = <1>;
 95			ranges = <0 0x802000 0x1000>;
 96			reg = <0x802000 0x1000>;
 97
 98			smp-offset = <0x31c>;
 99			resume-offset = <0x308>;
100			reboot-offset = <0x4>;
101
102			clock: clock@0 {
103				compatible = "hisilicon,hi3620-clock";
104				reg = <0 0x10000>;
105				#clock-cells = <1>;
106			};
107		};
108
109		dual_timer0: dual_timer@800000 {
110			compatible = "arm,sp804", "arm,primecell";
111			reg = <0x800000 0x1000>;
112			/* timer00 & timer01 */
113			interrupts = <0 0 4>, <0 1 4>;
114			clocks = <&clock HI3620_TIMER0_MUX>,
115				 <&clock HI3620_TIMER1_MUX>,
116				 <&clock HI3620_TIMER0_MUX>;
117			clock-names = "timer0clk", "timer1clk", "apb_pclk";
118			status = "disabled";
119		};
120
121		dual_timer1: dual_timer@801000 {
122			compatible = "arm,sp804", "arm,primecell";
123			reg = <0x801000 0x1000>;
124			/* timer10 & timer11 */
125			interrupts = <0 2 4>, <0 3 4>;
126			clocks = <&clock HI3620_TIMER2_MUX>,
127				 <&clock HI3620_TIMER3_MUX>,
128				 <&clock HI3620_TIMER2_MUX>;
129			clock-names = "timer0clk", "timer1clk", "apb_pclk";
130			status = "disabled";
131		};
132
133		dual_timer2: dual_timer@a01000 {
134			compatible = "arm,sp804", "arm,primecell";
135			reg = <0xa01000 0x1000>;
136			/* timer20 & timer21 */
137			interrupts = <0 4 4>, <0 5 4>;
138			clocks = <&clock HI3620_TIMER4_MUX>,
139				 <&clock HI3620_TIMER5_MUX>,
140				 <&clock HI3620_TIMER4_MUX>;
141			clock-names = "timer0lck", "timer1clk", "apb_pclk";
142			status = "disabled";
143		};
144
145		dual_timer3: dual_timer@a02000 {
146			compatible = "arm,sp804", "arm,primecell";
147			reg = <0xa02000 0x1000>;
148			/* timer30 & timer31 */
149			interrupts = <0 6 4>, <0 7 4>;
150			clocks = <&clock HI3620_TIMER6_MUX>,
151				 <&clock HI3620_TIMER7_MUX>,
152				 <&clock HI3620_TIMER6_MUX>;
153			clock-names = "timer0clk", "timer1clk", "apb_pclk";
154			status = "disabled";
155		};
156
157		dual_timer4: dual_timer@a03000 {
158			compatible = "arm,sp804", "arm,primecell";
159			reg = <0xa03000 0x1000>;
160			/* timer40 & timer41 */
161			interrupts = <0 96 4>, <0 97 4>;
162			clocks = <&clock HI3620_TIMER8_MUX>,
163				 <&clock HI3620_TIMER9_MUX>,
164				 <&clock HI3620_TIMER8_MUX>;
165			clock-names = "timer0clk", "timer1clk", "apb_pclk";
166			status = "disabled";
167		};
168
169		timer5: timer@600 {
170			compatible = "arm,cortex-a9-twd-timer";
171			reg = <0x600 0x20>;
172			interrupts = <1 13 0xf01>;
173		};
174
175		uart0: serial@b00000 {
176			compatible = "arm,pl011", "arm,primecell";
177			reg = <0xb00000 0x1000>;
178			interrupts = <0 20 4>;
179			clocks = <&clock HI3620_UARTCLK0>, <&clock HI3620_UARTCLK0>;
180			clock-names = "uartclk", "apb_pclk";
181			status = "disabled";
182		};
183
184		uart1: serial@b01000 {
185			compatible = "arm,pl011", "arm,primecell";
186			reg = <0xb01000 0x1000>;
187			interrupts = <0 21 4>;
188			clocks = <&clock HI3620_UARTCLK1>, <&clock HI3620_UARTCLK1>;
189			clock-names = "uartclk", "apb_pclk";
190			status = "disabled";
191		};
192
193		uart2: serial@b02000 {
194			compatible = "arm,pl011", "arm,primecell";
195			reg = <0xb02000 0x1000>;
196			interrupts = <0 22 4>;
197			clocks = <&clock HI3620_UARTCLK2>, <&clock HI3620_UARTCLK2>;
198			clock-names = "uartclk", "apb_pclk";
199			status = "disabled";
200		};
201
202		uart3: serial@b03000 {
203			compatible = "arm,pl011", "arm,primecell";
204			reg = <0xb03000 0x1000>;
205			interrupts = <0 23 4>;
206			clocks = <&clock HI3620_UARTCLK3>, <&clock HI3620_UARTCLK3>;
207			clock-names = "uartclk", "apb_pclk";
208			status = "disabled";
209		};
210
211		uart4: serial@b04000 {
212			compatible = "arm,pl011", "arm,primecell";
213			reg = <0xb04000 0x1000>;
214			interrupts = <0 24 4>;
215			clocks = <&clock HI3620_UARTCLK4>, <&clock HI3620_UARTCLK4>;
216			clock-names = "uartclk", "apb_pclk";
217			status = "disabled";
218		};
219
220		gpio0: gpio@806000 {
221			compatible = "arm,pl061", "arm,primecell";
222			reg = <0x806000 0x1000>;
223			interrupts = <0 64 0x4>;
224			gpio-controller;
225			#gpio-cells = <2>;
226			gpio-ranges = <	&pmx0 2 0 1 &pmx0 3 0 1 &pmx0 4 0 1
227					&pmx0 5 0 1 &pmx0 6 1 1 &pmx0 7 2 1>;
228			interrupt-controller;
229			#interrupt-cells = <2>;
230			clocks = <&clock HI3620_GPIOCLK0>;
231			clock-names = "apb_pclk";
232		};
233
234		gpio1: gpio@807000 {
235			compatible = "arm,pl061", "arm,primecell";
236			reg = <0x807000 0x1000>;
237			interrupts = <0 65 0x4>;
238			gpio-controller;
239			#gpio-cells = <2>;
240			gpio-ranges = <	&pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
241					&pmx0 3 3 1 &pmx0 4 3 1 &pmx0 5 4 1
242					&pmx0 6 5 1 &pmx0 7 6 1>;
243			interrupt-controller;
244			#interrupt-cells = <2>;
245			clocks = <&clock HI3620_GPIOCLK1>;
246			clock-names = "apb_pclk";
247		};
248
249		gpio2: gpio@808000 {
250			compatible = "arm,pl061", "arm,primecell";
251			reg = <0x808000 0x1000>;
252			interrupts = <0 66 0x4>;
253			gpio-controller;
254			#gpio-cells = <2>;
255			gpio-ranges = <	&pmx0 0 7 1 &pmx0 1 8 1 &pmx0 2 9 1
256					&pmx0 3 10 1 &pmx0 4 3 1 &pmx0 5 3 1
257					&pmx0 6 3 1 &pmx0 7 3 1>;
258			interrupt-controller;
259			#interrupt-cells = <2>;
260			clocks = <&clock HI3620_GPIOCLK2>;
261			clock-names = "apb_pclk";
262		};
263
264		gpio3: gpio@809000 {
265			compatible = "arm,pl061", "arm,primecell";
266			reg = <0x809000 0x1000>;
267			interrupts = <0 67 0x4>;
268			gpio-controller;
269			#gpio-cells = <2>;
270			gpio-ranges = <	&pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
271					&pmx0 3 3 1 &pmx0 4 11 1 &pmx0 5 11 1
272					&pmx0 6 11 1 &pmx0 7 11 1>;
273			interrupt-controller;
274			#interrupt-cells = <2>;
275			clocks = <&clock HI3620_GPIOCLK3>;
276			clock-names = "apb_pclk";
277		};
278
279		gpio4: gpio@80a000 {
280			compatible = "arm,pl061", "arm,primecell";
281			reg = <0x80a000 0x1000>;
282			interrupts = <0 68 0x4>;
283			gpio-controller;
284			#gpio-cells = <2>;
285			gpio-ranges = <	&pmx0 0 11 1 &pmx0 1 11 1 &pmx0 2 11 1
286					&pmx0 3 11 1 &pmx0 4 12 1 &pmx0 5 12 1
287					&pmx0 6 13 1 &pmx0 7 13 1>;
288			interrupt-controller;
289			#interrupt-cells = <2>;
290			clocks = <&clock HI3620_GPIOCLK4>;
291			clock-names = "apb_pclk";
292		};
293
294		gpio5: gpio@80b000 {
295			compatible = "arm,pl061", "arm,primecell";
296			reg = <0x80b000 0x1000>;
297			interrupts = <0 69 0x4>;
298			gpio-controller;
299			#gpio-cells = <2>;
300			gpio-ranges = <	&pmx0 0 14 1 &pmx0 1 15 1 &pmx0 2 16 1
301					&pmx0 3 16 1 &pmx0 4 16 1 &pmx0 5 16 1
302					&pmx0 6 16 1 &pmx0 7 16 1>;
303			interrupt-controller;
304			#interrupt-cells = <2>;
305			clocks = <&clock HI3620_GPIOCLK5>;
306			clock-names = "apb_pclk";
307		};
308
309		gpio6: gpio@80c000 {
310			compatible = "arm,pl061", "arm,primecell";
311			reg = <0x80c000 0x1000>;
312			interrupts = <0 70 0x4>;
313			gpio-controller;
314			#gpio-cells = <2>;
315			gpio-ranges = <	&pmx0 0 16 1 &pmx0 1 16 1 &pmx0 2 17 1
316					&pmx0 3 17 1 &pmx0 4 18 1 &pmx0 5 18 1
317					&pmx0 6 18 1 &pmx0 7 19 1>;
318			interrupt-controller;
319			#interrupt-cells = <2>;
320			clocks = <&clock HI3620_GPIOCLK6>;
321			clock-names = "apb_pclk";
322		};
323
324		gpio7: gpio@80d000 {
325			compatible = "arm,pl061", "arm,primecell";
326			reg = <0x80d000 0x1000>;
327			interrupts = <0 71 0x4>;
328			gpio-controller;
329			#gpio-cells = <2>;
330			gpio-ranges = <	&pmx0 0 19 1 &pmx0 1 20 1 &pmx0 2 21 1
331					&pmx0 3 22 1 &pmx0 4 23 1 &pmx0 5 24 1
332					&pmx0 6 25 1 &pmx0 7 26 1>;
333			interrupt-controller;
334			#interrupt-cells = <2>;
335			clocks = <&clock HI3620_GPIOCLK7>;
336			clock-names = "apb_pclk";
337		};
338
339		gpio8: gpio@80e000 {
340			compatible = "arm,pl061", "arm,primecell";
341			reg = <0x80e000 0x1000>;
342			interrupts = <0 72 0x4>;
343			gpio-controller;
344			#gpio-cells = <2>;
345			gpio-ranges = <	&pmx0 0 27 1 &pmx0 1 28 1 &pmx0 2 29 1
346					&pmx0 3 30 1 &pmx0 4 31 1 &pmx0 5 32 1
347					&pmx0 6 33 1 &pmx0 7 34 1>;
348			interrupt-controller;
349			#interrupt-cells = <2>;
350			clocks = <&clock HI3620_GPIOCLK8>;
351			clock-names = "apb_pclk";
352		};
353
354		gpio9: gpio@80f000 {
355			compatible = "arm,pl061", "arm,primecell";
356			reg = <0x80f000 0x1000>;
357			interrupts = <0 73 0x4>;
358			gpio-controller;
359			#gpio-cells = <2>;
360			gpio-ranges = <	&pmx0 0 35 1 &pmx0 1 36 1 &pmx0 2 37 1
361					&pmx0 3 38 1 &pmx0 4 39 1 &pmx0 5 40 1
362					&pmx0 6 41 1>;
363			interrupt-controller;
364			#interrupt-cells = <2>;
365			clocks = <&clock HI3620_GPIOCLK9>;
366			clock-names = "apb_pclk";
367		};
368
369		gpio10: gpio@810000 {
370			compatible = "arm,pl061", "arm,primecell";
371			reg = <0x810000 0x1000>;
372			interrupts = <0 74 0x4>;
373			gpio-controller;
374			#gpio-cells = <2>;
375			gpio-ranges = <	&pmx0 2 43 1 &pmx0 3 44 1 &pmx0 4 45 1
376					&pmx0 5 45 1 &pmx0 6 46 1 &pmx0 7 46 1>;
377			interrupt-controller;
378			#interrupt-cells = <2>;
379			clocks = <&clock HI3620_GPIOCLK10>;
380			clock-names = "apb_pclk";
381		};
382
383		gpio11: gpio@811000 {
384			compatible = "arm,pl061", "arm,primecell";
385			reg = <0x811000 0x1000>;
386			interrupts = <0 75 0x4>;
387			gpio-controller;
388			#gpio-cells = <2>;
389			gpio-ranges = <	&pmx0 0 47 1 &pmx0 1 47 1 &pmx0 2 47 1
390					&pmx0 3 47 1 &pmx0 4 47 1 &pmx0 5 48 1
391					&pmx0 6 49 1 &pmx0 7 49 1>;
392			interrupt-controller;
393			#interrupt-cells = <2>;
394			clocks = <&clock HI3620_GPIOCLK11>;
395			clock-names = "apb_pclk";
396		};
397
398		gpio12: gpio@812000 {
399			compatible = "arm,pl061", "arm,primecell";
400			reg = <0x812000 0x1000>;
401			interrupts = <0 76 0x4>;
402			gpio-controller;
403			#gpio-cells = <2>;
404			gpio-ranges = <	&pmx0 0 49 1 &pmx0 1 50 1 &pmx0 2 49 1
405					&pmx0 3 49 1 &pmx0 4 51 1 &pmx0 5 51 1
406					&pmx0 6 51 1 &pmx0 7 52 1>;
407			interrupt-controller;
408			#interrupt-cells = <2>;
409			clocks = <&clock HI3620_GPIOCLK12>;
410			clock-names = "apb_pclk";
411		};
412
413		gpio13: gpio@813000 {
414			compatible = "arm,pl061", "arm,primecell";
415			reg = <0x813000 0x1000>;
416			interrupts = <0 77 0x4>;
417			gpio-controller;
418			#gpio-cells = <2>;
419			gpio-ranges = <	&pmx0 0 51 1 &pmx0 1 51 1 &pmx0 2 53 1
420					&pmx0 3 53 1 &pmx0 4 53 1 &pmx0 5 54 1
421					&pmx0 6 55 1 &pmx0 7 56 1>;
422			interrupt-controller;
423			#interrupt-cells = <2>;
424			clocks = <&clock HI3620_GPIOCLK13>;
425			clock-names = "apb_pclk";
426		};
427
428		gpio14: gpio@814000 {
429			compatible = "arm,pl061", "arm,primecell";
430			reg = <0x814000 0x1000>;
431			interrupts = <0 78 0x4>;
432			gpio-controller;
433			#gpio-cells = <2>;
434			gpio-ranges = <	&pmx0 0 57 1 &pmx0 1 97 1 &pmx0 2 97 1
435					&pmx0 3 58 1 &pmx0 4 59 1 &pmx0 5 60 1
436					&pmx0 6 60 1 &pmx0 7 61 1>;
437			interrupt-controller;
438			#interrupt-cells = <2>;
439			clocks = <&clock HI3620_GPIOCLK14>;
440			clock-names = "apb_pclk";
441		};
442
443		gpio15: gpio@815000 {
444			compatible = "arm,pl061", "arm,primecell";
445			reg = <0x815000 0x1000>;
446			interrupts = <0 79 0x4>;
447			gpio-controller;
448			#gpio-cells = <2>;
449			gpio-ranges = <	&pmx0 0 61 1 &pmx0 1 62 1 &pmx0 2 62 1
450					&pmx0 3 63 1 &pmx0 4 63 1 &pmx0 5 64 1
451					&pmx0 6 64 1 &pmx0 7 65 1>;
452			interrupt-controller;
453			#interrupt-cells = <2>;
454			clocks = <&clock HI3620_GPIOCLK15>;
455			clock-names = "apb_pclk";
456		};
457
458		gpio16: gpio@816000 {
459			compatible = "arm,pl061", "arm,primecell";
460			reg = <0x816000 0x1000>;
461			interrupts = <0 80 0x4>;
462			gpio-controller;
463			#gpio-cells = <2>;
464			gpio-ranges = <	&pmx0 0 66 1 &pmx0 1 67 1 &pmx0 2 68 1
465					&pmx0 3 69 1 &pmx0 4 70 1 &pmx0 5 71 1
466					&pmx0 6 72 1 &pmx0 7 73 1>;
467			interrupt-controller;
468			#interrupt-cells = <2>;
469			clocks = <&clock HI3620_GPIOCLK16>;
470			clock-names = "apb_pclk";
471		};
472
473		gpio17: gpio@817000 {
474			compatible = "arm,pl061", "arm,primecell";
475			reg = <0x817000 0x1000>;
476			interrupts = <0 81 0x4>;
477			gpio-controller;
478			#gpio-cells = <2>;
479			gpio-ranges = <	&pmx0 0 74 1 &pmx0 1 75 1 &pmx0 2 76 1
480					&pmx0 3 77 1 &pmx0 4 78 1 &pmx0 5 79 1
481					&pmx0 6 80 1 &pmx0 7 81 1>;
482			interrupt-controller;
483			#interrupt-cells = <2>;
484			clocks = <&clock HI3620_GPIOCLK17>;
485			clock-names = "apb_pclk";
486		};
487
488		gpio18: gpio@818000 {
489			compatible = "arm,pl061", "arm,primecell";
490			reg = <0x818000 0x1000>;
491			interrupts = <0 82 0x4>;
492			gpio-controller;
493			#gpio-cells = <2>;
494			gpio-ranges = <	&pmx0 0 82 1 &pmx0 1 83 1 &pmx0 2 83 1
495					&pmx0 3 84 1 &pmx0 4 84 1 &pmx0 5 85 1
496					&pmx0 6 86 1 &pmx0 7 87 1>;
497			interrupt-controller;
498			#interrupt-cells = <2>;
499			clocks = <&clock HI3620_GPIOCLK18>;
500			clock-names = "apb_pclk";
501		};
502
503		gpio19: gpio@819000 {
504			compatible = "arm,pl061", "arm,primecell";
505			reg = <0x819000 0x1000>;
506			interrupts = <0 83 0x4>;
507			gpio-controller;
508			#gpio-cells = <2>;
509			gpio-ranges = <	&pmx0 0 87 1 &pmx0 1 87 1 &pmx0 2 88 1
510					&pmx0 3 88 1>;
511			interrupt-controller;
512			#interrupt-cells = <2>;
513			clocks = <&clock HI3620_GPIOCLK19>;
514			clock-names = "apb_pclk";
515		};
516
517		gpio20: gpio@81a000 {
518			compatible = "arm,pl061", "arm,primecell";
519			reg = <0x81a000 0x1000>;
520			interrupts = <0 84 0x4>;
521			gpio-controller;
522			#gpio-cells = <2>;
523			gpio-ranges = <	&pmx0 0 89 1 &pmx0 1 89 1 &pmx0 2 90 1
524					&pmx0 3 90 1 &pmx0 4 91 1 &pmx0 5 92 1>;
525			interrupt-controller;
526			#interrupt-cells = <2>;
527			clocks = <&clock HI3620_GPIOCLK20>;
528			clock-names = "apb_pclk";
529		};
530
531		gpio21: gpio@81b000 {
532			compatible = "arm,pl061", "arm,primecell";
533			reg = <0x81b000 0x1000>;
534			interrupts = <0 85 0x4>;
535			gpio-controller;
536			#gpio-cells = <2>;
537			gpio-ranges = <	&pmx0 3 94 1 &pmx0 7 96 1>;
538			interrupt-controller;
539			#interrupt-cells = <2>;
540			clocks = <&clock HI3620_GPIOCLK21>;
541			clock-names = "apb_pclk";
542		};
543
544		pmx0: pinmux@803000 {
545			compatible = "pinctrl-single";
546			reg = <0x803000 0x188>;
547			#address-cells = <1>;
548			#size-cells = <1>;
549			#pinctrl-cells = <1>;
550			#gpio-range-cells = <3>;
551			ranges;
552
553			pinctrl-single,register-width = <32>;
554			pinctrl-single,function-mask = <7>;
555			/* pin base, nr pins & gpio function */
556			pinctrl-single,gpio-range = <&range 0 3 0 &range 3 9 1
557						&range 12 1 0 &range 13 29 1
558						&range 43 1 0 &range 44 49 1
559						&range 94 1 1 &range 96 2 1>;
560
561			range: gpio-range {
562				#pinctrl-single,gpio-range-cells = <3>;
563			};
564		};
565
566		pmx1: pinmux@803800 {
567			compatible = "pinconf-single";
568			reg = <0x803800 0x2dc>;
569			#address-cells = <1>;
570			#size-cells = <1>;
571			#pinctrl-cells = <1>;
572			ranges;
573
574			pinctrl-single,register-width = <32>;
575		};
576	};
577};
v3.15
 
  1/*
  2 * Hisilicon Ltd. Hi3620 SoC
  3 *
  4 * Copyright (C) 2012-2013 Hisilicon Ltd.
  5 * Copyright (C) 2012-2013 Linaro Ltd.
  6 *
  7 * Author: Haojian Zhuang <haojian.zhuang@linaro.org>
  8 *
  9 * This program is free software; you can redistribute it and/or modify
 10 * it under the terms of the GNU General Public License version 2 as
 11 * publishhed by the Free Software Foundation.
 12 */
 13
 14#include "skeleton.dtsi"
 15#include <dt-bindings/clock/hi3620-clock.h>
 16
 17/ {
 
 
 
 18	aliases {
 19		serial0 = &uart0;
 20		serial1 = &uart1;
 21		serial2 = &uart2;
 22		serial3 = &uart3;
 23		serial4 = &uart4;
 24	};
 25
 26	pclk: clk {
 27		compatible = "fixed-clock";
 28		#clock-cells = <0>;
 29		clock-frequency = <26000000>;
 30		clock-output-names = "apb_pclk";
 31	};
 32
 33	cpus {
 34		#address-cells = <1>;
 35		#size-cells = <0>;
 
 36
 37		cpu@0 {
 38			device_type = "cpu";
 39			compatible = "arm,cortex-a9";
 40			reg = <0x0>;
 41			next-level-cache = <&L2>;
 42		};
 43
 44		cpu@1 {
 45			compatible = "arm,cortex-a9";
 46			device_type = "cpu";
 47			reg = <1>;
 48			next-level-cache = <&L2>;
 49		};
 50
 51		cpu@2 {
 52			compatible = "arm,cortex-a9";
 53			device_type = "cpu";
 54			reg = <2>;
 55			next-level-cache = <&L2>;
 56		};
 57
 58		cpu@3 {
 59			compatible = "arm,cortex-a9";
 60			device_type = "cpu";
 61			reg = <3>;
 62			next-level-cache = <&L2>;
 63		};
 64	};
 65
 66	amba {
 67
 68		#address-cells = <1>;
 69		#size-cells = <1>;
 70		compatible = "arm,amba-bus";
 71		interrupt-parent = <&gic>;
 72		ranges = <0 0xfc000000 0x2000000>;
 73
 74		L2: l2-cache {
 75			compatible = "arm,pl310-cache";
 76			reg = <0xfc10000 0x100000>;
 77			interrupts = <0 15 4>;
 78			cache-unified;
 79			cache-level = <2>;
 80		};
 81
 82		gic: interrupt-controller@1000 {
 83			compatible = "arm,cortex-a9-gic";
 84			#interrupt-cells = <3>;
 85			#address-cells = <0>;
 86			interrupt-controller;
 87			/* gic dist base, gic cpu base */
 88			reg = <0x1000 0x1000>, <0x100 0x100>;
 89		};
 90
 91		sysctrl: system-controller@802000 {
 92			compatible = "hisilicon,sysctrl";
 93			#address-cells = <1>;
 94			#size-cells = <1>;
 95			ranges = <0 0x802000 0x1000>;
 96			reg = <0x802000 0x1000>;
 97
 98			smp-offset = <0x31c>;
 99			resume-offset = <0x308>;
100			reboot-offset = <0x4>;
101
102			clock: clock@0 {
103				compatible = "hisilicon,hi3620-clock";
104				reg = <0 0x10000>;
105				#clock-cells = <1>;
106			};
107		};
108
109		dual_timer0: dual_timer@800000 {
110			compatible = "arm,sp804", "arm,primecell";
111			reg = <0x800000 0x1000>;
112			/* timer00 & timer01 */
113			interrupts = <0 0 4>, <0 1 4>;
114			clocks = <&clock HI3620_TIMER0_MUX>, <&clock HI3620_TIMER1_MUX>;
115			clock-names = "apb_pclk";
 
 
116			status = "disabled";
117		};
118
119		dual_timer1: dual_timer@801000 {
120			compatible = "arm,sp804", "arm,primecell";
121			reg = <0x801000 0x1000>;
122			/* timer10 & timer11 */
123			interrupts = <0 2 4>, <0 3 4>;
124			clocks = <&clock HI3620_TIMER2_MUX>, <&clock HI3620_TIMER3_MUX>;
125			clock-names = "apb_pclk";
 
 
126			status = "disabled";
127		};
128
129		dual_timer2: dual_timer@a01000 {
130			compatible = "arm,sp804", "arm,primecell";
131			reg = <0xa01000 0x1000>;
132			/* timer20 & timer21 */
133			interrupts = <0 4 4>, <0 5 4>;
134			clocks = <&clock HI3620_TIMER4_MUX>, <&clock HI3620_TIMER5_MUX>;
135			clock-names = "apb_pclk";
 
 
136			status = "disabled";
137		};
138
139		dual_timer3: dual_timer@a02000 {
140			compatible = "arm,sp804", "arm,primecell";
141			reg = <0xa02000 0x1000>;
142			/* timer30 & timer31 */
143			interrupts = <0 6 4>, <0 7 4>;
144			clocks = <&clock HI3620_TIMER6_MUX>, <&clock HI3620_TIMER7_MUX>;
145			clock-names = "apb_pclk";
 
 
146			status = "disabled";
147		};
148
149		dual_timer4: dual_timer@a03000 {
150			compatible = "arm,sp804", "arm,primecell";
151			reg = <0xa03000 0x1000>;
152			/* timer40 & timer41 */
153			interrupts = <0 96 4>, <0 97 4>;
154			clocks = <&clock HI3620_TIMER8_MUX>, <&clock HI3620_TIMER9_MUX>;
155			clock-names = "apb_pclk";
 
 
156			status = "disabled";
157		};
158
159		timer5: timer@600 {
160			compatible = "arm,cortex-a9-twd-timer";
161			reg = <0x600 0x20>;
162			interrupts = <1 13 0xf01>;
163		};
164
165		uart0: uart@b00000 {
166			compatible = "arm,pl011", "arm,primecell";
167			reg = <0xb00000 0x1000>;
168			interrupts = <0 20 4>;
169			clocks = <&clock HI3620_UARTCLK0>;
170			clock-names = "apb_pclk";
171			status = "disabled";
172		};
173
174		uart1: uart@b01000 {
175			compatible = "arm,pl011", "arm,primecell";
176			reg = <0xb01000 0x1000>;
177			interrupts = <0 21 4>;
178			clocks = <&clock HI3620_UARTCLK1>;
179			clock-names = "apb_pclk";
180			status = "disabled";
181		};
182
183		uart2: uart@b02000 {
184			compatible = "arm,pl011", "arm,primecell";
185			reg = <0xb02000 0x1000>;
186			interrupts = <0 22 4>;
187			clocks = <&clock HI3620_UARTCLK2>;
188			clock-names = "apb_pclk";
189			status = "disabled";
190		};
191
192		uart3: uart@b03000 {
193			compatible = "arm,pl011", "arm,primecell";
194			reg = <0xb03000 0x1000>;
195			interrupts = <0 23 4>;
196			clocks = <&clock HI3620_UARTCLK3>;
197			clock-names = "apb_pclk";
198			status = "disabled";
199		};
200
201		uart4: uart@b04000 {
202			compatible = "arm,pl011", "arm,primecell";
203			reg = <0xb04000 0x1000>;
204			interrupts = <0 24 4>;
205			clocks = <&clock HI3620_UARTCLK4>;
206			clock-names = "apb_pclk";
207			status = "disabled";
208		};
209
210		gpio0: gpio@806000 {
211			compatible = "arm,pl061", "arm,primecell";
212			reg = <0x806000 0x1000>;
213			interrupts = <0 64 0x4>;
214			gpio-controller;
215			#gpio-cells = <2>;
216			gpio-ranges = <	&pmx0 2 0 1 &pmx0 3 0 1 &pmx0 4 0 1
217					&pmx0 5 0 1 &pmx0 6 1 1 &pmx0 7 2 1>;
218			interrupt-controller;
219			#interrupt-cells = <2>;
220			clocks = <&clock HI3620_GPIOCLK0>;
221			clock-names = "apb_pclk";
222		};
223
224		gpio1: gpio@807000 {
225			compatible = "arm,pl061", "arm,primecell";
226			reg = <0x807000 0x1000>;
227			interrupts = <0 65 0x4>;
228			gpio-controller;
229			#gpio-cells = <2>;
230			gpio-ranges = <	&pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
231					&pmx0 3 3 1 &pmx0 4 3 1 &pmx0 5 4 1
232					&pmx0 6 5 1 &pmx0 7 6 1>;
233			interrupt-controller;
234			#interrupt-cells = <2>;
235			clocks = <&clock HI3620_GPIOCLK1>;
236			clock-names = "apb_pclk";
237		};
238
239		gpio2: gpio@808000 {
240			compatible = "arm,pl061", "arm,primecell";
241			reg = <0x808000 0x1000>;
242			interrupts = <0 66 0x4>;
243			gpio-controller;
244			#gpio-cells = <2>;
245			gpio-ranges = <	&pmx0 0 7 1 &pmx0 1 8 1 &pmx0 2 9 1
246					&pmx0 3 10 1 &pmx0 4 3 1 &pmx0 5 3 1
247					&pmx0 6 3 1 &pmx0 7 3 1>;
248			interrupt-controller;
249			#interrupt-cells = <2>;
250			clocks = <&clock HI3620_GPIOCLK2>;
251			clock-names = "apb_pclk";
252		};
253
254		gpio3: gpio@809000 {
255			compatible = "arm,pl061", "arm,primecell";
256			reg = <0x809000 0x1000>;
257			interrupts = <0 67 0x4>;
258			gpio-controller;
259			#gpio-cells = <2>;
260			gpio-ranges = <	&pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
261					&pmx0 3 3 1 &pmx0 4 11 1 &pmx0 5 11 1
262					&pmx0 6 11 1 &pmx0 7 11 1>;
263			interrupt-controller;
264			#interrupt-cells = <2>;
265			clocks = <&clock HI3620_GPIOCLK3>;
266			clock-names = "apb_pclk";
267		};
268
269		gpio4: gpio@80a000 {
270			compatible = "arm,pl061", "arm,primecell";
271			reg = <0x80a000 0x1000>;
272			interrupts = <0 68 0x4>;
273			gpio-controller;
274			#gpio-cells = <2>;
275			gpio-ranges = <	&pmx0 0 11 1 &pmx0 1 11 1 &pmx0 2 11 1
276					&pmx0 3 11 1 &pmx0 4 12 1 &pmx0 5 12 1
277					&pmx0 6 13 1 &pmx0 7 13 1>;
278			interrupt-controller;
279			#interrupt-cells = <2>;
280			clocks = <&clock HI3620_GPIOCLK4>;
281			clock-names = "apb_pclk";
282		};
283
284		gpio5: gpio@80b000 {
285			compatible = "arm,pl061", "arm,primecell";
286			reg = <0x80b000 0x1000>;
287			interrupts = <0 69 0x4>;
288			gpio-controller;
289			#gpio-cells = <2>;
290			gpio-ranges = <	&pmx0 0 14 1 &pmx0 1 15 1 &pmx0 2 16 1
291					&pmx0 3 16 1 &pmx0 4 16 1 &pmx0 5 16 1
292					&pmx0 6 16 1 &pmx0 7 16 1>;
293			interrupt-controller;
294			#interrupt-cells = <2>;
295			clocks = <&clock HI3620_GPIOCLK5>;
296			clock-names = "apb_pclk";
297		};
298
299		gpio6: gpio@80c000 {
300			compatible = "arm,pl061", "arm,primecell";
301			reg = <0x80c000 0x1000>;
302			interrupts = <0 70 0x4>;
303			gpio-controller;
304			#gpio-cells = <2>;
305			gpio-ranges = <	&pmx0 0 16 1 &pmx0 1 16 1 &pmx0 2 17 1
306					&pmx0 3 17 1 &pmx0 4 18 1 &pmx0 5 18 1
307					&pmx0 6 18 1 &pmx0 7 19 1>;
308			interrupt-controller;
309			#interrupt-cells = <2>;
310			clocks = <&clock HI3620_GPIOCLK6>;
311			clock-names = "apb_pclk";
312		};
313
314		gpio7: gpio@80d000 {
315			compatible = "arm,pl061", "arm,primecell";
316			reg = <0x80d000 0x1000>;
317			interrupts = <0 71 0x4>;
318			gpio-controller;
319			#gpio-cells = <2>;
320			gpio-ranges = <	&pmx0 0 19 1 &pmx0 1 20 1 &pmx0 2 21 1
321					&pmx0 3 22 1 &pmx0 4 23 1 &pmx0 5 24 1
322					&pmx0 6 25 1 &pmx0 7 26 1>;
323			interrupt-controller;
324			#interrupt-cells = <2>;
325			clocks = <&clock HI3620_GPIOCLK7>;
326			clock-names = "apb_pclk";
327		};
328
329		gpio8: gpio@80e000 {
330			compatible = "arm,pl061", "arm,primecell";
331			reg = <0x80e000 0x1000>;
332			interrupts = <0 72 0x4>;
333			gpio-controller;
334			#gpio-cells = <2>;
335			gpio-ranges = <	&pmx0 0 27 1 &pmx0 1 28 1 &pmx0 2 29 1
336					&pmx0 3 30 1 &pmx0 4 31 1 &pmx0 5 32 1
337					&pmx0 6 33 1 &pmx0 7 34 1>;
338			interrupt-controller;
339			#interrupt-cells = <2>;
340			clocks = <&clock HI3620_GPIOCLK8>;
341			clock-names = "apb_pclk";
342		};
343
344		gpio9: gpio@80f000 {
345			compatible = "arm,pl061", "arm,primecell";
346			reg = <0x80f000 0x1000>;
347			interrupts = <0 73 0x4>;
348			gpio-controller;
349			#gpio-cells = <2>;
350			gpio-ranges = <	&pmx0 0 35 1 &pmx0 1 36 1 &pmx0 2 37 1
351					&pmx0 3 38 1 &pmx0 4 39 1 &pmx0 5 40 1
352					&pmx0 6 41 1>;
353			interrupt-controller;
354			#interrupt-cells = <2>;
355			clocks = <&clock HI3620_GPIOCLK9>;
356			clock-names = "apb_pclk";
357		};
358
359		gpio10: gpio@810000 {
360			compatible = "arm,pl061", "arm,primecell";
361			reg = <0x810000 0x1000>;
362			interrupts = <0 74 0x4>;
363			gpio-controller;
364			#gpio-cells = <2>;
365			gpio-ranges = <	&pmx0 2 43 1 &pmx0 3 44 1 &pmx0 4 45 1
366					&pmx0 5 45 1 &pmx0 6 46 1 &pmx0 7 46 1>;
367			interrupt-controller;
368			#interrupt-cells = <2>;
369			clocks = <&clock HI3620_GPIOCLK10>;
370			clock-names = "apb_pclk";
371		};
372
373		gpio11: gpio@811000 {
374			compatible = "arm,pl061", "arm,primecell";
375			reg = <0x811000 0x1000>;
376			interrupts = <0 75 0x4>;
377			gpio-controller;
378			#gpio-cells = <2>;
379			gpio-ranges = <	&pmx0 0 47 1 &pmx0 1 47 1 &pmx0 2 47 1
380					&pmx0 3 47 1 &pmx0 4 47 1 &pmx0 5 48 1
381					&pmx0 6 49 1 &pmx0 7 49 1>;
382			interrupt-controller;
383			#interrupt-cells = <2>;
384			clocks = <&clock HI3620_GPIOCLK11>;
385			clock-names = "apb_pclk";
386		};
387
388		gpio12: gpio@812000 {
389			compatible = "arm,pl061", "arm,primecell";
390			reg = <0x812000 0x1000>;
391			interrupts = <0 76 0x4>;
392			gpio-controller;
393			#gpio-cells = <2>;
394			gpio-ranges = <	&pmx0 0 49 1 &pmx0 1 50 1 &pmx0 2 49 1
395					&pmx0 3 49 1 &pmx0 4 51 1 &pmx0 5 51 1
396					&pmx0 6 51 1 &pmx0 7 52 1>;
397			interrupt-controller;
398			#interrupt-cells = <2>;
399			clocks = <&clock HI3620_GPIOCLK12>;
400			clock-names = "apb_pclk";
401		};
402
403		gpio13: gpio@813000 {
404			compatible = "arm,pl061", "arm,primecell";
405			reg = <0x813000 0x1000>;
406			interrupts = <0 77 0x4>;
407			gpio-controller;
408			#gpio-cells = <2>;
409			gpio-ranges = <	&pmx0 0 51 1 &pmx0 1 51 1 &pmx0 2 53 1
410					&pmx0 3 53 1 &pmx0 4 53 1 &pmx0 5 54 1
411					&pmx0 6 55 1 &pmx0 7 56 1>;
412			interrupt-controller;
413			#interrupt-cells = <2>;
414			clocks = <&clock HI3620_GPIOCLK13>;
415			clock-names = "apb_pclk";
416		};
417
418		gpio14: gpio@814000 {
419			compatible = "arm,pl061", "arm,primecell";
420			reg = <0x814000 0x1000>;
421			interrupts = <0 78 0x4>;
422			gpio-controller;
423			#gpio-cells = <2>;
424			gpio-ranges = <	&pmx0 0 57 1 &pmx0 1 97 1 &pmx0 2 97 1
425					&pmx0 3 58 1 &pmx0 4 59 1 &pmx0 5 60 1
426					&pmx0 6 60 1 &pmx0 7 61 1>;
427			interrupt-controller;
428			#interrupt-cells = <2>;
429			clocks = <&clock HI3620_GPIOCLK14>;
430			clock-names = "apb_pclk";
431		};
432
433		gpio15: gpio@815000 {
434			compatible = "arm,pl061", "arm,primecell";
435			reg = <0x815000 0x1000>;
436			interrupts = <0 79 0x4>;
437			gpio-controller;
438			#gpio-cells = <2>;
439			gpio-ranges = <	&pmx0 0 61 1 &pmx0 1 62 1 &pmx0 2 62 1
440					&pmx0 3 63 1 &pmx0 4 63 1 &pmx0 5 64 1
441					&pmx0 6 64 1 &pmx0 7 65 1>;
442			interrupt-controller;
443			#interrupt-cells = <2>;
444			clocks = <&clock HI3620_GPIOCLK15>;
445			clock-names = "apb_pclk";
446		};
447
448		gpio16: gpio@816000 {
449			compatible = "arm,pl061", "arm,primecell";
450			reg = <0x816000 0x1000>;
451			interrupts = <0 80 0x4>;
452			gpio-controller;
453			#gpio-cells = <2>;
454			gpio-ranges = <	&pmx0 0 66 1 &pmx0 1 67 1 &pmx0 2 68 1
455					&pmx0 3 69 1 &pmx0 4 70 1 &pmx0 5 71 1
456					&pmx0 6 72 1 &pmx0 7 73 1>;
457			interrupt-controller;
458			#interrupt-cells = <2>;
459			clocks = <&clock HI3620_GPIOCLK16>;
460			clock-names = "apb_pclk";
461		};
462
463		gpio17: gpio@817000 {
464			compatible = "arm,pl061", "arm,primecell";
465			reg = <0x817000 0x1000>;
466			interrupts = <0 81 0x4>;
467			gpio-controller;
468			#gpio-cells = <2>;
469			gpio-ranges = <	&pmx0 0 74 1 &pmx0 1 75 1 &pmx0 2 76 1
470					&pmx0 3 77 1 &pmx0 4 78 1 &pmx0 5 79 1
471					&pmx0 6 80 1 &pmx0 7 81 1>;
472			interrupt-controller;
473			#interrupt-cells = <2>;
474			clocks = <&clock HI3620_GPIOCLK17>;
475			clock-names = "apb_pclk";
476		};
477
478		gpio18: gpio@818000 {
479			compatible = "arm,pl061", "arm,primecell";
480			reg = <0x818000 0x1000>;
481			interrupts = <0 82 0x4>;
482			gpio-controller;
483			#gpio-cells = <2>;
484			gpio-ranges = <	&pmx0 0 82 1 &pmx0 1 83 1 &pmx0 2 83 1
485					&pmx0 3 84 1 &pmx0 4 84 1 &pmx0 5 85 1
486					&pmx0 6 86 1 &pmx0 7 87 1>;
487			interrupt-controller;
488			#interrupt-cells = <2>;
489			clocks = <&clock HI3620_GPIOCLK18>;
490			clock-names = "apb_pclk";
491		};
492
493		gpio19: gpio@819000 {
494			compatible = "arm,pl061", "arm,primecell";
495			reg = <0x819000 0x1000>;
496			interrupts = <0 83 0x4>;
497			gpio-controller;
498			#gpio-cells = <2>;
499			gpio-ranges = <	&pmx0 0 87 1 &pmx0 1 87 1 &pmx0 2 88 1
500					&pmx0 3 88 1>;
501			interrupt-controller;
502			#interrupt-cells = <2>;
503			clocks = <&clock HI3620_GPIOCLK19>;
504			clock-names = "apb_pclk";
505		};
506
507		gpio20: gpio@81a000 {
508			compatible = "arm,pl061", "arm,primecell";
509			reg = <0x81a000 0x1000>;
510			interrupts = <0 84 0x4>;
511			gpio-controller;
512			#gpio-cells = <2>;
513			gpio-ranges = <	&pmx0 0 89 1 &pmx0 1 89 1 &pmx0 2 90 1
514					&pmx0 3 90 1 &pmx0 4 91 1 &pmx0 5 92 1>;
515			interrupt-controller;
516			#interrupt-cells = <2>;
517			clocks = <&clock HI3620_GPIOCLK20>;
518			clock-names = "apb_pclk";
519		};
520
521		gpio21: gpio@81b000 {
522			compatible = "arm,pl061", "arm,primecell";
523			reg = <0x81b000 0x1000>;
524			interrupts = <0 85 0x4>;
525			gpio-controller;
526			#gpio-cells = <2>;
527			gpio-ranges = <	&pmx0 3 94 1 &pmx0 7 96 1>;
528			interrupt-controller;
529			#interrupt-cells = <2>;
530			clocks = <&clock HI3620_GPIOCLK21>;
531			clock-names = "apb_pclk";
532		};
533
534		pmx0: pinmux@803000 {
535			compatible = "pinctrl-single";
536			reg = <0x803000 0x188>;
537			#address-cells = <1>;
538			#size-cells = <1>;
 
539			#gpio-range-cells = <3>;
540			ranges;
541
542			pinctrl-single,register-width = <32>;
543			pinctrl-single,function-mask = <7>;
544			/* pin base, nr pins & gpio function */
545			pinctrl-single,gpio-range = <&range 0 3 0 &range 3 9 1
546						&range 12 1 0 &range 13 29 1
547						&range 43 1 0 &range 44 49 1
548						&range 94 1 1 &range 96 2 1>;
549
550			range: gpio-range {
551				#pinctrl-single,gpio-range-cells = <3>;
552			};
553		};
554
555		pmx1: pinmux@803800 {
556			compatible = "pinconf-single";
557			reg = <0x803800 0x2dc>;
558			#address-cells = <1>;
559			#size-cells = <1>;
 
560			ranges;
561
562			pinctrl-single,register-width = <32>;
563		};
564	};
565};