Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * PCIe host controller driver for Texas Instruments Keystone SoCs
4 *
5 * Copyright (C) 2013-2014 Texas Instruments., Ltd.
6 * https://www.ti.com
7 *
8 * Author: Murali Karicheri <m-karicheri2@ti.com>
9 * Implementation based on pci-exynos.c and pcie-designware.c
10 */
11
12#include <linux/clk.h>
13#include <linux/delay.h>
14#include <linux/gpio/consumer.h>
15#include <linux/init.h>
16#include <linux/interrupt.h>
17#include <linux/irqchip/chained_irq.h>
18#include <linux/irqdomain.h>
19#include <linux/mfd/syscon.h>
20#include <linux/msi.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_pci.h>
24#include <linux/phy/phy.h>
25#include <linux/platform_device.h>
26#include <linux/regmap.h>
27#include <linux/resource.h>
28#include <linux/signal.h>
29
30#include "../../pci.h"
31#include "pcie-designware.h"
32
33#define PCIE_VENDORID_MASK 0xffff
34#define PCIE_DEVICEID_SHIFT 16
35
36/* Application registers */
37#define PID 0x000
38#define RTL GENMASK(15, 11)
39#define RTL_SHIFT 11
40#define AM6_PCI_PG1_RTL_VER 0x15
41
42#define CMD_STATUS 0x004
43#define LTSSM_EN_VAL BIT(0)
44#define OB_XLAT_EN_VAL BIT(1)
45#define DBI_CS2 BIT(5)
46
47#define CFG_SETUP 0x008
48#define CFG_BUS(x) (((x) & 0xff) << 16)
49#define CFG_DEVICE(x) (((x) & 0x1f) << 8)
50#define CFG_FUNC(x) ((x) & 0x7)
51#define CFG_TYPE1 BIT(24)
52
53#define OB_SIZE 0x030
54#define OB_OFFSET_INDEX(n) (0x200 + (8 * (n)))
55#define OB_OFFSET_HI(n) (0x204 + (8 * (n)))
56#define OB_ENABLEN BIT(0)
57#define OB_WIN_SIZE 8 /* 8MB */
58
59#define PCIE_LEGACY_IRQ_ENABLE_SET(n) (0x188 + (0x10 * ((n) - 1)))
60#define PCIE_LEGACY_IRQ_ENABLE_CLR(n) (0x18c + (0x10 * ((n) - 1)))
61#define PCIE_EP_IRQ_SET 0x64
62#define PCIE_EP_IRQ_CLR 0x68
63#define INT_ENABLE BIT(0)
64
65/* IRQ register defines */
66#define IRQ_EOI 0x050
67
68#define MSI_IRQ 0x054
69#define MSI_IRQ_STATUS(n) (0x104 + ((n) << 4))
70#define MSI_IRQ_ENABLE_SET(n) (0x108 + ((n) << 4))
71#define MSI_IRQ_ENABLE_CLR(n) (0x10c + ((n) << 4))
72#define MSI_IRQ_OFFSET 4
73
74#define IRQ_STATUS(n) (0x184 + ((n) << 4))
75#define IRQ_ENABLE_SET(n) (0x188 + ((n) << 4))
76#define INTx_EN BIT(0)
77
78#define ERR_IRQ_STATUS 0x1c4
79#define ERR_IRQ_ENABLE_SET 0x1c8
80#define ERR_AER BIT(5) /* ECRC error */
81#define AM6_ERR_AER BIT(4) /* AM6 ECRC error */
82#define ERR_AXI BIT(4) /* AXI tag lookup fatal error */
83#define ERR_CORR BIT(3) /* Correctable error */
84#define ERR_NONFATAL BIT(2) /* Non-fatal error */
85#define ERR_FATAL BIT(1) /* Fatal error */
86#define ERR_SYS BIT(0) /* System error */
87#define ERR_IRQ_ALL (ERR_AER | ERR_AXI | ERR_CORR | \
88 ERR_NONFATAL | ERR_FATAL | ERR_SYS)
89
90/* PCIE controller device IDs */
91#define PCIE_RC_K2HK 0xb008
92#define PCIE_RC_K2E 0xb009
93#define PCIE_RC_K2L 0xb00a
94#define PCIE_RC_K2G 0xb00b
95
96#define KS_PCIE_DEV_TYPE_MASK (0x3 << 1)
97#define KS_PCIE_DEV_TYPE(mode) ((mode) << 1)
98
99#define EP 0x0
100#define LEG_EP 0x1
101#define RC 0x2
102
103#define KS_PCIE_SYSCLOCKOUTEN BIT(0)
104
105#define AM654_PCIE_DEV_TYPE_MASK 0x3
106#define AM654_WIN_SIZE SZ_64K
107
108#define APP_ADDR_SPACE_0 (16 * SZ_1K)
109
110#define to_keystone_pcie(x) dev_get_drvdata((x)->dev)
111
112#define PCI_DEVICE_ID_TI_AM654X 0xb00c
113
114struct ks_pcie_of_data {
115 enum dw_pcie_device_mode mode;
116 const struct dw_pcie_host_ops *host_ops;
117 const struct dw_pcie_ep_ops *ep_ops;
118 u32 version;
119};
120
121struct keystone_pcie {
122 struct dw_pcie *pci;
123 /* PCI Device ID */
124 u32 device_id;
125 int intx_host_irqs[PCI_NUM_INTX];
126
127 int msi_host_irq;
128 int num_lanes;
129 u32 num_viewport;
130 struct phy **phy;
131 struct device_link **link;
132 struct device_node *msi_intc_np;
133 struct irq_domain *intx_irq_domain;
134 struct device_node *np;
135
136 /* Application register space */
137 void __iomem *va_app_base; /* DT 1st resource */
138 struct resource app;
139 bool is_am6;
140};
141
142static u32 ks_pcie_app_readl(struct keystone_pcie *ks_pcie, u32 offset)
143{
144 return readl(ks_pcie->va_app_base + offset);
145}
146
147static void ks_pcie_app_writel(struct keystone_pcie *ks_pcie, u32 offset,
148 u32 val)
149{
150 writel(val, ks_pcie->va_app_base + offset);
151}
152
153static void ks_pcie_msi_irq_ack(struct irq_data *data)
154{
155 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
156 struct keystone_pcie *ks_pcie;
157 u32 irq = data->hwirq;
158 struct dw_pcie *pci;
159 u32 reg_offset;
160 u32 bit_pos;
161
162 pci = to_dw_pcie_from_pp(pp);
163 ks_pcie = to_keystone_pcie(pci);
164
165 reg_offset = irq % 8;
166 bit_pos = irq >> 3;
167
168 ks_pcie_app_writel(ks_pcie, MSI_IRQ_STATUS(reg_offset),
169 BIT(bit_pos));
170 ks_pcie_app_writel(ks_pcie, IRQ_EOI, reg_offset + MSI_IRQ_OFFSET);
171}
172
173static void ks_pcie_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
174{
175 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
176 struct keystone_pcie *ks_pcie;
177 struct dw_pcie *pci;
178 u64 msi_target;
179
180 pci = to_dw_pcie_from_pp(pp);
181 ks_pcie = to_keystone_pcie(pci);
182
183 msi_target = ks_pcie->app.start + MSI_IRQ;
184 msg->address_lo = lower_32_bits(msi_target);
185 msg->address_hi = upper_32_bits(msi_target);
186 msg->data = data->hwirq;
187
188 dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
189 (int)data->hwirq, msg->address_hi, msg->address_lo);
190}
191
192static void ks_pcie_msi_mask(struct irq_data *data)
193{
194 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
195 struct keystone_pcie *ks_pcie;
196 u32 irq = data->hwirq;
197 struct dw_pcie *pci;
198 unsigned long flags;
199 u32 reg_offset;
200 u32 bit_pos;
201
202 raw_spin_lock_irqsave(&pp->lock, flags);
203
204 pci = to_dw_pcie_from_pp(pp);
205 ks_pcie = to_keystone_pcie(pci);
206
207 reg_offset = irq % 8;
208 bit_pos = irq >> 3;
209
210 ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_CLR(reg_offset),
211 BIT(bit_pos));
212
213 raw_spin_unlock_irqrestore(&pp->lock, flags);
214}
215
216static void ks_pcie_msi_unmask(struct irq_data *data)
217{
218 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
219 struct keystone_pcie *ks_pcie;
220 u32 irq = data->hwirq;
221 struct dw_pcie *pci;
222 unsigned long flags;
223 u32 reg_offset;
224 u32 bit_pos;
225
226 raw_spin_lock_irqsave(&pp->lock, flags);
227
228 pci = to_dw_pcie_from_pp(pp);
229 ks_pcie = to_keystone_pcie(pci);
230
231 reg_offset = irq % 8;
232 bit_pos = irq >> 3;
233
234 ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_SET(reg_offset),
235 BIT(bit_pos));
236
237 raw_spin_unlock_irqrestore(&pp->lock, flags);
238}
239
240static struct irq_chip ks_pcie_msi_irq_chip = {
241 .name = "KEYSTONE-PCI-MSI",
242 .irq_ack = ks_pcie_msi_irq_ack,
243 .irq_compose_msi_msg = ks_pcie_compose_msi_msg,
244 .irq_mask = ks_pcie_msi_mask,
245 .irq_unmask = ks_pcie_msi_unmask,
246};
247
248/**
249 * ks_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask registers
250 * @ks_pcie: A pointer to the keystone_pcie structure which holds the KeyStone
251 * PCIe host controller driver information.
252 *
253 * Since modification of dbi_cs2 involves different clock domain, read the
254 * status back to ensure the transition is complete.
255 */
256static void ks_pcie_set_dbi_mode(struct keystone_pcie *ks_pcie)
257{
258 u32 val;
259
260 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
261 val |= DBI_CS2;
262 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
263
264 do {
265 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
266 } while (!(val & DBI_CS2));
267}
268
269/**
270 * ks_pcie_clear_dbi_mode() - Disable DBI mode
271 * @ks_pcie: A pointer to the keystone_pcie structure which holds the KeyStone
272 * PCIe host controller driver information.
273 *
274 * Since modification of dbi_cs2 involves different clock domain, read the
275 * status back to ensure the transition is complete.
276 */
277static void ks_pcie_clear_dbi_mode(struct keystone_pcie *ks_pcie)
278{
279 u32 val;
280
281 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
282 val &= ~DBI_CS2;
283 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
284
285 do {
286 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
287 } while (val & DBI_CS2);
288}
289
290static int ks_pcie_msi_host_init(struct dw_pcie_rp *pp)
291{
292 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
293 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
294
295 /* Configure and set up BAR0 */
296 ks_pcie_set_dbi_mode(ks_pcie);
297
298 /* Enable BAR0 */
299 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 1);
300 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, SZ_4K - 1);
301
302 ks_pcie_clear_dbi_mode(ks_pcie);
303
304 /*
305 * For BAR0, just setting bus address for inbound writes (MSI) should
306 * be sufficient. Use physical address to avoid any conflicts.
307 */
308 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, ks_pcie->app.start);
309
310 pp->msi_irq_chip = &ks_pcie_msi_irq_chip;
311 return dw_pcie_allocate_domains(pp);
312}
313
314static void ks_pcie_handle_intx_irq(struct keystone_pcie *ks_pcie,
315 int offset)
316{
317 struct dw_pcie *pci = ks_pcie->pci;
318 struct device *dev = pci->dev;
319 u32 pending;
320
321 pending = ks_pcie_app_readl(ks_pcie, IRQ_STATUS(offset));
322
323 if (BIT(0) & pending) {
324 dev_dbg(dev, ": irq: irq_offset %d", offset);
325 generic_handle_domain_irq(ks_pcie->intx_irq_domain, offset);
326 }
327
328 /* EOI the INTx interrupt */
329 ks_pcie_app_writel(ks_pcie, IRQ_EOI, offset);
330}
331
332static void ks_pcie_enable_error_irq(struct keystone_pcie *ks_pcie)
333{
334 ks_pcie_app_writel(ks_pcie, ERR_IRQ_ENABLE_SET, ERR_IRQ_ALL);
335}
336
337static irqreturn_t ks_pcie_handle_error_irq(struct keystone_pcie *ks_pcie)
338{
339 u32 reg;
340 struct device *dev = ks_pcie->pci->dev;
341
342 reg = ks_pcie_app_readl(ks_pcie, ERR_IRQ_STATUS);
343 if (!reg)
344 return IRQ_NONE;
345
346 if (reg & ERR_SYS)
347 dev_err(dev, "System Error\n");
348
349 if (reg & ERR_FATAL)
350 dev_err(dev, "Fatal Error\n");
351
352 if (reg & ERR_NONFATAL)
353 dev_dbg(dev, "Non Fatal Error\n");
354
355 if (reg & ERR_CORR)
356 dev_dbg(dev, "Correctable Error\n");
357
358 if (!ks_pcie->is_am6 && (reg & ERR_AXI))
359 dev_err(dev, "AXI tag lookup fatal Error\n");
360
361 if (reg & ERR_AER || (ks_pcie->is_am6 && (reg & AM6_ERR_AER)))
362 dev_err(dev, "ECRC Error\n");
363
364 ks_pcie_app_writel(ks_pcie, ERR_IRQ_STATUS, reg);
365
366 return IRQ_HANDLED;
367}
368
369static void ks_pcie_ack_intx_irq(struct irq_data *d)
370{
371}
372
373static void ks_pcie_mask_intx_irq(struct irq_data *d)
374{
375}
376
377static void ks_pcie_unmask_intx_irq(struct irq_data *d)
378{
379}
380
381static struct irq_chip ks_pcie_intx_irq_chip = {
382 .name = "Keystone-PCI-INTX-IRQ",
383 .irq_ack = ks_pcie_ack_intx_irq,
384 .irq_mask = ks_pcie_mask_intx_irq,
385 .irq_unmask = ks_pcie_unmask_intx_irq,
386};
387
388static int ks_pcie_init_intx_irq_map(struct irq_domain *d,
389 unsigned int irq, irq_hw_number_t hw_irq)
390{
391 irq_set_chip_and_handler(irq, &ks_pcie_intx_irq_chip,
392 handle_level_irq);
393 irq_set_chip_data(irq, d->host_data);
394
395 return 0;
396}
397
398static const struct irq_domain_ops ks_pcie_intx_irq_domain_ops = {
399 .map = ks_pcie_init_intx_irq_map,
400 .xlate = irq_domain_xlate_onetwocell,
401};
402
403static int ks_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
404{
405 u32 val;
406 u32 num_viewport = ks_pcie->num_viewport;
407 struct dw_pcie *pci = ks_pcie->pci;
408 struct dw_pcie_rp *pp = &pci->pp;
409 struct resource_entry *entry;
410 struct resource *mem;
411 u64 start, end;
412 int i;
413
414 entry = resource_list_first_type(&pp->bridge->windows, IORESOURCE_MEM);
415 if (!entry)
416 return -ENODEV;
417
418 mem = entry->res;
419 start = mem->start;
420 end = mem->end;
421
422 /* Disable BARs for inbound access */
423 ks_pcie_set_dbi_mode(ks_pcie);
424 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
425 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0);
426 ks_pcie_clear_dbi_mode(ks_pcie);
427
428 if (ks_pcie->is_am6)
429 return 0;
430
431 val = ilog2(OB_WIN_SIZE);
432 ks_pcie_app_writel(ks_pcie, OB_SIZE, val);
433
434 /* Using Direct 1:1 mapping of RC <-> PCI memory space */
435 for (i = 0; i < num_viewport && (start < end); i++) {
436 ks_pcie_app_writel(ks_pcie, OB_OFFSET_INDEX(i),
437 lower_32_bits(start) | OB_ENABLEN);
438 ks_pcie_app_writel(ks_pcie, OB_OFFSET_HI(i),
439 upper_32_bits(start));
440 start += OB_WIN_SIZE * SZ_1M;
441 }
442
443 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
444 val |= OB_XLAT_EN_VAL;
445 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
446
447 return 0;
448}
449
450static void __iomem *ks_pcie_other_map_bus(struct pci_bus *bus,
451 unsigned int devfn, int where)
452{
453 struct dw_pcie_rp *pp = bus->sysdata;
454 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
455 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
456 u32 reg;
457
458 /*
459 * Checking whether the link is up here is a last line of defense
460 * against platforms that forward errors on the system bus as
461 * SError upon PCI configuration transactions issued when the link
462 * is down. This check is racy by definition and does not stop
463 * the system from triggering an SError if the link goes down
464 * after this check is performed.
465 */
466 if (!dw_pcie_link_up(pci))
467 return NULL;
468
469 reg = CFG_BUS(bus->number) | CFG_DEVICE(PCI_SLOT(devfn)) |
470 CFG_FUNC(PCI_FUNC(devfn));
471 if (!pci_is_root_bus(bus->parent))
472 reg |= CFG_TYPE1;
473 ks_pcie_app_writel(ks_pcie, CFG_SETUP, reg);
474
475 return pp->va_cfg0_base + where;
476}
477
478static struct pci_ops ks_child_pcie_ops = {
479 .map_bus = ks_pcie_other_map_bus,
480 .read = pci_generic_config_read,
481 .write = pci_generic_config_write,
482};
483
484static struct pci_ops ks_pcie_ops = {
485 .map_bus = dw_pcie_own_conf_map_bus,
486 .read = pci_generic_config_read,
487 .write = pci_generic_config_write,
488};
489
490/**
491 * ks_pcie_link_up() - Check if link up
492 * @pci: A pointer to the dw_pcie structure which holds the DesignWare PCIe host
493 * controller driver information.
494 */
495static int ks_pcie_link_up(struct dw_pcie *pci)
496{
497 u32 val;
498
499 val = dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0);
500 val &= PORT_LOGIC_LTSSM_STATE_MASK;
501 return (val == PORT_LOGIC_LTSSM_STATE_L0);
502}
503
504static void ks_pcie_stop_link(struct dw_pcie *pci)
505{
506 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
507 u32 val;
508
509 /* Disable Link training */
510 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
511 val &= ~LTSSM_EN_VAL;
512 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
513}
514
515static int ks_pcie_start_link(struct dw_pcie *pci)
516{
517 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
518 u32 val;
519
520 /* Initiate Link Training */
521 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
522 ks_pcie_app_writel(ks_pcie, CMD_STATUS, LTSSM_EN_VAL | val);
523
524 return 0;
525}
526
527static void ks_pcie_quirk(struct pci_dev *dev)
528{
529 struct pci_bus *bus = dev->bus;
530 struct keystone_pcie *ks_pcie;
531 struct device *bridge_dev;
532 struct pci_dev *bridge;
533 u32 val;
534
535 static const struct pci_device_id rc_pci_devids[] = {
536 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2HK),
537 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
538 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2E),
539 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
540 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2L),
541 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
542 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2G),
543 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
544 { 0, },
545 };
546 static const struct pci_device_id am6_pci_devids[] = {
547 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_AM654X),
548 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
549 { 0, },
550 };
551
552 if (pci_is_root_bus(bus))
553 bridge = dev;
554
555 /* look for the host bridge */
556 while (!pci_is_root_bus(bus)) {
557 bridge = bus->self;
558 bus = bus->parent;
559 }
560
561 if (!bridge)
562 return;
563
564 /*
565 * Keystone PCI controller has a h/w limitation of
566 * 256 bytes maximum read request size. It can't handle
567 * anything higher than this. So force this limit on
568 * all downstream devices.
569 */
570 if (pci_match_id(rc_pci_devids, bridge)) {
571 if (pcie_get_readrq(dev) > 256) {
572 dev_info(&dev->dev, "limiting MRRS to 256 bytes\n");
573 pcie_set_readrq(dev, 256);
574 }
575 }
576
577 /*
578 * Memory transactions fail with PCI controller in AM654 PG1.0
579 * when MRRS is set to more than 128 bytes. Force the MRRS to
580 * 128 bytes in all downstream devices.
581 */
582 if (pci_match_id(am6_pci_devids, bridge)) {
583 bridge_dev = pci_get_host_bridge_device(dev);
584 if (!bridge_dev || !bridge_dev->parent)
585 return;
586
587 ks_pcie = dev_get_drvdata(bridge_dev->parent);
588 if (!ks_pcie)
589 return;
590
591 val = ks_pcie_app_readl(ks_pcie, PID);
592 val &= RTL;
593 val >>= RTL_SHIFT;
594 if (val != AM6_PCI_PG1_RTL_VER)
595 return;
596
597 if (pcie_get_readrq(dev) > 128) {
598 dev_info(&dev->dev, "limiting MRRS to 128 bytes\n");
599 pcie_set_readrq(dev, 128);
600 }
601 }
602}
603DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, ks_pcie_quirk);
604
605static void ks_pcie_msi_irq_handler(struct irq_desc *desc)
606{
607 unsigned int irq = desc->irq_data.hwirq;
608 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
609 u32 offset = irq - ks_pcie->msi_host_irq;
610 struct dw_pcie *pci = ks_pcie->pci;
611 struct dw_pcie_rp *pp = &pci->pp;
612 struct device *dev = pci->dev;
613 struct irq_chip *chip = irq_desc_get_chip(desc);
614 u32 vector, reg, pos;
615
616 dev_dbg(dev, "%s, irq %d\n", __func__, irq);
617
618 /*
619 * The chained irq handler installation would have replaced normal
620 * interrupt driver handler so we need to take care of mask/unmask and
621 * ack operation.
622 */
623 chained_irq_enter(chip, desc);
624
625 reg = ks_pcie_app_readl(ks_pcie, MSI_IRQ_STATUS(offset));
626 /*
627 * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
628 * shows 1, 9, 17, 25 and so forth
629 */
630 for (pos = 0; pos < 4; pos++) {
631 if (!(reg & BIT(pos)))
632 continue;
633
634 vector = offset + (pos << 3);
635 dev_dbg(dev, "irq: bit %d, vector %d\n", pos, vector);
636 generic_handle_domain_irq(pp->irq_domain, vector);
637 }
638
639 chained_irq_exit(chip, desc);
640}
641
642/**
643 * ks_pcie_intx_irq_handler() - Handle INTX interrupt
644 * @desc: Pointer to irq descriptor
645 *
646 * Traverse through pending INTX interrupts and invoke handler for each. Also
647 * takes care of interrupt controller level mask/ack operation.
648 */
649static void ks_pcie_intx_irq_handler(struct irq_desc *desc)
650{
651 unsigned int irq = irq_desc_get_irq(desc);
652 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
653 struct dw_pcie *pci = ks_pcie->pci;
654 struct device *dev = pci->dev;
655 u32 irq_offset = irq - ks_pcie->intx_host_irqs[0];
656 struct irq_chip *chip = irq_desc_get_chip(desc);
657
658 dev_dbg(dev, ": Handling INTX irq %d\n", irq);
659
660 /*
661 * The chained irq handler installation would have replaced normal
662 * interrupt driver handler so we need to take care of mask/unmask and
663 * ack operation.
664 */
665 chained_irq_enter(chip, desc);
666 ks_pcie_handle_intx_irq(ks_pcie, irq_offset);
667 chained_irq_exit(chip, desc);
668}
669
670static int ks_pcie_config_msi_irq(struct keystone_pcie *ks_pcie)
671{
672 struct device *dev = ks_pcie->pci->dev;
673 struct device_node *np = ks_pcie->np;
674 struct device_node *intc_np;
675 struct irq_data *irq_data;
676 int irq_count, irq, ret, i;
677
678 if (!IS_ENABLED(CONFIG_PCI_MSI))
679 return 0;
680
681 intc_np = of_get_child_by_name(np, "msi-interrupt-controller");
682 if (!intc_np) {
683 if (ks_pcie->is_am6)
684 return 0;
685 dev_warn(dev, "msi-interrupt-controller node is absent\n");
686 return -EINVAL;
687 }
688
689 irq_count = of_irq_count(intc_np);
690 if (!irq_count) {
691 dev_err(dev, "No IRQ entries in msi-interrupt-controller\n");
692 ret = -EINVAL;
693 goto err;
694 }
695
696 for (i = 0; i < irq_count; i++) {
697 irq = irq_of_parse_and_map(intc_np, i);
698 if (!irq) {
699 ret = -EINVAL;
700 goto err;
701 }
702
703 if (!ks_pcie->msi_host_irq) {
704 irq_data = irq_get_irq_data(irq);
705 if (!irq_data) {
706 ret = -EINVAL;
707 goto err;
708 }
709 ks_pcie->msi_host_irq = irq_data->hwirq;
710 }
711
712 irq_set_chained_handler_and_data(irq, ks_pcie_msi_irq_handler,
713 ks_pcie);
714 }
715
716 of_node_put(intc_np);
717 return 0;
718
719err:
720 of_node_put(intc_np);
721 return ret;
722}
723
724static int ks_pcie_config_intx_irq(struct keystone_pcie *ks_pcie)
725{
726 struct device *dev = ks_pcie->pci->dev;
727 struct irq_domain *intx_irq_domain;
728 struct device_node *np = ks_pcie->np;
729 struct device_node *intc_np;
730 int irq_count, irq, ret = 0, i;
731
732 intc_np = of_get_child_by_name(np, "legacy-interrupt-controller");
733 if (!intc_np) {
734 /*
735 * Since INTX interrupts are modeled as edge-interrupts in
736 * AM6, keep it disabled for now.
737 */
738 if (ks_pcie->is_am6)
739 return 0;
740 dev_warn(dev, "legacy-interrupt-controller node is absent\n");
741 return -EINVAL;
742 }
743
744 irq_count = of_irq_count(intc_np);
745 if (!irq_count) {
746 dev_err(dev, "No IRQ entries in legacy-interrupt-controller\n");
747 ret = -EINVAL;
748 goto err;
749 }
750
751 for (i = 0; i < irq_count; i++) {
752 irq = irq_of_parse_and_map(intc_np, i);
753 if (!irq) {
754 ret = -EINVAL;
755 goto err;
756 }
757 ks_pcie->intx_host_irqs[i] = irq;
758
759 irq_set_chained_handler_and_data(irq,
760 ks_pcie_intx_irq_handler,
761 ks_pcie);
762 }
763
764 intx_irq_domain = irq_domain_add_linear(intc_np, PCI_NUM_INTX,
765 &ks_pcie_intx_irq_domain_ops, NULL);
766 if (!intx_irq_domain) {
767 dev_err(dev, "Failed to add irq domain for INTX irqs\n");
768 ret = -EINVAL;
769 goto err;
770 }
771 ks_pcie->intx_irq_domain = intx_irq_domain;
772
773 for (i = 0; i < PCI_NUM_INTX; i++)
774 ks_pcie_app_writel(ks_pcie, IRQ_ENABLE_SET(i), INTx_EN);
775
776err:
777 of_node_put(intc_np);
778 return ret;
779}
780
781#ifdef CONFIG_ARM
782/*
783 * When a PCI device does not exist during config cycles, keystone host
784 * gets a bus error instead of returning 0xffffffff (PCI_ERROR_RESPONSE).
785 * This handler always returns 0 for this kind of fault.
786 */
787static int ks_pcie_fault(unsigned long addr, unsigned int fsr,
788 struct pt_regs *regs)
789{
790 unsigned long instr = *(unsigned long *) instruction_pointer(regs);
791
792 if ((instr & 0x0e100090) == 0x00100090) {
793 int reg = (instr >> 12) & 15;
794
795 regs->uregs[reg] = -1;
796 regs->ARM_pc += 4;
797 }
798
799 return 0;
800}
801#endif
802
803static int __init ks_pcie_init_id(struct keystone_pcie *ks_pcie)
804{
805 int ret;
806 unsigned int id;
807 struct regmap *devctrl_regs;
808 struct dw_pcie *pci = ks_pcie->pci;
809 struct device *dev = pci->dev;
810 struct device_node *np = dev->of_node;
811 struct of_phandle_args args;
812 unsigned int offset = 0;
813
814 devctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-id");
815 if (IS_ERR(devctrl_regs))
816 return PTR_ERR(devctrl_regs);
817
818 /* Do not error out to maintain old DT compatibility */
819 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-id", 1, 0, &args);
820 if (!ret)
821 offset = args.args[0];
822
823 ret = regmap_read(devctrl_regs, offset, &id);
824 if (ret)
825 return ret;
826
827 dw_pcie_dbi_ro_wr_en(pci);
828 dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, id & PCIE_VENDORID_MASK);
829 dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, id >> PCIE_DEVICEID_SHIFT);
830 dw_pcie_dbi_ro_wr_dis(pci);
831
832 return 0;
833}
834
835static int __init ks_pcie_host_init(struct dw_pcie_rp *pp)
836{
837 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
838 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
839 int ret;
840
841 pp->bridge->ops = &ks_pcie_ops;
842 if (!ks_pcie->is_am6)
843 pp->bridge->child_ops = &ks_child_pcie_ops;
844
845 ret = ks_pcie_config_intx_irq(ks_pcie);
846 if (ret)
847 return ret;
848
849 ret = ks_pcie_config_msi_irq(ks_pcie);
850 if (ret)
851 return ret;
852
853 ks_pcie_stop_link(pci);
854 ret = ks_pcie_setup_rc_app_regs(ks_pcie);
855 if (ret)
856 return ret;
857
858 writew(PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8),
859 pci->dbi_base + PCI_IO_BASE);
860
861 ret = ks_pcie_init_id(ks_pcie);
862 if (ret < 0)
863 return ret;
864
865#ifdef CONFIG_ARM
866 /*
867 * PCIe access errors that result into OCP errors are caught by ARM as
868 * "External aborts"
869 */
870 hook_fault_code(17, ks_pcie_fault, SIGBUS, 0,
871 "Asynchronous external abort");
872#endif
873
874 return 0;
875}
876
877static const struct dw_pcie_host_ops ks_pcie_host_ops = {
878 .init = ks_pcie_host_init,
879 .msi_init = ks_pcie_msi_host_init,
880};
881
882static const struct dw_pcie_host_ops ks_pcie_am654_host_ops = {
883 .init = ks_pcie_host_init,
884};
885
886static irqreturn_t ks_pcie_err_irq_handler(int irq, void *priv)
887{
888 struct keystone_pcie *ks_pcie = priv;
889
890 return ks_pcie_handle_error_irq(ks_pcie);
891}
892
893static void ks_pcie_am654_write_dbi2(struct dw_pcie *pci, void __iomem *base,
894 u32 reg, size_t size, u32 val)
895{
896 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
897
898 ks_pcie_set_dbi_mode(ks_pcie);
899 dw_pcie_write(base + reg, size, val);
900 ks_pcie_clear_dbi_mode(ks_pcie);
901}
902
903static const struct dw_pcie_ops ks_pcie_dw_pcie_ops = {
904 .start_link = ks_pcie_start_link,
905 .stop_link = ks_pcie_stop_link,
906 .link_up = ks_pcie_link_up,
907 .write_dbi2 = ks_pcie_am654_write_dbi2,
908};
909
910static void ks_pcie_am654_ep_init(struct dw_pcie_ep *ep)
911{
912 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
913 int flags;
914
915 ep->page_size = AM654_WIN_SIZE;
916 flags = PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_32;
917 dw_pcie_writel_dbi2(pci, PCI_BASE_ADDRESS_0, APP_ADDR_SPACE_0 - 1);
918 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, flags);
919}
920
921static void ks_pcie_am654_raise_intx_irq(struct keystone_pcie *ks_pcie)
922{
923 struct dw_pcie *pci = ks_pcie->pci;
924 u8 int_pin;
925
926 int_pin = dw_pcie_readb_dbi(pci, PCI_INTERRUPT_PIN);
927 if (int_pin == 0 || int_pin > 4)
928 return;
929
930 ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_SET(int_pin),
931 INT_ENABLE);
932 ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_SET, INT_ENABLE);
933 mdelay(1);
934 ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_CLR, INT_ENABLE);
935 ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_CLR(int_pin),
936 INT_ENABLE);
937}
938
939static int ks_pcie_am654_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
940 unsigned int type, u16 interrupt_num)
941{
942 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
943 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
944
945 switch (type) {
946 case PCI_IRQ_INTX:
947 ks_pcie_am654_raise_intx_irq(ks_pcie);
948 break;
949 case PCI_IRQ_MSI:
950 dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
951 break;
952 case PCI_IRQ_MSIX:
953 dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
954 break;
955 default:
956 dev_err(pci->dev, "UNKNOWN IRQ type\n");
957 return -EINVAL;
958 }
959
960 return 0;
961}
962
963static const struct pci_epc_features ks_pcie_am654_epc_features = {
964 .linkup_notifier = false,
965 .msi_capable = true,
966 .msix_capable = true,
967 .bar[BAR_0] = { .type = BAR_RESERVED, },
968 .bar[BAR_1] = { .type = BAR_RESERVED, },
969 .bar[BAR_2] = { .type = BAR_FIXED, .fixed_size = SZ_1M, },
970 .bar[BAR_3] = { .type = BAR_FIXED, .fixed_size = SZ_64K, },
971 .bar[BAR_4] = { .type = BAR_FIXED, .fixed_size = 256, },
972 .bar[BAR_5] = { .type = BAR_FIXED, .fixed_size = SZ_1M, },
973 .align = SZ_1M,
974};
975
976static const struct pci_epc_features*
977ks_pcie_am654_get_features(struct dw_pcie_ep *ep)
978{
979 return &ks_pcie_am654_epc_features;
980}
981
982static const struct dw_pcie_ep_ops ks_pcie_am654_ep_ops = {
983 .init = ks_pcie_am654_ep_init,
984 .raise_irq = ks_pcie_am654_raise_irq,
985 .get_features = &ks_pcie_am654_get_features,
986};
987
988static void ks_pcie_disable_phy(struct keystone_pcie *ks_pcie)
989{
990 int num_lanes = ks_pcie->num_lanes;
991
992 while (num_lanes--) {
993 phy_power_off(ks_pcie->phy[num_lanes]);
994 phy_exit(ks_pcie->phy[num_lanes]);
995 }
996}
997
998static int ks_pcie_enable_phy(struct keystone_pcie *ks_pcie)
999{
1000 int i;
1001 int ret;
1002 int num_lanes = ks_pcie->num_lanes;
1003
1004 for (i = 0; i < num_lanes; i++) {
1005 ret = phy_reset(ks_pcie->phy[i]);
1006 if (ret < 0)
1007 goto err_phy;
1008
1009 ret = phy_init(ks_pcie->phy[i]);
1010 if (ret < 0)
1011 goto err_phy;
1012
1013 ret = phy_power_on(ks_pcie->phy[i]);
1014 if (ret < 0) {
1015 phy_exit(ks_pcie->phy[i]);
1016 goto err_phy;
1017 }
1018 }
1019
1020 return 0;
1021
1022err_phy:
1023 while (--i >= 0) {
1024 phy_power_off(ks_pcie->phy[i]);
1025 phy_exit(ks_pcie->phy[i]);
1026 }
1027
1028 return ret;
1029}
1030
1031static int ks_pcie_set_mode(struct device *dev)
1032{
1033 struct device_node *np = dev->of_node;
1034 struct of_phandle_args args;
1035 unsigned int offset = 0;
1036 struct regmap *syscon;
1037 u32 val;
1038 u32 mask;
1039 int ret = 0;
1040
1041 syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1042 if (IS_ERR(syscon))
1043 return 0;
1044
1045 /* Do not error out to maintain old DT compatibility */
1046 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-mode", 1, 0, &args);
1047 if (!ret)
1048 offset = args.args[0];
1049
1050 mask = KS_PCIE_DEV_TYPE_MASK | KS_PCIE_SYSCLOCKOUTEN;
1051 val = KS_PCIE_DEV_TYPE(RC) | KS_PCIE_SYSCLOCKOUTEN;
1052
1053 ret = regmap_update_bits(syscon, offset, mask, val);
1054 if (ret) {
1055 dev_err(dev, "failed to set pcie mode\n");
1056 return ret;
1057 }
1058
1059 return 0;
1060}
1061
1062static int ks_pcie_am654_set_mode(struct device *dev,
1063 enum dw_pcie_device_mode mode)
1064{
1065 struct device_node *np = dev->of_node;
1066 struct of_phandle_args args;
1067 unsigned int offset = 0;
1068 struct regmap *syscon;
1069 u32 val;
1070 u32 mask;
1071 int ret = 0;
1072
1073 syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1074 if (IS_ERR(syscon))
1075 return 0;
1076
1077 /* Do not error out to maintain old DT compatibility */
1078 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-mode", 1, 0, &args);
1079 if (!ret)
1080 offset = args.args[0];
1081
1082 mask = AM654_PCIE_DEV_TYPE_MASK;
1083
1084 switch (mode) {
1085 case DW_PCIE_RC_TYPE:
1086 val = RC;
1087 break;
1088 case DW_PCIE_EP_TYPE:
1089 val = EP;
1090 break;
1091 default:
1092 dev_err(dev, "INVALID device type %d\n", mode);
1093 return -EINVAL;
1094 }
1095
1096 ret = regmap_update_bits(syscon, offset, mask, val);
1097 if (ret) {
1098 dev_err(dev, "failed to set pcie mode\n");
1099 return ret;
1100 }
1101
1102 return 0;
1103}
1104
1105static const struct ks_pcie_of_data ks_pcie_rc_of_data = {
1106 .host_ops = &ks_pcie_host_ops,
1107 .mode = DW_PCIE_RC_TYPE,
1108 .version = DW_PCIE_VER_365A,
1109};
1110
1111static const struct ks_pcie_of_data ks_pcie_am654_rc_of_data = {
1112 .host_ops = &ks_pcie_am654_host_ops,
1113 .mode = DW_PCIE_RC_TYPE,
1114 .version = DW_PCIE_VER_490A,
1115};
1116
1117static const struct ks_pcie_of_data ks_pcie_am654_ep_of_data = {
1118 .ep_ops = &ks_pcie_am654_ep_ops,
1119 .mode = DW_PCIE_EP_TYPE,
1120 .version = DW_PCIE_VER_490A,
1121};
1122
1123static const struct of_device_id ks_pcie_of_match[] = {
1124 {
1125 .type = "pci",
1126 .data = &ks_pcie_rc_of_data,
1127 .compatible = "ti,keystone-pcie",
1128 },
1129 {
1130 .data = &ks_pcie_am654_rc_of_data,
1131 .compatible = "ti,am654-pcie-rc",
1132 },
1133 {
1134 .data = &ks_pcie_am654_ep_of_data,
1135 .compatible = "ti,am654-pcie-ep",
1136 },
1137 { },
1138};
1139
1140static int ks_pcie_probe(struct platform_device *pdev)
1141{
1142 const struct dw_pcie_host_ops *host_ops;
1143 const struct dw_pcie_ep_ops *ep_ops;
1144 struct device *dev = &pdev->dev;
1145 struct device_node *np = dev->of_node;
1146 const struct ks_pcie_of_data *data;
1147 enum dw_pcie_device_mode mode;
1148 struct dw_pcie *pci;
1149 struct keystone_pcie *ks_pcie;
1150 struct device_link **link;
1151 struct gpio_desc *gpiod;
1152 struct resource *res;
1153 void __iomem *base;
1154 u32 num_viewport;
1155 struct phy **phy;
1156 u32 num_lanes;
1157 char name[10];
1158 u32 version;
1159 int ret;
1160 int irq;
1161 int i;
1162
1163 data = of_device_get_match_data(dev);
1164 if (!data)
1165 return -EINVAL;
1166
1167 version = data->version;
1168 host_ops = data->host_ops;
1169 ep_ops = data->ep_ops;
1170 mode = data->mode;
1171
1172 ks_pcie = devm_kzalloc(dev, sizeof(*ks_pcie), GFP_KERNEL);
1173 if (!ks_pcie)
1174 return -ENOMEM;
1175
1176 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1177 if (!pci)
1178 return -ENOMEM;
1179
1180 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "app");
1181 ks_pcie->va_app_base = devm_ioremap_resource(dev, res);
1182 if (IS_ERR(ks_pcie->va_app_base))
1183 return PTR_ERR(ks_pcie->va_app_base);
1184
1185 ks_pcie->app = *res;
1186
1187 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbics");
1188 base = devm_pci_remap_cfg_resource(dev, res);
1189 if (IS_ERR(base))
1190 return PTR_ERR(base);
1191
1192 if (of_device_is_compatible(np, "ti,am654-pcie-rc"))
1193 ks_pcie->is_am6 = true;
1194
1195 pci->dbi_base = base;
1196 pci->dbi_base2 = base;
1197 pci->dev = dev;
1198 pci->ops = &ks_pcie_dw_pcie_ops;
1199 pci->version = version;
1200
1201 irq = platform_get_irq(pdev, 0);
1202 if (irq < 0)
1203 return irq;
1204
1205 ret = request_irq(irq, ks_pcie_err_irq_handler, IRQF_SHARED,
1206 "ks-pcie-error-irq", ks_pcie);
1207 if (ret < 0) {
1208 dev_err(dev, "failed to request error IRQ %d\n",
1209 irq);
1210 return ret;
1211 }
1212
1213 ret = of_property_read_u32(np, "num-lanes", &num_lanes);
1214 if (ret)
1215 num_lanes = 1;
1216
1217 phy = devm_kzalloc(dev, sizeof(*phy) * num_lanes, GFP_KERNEL);
1218 if (!phy)
1219 return -ENOMEM;
1220
1221 link = devm_kzalloc(dev, sizeof(*link) * num_lanes, GFP_KERNEL);
1222 if (!link)
1223 return -ENOMEM;
1224
1225 for (i = 0; i < num_lanes; i++) {
1226 snprintf(name, sizeof(name), "pcie-phy%d", i);
1227 phy[i] = devm_phy_optional_get(dev, name);
1228 if (IS_ERR(phy[i])) {
1229 ret = PTR_ERR(phy[i]);
1230 goto err_link;
1231 }
1232
1233 if (!phy[i])
1234 continue;
1235
1236 link[i] = device_link_add(dev, &phy[i]->dev, DL_FLAG_STATELESS);
1237 if (!link[i]) {
1238 ret = -EINVAL;
1239 goto err_link;
1240 }
1241 }
1242
1243 ks_pcie->np = np;
1244 ks_pcie->pci = pci;
1245 ks_pcie->link = link;
1246 ks_pcie->num_lanes = num_lanes;
1247 ks_pcie->phy = phy;
1248
1249 gpiod = devm_gpiod_get_optional(dev, "reset",
1250 GPIOD_OUT_LOW);
1251 if (IS_ERR(gpiod)) {
1252 ret = PTR_ERR(gpiod);
1253 if (ret != -EPROBE_DEFER)
1254 dev_err(dev, "Failed to get reset GPIO\n");
1255 goto err_link;
1256 }
1257
1258 /* Obtain references to the PHYs */
1259 for (i = 0; i < num_lanes; i++)
1260 phy_pm_runtime_get_sync(ks_pcie->phy[i]);
1261
1262 ret = ks_pcie_enable_phy(ks_pcie);
1263
1264 /* Release references to the PHYs */
1265 for (i = 0; i < num_lanes; i++)
1266 phy_pm_runtime_put_sync(ks_pcie->phy[i]);
1267
1268 if (ret) {
1269 dev_err(dev, "failed to enable phy\n");
1270 goto err_link;
1271 }
1272
1273 platform_set_drvdata(pdev, ks_pcie);
1274 pm_runtime_enable(dev);
1275 ret = pm_runtime_get_sync(dev);
1276 if (ret < 0) {
1277 dev_err(dev, "pm_runtime_get_sync failed\n");
1278 goto err_get_sync;
1279 }
1280
1281 if (dw_pcie_ver_is_ge(pci, 480A))
1282 ret = ks_pcie_am654_set_mode(dev, mode);
1283 else
1284 ret = ks_pcie_set_mode(dev);
1285 if (ret < 0)
1286 goto err_get_sync;
1287
1288 switch (mode) {
1289 case DW_PCIE_RC_TYPE:
1290 if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_HOST)) {
1291 ret = -ENODEV;
1292 goto err_get_sync;
1293 }
1294
1295 ret = of_property_read_u32(np, "num-viewport", &num_viewport);
1296 if (ret < 0) {
1297 dev_err(dev, "unable to read *num-viewport* property\n");
1298 goto err_get_sync;
1299 }
1300
1301 /*
1302 * "Power Sequencing and Reset Signal Timings" table in
1303 * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 2.0
1304 * indicates PERST# should be deasserted after minimum of 100us
1305 * once REFCLK is stable. The REFCLK to the connector in RC
1306 * mode is selected while enabling the PHY. So deassert PERST#
1307 * after 100 us.
1308 */
1309 if (gpiod) {
1310 usleep_range(100, 200);
1311 gpiod_set_value_cansleep(gpiod, 1);
1312 }
1313
1314 ks_pcie->num_viewport = num_viewport;
1315 pci->pp.ops = host_ops;
1316 ret = dw_pcie_host_init(&pci->pp);
1317 if (ret < 0)
1318 goto err_get_sync;
1319 break;
1320 case DW_PCIE_EP_TYPE:
1321 if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_EP)) {
1322 ret = -ENODEV;
1323 goto err_get_sync;
1324 }
1325
1326 pci->ep.ops = ep_ops;
1327 ret = dw_pcie_ep_init(&pci->ep);
1328 if (ret < 0)
1329 goto err_get_sync;
1330
1331 ret = dw_pcie_ep_init_registers(&pci->ep);
1332 if (ret) {
1333 dev_err(dev, "Failed to initialize DWC endpoint registers\n");
1334 goto err_ep_init;
1335 }
1336
1337 pci_epc_init_notify(pci->ep.epc);
1338
1339 break;
1340 default:
1341 dev_err(dev, "INVALID device type %d\n", mode);
1342 }
1343
1344 ks_pcie_enable_error_irq(ks_pcie);
1345
1346 return 0;
1347
1348err_ep_init:
1349 dw_pcie_ep_deinit(&pci->ep);
1350err_get_sync:
1351 pm_runtime_put(dev);
1352 pm_runtime_disable(dev);
1353 ks_pcie_disable_phy(ks_pcie);
1354
1355err_link:
1356 while (--i >= 0 && link[i])
1357 device_link_del(link[i]);
1358
1359 return ret;
1360}
1361
1362static void ks_pcie_remove(struct platform_device *pdev)
1363{
1364 struct keystone_pcie *ks_pcie = platform_get_drvdata(pdev);
1365 struct device_link **link = ks_pcie->link;
1366 int num_lanes = ks_pcie->num_lanes;
1367 struct device *dev = &pdev->dev;
1368
1369 pm_runtime_put(dev);
1370 pm_runtime_disable(dev);
1371 ks_pcie_disable_phy(ks_pcie);
1372 while (num_lanes--)
1373 device_link_del(link[num_lanes]);
1374}
1375
1376static struct platform_driver ks_pcie_driver = {
1377 .probe = ks_pcie_probe,
1378 .remove = ks_pcie_remove,
1379 .driver = {
1380 .name = "keystone-pcie",
1381 .of_match_table = ks_pcie_of_match,
1382 },
1383};
1384builtin_platform_driver(ks_pcie_driver);
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * PCIe host controller driver for Texas Instruments Keystone SoCs
4 *
5 * Copyright (C) 2013-2014 Texas Instruments., Ltd.
6 * https://www.ti.com
7 *
8 * Author: Murali Karicheri <m-karicheri2@ti.com>
9 * Implementation based on pci-exynos.c and pcie-designware.c
10 */
11
12#include <linux/clk.h>
13#include <linux/delay.h>
14#include <linux/gpio/consumer.h>
15#include <linux/init.h>
16#include <linux/interrupt.h>
17#include <linux/irqchip/chained_irq.h>
18#include <linux/irqdomain.h>
19#include <linux/mfd/syscon.h>
20#include <linux/msi.h>
21#include <linux/of.h>
22#include <linux/of_irq.h>
23#include <linux/of_pci.h>
24#include <linux/phy/phy.h>
25#include <linux/platform_device.h>
26#include <linux/regmap.h>
27#include <linux/resource.h>
28#include <linux/signal.h>
29
30#include "../../pci.h"
31#include "pcie-designware.h"
32
33#define PCIE_VENDORID_MASK 0xffff
34#define PCIE_DEVICEID_SHIFT 16
35
36/* Application registers */
37#define CMD_STATUS 0x004
38#define LTSSM_EN_VAL BIT(0)
39#define OB_XLAT_EN_VAL BIT(1)
40#define DBI_CS2 BIT(5)
41
42#define CFG_SETUP 0x008
43#define CFG_BUS(x) (((x) & 0xff) << 16)
44#define CFG_DEVICE(x) (((x) & 0x1f) << 8)
45#define CFG_FUNC(x) ((x) & 0x7)
46#define CFG_TYPE1 BIT(24)
47
48#define OB_SIZE 0x030
49#define OB_OFFSET_INDEX(n) (0x200 + (8 * (n)))
50#define OB_OFFSET_HI(n) (0x204 + (8 * (n)))
51#define OB_ENABLEN BIT(0)
52#define OB_WIN_SIZE 8 /* 8MB */
53
54#define PCIE_LEGACY_IRQ_ENABLE_SET(n) (0x188 + (0x10 * ((n) - 1)))
55#define PCIE_LEGACY_IRQ_ENABLE_CLR(n) (0x18c + (0x10 * ((n) - 1)))
56#define PCIE_EP_IRQ_SET 0x64
57#define PCIE_EP_IRQ_CLR 0x68
58#define INT_ENABLE BIT(0)
59
60/* IRQ register defines */
61#define IRQ_EOI 0x050
62
63#define MSI_IRQ 0x054
64#define MSI_IRQ_STATUS(n) (0x104 + ((n) << 4))
65#define MSI_IRQ_ENABLE_SET(n) (0x108 + ((n) << 4))
66#define MSI_IRQ_ENABLE_CLR(n) (0x10c + ((n) << 4))
67#define MSI_IRQ_OFFSET 4
68
69#define IRQ_STATUS(n) (0x184 + ((n) << 4))
70#define IRQ_ENABLE_SET(n) (0x188 + ((n) << 4))
71#define INTx_EN BIT(0)
72
73#define ERR_IRQ_STATUS 0x1c4
74#define ERR_IRQ_ENABLE_SET 0x1c8
75#define ERR_AER BIT(5) /* ECRC error */
76#define AM6_ERR_AER BIT(4) /* AM6 ECRC error */
77#define ERR_AXI BIT(4) /* AXI tag lookup fatal error */
78#define ERR_CORR BIT(3) /* Correctable error */
79#define ERR_NONFATAL BIT(2) /* Non-fatal error */
80#define ERR_FATAL BIT(1) /* Fatal error */
81#define ERR_SYS BIT(0) /* System error */
82#define ERR_IRQ_ALL (ERR_AER | ERR_AXI | ERR_CORR | \
83 ERR_NONFATAL | ERR_FATAL | ERR_SYS)
84
85/* PCIE controller device IDs */
86#define PCIE_RC_K2HK 0xb008
87#define PCIE_RC_K2E 0xb009
88#define PCIE_RC_K2L 0xb00a
89#define PCIE_RC_K2G 0xb00b
90
91#define KS_PCIE_DEV_TYPE_MASK (0x3 << 1)
92#define KS_PCIE_DEV_TYPE(mode) ((mode) << 1)
93
94#define EP 0x0
95#define LEG_EP 0x1
96#define RC 0x2
97
98#define KS_PCIE_SYSCLOCKOUTEN BIT(0)
99
100#define AM654_PCIE_DEV_TYPE_MASK 0x3
101#define AM654_WIN_SIZE SZ_64K
102
103#define APP_ADDR_SPACE_0 (16 * SZ_1K)
104
105#define to_keystone_pcie(x) dev_get_drvdata((x)->dev)
106
107struct ks_pcie_of_data {
108 enum dw_pcie_device_mode mode;
109 const struct dw_pcie_host_ops *host_ops;
110 const struct dw_pcie_ep_ops *ep_ops;
111 u32 version;
112};
113
114struct keystone_pcie {
115 struct dw_pcie *pci;
116 /* PCI Device ID */
117 u32 device_id;
118 int intx_host_irqs[PCI_NUM_INTX];
119
120 int msi_host_irq;
121 int num_lanes;
122 u32 num_viewport;
123 struct phy **phy;
124 struct device_link **link;
125 struct device_node *msi_intc_np;
126 struct irq_domain *intx_irq_domain;
127 struct device_node *np;
128
129 /* Application register space */
130 void __iomem *va_app_base; /* DT 1st resource */
131 struct resource app;
132 bool is_am6;
133};
134
135static u32 ks_pcie_app_readl(struct keystone_pcie *ks_pcie, u32 offset)
136{
137 return readl(ks_pcie->va_app_base + offset);
138}
139
140static void ks_pcie_app_writel(struct keystone_pcie *ks_pcie, u32 offset,
141 u32 val)
142{
143 writel(val, ks_pcie->va_app_base + offset);
144}
145
146static void ks_pcie_msi_irq_ack(struct irq_data *data)
147{
148 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
149 struct keystone_pcie *ks_pcie;
150 u32 irq = data->hwirq;
151 struct dw_pcie *pci;
152 u32 reg_offset;
153 u32 bit_pos;
154
155 pci = to_dw_pcie_from_pp(pp);
156 ks_pcie = to_keystone_pcie(pci);
157
158 reg_offset = irq % 8;
159 bit_pos = irq >> 3;
160
161 ks_pcie_app_writel(ks_pcie, MSI_IRQ_STATUS(reg_offset),
162 BIT(bit_pos));
163 ks_pcie_app_writel(ks_pcie, IRQ_EOI, reg_offset + MSI_IRQ_OFFSET);
164}
165
166static void ks_pcie_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
167{
168 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
169 struct keystone_pcie *ks_pcie;
170 struct dw_pcie *pci;
171 u64 msi_target;
172
173 pci = to_dw_pcie_from_pp(pp);
174 ks_pcie = to_keystone_pcie(pci);
175
176 msi_target = ks_pcie->app.start + MSI_IRQ;
177 msg->address_lo = lower_32_bits(msi_target);
178 msg->address_hi = upper_32_bits(msi_target);
179 msg->data = data->hwirq;
180
181 dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
182 (int)data->hwirq, msg->address_hi, msg->address_lo);
183}
184
185static int ks_pcie_msi_set_affinity(struct irq_data *irq_data,
186 const struct cpumask *mask, bool force)
187{
188 return -EINVAL;
189}
190
191static void ks_pcie_msi_mask(struct irq_data *data)
192{
193 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
194 struct keystone_pcie *ks_pcie;
195 u32 irq = data->hwirq;
196 struct dw_pcie *pci;
197 unsigned long flags;
198 u32 reg_offset;
199 u32 bit_pos;
200
201 raw_spin_lock_irqsave(&pp->lock, flags);
202
203 pci = to_dw_pcie_from_pp(pp);
204 ks_pcie = to_keystone_pcie(pci);
205
206 reg_offset = irq % 8;
207 bit_pos = irq >> 3;
208
209 ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_CLR(reg_offset),
210 BIT(bit_pos));
211
212 raw_spin_unlock_irqrestore(&pp->lock, flags);
213}
214
215static void ks_pcie_msi_unmask(struct irq_data *data)
216{
217 struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(data);
218 struct keystone_pcie *ks_pcie;
219 u32 irq = data->hwirq;
220 struct dw_pcie *pci;
221 unsigned long flags;
222 u32 reg_offset;
223 u32 bit_pos;
224
225 raw_spin_lock_irqsave(&pp->lock, flags);
226
227 pci = to_dw_pcie_from_pp(pp);
228 ks_pcie = to_keystone_pcie(pci);
229
230 reg_offset = irq % 8;
231 bit_pos = irq >> 3;
232
233 ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_SET(reg_offset),
234 BIT(bit_pos));
235
236 raw_spin_unlock_irqrestore(&pp->lock, flags);
237}
238
239static struct irq_chip ks_pcie_msi_irq_chip = {
240 .name = "KEYSTONE-PCI-MSI",
241 .irq_ack = ks_pcie_msi_irq_ack,
242 .irq_compose_msi_msg = ks_pcie_compose_msi_msg,
243 .irq_set_affinity = ks_pcie_msi_set_affinity,
244 .irq_mask = ks_pcie_msi_mask,
245 .irq_unmask = ks_pcie_msi_unmask,
246};
247
248static int ks_pcie_msi_host_init(struct dw_pcie_rp *pp)
249{
250 pp->msi_irq_chip = &ks_pcie_msi_irq_chip;
251 return dw_pcie_allocate_domains(pp);
252}
253
254static void ks_pcie_handle_intx_irq(struct keystone_pcie *ks_pcie,
255 int offset)
256{
257 struct dw_pcie *pci = ks_pcie->pci;
258 struct device *dev = pci->dev;
259 u32 pending;
260
261 pending = ks_pcie_app_readl(ks_pcie, IRQ_STATUS(offset));
262
263 if (BIT(0) & pending) {
264 dev_dbg(dev, ": irq: irq_offset %d", offset);
265 generic_handle_domain_irq(ks_pcie->intx_irq_domain, offset);
266 }
267
268 /* EOI the INTx interrupt */
269 ks_pcie_app_writel(ks_pcie, IRQ_EOI, offset);
270}
271
272static void ks_pcie_enable_error_irq(struct keystone_pcie *ks_pcie)
273{
274 ks_pcie_app_writel(ks_pcie, ERR_IRQ_ENABLE_SET, ERR_IRQ_ALL);
275}
276
277static irqreturn_t ks_pcie_handle_error_irq(struct keystone_pcie *ks_pcie)
278{
279 u32 reg;
280 struct device *dev = ks_pcie->pci->dev;
281
282 reg = ks_pcie_app_readl(ks_pcie, ERR_IRQ_STATUS);
283 if (!reg)
284 return IRQ_NONE;
285
286 if (reg & ERR_SYS)
287 dev_err(dev, "System Error\n");
288
289 if (reg & ERR_FATAL)
290 dev_err(dev, "Fatal Error\n");
291
292 if (reg & ERR_NONFATAL)
293 dev_dbg(dev, "Non Fatal Error\n");
294
295 if (reg & ERR_CORR)
296 dev_dbg(dev, "Correctable Error\n");
297
298 if (!ks_pcie->is_am6 && (reg & ERR_AXI))
299 dev_err(dev, "AXI tag lookup fatal Error\n");
300
301 if (reg & ERR_AER || (ks_pcie->is_am6 && (reg & AM6_ERR_AER)))
302 dev_err(dev, "ECRC Error\n");
303
304 ks_pcie_app_writel(ks_pcie, ERR_IRQ_STATUS, reg);
305
306 return IRQ_HANDLED;
307}
308
309static void ks_pcie_ack_intx_irq(struct irq_data *d)
310{
311}
312
313static void ks_pcie_mask_intx_irq(struct irq_data *d)
314{
315}
316
317static void ks_pcie_unmask_intx_irq(struct irq_data *d)
318{
319}
320
321static struct irq_chip ks_pcie_intx_irq_chip = {
322 .name = "Keystone-PCI-INTX-IRQ",
323 .irq_ack = ks_pcie_ack_intx_irq,
324 .irq_mask = ks_pcie_mask_intx_irq,
325 .irq_unmask = ks_pcie_unmask_intx_irq,
326};
327
328static int ks_pcie_init_intx_irq_map(struct irq_domain *d,
329 unsigned int irq, irq_hw_number_t hw_irq)
330{
331 irq_set_chip_and_handler(irq, &ks_pcie_intx_irq_chip,
332 handle_level_irq);
333 irq_set_chip_data(irq, d->host_data);
334
335 return 0;
336}
337
338static const struct irq_domain_ops ks_pcie_intx_irq_domain_ops = {
339 .map = ks_pcie_init_intx_irq_map,
340 .xlate = irq_domain_xlate_onetwocell,
341};
342
343/**
344 * ks_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask registers
345 * @ks_pcie: A pointer to the keystone_pcie structure which holds the KeyStone
346 * PCIe host controller driver information.
347 *
348 * Since modification of dbi_cs2 involves different clock domain, read the
349 * status back to ensure the transition is complete.
350 */
351static void ks_pcie_set_dbi_mode(struct keystone_pcie *ks_pcie)
352{
353 u32 val;
354
355 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
356 val |= DBI_CS2;
357 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
358
359 do {
360 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
361 } while (!(val & DBI_CS2));
362}
363
364/**
365 * ks_pcie_clear_dbi_mode() - Disable DBI mode
366 * @ks_pcie: A pointer to the keystone_pcie structure which holds the KeyStone
367 * PCIe host controller driver information.
368 *
369 * Since modification of dbi_cs2 involves different clock domain, read the
370 * status back to ensure the transition is complete.
371 */
372static void ks_pcie_clear_dbi_mode(struct keystone_pcie *ks_pcie)
373{
374 u32 val;
375
376 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
377 val &= ~DBI_CS2;
378 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
379
380 do {
381 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
382 } while (val & DBI_CS2);
383}
384
385static void ks_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
386{
387 u32 val;
388 u32 num_viewport = ks_pcie->num_viewport;
389 struct dw_pcie *pci = ks_pcie->pci;
390 struct dw_pcie_rp *pp = &pci->pp;
391 u64 start, end;
392 struct resource *mem;
393 int i;
394
395 mem = resource_list_first_type(&pp->bridge->windows, IORESOURCE_MEM)->res;
396 start = mem->start;
397 end = mem->end;
398
399 /* Disable BARs for inbound access */
400 ks_pcie_set_dbi_mode(ks_pcie);
401 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
402 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0);
403 ks_pcie_clear_dbi_mode(ks_pcie);
404
405 if (ks_pcie->is_am6)
406 return;
407
408 val = ilog2(OB_WIN_SIZE);
409 ks_pcie_app_writel(ks_pcie, OB_SIZE, val);
410
411 /* Using Direct 1:1 mapping of RC <-> PCI memory space */
412 for (i = 0; i < num_viewport && (start < end); i++) {
413 ks_pcie_app_writel(ks_pcie, OB_OFFSET_INDEX(i),
414 lower_32_bits(start) | OB_ENABLEN);
415 ks_pcie_app_writel(ks_pcie, OB_OFFSET_HI(i),
416 upper_32_bits(start));
417 start += OB_WIN_SIZE * SZ_1M;
418 }
419
420 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
421 val |= OB_XLAT_EN_VAL;
422 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
423}
424
425static void __iomem *ks_pcie_other_map_bus(struct pci_bus *bus,
426 unsigned int devfn, int where)
427{
428 struct dw_pcie_rp *pp = bus->sysdata;
429 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
430 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
431 u32 reg;
432
433 reg = CFG_BUS(bus->number) | CFG_DEVICE(PCI_SLOT(devfn)) |
434 CFG_FUNC(PCI_FUNC(devfn));
435 if (!pci_is_root_bus(bus->parent))
436 reg |= CFG_TYPE1;
437 ks_pcie_app_writel(ks_pcie, CFG_SETUP, reg);
438
439 return pp->va_cfg0_base + where;
440}
441
442static struct pci_ops ks_child_pcie_ops = {
443 .map_bus = ks_pcie_other_map_bus,
444 .read = pci_generic_config_read,
445 .write = pci_generic_config_write,
446};
447
448/**
449 * ks_pcie_v3_65_add_bus() - keystone add_bus post initialization
450 * @bus: A pointer to the PCI bus structure.
451 *
452 * This sets BAR0 to enable inbound access for MSI_IRQ register
453 */
454static int ks_pcie_v3_65_add_bus(struct pci_bus *bus)
455{
456 struct dw_pcie_rp *pp = bus->sysdata;
457 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
458 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
459
460 if (!pci_is_root_bus(bus))
461 return 0;
462
463 /* Configure and set up BAR0 */
464 ks_pcie_set_dbi_mode(ks_pcie);
465
466 /* Enable BAR0 */
467 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 1);
468 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, SZ_4K - 1);
469
470 ks_pcie_clear_dbi_mode(ks_pcie);
471
472 /*
473 * For BAR0, just setting bus address for inbound writes (MSI) should
474 * be sufficient. Use physical address to avoid any conflicts.
475 */
476 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, ks_pcie->app.start);
477
478 return 0;
479}
480
481static struct pci_ops ks_pcie_ops = {
482 .map_bus = dw_pcie_own_conf_map_bus,
483 .read = pci_generic_config_read,
484 .write = pci_generic_config_write,
485 .add_bus = ks_pcie_v3_65_add_bus,
486};
487
488/**
489 * ks_pcie_link_up() - Check if link up
490 * @pci: A pointer to the dw_pcie structure which holds the DesignWare PCIe host
491 * controller driver information.
492 */
493static int ks_pcie_link_up(struct dw_pcie *pci)
494{
495 u32 val;
496
497 val = dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0);
498 val &= PORT_LOGIC_LTSSM_STATE_MASK;
499 return (val == PORT_LOGIC_LTSSM_STATE_L0);
500}
501
502static void ks_pcie_stop_link(struct dw_pcie *pci)
503{
504 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
505 u32 val;
506
507 /* Disable Link training */
508 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
509 val &= ~LTSSM_EN_VAL;
510 ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
511}
512
513static int ks_pcie_start_link(struct dw_pcie *pci)
514{
515 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
516 u32 val;
517
518 /* Initiate Link Training */
519 val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
520 ks_pcie_app_writel(ks_pcie, CMD_STATUS, LTSSM_EN_VAL | val);
521
522 return 0;
523}
524
525static void ks_pcie_quirk(struct pci_dev *dev)
526{
527 struct pci_bus *bus = dev->bus;
528 struct pci_dev *bridge;
529 static const struct pci_device_id rc_pci_devids[] = {
530 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2HK),
531 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
532 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2E),
533 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
534 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2L),
535 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
536 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2G),
537 .class = PCI_CLASS_BRIDGE_PCI_NORMAL, .class_mask = ~0, },
538 { 0, },
539 };
540
541 if (pci_is_root_bus(bus))
542 bridge = dev;
543
544 /* look for the host bridge */
545 while (!pci_is_root_bus(bus)) {
546 bridge = bus->self;
547 bus = bus->parent;
548 }
549
550 if (!bridge)
551 return;
552
553 /*
554 * Keystone PCI controller has a h/w limitation of
555 * 256 bytes maximum read request size. It can't handle
556 * anything higher than this. So force this limit on
557 * all downstream devices.
558 */
559 if (pci_match_id(rc_pci_devids, bridge)) {
560 if (pcie_get_readrq(dev) > 256) {
561 dev_info(&dev->dev, "limiting MRRS to 256\n");
562 pcie_set_readrq(dev, 256);
563 }
564 }
565}
566DECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, ks_pcie_quirk);
567
568static void ks_pcie_msi_irq_handler(struct irq_desc *desc)
569{
570 unsigned int irq = desc->irq_data.hwirq;
571 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
572 u32 offset = irq - ks_pcie->msi_host_irq;
573 struct dw_pcie *pci = ks_pcie->pci;
574 struct dw_pcie_rp *pp = &pci->pp;
575 struct device *dev = pci->dev;
576 struct irq_chip *chip = irq_desc_get_chip(desc);
577 u32 vector, reg, pos;
578
579 dev_dbg(dev, "%s, irq %d\n", __func__, irq);
580
581 /*
582 * The chained irq handler installation would have replaced normal
583 * interrupt driver handler so we need to take care of mask/unmask and
584 * ack operation.
585 */
586 chained_irq_enter(chip, desc);
587
588 reg = ks_pcie_app_readl(ks_pcie, MSI_IRQ_STATUS(offset));
589 /*
590 * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
591 * shows 1, 9, 17, 25 and so forth
592 */
593 for (pos = 0; pos < 4; pos++) {
594 if (!(reg & BIT(pos)))
595 continue;
596
597 vector = offset + (pos << 3);
598 dev_dbg(dev, "irq: bit %d, vector %d\n", pos, vector);
599 generic_handle_domain_irq(pp->irq_domain, vector);
600 }
601
602 chained_irq_exit(chip, desc);
603}
604
605/**
606 * ks_pcie_intx_irq_handler() - Handle INTX interrupt
607 * @desc: Pointer to irq descriptor
608 *
609 * Traverse through pending INTX interrupts and invoke handler for each. Also
610 * takes care of interrupt controller level mask/ack operation.
611 */
612static void ks_pcie_intx_irq_handler(struct irq_desc *desc)
613{
614 unsigned int irq = irq_desc_get_irq(desc);
615 struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
616 struct dw_pcie *pci = ks_pcie->pci;
617 struct device *dev = pci->dev;
618 u32 irq_offset = irq - ks_pcie->intx_host_irqs[0];
619 struct irq_chip *chip = irq_desc_get_chip(desc);
620
621 dev_dbg(dev, ": Handling INTX irq %d\n", irq);
622
623 /*
624 * The chained irq handler installation would have replaced normal
625 * interrupt driver handler so we need to take care of mask/unmask and
626 * ack operation.
627 */
628 chained_irq_enter(chip, desc);
629 ks_pcie_handle_intx_irq(ks_pcie, irq_offset);
630 chained_irq_exit(chip, desc);
631}
632
633static int ks_pcie_config_msi_irq(struct keystone_pcie *ks_pcie)
634{
635 struct device *dev = ks_pcie->pci->dev;
636 struct device_node *np = ks_pcie->np;
637 struct device_node *intc_np;
638 struct irq_data *irq_data;
639 int irq_count, irq, ret, i;
640
641 if (!IS_ENABLED(CONFIG_PCI_MSI))
642 return 0;
643
644 intc_np = of_get_child_by_name(np, "msi-interrupt-controller");
645 if (!intc_np) {
646 if (ks_pcie->is_am6)
647 return 0;
648 dev_warn(dev, "msi-interrupt-controller node is absent\n");
649 return -EINVAL;
650 }
651
652 irq_count = of_irq_count(intc_np);
653 if (!irq_count) {
654 dev_err(dev, "No IRQ entries in msi-interrupt-controller\n");
655 ret = -EINVAL;
656 goto err;
657 }
658
659 for (i = 0; i < irq_count; i++) {
660 irq = irq_of_parse_and_map(intc_np, i);
661 if (!irq) {
662 ret = -EINVAL;
663 goto err;
664 }
665
666 if (!ks_pcie->msi_host_irq) {
667 irq_data = irq_get_irq_data(irq);
668 if (!irq_data) {
669 ret = -EINVAL;
670 goto err;
671 }
672 ks_pcie->msi_host_irq = irq_data->hwirq;
673 }
674
675 irq_set_chained_handler_and_data(irq, ks_pcie_msi_irq_handler,
676 ks_pcie);
677 }
678
679 of_node_put(intc_np);
680 return 0;
681
682err:
683 of_node_put(intc_np);
684 return ret;
685}
686
687static int ks_pcie_config_intx_irq(struct keystone_pcie *ks_pcie)
688{
689 struct device *dev = ks_pcie->pci->dev;
690 struct irq_domain *intx_irq_domain;
691 struct device_node *np = ks_pcie->np;
692 struct device_node *intc_np;
693 int irq_count, irq, ret = 0, i;
694
695 intc_np = of_get_child_by_name(np, "legacy-interrupt-controller");
696 if (!intc_np) {
697 /*
698 * Since INTX interrupts are modeled as edge-interrupts in
699 * AM6, keep it disabled for now.
700 */
701 if (ks_pcie->is_am6)
702 return 0;
703 dev_warn(dev, "legacy-interrupt-controller node is absent\n");
704 return -EINVAL;
705 }
706
707 irq_count = of_irq_count(intc_np);
708 if (!irq_count) {
709 dev_err(dev, "No IRQ entries in legacy-interrupt-controller\n");
710 ret = -EINVAL;
711 goto err;
712 }
713
714 for (i = 0; i < irq_count; i++) {
715 irq = irq_of_parse_and_map(intc_np, i);
716 if (!irq) {
717 ret = -EINVAL;
718 goto err;
719 }
720 ks_pcie->intx_host_irqs[i] = irq;
721
722 irq_set_chained_handler_and_data(irq,
723 ks_pcie_intx_irq_handler,
724 ks_pcie);
725 }
726
727 intx_irq_domain = irq_domain_add_linear(intc_np, PCI_NUM_INTX,
728 &ks_pcie_intx_irq_domain_ops, NULL);
729 if (!intx_irq_domain) {
730 dev_err(dev, "Failed to add irq domain for INTX irqs\n");
731 ret = -EINVAL;
732 goto err;
733 }
734 ks_pcie->intx_irq_domain = intx_irq_domain;
735
736 for (i = 0; i < PCI_NUM_INTX; i++)
737 ks_pcie_app_writel(ks_pcie, IRQ_ENABLE_SET(i), INTx_EN);
738
739err:
740 of_node_put(intc_np);
741 return ret;
742}
743
744#ifdef CONFIG_ARM
745/*
746 * When a PCI device does not exist during config cycles, keystone host
747 * gets a bus error instead of returning 0xffffffff (PCI_ERROR_RESPONSE).
748 * This handler always returns 0 for this kind of fault.
749 */
750static int ks_pcie_fault(unsigned long addr, unsigned int fsr,
751 struct pt_regs *regs)
752{
753 unsigned long instr = *(unsigned long *) instruction_pointer(regs);
754
755 if ((instr & 0x0e100090) == 0x00100090) {
756 int reg = (instr >> 12) & 15;
757
758 regs->uregs[reg] = -1;
759 regs->ARM_pc += 4;
760 }
761
762 return 0;
763}
764#endif
765
766static int __init ks_pcie_init_id(struct keystone_pcie *ks_pcie)
767{
768 int ret;
769 unsigned int id;
770 struct regmap *devctrl_regs;
771 struct dw_pcie *pci = ks_pcie->pci;
772 struct device *dev = pci->dev;
773 struct device_node *np = dev->of_node;
774 struct of_phandle_args args;
775 unsigned int offset = 0;
776
777 devctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-id");
778 if (IS_ERR(devctrl_regs))
779 return PTR_ERR(devctrl_regs);
780
781 /* Do not error out to maintain old DT compatibility */
782 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-id", 1, 0, &args);
783 if (!ret)
784 offset = args.args[0];
785
786 ret = regmap_read(devctrl_regs, offset, &id);
787 if (ret)
788 return ret;
789
790 dw_pcie_dbi_ro_wr_en(pci);
791 dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, id & PCIE_VENDORID_MASK);
792 dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, id >> PCIE_DEVICEID_SHIFT);
793 dw_pcie_dbi_ro_wr_dis(pci);
794
795 return 0;
796}
797
798static int __init ks_pcie_host_init(struct dw_pcie_rp *pp)
799{
800 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
801 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
802 int ret;
803
804 pp->bridge->ops = &ks_pcie_ops;
805 if (!ks_pcie->is_am6)
806 pp->bridge->child_ops = &ks_child_pcie_ops;
807
808 ret = ks_pcie_config_intx_irq(ks_pcie);
809 if (ret)
810 return ret;
811
812 ret = ks_pcie_config_msi_irq(ks_pcie);
813 if (ret)
814 return ret;
815
816 ks_pcie_stop_link(pci);
817 ks_pcie_setup_rc_app_regs(ks_pcie);
818 writew(PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8),
819 pci->dbi_base + PCI_IO_BASE);
820
821 ret = ks_pcie_init_id(ks_pcie);
822 if (ret < 0)
823 return ret;
824
825#ifdef CONFIG_ARM
826 /*
827 * PCIe access errors that result into OCP errors are caught by ARM as
828 * "External aborts"
829 */
830 hook_fault_code(17, ks_pcie_fault, SIGBUS, 0,
831 "Asynchronous external abort");
832#endif
833
834 return 0;
835}
836
837static const struct dw_pcie_host_ops ks_pcie_host_ops = {
838 .init = ks_pcie_host_init,
839 .msi_init = ks_pcie_msi_host_init,
840};
841
842static const struct dw_pcie_host_ops ks_pcie_am654_host_ops = {
843 .init = ks_pcie_host_init,
844};
845
846static irqreturn_t ks_pcie_err_irq_handler(int irq, void *priv)
847{
848 struct keystone_pcie *ks_pcie = priv;
849
850 return ks_pcie_handle_error_irq(ks_pcie);
851}
852
853static void ks_pcie_am654_write_dbi2(struct dw_pcie *pci, void __iomem *base,
854 u32 reg, size_t size, u32 val)
855{
856 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
857
858 ks_pcie_set_dbi_mode(ks_pcie);
859 dw_pcie_write(base + reg, size, val);
860 ks_pcie_clear_dbi_mode(ks_pcie);
861}
862
863static const struct dw_pcie_ops ks_pcie_dw_pcie_ops = {
864 .start_link = ks_pcie_start_link,
865 .stop_link = ks_pcie_stop_link,
866 .link_up = ks_pcie_link_up,
867 .write_dbi2 = ks_pcie_am654_write_dbi2,
868};
869
870static void ks_pcie_am654_ep_init(struct dw_pcie_ep *ep)
871{
872 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
873 int flags;
874
875 ep->page_size = AM654_WIN_SIZE;
876 flags = PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_32;
877 dw_pcie_writel_dbi2(pci, PCI_BASE_ADDRESS_0, APP_ADDR_SPACE_0 - 1);
878 dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, flags);
879}
880
881static void ks_pcie_am654_raise_intx_irq(struct keystone_pcie *ks_pcie)
882{
883 struct dw_pcie *pci = ks_pcie->pci;
884 u8 int_pin;
885
886 int_pin = dw_pcie_readb_dbi(pci, PCI_INTERRUPT_PIN);
887 if (int_pin == 0 || int_pin > 4)
888 return;
889
890 ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_SET(int_pin),
891 INT_ENABLE);
892 ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_SET, INT_ENABLE);
893 mdelay(1);
894 ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_CLR, INT_ENABLE);
895 ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_CLR(int_pin),
896 INT_ENABLE);
897}
898
899static int ks_pcie_am654_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
900 unsigned int type, u16 interrupt_num)
901{
902 struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
903 struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
904
905 switch (type) {
906 case PCI_IRQ_INTX:
907 ks_pcie_am654_raise_intx_irq(ks_pcie);
908 break;
909 case PCI_IRQ_MSI:
910 dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
911 break;
912 case PCI_IRQ_MSIX:
913 dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
914 break;
915 default:
916 dev_err(pci->dev, "UNKNOWN IRQ type\n");
917 return -EINVAL;
918 }
919
920 return 0;
921}
922
923static const struct pci_epc_features ks_pcie_am654_epc_features = {
924 .linkup_notifier = false,
925 .msi_capable = true,
926 .msix_capable = true,
927 .reserved_bar = 1 << BAR_0 | 1 << BAR_1,
928 .bar_fixed_64bit = 1 << BAR_0,
929 .bar_fixed_size[2] = SZ_1M,
930 .bar_fixed_size[3] = SZ_64K,
931 .bar_fixed_size[4] = 256,
932 .bar_fixed_size[5] = SZ_1M,
933 .align = SZ_1M,
934};
935
936static const struct pci_epc_features*
937ks_pcie_am654_get_features(struct dw_pcie_ep *ep)
938{
939 return &ks_pcie_am654_epc_features;
940}
941
942static const struct dw_pcie_ep_ops ks_pcie_am654_ep_ops = {
943 .init = ks_pcie_am654_ep_init,
944 .raise_irq = ks_pcie_am654_raise_irq,
945 .get_features = &ks_pcie_am654_get_features,
946};
947
948static void ks_pcie_disable_phy(struct keystone_pcie *ks_pcie)
949{
950 int num_lanes = ks_pcie->num_lanes;
951
952 while (num_lanes--) {
953 phy_power_off(ks_pcie->phy[num_lanes]);
954 phy_exit(ks_pcie->phy[num_lanes]);
955 }
956}
957
958static int ks_pcie_enable_phy(struct keystone_pcie *ks_pcie)
959{
960 int i;
961 int ret;
962 int num_lanes = ks_pcie->num_lanes;
963
964 for (i = 0; i < num_lanes; i++) {
965 ret = phy_reset(ks_pcie->phy[i]);
966 if (ret < 0)
967 goto err_phy;
968
969 ret = phy_init(ks_pcie->phy[i]);
970 if (ret < 0)
971 goto err_phy;
972
973 ret = phy_power_on(ks_pcie->phy[i]);
974 if (ret < 0) {
975 phy_exit(ks_pcie->phy[i]);
976 goto err_phy;
977 }
978 }
979
980 return 0;
981
982err_phy:
983 while (--i >= 0) {
984 phy_power_off(ks_pcie->phy[i]);
985 phy_exit(ks_pcie->phy[i]);
986 }
987
988 return ret;
989}
990
991static int ks_pcie_set_mode(struct device *dev)
992{
993 struct device_node *np = dev->of_node;
994 struct of_phandle_args args;
995 unsigned int offset = 0;
996 struct regmap *syscon;
997 u32 val;
998 u32 mask;
999 int ret = 0;
1000
1001 syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1002 if (IS_ERR(syscon))
1003 return 0;
1004
1005 /* Do not error out to maintain old DT compatibility */
1006 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-mode", 1, 0, &args);
1007 if (!ret)
1008 offset = args.args[0];
1009
1010 mask = KS_PCIE_DEV_TYPE_MASK | KS_PCIE_SYSCLOCKOUTEN;
1011 val = KS_PCIE_DEV_TYPE(RC) | KS_PCIE_SYSCLOCKOUTEN;
1012
1013 ret = regmap_update_bits(syscon, offset, mask, val);
1014 if (ret) {
1015 dev_err(dev, "failed to set pcie mode\n");
1016 return ret;
1017 }
1018
1019 return 0;
1020}
1021
1022static int ks_pcie_am654_set_mode(struct device *dev,
1023 enum dw_pcie_device_mode mode)
1024{
1025 struct device_node *np = dev->of_node;
1026 struct of_phandle_args args;
1027 unsigned int offset = 0;
1028 struct regmap *syscon;
1029 u32 val;
1030 u32 mask;
1031 int ret = 0;
1032
1033 syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
1034 if (IS_ERR(syscon))
1035 return 0;
1036
1037 /* Do not error out to maintain old DT compatibility */
1038 ret = of_parse_phandle_with_fixed_args(np, "ti,syscon-pcie-mode", 1, 0, &args);
1039 if (!ret)
1040 offset = args.args[0];
1041
1042 mask = AM654_PCIE_DEV_TYPE_MASK;
1043
1044 switch (mode) {
1045 case DW_PCIE_RC_TYPE:
1046 val = RC;
1047 break;
1048 case DW_PCIE_EP_TYPE:
1049 val = EP;
1050 break;
1051 default:
1052 dev_err(dev, "INVALID device type %d\n", mode);
1053 return -EINVAL;
1054 }
1055
1056 ret = regmap_update_bits(syscon, offset, mask, val);
1057 if (ret) {
1058 dev_err(dev, "failed to set pcie mode\n");
1059 return ret;
1060 }
1061
1062 return 0;
1063}
1064
1065static const struct ks_pcie_of_data ks_pcie_rc_of_data = {
1066 .host_ops = &ks_pcie_host_ops,
1067 .version = DW_PCIE_VER_365A,
1068};
1069
1070static const struct ks_pcie_of_data ks_pcie_am654_rc_of_data = {
1071 .host_ops = &ks_pcie_am654_host_ops,
1072 .mode = DW_PCIE_RC_TYPE,
1073 .version = DW_PCIE_VER_490A,
1074};
1075
1076static const struct ks_pcie_of_data ks_pcie_am654_ep_of_data = {
1077 .ep_ops = &ks_pcie_am654_ep_ops,
1078 .mode = DW_PCIE_EP_TYPE,
1079 .version = DW_PCIE_VER_490A,
1080};
1081
1082static const struct of_device_id ks_pcie_of_match[] = {
1083 {
1084 .type = "pci",
1085 .data = &ks_pcie_rc_of_data,
1086 .compatible = "ti,keystone-pcie",
1087 },
1088 {
1089 .data = &ks_pcie_am654_rc_of_data,
1090 .compatible = "ti,am654-pcie-rc",
1091 },
1092 {
1093 .data = &ks_pcie_am654_ep_of_data,
1094 .compatible = "ti,am654-pcie-ep",
1095 },
1096 { },
1097};
1098
1099static int ks_pcie_probe(struct platform_device *pdev)
1100{
1101 const struct dw_pcie_host_ops *host_ops;
1102 const struct dw_pcie_ep_ops *ep_ops;
1103 struct device *dev = &pdev->dev;
1104 struct device_node *np = dev->of_node;
1105 const struct ks_pcie_of_data *data;
1106 enum dw_pcie_device_mode mode;
1107 struct dw_pcie *pci;
1108 struct keystone_pcie *ks_pcie;
1109 struct device_link **link;
1110 struct gpio_desc *gpiod;
1111 struct resource *res;
1112 void __iomem *base;
1113 u32 num_viewport;
1114 struct phy **phy;
1115 u32 num_lanes;
1116 char name[10];
1117 u32 version;
1118 int ret;
1119 int irq;
1120 int i;
1121
1122 data = of_device_get_match_data(dev);
1123 if (!data)
1124 return -EINVAL;
1125
1126 version = data->version;
1127 host_ops = data->host_ops;
1128 ep_ops = data->ep_ops;
1129 mode = data->mode;
1130
1131 ks_pcie = devm_kzalloc(dev, sizeof(*ks_pcie), GFP_KERNEL);
1132 if (!ks_pcie)
1133 return -ENOMEM;
1134
1135 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1136 if (!pci)
1137 return -ENOMEM;
1138
1139 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "app");
1140 ks_pcie->va_app_base = devm_ioremap_resource(dev, res);
1141 if (IS_ERR(ks_pcie->va_app_base))
1142 return PTR_ERR(ks_pcie->va_app_base);
1143
1144 ks_pcie->app = *res;
1145
1146 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbics");
1147 base = devm_pci_remap_cfg_resource(dev, res);
1148 if (IS_ERR(base))
1149 return PTR_ERR(base);
1150
1151 if (of_device_is_compatible(np, "ti,am654-pcie-rc"))
1152 ks_pcie->is_am6 = true;
1153
1154 pci->dbi_base = base;
1155 pci->dbi_base2 = base;
1156 pci->dev = dev;
1157 pci->ops = &ks_pcie_dw_pcie_ops;
1158 pci->version = version;
1159
1160 irq = platform_get_irq(pdev, 0);
1161 if (irq < 0)
1162 return irq;
1163
1164 ret = request_irq(irq, ks_pcie_err_irq_handler, IRQF_SHARED,
1165 "ks-pcie-error-irq", ks_pcie);
1166 if (ret < 0) {
1167 dev_err(dev, "failed to request error IRQ %d\n",
1168 irq);
1169 return ret;
1170 }
1171
1172 ret = of_property_read_u32(np, "num-lanes", &num_lanes);
1173 if (ret)
1174 num_lanes = 1;
1175
1176 phy = devm_kzalloc(dev, sizeof(*phy) * num_lanes, GFP_KERNEL);
1177 if (!phy)
1178 return -ENOMEM;
1179
1180 link = devm_kzalloc(dev, sizeof(*link) * num_lanes, GFP_KERNEL);
1181 if (!link)
1182 return -ENOMEM;
1183
1184 for (i = 0; i < num_lanes; i++) {
1185 snprintf(name, sizeof(name), "pcie-phy%d", i);
1186 phy[i] = devm_phy_optional_get(dev, name);
1187 if (IS_ERR(phy[i])) {
1188 ret = PTR_ERR(phy[i]);
1189 goto err_link;
1190 }
1191
1192 if (!phy[i])
1193 continue;
1194
1195 link[i] = device_link_add(dev, &phy[i]->dev, DL_FLAG_STATELESS);
1196 if (!link[i]) {
1197 ret = -EINVAL;
1198 goto err_link;
1199 }
1200 }
1201
1202 ks_pcie->np = np;
1203 ks_pcie->pci = pci;
1204 ks_pcie->link = link;
1205 ks_pcie->num_lanes = num_lanes;
1206 ks_pcie->phy = phy;
1207
1208 gpiod = devm_gpiod_get_optional(dev, "reset",
1209 GPIOD_OUT_LOW);
1210 if (IS_ERR(gpiod)) {
1211 ret = PTR_ERR(gpiod);
1212 if (ret != -EPROBE_DEFER)
1213 dev_err(dev, "Failed to get reset GPIO\n");
1214 goto err_link;
1215 }
1216
1217 /* Obtain references to the PHYs */
1218 for (i = 0; i < num_lanes; i++)
1219 phy_pm_runtime_get_sync(ks_pcie->phy[i]);
1220
1221 ret = ks_pcie_enable_phy(ks_pcie);
1222
1223 /* Release references to the PHYs */
1224 for (i = 0; i < num_lanes; i++)
1225 phy_pm_runtime_put_sync(ks_pcie->phy[i]);
1226
1227 if (ret) {
1228 dev_err(dev, "failed to enable phy\n");
1229 goto err_link;
1230 }
1231
1232 platform_set_drvdata(pdev, ks_pcie);
1233 pm_runtime_enable(dev);
1234 ret = pm_runtime_get_sync(dev);
1235 if (ret < 0) {
1236 dev_err(dev, "pm_runtime_get_sync failed\n");
1237 goto err_get_sync;
1238 }
1239
1240 if (dw_pcie_ver_is_ge(pci, 480A))
1241 ret = ks_pcie_am654_set_mode(dev, mode);
1242 else
1243 ret = ks_pcie_set_mode(dev);
1244 if (ret < 0)
1245 goto err_get_sync;
1246
1247 switch (mode) {
1248 case DW_PCIE_RC_TYPE:
1249 if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_HOST)) {
1250 ret = -ENODEV;
1251 goto err_get_sync;
1252 }
1253
1254 ret = of_property_read_u32(np, "num-viewport", &num_viewport);
1255 if (ret < 0) {
1256 dev_err(dev, "unable to read *num-viewport* property\n");
1257 goto err_get_sync;
1258 }
1259
1260 /*
1261 * "Power Sequencing and Reset Signal Timings" table in
1262 * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 2.0
1263 * indicates PERST# should be deasserted after minimum of 100us
1264 * once REFCLK is stable. The REFCLK to the connector in RC
1265 * mode is selected while enabling the PHY. So deassert PERST#
1266 * after 100 us.
1267 */
1268 if (gpiod) {
1269 usleep_range(100, 200);
1270 gpiod_set_value_cansleep(gpiod, 1);
1271 }
1272
1273 ks_pcie->num_viewport = num_viewport;
1274 pci->pp.ops = host_ops;
1275 ret = dw_pcie_host_init(&pci->pp);
1276 if (ret < 0)
1277 goto err_get_sync;
1278 break;
1279 case DW_PCIE_EP_TYPE:
1280 if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_EP)) {
1281 ret = -ENODEV;
1282 goto err_get_sync;
1283 }
1284
1285 pci->ep.ops = ep_ops;
1286 ret = dw_pcie_ep_init(&pci->ep);
1287 if (ret < 0)
1288 goto err_get_sync;
1289 break;
1290 default:
1291 dev_err(dev, "INVALID device type %d\n", mode);
1292 }
1293
1294 ks_pcie_enable_error_irq(ks_pcie);
1295
1296 return 0;
1297
1298err_get_sync:
1299 pm_runtime_put(dev);
1300 pm_runtime_disable(dev);
1301 ks_pcie_disable_phy(ks_pcie);
1302
1303err_link:
1304 while (--i >= 0 && link[i])
1305 device_link_del(link[i]);
1306
1307 return ret;
1308}
1309
1310static void ks_pcie_remove(struct platform_device *pdev)
1311{
1312 struct keystone_pcie *ks_pcie = platform_get_drvdata(pdev);
1313 struct device_link **link = ks_pcie->link;
1314 int num_lanes = ks_pcie->num_lanes;
1315 struct device *dev = &pdev->dev;
1316
1317 pm_runtime_put(dev);
1318 pm_runtime_disable(dev);
1319 ks_pcie_disable_phy(ks_pcie);
1320 while (num_lanes--)
1321 device_link_del(link[num_lanes]);
1322}
1323
1324static struct platform_driver ks_pcie_driver = {
1325 .probe = ks_pcie_probe,
1326 .remove_new = ks_pcie_remove,
1327 .driver = {
1328 .name = "keystone-pcie",
1329 .of_match_table = ks_pcie_of_match,
1330 },
1331};
1332builtin_platform_driver(ks_pcie_driver);