Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2015, NVIDIA Corporation.
4 */
5
6#include <linux/clk.h>
7#include <linux/delay.h>
8#include <linux/dma-mapping.h>
9#include <linux/host1x.h>
10#include <linux/iommu.h>
11#include <linux/module.h>
12#include <linux/of.h>
13#include <linux/platform_device.h>
14#include <linux/pm_runtime.h>
15#include <linux/reset.h>
16
17#include <soc/tegra/pmc.h>
18
19#include "drm.h"
20#include "falcon.h"
21#include "vic.h"
22
23struct vic_config {
24 const char *firmware;
25 unsigned int version;
26 bool supports_sid;
27};
28
29struct vic {
30 struct falcon falcon;
31
32 void __iomem *regs;
33 struct tegra_drm_client client;
34 struct host1x_channel *channel;
35 struct device *dev;
36 struct clk *clk;
37 struct reset_control *rst;
38
39 bool can_use_context;
40
41 /* Platform configuration */
42 const struct vic_config *config;
43};
44
45static inline struct vic *to_vic(struct tegra_drm_client *client)
46{
47 return container_of(client, struct vic, client);
48}
49
50static void vic_writel(struct vic *vic, u32 value, unsigned int offset)
51{
52 writel(value, vic->regs + offset);
53}
54
55static int vic_boot(struct vic *vic)
56{
57 u32 fce_ucode_size, fce_bin_data_offset, stream_id;
58 void *hdr;
59 int err = 0;
60
61 if (vic->config->supports_sid && tegra_dev_iommu_get_stream_id(vic->dev, &stream_id)) {
62 u32 value;
63
64 value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) |
65 TRANSCFG_ATT(0, TRANSCFG_SID_HW);
66 vic_writel(vic, value, VIC_TFBIF_TRANSCFG);
67
68 /*
69 * STREAMID0 is used for input/output buffers. Initialize it to SID_VIC in case
70 * context isolation is not enabled, and SID_VIC is used for both firmware and
71 * data buffers.
72 *
73 * If context isolation is enabled, it will be overridden by the SETSTREAMID
74 * opcode as part of each job.
75 */
76 vic_writel(vic, stream_id, VIC_THI_STREAMID0);
77
78 /* STREAMID1 is used for firmware loading. */
79 vic_writel(vic, stream_id, VIC_THI_STREAMID1);
80 }
81
82 /* setup clockgating registers */
83 vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) |
84 CG_IDLE_CG_EN |
85 CG_WAKEUP_DLY_CNT(4),
86 NV_PVIC_MISC_PRI_VIC_CG);
87
88 err = falcon_boot(&vic->falcon);
89 if (err < 0)
90 return err;
91
92 hdr = vic->falcon.firmware.virt;
93 fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET);
94
95 /* Old VIC firmware needs kernel help with setting up FCE microcode. */
96 if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
97 hdr = vic->falcon.firmware.virt +
98 *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET);
99 fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET);
100
101 falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE,
102 fce_ucode_size);
103 falcon_execute_method(
104 &vic->falcon, VIC_SET_FCE_UCODE_OFFSET,
105 (vic->falcon.firmware.iova + fce_bin_data_offset) >> 8);
106 }
107
108 err = falcon_wait_idle(&vic->falcon);
109 if (err < 0) {
110 dev_err(vic->dev,
111 "failed to set application ID and FCE base\n");
112 return err;
113 }
114
115 return 0;
116}
117
118static int vic_init(struct host1x_client *client)
119{
120 struct tegra_drm_client *drm = host1x_to_drm_client(client);
121 struct drm_device *dev = dev_get_drvdata(client->host);
122 struct tegra_drm *tegra = dev->dev_private;
123 struct vic *vic = to_vic(drm);
124 int err;
125
126 err = host1x_client_iommu_attach(client);
127 if (err < 0 && err != -ENODEV) {
128 dev_err(vic->dev, "failed to attach to domain: %d\n", err);
129 return err;
130 }
131
132 vic->channel = host1x_channel_request(client);
133 if (!vic->channel) {
134 err = -ENOMEM;
135 goto detach;
136 }
137
138 client->syncpts[0] = host1x_syncpt_request(client, 0);
139 if (!client->syncpts[0]) {
140 err = -ENOMEM;
141 goto free_channel;
142 }
143
144 err = tegra_drm_register_client(tegra, drm);
145 if (err < 0)
146 goto free_syncpt;
147
148 /*
149 * Inherit the DMA parameters (such as maximum segment size) from the
150 * parent host1x device.
151 */
152 client->dev->dma_parms = client->host->dma_parms;
153
154 return 0;
155
156free_syncpt:
157 host1x_syncpt_put(client->syncpts[0]);
158free_channel:
159 host1x_channel_put(vic->channel);
160detach:
161 host1x_client_iommu_detach(client);
162
163 return err;
164}
165
166static int vic_exit(struct host1x_client *client)
167{
168 struct tegra_drm_client *drm = host1x_to_drm_client(client);
169 struct drm_device *dev = dev_get_drvdata(client->host);
170 struct tegra_drm *tegra = dev->dev_private;
171 struct vic *vic = to_vic(drm);
172 int err;
173
174 /* avoid a dangling pointer just in case this disappears */
175 client->dev->dma_parms = NULL;
176
177 err = tegra_drm_unregister_client(tegra, drm);
178 if (err < 0)
179 return err;
180
181 pm_runtime_dont_use_autosuspend(client->dev);
182 pm_runtime_force_suspend(client->dev);
183
184 host1x_syncpt_put(client->syncpts[0]);
185 host1x_channel_put(vic->channel);
186 host1x_client_iommu_detach(client);
187
188 vic->channel = NULL;
189
190 if (client->group) {
191 dma_unmap_single(vic->dev, vic->falcon.firmware.phys,
192 vic->falcon.firmware.size, DMA_TO_DEVICE);
193 tegra_drm_free(tegra, vic->falcon.firmware.size,
194 vic->falcon.firmware.virt,
195 vic->falcon.firmware.iova);
196 } else {
197 dma_free_coherent(vic->dev, vic->falcon.firmware.size,
198 vic->falcon.firmware.virt,
199 vic->falcon.firmware.iova);
200 }
201
202 return 0;
203}
204
205static const struct host1x_client_ops vic_client_ops = {
206 .init = vic_init,
207 .exit = vic_exit,
208};
209
210static int vic_load_firmware(struct vic *vic)
211{
212 struct host1x_client *client = &vic->client.base;
213 struct tegra_drm *tegra = vic->client.drm;
214 static DEFINE_MUTEX(lock);
215 u32 fce_bin_data_offset;
216 dma_addr_t iova;
217 size_t size;
218 void *virt;
219 int err;
220
221 mutex_lock(&lock);
222
223 if (vic->falcon.firmware.virt) {
224 err = 0;
225 goto unlock;
226 }
227
228 err = falcon_read_firmware(&vic->falcon, vic->config->firmware);
229 if (err < 0)
230 goto unlock;
231
232 size = vic->falcon.firmware.size;
233
234 if (!client->group) {
235 virt = dma_alloc_coherent(vic->dev, size, &iova, GFP_KERNEL);
236 if (!virt) {
237 err = -ENOMEM;
238 goto unlock;
239 }
240 } else {
241 virt = tegra_drm_alloc(tegra, size, &iova);
242 if (IS_ERR(virt)) {
243 err = PTR_ERR(virt);
244 goto unlock;
245 }
246 }
247
248 vic->falcon.firmware.virt = virt;
249 vic->falcon.firmware.iova = iova;
250
251 err = falcon_load_firmware(&vic->falcon);
252 if (err < 0)
253 goto cleanup;
254
255 /*
256 * In this case we have received an IOVA from the shared domain, so we
257 * need to make sure to get the physical address so that the DMA API
258 * knows what memory pages to flush the cache for.
259 */
260 if (client->group) {
261 dma_addr_t phys;
262
263 phys = dma_map_single(vic->dev, virt, size, DMA_TO_DEVICE);
264
265 err = dma_mapping_error(vic->dev, phys);
266 if (err < 0)
267 goto cleanup;
268
269 vic->falcon.firmware.phys = phys;
270 }
271
272 /*
273 * Check if firmware is new enough to not require mapping firmware
274 * to data buffer domains.
275 */
276 fce_bin_data_offset = *(u32 *)(virt + VIC_UCODE_FCE_DATA_OFFSET);
277
278 if (!vic->config->supports_sid) {
279 vic->can_use_context = false;
280 } else if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
281 /*
282 * Firmware will access FCE through STREAMID0, so context
283 * isolation cannot be used.
284 */
285 vic->can_use_context = false;
286 dev_warn_once(vic->dev, "context isolation disabled due to old firmware\n");
287 } else {
288 vic->can_use_context = true;
289 }
290
291unlock:
292 mutex_unlock(&lock);
293 return err;
294
295cleanup:
296 if (!client->group)
297 dma_free_coherent(vic->dev, size, virt, iova);
298 else
299 tegra_drm_free(tegra, size, virt, iova);
300
301 mutex_unlock(&lock);
302 return err;
303}
304
305
306static int __maybe_unused vic_runtime_resume(struct device *dev)
307{
308 struct vic *vic = dev_get_drvdata(dev);
309 int err;
310
311 err = clk_prepare_enable(vic->clk);
312 if (err < 0)
313 return err;
314
315 usleep_range(10, 20);
316
317 err = reset_control_deassert(vic->rst);
318 if (err < 0)
319 goto disable;
320
321 usleep_range(10, 20);
322
323 err = vic_load_firmware(vic);
324 if (err < 0)
325 goto assert;
326
327 err = vic_boot(vic);
328 if (err < 0)
329 goto assert;
330
331 return 0;
332
333assert:
334 reset_control_assert(vic->rst);
335disable:
336 clk_disable_unprepare(vic->clk);
337 return err;
338}
339
340static int __maybe_unused vic_runtime_suspend(struct device *dev)
341{
342 struct vic *vic = dev_get_drvdata(dev);
343 int err;
344
345 host1x_channel_stop(vic->channel);
346
347 err = reset_control_assert(vic->rst);
348 if (err < 0)
349 return err;
350
351 usleep_range(2000, 4000);
352
353 clk_disable_unprepare(vic->clk);
354
355 return 0;
356}
357
358static int vic_open_channel(struct tegra_drm_client *client,
359 struct tegra_drm_context *context)
360{
361 struct vic *vic = to_vic(client);
362
363 context->channel = host1x_channel_get(vic->channel);
364 if (!context->channel)
365 return -ENOMEM;
366
367 return 0;
368}
369
370static void vic_close_channel(struct tegra_drm_context *context)
371{
372 host1x_channel_put(context->channel);
373}
374
375static int vic_can_use_memory_ctx(struct tegra_drm_client *client, bool *supported)
376{
377 struct vic *vic = to_vic(client);
378 int err;
379
380 /* This doesn't access HW so it's safe to call without powering up. */
381 err = vic_load_firmware(vic);
382 if (err < 0)
383 return err;
384
385 *supported = vic->can_use_context;
386
387 return 0;
388}
389
390static const struct tegra_drm_client_ops vic_ops = {
391 .open_channel = vic_open_channel,
392 .close_channel = vic_close_channel,
393 .submit = tegra_drm_submit,
394 .get_streamid_offset = tegra_drm_get_streamid_offset_thi,
395 .can_use_memory_ctx = vic_can_use_memory_ctx,
396};
397
398#define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin"
399
400static const struct vic_config vic_t124_config = {
401 .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE,
402 .version = 0x40,
403 .supports_sid = false,
404};
405
406#define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin"
407
408static const struct vic_config vic_t210_config = {
409 .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE,
410 .version = 0x21,
411 .supports_sid = false,
412};
413
414#define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin"
415
416static const struct vic_config vic_t186_config = {
417 .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE,
418 .version = 0x18,
419 .supports_sid = true,
420};
421
422#define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin"
423
424static const struct vic_config vic_t194_config = {
425 .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE,
426 .version = 0x19,
427 .supports_sid = true,
428};
429
430#define NVIDIA_TEGRA_234_VIC_FIRMWARE "nvidia/tegra234/vic.bin"
431
432static const struct vic_config vic_t234_config = {
433 .firmware = NVIDIA_TEGRA_234_VIC_FIRMWARE,
434 .version = 0x23,
435 .supports_sid = true,
436};
437
438static const struct of_device_id tegra_vic_of_match[] = {
439 { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config },
440 { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config },
441 { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config },
442 { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config },
443 { .compatible = "nvidia,tegra234-vic", .data = &vic_t234_config },
444 { },
445};
446MODULE_DEVICE_TABLE(of, tegra_vic_of_match);
447
448static int vic_probe(struct platform_device *pdev)
449{
450 struct device *dev = &pdev->dev;
451 struct host1x_syncpt **syncpts;
452 struct vic *vic;
453 int err;
454
455 /* inherit DMA mask from host1x parent */
456 err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask);
457 if (err < 0) {
458 dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
459 return err;
460 }
461
462 vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL);
463 if (!vic)
464 return -ENOMEM;
465
466 vic->config = of_device_get_match_data(dev);
467
468 syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
469 if (!syncpts)
470 return -ENOMEM;
471
472 vic->regs = devm_platform_ioremap_resource(pdev, 0);
473 if (IS_ERR(vic->regs))
474 return PTR_ERR(vic->regs);
475
476 vic->clk = devm_clk_get(dev, NULL);
477 if (IS_ERR(vic->clk)) {
478 dev_err(&pdev->dev, "failed to get clock\n");
479 return PTR_ERR(vic->clk);
480 }
481
482 err = clk_set_rate(vic->clk, ULONG_MAX);
483 if (err < 0) {
484 dev_err(&pdev->dev, "failed to set clock rate\n");
485 return err;
486 }
487
488 if (!dev->pm_domain) {
489 vic->rst = devm_reset_control_get(dev, "vic");
490 if (IS_ERR(vic->rst)) {
491 dev_err(&pdev->dev, "failed to get reset\n");
492 return PTR_ERR(vic->rst);
493 }
494 }
495
496 vic->falcon.dev = dev;
497 vic->falcon.regs = vic->regs;
498
499 err = falcon_init(&vic->falcon);
500 if (err < 0)
501 return err;
502
503 platform_set_drvdata(pdev, vic);
504
505 INIT_LIST_HEAD(&vic->client.base.list);
506 vic->client.base.ops = &vic_client_ops;
507 vic->client.base.dev = dev;
508 vic->client.base.class = HOST1X_CLASS_VIC;
509 vic->client.base.syncpts = syncpts;
510 vic->client.base.num_syncpts = 1;
511 vic->dev = dev;
512
513 INIT_LIST_HEAD(&vic->client.list);
514 vic->client.version = vic->config->version;
515 vic->client.ops = &vic_ops;
516
517 err = host1x_client_register(&vic->client.base);
518 if (err < 0) {
519 dev_err(dev, "failed to register host1x client: %d\n", err);
520 goto exit_falcon;
521 }
522
523 pm_runtime_enable(dev);
524 pm_runtime_use_autosuspend(dev);
525 pm_runtime_set_autosuspend_delay(dev, 500);
526
527 return 0;
528
529exit_falcon:
530 falcon_exit(&vic->falcon);
531
532 return err;
533}
534
535static void vic_remove(struct platform_device *pdev)
536{
537 struct vic *vic = platform_get_drvdata(pdev);
538
539 pm_runtime_disable(&pdev->dev);
540 host1x_client_unregister(&vic->client.base);
541 falcon_exit(&vic->falcon);
542}
543
544static const struct dev_pm_ops vic_pm_ops = {
545 RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL)
546 SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
547};
548
549struct platform_driver tegra_vic_driver = {
550 .driver = {
551 .name = "tegra-vic",
552 .of_match_table = tegra_vic_of_match,
553 .pm = &vic_pm_ops
554 },
555 .probe = vic_probe,
556 .remove = vic_remove,
557};
558
559#if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC)
560MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE);
561#endif
562#if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC)
563MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE);
564#endif
565#if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC)
566MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE);
567#endif
568#if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC)
569MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE);
570#endif
571#if IS_ENABLED(CONFIG_ARCH_TEGRA_234_SOC)
572MODULE_FIRMWARE(NVIDIA_TEGRA_234_VIC_FIRMWARE);
573#endif
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2015, NVIDIA Corporation.
4 */
5
6#include <linux/clk.h>
7#include <linux/delay.h>
8#include <linux/dma-mapping.h>
9#include <linux/host1x.h>
10#include <linux/iommu.h>
11#include <linux/module.h>
12#include <linux/of.h>
13#include <linux/of_device.h>
14#include <linux/of_platform.h>
15#include <linux/platform_device.h>
16#include <linux/pm_runtime.h>
17#include <linux/reset.h>
18
19#include <soc/tegra/pmc.h>
20
21#include "drm.h"
22#include "falcon.h"
23#include "vic.h"
24
25struct vic_config {
26 const char *firmware;
27 unsigned int version;
28 bool supports_sid;
29};
30
31struct vic {
32 struct falcon falcon;
33
34 void __iomem *regs;
35 struct tegra_drm_client client;
36 struct host1x_channel *channel;
37 struct device *dev;
38 struct clk *clk;
39 struct reset_control *rst;
40
41 bool can_use_context;
42
43 /* Platform configuration */
44 const struct vic_config *config;
45};
46
47static inline struct vic *to_vic(struct tegra_drm_client *client)
48{
49 return container_of(client, struct vic, client);
50}
51
52static void vic_writel(struct vic *vic, u32 value, unsigned int offset)
53{
54 writel(value, vic->regs + offset);
55}
56
57static int vic_boot(struct vic *vic)
58{
59#ifdef CONFIG_IOMMU_API
60 struct iommu_fwspec *spec = dev_iommu_fwspec_get(vic->dev);
61#endif
62 u32 fce_ucode_size, fce_bin_data_offset;
63 void *hdr;
64 int err = 0;
65
66#ifdef CONFIG_IOMMU_API
67 if (vic->config->supports_sid && spec) {
68 u32 value;
69
70 value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) |
71 TRANSCFG_ATT(0, TRANSCFG_SID_HW);
72 vic_writel(vic, value, VIC_TFBIF_TRANSCFG);
73
74 if (spec->num_ids > 0) {
75 value = spec->ids[0] & 0xffff;
76
77 /*
78 * STREAMID0 is used for input/output buffers.
79 * Initialize it to SID_VIC in case context isolation
80 * is not enabled, and SID_VIC is used for both firmware
81 * and data buffers.
82 *
83 * If context isolation is enabled, it will be
84 * overridden by the SETSTREAMID opcode as part of
85 * each job.
86 */
87 vic_writel(vic, value, VIC_THI_STREAMID0);
88
89 /* STREAMID1 is used for firmware loading. */
90 vic_writel(vic, value, VIC_THI_STREAMID1);
91 }
92 }
93#endif
94
95 /* setup clockgating registers */
96 vic_writel(vic, CG_IDLE_CG_DLY_CNT(4) |
97 CG_IDLE_CG_EN |
98 CG_WAKEUP_DLY_CNT(4),
99 NV_PVIC_MISC_PRI_VIC_CG);
100
101 err = falcon_boot(&vic->falcon);
102 if (err < 0)
103 return err;
104
105 hdr = vic->falcon.firmware.virt;
106 fce_bin_data_offset = *(u32 *)(hdr + VIC_UCODE_FCE_DATA_OFFSET);
107
108 /* Old VIC firmware needs kernel help with setting up FCE microcode. */
109 if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
110 hdr = vic->falcon.firmware.virt +
111 *(u32 *)(hdr + VIC_UCODE_FCE_HEADER_OFFSET);
112 fce_ucode_size = *(u32 *)(hdr + FCE_UCODE_SIZE_OFFSET);
113
114 falcon_execute_method(&vic->falcon, VIC_SET_FCE_UCODE_SIZE,
115 fce_ucode_size);
116 falcon_execute_method(
117 &vic->falcon, VIC_SET_FCE_UCODE_OFFSET,
118 (vic->falcon.firmware.iova + fce_bin_data_offset) >> 8);
119 }
120
121 err = falcon_wait_idle(&vic->falcon);
122 if (err < 0) {
123 dev_err(vic->dev,
124 "failed to set application ID and FCE base\n");
125 return err;
126 }
127
128 return 0;
129}
130
131static int vic_init(struct host1x_client *client)
132{
133 struct tegra_drm_client *drm = host1x_to_drm_client(client);
134 struct drm_device *dev = dev_get_drvdata(client->host);
135 struct tegra_drm *tegra = dev->dev_private;
136 struct vic *vic = to_vic(drm);
137 int err;
138
139 err = host1x_client_iommu_attach(client);
140 if (err < 0 && err != -ENODEV) {
141 dev_err(vic->dev, "failed to attach to domain: %d\n", err);
142 return err;
143 }
144
145 vic->channel = host1x_channel_request(client);
146 if (!vic->channel) {
147 err = -ENOMEM;
148 goto detach;
149 }
150
151 client->syncpts[0] = host1x_syncpt_request(client, 0);
152 if (!client->syncpts[0]) {
153 err = -ENOMEM;
154 goto free_channel;
155 }
156
157 pm_runtime_enable(client->dev);
158 pm_runtime_use_autosuspend(client->dev);
159 pm_runtime_set_autosuspend_delay(client->dev, 500);
160
161 err = tegra_drm_register_client(tegra, drm);
162 if (err < 0)
163 goto disable_rpm;
164
165 /*
166 * Inherit the DMA parameters (such as maximum segment size) from the
167 * parent host1x device.
168 */
169 client->dev->dma_parms = client->host->dma_parms;
170
171 return 0;
172
173disable_rpm:
174 pm_runtime_dont_use_autosuspend(client->dev);
175 pm_runtime_force_suspend(client->dev);
176
177 host1x_syncpt_put(client->syncpts[0]);
178free_channel:
179 host1x_channel_put(vic->channel);
180detach:
181 host1x_client_iommu_detach(client);
182
183 return err;
184}
185
186static int vic_exit(struct host1x_client *client)
187{
188 struct tegra_drm_client *drm = host1x_to_drm_client(client);
189 struct drm_device *dev = dev_get_drvdata(client->host);
190 struct tegra_drm *tegra = dev->dev_private;
191 struct vic *vic = to_vic(drm);
192 int err;
193
194 /* avoid a dangling pointer just in case this disappears */
195 client->dev->dma_parms = NULL;
196
197 err = tegra_drm_unregister_client(tegra, drm);
198 if (err < 0)
199 return err;
200
201 pm_runtime_dont_use_autosuspend(client->dev);
202 pm_runtime_force_suspend(client->dev);
203
204 host1x_syncpt_put(client->syncpts[0]);
205 host1x_channel_put(vic->channel);
206 host1x_client_iommu_detach(client);
207
208 vic->channel = NULL;
209
210 if (client->group) {
211 dma_unmap_single(vic->dev, vic->falcon.firmware.phys,
212 vic->falcon.firmware.size, DMA_TO_DEVICE);
213 tegra_drm_free(tegra, vic->falcon.firmware.size,
214 vic->falcon.firmware.virt,
215 vic->falcon.firmware.iova);
216 } else {
217 dma_free_coherent(vic->dev, vic->falcon.firmware.size,
218 vic->falcon.firmware.virt,
219 vic->falcon.firmware.iova);
220 }
221
222 return 0;
223}
224
225static const struct host1x_client_ops vic_client_ops = {
226 .init = vic_init,
227 .exit = vic_exit,
228};
229
230static int vic_load_firmware(struct vic *vic)
231{
232 struct host1x_client *client = &vic->client.base;
233 struct tegra_drm *tegra = vic->client.drm;
234 static DEFINE_MUTEX(lock);
235 u32 fce_bin_data_offset;
236 dma_addr_t iova;
237 size_t size;
238 void *virt;
239 int err;
240
241 mutex_lock(&lock);
242
243 if (vic->falcon.firmware.virt) {
244 err = 0;
245 goto unlock;
246 }
247
248 err = falcon_read_firmware(&vic->falcon, vic->config->firmware);
249 if (err < 0)
250 goto unlock;
251
252 size = vic->falcon.firmware.size;
253
254 if (!client->group) {
255 virt = dma_alloc_coherent(vic->dev, size, &iova, GFP_KERNEL);
256 if (!virt) {
257 err = -ENOMEM;
258 goto unlock;
259 }
260 } else {
261 virt = tegra_drm_alloc(tegra, size, &iova);
262 if (IS_ERR(virt)) {
263 err = PTR_ERR(virt);
264 goto unlock;
265 }
266 }
267
268 vic->falcon.firmware.virt = virt;
269 vic->falcon.firmware.iova = iova;
270
271 err = falcon_load_firmware(&vic->falcon);
272 if (err < 0)
273 goto cleanup;
274
275 /*
276 * In this case we have received an IOVA from the shared domain, so we
277 * need to make sure to get the physical address so that the DMA API
278 * knows what memory pages to flush the cache for.
279 */
280 if (client->group) {
281 dma_addr_t phys;
282
283 phys = dma_map_single(vic->dev, virt, size, DMA_TO_DEVICE);
284
285 err = dma_mapping_error(vic->dev, phys);
286 if (err < 0)
287 goto cleanup;
288
289 vic->falcon.firmware.phys = phys;
290 }
291
292 /*
293 * Check if firmware is new enough to not require mapping firmware
294 * to data buffer domains.
295 */
296 fce_bin_data_offset = *(u32 *)(virt + VIC_UCODE_FCE_DATA_OFFSET);
297
298 if (!vic->config->supports_sid) {
299 vic->can_use_context = false;
300 } else if (fce_bin_data_offset != 0x0 && fce_bin_data_offset != 0xa5a5a5a5) {
301 /*
302 * Firmware will access FCE through STREAMID0, so context
303 * isolation cannot be used.
304 */
305 vic->can_use_context = false;
306 dev_warn_once(vic->dev, "context isolation disabled due to old firmware\n");
307 } else {
308 vic->can_use_context = true;
309 }
310
311unlock:
312 mutex_unlock(&lock);
313 return err;
314
315cleanup:
316 if (!client->group)
317 dma_free_coherent(vic->dev, size, virt, iova);
318 else
319 tegra_drm_free(tegra, size, virt, iova);
320
321 mutex_unlock(&lock);
322 return err;
323}
324
325
326static int __maybe_unused vic_runtime_resume(struct device *dev)
327{
328 struct vic *vic = dev_get_drvdata(dev);
329 int err;
330
331 err = clk_prepare_enable(vic->clk);
332 if (err < 0)
333 return err;
334
335 usleep_range(10, 20);
336
337 err = reset_control_deassert(vic->rst);
338 if (err < 0)
339 goto disable;
340
341 usleep_range(10, 20);
342
343 err = vic_load_firmware(vic);
344 if (err < 0)
345 goto assert;
346
347 err = vic_boot(vic);
348 if (err < 0)
349 goto assert;
350
351 return 0;
352
353assert:
354 reset_control_assert(vic->rst);
355disable:
356 clk_disable_unprepare(vic->clk);
357 return err;
358}
359
360static int __maybe_unused vic_runtime_suspend(struct device *dev)
361{
362 struct vic *vic = dev_get_drvdata(dev);
363 int err;
364
365 host1x_channel_stop(vic->channel);
366
367 err = reset_control_assert(vic->rst);
368 if (err < 0)
369 return err;
370
371 usleep_range(2000, 4000);
372
373 clk_disable_unprepare(vic->clk);
374
375 return 0;
376}
377
378static int vic_open_channel(struct tegra_drm_client *client,
379 struct tegra_drm_context *context)
380{
381 struct vic *vic = to_vic(client);
382
383 context->channel = host1x_channel_get(vic->channel);
384 if (!context->channel)
385 return -ENOMEM;
386
387 return 0;
388}
389
390static void vic_close_channel(struct tegra_drm_context *context)
391{
392 host1x_channel_put(context->channel);
393}
394
395static int vic_can_use_memory_ctx(struct tegra_drm_client *client, bool *supported)
396{
397 struct vic *vic = to_vic(client);
398 int err;
399
400 /* This doesn't access HW so it's safe to call without powering up. */
401 err = vic_load_firmware(vic);
402 if (err < 0)
403 return err;
404
405 *supported = vic->can_use_context;
406
407 return 0;
408}
409
410static const struct tegra_drm_client_ops vic_ops = {
411 .open_channel = vic_open_channel,
412 .close_channel = vic_close_channel,
413 .submit = tegra_drm_submit,
414 .get_streamid_offset = tegra_drm_get_streamid_offset_thi,
415 .can_use_memory_ctx = vic_can_use_memory_ctx,
416};
417
418#define NVIDIA_TEGRA_124_VIC_FIRMWARE "nvidia/tegra124/vic03_ucode.bin"
419
420static const struct vic_config vic_t124_config = {
421 .firmware = NVIDIA_TEGRA_124_VIC_FIRMWARE,
422 .version = 0x40,
423 .supports_sid = false,
424};
425
426#define NVIDIA_TEGRA_210_VIC_FIRMWARE "nvidia/tegra210/vic04_ucode.bin"
427
428static const struct vic_config vic_t210_config = {
429 .firmware = NVIDIA_TEGRA_210_VIC_FIRMWARE,
430 .version = 0x21,
431 .supports_sid = false,
432};
433
434#define NVIDIA_TEGRA_186_VIC_FIRMWARE "nvidia/tegra186/vic04_ucode.bin"
435
436static const struct vic_config vic_t186_config = {
437 .firmware = NVIDIA_TEGRA_186_VIC_FIRMWARE,
438 .version = 0x18,
439 .supports_sid = true,
440};
441
442#define NVIDIA_TEGRA_194_VIC_FIRMWARE "nvidia/tegra194/vic.bin"
443
444static const struct vic_config vic_t194_config = {
445 .firmware = NVIDIA_TEGRA_194_VIC_FIRMWARE,
446 .version = 0x19,
447 .supports_sid = true,
448};
449
450#define NVIDIA_TEGRA_234_VIC_FIRMWARE "nvidia/tegra234/vic.bin"
451
452static const struct vic_config vic_t234_config = {
453 .firmware = NVIDIA_TEGRA_234_VIC_FIRMWARE,
454 .version = 0x23,
455 .supports_sid = true,
456};
457
458static const struct of_device_id tegra_vic_of_match[] = {
459 { .compatible = "nvidia,tegra124-vic", .data = &vic_t124_config },
460 { .compatible = "nvidia,tegra210-vic", .data = &vic_t210_config },
461 { .compatible = "nvidia,tegra186-vic", .data = &vic_t186_config },
462 { .compatible = "nvidia,tegra194-vic", .data = &vic_t194_config },
463 { .compatible = "nvidia,tegra234-vic", .data = &vic_t234_config },
464 { },
465};
466MODULE_DEVICE_TABLE(of, tegra_vic_of_match);
467
468static int vic_probe(struct platform_device *pdev)
469{
470 struct device *dev = &pdev->dev;
471 struct host1x_syncpt **syncpts;
472 struct vic *vic;
473 int err;
474
475 /* inherit DMA mask from host1x parent */
476 err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask);
477 if (err < 0) {
478 dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err);
479 return err;
480 }
481
482 vic = devm_kzalloc(dev, sizeof(*vic), GFP_KERNEL);
483 if (!vic)
484 return -ENOMEM;
485
486 vic->config = of_device_get_match_data(dev);
487
488 syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
489 if (!syncpts)
490 return -ENOMEM;
491
492 vic->regs = devm_platform_ioremap_resource(pdev, 0);
493 if (IS_ERR(vic->regs))
494 return PTR_ERR(vic->regs);
495
496 vic->clk = devm_clk_get(dev, NULL);
497 if (IS_ERR(vic->clk)) {
498 dev_err(&pdev->dev, "failed to get clock\n");
499 return PTR_ERR(vic->clk);
500 }
501
502 err = clk_set_rate(vic->clk, ULONG_MAX);
503 if (err < 0) {
504 dev_err(&pdev->dev, "failed to set clock rate\n");
505 return err;
506 }
507
508 if (!dev->pm_domain) {
509 vic->rst = devm_reset_control_get(dev, "vic");
510 if (IS_ERR(vic->rst)) {
511 dev_err(&pdev->dev, "failed to get reset\n");
512 return PTR_ERR(vic->rst);
513 }
514 }
515
516 vic->falcon.dev = dev;
517 vic->falcon.regs = vic->regs;
518
519 err = falcon_init(&vic->falcon);
520 if (err < 0)
521 return err;
522
523 platform_set_drvdata(pdev, vic);
524
525 INIT_LIST_HEAD(&vic->client.base.list);
526 vic->client.base.ops = &vic_client_ops;
527 vic->client.base.dev = dev;
528 vic->client.base.class = HOST1X_CLASS_VIC;
529 vic->client.base.syncpts = syncpts;
530 vic->client.base.num_syncpts = 1;
531 vic->dev = dev;
532
533 INIT_LIST_HEAD(&vic->client.list);
534 vic->client.version = vic->config->version;
535 vic->client.ops = &vic_ops;
536
537 err = host1x_client_register(&vic->client.base);
538 if (err < 0) {
539 dev_err(dev, "failed to register host1x client: %d\n", err);
540 goto exit_falcon;
541 }
542
543 return 0;
544
545exit_falcon:
546 falcon_exit(&vic->falcon);
547
548 return err;
549}
550
551static int vic_remove(struct platform_device *pdev)
552{
553 struct vic *vic = platform_get_drvdata(pdev);
554 int err;
555
556 err = host1x_client_unregister(&vic->client.base);
557 if (err < 0) {
558 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
559 err);
560 return err;
561 }
562
563 falcon_exit(&vic->falcon);
564
565 return 0;
566}
567
568static const struct dev_pm_ops vic_pm_ops = {
569 RUNTIME_PM_OPS(vic_runtime_suspend, vic_runtime_resume, NULL)
570 SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
571};
572
573struct platform_driver tegra_vic_driver = {
574 .driver = {
575 .name = "tegra-vic",
576 .of_match_table = tegra_vic_of_match,
577 .pm = &vic_pm_ops
578 },
579 .probe = vic_probe,
580 .remove = vic_remove,
581};
582
583#if IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC)
584MODULE_FIRMWARE(NVIDIA_TEGRA_124_VIC_FIRMWARE);
585#endif
586#if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC)
587MODULE_FIRMWARE(NVIDIA_TEGRA_210_VIC_FIRMWARE);
588#endif
589#if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC)
590MODULE_FIRMWARE(NVIDIA_TEGRA_186_VIC_FIRMWARE);
591#endif
592#if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC)
593MODULE_FIRMWARE(NVIDIA_TEGRA_194_VIC_FIRMWARE);
594#endif
595#if IS_ENABLED(CONFIG_ARCH_TEGRA_234_SOC)
596MODULE_FIRMWARE(NVIDIA_TEGRA_234_VIC_FIRMWARE);
597#endif