Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/debugfs.h>
30#include <linux/iosys-map.h>
31#include <linux/pci.h>
32
33#include <drm/drm_device.h>
34#include <drm/drm_file.h>
35#include <drm/drm_gem_ttm_helper.h>
36#include <drm/radeon_drm.h>
37
38#include "radeon.h"
39#include "radeon_prime.h"
40
41struct dma_buf *radeon_gem_prime_export(struct drm_gem_object *gobj,
42 int flags);
43struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
44int radeon_gem_prime_pin(struct drm_gem_object *obj);
45void radeon_gem_prime_unpin(struct drm_gem_object *obj);
46
47static vm_fault_t radeon_gem_fault(struct vm_fault *vmf)
48{
49 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
50 struct radeon_device *rdev = radeon_get_rdev(bo->bdev);
51 vm_fault_t ret;
52
53 down_read(&rdev->pm.mclk_lock);
54
55 ret = ttm_bo_vm_reserve(bo, vmf);
56 if (ret)
57 goto unlock_mclk;
58
59 ret = radeon_bo_fault_reserve_notify(bo);
60 if (ret)
61 goto unlock_resv;
62
63 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
64 TTM_BO_VM_NUM_PREFAULT);
65 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
66 goto unlock_mclk;
67
68unlock_resv:
69 dma_resv_unlock(bo->base.resv);
70
71unlock_mclk:
72 up_read(&rdev->pm.mclk_lock);
73 return ret;
74}
75
76static const struct vm_operations_struct radeon_gem_vm_ops = {
77 .fault = radeon_gem_fault,
78 .open = ttm_bo_vm_open,
79 .close = ttm_bo_vm_close,
80 .access = ttm_bo_vm_access
81};
82
83static void radeon_gem_object_free(struct drm_gem_object *gobj)
84{
85 struct radeon_bo *robj = gem_to_radeon_bo(gobj);
86
87 if (robj) {
88 radeon_mn_unregister(robj);
89 ttm_bo_put(&robj->tbo);
90 }
91}
92
93int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
94 int alignment, int initial_domain,
95 u32 flags, bool kernel,
96 struct drm_gem_object **obj)
97{
98 struct radeon_bo *robj;
99 unsigned long max_size;
100 int r;
101
102 *obj = NULL;
103 /* At least align on page size */
104 if (alignment < PAGE_SIZE) {
105 alignment = PAGE_SIZE;
106 }
107
108 /* Maximum bo size is the unpinned gtt size since we use the gtt to
109 * handle vram to system pool migrations.
110 */
111 max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
112 if (size > max_size) {
113 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
114 size >> 20, max_size >> 20);
115 return -ENOMEM;
116 }
117
118retry:
119 r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
120 flags, NULL, NULL, &robj);
121 if (r) {
122 if (r != -ERESTARTSYS) {
123 if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
124 initial_domain |= RADEON_GEM_DOMAIN_GTT;
125 goto retry;
126 }
127 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
128 size, initial_domain, alignment, r);
129 }
130 return r;
131 }
132 *obj = &robj->tbo.base;
133 robj->pid = task_pid_nr(current);
134
135 mutex_lock(&rdev->gem.mutex);
136 list_add_tail(&robj->list, &rdev->gem.objects);
137 mutex_unlock(&rdev->gem.mutex);
138
139 return 0;
140}
141
142static int radeon_gem_set_domain(struct drm_gem_object *gobj,
143 uint32_t rdomain, uint32_t wdomain)
144{
145 struct radeon_bo *robj;
146 uint32_t domain;
147 long r;
148
149 /* FIXME: reeimplement */
150 robj = gem_to_radeon_bo(gobj);
151 /* work out where to validate the buffer to */
152 domain = wdomain;
153 if (!domain) {
154 domain = rdomain;
155 }
156 if (!domain) {
157 /* Do nothings */
158 pr_warn("Set domain without domain !\n");
159 return 0;
160 }
161 if (domain == RADEON_GEM_DOMAIN_CPU) {
162 /* Asking for cpu access wait for object idle */
163 r = dma_resv_wait_timeout(robj->tbo.base.resv,
164 DMA_RESV_USAGE_BOOKKEEP,
165 true, 30 * HZ);
166 if (!r)
167 r = -EBUSY;
168
169 if (r < 0 && r != -EINTR) {
170 pr_err("Failed to wait for object: %li\n", r);
171 return r;
172 }
173 }
174 if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
175 /* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
176 return -EINVAL;
177 }
178 return 0;
179}
180
181int radeon_gem_init(struct radeon_device *rdev)
182{
183 INIT_LIST_HEAD(&rdev->gem.objects);
184 return 0;
185}
186
187void radeon_gem_fini(struct radeon_device *rdev)
188{
189 radeon_bo_force_delete(rdev);
190}
191
192/*
193 * Call from drm_gem_handle_create which appear in both new and open ioctl
194 * case.
195 */
196static int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
197{
198 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
199 struct radeon_device *rdev = rbo->rdev;
200 struct radeon_fpriv *fpriv = file_priv->driver_priv;
201 struct radeon_vm *vm = &fpriv->vm;
202 struct radeon_bo_va *bo_va;
203 int r;
204
205 if ((rdev->family < CHIP_CAYMAN) ||
206 (!rdev->accel_working)) {
207 return 0;
208 }
209
210 r = radeon_bo_reserve(rbo, false);
211 if (r) {
212 return r;
213 }
214
215 bo_va = radeon_vm_bo_find(vm, rbo);
216 if (!bo_va) {
217 bo_va = radeon_vm_bo_add(rdev, vm, rbo);
218 } else {
219 ++bo_va->ref_count;
220 }
221 radeon_bo_unreserve(rbo);
222
223 return 0;
224}
225
226static void radeon_gem_object_close(struct drm_gem_object *obj,
227 struct drm_file *file_priv)
228{
229 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
230 struct radeon_device *rdev = rbo->rdev;
231 struct radeon_fpriv *fpriv = file_priv->driver_priv;
232 struct radeon_vm *vm = &fpriv->vm;
233 struct radeon_bo_va *bo_va;
234 int r;
235
236 if ((rdev->family < CHIP_CAYMAN) ||
237 (!rdev->accel_working)) {
238 return;
239 }
240
241 r = radeon_bo_reserve(rbo, true);
242 if (r) {
243 dev_err(rdev->dev, "leaking bo va because "
244 "we fail to reserve bo (%d)\n", r);
245 return;
246 }
247 bo_va = radeon_vm_bo_find(vm, rbo);
248 if (bo_va) {
249 if (--bo_va->ref_count == 0) {
250 radeon_vm_bo_rmv(rdev, bo_va);
251 }
252 }
253 radeon_bo_unreserve(rbo);
254}
255
256static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
257{
258 if (r == -EDEADLK) {
259 r = radeon_gpu_reset(rdev);
260 if (!r)
261 r = -EAGAIN;
262 }
263 return r;
264}
265
266static int radeon_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
267{
268 struct radeon_bo *bo = gem_to_radeon_bo(obj);
269 struct radeon_device *rdev = radeon_get_rdev(bo->tbo.bdev);
270
271 if (radeon_ttm_tt_has_userptr(rdev, bo->tbo.ttm))
272 return -EPERM;
273
274 return drm_gem_ttm_mmap(obj, vma);
275}
276
277const struct drm_gem_object_funcs radeon_gem_object_funcs = {
278 .free = radeon_gem_object_free,
279 .open = radeon_gem_object_open,
280 .close = radeon_gem_object_close,
281 .export = radeon_gem_prime_export,
282 .pin = radeon_gem_prime_pin,
283 .unpin = radeon_gem_prime_unpin,
284 .get_sg_table = radeon_gem_prime_get_sg_table,
285 .vmap = drm_gem_ttm_vmap,
286 .vunmap = drm_gem_ttm_vunmap,
287 .mmap = radeon_gem_object_mmap,
288 .vm_ops = &radeon_gem_vm_ops,
289};
290
291/*
292 * GEM ioctls.
293 */
294int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
295 struct drm_file *filp)
296{
297 struct radeon_device *rdev = dev->dev_private;
298 struct drm_radeon_gem_info *args = data;
299 struct ttm_resource_manager *man;
300
301 man = ttm_manager_type(&rdev->mman.bdev, TTM_PL_VRAM);
302
303 args->vram_size = (u64)man->size << PAGE_SHIFT;
304 args->vram_visible = rdev->mc.visible_vram_size;
305 args->vram_visible -= rdev->vram_pin_size;
306 args->gart_size = rdev->mc.gtt_size;
307 args->gart_size -= rdev->gart_pin_size;
308
309 return 0;
310}
311
312int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
313 struct drm_file *filp)
314{
315 struct radeon_device *rdev = dev->dev_private;
316 struct drm_radeon_gem_create *args = data;
317 struct drm_gem_object *gobj;
318 uint32_t handle;
319 int r;
320
321 down_read(&rdev->exclusive_lock);
322 /* create a gem object to contain this object in */
323 args->size = roundup(args->size, PAGE_SIZE);
324 r = radeon_gem_object_create(rdev, args->size, args->alignment,
325 args->initial_domain, args->flags,
326 false, &gobj);
327 if (r) {
328 up_read(&rdev->exclusive_lock);
329 r = radeon_gem_handle_lockup(rdev, r);
330 return r;
331 }
332 r = drm_gem_handle_create(filp, gobj, &handle);
333 /* drop reference from allocate - handle holds it now */
334 drm_gem_object_put(gobj);
335 if (r) {
336 up_read(&rdev->exclusive_lock);
337 r = radeon_gem_handle_lockup(rdev, r);
338 return r;
339 }
340 args->handle = handle;
341 up_read(&rdev->exclusive_lock);
342 return 0;
343}
344
345int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
346 struct drm_file *filp)
347{
348 struct ttm_operation_ctx ctx = { true, false };
349 struct radeon_device *rdev = dev->dev_private;
350 struct drm_radeon_gem_userptr *args = data;
351 struct drm_gem_object *gobj;
352 struct radeon_bo *bo;
353 uint32_t handle;
354 int r;
355
356 args->addr = untagged_addr(args->addr);
357
358 if (offset_in_page(args->addr | args->size))
359 return -EINVAL;
360
361 /* reject unknown flag values */
362 if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
363 RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
364 RADEON_GEM_USERPTR_REGISTER))
365 return -EINVAL;
366
367 if (args->flags & RADEON_GEM_USERPTR_READONLY) {
368 /* readonly pages not tested on older hardware */
369 if (rdev->family < CHIP_R600)
370 return -EINVAL;
371
372 } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
373 !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
374
375 /* if we want to write to it we must require anonymous
376 memory and install a MMU notifier */
377 return -EACCES;
378 }
379
380 down_read(&rdev->exclusive_lock);
381
382 /* create a gem object to contain this object in */
383 r = radeon_gem_object_create(rdev, args->size, 0,
384 RADEON_GEM_DOMAIN_CPU, 0,
385 false, &gobj);
386 if (r)
387 goto handle_lockup;
388
389 bo = gem_to_radeon_bo(gobj);
390 r = radeon_ttm_tt_set_userptr(rdev, bo->tbo.ttm, args->addr, args->flags);
391 if (r)
392 goto release_object;
393
394 if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
395 r = radeon_mn_register(bo, args->addr);
396 if (r)
397 goto release_object;
398 }
399
400 if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
401 mmap_read_lock(current->mm);
402 r = radeon_bo_reserve(bo, true);
403 if (r) {
404 mmap_read_unlock(current->mm);
405 goto release_object;
406 }
407
408 radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
409 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
410 radeon_bo_unreserve(bo);
411 mmap_read_unlock(current->mm);
412 if (r)
413 goto release_object;
414 }
415
416 r = drm_gem_handle_create(filp, gobj, &handle);
417 /* drop reference from allocate - handle holds it now */
418 drm_gem_object_put(gobj);
419 if (r)
420 goto handle_lockup;
421
422 args->handle = handle;
423 up_read(&rdev->exclusive_lock);
424 return 0;
425
426release_object:
427 drm_gem_object_put(gobj);
428
429handle_lockup:
430 up_read(&rdev->exclusive_lock);
431 r = radeon_gem_handle_lockup(rdev, r);
432
433 return r;
434}
435
436int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
437 struct drm_file *filp)
438{
439 /* transition the BO to a domain -
440 * just validate the BO into a certain domain */
441 struct radeon_device *rdev = dev->dev_private;
442 struct drm_radeon_gem_set_domain *args = data;
443 struct drm_gem_object *gobj;
444 int r;
445
446 /* for now if someone requests domain CPU -
447 * just make sure the buffer is finished with */
448 down_read(&rdev->exclusive_lock);
449
450 /* just do a BO wait for now */
451 gobj = drm_gem_object_lookup(filp, args->handle);
452 if (gobj == NULL) {
453 up_read(&rdev->exclusive_lock);
454 return -ENOENT;
455 }
456
457 r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
458
459 drm_gem_object_put(gobj);
460 up_read(&rdev->exclusive_lock);
461 r = radeon_gem_handle_lockup(rdev, r);
462 return r;
463}
464
465int radeon_mode_dumb_mmap(struct drm_file *filp,
466 struct drm_device *dev,
467 uint32_t handle, uint64_t *offset_p)
468{
469 struct drm_gem_object *gobj;
470 struct radeon_bo *robj;
471
472 gobj = drm_gem_object_lookup(filp, handle);
473 if (gobj == NULL) {
474 return -ENOENT;
475 }
476 robj = gem_to_radeon_bo(gobj);
477 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) {
478 drm_gem_object_put(gobj);
479 return -EPERM;
480 }
481 *offset_p = radeon_bo_mmap_offset(robj);
482 drm_gem_object_put(gobj);
483 return 0;
484}
485
486int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
487 struct drm_file *filp)
488{
489 struct drm_radeon_gem_mmap *args = data;
490
491 return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
492}
493
494int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
495 struct drm_file *filp)
496{
497 struct drm_radeon_gem_busy *args = data;
498 struct drm_gem_object *gobj;
499 struct radeon_bo *robj;
500 int r;
501 uint32_t cur_placement = 0;
502
503 gobj = drm_gem_object_lookup(filp, args->handle);
504 if (gobj == NULL) {
505 return -ENOENT;
506 }
507 robj = gem_to_radeon_bo(gobj);
508
509 r = dma_resv_test_signaled(robj->tbo.base.resv, DMA_RESV_USAGE_READ);
510 if (r == 0)
511 r = -EBUSY;
512 else
513 r = 0;
514
515 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
516 args->domain = radeon_mem_type_to_domain(cur_placement);
517 drm_gem_object_put(gobj);
518 return r;
519}
520
521int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
522 struct drm_file *filp)
523{
524 struct radeon_device *rdev = dev->dev_private;
525 struct drm_radeon_gem_wait_idle *args = data;
526 struct drm_gem_object *gobj;
527 struct radeon_bo *robj;
528 int r = 0;
529 uint32_t cur_placement = 0;
530 long ret;
531
532 gobj = drm_gem_object_lookup(filp, args->handle);
533 if (gobj == NULL) {
534 return -ENOENT;
535 }
536 robj = gem_to_radeon_bo(gobj);
537
538 ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ,
539 true, 30 * HZ);
540 if (ret == 0)
541 r = -EBUSY;
542 else if (ret < 0)
543 r = ret;
544
545 /* Flush HDP cache via MMIO if necessary */
546 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
547 if (rdev->asic->mmio_hdp_flush &&
548 radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
549 robj->rdev->asic->mmio_hdp_flush(rdev);
550 drm_gem_object_put(gobj);
551 r = radeon_gem_handle_lockup(rdev, r);
552 return r;
553}
554
555int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
556 struct drm_file *filp)
557{
558 struct drm_radeon_gem_set_tiling *args = data;
559 struct drm_gem_object *gobj;
560 struct radeon_bo *robj;
561 int r = 0;
562
563 DRM_DEBUG("%d \n", args->handle);
564 gobj = drm_gem_object_lookup(filp, args->handle);
565 if (gobj == NULL)
566 return -ENOENT;
567 robj = gem_to_radeon_bo(gobj);
568 r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
569 drm_gem_object_put(gobj);
570 return r;
571}
572
573int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
574 struct drm_file *filp)
575{
576 struct drm_radeon_gem_get_tiling *args = data;
577 struct drm_gem_object *gobj;
578 struct radeon_bo *rbo;
579 int r = 0;
580
581 DRM_DEBUG("\n");
582 gobj = drm_gem_object_lookup(filp, args->handle);
583 if (gobj == NULL)
584 return -ENOENT;
585 rbo = gem_to_radeon_bo(gobj);
586 r = radeon_bo_reserve(rbo, false);
587 if (unlikely(r != 0))
588 goto out;
589 radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
590 radeon_bo_unreserve(rbo);
591out:
592 drm_gem_object_put(gobj);
593 return r;
594}
595
596/**
597 * radeon_gem_va_update_vm -update the bo_va in its VM
598 *
599 * @rdev: radeon_device pointer
600 * @bo_va: bo_va to update
601 *
602 * Update the bo_va directly after setting it's address. Errors are not
603 * vital here, so they are not reported back to userspace.
604 */
605static void radeon_gem_va_update_vm(struct radeon_device *rdev,
606 struct radeon_bo_va *bo_va)
607{
608 struct ttm_validate_buffer tv, *entry;
609 struct radeon_bo_list *vm_bos;
610 struct ww_acquire_ctx ticket;
611 struct list_head list;
612 unsigned domain;
613 int r;
614
615 INIT_LIST_HEAD(&list);
616
617 tv.bo = &bo_va->bo->tbo;
618 tv.num_shared = 1;
619 list_add(&tv.head, &list);
620
621 vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
622 if (!vm_bos)
623 return;
624
625 r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
626 if (r)
627 goto error_free;
628
629 list_for_each_entry(entry, &list, head) {
630 domain = radeon_mem_type_to_domain(entry->bo->resource->mem_type);
631 /* if anything is swapped out don't swap it in here,
632 just abort and wait for the next CS */
633 if (domain == RADEON_GEM_DOMAIN_CPU)
634 goto error_unreserve;
635 }
636
637 mutex_lock(&bo_va->vm->mutex);
638 r = radeon_vm_clear_freed(rdev, bo_va->vm);
639 if (r)
640 goto error_unlock;
641
642 if (bo_va->it.start && bo_va->bo)
643 r = radeon_vm_bo_update(rdev, bo_va, bo_va->bo->tbo.resource);
644
645error_unlock:
646 mutex_unlock(&bo_va->vm->mutex);
647
648error_unreserve:
649 ttm_eu_backoff_reservation(&ticket, &list);
650
651error_free:
652 kvfree(vm_bos);
653
654 if (r && r != -ERESTARTSYS)
655 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
656}
657
658int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
659 struct drm_file *filp)
660{
661 struct drm_radeon_gem_va *args = data;
662 struct drm_gem_object *gobj;
663 struct radeon_device *rdev = dev->dev_private;
664 struct radeon_fpriv *fpriv = filp->driver_priv;
665 struct radeon_bo *rbo;
666 struct radeon_bo_va *bo_va;
667 u32 invalid_flags;
668 int r = 0;
669
670 if (!rdev->vm_manager.enabled) {
671 args->operation = RADEON_VA_RESULT_ERROR;
672 return -ENOTTY;
673 }
674
675 /* !! DONT REMOVE !!
676 * We don't support vm_id yet, to be sure we don't have broken
677 * userspace, reject anyone trying to use non 0 value thus moving
678 * forward we can use those fields without breaking existant userspace
679 */
680 if (args->vm_id) {
681 args->operation = RADEON_VA_RESULT_ERROR;
682 return -EINVAL;
683 }
684
685 if (args->offset < RADEON_VA_RESERVED_SIZE) {
686 dev_err(dev->dev,
687 "offset 0x%lX is in reserved area 0x%X\n",
688 (unsigned long)args->offset,
689 RADEON_VA_RESERVED_SIZE);
690 args->operation = RADEON_VA_RESULT_ERROR;
691 return -EINVAL;
692 }
693
694 /* don't remove, we need to enforce userspace to set the snooped flag
695 * otherwise we will endup with broken userspace and we won't be able
696 * to enable this feature without adding new interface
697 */
698 invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
699 if ((args->flags & invalid_flags)) {
700 dev_err(dev->dev, "invalid flags 0x%08X vs 0x%08X\n",
701 args->flags, invalid_flags);
702 args->operation = RADEON_VA_RESULT_ERROR;
703 return -EINVAL;
704 }
705
706 switch (args->operation) {
707 case RADEON_VA_MAP:
708 case RADEON_VA_UNMAP:
709 break;
710 default:
711 dev_err(dev->dev, "unsupported operation %d\n",
712 args->operation);
713 args->operation = RADEON_VA_RESULT_ERROR;
714 return -EINVAL;
715 }
716
717 gobj = drm_gem_object_lookup(filp, args->handle);
718 if (gobj == NULL) {
719 args->operation = RADEON_VA_RESULT_ERROR;
720 return -ENOENT;
721 }
722 rbo = gem_to_radeon_bo(gobj);
723 r = radeon_bo_reserve(rbo, false);
724 if (r) {
725 args->operation = RADEON_VA_RESULT_ERROR;
726 drm_gem_object_put(gobj);
727 return r;
728 }
729 bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
730 if (!bo_va) {
731 args->operation = RADEON_VA_RESULT_ERROR;
732 radeon_bo_unreserve(rbo);
733 drm_gem_object_put(gobj);
734 return -ENOENT;
735 }
736
737 switch (args->operation) {
738 case RADEON_VA_MAP:
739 if (bo_va->it.start) {
740 args->operation = RADEON_VA_RESULT_VA_EXIST;
741 args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
742 radeon_bo_unreserve(rbo);
743 goto out;
744 }
745 r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
746 break;
747 case RADEON_VA_UNMAP:
748 r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
749 break;
750 default:
751 break;
752 }
753 if (!r)
754 radeon_gem_va_update_vm(rdev, bo_va);
755 args->operation = RADEON_VA_RESULT_OK;
756 if (r) {
757 args->operation = RADEON_VA_RESULT_ERROR;
758 }
759out:
760 drm_gem_object_put(gobj);
761 return r;
762}
763
764int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
765 struct drm_file *filp)
766{
767 struct drm_radeon_gem_op *args = data;
768 struct drm_gem_object *gobj;
769 struct radeon_bo *robj;
770 int r;
771
772 gobj = drm_gem_object_lookup(filp, args->handle);
773 if (gobj == NULL) {
774 return -ENOENT;
775 }
776 robj = gem_to_radeon_bo(gobj);
777
778 r = -EPERM;
779 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm))
780 goto out;
781
782 r = radeon_bo_reserve(robj, false);
783 if (unlikely(r))
784 goto out;
785
786 switch (args->op) {
787 case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
788 args->value = robj->initial_domain;
789 break;
790 case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
791 robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
792 RADEON_GEM_DOMAIN_GTT |
793 RADEON_GEM_DOMAIN_CPU);
794 break;
795 default:
796 r = -EINVAL;
797 }
798
799 radeon_bo_unreserve(robj);
800out:
801 drm_gem_object_put(gobj);
802 return r;
803}
804
805int radeon_align_pitch(struct radeon_device *rdev, int width, int cpp, bool tiled)
806{
807 int aligned = width;
808 int align_large = (ASIC_IS_AVIVO(rdev)) || tiled;
809 int pitch_mask = 0;
810
811 switch (cpp) {
812 case 1:
813 pitch_mask = align_large ? 255 : 127;
814 break;
815 case 2:
816 pitch_mask = align_large ? 127 : 31;
817 break;
818 case 3:
819 case 4:
820 pitch_mask = align_large ? 63 : 15;
821 break;
822 }
823
824 aligned += pitch_mask;
825 aligned &= ~pitch_mask;
826 return aligned * cpp;
827}
828
829int radeon_mode_dumb_create(struct drm_file *file_priv,
830 struct drm_device *dev,
831 struct drm_mode_create_dumb *args)
832{
833 struct radeon_device *rdev = dev->dev_private;
834 struct drm_gem_object *gobj;
835 uint32_t handle;
836 int r;
837
838 args->pitch = radeon_align_pitch(rdev, args->width,
839 DIV_ROUND_UP(args->bpp, 8), 0);
840 args->size = (u64)args->pitch * args->height;
841 args->size = ALIGN(args->size, PAGE_SIZE);
842
843 r = radeon_gem_object_create(rdev, args->size, 0,
844 RADEON_GEM_DOMAIN_VRAM, 0,
845 false, &gobj);
846 if (r)
847 return -ENOMEM;
848
849 r = drm_gem_handle_create(file_priv, gobj, &handle);
850 /* drop reference from allocate - handle holds it now */
851 drm_gem_object_put(gobj);
852 if (r) {
853 return r;
854 }
855 args->handle = handle;
856 return 0;
857}
858
859#if defined(CONFIG_DEBUG_FS)
860static int radeon_debugfs_gem_info_show(struct seq_file *m, void *unused)
861{
862 struct radeon_device *rdev = m->private;
863 struct radeon_bo *rbo;
864 unsigned i = 0;
865
866 mutex_lock(&rdev->gem.mutex);
867 list_for_each_entry(rbo, &rdev->gem.objects, list) {
868 unsigned domain;
869 const char *placement;
870
871 domain = radeon_mem_type_to_domain(rbo->tbo.resource->mem_type);
872 switch (domain) {
873 case RADEON_GEM_DOMAIN_VRAM:
874 placement = "VRAM";
875 break;
876 case RADEON_GEM_DOMAIN_GTT:
877 placement = " GTT";
878 break;
879 case RADEON_GEM_DOMAIN_CPU:
880 default:
881 placement = " CPU";
882 break;
883 }
884 seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
885 i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
886 placement, (unsigned long)rbo->pid);
887 i++;
888 }
889 mutex_unlock(&rdev->gem.mutex);
890 return 0;
891}
892
893DEFINE_SHOW_ATTRIBUTE(radeon_debugfs_gem_info);
894#endif
895
896void radeon_gem_debugfs_init(struct radeon_device *rdev)
897{
898#if defined(CONFIG_DEBUG_FS)
899 struct dentry *root = rdev_to_drm(rdev)->primary->debugfs_root;
900
901 debugfs_create_file("radeon_gem_info", 0444, root, rdev,
902 &radeon_debugfs_gem_info_fops);
903
904#endif
905}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/iosys-map.h>
30#include <linux/pci.h>
31
32#include <drm/drm_device.h>
33#include <drm/drm_file.h>
34#include <drm/drm_gem_ttm_helper.h>
35#include <drm/radeon_drm.h>
36
37#include "radeon.h"
38#include "radeon_prime.h"
39
40struct dma_buf *radeon_gem_prime_export(struct drm_gem_object *gobj,
41 int flags);
42struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
43int radeon_gem_prime_pin(struct drm_gem_object *obj);
44void radeon_gem_prime_unpin(struct drm_gem_object *obj);
45
46const struct drm_gem_object_funcs radeon_gem_object_funcs;
47
48static vm_fault_t radeon_gem_fault(struct vm_fault *vmf)
49{
50 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
51 struct radeon_device *rdev = radeon_get_rdev(bo->bdev);
52 vm_fault_t ret;
53
54 down_read(&rdev->pm.mclk_lock);
55
56 ret = ttm_bo_vm_reserve(bo, vmf);
57 if (ret)
58 goto unlock_mclk;
59
60 ret = radeon_bo_fault_reserve_notify(bo);
61 if (ret)
62 goto unlock_resv;
63
64 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
65 TTM_BO_VM_NUM_PREFAULT);
66 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
67 goto unlock_mclk;
68
69unlock_resv:
70 dma_resv_unlock(bo->base.resv);
71
72unlock_mclk:
73 up_read(&rdev->pm.mclk_lock);
74 return ret;
75}
76
77static const struct vm_operations_struct radeon_gem_vm_ops = {
78 .fault = radeon_gem_fault,
79 .open = ttm_bo_vm_open,
80 .close = ttm_bo_vm_close,
81 .access = ttm_bo_vm_access
82};
83
84static void radeon_gem_object_free(struct drm_gem_object *gobj)
85{
86 struct radeon_bo *robj = gem_to_radeon_bo(gobj);
87
88 if (robj) {
89 radeon_mn_unregister(robj);
90 radeon_bo_unref(&robj);
91 }
92}
93
94int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
95 int alignment, int initial_domain,
96 u32 flags, bool kernel,
97 struct drm_gem_object **obj)
98{
99 struct radeon_bo *robj;
100 unsigned long max_size;
101 int r;
102
103 *obj = NULL;
104 /* At least align on page size */
105 if (alignment < PAGE_SIZE) {
106 alignment = PAGE_SIZE;
107 }
108
109 /* Maximum bo size is the unpinned gtt size since we use the gtt to
110 * handle vram to system pool migrations.
111 */
112 max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
113 if (size > max_size) {
114 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
115 size >> 20, max_size >> 20);
116 return -ENOMEM;
117 }
118
119retry:
120 r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
121 flags, NULL, NULL, &robj);
122 if (r) {
123 if (r != -ERESTARTSYS) {
124 if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
125 initial_domain |= RADEON_GEM_DOMAIN_GTT;
126 goto retry;
127 }
128 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
129 size, initial_domain, alignment, r);
130 }
131 return r;
132 }
133 *obj = &robj->tbo.base;
134 (*obj)->funcs = &radeon_gem_object_funcs;
135 robj->pid = task_pid_nr(current);
136
137 mutex_lock(&rdev->gem.mutex);
138 list_add_tail(&robj->list, &rdev->gem.objects);
139 mutex_unlock(&rdev->gem.mutex);
140
141 return 0;
142}
143
144static int radeon_gem_set_domain(struct drm_gem_object *gobj,
145 uint32_t rdomain, uint32_t wdomain)
146{
147 struct radeon_bo *robj;
148 uint32_t domain;
149 long r;
150
151 /* FIXME: reeimplement */
152 robj = gem_to_radeon_bo(gobj);
153 /* work out where to validate the buffer to */
154 domain = wdomain;
155 if (!domain) {
156 domain = rdomain;
157 }
158 if (!domain) {
159 /* Do nothings */
160 pr_warn("Set domain without domain !\n");
161 return 0;
162 }
163 if (domain == RADEON_GEM_DOMAIN_CPU) {
164 /* Asking for cpu access wait for object idle */
165 r = dma_resv_wait_timeout(robj->tbo.base.resv,
166 DMA_RESV_USAGE_BOOKKEEP,
167 true, 30 * HZ);
168 if (!r)
169 r = -EBUSY;
170
171 if (r < 0 && r != -EINTR) {
172 pr_err("Failed to wait for object: %li\n", r);
173 return r;
174 }
175 }
176 if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
177 /* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
178 return -EINVAL;
179 }
180 return 0;
181}
182
183int radeon_gem_init(struct radeon_device *rdev)
184{
185 INIT_LIST_HEAD(&rdev->gem.objects);
186 return 0;
187}
188
189void radeon_gem_fini(struct radeon_device *rdev)
190{
191 radeon_bo_force_delete(rdev);
192}
193
194/*
195 * Call from drm_gem_handle_create which appear in both new and open ioctl
196 * case.
197 */
198static int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
199{
200 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
201 struct radeon_device *rdev = rbo->rdev;
202 struct radeon_fpriv *fpriv = file_priv->driver_priv;
203 struct radeon_vm *vm = &fpriv->vm;
204 struct radeon_bo_va *bo_va;
205 int r;
206
207 if ((rdev->family < CHIP_CAYMAN) ||
208 (!rdev->accel_working)) {
209 return 0;
210 }
211
212 r = radeon_bo_reserve(rbo, false);
213 if (r) {
214 return r;
215 }
216
217 bo_va = radeon_vm_bo_find(vm, rbo);
218 if (!bo_va) {
219 bo_va = radeon_vm_bo_add(rdev, vm, rbo);
220 } else {
221 ++bo_va->ref_count;
222 }
223 radeon_bo_unreserve(rbo);
224
225 return 0;
226}
227
228static void radeon_gem_object_close(struct drm_gem_object *obj,
229 struct drm_file *file_priv)
230{
231 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
232 struct radeon_device *rdev = rbo->rdev;
233 struct radeon_fpriv *fpriv = file_priv->driver_priv;
234 struct radeon_vm *vm = &fpriv->vm;
235 struct radeon_bo_va *bo_va;
236 int r;
237
238 if ((rdev->family < CHIP_CAYMAN) ||
239 (!rdev->accel_working)) {
240 return;
241 }
242
243 r = radeon_bo_reserve(rbo, true);
244 if (r) {
245 dev_err(rdev->dev, "leaking bo va because "
246 "we fail to reserve bo (%d)\n", r);
247 return;
248 }
249 bo_va = radeon_vm_bo_find(vm, rbo);
250 if (bo_va) {
251 if (--bo_va->ref_count == 0) {
252 radeon_vm_bo_rmv(rdev, bo_va);
253 }
254 }
255 radeon_bo_unreserve(rbo);
256}
257
258static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
259{
260 if (r == -EDEADLK) {
261 r = radeon_gpu_reset(rdev);
262 if (!r)
263 r = -EAGAIN;
264 }
265 return r;
266}
267
268static int radeon_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
269{
270 struct radeon_bo *bo = gem_to_radeon_bo(obj);
271 struct radeon_device *rdev = radeon_get_rdev(bo->tbo.bdev);
272
273 if (radeon_ttm_tt_has_userptr(rdev, bo->tbo.ttm))
274 return -EPERM;
275
276 return drm_gem_ttm_mmap(obj, vma);
277}
278
279const struct drm_gem_object_funcs radeon_gem_object_funcs = {
280 .free = radeon_gem_object_free,
281 .open = radeon_gem_object_open,
282 .close = radeon_gem_object_close,
283 .export = radeon_gem_prime_export,
284 .pin = radeon_gem_prime_pin,
285 .unpin = radeon_gem_prime_unpin,
286 .get_sg_table = radeon_gem_prime_get_sg_table,
287 .vmap = drm_gem_ttm_vmap,
288 .vunmap = drm_gem_ttm_vunmap,
289 .mmap = radeon_gem_object_mmap,
290 .vm_ops = &radeon_gem_vm_ops,
291};
292
293/*
294 * GEM ioctls.
295 */
296int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
297 struct drm_file *filp)
298{
299 struct radeon_device *rdev = dev->dev_private;
300 struct drm_radeon_gem_info *args = data;
301 struct ttm_resource_manager *man;
302
303 man = ttm_manager_type(&rdev->mman.bdev, TTM_PL_VRAM);
304
305 args->vram_size = (u64)man->size << PAGE_SHIFT;
306 args->vram_visible = rdev->mc.visible_vram_size;
307 args->vram_visible -= rdev->vram_pin_size;
308 args->gart_size = rdev->mc.gtt_size;
309 args->gart_size -= rdev->gart_pin_size;
310
311 return 0;
312}
313
314int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
315 struct drm_file *filp)
316{
317 /* TODO: implement */
318 DRM_ERROR("unimplemented %s\n", __func__);
319 return -ENOSYS;
320}
321
322int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
323 struct drm_file *filp)
324{
325 /* TODO: implement */
326 DRM_ERROR("unimplemented %s\n", __func__);
327 return -ENOSYS;
328}
329
330int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
331 struct drm_file *filp)
332{
333 struct radeon_device *rdev = dev->dev_private;
334 struct drm_radeon_gem_create *args = data;
335 struct drm_gem_object *gobj;
336 uint32_t handle;
337 int r;
338
339 down_read(&rdev->exclusive_lock);
340 /* create a gem object to contain this object in */
341 args->size = roundup(args->size, PAGE_SIZE);
342 r = radeon_gem_object_create(rdev, args->size, args->alignment,
343 args->initial_domain, args->flags,
344 false, &gobj);
345 if (r) {
346 up_read(&rdev->exclusive_lock);
347 r = radeon_gem_handle_lockup(rdev, r);
348 return r;
349 }
350 r = drm_gem_handle_create(filp, gobj, &handle);
351 /* drop reference from allocate - handle holds it now */
352 drm_gem_object_put(gobj);
353 if (r) {
354 up_read(&rdev->exclusive_lock);
355 r = radeon_gem_handle_lockup(rdev, r);
356 return r;
357 }
358 args->handle = handle;
359 up_read(&rdev->exclusive_lock);
360 return 0;
361}
362
363int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
364 struct drm_file *filp)
365{
366 struct ttm_operation_ctx ctx = { true, false };
367 struct radeon_device *rdev = dev->dev_private;
368 struct drm_radeon_gem_userptr *args = data;
369 struct drm_gem_object *gobj;
370 struct radeon_bo *bo;
371 uint32_t handle;
372 int r;
373
374 args->addr = untagged_addr(args->addr);
375
376 if (offset_in_page(args->addr | args->size))
377 return -EINVAL;
378
379 /* reject unknown flag values */
380 if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
381 RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
382 RADEON_GEM_USERPTR_REGISTER))
383 return -EINVAL;
384
385 if (args->flags & RADEON_GEM_USERPTR_READONLY) {
386 /* readonly pages not tested on older hardware */
387 if (rdev->family < CHIP_R600)
388 return -EINVAL;
389
390 } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
391 !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
392
393 /* if we want to write to it we must require anonymous
394 memory and install a MMU notifier */
395 return -EACCES;
396 }
397
398 down_read(&rdev->exclusive_lock);
399
400 /* create a gem object to contain this object in */
401 r = radeon_gem_object_create(rdev, args->size, 0,
402 RADEON_GEM_DOMAIN_CPU, 0,
403 false, &gobj);
404 if (r)
405 goto handle_lockup;
406
407 bo = gem_to_radeon_bo(gobj);
408 r = radeon_ttm_tt_set_userptr(rdev, bo->tbo.ttm, args->addr, args->flags);
409 if (r)
410 goto release_object;
411
412 if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
413 r = radeon_mn_register(bo, args->addr);
414 if (r)
415 goto release_object;
416 }
417
418 if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
419 mmap_read_lock(current->mm);
420 r = radeon_bo_reserve(bo, true);
421 if (r) {
422 mmap_read_unlock(current->mm);
423 goto release_object;
424 }
425
426 radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
427 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
428 radeon_bo_unreserve(bo);
429 mmap_read_unlock(current->mm);
430 if (r)
431 goto release_object;
432 }
433
434 r = drm_gem_handle_create(filp, gobj, &handle);
435 /* drop reference from allocate - handle holds it now */
436 drm_gem_object_put(gobj);
437 if (r)
438 goto handle_lockup;
439
440 args->handle = handle;
441 up_read(&rdev->exclusive_lock);
442 return 0;
443
444release_object:
445 drm_gem_object_put(gobj);
446
447handle_lockup:
448 up_read(&rdev->exclusive_lock);
449 r = radeon_gem_handle_lockup(rdev, r);
450
451 return r;
452}
453
454int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
455 struct drm_file *filp)
456{
457 /* transition the BO to a domain -
458 * just validate the BO into a certain domain */
459 struct radeon_device *rdev = dev->dev_private;
460 struct drm_radeon_gem_set_domain *args = data;
461 struct drm_gem_object *gobj;
462 struct radeon_bo *robj;
463 int r;
464
465 /* for now if someone requests domain CPU -
466 * just make sure the buffer is finished with */
467 down_read(&rdev->exclusive_lock);
468
469 /* just do a BO wait for now */
470 gobj = drm_gem_object_lookup(filp, args->handle);
471 if (gobj == NULL) {
472 up_read(&rdev->exclusive_lock);
473 return -ENOENT;
474 }
475 robj = gem_to_radeon_bo(gobj);
476
477 r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
478
479 drm_gem_object_put(gobj);
480 up_read(&rdev->exclusive_lock);
481 r = radeon_gem_handle_lockup(robj->rdev, r);
482 return r;
483}
484
485int radeon_mode_dumb_mmap(struct drm_file *filp,
486 struct drm_device *dev,
487 uint32_t handle, uint64_t *offset_p)
488{
489 struct drm_gem_object *gobj;
490 struct radeon_bo *robj;
491
492 gobj = drm_gem_object_lookup(filp, handle);
493 if (gobj == NULL) {
494 return -ENOENT;
495 }
496 robj = gem_to_radeon_bo(gobj);
497 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) {
498 drm_gem_object_put(gobj);
499 return -EPERM;
500 }
501 *offset_p = radeon_bo_mmap_offset(robj);
502 drm_gem_object_put(gobj);
503 return 0;
504}
505
506int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
507 struct drm_file *filp)
508{
509 struct drm_radeon_gem_mmap *args = data;
510
511 return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
512}
513
514int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
515 struct drm_file *filp)
516{
517 struct drm_radeon_gem_busy *args = data;
518 struct drm_gem_object *gobj;
519 struct radeon_bo *robj;
520 int r;
521 uint32_t cur_placement = 0;
522
523 gobj = drm_gem_object_lookup(filp, args->handle);
524 if (gobj == NULL) {
525 return -ENOENT;
526 }
527 robj = gem_to_radeon_bo(gobj);
528
529 r = dma_resv_test_signaled(robj->tbo.base.resv, DMA_RESV_USAGE_READ);
530 if (r == 0)
531 r = -EBUSY;
532 else
533 r = 0;
534
535 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
536 args->domain = radeon_mem_type_to_domain(cur_placement);
537 drm_gem_object_put(gobj);
538 return r;
539}
540
541int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
542 struct drm_file *filp)
543{
544 struct radeon_device *rdev = dev->dev_private;
545 struct drm_radeon_gem_wait_idle *args = data;
546 struct drm_gem_object *gobj;
547 struct radeon_bo *robj;
548 int r = 0;
549 uint32_t cur_placement = 0;
550 long ret;
551
552 gobj = drm_gem_object_lookup(filp, args->handle);
553 if (gobj == NULL) {
554 return -ENOENT;
555 }
556 robj = gem_to_radeon_bo(gobj);
557
558 ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ,
559 true, 30 * HZ);
560 if (ret == 0)
561 r = -EBUSY;
562 else if (ret < 0)
563 r = ret;
564
565 /* Flush HDP cache via MMIO if necessary */
566 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
567 if (rdev->asic->mmio_hdp_flush &&
568 radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
569 robj->rdev->asic->mmio_hdp_flush(rdev);
570 drm_gem_object_put(gobj);
571 r = radeon_gem_handle_lockup(rdev, r);
572 return r;
573}
574
575int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
576 struct drm_file *filp)
577{
578 struct drm_radeon_gem_set_tiling *args = data;
579 struct drm_gem_object *gobj;
580 struct radeon_bo *robj;
581 int r = 0;
582
583 DRM_DEBUG("%d \n", args->handle);
584 gobj = drm_gem_object_lookup(filp, args->handle);
585 if (gobj == NULL)
586 return -ENOENT;
587 robj = gem_to_radeon_bo(gobj);
588 r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
589 drm_gem_object_put(gobj);
590 return r;
591}
592
593int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
594 struct drm_file *filp)
595{
596 struct drm_radeon_gem_get_tiling *args = data;
597 struct drm_gem_object *gobj;
598 struct radeon_bo *rbo;
599 int r = 0;
600
601 DRM_DEBUG("\n");
602 gobj = drm_gem_object_lookup(filp, args->handle);
603 if (gobj == NULL)
604 return -ENOENT;
605 rbo = gem_to_radeon_bo(gobj);
606 r = radeon_bo_reserve(rbo, false);
607 if (unlikely(r != 0))
608 goto out;
609 radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
610 radeon_bo_unreserve(rbo);
611out:
612 drm_gem_object_put(gobj);
613 return r;
614}
615
616/**
617 * radeon_gem_va_update_vm -update the bo_va in its VM
618 *
619 * @rdev: radeon_device pointer
620 * @bo_va: bo_va to update
621 *
622 * Update the bo_va directly after setting it's address. Errors are not
623 * vital here, so they are not reported back to userspace.
624 */
625static void radeon_gem_va_update_vm(struct radeon_device *rdev,
626 struct radeon_bo_va *bo_va)
627{
628 struct ttm_validate_buffer tv, *entry;
629 struct radeon_bo_list *vm_bos;
630 struct ww_acquire_ctx ticket;
631 struct list_head list;
632 unsigned domain;
633 int r;
634
635 INIT_LIST_HEAD(&list);
636
637 tv.bo = &bo_va->bo->tbo;
638 tv.num_shared = 1;
639 list_add(&tv.head, &list);
640
641 vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
642 if (!vm_bos)
643 return;
644
645 r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
646 if (r)
647 goto error_free;
648
649 list_for_each_entry(entry, &list, head) {
650 domain = radeon_mem_type_to_domain(entry->bo->resource->mem_type);
651 /* if anything is swapped out don't swap it in here,
652 just abort and wait for the next CS */
653 if (domain == RADEON_GEM_DOMAIN_CPU)
654 goto error_unreserve;
655 }
656
657 mutex_lock(&bo_va->vm->mutex);
658 r = radeon_vm_clear_freed(rdev, bo_va->vm);
659 if (r)
660 goto error_unlock;
661
662 if (bo_va->it.start)
663 r = radeon_vm_bo_update(rdev, bo_va, bo_va->bo->tbo.resource);
664
665error_unlock:
666 mutex_unlock(&bo_va->vm->mutex);
667
668error_unreserve:
669 ttm_eu_backoff_reservation(&ticket, &list);
670
671error_free:
672 kvfree(vm_bos);
673
674 if (r && r != -ERESTARTSYS)
675 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
676}
677
678int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
679 struct drm_file *filp)
680{
681 struct drm_radeon_gem_va *args = data;
682 struct drm_gem_object *gobj;
683 struct radeon_device *rdev = dev->dev_private;
684 struct radeon_fpriv *fpriv = filp->driver_priv;
685 struct radeon_bo *rbo;
686 struct radeon_bo_va *bo_va;
687 u32 invalid_flags;
688 int r = 0;
689
690 if (!rdev->vm_manager.enabled) {
691 args->operation = RADEON_VA_RESULT_ERROR;
692 return -ENOTTY;
693 }
694
695 /* !! DONT REMOVE !!
696 * We don't support vm_id yet, to be sure we don't have broken
697 * userspace, reject anyone trying to use non 0 value thus moving
698 * forward we can use those fields without breaking existant userspace
699 */
700 if (args->vm_id) {
701 args->operation = RADEON_VA_RESULT_ERROR;
702 return -EINVAL;
703 }
704
705 if (args->offset < RADEON_VA_RESERVED_SIZE) {
706 dev_err(dev->dev,
707 "offset 0x%lX is in reserved area 0x%X\n",
708 (unsigned long)args->offset,
709 RADEON_VA_RESERVED_SIZE);
710 args->operation = RADEON_VA_RESULT_ERROR;
711 return -EINVAL;
712 }
713
714 /* don't remove, we need to enforce userspace to set the snooped flag
715 * otherwise we will endup with broken userspace and we won't be able
716 * to enable this feature without adding new interface
717 */
718 invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
719 if ((args->flags & invalid_flags)) {
720 dev_err(dev->dev, "invalid flags 0x%08X vs 0x%08X\n",
721 args->flags, invalid_flags);
722 args->operation = RADEON_VA_RESULT_ERROR;
723 return -EINVAL;
724 }
725
726 switch (args->operation) {
727 case RADEON_VA_MAP:
728 case RADEON_VA_UNMAP:
729 break;
730 default:
731 dev_err(dev->dev, "unsupported operation %d\n",
732 args->operation);
733 args->operation = RADEON_VA_RESULT_ERROR;
734 return -EINVAL;
735 }
736
737 gobj = drm_gem_object_lookup(filp, args->handle);
738 if (gobj == NULL) {
739 args->operation = RADEON_VA_RESULT_ERROR;
740 return -ENOENT;
741 }
742 rbo = gem_to_radeon_bo(gobj);
743 r = radeon_bo_reserve(rbo, false);
744 if (r) {
745 args->operation = RADEON_VA_RESULT_ERROR;
746 drm_gem_object_put(gobj);
747 return r;
748 }
749 bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
750 if (!bo_va) {
751 args->operation = RADEON_VA_RESULT_ERROR;
752 radeon_bo_unreserve(rbo);
753 drm_gem_object_put(gobj);
754 return -ENOENT;
755 }
756
757 switch (args->operation) {
758 case RADEON_VA_MAP:
759 if (bo_va->it.start) {
760 args->operation = RADEON_VA_RESULT_VA_EXIST;
761 args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
762 radeon_bo_unreserve(rbo);
763 goto out;
764 }
765 r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
766 break;
767 case RADEON_VA_UNMAP:
768 r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
769 break;
770 default:
771 break;
772 }
773 if (!r)
774 radeon_gem_va_update_vm(rdev, bo_va);
775 args->operation = RADEON_VA_RESULT_OK;
776 if (r) {
777 args->operation = RADEON_VA_RESULT_ERROR;
778 }
779out:
780 drm_gem_object_put(gobj);
781 return r;
782}
783
784int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
785 struct drm_file *filp)
786{
787 struct drm_radeon_gem_op *args = data;
788 struct drm_gem_object *gobj;
789 struct radeon_bo *robj;
790 int r;
791
792 gobj = drm_gem_object_lookup(filp, args->handle);
793 if (gobj == NULL) {
794 return -ENOENT;
795 }
796 robj = gem_to_radeon_bo(gobj);
797
798 r = -EPERM;
799 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm))
800 goto out;
801
802 r = radeon_bo_reserve(robj, false);
803 if (unlikely(r))
804 goto out;
805
806 switch (args->op) {
807 case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
808 args->value = robj->initial_domain;
809 break;
810 case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
811 robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
812 RADEON_GEM_DOMAIN_GTT |
813 RADEON_GEM_DOMAIN_CPU);
814 break;
815 default:
816 r = -EINVAL;
817 }
818
819 radeon_bo_unreserve(robj);
820out:
821 drm_gem_object_put(gobj);
822 return r;
823}
824
825int radeon_mode_dumb_create(struct drm_file *file_priv,
826 struct drm_device *dev,
827 struct drm_mode_create_dumb *args)
828{
829 struct radeon_device *rdev = dev->dev_private;
830 struct drm_gem_object *gobj;
831 uint32_t handle;
832 int r;
833
834 args->pitch = radeon_align_pitch(rdev, args->width,
835 DIV_ROUND_UP(args->bpp, 8), 0);
836 args->size = (u64)args->pitch * args->height;
837 args->size = ALIGN(args->size, PAGE_SIZE);
838
839 r = radeon_gem_object_create(rdev, args->size, 0,
840 RADEON_GEM_DOMAIN_VRAM, 0,
841 false, &gobj);
842 if (r)
843 return -ENOMEM;
844
845 r = drm_gem_handle_create(file_priv, gobj, &handle);
846 /* drop reference from allocate - handle holds it now */
847 drm_gem_object_put(gobj);
848 if (r) {
849 return r;
850 }
851 args->handle = handle;
852 return 0;
853}
854
855#if defined(CONFIG_DEBUG_FS)
856static int radeon_debugfs_gem_info_show(struct seq_file *m, void *unused)
857{
858 struct radeon_device *rdev = (struct radeon_device *)m->private;
859 struct radeon_bo *rbo;
860 unsigned i = 0;
861
862 mutex_lock(&rdev->gem.mutex);
863 list_for_each_entry(rbo, &rdev->gem.objects, list) {
864 unsigned domain;
865 const char *placement;
866
867 domain = radeon_mem_type_to_domain(rbo->tbo.resource->mem_type);
868 switch (domain) {
869 case RADEON_GEM_DOMAIN_VRAM:
870 placement = "VRAM";
871 break;
872 case RADEON_GEM_DOMAIN_GTT:
873 placement = " GTT";
874 break;
875 case RADEON_GEM_DOMAIN_CPU:
876 default:
877 placement = " CPU";
878 break;
879 }
880 seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
881 i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
882 placement, (unsigned long)rbo->pid);
883 i++;
884 }
885 mutex_unlock(&rdev->gem.mutex);
886 return 0;
887}
888
889DEFINE_SHOW_ATTRIBUTE(radeon_debugfs_gem_info);
890#endif
891
892void radeon_gem_debugfs_init(struct radeon_device *rdev)
893{
894#if defined(CONFIG_DEBUG_FS)
895 struct dentry *root = rdev->ddev->primary->debugfs_root;
896
897 debugfs_create_file("radeon_gem_info", 0444, root, rdev,
898 &radeon_debugfs_gem_info_fops);
899
900#endif
901}