Linux Audio

Check our new training course

Loading...
v6.13.7
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/*
  3 *  linux/arch/arm/mm/cache-v4wt.S
  4 *
  5 *  Copyright (C) 1997-2002 Russell king
  6 *
  7 *  ARMv4 write through cache operations support.
  8 *
  9 *  We assume that the write buffer is not enabled.
 10 */
 11#include <linux/linkage.h>
 12#include <linux/init.h>
 13#include <linux/cfi_types.h>
 14#include <asm/assembler.h>
 15#include <asm/page.h>
 16#include "proc-macros.S"
 17
 18/*
 19 * The size of one data cache line.
 20 */
 21#define CACHE_DLINESIZE	32
 22
 23/*
 24 * The number of data cache segments.
 25 */
 26#define CACHE_DSEGMENTS	8
 27
 28/*
 29 * The number of lines in a cache segment.
 30 */
 31#define CACHE_DENTRIES	64
 32
 33/*
 34 * This is the size at which it becomes more efficient to
 35 * clean the whole cache, rather than using the individual
 36 * cache line maintenance instructions.
 37 *
 38 * *** This needs benchmarking
 39 */
 40#define CACHE_DLIMIT	16384
 41
 42/*
 43 *	flush_icache_all()
 44 *
 45 *	Unconditionally clean and invalidate the entire icache.
 46 */
 47SYM_TYPED_FUNC_START(v4wt_flush_icache_all)
 48	mov	r0, #0
 49	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
 50	ret	lr
 51SYM_FUNC_END(v4wt_flush_icache_all)
 52
 53/*
 54 *	flush_user_cache_all()
 55 *
 56 *	Invalidate all cache entries in a particular address
 57 *	space.
 58 */
 59SYM_FUNC_ALIAS(v4wt_flush_user_cache_all, v4wt_flush_kern_cache_all)
 60
 61/*
 62 *	flush_kern_cache_all()
 63 *
 64 *	Clean and invalidate the entire cache.
 65 */
 66SYM_TYPED_FUNC_START(v4wt_flush_kern_cache_all)
 67	mov	r2, #VM_EXEC
 68	mov	ip, #0
 69__flush_whole_cache:
 70	tst	r2, #VM_EXEC
 71	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
 72	mcr	p15, 0, ip, c7, c6, 0		@ invalidate D cache
 73	ret	lr
 74SYM_FUNC_END(v4wt_flush_kern_cache_all)
 75
 76/*
 77 *	flush_user_cache_range(start, end, flags)
 78 *
 79 *	Clean and invalidate a range of cache entries in the specified
 80 *	address space.
 81 *
 82 *	- start - start address (inclusive, page aligned)
 83 *	- end	- end address (exclusive, page aligned)
 84 *	- flags	- vma_area_struct flags describing address space
 85 */
 86SYM_TYPED_FUNC_START(v4wt_flush_user_cache_range)
 87	sub	r3, r1, r0			@ calculate total size
 88	cmp	r3, #CACHE_DLIMIT
 89	bhs	__flush_whole_cache
 90
 911:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
 92	tst	r2, #VM_EXEC
 93	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate I entry
 94	add	r0, r0, #CACHE_DLINESIZE
 95	cmp	r0, r1
 96	blo	1b
 97	ret	lr
 98SYM_FUNC_END(v4wt_flush_user_cache_range)
 99
100/*
101 *	coherent_kern_range(start, end)
102 *
103 *	Ensure coherency between the Icache and the Dcache in the
104 *	region described by start.  If you have non-snooping
105 *	Harvard caches, you need to implement this function.
106 *
107 *	- start  - virtual start address
108 *	- end	 - virtual end address
109 */
110SYM_TYPED_FUNC_START(v4wt_coherent_kern_range)
111#ifdef CONFIG_CFI_CLANG /* Fallthrough if !CFI */
112	b	v4wt_coherent_user_range
113#endif
114SYM_FUNC_END(v4wt_coherent_kern_range)
115
116/*
117 *	coherent_user_range(start, end)
118 *
119 *	Ensure coherency between the Icache and the Dcache in the
120 *	region described by start.  If you have non-snooping
121 *	Harvard caches, you need to implement this function.
122 *
123 *	- start  - virtual start address
124 *	- end	 - virtual end address
125 */
126SYM_TYPED_FUNC_START(v4wt_coherent_user_range)
127	bic	r0, r0, #CACHE_DLINESIZE - 1
1281:	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry
129	add	r0, r0, #CACHE_DLINESIZE
130	cmp	r0, r1
131	blo	1b
132	mov	r0, #0
133	ret	lr
134SYM_FUNC_END(v4wt_coherent_user_range)
135
136/*
137 *	flush_kern_dcache_area(void *addr, size_t size)
138 *
139 *	Ensure no D cache aliasing occurs, either with itself or
140 *	the I cache
141 *
142 *	- addr	- kernel address
143 *	- size	- region size
144 */
145SYM_TYPED_FUNC_START(v4wt_flush_kern_dcache_area)
146	mov	r2, #0
147	mcr	p15, 0, r2, c7, c5, 0		@ invalidate I cache
148	add	r1, r0, r1
149	b	v4wt_dma_inv_range
150SYM_FUNC_END(v4wt_flush_kern_dcache_area)
151
152/*
153 *	dma_inv_range(start, end)
154 *
155 *	Invalidate (discard) the specified virtual address range.
156 *	May not write back any entries.  If 'start' or 'end'
157 *	are not cache line aligned, those lines must be written
158 *	back.
159 *
160 *	- start  - virtual start address
161 *	- end	 - virtual end address
162 */
163v4wt_dma_inv_range:
164	bic	r0, r0, #CACHE_DLINESIZE - 1
1651:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
166	add	r0, r0, #CACHE_DLINESIZE
167	cmp	r0, r1
168	blo	1b
169	ret	lr
170
171/*
172 *	dma_flush_range(start, end)
173 *
174 *	Clean and invalidate the specified virtual address range.
175 *
176 *	- start  - virtual start address
177 *	- end	 - virtual end address
178*/
179SYM_TYPED_FUNC_START(v4wt_dma_flush_range)
180	b	v4wt_dma_inv_range
181SYM_FUNC_END(v4wt_dma_flush_range)
182
183/*
184 *	dma_unmap_area(start, size, dir)
185 *	- start	- kernel virtual start address
186 *	- size	- size of region
187 *	- dir	- DMA direction
188 */
189SYM_TYPED_FUNC_START(v4wt_dma_unmap_area)
190	add	r1, r1, r0
191	teq	r2, #DMA_TO_DEVICE
192	bne	v4wt_dma_inv_range
193	ret	lr
194SYM_FUNC_END(v4wt_dma_unmap_area)
195
196/*
197 *	dma_map_area(start, size, dir)
198 *	- start	- kernel virtual start address
199 *	- size	- size of region
200 *	- dir	- DMA direction
201 */
202SYM_TYPED_FUNC_START(v4wt_dma_map_area)
203	ret	lr
204SYM_FUNC_END(v4wt_dma_map_area)
 
 
 
 
 
 
 
 
 
v6.2
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/*
  3 *  linux/arch/arm/mm/cache-v4wt.S
  4 *
  5 *  Copyright (C) 1997-2002 Russell king
  6 *
  7 *  ARMv4 write through cache operations support.
  8 *
  9 *  We assume that the write buffer is not enabled.
 10 */
 11#include <linux/linkage.h>
 12#include <linux/init.h>
 
 13#include <asm/assembler.h>
 14#include <asm/page.h>
 15#include "proc-macros.S"
 16
 17/*
 18 * The size of one data cache line.
 19 */
 20#define CACHE_DLINESIZE	32
 21
 22/*
 23 * The number of data cache segments.
 24 */
 25#define CACHE_DSEGMENTS	8
 26
 27/*
 28 * The number of lines in a cache segment.
 29 */
 30#define CACHE_DENTRIES	64
 31
 32/*
 33 * This is the size at which it becomes more efficient to
 34 * clean the whole cache, rather than using the individual
 35 * cache line maintenance instructions.
 36 *
 37 * *** This needs benchmarking
 38 */
 39#define CACHE_DLIMIT	16384
 40
 41/*
 42 *	flush_icache_all()
 43 *
 44 *	Unconditionally clean and invalidate the entire icache.
 45 */
 46ENTRY(v4wt_flush_icache_all)
 47	mov	r0, #0
 48	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
 49	ret	lr
 50ENDPROC(v4wt_flush_icache_all)
 51
 52/*
 53 *	flush_user_cache_all()
 54 *
 55 *	Invalidate all cache entries in a particular address
 56 *	space.
 57 */
 58ENTRY(v4wt_flush_user_cache_all)
 59	/* FALLTHROUGH */
 60/*
 61 *	flush_kern_cache_all()
 62 *
 63 *	Clean and invalidate the entire cache.
 64 */
 65ENTRY(v4wt_flush_kern_cache_all)
 66	mov	r2, #VM_EXEC
 67	mov	ip, #0
 68__flush_whole_cache:
 69	tst	r2, #VM_EXEC
 70	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
 71	mcr	p15, 0, ip, c7, c6, 0		@ invalidate D cache
 72	ret	lr
 
 73
 74/*
 75 *	flush_user_cache_range(start, end, flags)
 76 *
 77 *	Clean and invalidate a range of cache entries in the specified
 78 *	address space.
 79 *
 80 *	- start - start address (inclusive, page aligned)
 81 *	- end	- end address (exclusive, page aligned)
 82 *	- flags	- vma_area_struct flags describing address space
 83 */
 84ENTRY(v4wt_flush_user_cache_range)
 85	sub	r3, r1, r0			@ calculate total size
 86	cmp	r3, #CACHE_DLIMIT
 87	bhs	__flush_whole_cache
 88
 891:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
 90	tst	r2, #VM_EXEC
 91	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate I entry
 92	add	r0, r0, #CACHE_DLINESIZE
 93	cmp	r0, r1
 94	blo	1b
 95	ret	lr
 
 96
 97/*
 98 *	coherent_kern_range(start, end)
 99 *
100 *	Ensure coherency between the Icache and the Dcache in the
101 *	region described by start.  If you have non-snooping
102 *	Harvard caches, you need to implement this function.
103 *
104 *	- start  - virtual start address
105 *	- end	 - virtual end address
106 */
107ENTRY(v4wt_coherent_kern_range)
108	/* FALLTRHOUGH */
 
 
 
109
110/*
111 *	coherent_user_range(start, end)
112 *
113 *	Ensure coherency between the Icache and the Dcache in the
114 *	region described by start.  If you have non-snooping
115 *	Harvard caches, you need to implement this function.
116 *
117 *	- start  - virtual start address
118 *	- end	 - virtual end address
119 */
120ENTRY(v4wt_coherent_user_range)
121	bic	r0, r0, #CACHE_DLINESIZE - 1
1221:	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry
123	add	r0, r0, #CACHE_DLINESIZE
124	cmp	r0, r1
125	blo	1b
126	mov	r0, #0
127	ret	lr
 
128
129/*
130 *	flush_kern_dcache_area(void *addr, size_t size)
131 *
132 *	Ensure no D cache aliasing occurs, either with itself or
133 *	the I cache
134 *
135 *	- addr	- kernel address
136 *	- size	- region size
137 */
138ENTRY(v4wt_flush_kern_dcache_area)
139	mov	r2, #0
140	mcr	p15, 0, r2, c7, c5, 0		@ invalidate I cache
141	add	r1, r0, r1
142	/* fallthrough */
 
143
144/*
145 *	dma_inv_range(start, end)
146 *
147 *	Invalidate (discard) the specified virtual address range.
148 *	May not write back any entries.  If 'start' or 'end'
149 *	are not cache line aligned, those lines must be written
150 *	back.
151 *
152 *	- start  - virtual start address
153 *	- end	 - virtual end address
154 */
155v4wt_dma_inv_range:
156	bic	r0, r0, #CACHE_DLINESIZE - 1
1571:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
158	add	r0, r0, #CACHE_DLINESIZE
159	cmp	r0, r1
160	blo	1b
161	ret	lr
162
163/*
164 *	dma_flush_range(start, end)
165 *
166 *	Clean and invalidate the specified virtual address range.
167 *
168 *	- start  - virtual start address
169 *	- end	 - virtual end address
170 */
171	.globl	v4wt_dma_flush_range
172	.equ	v4wt_dma_flush_range, v4wt_dma_inv_range
 
173
174/*
175 *	dma_unmap_area(start, size, dir)
176 *	- start	- kernel virtual start address
177 *	- size	- size of region
178 *	- dir	- DMA direction
179 */
180ENTRY(v4wt_dma_unmap_area)
181	add	r1, r1, r0
182	teq	r2, #DMA_TO_DEVICE
183	bne	v4wt_dma_inv_range
184	/* FALLTHROUGH */
 
185
186/*
187 *	dma_map_area(start, size, dir)
188 *	- start	- kernel virtual start address
189 *	- size	- size of region
190 *	- dir	- DMA direction
191 */
192ENTRY(v4wt_dma_map_area)
193	ret	lr
194ENDPROC(v4wt_dma_unmap_area)
195ENDPROC(v4wt_dma_map_area)
196
197	.globl	v4wt_flush_kern_cache_louis
198	.equ	v4wt_flush_kern_cache_louis, v4wt_flush_kern_cache_all
199
200	__INITDATA
201
202	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
203	define_cache_functions v4wt