Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2007 Ben Dooks
4 * Copyright (c) 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
6 * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
7 * Copyright (c) 2017 Samsung Electronics Co., Ltd.
8 *
9 * PWM driver for Samsung SoCs
10 */
11
12#include <linux/bitops.h>
13#include <linux/clk.h>
14#include <linux/export.h>
15#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/platform_device.h>
21#include <linux/pwm.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/time.h>
25
26/* For struct samsung_timer_variant and samsung_pwm_lock. */
27#include <clocksource/samsung_pwm.h>
28
29#define REG_TCFG0 0x00
30#define REG_TCFG1 0x04
31#define REG_TCON 0x08
32
33#define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
34#define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
35
36#define TCFG0_PRESCALER_MASK 0xff
37#define TCFG0_PRESCALER1_SHIFT 8
38
39#define TCFG1_MUX_MASK 0xf
40#define TCFG1_SHIFT(chan) (4 * (chan))
41
42/*
43 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
44 * bits (one channel) after channel 0, so channels have different numbering
45 * when accessing TCON register. See to_tcon_channel() function.
46 *
47 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
48 * in its set of bits is 2 as opposed to 3 for other channels.
49 */
50#define TCON_START(chan) BIT(4 * (chan) + 0)
51#define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
52#define TCON_INVERT(chan) BIT(4 * (chan) + 2)
53#define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
54#define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
55#define TCON_AUTORELOAD(chan) \
56 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
57
58/**
59 * struct samsung_pwm_channel - private data of PWM channel
60 * @period_ns: current period in nanoseconds programmed to the hardware
61 * @duty_ns: current duty time in nanoseconds programmed to the hardware
62 * @tin_ns: time of one timer tick in nanoseconds with current timer rate
63 */
64struct samsung_pwm_channel {
65 u32 period_ns;
66 u32 duty_ns;
67 u32 tin_ns;
68};
69
70/**
71 * struct samsung_pwm_chip - private data of PWM chip
72 * @variant: local copy of hardware variant data
73 * @inverter_mask: inverter status for all channels - one bit per channel
74 * @disabled_mask: disabled status for all channels - one bit per channel
75 * @base: base address of mapped PWM registers
76 * @base_clk: base clock used to drive the timers
77 * @tclk0: external clock 0 (can be ERR_PTR if not present)
78 * @tclk1: external clock 1 (can be ERR_PTR if not present)
79 * @channel: per channel driver data
80 */
81struct samsung_pwm_chip {
82 struct samsung_pwm_variant variant;
83 u8 inverter_mask;
84 u8 disabled_mask;
85
86 void __iomem *base;
87 struct clk *base_clk;
88 struct clk *tclk0;
89 struct clk *tclk1;
90 struct samsung_pwm_channel channel[SAMSUNG_PWM_NUM];
91};
92
93#ifndef CONFIG_CLKSRC_SAMSUNG_PWM
94/*
95 * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
96 * and some registers need access synchronization. If both drivers are
97 * compiled in, the spinlock is defined in the clocksource driver,
98 * otherwise following definition is used.
99 *
100 * Currently we do not need any more complex synchronization method
101 * because all the supported SoCs contain only one instance of the PWM
102 * IP. Should this change, both drivers will need to be modified to
103 * properly synchronize accesses to particular instances.
104 */
105static DEFINE_SPINLOCK(samsung_pwm_lock);
106#endif
107
108static inline
109struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
110{
111 return pwmchip_get_drvdata(chip);
112}
113
114static inline unsigned int to_tcon_channel(unsigned int channel)
115{
116 /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
117 return (channel == 0) ? 0 : (channel + 1);
118}
119
120static void __pwm_samsung_manual_update(struct samsung_pwm_chip *our_chip,
121 struct pwm_device *pwm)
122{
123 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
124 u32 tcon;
125
126 tcon = readl(our_chip->base + REG_TCON);
127 tcon |= TCON_MANUALUPDATE(tcon_chan);
128 writel(tcon, our_chip->base + REG_TCON);
129
130 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
131 writel(tcon, our_chip->base + REG_TCON);
132}
133
134static void pwm_samsung_set_divisor(struct samsung_pwm_chip *our_chip,
135 unsigned int channel, u8 divisor)
136{
137 u8 shift = TCFG1_SHIFT(channel);
138 unsigned long flags;
139 u32 reg;
140 u8 bits;
141
142 bits = (fls(divisor) - 1) - our_chip->variant.div_base;
143
144 spin_lock_irqsave(&samsung_pwm_lock, flags);
145
146 reg = readl(our_chip->base + REG_TCFG1);
147 reg &= ~(TCFG1_MUX_MASK << shift);
148 reg |= bits << shift;
149 writel(reg, our_chip->base + REG_TCFG1);
150
151 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
152}
153
154static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *our_chip, unsigned int chan)
155{
156 struct samsung_pwm_variant *variant = &our_chip->variant;
157 u32 reg;
158
159 reg = readl(our_chip->base + REG_TCFG1);
160 reg >>= TCFG1_SHIFT(chan);
161 reg &= TCFG1_MUX_MASK;
162
163 return (BIT(reg) & variant->tclk_mask) == 0;
164}
165
166static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *our_chip,
167 unsigned int chan)
168{
169 unsigned long rate;
170 u32 reg;
171
172 rate = clk_get_rate(our_chip->base_clk);
173
174 reg = readl(our_chip->base + REG_TCFG0);
175 if (chan >= 2)
176 reg >>= TCFG0_PRESCALER1_SHIFT;
177 reg &= TCFG0_PRESCALER_MASK;
178
179 return rate / (reg + 1);
180}
181
182static unsigned long pwm_samsung_calc_tin(struct pwm_chip *chip,
183 unsigned int chan, unsigned long freq)
184{
185 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
186 struct samsung_pwm_variant *variant = &our_chip->variant;
187 unsigned long rate;
188 struct clk *clk;
189 u8 div;
190
191 if (!pwm_samsung_is_tdiv(our_chip, chan)) {
192 clk = (chan < 2) ? our_chip->tclk0 : our_chip->tclk1;
193 if (!IS_ERR(clk)) {
194 rate = clk_get_rate(clk);
195 if (rate)
196 return rate;
197 }
198
199 dev_warn(pwmchip_parent(chip),
200 "tclk of PWM %d is inoperational, using tdiv\n", chan);
201 }
202
203 rate = pwm_samsung_get_tin_rate(our_chip, chan);
204 dev_dbg(pwmchip_parent(chip), "tin parent at %lu\n", rate);
205
206 /*
207 * Compare minimum PWM frequency that can be achieved with possible
208 * divider settings and choose the lowest divisor that can generate
209 * frequencies lower than requested.
210 */
211 if (variant->bits < 32) {
212 /* Only for s3c24xx */
213 for (div = variant->div_base; div < 4; ++div)
214 if ((rate >> (variant->bits + div)) < freq)
215 break;
216 } else {
217 /*
218 * Other variants have enough counter bits to generate any
219 * requested rate, so no need to check higher divisors.
220 */
221 div = variant->div_base;
222 }
223
224 pwm_samsung_set_divisor(our_chip, chan, BIT(div));
225
226 return rate >> div;
227}
228
229static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
230{
231 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
232
233 if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
234 dev_warn(pwmchip_parent(chip),
235 "tried to request PWM channel %d without output\n",
236 pwm->hwpwm);
237 return -EINVAL;
238 }
239
240 memset(&our_chip->channel[pwm->hwpwm], 0, sizeof(our_chip->channel[pwm->hwpwm]));
241
242 return 0;
243}
244
245static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
246{
247 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
248 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
249 unsigned long flags;
250 u32 tcon;
251
252 spin_lock_irqsave(&samsung_pwm_lock, flags);
253
254 tcon = readl(our_chip->base + REG_TCON);
255
256 tcon &= ~TCON_START(tcon_chan);
257 tcon |= TCON_MANUALUPDATE(tcon_chan);
258 writel(tcon, our_chip->base + REG_TCON);
259
260 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
261 tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
262 writel(tcon, our_chip->base + REG_TCON);
263
264 our_chip->disabled_mask &= ~BIT(pwm->hwpwm);
265
266 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
267
268 return 0;
269}
270
271static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
272{
273 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
274 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
275 unsigned long flags;
276 u32 tcon;
277
278 spin_lock_irqsave(&samsung_pwm_lock, flags);
279
280 tcon = readl(our_chip->base + REG_TCON);
281 tcon &= ~TCON_AUTORELOAD(tcon_chan);
282 writel(tcon, our_chip->base + REG_TCON);
283
284 /*
285 * In case the PWM is at 100% duty cycle, force a manual
286 * update to prevent the signal from staying high.
287 */
288 if (readl(our_chip->base + REG_TCMPB(pwm->hwpwm)) == (u32)-1U)
289 __pwm_samsung_manual_update(our_chip, pwm);
290
291 our_chip->disabled_mask |= BIT(pwm->hwpwm);
292
293 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
294}
295
296static void pwm_samsung_manual_update(struct samsung_pwm_chip *our_chip,
297 struct pwm_device *pwm)
298{
299 unsigned long flags;
300
301 spin_lock_irqsave(&samsung_pwm_lock, flags);
302
303 __pwm_samsung_manual_update(our_chip, pwm);
304
305 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
306}
307
308static int __pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
309 int duty_ns, int period_ns, bool force_period)
310{
311 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
312 struct samsung_pwm_channel *chan = &our_chip->channel[pwm->hwpwm];
313 u32 tin_ns = chan->tin_ns, tcnt, tcmp, oldtcmp;
314
315 tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
316 oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm));
317
318 /* We need tick count for calculation, not last tick. */
319 ++tcnt;
320
321 /* Check to see if we are changing the clock rate of the PWM. */
322 if (chan->period_ns != period_ns || force_period) {
323 unsigned long tin_rate;
324 u32 period;
325
326 period = NSEC_PER_SEC / period_ns;
327
328 dev_dbg(pwmchip_parent(chip), "duty_ns=%d, period_ns=%d (%u)\n",
329 duty_ns, period_ns, period);
330
331 tin_rate = pwm_samsung_calc_tin(chip, pwm->hwpwm, period);
332
333 dev_dbg(pwmchip_parent(chip), "tin_rate=%lu\n", tin_rate);
334
335 tin_ns = NSEC_PER_SEC / tin_rate;
336 tcnt = period_ns / tin_ns;
337 }
338
339 /* Period is too short. */
340 if (tcnt <= 1)
341 return -ERANGE;
342
343 /* Note that counters count down. */
344 tcmp = duty_ns / tin_ns;
345
346 /* 0% duty is not available */
347 if (!tcmp)
348 ++tcmp;
349
350 tcmp = tcnt - tcmp;
351
352 /* Decrement to get tick numbers, instead of tick counts. */
353 --tcnt;
354 /* -1UL will give 100% duty. */
355 --tcmp;
356
357 dev_dbg(pwmchip_parent(chip), "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
358
359 /* Update PWM registers. */
360 writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
361 writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
362
363 /*
364 * In case the PWM is currently at 100% duty cycle, force a manual
365 * update to prevent the signal staying high if the PWM is disabled
366 * shortly afer this update (before it autoreloaded the new values).
367 */
368 if (oldtcmp == (u32) -1) {
369 dev_dbg(pwmchip_parent(chip), "Forcing manual update");
370 pwm_samsung_manual_update(our_chip, pwm);
371 }
372
373 chan->period_ns = period_ns;
374 chan->tin_ns = tin_ns;
375 chan->duty_ns = duty_ns;
376
377 return 0;
378}
379
380static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
381 int duty_ns, int period_ns)
382{
383 return __pwm_samsung_config(chip, pwm, duty_ns, period_ns, false);
384}
385
386static void pwm_samsung_set_invert(struct samsung_pwm_chip *our_chip,
387 unsigned int channel, bool invert)
388{
389 unsigned int tcon_chan = to_tcon_channel(channel);
390 unsigned long flags;
391 u32 tcon;
392
393 spin_lock_irqsave(&samsung_pwm_lock, flags);
394
395 tcon = readl(our_chip->base + REG_TCON);
396
397 if (invert) {
398 our_chip->inverter_mask |= BIT(channel);
399 tcon |= TCON_INVERT(tcon_chan);
400 } else {
401 our_chip->inverter_mask &= ~BIT(channel);
402 tcon &= ~TCON_INVERT(tcon_chan);
403 }
404
405 writel(tcon, our_chip->base + REG_TCON);
406
407 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
408}
409
410static int pwm_samsung_set_polarity(struct pwm_chip *chip,
411 struct pwm_device *pwm,
412 enum pwm_polarity polarity)
413{
414 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
415 bool invert = (polarity == PWM_POLARITY_NORMAL);
416
417 /* Inverted means normal in the hardware. */
418 pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
419
420 return 0;
421}
422
423static int pwm_samsung_apply(struct pwm_chip *chip, struct pwm_device *pwm,
424 const struct pwm_state *state)
425{
426 int err, enabled = pwm->state.enabled;
427
428 if (state->polarity != pwm->state.polarity) {
429 if (enabled) {
430 pwm_samsung_disable(chip, pwm);
431 enabled = false;
432 }
433
434 err = pwm_samsung_set_polarity(chip, pwm, state->polarity);
435 if (err)
436 return err;
437 }
438
439 if (!state->enabled) {
440 if (enabled)
441 pwm_samsung_disable(chip, pwm);
442
443 return 0;
444 }
445
446 /*
447 * We currently avoid using 64bit arithmetic by using the
448 * fact that anything faster than 1Hz is easily representable
449 * by 32bits.
450 */
451 if (state->period > NSEC_PER_SEC)
452 return -ERANGE;
453
454 err = pwm_samsung_config(chip, pwm, state->duty_cycle, state->period);
455 if (err)
456 return err;
457
458 if (!pwm->state.enabled)
459 err = pwm_samsung_enable(chip, pwm);
460
461 return err;
462}
463
464static const struct pwm_ops pwm_samsung_ops = {
465 .request = pwm_samsung_request,
466 .apply = pwm_samsung_apply,
467};
468
469#ifdef CONFIG_OF
470static const struct samsung_pwm_variant s3c24xx_variant = {
471 .bits = 16,
472 .div_base = 1,
473 .has_tint_cstat = false,
474 .tclk_mask = BIT(4),
475};
476
477static const struct samsung_pwm_variant s3c64xx_variant = {
478 .bits = 32,
479 .div_base = 0,
480 .has_tint_cstat = true,
481 .tclk_mask = BIT(7) | BIT(6) | BIT(5),
482};
483
484static const struct samsung_pwm_variant s5p64x0_variant = {
485 .bits = 32,
486 .div_base = 0,
487 .has_tint_cstat = true,
488 .tclk_mask = 0,
489};
490
491static const struct samsung_pwm_variant s5pc100_variant = {
492 .bits = 32,
493 .div_base = 0,
494 .has_tint_cstat = true,
495 .tclk_mask = BIT(5),
496};
497
498static const struct of_device_id samsung_pwm_matches[] = {
499 { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
500 { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
501 { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
502 { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
503 { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
504 {},
505};
506MODULE_DEVICE_TABLE(of, samsung_pwm_matches);
507
508static int pwm_samsung_parse_dt(struct pwm_chip *chip)
509{
510 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
511 struct device_node *np = pwmchip_parent(chip)->of_node;
512 const struct of_device_id *match;
513 u32 val;
514
515 match = of_match_node(samsung_pwm_matches, np);
516 if (!match)
517 return -ENODEV;
518
519 memcpy(&our_chip->variant, match->data, sizeof(our_chip->variant));
520
521 of_property_for_each_u32(np, "samsung,pwm-outputs", val) {
522 if (val >= SAMSUNG_PWM_NUM) {
523 dev_err(pwmchip_parent(chip),
524 "%s: invalid channel index in samsung,pwm-outputs property\n",
525 __func__);
526 continue;
527 }
528 our_chip->variant.output_mask |= BIT(val);
529 }
530
531 return 0;
532}
533#else
534static int pwm_samsung_parse_dt(struct pwm_chip *chip)
535{
536 return -ENODEV;
537}
538#endif
539
540static int pwm_samsung_probe(struct platform_device *pdev)
541{
542 struct device *dev = &pdev->dev;
543 struct samsung_pwm_chip *our_chip;
544 struct pwm_chip *chip;
545 unsigned int chan;
546 int ret;
547
548 chip = devm_pwmchip_alloc(&pdev->dev, SAMSUNG_PWM_NUM, sizeof(*our_chip));
549 if (IS_ERR(chip))
550 return PTR_ERR(chip);
551 our_chip = to_samsung_pwm_chip(chip);
552
553 chip->ops = &pwm_samsung_ops;
554 our_chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
555
556 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
557 ret = pwm_samsung_parse_dt(chip);
558 if (ret)
559 return ret;
560 } else {
561 if (!pdev->dev.platform_data)
562 return dev_err_probe(&pdev->dev, -EINVAL,
563 "no platform data specified\n");
564
565 memcpy(&our_chip->variant, pdev->dev.platform_data,
566 sizeof(our_chip->variant));
567 }
568
569 our_chip->base = devm_platform_ioremap_resource(pdev, 0);
570 if (IS_ERR(our_chip->base))
571 return PTR_ERR(our_chip->base);
572
573 our_chip->base_clk = devm_clk_get_enabled(&pdev->dev, "timers");
574 if (IS_ERR(our_chip->base_clk))
575 return dev_err_probe(dev, PTR_ERR(our_chip->base_clk),
576 "failed to get timer base clk\n");
577
578 for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
579 if (our_chip->variant.output_mask & BIT(chan))
580 pwm_samsung_set_invert(our_chip, chan, true);
581
582 /* Following clocks are optional. */
583 our_chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
584 our_chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
585
586 platform_set_drvdata(pdev, chip);
587
588 ret = devm_pwmchip_add(&pdev->dev, chip);
589 if (ret < 0)
590 return dev_err_probe(dev, ret, "failed to register PWM chip\n");
591
592 dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
593 clk_get_rate(our_chip->base_clk),
594 !IS_ERR(our_chip->tclk0) ? clk_get_rate(our_chip->tclk0) : 0,
595 !IS_ERR(our_chip->tclk1) ? clk_get_rate(our_chip->tclk1) : 0);
596
597 return 0;
598}
599
600static int pwm_samsung_resume(struct device *dev)
601{
602 struct pwm_chip *chip = dev_get_drvdata(dev);
603 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
604 unsigned int i;
605
606 for (i = 0; i < SAMSUNG_PWM_NUM; i++) {
607 struct pwm_device *pwm = &chip->pwms[i];
608 struct samsung_pwm_channel *chan = &our_chip->channel[i];
609
610 if (!test_bit(PWMF_REQUESTED, &pwm->flags))
611 continue;
612
613 if (our_chip->variant.output_mask & BIT(i))
614 pwm_samsung_set_invert(our_chip, i,
615 our_chip->inverter_mask & BIT(i));
616
617 if (chan->period_ns) {
618 __pwm_samsung_config(chip, pwm, chan->duty_ns,
619 chan->period_ns, true);
620 /* needed to make PWM disable work on Odroid-XU3 */
621 pwm_samsung_manual_update(our_chip, pwm);
622 }
623
624 if (our_chip->disabled_mask & BIT(i))
625 pwm_samsung_disable(chip, pwm);
626 else
627 pwm_samsung_enable(chip, pwm);
628 }
629
630 return 0;
631}
632
633static DEFINE_SIMPLE_DEV_PM_OPS(pwm_samsung_pm_ops, NULL, pwm_samsung_resume);
634
635static struct platform_driver pwm_samsung_driver = {
636 .driver = {
637 .name = "samsung-pwm",
638 .pm = pm_ptr(&pwm_samsung_pm_ops),
639 .of_match_table = of_match_ptr(samsung_pwm_matches),
640 },
641 .probe = pwm_samsung_probe,
642};
643module_platform_driver(pwm_samsung_driver);
644
645MODULE_DESCRIPTION("Samsung Pulse Width Modulator driver");
646MODULE_LICENSE("GPL");
647MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
648MODULE_ALIAS("platform:samsung-pwm");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2007 Ben Dooks
4 * Copyright (c) 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
6 * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
7 * Copyright (c) 2017 Samsung Electronics Co., Ltd.
8 *
9 * PWM driver for Samsung SoCs
10 */
11
12#include <linux/bitops.h>
13#include <linux/clk.h>
14#include <linux/export.h>
15#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/platform_device.h>
21#include <linux/pwm.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/time.h>
25
26/* For struct samsung_timer_variant and samsung_pwm_lock. */
27#include <clocksource/samsung_pwm.h>
28
29#define REG_TCFG0 0x00
30#define REG_TCFG1 0x04
31#define REG_TCON 0x08
32
33#define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
34#define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
35
36#define TCFG0_PRESCALER_MASK 0xff
37#define TCFG0_PRESCALER1_SHIFT 8
38
39#define TCFG1_MUX_MASK 0xf
40#define TCFG1_SHIFT(chan) (4 * (chan))
41
42/*
43 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
44 * bits (one channel) after channel 0, so channels have different numbering
45 * when accessing TCON register. See to_tcon_channel() function.
46 *
47 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
48 * in its set of bits is 2 as opposed to 3 for other channels.
49 */
50#define TCON_START(chan) BIT(4 * (chan) + 0)
51#define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
52#define TCON_INVERT(chan) BIT(4 * (chan) + 2)
53#define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
54#define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
55#define TCON_AUTORELOAD(chan) \
56 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
57
58/**
59 * struct samsung_pwm_channel - private data of PWM channel
60 * @period_ns: current period in nanoseconds programmed to the hardware
61 * @duty_ns: current duty time in nanoseconds programmed to the hardware
62 * @tin_ns: time of one timer tick in nanoseconds with current timer rate
63 */
64struct samsung_pwm_channel {
65 u32 period_ns;
66 u32 duty_ns;
67 u32 tin_ns;
68};
69
70/**
71 * struct samsung_pwm_chip - private data of PWM chip
72 * @chip: generic PWM chip
73 * @variant: local copy of hardware variant data
74 * @inverter_mask: inverter status for all channels - one bit per channel
75 * @disabled_mask: disabled status for all channels - one bit per channel
76 * @base: base address of mapped PWM registers
77 * @base_clk: base clock used to drive the timers
78 * @tclk0: external clock 0 (can be ERR_PTR if not present)
79 * @tclk1: external clock 1 (can be ERR_PTR if not present)
80 */
81struct samsung_pwm_chip {
82 struct pwm_chip chip;
83 struct samsung_pwm_variant variant;
84 u8 inverter_mask;
85 u8 disabled_mask;
86
87 void __iomem *base;
88 struct clk *base_clk;
89 struct clk *tclk0;
90 struct clk *tclk1;
91};
92
93#ifndef CONFIG_CLKSRC_SAMSUNG_PWM
94/*
95 * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
96 * and some registers need access synchronization. If both drivers are
97 * compiled in, the spinlock is defined in the clocksource driver,
98 * otherwise following definition is used.
99 *
100 * Currently we do not need any more complex synchronization method
101 * because all the supported SoCs contain only one instance of the PWM
102 * IP. Should this change, both drivers will need to be modified to
103 * properly synchronize accesses to particular instances.
104 */
105static DEFINE_SPINLOCK(samsung_pwm_lock);
106#endif
107
108static inline
109struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
110{
111 return container_of(chip, struct samsung_pwm_chip, chip);
112}
113
114static inline unsigned int to_tcon_channel(unsigned int channel)
115{
116 /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
117 return (channel == 0) ? 0 : (channel + 1);
118}
119
120static void __pwm_samsung_manual_update(struct samsung_pwm_chip *chip,
121 struct pwm_device *pwm)
122{
123 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
124 u32 tcon;
125
126 tcon = readl(chip->base + REG_TCON);
127 tcon |= TCON_MANUALUPDATE(tcon_chan);
128 writel(tcon, chip->base + REG_TCON);
129
130 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
131 writel(tcon, chip->base + REG_TCON);
132}
133
134static void pwm_samsung_set_divisor(struct samsung_pwm_chip *pwm,
135 unsigned int channel, u8 divisor)
136{
137 u8 shift = TCFG1_SHIFT(channel);
138 unsigned long flags;
139 u32 reg;
140 u8 bits;
141
142 bits = (fls(divisor) - 1) - pwm->variant.div_base;
143
144 spin_lock_irqsave(&samsung_pwm_lock, flags);
145
146 reg = readl(pwm->base + REG_TCFG1);
147 reg &= ~(TCFG1_MUX_MASK << shift);
148 reg |= bits << shift;
149 writel(reg, pwm->base + REG_TCFG1);
150
151 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
152}
153
154static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *chip, unsigned int chan)
155{
156 struct samsung_pwm_variant *variant = &chip->variant;
157 u32 reg;
158
159 reg = readl(chip->base + REG_TCFG1);
160 reg >>= TCFG1_SHIFT(chan);
161 reg &= TCFG1_MUX_MASK;
162
163 return (BIT(reg) & variant->tclk_mask) == 0;
164}
165
166static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *chip,
167 unsigned int chan)
168{
169 unsigned long rate;
170 u32 reg;
171
172 rate = clk_get_rate(chip->base_clk);
173
174 reg = readl(chip->base + REG_TCFG0);
175 if (chan >= 2)
176 reg >>= TCFG0_PRESCALER1_SHIFT;
177 reg &= TCFG0_PRESCALER_MASK;
178
179 return rate / (reg + 1);
180}
181
182static unsigned long pwm_samsung_calc_tin(struct samsung_pwm_chip *chip,
183 unsigned int chan, unsigned long freq)
184{
185 struct samsung_pwm_variant *variant = &chip->variant;
186 unsigned long rate;
187 struct clk *clk;
188 u8 div;
189
190 if (!pwm_samsung_is_tdiv(chip, chan)) {
191 clk = (chan < 2) ? chip->tclk0 : chip->tclk1;
192 if (!IS_ERR(clk)) {
193 rate = clk_get_rate(clk);
194 if (rate)
195 return rate;
196 }
197
198 dev_warn(chip->chip.dev,
199 "tclk of PWM %d is inoperational, using tdiv\n", chan);
200 }
201
202 rate = pwm_samsung_get_tin_rate(chip, chan);
203 dev_dbg(chip->chip.dev, "tin parent at %lu\n", rate);
204
205 /*
206 * Compare minimum PWM frequency that can be achieved with possible
207 * divider settings and choose the lowest divisor that can generate
208 * frequencies lower than requested.
209 */
210 if (variant->bits < 32) {
211 /* Only for s3c24xx */
212 for (div = variant->div_base; div < 4; ++div)
213 if ((rate >> (variant->bits + div)) < freq)
214 break;
215 } else {
216 /*
217 * Other variants have enough counter bits to generate any
218 * requested rate, so no need to check higher divisors.
219 */
220 div = variant->div_base;
221 }
222
223 pwm_samsung_set_divisor(chip, chan, BIT(div));
224
225 return rate >> div;
226}
227
228static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
229{
230 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
231 struct samsung_pwm_channel *our_chan;
232
233 if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
234 dev_warn(chip->dev,
235 "tried to request PWM channel %d without output\n",
236 pwm->hwpwm);
237 return -EINVAL;
238 }
239
240 our_chan = kzalloc(sizeof(*our_chan), GFP_KERNEL);
241 if (!our_chan)
242 return -ENOMEM;
243
244 pwm_set_chip_data(pwm, our_chan);
245
246 return 0;
247}
248
249static void pwm_samsung_free(struct pwm_chip *chip, struct pwm_device *pwm)
250{
251 kfree(pwm_get_chip_data(pwm));
252}
253
254static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
255{
256 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
257 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
258 unsigned long flags;
259 u32 tcon;
260
261 spin_lock_irqsave(&samsung_pwm_lock, flags);
262
263 tcon = readl(our_chip->base + REG_TCON);
264
265 tcon &= ~TCON_START(tcon_chan);
266 tcon |= TCON_MANUALUPDATE(tcon_chan);
267 writel(tcon, our_chip->base + REG_TCON);
268
269 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
270 tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
271 writel(tcon, our_chip->base + REG_TCON);
272
273 our_chip->disabled_mask &= ~BIT(pwm->hwpwm);
274
275 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
276
277 return 0;
278}
279
280static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
281{
282 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
283 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
284 unsigned long flags;
285 u32 tcon;
286
287 spin_lock_irqsave(&samsung_pwm_lock, flags);
288
289 tcon = readl(our_chip->base + REG_TCON);
290 tcon &= ~TCON_AUTORELOAD(tcon_chan);
291 writel(tcon, our_chip->base + REG_TCON);
292
293 /*
294 * In case the PWM is at 100% duty cycle, force a manual
295 * update to prevent the signal from staying high.
296 */
297 if (readl(our_chip->base + REG_TCMPB(pwm->hwpwm)) == (u32)-1U)
298 __pwm_samsung_manual_update(our_chip, pwm);
299
300 our_chip->disabled_mask |= BIT(pwm->hwpwm);
301
302 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
303}
304
305static void pwm_samsung_manual_update(struct samsung_pwm_chip *chip,
306 struct pwm_device *pwm)
307{
308 unsigned long flags;
309
310 spin_lock_irqsave(&samsung_pwm_lock, flags);
311
312 __pwm_samsung_manual_update(chip, pwm);
313
314 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
315}
316
317static int __pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
318 int duty_ns, int period_ns, bool force_period)
319{
320 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
321 struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
322 u32 tin_ns = chan->tin_ns, tcnt, tcmp, oldtcmp;
323
324 tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
325 oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm));
326
327 /* We need tick count for calculation, not last tick. */
328 ++tcnt;
329
330 /* Check to see if we are changing the clock rate of the PWM. */
331 if (chan->period_ns != period_ns || force_period) {
332 unsigned long tin_rate;
333 u32 period;
334
335 period = NSEC_PER_SEC / period_ns;
336
337 dev_dbg(our_chip->chip.dev, "duty_ns=%d, period_ns=%d (%u)\n",
338 duty_ns, period_ns, period);
339
340 tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period);
341
342 dev_dbg(our_chip->chip.dev, "tin_rate=%lu\n", tin_rate);
343
344 tin_ns = NSEC_PER_SEC / tin_rate;
345 tcnt = period_ns / tin_ns;
346 }
347
348 /* Period is too short. */
349 if (tcnt <= 1)
350 return -ERANGE;
351
352 /* Note that counters count down. */
353 tcmp = duty_ns / tin_ns;
354
355 /* 0% duty is not available */
356 if (!tcmp)
357 ++tcmp;
358
359 tcmp = tcnt - tcmp;
360
361 /* Decrement to get tick numbers, instead of tick counts. */
362 --tcnt;
363 /* -1UL will give 100% duty. */
364 --tcmp;
365
366 dev_dbg(our_chip->chip.dev,
367 "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
368
369 /* Update PWM registers. */
370 writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
371 writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
372
373 /*
374 * In case the PWM is currently at 100% duty cycle, force a manual
375 * update to prevent the signal staying high if the PWM is disabled
376 * shortly afer this update (before it autoreloaded the new values).
377 */
378 if (oldtcmp == (u32) -1) {
379 dev_dbg(our_chip->chip.dev, "Forcing manual update");
380 pwm_samsung_manual_update(our_chip, pwm);
381 }
382
383 chan->period_ns = period_ns;
384 chan->tin_ns = tin_ns;
385 chan->duty_ns = duty_ns;
386
387 return 0;
388}
389
390static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
391 int duty_ns, int period_ns)
392{
393 return __pwm_samsung_config(chip, pwm, duty_ns, period_ns, false);
394}
395
396static void pwm_samsung_set_invert(struct samsung_pwm_chip *chip,
397 unsigned int channel, bool invert)
398{
399 unsigned int tcon_chan = to_tcon_channel(channel);
400 unsigned long flags;
401 u32 tcon;
402
403 spin_lock_irqsave(&samsung_pwm_lock, flags);
404
405 tcon = readl(chip->base + REG_TCON);
406
407 if (invert) {
408 chip->inverter_mask |= BIT(channel);
409 tcon |= TCON_INVERT(tcon_chan);
410 } else {
411 chip->inverter_mask &= ~BIT(channel);
412 tcon &= ~TCON_INVERT(tcon_chan);
413 }
414
415 writel(tcon, chip->base + REG_TCON);
416
417 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
418}
419
420static int pwm_samsung_set_polarity(struct pwm_chip *chip,
421 struct pwm_device *pwm,
422 enum pwm_polarity polarity)
423{
424 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
425 bool invert = (polarity == PWM_POLARITY_NORMAL);
426
427 /* Inverted means normal in the hardware. */
428 pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
429
430 return 0;
431}
432
433static int pwm_samsung_apply(struct pwm_chip *chip, struct pwm_device *pwm,
434 const struct pwm_state *state)
435{
436 int err, enabled = pwm->state.enabled;
437
438 if (state->polarity != pwm->state.polarity) {
439 if (enabled) {
440 pwm_samsung_disable(chip, pwm);
441 enabled = false;
442 }
443
444 err = pwm_samsung_set_polarity(chip, pwm, state->polarity);
445 if (err)
446 return err;
447 }
448
449 if (!state->enabled) {
450 if (enabled)
451 pwm_samsung_disable(chip, pwm);
452
453 return 0;
454 }
455
456 /*
457 * We currently avoid using 64bit arithmetic by using the
458 * fact that anything faster than 1Hz is easily representable
459 * by 32bits.
460 */
461 if (state->period > NSEC_PER_SEC)
462 return -ERANGE;
463
464 err = pwm_samsung_config(chip, pwm, state->duty_cycle, state->period);
465 if (err)
466 return err;
467
468 if (!pwm->state.enabled)
469 err = pwm_samsung_enable(chip, pwm);
470
471 return err;
472}
473
474static const struct pwm_ops pwm_samsung_ops = {
475 .request = pwm_samsung_request,
476 .free = pwm_samsung_free,
477 .apply = pwm_samsung_apply,
478 .owner = THIS_MODULE,
479};
480
481#ifdef CONFIG_OF
482static const struct samsung_pwm_variant s3c24xx_variant = {
483 .bits = 16,
484 .div_base = 1,
485 .has_tint_cstat = false,
486 .tclk_mask = BIT(4),
487};
488
489static const struct samsung_pwm_variant s3c64xx_variant = {
490 .bits = 32,
491 .div_base = 0,
492 .has_tint_cstat = true,
493 .tclk_mask = BIT(7) | BIT(6) | BIT(5),
494};
495
496static const struct samsung_pwm_variant s5p64x0_variant = {
497 .bits = 32,
498 .div_base = 0,
499 .has_tint_cstat = true,
500 .tclk_mask = 0,
501};
502
503static const struct samsung_pwm_variant s5pc100_variant = {
504 .bits = 32,
505 .div_base = 0,
506 .has_tint_cstat = true,
507 .tclk_mask = BIT(5),
508};
509
510static const struct of_device_id samsung_pwm_matches[] = {
511 { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
512 { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
513 { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
514 { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
515 { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
516 {},
517};
518MODULE_DEVICE_TABLE(of, samsung_pwm_matches);
519
520static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
521{
522 struct device_node *np = chip->chip.dev->of_node;
523 const struct of_device_id *match;
524 struct property *prop;
525 const __be32 *cur;
526 u32 val;
527
528 match = of_match_node(samsung_pwm_matches, np);
529 if (!match)
530 return -ENODEV;
531
532 memcpy(&chip->variant, match->data, sizeof(chip->variant));
533
534 of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
535 if (val >= SAMSUNG_PWM_NUM) {
536 dev_err(chip->chip.dev,
537 "%s: invalid channel index in samsung,pwm-outputs property\n",
538 __func__);
539 continue;
540 }
541 chip->variant.output_mask |= BIT(val);
542 }
543
544 return 0;
545}
546#else
547static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
548{
549 return -ENODEV;
550}
551#endif
552
553static int pwm_samsung_probe(struct platform_device *pdev)
554{
555 struct device *dev = &pdev->dev;
556 struct samsung_pwm_chip *chip;
557 unsigned int chan;
558 int ret;
559
560 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
561 if (chip == NULL)
562 return -ENOMEM;
563
564 chip->chip.dev = &pdev->dev;
565 chip->chip.ops = &pwm_samsung_ops;
566 chip->chip.npwm = SAMSUNG_PWM_NUM;
567 chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
568
569 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
570 ret = pwm_samsung_parse_dt(chip);
571 if (ret)
572 return ret;
573 } else {
574 if (!pdev->dev.platform_data) {
575 dev_err(&pdev->dev, "no platform data specified\n");
576 return -EINVAL;
577 }
578
579 memcpy(&chip->variant, pdev->dev.platform_data,
580 sizeof(chip->variant));
581 }
582
583 chip->base = devm_platform_ioremap_resource(pdev, 0);
584 if (IS_ERR(chip->base))
585 return PTR_ERR(chip->base);
586
587 chip->base_clk = devm_clk_get(&pdev->dev, "timers");
588 if (IS_ERR(chip->base_clk)) {
589 dev_err(dev, "failed to get timer base clk\n");
590 return PTR_ERR(chip->base_clk);
591 }
592
593 ret = clk_prepare_enable(chip->base_clk);
594 if (ret < 0) {
595 dev_err(dev, "failed to enable base clock\n");
596 return ret;
597 }
598
599 for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
600 if (chip->variant.output_mask & BIT(chan))
601 pwm_samsung_set_invert(chip, chan, true);
602
603 /* Following clocks are optional. */
604 chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
605 chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
606
607 platform_set_drvdata(pdev, chip);
608
609 ret = pwmchip_add(&chip->chip);
610 if (ret < 0) {
611 dev_err(dev, "failed to register PWM chip\n");
612 clk_disable_unprepare(chip->base_clk);
613 return ret;
614 }
615
616 dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
617 clk_get_rate(chip->base_clk),
618 !IS_ERR(chip->tclk0) ? clk_get_rate(chip->tclk0) : 0,
619 !IS_ERR(chip->tclk1) ? clk_get_rate(chip->tclk1) : 0);
620
621 return 0;
622}
623
624static int pwm_samsung_remove(struct platform_device *pdev)
625{
626 struct samsung_pwm_chip *chip = platform_get_drvdata(pdev);
627
628 pwmchip_remove(&chip->chip);
629
630 clk_disable_unprepare(chip->base_clk);
631
632 return 0;
633}
634
635#ifdef CONFIG_PM_SLEEP
636static int pwm_samsung_resume(struct device *dev)
637{
638 struct samsung_pwm_chip *our_chip = dev_get_drvdata(dev);
639 struct pwm_chip *chip = &our_chip->chip;
640 unsigned int i;
641
642 for (i = 0; i < SAMSUNG_PWM_NUM; i++) {
643 struct pwm_device *pwm = &chip->pwms[i];
644 struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
645
646 if (!chan)
647 continue;
648
649 if (our_chip->variant.output_mask & BIT(i))
650 pwm_samsung_set_invert(our_chip, i,
651 our_chip->inverter_mask & BIT(i));
652
653 if (chan->period_ns) {
654 __pwm_samsung_config(chip, pwm, chan->duty_ns,
655 chan->period_ns, true);
656 /* needed to make PWM disable work on Odroid-XU3 */
657 pwm_samsung_manual_update(our_chip, pwm);
658 }
659
660 if (our_chip->disabled_mask & BIT(i))
661 pwm_samsung_disable(chip, pwm);
662 else
663 pwm_samsung_enable(chip, pwm);
664 }
665
666 return 0;
667}
668#endif
669
670static SIMPLE_DEV_PM_OPS(pwm_samsung_pm_ops, NULL, pwm_samsung_resume);
671
672static struct platform_driver pwm_samsung_driver = {
673 .driver = {
674 .name = "samsung-pwm",
675 .pm = &pwm_samsung_pm_ops,
676 .of_match_table = of_match_ptr(samsung_pwm_matches),
677 },
678 .probe = pwm_samsung_probe,
679 .remove = pwm_samsung_remove,
680};
681module_platform_driver(pwm_samsung_driver);
682
683MODULE_LICENSE("GPL");
684MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
685MODULE_ALIAS("platform:samsung-pwm");