Loading...
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/pci.h>
25#include <linux/seq_file.h>
26
27#include "cikd.h"
28#include "kv_dpm.h"
29#include "r600_dpm.h"
30#include "radeon.h"
31#include "radeon_asic.h"
32
33#define KV_MAX_DEEPSLEEP_DIVIDER_ID 5
34#define KV_MINIMUM_ENGINE_CLOCK 800
35#define SMC_RAM_END 0x40000
36
37static int kv_enable_nb_dpm(struct radeon_device *rdev,
38 bool enable);
39static void kv_init_graphics_levels(struct radeon_device *rdev);
40static int kv_calculate_ds_divider(struct radeon_device *rdev);
41static int kv_calculate_nbps_level_settings(struct radeon_device *rdev);
42static int kv_calculate_dpm_settings(struct radeon_device *rdev);
43static void kv_enable_new_levels(struct radeon_device *rdev);
44static void kv_program_nbps_index_settings(struct radeon_device *rdev,
45 struct radeon_ps *new_rps);
46static int kv_set_enabled_level(struct radeon_device *rdev, u32 level);
47static int kv_set_enabled_levels(struct radeon_device *rdev);
48static int kv_force_dpm_highest(struct radeon_device *rdev);
49static int kv_force_dpm_lowest(struct radeon_device *rdev);
50static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
51 struct radeon_ps *new_rps,
52 struct radeon_ps *old_rps);
53static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
54 int min_temp, int max_temp);
55static int kv_init_fps_limits(struct radeon_device *rdev);
56
57void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
58static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate);
59static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate);
60static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate);
61
62extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
63extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
64extern void cik_update_cg(struct radeon_device *rdev,
65 u32 block, bool enable);
66
67static const struct kv_pt_config_reg didt_config_kv[] = {
68 { 0x10, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
69 { 0x10, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
70 { 0x10, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
71 { 0x10, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
72 { 0x11, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
73 { 0x11, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
74 { 0x11, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
75 { 0x11, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
76 { 0x12, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
77 { 0x12, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
78 { 0x12, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
79 { 0x12, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
80 { 0x2, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
81 { 0x2, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
82 { 0x2, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
83 { 0x1, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
84 { 0x1, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
85 { 0x0, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
86 { 0x30, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
87 { 0x30, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
88 { 0x30, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
89 { 0x30, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
90 { 0x31, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
91 { 0x31, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
92 { 0x31, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
93 { 0x31, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
94 { 0x32, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
95 { 0x32, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
96 { 0x32, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
97 { 0x32, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
98 { 0x22, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
99 { 0x22, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
100 { 0x22, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
101 { 0x21, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
102 { 0x21, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
103 { 0x20, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
104 { 0x50, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
105 { 0x50, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
106 { 0x50, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
107 { 0x50, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
108 { 0x51, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
109 { 0x51, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
110 { 0x51, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
111 { 0x51, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
112 { 0x52, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
113 { 0x52, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
114 { 0x52, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
115 { 0x52, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
116 { 0x42, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
117 { 0x42, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
118 { 0x42, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
119 { 0x41, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
120 { 0x41, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
121 { 0x40, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
122 { 0x70, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
123 { 0x70, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
124 { 0x70, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
125 { 0x70, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
126 { 0x71, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
127 { 0x71, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
128 { 0x71, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
129 { 0x71, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
130 { 0x72, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
131 { 0x72, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
132 { 0x72, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
133 { 0x72, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
134 { 0x62, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
135 { 0x62, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
136 { 0x62, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
137 { 0x61, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
138 { 0x61, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
139 { 0x60, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
140 { 0xFFFFFFFF }
141};
142
143static struct kv_ps *kv_get_ps(struct radeon_ps *rps)
144{
145 struct kv_ps *ps = rps->ps_priv;
146
147 return ps;
148}
149
150static struct kv_power_info *kv_get_pi(struct radeon_device *rdev)
151{
152 struct kv_power_info *pi = rdev->pm.dpm.priv;
153
154 return pi;
155}
156
157static int kv_program_pt_config_registers(struct radeon_device *rdev,
158 const struct kv_pt_config_reg *cac_config_regs)
159{
160 const struct kv_pt_config_reg *config_regs = cac_config_regs;
161 u32 data;
162 u32 cache = 0;
163
164 if (config_regs == NULL)
165 return -EINVAL;
166
167 while (config_regs->offset != 0xFFFFFFFF) {
168 if (config_regs->type == KV_CONFIGREG_CACHE) {
169 cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
170 } else {
171 switch (config_regs->type) {
172 case KV_CONFIGREG_SMC_IND:
173 data = RREG32_SMC(config_regs->offset);
174 break;
175 case KV_CONFIGREG_DIDT_IND:
176 data = RREG32_DIDT(config_regs->offset);
177 break;
178 default:
179 data = RREG32(config_regs->offset << 2);
180 break;
181 }
182
183 data &= ~config_regs->mask;
184 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
185 data |= cache;
186 cache = 0;
187
188 switch (config_regs->type) {
189 case KV_CONFIGREG_SMC_IND:
190 WREG32_SMC(config_regs->offset, data);
191 break;
192 case KV_CONFIGREG_DIDT_IND:
193 WREG32_DIDT(config_regs->offset, data);
194 break;
195 default:
196 WREG32(config_regs->offset << 2, data);
197 break;
198 }
199 }
200 config_regs++;
201 }
202
203 return 0;
204}
205
206static void kv_do_enable_didt(struct radeon_device *rdev, bool enable)
207{
208 struct kv_power_info *pi = kv_get_pi(rdev);
209 u32 data;
210
211 if (pi->caps_sq_ramping) {
212 data = RREG32_DIDT(DIDT_SQ_CTRL0);
213 if (enable)
214 data |= DIDT_CTRL_EN;
215 else
216 data &= ~DIDT_CTRL_EN;
217 WREG32_DIDT(DIDT_SQ_CTRL0, data);
218 }
219
220 if (pi->caps_db_ramping) {
221 data = RREG32_DIDT(DIDT_DB_CTRL0);
222 if (enable)
223 data |= DIDT_CTRL_EN;
224 else
225 data &= ~DIDT_CTRL_EN;
226 WREG32_DIDT(DIDT_DB_CTRL0, data);
227 }
228
229 if (pi->caps_td_ramping) {
230 data = RREG32_DIDT(DIDT_TD_CTRL0);
231 if (enable)
232 data |= DIDT_CTRL_EN;
233 else
234 data &= ~DIDT_CTRL_EN;
235 WREG32_DIDT(DIDT_TD_CTRL0, data);
236 }
237
238 if (pi->caps_tcp_ramping) {
239 data = RREG32_DIDT(DIDT_TCP_CTRL0);
240 if (enable)
241 data |= DIDT_CTRL_EN;
242 else
243 data &= ~DIDT_CTRL_EN;
244 WREG32_DIDT(DIDT_TCP_CTRL0, data);
245 }
246}
247
248static int kv_enable_didt(struct radeon_device *rdev, bool enable)
249{
250 struct kv_power_info *pi = kv_get_pi(rdev);
251 int ret;
252
253 if (pi->caps_sq_ramping ||
254 pi->caps_db_ramping ||
255 pi->caps_td_ramping ||
256 pi->caps_tcp_ramping) {
257 cik_enter_rlc_safe_mode(rdev);
258
259 if (enable) {
260 ret = kv_program_pt_config_registers(rdev, didt_config_kv);
261 if (ret) {
262 cik_exit_rlc_safe_mode(rdev);
263 return ret;
264 }
265 }
266
267 kv_do_enable_didt(rdev, enable);
268
269 cik_exit_rlc_safe_mode(rdev);
270 }
271
272 return 0;
273}
274
275static int kv_enable_smc_cac(struct radeon_device *rdev, bool enable)
276{
277 struct kv_power_info *pi = kv_get_pi(rdev);
278 int ret = 0;
279
280 if (pi->caps_cac) {
281 if (enable) {
282 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableCac);
283 if (ret)
284 pi->cac_enabled = false;
285 else
286 pi->cac_enabled = true;
287 } else if (pi->cac_enabled) {
288 kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableCac);
289 pi->cac_enabled = false;
290 }
291 }
292
293 return ret;
294}
295
296static int kv_process_firmware_header(struct radeon_device *rdev)
297{
298 struct kv_power_info *pi = kv_get_pi(rdev);
299 u32 tmp;
300 int ret;
301
302 ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
303 offsetof(SMU7_Firmware_Header, DpmTable),
304 &tmp, pi->sram_end);
305
306 if (ret == 0)
307 pi->dpm_table_start = tmp;
308
309 ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
310 offsetof(SMU7_Firmware_Header, SoftRegisters),
311 &tmp, pi->sram_end);
312
313 if (ret == 0)
314 pi->soft_regs_start = tmp;
315
316 return ret;
317}
318
319static int kv_enable_dpm_voltage_scaling(struct radeon_device *rdev)
320{
321 struct kv_power_info *pi = kv_get_pi(rdev);
322 int ret;
323
324 pi->graphics_voltage_change_enable = 1;
325
326 ret = kv_copy_bytes_to_smc(rdev,
327 pi->dpm_table_start +
328 offsetof(SMU7_Fusion_DpmTable, GraphicsVoltageChangeEnable),
329 &pi->graphics_voltage_change_enable,
330 sizeof(u8), pi->sram_end);
331
332 return ret;
333}
334
335static int kv_set_dpm_interval(struct radeon_device *rdev)
336{
337 struct kv_power_info *pi = kv_get_pi(rdev);
338 int ret;
339
340 pi->graphics_interval = 1;
341
342 ret = kv_copy_bytes_to_smc(rdev,
343 pi->dpm_table_start +
344 offsetof(SMU7_Fusion_DpmTable, GraphicsInterval),
345 &pi->graphics_interval,
346 sizeof(u8), pi->sram_end);
347
348 return ret;
349}
350
351static int kv_set_dpm_boot_state(struct radeon_device *rdev)
352{
353 struct kv_power_info *pi = kv_get_pi(rdev);
354 int ret;
355
356 ret = kv_copy_bytes_to_smc(rdev,
357 pi->dpm_table_start +
358 offsetof(SMU7_Fusion_DpmTable, GraphicsBootLevel),
359 &pi->graphics_boot_level,
360 sizeof(u8), pi->sram_end);
361
362 return ret;
363}
364
365static void kv_program_vc(struct radeon_device *rdev)
366{
367 WREG32_SMC(CG_FTV_0, 0x3FFFC100);
368}
369
370static void kv_clear_vc(struct radeon_device *rdev)
371{
372 WREG32_SMC(CG_FTV_0, 0);
373}
374
375static int kv_set_divider_value(struct radeon_device *rdev,
376 u32 index, u32 sclk)
377{
378 struct kv_power_info *pi = kv_get_pi(rdev);
379 struct atom_clock_dividers dividers;
380 int ret;
381
382 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
383 sclk, false, ÷rs);
384 if (ret)
385 return ret;
386
387 pi->graphics_level[index].SclkDid = (u8)dividers.post_div;
388 pi->graphics_level[index].SclkFrequency = cpu_to_be32(sclk);
389
390 return 0;
391}
392
393static u32 kv_convert_vid2_to_vid7(struct radeon_device *rdev,
394 struct sumo_vid_mapping_table *vid_mapping_table,
395 u32 vid_2bit)
396{
397 struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
398 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
399 u32 i;
400
401 if (vddc_sclk_table && vddc_sclk_table->count) {
402 if (vid_2bit < vddc_sclk_table->count)
403 return vddc_sclk_table->entries[vid_2bit].v;
404 else
405 return vddc_sclk_table->entries[vddc_sclk_table->count - 1].v;
406 } else {
407 for (i = 0; i < vid_mapping_table->num_entries; i++) {
408 if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
409 return vid_mapping_table->entries[i].vid_7bit;
410 }
411 return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
412 }
413}
414
415static u32 kv_convert_vid7_to_vid2(struct radeon_device *rdev,
416 struct sumo_vid_mapping_table *vid_mapping_table,
417 u32 vid_7bit)
418{
419 struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
420 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
421 u32 i;
422
423 if (vddc_sclk_table && vddc_sclk_table->count) {
424 for (i = 0; i < vddc_sclk_table->count; i++) {
425 if (vddc_sclk_table->entries[i].v == vid_7bit)
426 return i;
427 }
428 return vddc_sclk_table->count - 1;
429 } else {
430 for (i = 0; i < vid_mapping_table->num_entries; i++) {
431 if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
432 return vid_mapping_table->entries[i].vid_2bit;
433 }
434
435 return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
436 }
437}
438
439static u16 kv_convert_8bit_index_to_voltage(struct radeon_device *rdev,
440 u16 voltage)
441{
442 return 6200 - (voltage * 25);
443}
444
445static u16 kv_convert_2bit_index_to_voltage(struct radeon_device *rdev,
446 u32 vid_2bit)
447{
448 struct kv_power_info *pi = kv_get_pi(rdev);
449 u32 vid_8bit = kv_convert_vid2_to_vid7(rdev,
450 &pi->sys_info.vid_mapping_table,
451 vid_2bit);
452
453 return kv_convert_8bit_index_to_voltage(rdev, (u16)vid_8bit);
454}
455
456
457static int kv_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
458{
459 struct kv_power_info *pi = kv_get_pi(rdev);
460
461 pi->graphics_level[index].VoltageDownH = (u8)pi->voltage_drop_t;
462 pi->graphics_level[index].MinVddNb =
463 cpu_to_be32(kv_convert_2bit_index_to_voltage(rdev, vid));
464
465 return 0;
466}
467
468static int kv_set_at(struct radeon_device *rdev, u32 index, u32 at)
469{
470 struct kv_power_info *pi = kv_get_pi(rdev);
471
472 pi->graphics_level[index].AT = cpu_to_be16((u16)at);
473
474 return 0;
475}
476
477static void kv_dpm_power_level_enable(struct radeon_device *rdev,
478 u32 index, bool enable)
479{
480 struct kv_power_info *pi = kv_get_pi(rdev);
481
482 pi->graphics_level[index].EnabledForActivity = enable ? 1 : 0;
483}
484
485static void kv_start_dpm(struct radeon_device *rdev)
486{
487 u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
488
489 tmp |= GLOBAL_PWRMGT_EN;
490 WREG32_SMC(GENERAL_PWRMGT, tmp);
491
492 kv_smc_dpm_enable(rdev, true);
493}
494
495static void kv_stop_dpm(struct radeon_device *rdev)
496{
497 kv_smc_dpm_enable(rdev, false);
498}
499
500static void kv_start_am(struct radeon_device *rdev)
501{
502 u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
503
504 sclk_pwrmgt_cntl &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
505 sclk_pwrmgt_cntl |= DYNAMIC_PM_EN;
506
507 WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
508}
509
510static void kv_reset_am(struct radeon_device *rdev)
511{
512 u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
513
514 sclk_pwrmgt_cntl |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
515
516 WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
517}
518
519static int kv_freeze_sclk_dpm(struct radeon_device *rdev, bool freeze)
520{
521 return kv_notify_message_to_smu(rdev, freeze ?
522 PPSMC_MSG_SCLKDPM_FreezeLevel : PPSMC_MSG_SCLKDPM_UnfreezeLevel);
523}
524
525static int kv_force_lowest_valid(struct radeon_device *rdev)
526{
527 return kv_force_dpm_lowest(rdev);
528}
529
530static int kv_unforce_levels(struct radeon_device *rdev)
531{
532 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
533 return kv_notify_message_to_smu(rdev, PPSMC_MSG_NoForcedLevel);
534 else
535 return kv_set_enabled_levels(rdev);
536}
537
538static int kv_update_sclk_t(struct radeon_device *rdev)
539{
540 struct kv_power_info *pi = kv_get_pi(rdev);
541 u32 low_sclk_interrupt_t = 0;
542 int ret = 0;
543
544 if (pi->caps_sclk_throttle_low_notification) {
545 low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
546
547 ret = kv_copy_bytes_to_smc(rdev,
548 pi->dpm_table_start +
549 offsetof(SMU7_Fusion_DpmTable, LowSclkInterruptT),
550 (u8 *)&low_sclk_interrupt_t,
551 sizeof(u32), pi->sram_end);
552 }
553 return ret;
554}
555
556static int kv_program_bootup_state(struct radeon_device *rdev)
557{
558 struct kv_power_info *pi = kv_get_pi(rdev);
559 u32 i;
560 struct radeon_clock_voltage_dependency_table *table =
561 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
562
563 if (table && table->count) {
564 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
565 if (table->entries[i].clk == pi->boot_pl.sclk)
566 break;
567 }
568
569 pi->graphics_boot_level = (u8)i;
570 kv_dpm_power_level_enable(rdev, i, true);
571 } else {
572 struct sumo_sclk_voltage_mapping_table *table =
573 &pi->sys_info.sclk_voltage_mapping_table;
574
575 if (table->num_max_dpm_entries == 0)
576 return -EINVAL;
577
578 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
579 if (table->entries[i].sclk_frequency == pi->boot_pl.sclk)
580 break;
581 }
582
583 pi->graphics_boot_level = (u8)i;
584 kv_dpm_power_level_enable(rdev, i, true);
585 }
586 return 0;
587}
588
589static int kv_enable_auto_thermal_throttling(struct radeon_device *rdev)
590{
591 struct kv_power_info *pi = kv_get_pi(rdev);
592 int ret;
593
594 pi->graphics_therm_throttle_enable = 1;
595
596 ret = kv_copy_bytes_to_smc(rdev,
597 pi->dpm_table_start +
598 offsetof(SMU7_Fusion_DpmTable, GraphicsThermThrottleEnable),
599 &pi->graphics_therm_throttle_enable,
600 sizeof(u8), pi->sram_end);
601
602 return ret;
603}
604
605static int kv_upload_dpm_settings(struct radeon_device *rdev)
606{
607 struct kv_power_info *pi = kv_get_pi(rdev);
608 int ret;
609
610 ret = kv_copy_bytes_to_smc(rdev,
611 pi->dpm_table_start +
612 offsetof(SMU7_Fusion_DpmTable, GraphicsLevel),
613 (u8 *)&pi->graphics_level,
614 sizeof(SMU7_Fusion_GraphicsLevel) * SMU7_MAX_LEVELS_GRAPHICS,
615 pi->sram_end);
616
617 if (ret)
618 return ret;
619
620 ret = kv_copy_bytes_to_smc(rdev,
621 pi->dpm_table_start +
622 offsetof(SMU7_Fusion_DpmTable, GraphicsDpmLevelCount),
623 &pi->graphics_dpm_level_count,
624 sizeof(u8), pi->sram_end);
625
626 return ret;
627}
628
629static u32 kv_get_clock_difference(u32 a, u32 b)
630{
631 return (a >= b) ? a - b : b - a;
632}
633
634static u32 kv_get_clk_bypass(struct radeon_device *rdev, u32 clk)
635{
636 struct kv_power_info *pi = kv_get_pi(rdev);
637 u32 value;
638
639 if (pi->caps_enable_dfs_bypass) {
640 if (kv_get_clock_difference(clk, 40000) < 200)
641 value = 3;
642 else if (kv_get_clock_difference(clk, 30000) < 200)
643 value = 2;
644 else if (kv_get_clock_difference(clk, 20000) < 200)
645 value = 7;
646 else if (kv_get_clock_difference(clk, 15000) < 200)
647 value = 6;
648 else if (kv_get_clock_difference(clk, 10000) < 200)
649 value = 8;
650 else
651 value = 0;
652 } else {
653 value = 0;
654 }
655
656 return value;
657}
658
659static int kv_populate_uvd_table(struct radeon_device *rdev)
660{
661 struct kv_power_info *pi = kv_get_pi(rdev);
662 struct radeon_uvd_clock_voltage_dependency_table *table =
663 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
664 struct atom_clock_dividers dividers;
665 int ret;
666 u32 i;
667
668 if (table == NULL || table->count == 0)
669 return 0;
670
671 pi->uvd_level_count = 0;
672 for (i = 0; i < table->count; i++) {
673 if (pi->high_voltage_t &&
674 (pi->high_voltage_t < table->entries[i].v))
675 break;
676
677 pi->uvd_level[i].VclkFrequency = cpu_to_be32(table->entries[i].vclk);
678 pi->uvd_level[i].DclkFrequency = cpu_to_be32(table->entries[i].dclk);
679 pi->uvd_level[i].MinVddNb = cpu_to_be16(table->entries[i].v);
680
681 pi->uvd_level[i].VClkBypassCntl =
682 (u8)kv_get_clk_bypass(rdev, table->entries[i].vclk);
683 pi->uvd_level[i].DClkBypassCntl =
684 (u8)kv_get_clk_bypass(rdev, table->entries[i].dclk);
685
686 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
687 table->entries[i].vclk, false, ÷rs);
688 if (ret)
689 return ret;
690 pi->uvd_level[i].VclkDivider = (u8)dividers.post_div;
691
692 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
693 table->entries[i].dclk, false, ÷rs);
694 if (ret)
695 return ret;
696 pi->uvd_level[i].DclkDivider = (u8)dividers.post_div;
697
698 pi->uvd_level_count++;
699 }
700
701 ret = kv_copy_bytes_to_smc(rdev,
702 pi->dpm_table_start +
703 offsetof(SMU7_Fusion_DpmTable, UvdLevelCount),
704 (u8 *)&pi->uvd_level_count,
705 sizeof(u8), pi->sram_end);
706 if (ret)
707 return ret;
708
709 pi->uvd_interval = 1;
710
711 ret = kv_copy_bytes_to_smc(rdev,
712 pi->dpm_table_start +
713 offsetof(SMU7_Fusion_DpmTable, UVDInterval),
714 &pi->uvd_interval,
715 sizeof(u8), pi->sram_end);
716 if (ret)
717 return ret;
718
719 ret = kv_copy_bytes_to_smc(rdev,
720 pi->dpm_table_start +
721 offsetof(SMU7_Fusion_DpmTable, UvdLevel),
722 (u8 *)&pi->uvd_level,
723 sizeof(SMU7_Fusion_UvdLevel) * SMU7_MAX_LEVELS_UVD,
724 pi->sram_end);
725
726 return ret;
727
728}
729
730static int kv_populate_vce_table(struct radeon_device *rdev)
731{
732 struct kv_power_info *pi = kv_get_pi(rdev);
733 int ret;
734 u32 i;
735 struct radeon_vce_clock_voltage_dependency_table *table =
736 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
737 struct atom_clock_dividers dividers;
738
739 if (table == NULL || table->count == 0)
740 return 0;
741
742 pi->vce_level_count = 0;
743 for (i = 0; i < table->count; i++) {
744 if (pi->high_voltage_t &&
745 pi->high_voltage_t < table->entries[i].v)
746 break;
747
748 pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk);
749 pi->vce_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
750
751 pi->vce_level[i].ClkBypassCntl =
752 (u8)kv_get_clk_bypass(rdev, table->entries[i].evclk);
753
754 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
755 table->entries[i].evclk, false, ÷rs);
756 if (ret)
757 return ret;
758 pi->vce_level[i].Divider = (u8)dividers.post_div;
759
760 pi->vce_level_count++;
761 }
762
763 ret = kv_copy_bytes_to_smc(rdev,
764 pi->dpm_table_start +
765 offsetof(SMU7_Fusion_DpmTable, VceLevelCount),
766 (u8 *)&pi->vce_level_count,
767 sizeof(u8),
768 pi->sram_end);
769 if (ret)
770 return ret;
771
772 pi->vce_interval = 1;
773
774 ret = kv_copy_bytes_to_smc(rdev,
775 pi->dpm_table_start +
776 offsetof(SMU7_Fusion_DpmTable, VCEInterval),
777 (u8 *)&pi->vce_interval,
778 sizeof(u8),
779 pi->sram_end);
780 if (ret)
781 return ret;
782
783 ret = kv_copy_bytes_to_smc(rdev,
784 pi->dpm_table_start +
785 offsetof(SMU7_Fusion_DpmTable, VceLevel),
786 (u8 *)&pi->vce_level,
787 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_VCE,
788 pi->sram_end);
789
790 return ret;
791}
792
793static int kv_populate_samu_table(struct radeon_device *rdev)
794{
795 struct kv_power_info *pi = kv_get_pi(rdev);
796 struct radeon_clock_voltage_dependency_table *table =
797 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
798 struct atom_clock_dividers dividers;
799 int ret;
800 u32 i;
801
802 if (table == NULL || table->count == 0)
803 return 0;
804
805 pi->samu_level_count = 0;
806 for (i = 0; i < table->count; i++) {
807 if (pi->high_voltage_t &&
808 pi->high_voltage_t < table->entries[i].v)
809 break;
810
811 pi->samu_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
812 pi->samu_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
813
814 pi->samu_level[i].ClkBypassCntl =
815 (u8)kv_get_clk_bypass(rdev, table->entries[i].clk);
816
817 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
818 table->entries[i].clk, false, ÷rs);
819 if (ret)
820 return ret;
821 pi->samu_level[i].Divider = (u8)dividers.post_div;
822
823 pi->samu_level_count++;
824 }
825
826 ret = kv_copy_bytes_to_smc(rdev,
827 pi->dpm_table_start +
828 offsetof(SMU7_Fusion_DpmTable, SamuLevelCount),
829 (u8 *)&pi->samu_level_count,
830 sizeof(u8),
831 pi->sram_end);
832 if (ret)
833 return ret;
834
835 pi->samu_interval = 1;
836
837 ret = kv_copy_bytes_to_smc(rdev,
838 pi->dpm_table_start +
839 offsetof(SMU7_Fusion_DpmTable, SAMUInterval),
840 (u8 *)&pi->samu_interval,
841 sizeof(u8),
842 pi->sram_end);
843 if (ret)
844 return ret;
845
846 ret = kv_copy_bytes_to_smc(rdev,
847 pi->dpm_table_start +
848 offsetof(SMU7_Fusion_DpmTable, SamuLevel),
849 (u8 *)&pi->samu_level,
850 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_SAMU,
851 pi->sram_end);
852 if (ret)
853 return ret;
854
855 return ret;
856}
857
858
859static int kv_populate_acp_table(struct radeon_device *rdev)
860{
861 struct kv_power_info *pi = kv_get_pi(rdev);
862 struct radeon_clock_voltage_dependency_table *table =
863 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
864 struct atom_clock_dividers dividers;
865 int ret;
866 u32 i;
867
868 if (table == NULL || table->count == 0)
869 return 0;
870
871 pi->acp_level_count = 0;
872 for (i = 0; i < table->count; i++) {
873 pi->acp_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
874 pi->acp_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
875
876 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
877 table->entries[i].clk, false, ÷rs);
878 if (ret)
879 return ret;
880 pi->acp_level[i].Divider = (u8)dividers.post_div;
881
882 pi->acp_level_count++;
883 }
884
885 ret = kv_copy_bytes_to_smc(rdev,
886 pi->dpm_table_start +
887 offsetof(SMU7_Fusion_DpmTable, AcpLevelCount),
888 (u8 *)&pi->acp_level_count,
889 sizeof(u8),
890 pi->sram_end);
891 if (ret)
892 return ret;
893
894 pi->acp_interval = 1;
895
896 ret = kv_copy_bytes_to_smc(rdev,
897 pi->dpm_table_start +
898 offsetof(SMU7_Fusion_DpmTable, ACPInterval),
899 (u8 *)&pi->acp_interval,
900 sizeof(u8),
901 pi->sram_end);
902 if (ret)
903 return ret;
904
905 ret = kv_copy_bytes_to_smc(rdev,
906 pi->dpm_table_start +
907 offsetof(SMU7_Fusion_DpmTable, AcpLevel),
908 (u8 *)&pi->acp_level,
909 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_ACP,
910 pi->sram_end);
911 if (ret)
912 return ret;
913
914 return ret;
915}
916
917static void kv_calculate_dfs_bypass_settings(struct radeon_device *rdev)
918{
919 struct kv_power_info *pi = kv_get_pi(rdev);
920 u32 i;
921 struct radeon_clock_voltage_dependency_table *table =
922 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
923
924 if (table && table->count) {
925 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
926 if (pi->caps_enable_dfs_bypass) {
927 if (kv_get_clock_difference(table->entries[i].clk, 40000) < 200)
928 pi->graphics_level[i].ClkBypassCntl = 3;
929 else if (kv_get_clock_difference(table->entries[i].clk, 30000) < 200)
930 pi->graphics_level[i].ClkBypassCntl = 2;
931 else if (kv_get_clock_difference(table->entries[i].clk, 26600) < 200)
932 pi->graphics_level[i].ClkBypassCntl = 7;
933 else if (kv_get_clock_difference(table->entries[i].clk, 20000) < 200)
934 pi->graphics_level[i].ClkBypassCntl = 6;
935 else if (kv_get_clock_difference(table->entries[i].clk, 10000) < 200)
936 pi->graphics_level[i].ClkBypassCntl = 8;
937 else
938 pi->graphics_level[i].ClkBypassCntl = 0;
939 } else {
940 pi->graphics_level[i].ClkBypassCntl = 0;
941 }
942 }
943 } else {
944 struct sumo_sclk_voltage_mapping_table *table =
945 &pi->sys_info.sclk_voltage_mapping_table;
946 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
947 if (pi->caps_enable_dfs_bypass) {
948 if (kv_get_clock_difference(table->entries[i].sclk_frequency, 40000) < 200)
949 pi->graphics_level[i].ClkBypassCntl = 3;
950 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 30000) < 200)
951 pi->graphics_level[i].ClkBypassCntl = 2;
952 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 26600) < 200)
953 pi->graphics_level[i].ClkBypassCntl = 7;
954 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 20000) < 200)
955 pi->graphics_level[i].ClkBypassCntl = 6;
956 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 10000) < 200)
957 pi->graphics_level[i].ClkBypassCntl = 8;
958 else
959 pi->graphics_level[i].ClkBypassCntl = 0;
960 } else {
961 pi->graphics_level[i].ClkBypassCntl = 0;
962 }
963 }
964 }
965}
966
967static int kv_enable_ulv(struct radeon_device *rdev, bool enable)
968{
969 return kv_notify_message_to_smu(rdev, enable ?
970 PPSMC_MSG_EnableULV : PPSMC_MSG_DisableULV);
971}
972
973static void kv_reset_acp_boot_level(struct radeon_device *rdev)
974{
975 struct kv_power_info *pi = kv_get_pi(rdev);
976
977 pi->acp_boot_level = 0xff;
978}
979
980static void kv_update_current_ps(struct radeon_device *rdev,
981 struct radeon_ps *rps)
982{
983 struct kv_ps *new_ps = kv_get_ps(rps);
984 struct kv_power_info *pi = kv_get_pi(rdev);
985
986 pi->current_rps = *rps;
987 pi->current_ps = *new_ps;
988 pi->current_rps.ps_priv = &pi->current_ps;
989}
990
991static void kv_update_requested_ps(struct radeon_device *rdev,
992 struct radeon_ps *rps)
993{
994 struct kv_ps *new_ps = kv_get_ps(rps);
995 struct kv_power_info *pi = kv_get_pi(rdev);
996
997 pi->requested_rps = *rps;
998 pi->requested_ps = *new_ps;
999 pi->requested_rps.ps_priv = &pi->requested_ps;
1000}
1001
1002void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
1003{
1004 struct kv_power_info *pi = kv_get_pi(rdev);
1005 int ret;
1006
1007 if (pi->bapm_enable) {
1008 ret = kv_smc_bapm_enable(rdev, enable);
1009 if (ret)
1010 DRM_ERROR("kv_smc_bapm_enable failed\n");
1011 }
1012}
1013
1014static void kv_enable_thermal_int(struct radeon_device *rdev, bool enable)
1015{
1016 u32 thermal_int;
1017
1018 thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL);
1019 if (enable)
1020 thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
1021 else
1022 thermal_int &= ~(THERM_INTH_MASK | THERM_INTL_MASK);
1023 WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
1024
1025}
1026
1027int kv_dpm_enable(struct radeon_device *rdev)
1028{
1029 struct kv_power_info *pi = kv_get_pi(rdev);
1030 int ret;
1031
1032 ret = kv_process_firmware_header(rdev);
1033 if (ret) {
1034 DRM_ERROR("kv_process_firmware_header failed\n");
1035 return ret;
1036 }
1037 kv_init_fps_limits(rdev);
1038 kv_init_graphics_levels(rdev);
1039 ret = kv_program_bootup_state(rdev);
1040 if (ret) {
1041 DRM_ERROR("kv_program_bootup_state failed\n");
1042 return ret;
1043 }
1044 kv_calculate_dfs_bypass_settings(rdev);
1045 ret = kv_upload_dpm_settings(rdev);
1046 if (ret) {
1047 DRM_ERROR("kv_upload_dpm_settings failed\n");
1048 return ret;
1049 }
1050 ret = kv_populate_uvd_table(rdev);
1051 if (ret) {
1052 DRM_ERROR("kv_populate_uvd_table failed\n");
1053 return ret;
1054 }
1055 ret = kv_populate_vce_table(rdev);
1056 if (ret) {
1057 DRM_ERROR("kv_populate_vce_table failed\n");
1058 return ret;
1059 }
1060 ret = kv_populate_samu_table(rdev);
1061 if (ret) {
1062 DRM_ERROR("kv_populate_samu_table failed\n");
1063 return ret;
1064 }
1065 ret = kv_populate_acp_table(rdev);
1066 if (ret) {
1067 DRM_ERROR("kv_populate_acp_table failed\n");
1068 return ret;
1069 }
1070 kv_program_vc(rdev);
1071
1072 kv_start_am(rdev);
1073 if (pi->enable_auto_thermal_throttling) {
1074 ret = kv_enable_auto_thermal_throttling(rdev);
1075 if (ret) {
1076 DRM_ERROR("kv_enable_auto_thermal_throttling failed\n");
1077 return ret;
1078 }
1079 }
1080 ret = kv_enable_dpm_voltage_scaling(rdev);
1081 if (ret) {
1082 DRM_ERROR("kv_enable_dpm_voltage_scaling failed\n");
1083 return ret;
1084 }
1085 ret = kv_set_dpm_interval(rdev);
1086 if (ret) {
1087 DRM_ERROR("kv_set_dpm_interval failed\n");
1088 return ret;
1089 }
1090 ret = kv_set_dpm_boot_state(rdev);
1091 if (ret) {
1092 DRM_ERROR("kv_set_dpm_boot_state failed\n");
1093 return ret;
1094 }
1095 ret = kv_enable_ulv(rdev, true);
1096 if (ret) {
1097 DRM_ERROR("kv_enable_ulv failed\n");
1098 return ret;
1099 }
1100 kv_start_dpm(rdev);
1101 ret = kv_enable_didt(rdev, true);
1102 if (ret) {
1103 DRM_ERROR("kv_enable_didt failed\n");
1104 return ret;
1105 }
1106 ret = kv_enable_smc_cac(rdev, true);
1107 if (ret) {
1108 DRM_ERROR("kv_enable_smc_cac failed\n");
1109 return ret;
1110 }
1111
1112 kv_reset_acp_boot_level(rdev);
1113
1114 ret = kv_smc_bapm_enable(rdev, false);
1115 if (ret) {
1116 DRM_ERROR("kv_smc_bapm_enable failed\n");
1117 return ret;
1118 }
1119
1120 kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1121
1122 return ret;
1123}
1124
1125int kv_dpm_late_enable(struct radeon_device *rdev)
1126{
1127 int ret = 0;
1128
1129 if (rdev->irq.installed &&
1130 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1131 ret = kv_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1132 if (ret) {
1133 DRM_ERROR("kv_set_thermal_temperature_range failed\n");
1134 return ret;
1135 }
1136 kv_enable_thermal_int(rdev, true);
1137 }
1138
1139 /* powerdown unused blocks for now */
1140 kv_dpm_powergate_acp(rdev, true);
1141 kv_dpm_powergate_samu(rdev, true);
1142 kv_dpm_powergate_vce(rdev, true);
1143 kv_dpm_powergate_uvd(rdev, true);
1144
1145 return ret;
1146}
1147
1148void kv_dpm_disable(struct radeon_device *rdev)
1149{
1150 kv_smc_bapm_enable(rdev, false);
1151
1152 if (rdev->family == CHIP_MULLINS)
1153 kv_enable_nb_dpm(rdev, false);
1154
1155 /* powerup blocks */
1156 kv_dpm_powergate_acp(rdev, false);
1157 kv_dpm_powergate_samu(rdev, false);
1158 kv_dpm_powergate_vce(rdev, false);
1159 kv_dpm_powergate_uvd(rdev, false);
1160
1161 kv_enable_smc_cac(rdev, false);
1162 kv_enable_didt(rdev, false);
1163 kv_clear_vc(rdev);
1164 kv_stop_dpm(rdev);
1165 kv_enable_ulv(rdev, false);
1166 kv_reset_am(rdev);
1167 kv_enable_thermal_int(rdev, false);
1168
1169 kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1170}
1171
1172static void kv_init_sclk_t(struct radeon_device *rdev)
1173{
1174 struct kv_power_info *pi = kv_get_pi(rdev);
1175
1176 pi->low_sclk_interrupt_t = 0;
1177}
1178
1179static int kv_init_fps_limits(struct radeon_device *rdev)
1180{
1181 struct kv_power_info *pi = kv_get_pi(rdev);
1182 int ret = 0;
1183
1184 if (pi->caps_fps) {
1185 u16 tmp;
1186
1187 tmp = 45;
1188 pi->fps_high_t = cpu_to_be16(tmp);
1189 ret = kv_copy_bytes_to_smc(rdev,
1190 pi->dpm_table_start +
1191 offsetof(SMU7_Fusion_DpmTable, FpsHighT),
1192 (u8 *)&pi->fps_high_t,
1193 sizeof(u16), pi->sram_end);
1194
1195 tmp = 30;
1196 pi->fps_low_t = cpu_to_be16(tmp);
1197
1198 ret = kv_copy_bytes_to_smc(rdev,
1199 pi->dpm_table_start +
1200 offsetof(SMU7_Fusion_DpmTable, FpsLowT),
1201 (u8 *)&pi->fps_low_t,
1202 sizeof(u16), pi->sram_end);
1203
1204 }
1205 return ret;
1206}
1207
1208static void kv_init_powergate_state(struct radeon_device *rdev)
1209{
1210 struct kv_power_info *pi = kv_get_pi(rdev);
1211
1212 pi->uvd_power_gated = false;
1213 pi->vce_power_gated = false;
1214 pi->samu_power_gated = false;
1215 pi->acp_power_gated = false;
1216
1217}
1218
1219static int kv_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
1220{
1221 return kv_notify_message_to_smu(rdev, enable ?
1222 PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable);
1223}
1224
1225static int kv_enable_vce_dpm(struct radeon_device *rdev, bool enable)
1226{
1227 return kv_notify_message_to_smu(rdev, enable ?
1228 PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable);
1229}
1230
1231static int kv_enable_samu_dpm(struct radeon_device *rdev, bool enable)
1232{
1233 return kv_notify_message_to_smu(rdev, enable ?
1234 PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable);
1235}
1236
1237static int kv_enable_acp_dpm(struct radeon_device *rdev, bool enable)
1238{
1239 return kv_notify_message_to_smu(rdev, enable ?
1240 PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable);
1241}
1242
1243static int kv_update_uvd_dpm(struct radeon_device *rdev, bool gate)
1244{
1245 struct kv_power_info *pi = kv_get_pi(rdev);
1246 struct radeon_uvd_clock_voltage_dependency_table *table =
1247 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1248 int ret;
1249 u32 mask;
1250
1251 if (!gate) {
1252 if (table->count)
1253 pi->uvd_boot_level = table->count - 1;
1254 else
1255 pi->uvd_boot_level = 0;
1256
1257 if (!pi->caps_uvd_dpm || pi->caps_stable_p_state) {
1258 mask = 1 << pi->uvd_boot_level;
1259 } else {
1260 mask = 0x1f;
1261 }
1262
1263 ret = kv_copy_bytes_to_smc(rdev,
1264 pi->dpm_table_start +
1265 offsetof(SMU7_Fusion_DpmTable, UvdBootLevel),
1266 (uint8_t *)&pi->uvd_boot_level,
1267 sizeof(u8), pi->sram_end);
1268 if (ret)
1269 return ret;
1270
1271 kv_send_msg_to_smc_with_parameter(rdev,
1272 PPSMC_MSG_UVDDPM_SetEnabledMask,
1273 mask);
1274 }
1275
1276 return kv_enable_uvd_dpm(rdev, !gate);
1277}
1278
1279static u8 kv_get_vce_boot_level(struct radeon_device *rdev, u32 evclk)
1280{
1281 u8 i;
1282 struct radeon_vce_clock_voltage_dependency_table *table =
1283 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1284
1285 for (i = 0; i < table->count; i++) {
1286 if (table->entries[i].evclk >= evclk)
1287 break;
1288 }
1289
1290 return i;
1291}
1292
1293static int kv_update_vce_dpm(struct radeon_device *rdev,
1294 struct radeon_ps *radeon_new_state,
1295 struct radeon_ps *radeon_current_state)
1296{
1297 struct kv_power_info *pi = kv_get_pi(rdev);
1298 struct radeon_vce_clock_voltage_dependency_table *table =
1299 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1300 int ret;
1301
1302 if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) {
1303 kv_dpm_powergate_vce(rdev, false);
1304 /* turn the clocks on when encoding */
1305 cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
1306 if (pi->caps_stable_p_state)
1307 pi->vce_boot_level = table->count - 1;
1308 else
1309 pi->vce_boot_level = kv_get_vce_boot_level(rdev, radeon_new_state->evclk);
1310
1311 ret = kv_copy_bytes_to_smc(rdev,
1312 pi->dpm_table_start +
1313 offsetof(SMU7_Fusion_DpmTable, VceBootLevel),
1314 (u8 *)&pi->vce_boot_level,
1315 sizeof(u8),
1316 pi->sram_end);
1317 if (ret)
1318 return ret;
1319
1320 if (pi->caps_stable_p_state)
1321 kv_send_msg_to_smc_with_parameter(rdev,
1322 PPSMC_MSG_VCEDPM_SetEnabledMask,
1323 (1 << pi->vce_boot_level));
1324
1325 kv_enable_vce_dpm(rdev, true);
1326 } else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) {
1327 kv_enable_vce_dpm(rdev, false);
1328 /* turn the clocks off when not encoding */
1329 cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
1330 kv_dpm_powergate_vce(rdev, true);
1331 }
1332
1333 return 0;
1334}
1335
1336static int kv_update_samu_dpm(struct radeon_device *rdev, bool gate)
1337{
1338 struct kv_power_info *pi = kv_get_pi(rdev);
1339 struct radeon_clock_voltage_dependency_table *table =
1340 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1341 int ret;
1342
1343 if (!gate) {
1344 if (pi->caps_stable_p_state)
1345 pi->samu_boot_level = table->count - 1;
1346 else
1347 pi->samu_boot_level = 0;
1348
1349 ret = kv_copy_bytes_to_smc(rdev,
1350 pi->dpm_table_start +
1351 offsetof(SMU7_Fusion_DpmTable, SamuBootLevel),
1352 (u8 *)&pi->samu_boot_level,
1353 sizeof(u8),
1354 pi->sram_end);
1355 if (ret)
1356 return ret;
1357
1358 if (pi->caps_stable_p_state)
1359 kv_send_msg_to_smc_with_parameter(rdev,
1360 PPSMC_MSG_SAMUDPM_SetEnabledMask,
1361 (1 << pi->samu_boot_level));
1362 }
1363
1364 return kv_enable_samu_dpm(rdev, !gate);
1365}
1366
1367static u8 kv_get_acp_boot_level(struct radeon_device *rdev)
1368{
1369 u8 i;
1370 struct radeon_clock_voltage_dependency_table *table =
1371 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1372
1373 for (i = 0; i < table->count; i++) {
1374 if (table->entries[i].clk >= 0) /* XXX */
1375 break;
1376 }
1377
1378 if (i >= table->count)
1379 i = table->count - 1;
1380
1381 return i;
1382}
1383
1384static void kv_update_acp_boot_level(struct radeon_device *rdev)
1385{
1386 struct kv_power_info *pi = kv_get_pi(rdev);
1387 u8 acp_boot_level;
1388
1389 if (!pi->caps_stable_p_state) {
1390 acp_boot_level = kv_get_acp_boot_level(rdev);
1391 if (acp_boot_level != pi->acp_boot_level) {
1392 pi->acp_boot_level = acp_boot_level;
1393 kv_send_msg_to_smc_with_parameter(rdev,
1394 PPSMC_MSG_ACPDPM_SetEnabledMask,
1395 (1 << pi->acp_boot_level));
1396 }
1397 }
1398}
1399
1400static int kv_update_acp_dpm(struct radeon_device *rdev, bool gate)
1401{
1402 struct kv_power_info *pi = kv_get_pi(rdev);
1403 struct radeon_clock_voltage_dependency_table *table =
1404 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1405 int ret;
1406
1407 if (!gate) {
1408 if (pi->caps_stable_p_state)
1409 pi->acp_boot_level = table->count - 1;
1410 else
1411 pi->acp_boot_level = kv_get_acp_boot_level(rdev);
1412
1413 ret = kv_copy_bytes_to_smc(rdev,
1414 pi->dpm_table_start +
1415 offsetof(SMU7_Fusion_DpmTable, AcpBootLevel),
1416 (u8 *)&pi->acp_boot_level,
1417 sizeof(u8),
1418 pi->sram_end);
1419 if (ret)
1420 return ret;
1421
1422 if (pi->caps_stable_p_state)
1423 kv_send_msg_to_smc_with_parameter(rdev,
1424 PPSMC_MSG_ACPDPM_SetEnabledMask,
1425 (1 << pi->acp_boot_level));
1426 }
1427
1428 return kv_enable_acp_dpm(rdev, !gate);
1429}
1430
1431void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
1432{
1433 struct kv_power_info *pi = kv_get_pi(rdev);
1434
1435 if (pi->uvd_power_gated == gate)
1436 return;
1437
1438 pi->uvd_power_gated = gate;
1439
1440 if (gate) {
1441 if (pi->caps_uvd_pg) {
1442 uvd_v1_0_stop(rdev);
1443 cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
1444 }
1445 kv_update_uvd_dpm(rdev, gate);
1446 if (pi->caps_uvd_pg)
1447 kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerOFF);
1448 } else {
1449 if (pi->caps_uvd_pg) {
1450 kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerON);
1451 uvd_v4_2_resume(rdev);
1452 uvd_v1_0_start(rdev);
1453 cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
1454 }
1455 kv_update_uvd_dpm(rdev, gate);
1456 }
1457}
1458
1459static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate)
1460{
1461 struct kv_power_info *pi = kv_get_pi(rdev);
1462
1463 if (pi->vce_power_gated == gate)
1464 return;
1465
1466 pi->vce_power_gated = gate;
1467
1468 if (gate) {
1469 if (pi->caps_vce_pg) {
1470 /* XXX do we need a vce_v1_0_stop() ? */
1471 kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerOFF);
1472 }
1473 } else {
1474 if (pi->caps_vce_pg) {
1475 kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerON);
1476 vce_v2_0_resume(rdev);
1477 vce_v1_0_start(rdev);
1478 }
1479 }
1480}
1481
1482static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate)
1483{
1484 struct kv_power_info *pi = kv_get_pi(rdev);
1485
1486 if (pi->samu_power_gated == gate)
1487 return;
1488
1489 pi->samu_power_gated = gate;
1490
1491 if (gate) {
1492 kv_update_samu_dpm(rdev, true);
1493 if (pi->caps_samu_pg)
1494 kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerOFF);
1495 } else {
1496 if (pi->caps_samu_pg)
1497 kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerON);
1498 kv_update_samu_dpm(rdev, false);
1499 }
1500}
1501
1502static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate)
1503{
1504 struct kv_power_info *pi = kv_get_pi(rdev);
1505
1506 if (pi->acp_power_gated == gate)
1507 return;
1508
1509 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1510 return;
1511
1512 pi->acp_power_gated = gate;
1513
1514 if (gate) {
1515 kv_update_acp_dpm(rdev, true);
1516 if (pi->caps_acp_pg)
1517 kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerOFF);
1518 } else {
1519 if (pi->caps_acp_pg)
1520 kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerON);
1521 kv_update_acp_dpm(rdev, false);
1522 }
1523}
1524
1525static void kv_set_valid_clock_range(struct radeon_device *rdev,
1526 struct radeon_ps *new_rps)
1527{
1528 struct kv_ps *new_ps = kv_get_ps(new_rps);
1529 struct kv_power_info *pi = kv_get_pi(rdev);
1530 u32 i;
1531 struct radeon_clock_voltage_dependency_table *table =
1532 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1533
1534 if (table && table->count) {
1535 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
1536 if ((table->entries[i].clk >= new_ps->levels[0].sclk) ||
1537 (i == (pi->graphics_dpm_level_count - 1))) {
1538 pi->lowest_valid = i;
1539 break;
1540 }
1541 }
1542
1543 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1544 if (table->entries[i].clk <= new_ps->levels[new_ps->num_levels - 1].sclk)
1545 break;
1546 }
1547 pi->highest_valid = i;
1548
1549 if (pi->lowest_valid > pi->highest_valid) {
1550 if ((new_ps->levels[0].sclk - table->entries[pi->highest_valid].clk) >
1551 (table->entries[pi->lowest_valid].clk - new_ps->levels[new_ps->num_levels - 1].sclk))
1552 pi->highest_valid = pi->lowest_valid;
1553 else
1554 pi->lowest_valid = pi->highest_valid;
1555 }
1556 } else {
1557 struct sumo_sclk_voltage_mapping_table *table =
1558 &pi->sys_info.sclk_voltage_mapping_table;
1559
1560 for (i = 0; i < (int)pi->graphics_dpm_level_count; i++) {
1561 if (table->entries[i].sclk_frequency >= new_ps->levels[0].sclk ||
1562 i == (int)(pi->graphics_dpm_level_count - 1)) {
1563 pi->lowest_valid = i;
1564 break;
1565 }
1566 }
1567
1568 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1569 if (table->entries[i].sclk_frequency <=
1570 new_ps->levels[new_ps->num_levels - 1].sclk)
1571 break;
1572 }
1573 pi->highest_valid = i;
1574
1575 if (pi->lowest_valid > pi->highest_valid) {
1576 if ((new_ps->levels[0].sclk -
1577 table->entries[pi->highest_valid].sclk_frequency) >
1578 (table->entries[pi->lowest_valid].sclk_frequency -
1579 new_ps->levels[new_ps->num_levels - 1].sclk))
1580 pi->highest_valid = pi->lowest_valid;
1581 else
1582 pi->lowest_valid = pi->highest_valid;
1583 }
1584 }
1585}
1586
1587static int kv_update_dfs_bypass_settings(struct radeon_device *rdev,
1588 struct radeon_ps *new_rps)
1589{
1590 struct kv_ps *new_ps = kv_get_ps(new_rps);
1591 struct kv_power_info *pi = kv_get_pi(rdev);
1592 int ret = 0;
1593 u8 clk_bypass_cntl;
1594
1595 if (pi->caps_enable_dfs_bypass) {
1596 clk_bypass_cntl = new_ps->need_dfs_bypass ?
1597 pi->graphics_level[pi->graphics_boot_level].ClkBypassCntl : 0;
1598 ret = kv_copy_bytes_to_smc(rdev,
1599 (pi->dpm_table_start +
1600 offsetof(SMU7_Fusion_DpmTable, GraphicsLevel) +
1601 (pi->graphics_boot_level * sizeof(SMU7_Fusion_GraphicsLevel)) +
1602 offsetof(SMU7_Fusion_GraphicsLevel, ClkBypassCntl)),
1603 &clk_bypass_cntl,
1604 sizeof(u8), pi->sram_end);
1605 }
1606
1607 return ret;
1608}
1609
1610static int kv_enable_nb_dpm(struct radeon_device *rdev,
1611 bool enable)
1612{
1613 struct kv_power_info *pi = kv_get_pi(rdev);
1614 int ret = 0;
1615
1616 if (enable) {
1617 if (pi->enable_nb_dpm && !pi->nb_dpm_enabled) {
1618 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Enable);
1619 if (ret == 0)
1620 pi->nb_dpm_enabled = true;
1621 }
1622 } else {
1623 if (pi->enable_nb_dpm && pi->nb_dpm_enabled) {
1624 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Disable);
1625 if (ret == 0)
1626 pi->nb_dpm_enabled = false;
1627 }
1628 }
1629
1630 return ret;
1631}
1632
1633int kv_dpm_force_performance_level(struct radeon_device *rdev,
1634 enum radeon_dpm_forced_level level)
1635{
1636 int ret;
1637
1638 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1639 ret = kv_force_dpm_highest(rdev);
1640 if (ret)
1641 return ret;
1642 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1643 ret = kv_force_dpm_lowest(rdev);
1644 if (ret)
1645 return ret;
1646 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
1647 ret = kv_unforce_levels(rdev);
1648 if (ret)
1649 return ret;
1650 }
1651
1652 rdev->pm.dpm.forced_level = level;
1653
1654 return 0;
1655}
1656
1657int kv_dpm_pre_set_power_state(struct radeon_device *rdev)
1658{
1659 struct kv_power_info *pi = kv_get_pi(rdev);
1660 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
1661 struct radeon_ps *new_ps = &requested_ps;
1662
1663 kv_update_requested_ps(rdev, new_ps);
1664
1665 kv_apply_state_adjust_rules(rdev,
1666 &pi->requested_rps,
1667 &pi->current_rps);
1668
1669 return 0;
1670}
1671
1672int kv_dpm_set_power_state(struct radeon_device *rdev)
1673{
1674 struct kv_power_info *pi = kv_get_pi(rdev);
1675 struct radeon_ps *new_ps = &pi->requested_rps;
1676 struct radeon_ps *old_ps = &pi->current_rps;
1677 int ret;
1678
1679 if (pi->bapm_enable) {
1680 ret = kv_smc_bapm_enable(rdev, rdev->pm.dpm.ac_power);
1681 if (ret) {
1682 DRM_ERROR("kv_smc_bapm_enable failed\n");
1683 return ret;
1684 }
1685 }
1686
1687 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
1688 if (pi->enable_dpm) {
1689 kv_set_valid_clock_range(rdev, new_ps);
1690 kv_update_dfs_bypass_settings(rdev, new_ps);
1691 ret = kv_calculate_ds_divider(rdev);
1692 if (ret) {
1693 DRM_ERROR("kv_calculate_ds_divider failed\n");
1694 return ret;
1695 }
1696 kv_calculate_nbps_level_settings(rdev);
1697 kv_calculate_dpm_settings(rdev);
1698 kv_force_lowest_valid(rdev);
1699 kv_enable_new_levels(rdev);
1700 kv_upload_dpm_settings(rdev);
1701 kv_program_nbps_index_settings(rdev, new_ps);
1702 kv_unforce_levels(rdev);
1703 kv_set_enabled_levels(rdev);
1704 kv_force_lowest_valid(rdev);
1705 kv_unforce_levels(rdev);
1706
1707 ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1708 if (ret) {
1709 DRM_ERROR("kv_update_vce_dpm failed\n");
1710 return ret;
1711 }
1712 kv_update_sclk_t(rdev);
1713 if (rdev->family == CHIP_MULLINS)
1714 kv_enable_nb_dpm(rdev, true);
1715 }
1716 } else {
1717 if (pi->enable_dpm) {
1718 kv_set_valid_clock_range(rdev, new_ps);
1719 kv_update_dfs_bypass_settings(rdev, new_ps);
1720 ret = kv_calculate_ds_divider(rdev);
1721 if (ret) {
1722 DRM_ERROR("kv_calculate_ds_divider failed\n");
1723 return ret;
1724 }
1725 kv_calculate_nbps_level_settings(rdev);
1726 kv_calculate_dpm_settings(rdev);
1727 kv_freeze_sclk_dpm(rdev, true);
1728 kv_upload_dpm_settings(rdev);
1729 kv_program_nbps_index_settings(rdev, new_ps);
1730 kv_freeze_sclk_dpm(rdev, false);
1731 kv_set_enabled_levels(rdev);
1732 ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1733 if (ret) {
1734 DRM_ERROR("kv_update_vce_dpm failed\n");
1735 return ret;
1736 }
1737 kv_update_acp_boot_level(rdev);
1738 kv_update_sclk_t(rdev);
1739 kv_enable_nb_dpm(rdev, true);
1740 }
1741 }
1742
1743 return 0;
1744}
1745
1746void kv_dpm_post_set_power_state(struct radeon_device *rdev)
1747{
1748 struct kv_power_info *pi = kv_get_pi(rdev);
1749 struct radeon_ps *new_ps = &pi->requested_rps;
1750
1751 kv_update_current_ps(rdev, new_ps);
1752}
1753
1754void kv_dpm_setup_asic(struct radeon_device *rdev)
1755{
1756 sumo_take_smu_control(rdev, true);
1757 kv_init_powergate_state(rdev);
1758 kv_init_sclk_t(rdev);
1759}
1760
1761//XXX use sumo_dpm_display_configuration_changed
1762
1763static void kv_construct_max_power_limits_table(struct radeon_device *rdev,
1764 struct radeon_clock_and_voltage_limits *table)
1765{
1766 struct kv_power_info *pi = kv_get_pi(rdev);
1767
1768 if (pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries > 0) {
1769 int idx = pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1;
1770 table->sclk =
1771 pi->sys_info.sclk_voltage_mapping_table.entries[idx].sclk_frequency;
1772 table->vddc =
1773 kv_convert_2bit_index_to_voltage(rdev,
1774 pi->sys_info.sclk_voltage_mapping_table.entries[idx].vid_2bit);
1775 }
1776
1777 table->mclk = pi->sys_info.nbp_memory_clock[0];
1778}
1779
1780static void kv_patch_voltage_values(struct radeon_device *rdev)
1781{
1782 int i;
1783 struct radeon_uvd_clock_voltage_dependency_table *uvd_table =
1784 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1785 struct radeon_vce_clock_voltage_dependency_table *vce_table =
1786 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1787 struct radeon_clock_voltage_dependency_table *samu_table =
1788 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1789 struct radeon_clock_voltage_dependency_table *acp_table =
1790 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1791
1792 if (uvd_table->count) {
1793 for (i = 0; i < uvd_table->count; i++)
1794 uvd_table->entries[i].v =
1795 kv_convert_8bit_index_to_voltage(rdev,
1796 uvd_table->entries[i].v);
1797 }
1798
1799 if (vce_table->count) {
1800 for (i = 0; i < vce_table->count; i++)
1801 vce_table->entries[i].v =
1802 kv_convert_8bit_index_to_voltage(rdev,
1803 vce_table->entries[i].v);
1804 }
1805
1806 if (samu_table->count) {
1807 for (i = 0; i < samu_table->count; i++)
1808 samu_table->entries[i].v =
1809 kv_convert_8bit_index_to_voltage(rdev,
1810 samu_table->entries[i].v);
1811 }
1812
1813 if (acp_table->count) {
1814 for (i = 0; i < acp_table->count; i++)
1815 acp_table->entries[i].v =
1816 kv_convert_8bit_index_to_voltage(rdev,
1817 acp_table->entries[i].v);
1818 }
1819
1820}
1821
1822static void kv_construct_boot_state(struct radeon_device *rdev)
1823{
1824 struct kv_power_info *pi = kv_get_pi(rdev);
1825
1826 pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
1827 pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
1828 pi->boot_pl.ds_divider_index = 0;
1829 pi->boot_pl.ss_divider_index = 0;
1830 pi->boot_pl.allow_gnb_slow = 1;
1831 pi->boot_pl.force_nbp_state = 0;
1832 pi->boot_pl.display_wm = 0;
1833 pi->boot_pl.vce_wm = 0;
1834}
1835
1836static int kv_force_dpm_highest(struct radeon_device *rdev)
1837{
1838 int ret;
1839 u32 enable_mask, i;
1840
1841 ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
1842 if (ret)
1843 return ret;
1844
1845 for (i = SMU7_MAX_LEVELS_GRAPHICS - 1; i > 0; i--) {
1846 if (enable_mask & (1 << i))
1847 break;
1848 }
1849
1850 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1851 return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1852 else
1853 return kv_set_enabled_level(rdev, i);
1854}
1855
1856static int kv_force_dpm_lowest(struct radeon_device *rdev)
1857{
1858 int ret;
1859 u32 enable_mask, i;
1860
1861 ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
1862 if (ret)
1863 return ret;
1864
1865 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
1866 if (enable_mask & (1 << i))
1867 break;
1868 }
1869
1870 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1871 return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1872 else
1873 return kv_set_enabled_level(rdev, i);
1874}
1875
1876static u8 kv_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
1877 u32 sclk, u32 min_sclk_in_sr)
1878{
1879 struct kv_power_info *pi = kv_get_pi(rdev);
1880 u32 i;
1881 u32 temp;
1882 u32 min = (min_sclk_in_sr > KV_MINIMUM_ENGINE_CLOCK) ?
1883 min_sclk_in_sr : KV_MINIMUM_ENGINE_CLOCK;
1884
1885 if (sclk < min)
1886 return 0;
1887
1888 if (!pi->caps_sclk_ds)
1889 return 0;
1890
1891 for (i = KV_MAX_DEEPSLEEP_DIVIDER_ID; i > 0; i--) {
1892 temp = sclk / sumo_get_sleep_divider_from_id(i);
1893 if (temp >= min)
1894 break;
1895 }
1896
1897 return (u8)i;
1898}
1899
1900static int kv_get_high_voltage_limit(struct radeon_device *rdev, int *limit)
1901{
1902 struct kv_power_info *pi = kv_get_pi(rdev);
1903 struct radeon_clock_voltage_dependency_table *table =
1904 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1905 int i;
1906
1907 if (table && table->count) {
1908 for (i = table->count - 1; i >= 0; i--) {
1909 if (pi->high_voltage_t &&
1910 (kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v) <=
1911 pi->high_voltage_t)) {
1912 *limit = i;
1913 return 0;
1914 }
1915 }
1916 } else {
1917 struct sumo_sclk_voltage_mapping_table *table =
1918 &pi->sys_info.sclk_voltage_mapping_table;
1919
1920 for (i = table->num_max_dpm_entries - 1; i >= 0; i--) {
1921 if (pi->high_voltage_t &&
1922 (kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit) <=
1923 pi->high_voltage_t)) {
1924 *limit = i;
1925 return 0;
1926 }
1927 }
1928 }
1929
1930 *limit = 0;
1931 return 0;
1932}
1933
1934static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
1935 struct radeon_ps *new_rps,
1936 struct radeon_ps *old_rps)
1937{
1938 struct kv_ps *ps = kv_get_ps(new_rps);
1939 struct kv_power_info *pi = kv_get_pi(rdev);
1940 u32 min_sclk = 10000; /* ??? */
1941 u32 sclk, mclk = 0;
1942 int i, limit;
1943 bool force_high;
1944 struct radeon_clock_voltage_dependency_table *table =
1945 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1946 u32 stable_p_state_sclk = 0;
1947 struct radeon_clock_and_voltage_limits *max_limits =
1948 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
1949
1950 if (new_rps->vce_active) {
1951 new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
1952 new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
1953 } else {
1954 new_rps->evclk = 0;
1955 new_rps->ecclk = 0;
1956 }
1957
1958 mclk = max_limits->mclk;
1959 sclk = min_sclk;
1960
1961 if (pi->caps_stable_p_state) {
1962 stable_p_state_sclk = (max_limits->sclk * 75) / 100;
1963
1964 for (i = table->count - 1; i >= 0; i--) {
1965 if (stable_p_state_sclk >= table->entries[i].clk) {
1966 stable_p_state_sclk = table->entries[i].clk;
1967 break;
1968 }
1969 }
1970
1971 if (i > 0)
1972 stable_p_state_sclk = table->entries[0].clk;
1973
1974 sclk = stable_p_state_sclk;
1975 }
1976
1977 if (new_rps->vce_active) {
1978 if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
1979 sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
1980 }
1981
1982 ps->need_dfs_bypass = true;
1983
1984 for (i = 0; i < ps->num_levels; i++) {
1985 if (ps->levels[i].sclk < sclk)
1986 ps->levels[i].sclk = sclk;
1987 }
1988
1989 if (table && table->count) {
1990 for (i = 0; i < ps->num_levels; i++) {
1991 if (pi->high_voltage_t &&
1992 (pi->high_voltage_t <
1993 kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
1994 kv_get_high_voltage_limit(rdev, &limit);
1995 ps->levels[i].sclk = table->entries[limit].clk;
1996 }
1997 }
1998 } else {
1999 struct sumo_sclk_voltage_mapping_table *table =
2000 &pi->sys_info.sclk_voltage_mapping_table;
2001
2002 for (i = 0; i < ps->num_levels; i++) {
2003 if (pi->high_voltage_t &&
2004 (pi->high_voltage_t <
2005 kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
2006 kv_get_high_voltage_limit(rdev, &limit);
2007 ps->levels[i].sclk = table->entries[limit].sclk_frequency;
2008 }
2009 }
2010 }
2011
2012 if (pi->caps_stable_p_state) {
2013 for (i = 0; i < ps->num_levels; i++) {
2014 ps->levels[i].sclk = stable_p_state_sclk;
2015 }
2016 }
2017
2018 pi->video_start = new_rps->dclk || new_rps->vclk ||
2019 new_rps->evclk || new_rps->ecclk;
2020
2021 if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
2022 ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
2023 pi->battery_state = true;
2024 else
2025 pi->battery_state = false;
2026
2027 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2028 ps->dpm0_pg_nb_ps_lo = 0x1;
2029 ps->dpm0_pg_nb_ps_hi = 0x0;
2030 ps->dpmx_nb_ps_lo = 0x1;
2031 ps->dpmx_nb_ps_hi = 0x0;
2032 } else {
2033 ps->dpm0_pg_nb_ps_lo = 0x3;
2034 ps->dpm0_pg_nb_ps_hi = 0x0;
2035 ps->dpmx_nb_ps_lo = 0x3;
2036 ps->dpmx_nb_ps_hi = 0x0;
2037
2038 if (pi->sys_info.nb_dpm_enable) {
2039 force_high = (mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2040 pi->video_start || (rdev->pm.dpm.new_active_crtc_count >= 3) ||
2041 pi->disable_nb_ps3_in_battery;
2042 ps->dpm0_pg_nb_ps_lo = force_high ? 0x2 : 0x3;
2043 ps->dpm0_pg_nb_ps_hi = 0x2;
2044 ps->dpmx_nb_ps_lo = force_high ? 0x2 : 0x3;
2045 ps->dpmx_nb_ps_hi = 0x2;
2046 }
2047 }
2048}
2049
2050static void kv_dpm_power_level_enabled_for_throttle(struct radeon_device *rdev,
2051 u32 index, bool enable)
2052{
2053 struct kv_power_info *pi = kv_get_pi(rdev);
2054
2055 pi->graphics_level[index].EnabledForThrottle = enable ? 1 : 0;
2056}
2057
2058static int kv_calculate_ds_divider(struct radeon_device *rdev)
2059{
2060 struct kv_power_info *pi = kv_get_pi(rdev);
2061 u32 sclk_in_sr = 10000; /* ??? */
2062 u32 i;
2063
2064 if (pi->lowest_valid > pi->highest_valid)
2065 return -EINVAL;
2066
2067 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2068 pi->graphics_level[i].DeepSleepDivId =
2069 kv_get_sleep_divider_id_from_clock(rdev,
2070 be32_to_cpu(pi->graphics_level[i].SclkFrequency),
2071 sclk_in_sr);
2072 }
2073 return 0;
2074}
2075
2076static int kv_calculate_nbps_level_settings(struct radeon_device *rdev)
2077{
2078 struct kv_power_info *pi = kv_get_pi(rdev);
2079 u32 i;
2080 bool force_high;
2081 struct radeon_clock_and_voltage_limits *max_limits =
2082 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2083 u32 mclk = max_limits->mclk;
2084
2085 if (pi->lowest_valid > pi->highest_valid)
2086 return -EINVAL;
2087
2088 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2089 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2090 pi->graphics_level[i].GnbSlow = 1;
2091 pi->graphics_level[i].ForceNbPs1 = 0;
2092 pi->graphics_level[i].UpH = 0;
2093 }
2094
2095 if (!pi->sys_info.nb_dpm_enable)
2096 return 0;
2097
2098 force_high = ((mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2099 (rdev->pm.dpm.new_active_crtc_count >= 3) || pi->video_start);
2100
2101 if (force_high) {
2102 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2103 pi->graphics_level[i].GnbSlow = 0;
2104 } else {
2105 if (pi->battery_state)
2106 pi->graphics_level[0].ForceNbPs1 = 1;
2107
2108 pi->graphics_level[1].GnbSlow = 0;
2109 pi->graphics_level[2].GnbSlow = 0;
2110 pi->graphics_level[3].GnbSlow = 0;
2111 pi->graphics_level[4].GnbSlow = 0;
2112 }
2113 } else {
2114 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2115 pi->graphics_level[i].GnbSlow = 1;
2116 pi->graphics_level[i].ForceNbPs1 = 0;
2117 pi->graphics_level[i].UpH = 0;
2118 }
2119
2120 if (pi->sys_info.nb_dpm_enable && pi->battery_state) {
2121 pi->graphics_level[pi->lowest_valid].UpH = 0x28;
2122 pi->graphics_level[pi->lowest_valid].GnbSlow = 0;
2123 if (pi->lowest_valid != pi->highest_valid)
2124 pi->graphics_level[pi->lowest_valid].ForceNbPs1 = 1;
2125 }
2126 }
2127 return 0;
2128}
2129
2130static int kv_calculate_dpm_settings(struct radeon_device *rdev)
2131{
2132 struct kv_power_info *pi = kv_get_pi(rdev);
2133 u32 i;
2134
2135 if (pi->lowest_valid > pi->highest_valid)
2136 return -EINVAL;
2137
2138 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2139 pi->graphics_level[i].DisplayWatermark = (i == pi->highest_valid) ? 1 : 0;
2140
2141 return 0;
2142}
2143
2144static void kv_init_graphics_levels(struct radeon_device *rdev)
2145{
2146 struct kv_power_info *pi = kv_get_pi(rdev);
2147 u32 i;
2148 struct radeon_clock_voltage_dependency_table *table =
2149 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
2150
2151 if (table && table->count) {
2152 u32 vid_2bit;
2153
2154 pi->graphics_dpm_level_count = 0;
2155 for (i = 0; i < table->count; i++) {
2156 if (pi->high_voltage_t &&
2157 (pi->high_voltage_t <
2158 kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v)))
2159 break;
2160
2161 kv_set_divider_value(rdev, i, table->entries[i].clk);
2162 vid_2bit = kv_convert_vid7_to_vid2(rdev,
2163 &pi->sys_info.vid_mapping_table,
2164 table->entries[i].v);
2165 kv_set_vid(rdev, i, vid_2bit);
2166 kv_set_at(rdev, i, pi->at[i]);
2167 kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2168 pi->graphics_dpm_level_count++;
2169 }
2170 } else {
2171 struct sumo_sclk_voltage_mapping_table *table =
2172 &pi->sys_info.sclk_voltage_mapping_table;
2173
2174 pi->graphics_dpm_level_count = 0;
2175 for (i = 0; i < table->num_max_dpm_entries; i++) {
2176 if (pi->high_voltage_t &&
2177 pi->high_voltage_t <
2178 kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit))
2179 break;
2180
2181 kv_set_divider_value(rdev, i, table->entries[i].sclk_frequency);
2182 kv_set_vid(rdev, i, table->entries[i].vid_2bit);
2183 kv_set_at(rdev, i, pi->at[i]);
2184 kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2185 pi->graphics_dpm_level_count++;
2186 }
2187 }
2188
2189 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++)
2190 kv_dpm_power_level_enable(rdev, i, false);
2191}
2192
2193static void kv_enable_new_levels(struct radeon_device *rdev)
2194{
2195 struct kv_power_info *pi = kv_get_pi(rdev);
2196 u32 i;
2197
2198 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
2199 if (i >= pi->lowest_valid && i <= pi->highest_valid)
2200 kv_dpm_power_level_enable(rdev, i, true);
2201 }
2202}
2203
2204static int kv_set_enabled_level(struct radeon_device *rdev, u32 level)
2205{
2206 u32 new_mask = (1 << level);
2207
2208 return kv_send_msg_to_smc_with_parameter(rdev,
2209 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2210 new_mask);
2211}
2212
2213static int kv_set_enabled_levels(struct radeon_device *rdev)
2214{
2215 struct kv_power_info *pi = kv_get_pi(rdev);
2216 u32 i, new_mask = 0;
2217
2218 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2219 new_mask |= (1 << i);
2220
2221 return kv_send_msg_to_smc_with_parameter(rdev,
2222 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2223 new_mask);
2224}
2225
2226static void kv_program_nbps_index_settings(struct radeon_device *rdev,
2227 struct radeon_ps *new_rps)
2228{
2229 struct kv_ps *new_ps = kv_get_ps(new_rps);
2230 struct kv_power_info *pi = kv_get_pi(rdev);
2231 u32 nbdpmconfig1;
2232
2233 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2234 return;
2235
2236 if (pi->sys_info.nb_dpm_enable) {
2237 nbdpmconfig1 = RREG32_SMC(NB_DPM_CONFIG_1);
2238 nbdpmconfig1 &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK |
2239 DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
2240 nbdpmconfig1 |= (Dpm0PgNbPsLo(new_ps->dpm0_pg_nb_ps_lo) |
2241 Dpm0PgNbPsHi(new_ps->dpm0_pg_nb_ps_hi) |
2242 DpmXNbPsLo(new_ps->dpmx_nb_ps_lo) |
2243 DpmXNbPsHi(new_ps->dpmx_nb_ps_hi));
2244 WREG32_SMC(NB_DPM_CONFIG_1, nbdpmconfig1);
2245 }
2246}
2247
2248static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
2249 int min_temp, int max_temp)
2250{
2251 int low_temp = 0 * 1000;
2252 int high_temp = 255 * 1000;
2253 u32 tmp;
2254
2255 if (low_temp < min_temp)
2256 low_temp = min_temp;
2257 if (high_temp > max_temp)
2258 high_temp = max_temp;
2259 if (high_temp < low_temp) {
2260 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
2261 return -EINVAL;
2262 }
2263
2264 tmp = RREG32_SMC(CG_THERMAL_INT_CTRL);
2265 tmp &= ~(DIG_THERM_INTH_MASK | DIG_THERM_INTL_MASK);
2266 tmp |= (DIG_THERM_INTH(49 + (high_temp / 1000)) |
2267 DIG_THERM_INTL(49 + (low_temp / 1000)));
2268 WREG32_SMC(CG_THERMAL_INT_CTRL, tmp);
2269
2270 rdev->pm.dpm.thermal.min_temp = low_temp;
2271 rdev->pm.dpm.thermal.max_temp = high_temp;
2272
2273 return 0;
2274}
2275
2276union igp_info {
2277 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
2278 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
2279 struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
2280 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
2281 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
2282 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
2283};
2284
2285static int kv_parse_sys_info_table(struct radeon_device *rdev)
2286{
2287 struct kv_power_info *pi = kv_get_pi(rdev);
2288 struct radeon_mode_info *mode_info = &rdev->mode_info;
2289 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
2290 union igp_info *igp_info;
2291 u8 frev, crev;
2292 u16 data_offset;
2293 int i;
2294
2295 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2296 &frev, &crev, &data_offset)) {
2297 igp_info = (union igp_info *)(mode_info->atom_context->bios +
2298 data_offset);
2299
2300 if (crev != 8) {
2301 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
2302 return -EINVAL;
2303 }
2304 pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_8.ulBootUpEngineClock);
2305 pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_8.ulBootUpUMAClock);
2306 pi->sys_info.bootup_nb_voltage_index =
2307 le16_to_cpu(igp_info->info_8.usBootUpNBVoltage);
2308 if (igp_info->info_8.ucHtcTmpLmt == 0)
2309 pi->sys_info.htc_tmp_lmt = 203;
2310 else
2311 pi->sys_info.htc_tmp_lmt = igp_info->info_8.ucHtcTmpLmt;
2312 if (igp_info->info_8.ucHtcHystLmt == 0)
2313 pi->sys_info.htc_hyst_lmt = 5;
2314 else
2315 pi->sys_info.htc_hyst_lmt = igp_info->info_8.ucHtcHystLmt;
2316 if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
2317 DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
2318 }
2319
2320 if (le32_to_cpu(igp_info->info_8.ulSystemConfig) & (1 << 3))
2321 pi->sys_info.nb_dpm_enable = true;
2322 else
2323 pi->sys_info.nb_dpm_enable = false;
2324
2325 for (i = 0; i < KV_NUM_NBPSTATES; i++) {
2326 pi->sys_info.nbp_memory_clock[i] =
2327 le32_to_cpu(igp_info->info_8.ulNbpStateMemclkFreq[i]);
2328 pi->sys_info.nbp_n_clock[i] =
2329 le32_to_cpu(igp_info->info_8.ulNbpStateNClkFreq[i]);
2330 }
2331 if (le32_to_cpu(igp_info->info_8.ulGPUCapInfo) &
2332 SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
2333 pi->caps_enable_dfs_bypass = true;
2334
2335 sumo_construct_sclk_voltage_mapping_table(rdev,
2336 &pi->sys_info.sclk_voltage_mapping_table,
2337 igp_info->info_8.sAvail_SCLK);
2338
2339 sumo_construct_vid_mapping_table(rdev,
2340 &pi->sys_info.vid_mapping_table,
2341 igp_info->info_8.sAvail_SCLK);
2342
2343 kv_construct_max_power_limits_table(rdev,
2344 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
2345 }
2346 return 0;
2347}
2348
2349union power_info {
2350 struct _ATOM_POWERPLAY_INFO info;
2351 struct _ATOM_POWERPLAY_INFO_V2 info_2;
2352 struct _ATOM_POWERPLAY_INFO_V3 info_3;
2353 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
2354 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
2355 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
2356};
2357
2358union pplib_clock_info {
2359 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
2360 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
2361 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
2362 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
2363};
2364
2365union pplib_power_state {
2366 struct _ATOM_PPLIB_STATE v1;
2367 struct _ATOM_PPLIB_STATE_V2 v2;
2368};
2369
2370static void kv_patch_boot_state(struct radeon_device *rdev,
2371 struct kv_ps *ps)
2372{
2373 struct kv_power_info *pi = kv_get_pi(rdev);
2374
2375 ps->num_levels = 1;
2376 ps->levels[0] = pi->boot_pl;
2377}
2378
2379static void kv_parse_pplib_non_clock_info(struct radeon_device *rdev,
2380 struct radeon_ps *rps,
2381 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
2382 u8 table_rev)
2383{
2384 struct kv_ps *ps = kv_get_ps(rps);
2385
2386 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2387 rps->class = le16_to_cpu(non_clock_info->usClassification);
2388 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
2389
2390 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
2391 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
2392 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
2393 } else {
2394 rps->vclk = 0;
2395 rps->dclk = 0;
2396 }
2397
2398 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2399 rdev->pm.dpm.boot_ps = rps;
2400 kv_patch_boot_state(rdev, ps);
2401 }
2402 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
2403 rdev->pm.dpm.uvd_ps = rps;
2404}
2405
2406static void kv_parse_pplib_clock_info(struct radeon_device *rdev,
2407 struct radeon_ps *rps, int index,
2408 union pplib_clock_info *clock_info)
2409{
2410 struct kv_power_info *pi = kv_get_pi(rdev);
2411 struct kv_ps *ps = kv_get_ps(rps);
2412 struct kv_pl *pl = &ps->levels[index];
2413 u32 sclk;
2414
2415 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2416 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2417 pl->sclk = sclk;
2418 pl->vddc_index = clock_info->sumo.vddcIndex;
2419
2420 ps->num_levels = index + 1;
2421
2422 if (pi->caps_sclk_ds) {
2423 pl->ds_divider_index = 5;
2424 pl->ss_divider_index = 5;
2425 }
2426}
2427
2428static int kv_parse_power_table(struct radeon_device *rdev)
2429{
2430 struct radeon_mode_info *mode_info = &rdev->mode_info;
2431 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2432 union pplib_power_state *power_state;
2433 int i, j, k, non_clock_array_index, clock_array_index;
2434 union pplib_clock_info *clock_info;
2435 struct _StateArray *state_array;
2436 struct _ClockInfoArray *clock_info_array;
2437 struct _NonClockInfoArray *non_clock_info_array;
2438 union power_info *power_info;
2439 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2440 u16 data_offset;
2441 u8 frev, crev;
2442 u8 *power_state_offset;
2443 struct kv_ps *ps;
2444
2445 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2446 &frev, &crev, &data_offset))
2447 return -EINVAL;
2448 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2449
2450 state_array = (struct _StateArray *)
2451 (mode_info->atom_context->bios + data_offset +
2452 le16_to_cpu(power_info->pplib.usStateArrayOffset));
2453 clock_info_array = (struct _ClockInfoArray *)
2454 (mode_info->atom_context->bios + data_offset +
2455 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
2456 non_clock_info_array = (struct _NonClockInfoArray *)
2457 (mode_info->atom_context->bios + data_offset +
2458 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
2459
2460 rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
2461 sizeof(struct radeon_ps),
2462 GFP_KERNEL);
2463 if (!rdev->pm.dpm.ps)
2464 return -ENOMEM;
2465 power_state_offset = (u8 *)state_array->states;
2466 for (i = 0; i < state_array->ucNumEntries; i++) {
2467 u8 *idx;
2468 power_state = (union pplib_power_state *)power_state_offset;
2469 non_clock_array_index = power_state->v2.nonClockInfoIndex;
2470 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2471 &non_clock_info_array->nonClockInfo[non_clock_array_index];
2472 if (!rdev->pm.power_state[i].clock_info)
2473 return -EINVAL;
2474 ps = kzalloc(sizeof(struct kv_ps), GFP_KERNEL);
2475 if (ps == NULL) {
2476 kfree(rdev->pm.dpm.ps);
2477 return -ENOMEM;
2478 }
2479 rdev->pm.dpm.ps[i].ps_priv = ps;
2480 k = 0;
2481 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
2482 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2483 clock_array_index = idx[j];
2484 if (clock_array_index >= clock_info_array->ucNumEntries)
2485 continue;
2486 if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
2487 break;
2488 clock_info = (union pplib_clock_info *)
2489 ((u8 *)&clock_info_array->clockInfo[0] +
2490 (clock_array_index * clock_info_array->ucEntrySize));
2491 kv_parse_pplib_clock_info(rdev,
2492 &rdev->pm.dpm.ps[i], k,
2493 clock_info);
2494 k++;
2495 }
2496 kv_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
2497 non_clock_info,
2498 non_clock_info_array->ucEntrySize);
2499 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
2500 }
2501 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
2502
2503 /* fill in the vce power states */
2504 for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
2505 u32 sclk;
2506 clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
2507 clock_info = (union pplib_clock_info *)
2508 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
2509 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2510 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2511 rdev->pm.dpm.vce_states[i].sclk = sclk;
2512 rdev->pm.dpm.vce_states[i].mclk = 0;
2513 }
2514
2515 return 0;
2516}
2517
2518int kv_dpm_init(struct radeon_device *rdev)
2519{
2520 struct kv_power_info *pi;
2521 int ret, i;
2522
2523 pi = kzalloc(sizeof(struct kv_power_info), GFP_KERNEL);
2524 if (pi == NULL)
2525 return -ENOMEM;
2526 rdev->pm.dpm.priv = pi;
2527
2528 ret = r600_get_platform_caps(rdev);
2529 if (ret)
2530 return ret;
2531
2532 ret = r600_parse_extended_power_table(rdev);
2533 if (ret)
2534 return ret;
2535
2536 for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
2537 pi->at[i] = TRINITY_AT_DFLT;
2538
2539 pi->sram_end = SMC_RAM_END;
2540
2541 /* Enabling nb dpm on an asrock system prevents dpm from working */
2542 if (rdev->pdev->subsystem_vendor == 0x1849)
2543 pi->enable_nb_dpm = false;
2544 else
2545 pi->enable_nb_dpm = true;
2546
2547 pi->caps_power_containment = true;
2548 pi->caps_cac = true;
2549 pi->enable_didt = false;
2550 if (pi->enable_didt) {
2551 pi->caps_sq_ramping = true;
2552 pi->caps_db_ramping = true;
2553 pi->caps_td_ramping = true;
2554 pi->caps_tcp_ramping = true;
2555 }
2556
2557 pi->caps_sclk_ds = true;
2558 pi->enable_auto_thermal_throttling = true;
2559 pi->disable_nb_ps3_in_battery = false;
2560 if (radeon_bapm == -1) {
2561 /* only enable bapm on KB, ML by default */
2562 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2563 pi->bapm_enable = true;
2564 else
2565 pi->bapm_enable = false;
2566 } else if (radeon_bapm == 0) {
2567 pi->bapm_enable = false;
2568 } else {
2569 pi->bapm_enable = true;
2570 }
2571 pi->voltage_drop_t = 0;
2572 pi->caps_sclk_throttle_low_notification = false;
2573 pi->caps_fps = false; /* true? */
2574 pi->caps_uvd_pg = true;
2575 pi->caps_uvd_dpm = true;
2576 pi->caps_vce_pg = false; /* XXX true */
2577 pi->caps_samu_pg = false;
2578 pi->caps_acp_pg = false;
2579 pi->caps_stable_p_state = false;
2580
2581 ret = kv_parse_sys_info_table(rdev);
2582 if (ret)
2583 return ret;
2584
2585 kv_patch_voltage_values(rdev);
2586 kv_construct_boot_state(rdev);
2587
2588 ret = kv_parse_power_table(rdev);
2589 if (ret)
2590 return ret;
2591
2592 pi->enable_dpm = true;
2593
2594 return 0;
2595}
2596
2597void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2598 struct seq_file *m)
2599{
2600 struct kv_power_info *pi = kv_get_pi(rdev);
2601 u32 current_index =
2602 (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2603 CURR_SCLK_INDEX_SHIFT;
2604 u32 sclk, tmp;
2605 u16 vddc;
2606
2607 if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2608 seq_printf(m, "invalid dpm profile %d\n", current_index);
2609 } else {
2610 sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2611 tmp = (RREG32_SMC(SMU_VOLTAGE_STATUS) & SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
2612 SMU_VOLTAGE_CURRENT_LEVEL_SHIFT;
2613 vddc = kv_convert_8bit_index_to_voltage(rdev, (u16)tmp);
2614 seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
2615 seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
2616 seq_printf(m, "power level %d sclk: %u vddc: %u\n",
2617 current_index, sclk, vddc);
2618 }
2619}
2620
2621u32 kv_dpm_get_current_sclk(struct radeon_device *rdev)
2622{
2623 struct kv_power_info *pi = kv_get_pi(rdev);
2624 u32 current_index =
2625 (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2626 CURR_SCLK_INDEX_SHIFT;
2627 u32 sclk;
2628
2629 if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2630 return 0;
2631 } else {
2632 sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2633 return sclk;
2634 }
2635}
2636
2637u32 kv_dpm_get_current_mclk(struct radeon_device *rdev)
2638{
2639 struct kv_power_info *pi = kv_get_pi(rdev);
2640
2641 return pi->sys_info.bootup_uma_clk;
2642}
2643
2644void kv_dpm_print_power_state(struct radeon_device *rdev,
2645 struct radeon_ps *rps)
2646{
2647 int i;
2648 struct kv_ps *ps = kv_get_ps(rps);
2649
2650 r600_dpm_print_class_info(rps->class, rps->class2);
2651 r600_dpm_print_cap_info(rps->caps);
2652 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2653 for (i = 0; i < ps->num_levels; i++) {
2654 struct kv_pl *pl = &ps->levels[i];
2655 printk("\t\tpower level %d sclk: %u vddc: %u\n",
2656 i, pl->sclk,
2657 kv_convert_8bit_index_to_voltage(rdev, pl->vddc_index));
2658 }
2659 r600_dpm_print_ps_status(rdev, rps);
2660}
2661
2662void kv_dpm_fini(struct radeon_device *rdev)
2663{
2664 int i;
2665
2666 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2667 kfree(rdev->pm.dpm.ps[i].ps_priv);
2668 }
2669 kfree(rdev->pm.dpm.ps);
2670 kfree(rdev->pm.dpm.priv);
2671 r600_free_extended_power_table(rdev);
2672}
2673
2674void kv_dpm_display_configuration_changed(struct radeon_device *rdev)
2675{
2676
2677}
2678
2679u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low)
2680{
2681 struct kv_power_info *pi = kv_get_pi(rdev);
2682 struct kv_ps *requested_state = kv_get_ps(&pi->requested_rps);
2683
2684 if (low)
2685 return requested_state->levels[0].sclk;
2686 else
2687 return requested_state->levels[requested_state->num_levels - 1].sclk;
2688}
2689
2690u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low)
2691{
2692 struct kv_power_info *pi = kv_get_pi(rdev);
2693
2694 return pi->sys_info.bootup_uma_clk;
2695}
2696
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/pci.h>
25#include <linux/seq_file.h>
26
27#include "cikd.h"
28#include "kv_dpm.h"
29#include "r600_dpm.h"
30#include "radeon.h"
31#include "radeon_asic.h"
32
33#define KV_MAX_DEEPSLEEP_DIVIDER_ID 5
34#define KV_MINIMUM_ENGINE_CLOCK 800
35#define SMC_RAM_END 0x40000
36
37static int kv_enable_nb_dpm(struct radeon_device *rdev,
38 bool enable);
39static void kv_init_graphics_levels(struct radeon_device *rdev);
40static int kv_calculate_ds_divider(struct radeon_device *rdev);
41static int kv_calculate_nbps_level_settings(struct radeon_device *rdev);
42static int kv_calculate_dpm_settings(struct radeon_device *rdev);
43static void kv_enable_new_levels(struct radeon_device *rdev);
44static void kv_program_nbps_index_settings(struct radeon_device *rdev,
45 struct radeon_ps *new_rps);
46static int kv_set_enabled_level(struct radeon_device *rdev, u32 level);
47static int kv_set_enabled_levels(struct radeon_device *rdev);
48static int kv_force_dpm_highest(struct radeon_device *rdev);
49static int kv_force_dpm_lowest(struct radeon_device *rdev);
50static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
51 struct radeon_ps *new_rps,
52 struct radeon_ps *old_rps);
53static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
54 int min_temp, int max_temp);
55static int kv_init_fps_limits(struct radeon_device *rdev);
56
57void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
58static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate);
59static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate);
60static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate);
61
62extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
63extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
64extern void cik_update_cg(struct radeon_device *rdev,
65 u32 block, bool enable);
66
67static const struct kv_pt_config_reg didt_config_kv[] =
68{
69 { 0x10, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
70 { 0x10, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
71 { 0x10, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
72 { 0x10, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
73 { 0x11, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
74 { 0x11, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
75 { 0x11, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
76 { 0x11, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
77 { 0x12, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
78 { 0x12, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
79 { 0x12, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
80 { 0x12, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
81 { 0x2, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
82 { 0x2, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
83 { 0x2, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
84 { 0x1, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
85 { 0x1, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
86 { 0x0, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
87 { 0x30, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
88 { 0x30, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
89 { 0x30, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
90 { 0x30, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
91 { 0x31, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
92 { 0x31, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
93 { 0x31, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
94 { 0x31, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
95 { 0x32, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
96 { 0x32, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
97 { 0x32, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
98 { 0x32, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
99 { 0x22, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
100 { 0x22, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
101 { 0x22, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
102 { 0x21, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
103 { 0x21, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
104 { 0x20, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
105 { 0x50, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
106 { 0x50, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
107 { 0x50, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
108 { 0x50, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
109 { 0x51, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
110 { 0x51, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
111 { 0x51, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
112 { 0x51, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
113 { 0x52, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
114 { 0x52, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
115 { 0x52, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
116 { 0x52, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
117 { 0x42, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
118 { 0x42, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
119 { 0x42, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
120 { 0x41, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
121 { 0x41, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
122 { 0x40, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
123 { 0x70, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
124 { 0x70, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
125 { 0x70, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
126 { 0x70, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
127 { 0x71, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
128 { 0x71, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
129 { 0x71, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
130 { 0x71, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
131 { 0x72, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
132 { 0x72, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
133 { 0x72, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
134 { 0x72, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
135 { 0x62, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
136 { 0x62, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
137 { 0x62, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
138 { 0x61, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
139 { 0x61, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
140 { 0x60, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
141 { 0xFFFFFFFF }
142};
143
144static struct kv_ps *kv_get_ps(struct radeon_ps *rps)
145{
146 struct kv_ps *ps = rps->ps_priv;
147
148 return ps;
149}
150
151static struct kv_power_info *kv_get_pi(struct radeon_device *rdev)
152{
153 struct kv_power_info *pi = rdev->pm.dpm.priv;
154
155 return pi;
156}
157
158static int kv_program_pt_config_registers(struct radeon_device *rdev,
159 const struct kv_pt_config_reg *cac_config_regs)
160{
161 const struct kv_pt_config_reg *config_regs = cac_config_regs;
162 u32 data;
163 u32 cache = 0;
164
165 if (config_regs == NULL)
166 return -EINVAL;
167
168 while (config_regs->offset != 0xFFFFFFFF) {
169 if (config_regs->type == KV_CONFIGREG_CACHE) {
170 cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
171 } else {
172 switch (config_regs->type) {
173 case KV_CONFIGREG_SMC_IND:
174 data = RREG32_SMC(config_regs->offset);
175 break;
176 case KV_CONFIGREG_DIDT_IND:
177 data = RREG32_DIDT(config_regs->offset);
178 break;
179 default:
180 data = RREG32(config_regs->offset << 2);
181 break;
182 }
183
184 data &= ~config_regs->mask;
185 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
186 data |= cache;
187 cache = 0;
188
189 switch (config_regs->type) {
190 case KV_CONFIGREG_SMC_IND:
191 WREG32_SMC(config_regs->offset, data);
192 break;
193 case KV_CONFIGREG_DIDT_IND:
194 WREG32_DIDT(config_regs->offset, data);
195 break;
196 default:
197 WREG32(config_regs->offset << 2, data);
198 break;
199 }
200 }
201 config_regs++;
202 }
203
204 return 0;
205}
206
207static void kv_do_enable_didt(struct radeon_device *rdev, bool enable)
208{
209 struct kv_power_info *pi = kv_get_pi(rdev);
210 u32 data;
211
212 if (pi->caps_sq_ramping) {
213 data = RREG32_DIDT(DIDT_SQ_CTRL0);
214 if (enable)
215 data |= DIDT_CTRL_EN;
216 else
217 data &= ~DIDT_CTRL_EN;
218 WREG32_DIDT(DIDT_SQ_CTRL0, data);
219 }
220
221 if (pi->caps_db_ramping) {
222 data = RREG32_DIDT(DIDT_DB_CTRL0);
223 if (enable)
224 data |= DIDT_CTRL_EN;
225 else
226 data &= ~DIDT_CTRL_EN;
227 WREG32_DIDT(DIDT_DB_CTRL0, data);
228 }
229
230 if (pi->caps_td_ramping) {
231 data = RREG32_DIDT(DIDT_TD_CTRL0);
232 if (enable)
233 data |= DIDT_CTRL_EN;
234 else
235 data &= ~DIDT_CTRL_EN;
236 WREG32_DIDT(DIDT_TD_CTRL0, data);
237 }
238
239 if (pi->caps_tcp_ramping) {
240 data = RREG32_DIDT(DIDT_TCP_CTRL0);
241 if (enable)
242 data |= DIDT_CTRL_EN;
243 else
244 data &= ~DIDT_CTRL_EN;
245 WREG32_DIDT(DIDT_TCP_CTRL0, data);
246 }
247}
248
249static int kv_enable_didt(struct radeon_device *rdev, bool enable)
250{
251 struct kv_power_info *pi = kv_get_pi(rdev);
252 int ret;
253
254 if (pi->caps_sq_ramping ||
255 pi->caps_db_ramping ||
256 pi->caps_td_ramping ||
257 pi->caps_tcp_ramping) {
258 cik_enter_rlc_safe_mode(rdev);
259
260 if (enable) {
261 ret = kv_program_pt_config_registers(rdev, didt_config_kv);
262 if (ret) {
263 cik_exit_rlc_safe_mode(rdev);
264 return ret;
265 }
266 }
267
268 kv_do_enable_didt(rdev, enable);
269
270 cik_exit_rlc_safe_mode(rdev);
271 }
272
273 return 0;
274}
275
276static int kv_enable_smc_cac(struct radeon_device *rdev, bool enable)
277{
278 struct kv_power_info *pi = kv_get_pi(rdev);
279 int ret = 0;
280
281 if (pi->caps_cac) {
282 if (enable) {
283 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableCac);
284 if (ret)
285 pi->cac_enabled = false;
286 else
287 pi->cac_enabled = true;
288 } else if (pi->cac_enabled) {
289 kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableCac);
290 pi->cac_enabled = false;
291 }
292 }
293
294 return ret;
295}
296
297static int kv_process_firmware_header(struct radeon_device *rdev)
298{
299 struct kv_power_info *pi = kv_get_pi(rdev);
300 u32 tmp;
301 int ret;
302
303 ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
304 offsetof(SMU7_Firmware_Header, DpmTable),
305 &tmp, pi->sram_end);
306
307 if (ret == 0)
308 pi->dpm_table_start = tmp;
309
310 ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
311 offsetof(SMU7_Firmware_Header, SoftRegisters),
312 &tmp, pi->sram_end);
313
314 if (ret == 0)
315 pi->soft_regs_start = tmp;
316
317 return ret;
318}
319
320static int kv_enable_dpm_voltage_scaling(struct radeon_device *rdev)
321{
322 struct kv_power_info *pi = kv_get_pi(rdev);
323 int ret;
324
325 pi->graphics_voltage_change_enable = 1;
326
327 ret = kv_copy_bytes_to_smc(rdev,
328 pi->dpm_table_start +
329 offsetof(SMU7_Fusion_DpmTable, GraphicsVoltageChangeEnable),
330 &pi->graphics_voltage_change_enable,
331 sizeof(u8), pi->sram_end);
332
333 return ret;
334}
335
336static int kv_set_dpm_interval(struct radeon_device *rdev)
337{
338 struct kv_power_info *pi = kv_get_pi(rdev);
339 int ret;
340
341 pi->graphics_interval = 1;
342
343 ret = kv_copy_bytes_to_smc(rdev,
344 pi->dpm_table_start +
345 offsetof(SMU7_Fusion_DpmTable, GraphicsInterval),
346 &pi->graphics_interval,
347 sizeof(u8), pi->sram_end);
348
349 return ret;
350}
351
352static int kv_set_dpm_boot_state(struct radeon_device *rdev)
353{
354 struct kv_power_info *pi = kv_get_pi(rdev);
355 int ret;
356
357 ret = kv_copy_bytes_to_smc(rdev,
358 pi->dpm_table_start +
359 offsetof(SMU7_Fusion_DpmTable, GraphicsBootLevel),
360 &pi->graphics_boot_level,
361 sizeof(u8), pi->sram_end);
362
363 return ret;
364}
365
366static void kv_program_vc(struct radeon_device *rdev)
367{
368 WREG32_SMC(CG_FTV_0, 0x3FFFC100);
369}
370
371static void kv_clear_vc(struct radeon_device *rdev)
372{
373 WREG32_SMC(CG_FTV_0, 0);
374}
375
376static int kv_set_divider_value(struct radeon_device *rdev,
377 u32 index, u32 sclk)
378{
379 struct kv_power_info *pi = kv_get_pi(rdev);
380 struct atom_clock_dividers dividers;
381 int ret;
382
383 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
384 sclk, false, ÷rs);
385 if (ret)
386 return ret;
387
388 pi->graphics_level[index].SclkDid = (u8)dividers.post_div;
389 pi->graphics_level[index].SclkFrequency = cpu_to_be32(sclk);
390
391 return 0;
392}
393
394static u32 kv_convert_vid2_to_vid7(struct radeon_device *rdev,
395 struct sumo_vid_mapping_table *vid_mapping_table,
396 u32 vid_2bit)
397{
398 struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
399 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
400 u32 i;
401
402 if (vddc_sclk_table && vddc_sclk_table->count) {
403 if (vid_2bit < vddc_sclk_table->count)
404 return vddc_sclk_table->entries[vid_2bit].v;
405 else
406 return vddc_sclk_table->entries[vddc_sclk_table->count - 1].v;
407 } else {
408 for (i = 0; i < vid_mapping_table->num_entries; i++) {
409 if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
410 return vid_mapping_table->entries[i].vid_7bit;
411 }
412 return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
413 }
414}
415
416static u32 kv_convert_vid7_to_vid2(struct radeon_device *rdev,
417 struct sumo_vid_mapping_table *vid_mapping_table,
418 u32 vid_7bit)
419{
420 struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
421 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
422 u32 i;
423
424 if (vddc_sclk_table && vddc_sclk_table->count) {
425 for (i = 0; i < vddc_sclk_table->count; i++) {
426 if (vddc_sclk_table->entries[i].v == vid_7bit)
427 return i;
428 }
429 return vddc_sclk_table->count - 1;
430 } else {
431 for (i = 0; i < vid_mapping_table->num_entries; i++) {
432 if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
433 return vid_mapping_table->entries[i].vid_2bit;
434 }
435
436 return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
437 }
438}
439
440static u16 kv_convert_8bit_index_to_voltage(struct radeon_device *rdev,
441 u16 voltage)
442{
443 return 6200 - (voltage * 25);
444}
445
446static u16 kv_convert_2bit_index_to_voltage(struct radeon_device *rdev,
447 u32 vid_2bit)
448{
449 struct kv_power_info *pi = kv_get_pi(rdev);
450 u32 vid_8bit = kv_convert_vid2_to_vid7(rdev,
451 &pi->sys_info.vid_mapping_table,
452 vid_2bit);
453
454 return kv_convert_8bit_index_to_voltage(rdev, (u16)vid_8bit);
455}
456
457
458static int kv_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
459{
460 struct kv_power_info *pi = kv_get_pi(rdev);
461
462 pi->graphics_level[index].VoltageDownH = (u8)pi->voltage_drop_t;
463 pi->graphics_level[index].MinVddNb =
464 cpu_to_be32(kv_convert_2bit_index_to_voltage(rdev, vid));
465
466 return 0;
467}
468
469static int kv_set_at(struct radeon_device *rdev, u32 index, u32 at)
470{
471 struct kv_power_info *pi = kv_get_pi(rdev);
472
473 pi->graphics_level[index].AT = cpu_to_be16((u16)at);
474
475 return 0;
476}
477
478static void kv_dpm_power_level_enable(struct radeon_device *rdev,
479 u32 index, bool enable)
480{
481 struct kv_power_info *pi = kv_get_pi(rdev);
482
483 pi->graphics_level[index].EnabledForActivity = enable ? 1 : 0;
484}
485
486static void kv_start_dpm(struct radeon_device *rdev)
487{
488 u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
489
490 tmp |= GLOBAL_PWRMGT_EN;
491 WREG32_SMC(GENERAL_PWRMGT, tmp);
492
493 kv_smc_dpm_enable(rdev, true);
494}
495
496static void kv_stop_dpm(struct radeon_device *rdev)
497{
498 kv_smc_dpm_enable(rdev, false);
499}
500
501static void kv_start_am(struct radeon_device *rdev)
502{
503 u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
504
505 sclk_pwrmgt_cntl &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
506 sclk_pwrmgt_cntl |= DYNAMIC_PM_EN;
507
508 WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
509}
510
511static void kv_reset_am(struct radeon_device *rdev)
512{
513 u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
514
515 sclk_pwrmgt_cntl |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
516
517 WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
518}
519
520static int kv_freeze_sclk_dpm(struct radeon_device *rdev, bool freeze)
521{
522 return kv_notify_message_to_smu(rdev, freeze ?
523 PPSMC_MSG_SCLKDPM_FreezeLevel : PPSMC_MSG_SCLKDPM_UnfreezeLevel);
524}
525
526static int kv_force_lowest_valid(struct radeon_device *rdev)
527{
528 return kv_force_dpm_lowest(rdev);
529}
530
531static int kv_unforce_levels(struct radeon_device *rdev)
532{
533 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
534 return kv_notify_message_to_smu(rdev, PPSMC_MSG_NoForcedLevel);
535 else
536 return kv_set_enabled_levels(rdev);
537}
538
539static int kv_update_sclk_t(struct radeon_device *rdev)
540{
541 struct kv_power_info *pi = kv_get_pi(rdev);
542 u32 low_sclk_interrupt_t = 0;
543 int ret = 0;
544
545 if (pi->caps_sclk_throttle_low_notification) {
546 low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
547
548 ret = kv_copy_bytes_to_smc(rdev,
549 pi->dpm_table_start +
550 offsetof(SMU7_Fusion_DpmTable, LowSclkInterruptT),
551 (u8 *)&low_sclk_interrupt_t,
552 sizeof(u32), pi->sram_end);
553 }
554 return ret;
555}
556
557static int kv_program_bootup_state(struct radeon_device *rdev)
558{
559 struct kv_power_info *pi = kv_get_pi(rdev);
560 u32 i;
561 struct radeon_clock_voltage_dependency_table *table =
562 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
563
564 if (table && table->count) {
565 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
566 if (table->entries[i].clk == pi->boot_pl.sclk)
567 break;
568 }
569
570 pi->graphics_boot_level = (u8)i;
571 kv_dpm_power_level_enable(rdev, i, true);
572 } else {
573 struct sumo_sclk_voltage_mapping_table *table =
574 &pi->sys_info.sclk_voltage_mapping_table;
575
576 if (table->num_max_dpm_entries == 0)
577 return -EINVAL;
578
579 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
580 if (table->entries[i].sclk_frequency == pi->boot_pl.sclk)
581 break;
582 }
583
584 pi->graphics_boot_level = (u8)i;
585 kv_dpm_power_level_enable(rdev, i, true);
586 }
587 return 0;
588}
589
590static int kv_enable_auto_thermal_throttling(struct radeon_device *rdev)
591{
592 struct kv_power_info *pi = kv_get_pi(rdev);
593 int ret;
594
595 pi->graphics_therm_throttle_enable = 1;
596
597 ret = kv_copy_bytes_to_smc(rdev,
598 pi->dpm_table_start +
599 offsetof(SMU7_Fusion_DpmTable, GraphicsThermThrottleEnable),
600 &pi->graphics_therm_throttle_enable,
601 sizeof(u8), pi->sram_end);
602
603 return ret;
604}
605
606static int kv_upload_dpm_settings(struct radeon_device *rdev)
607{
608 struct kv_power_info *pi = kv_get_pi(rdev);
609 int ret;
610
611 ret = kv_copy_bytes_to_smc(rdev,
612 pi->dpm_table_start +
613 offsetof(SMU7_Fusion_DpmTable, GraphicsLevel),
614 (u8 *)&pi->graphics_level,
615 sizeof(SMU7_Fusion_GraphicsLevel) * SMU7_MAX_LEVELS_GRAPHICS,
616 pi->sram_end);
617
618 if (ret)
619 return ret;
620
621 ret = kv_copy_bytes_to_smc(rdev,
622 pi->dpm_table_start +
623 offsetof(SMU7_Fusion_DpmTable, GraphicsDpmLevelCount),
624 &pi->graphics_dpm_level_count,
625 sizeof(u8), pi->sram_end);
626
627 return ret;
628}
629
630static u32 kv_get_clock_difference(u32 a, u32 b)
631{
632 return (a >= b) ? a - b : b - a;
633}
634
635static u32 kv_get_clk_bypass(struct radeon_device *rdev, u32 clk)
636{
637 struct kv_power_info *pi = kv_get_pi(rdev);
638 u32 value;
639
640 if (pi->caps_enable_dfs_bypass) {
641 if (kv_get_clock_difference(clk, 40000) < 200)
642 value = 3;
643 else if (kv_get_clock_difference(clk, 30000) < 200)
644 value = 2;
645 else if (kv_get_clock_difference(clk, 20000) < 200)
646 value = 7;
647 else if (kv_get_clock_difference(clk, 15000) < 200)
648 value = 6;
649 else if (kv_get_clock_difference(clk, 10000) < 200)
650 value = 8;
651 else
652 value = 0;
653 } else {
654 value = 0;
655 }
656
657 return value;
658}
659
660static int kv_populate_uvd_table(struct radeon_device *rdev)
661{
662 struct kv_power_info *pi = kv_get_pi(rdev);
663 struct radeon_uvd_clock_voltage_dependency_table *table =
664 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
665 struct atom_clock_dividers dividers;
666 int ret;
667 u32 i;
668
669 if (table == NULL || table->count == 0)
670 return 0;
671
672 pi->uvd_level_count = 0;
673 for (i = 0; i < table->count; i++) {
674 if (pi->high_voltage_t &&
675 (pi->high_voltage_t < table->entries[i].v))
676 break;
677
678 pi->uvd_level[i].VclkFrequency = cpu_to_be32(table->entries[i].vclk);
679 pi->uvd_level[i].DclkFrequency = cpu_to_be32(table->entries[i].dclk);
680 pi->uvd_level[i].MinVddNb = cpu_to_be16(table->entries[i].v);
681
682 pi->uvd_level[i].VClkBypassCntl =
683 (u8)kv_get_clk_bypass(rdev, table->entries[i].vclk);
684 pi->uvd_level[i].DClkBypassCntl =
685 (u8)kv_get_clk_bypass(rdev, table->entries[i].dclk);
686
687 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
688 table->entries[i].vclk, false, ÷rs);
689 if (ret)
690 return ret;
691 pi->uvd_level[i].VclkDivider = (u8)dividers.post_div;
692
693 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
694 table->entries[i].dclk, false, ÷rs);
695 if (ret)
696 return ret;
697 pi->uvd_level[i].DclkDivider = (u8)dividers.post_div;
698
699 pi->uvd_level_count++;
700 }
701
702 ret = kv_copy_bytes_to_smc(rdev,
703 pi->dpm_table_start +
704 offsetof(SMU7_Fusion_DpmTable, UvdLevelCount),
705 (u8 *)&pi->uvd_level_count,
706 sizeof(u8), pi->sram_end);
707 if (ret)
708 return ret;
709
710 pi->uvd_interval = 1;
711
712 ret = kv_copy_bytes_to_smc(rdev,
713 pi->dpm_table_start +
714 offsetof(SMU7_Fusion_DpmTable, UVDInterval),
715 &pi->uvd_interval,
716 sizeof(u8), pi->sram_end);
717 if (ret)
718 return ret;
719
720 ret = kv_copy_bytes_to_smc(rdev,
721 pi->dpm_table_start +
722 offsetof(SMU7_Fusion_DpmTable, UvdLevel),
723 (u8 *)&pi->uvd_level,
724 sizeof(SMU7_Fusion_UvdLevel) * SMU7_MAX_LEVELS_UVD,
725 pi->sram_end);
726
727 return ret;
728
729}
730
731static int kv_populate_vce_table(struct radeon_device *rdev)
732{
733 struct kv_power_info *pi = kv_get_pi(rdev);
734 int ret;
735 u32 i;
736 struct radeon_vce_clock_voltage_dependency_table *table =
737 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
738 struct atom_clock_dividers dividers;
739
740 if (table == NULL || table->count == 0)
741 return 0;
742
743 pi->vce_level_count = 0;
744 for (i = 0; i < table->count; i++) {
745 if (pi->high_voltage_t &&
746 pi->high_voltage_t < table->entries[i].v)
747 break;
748
749 pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk);
750 pi->vce_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
751
752 pi->vce_level[i].ClkBypassCntl =
753 (u8)kv_get_clk_bypass(rdev, table->entries[i].evclk);
754
755 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
756 table->entries[i].evclk, false, ÷rs);
757 if (ret)
758 return ret;
759 pi->vce_level[i].Divider = (u8)dividers.post_div;
760
761 pi->vce_level_count++;
762 }
763
764 ret = kv_copy_bytes_to_smc(rdev,
765 pi->dpm_table_start +
766 offsetof(SMU7_Fusion_DpmTable, VceLevelCount),
767 (u8 *)&pi->vce_level_count,
768 sizeof(u8),
769 pi->sram_end);
770 if (ret)
771 return ret;
772
773 pi->vce_interval = 1;
774
775 ret = kv_copy_bytes_to_smc(rdev,
776 pi->dpm_table_start +
777 offsetof(SMU7_Fusion_DpmTable, VCEInterval),
778 (u8 *)&pi->vce_interval,
779 sizeof(u8),
780 pi->sram_end);
781 if (ret)
782 return ret;
783
784 ret = kv_copy_bytes_to_smc(rdev,
785 pi->dpm_table_start +
786 offsetof(SMU7_Fusion_DpmTable, VceLevel),
787 (u8 *)&pi->vce_level,
788 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_VCE,
789 pi->sram_end);
790
791 return ret;
792}
793
794static int kv_populate_samu_table(struct radeon_device *rdev)
795{
796 struct kv_power_info *pi = kv_get_pi(rdev);
797 struct radeon_clock_voltage_dependency_table *table =
798 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
799 struct atom_clock_dividers dividers;
800 int ret;
801 u32 i;
802
803 if (table == NULL || table->count == 0)
804 return 0;
805
806 pi->samu_level_count = 0;
807 for (i = 0; i < table->count; i++) {
808 if (pi->high_voltage_t &&
809 pi->high_voltage_t < table->entries[i].v)
810 break;
811
812 pi->samu_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
813 pi->samu_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
814
815 pi->samu_level[i].ClkBypassCntl =
816 (u8)kv_get_clk_bypass(rdev, table->entries[i].clk);
817
818 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
819 table->entries[i].clk, false, ÷rs);
820 if (ret)
821 return ret;
822 pi->samu_level[i].Divider = (u8)dividers.post_div;
823
824 pi->samu_level_count++;
825 }
826
827 ret = kv_copy_bytes_to_smc(rdev,
828 pi->dpm_table_start +
829 offsetof(SMU7_Fusion_DpmTable, SamuLevelCount),
830 (u8 *)&pi->samu_level_count,
831 sizeof(u8),
832 pi->sram_end);
833 if (ret)
834 return ret;
835
836 pi->samu_interval = 1;
837
838 ret = kv_copy_bytes_to_smc(rdev,
839 pi->dpm_table_start +
840 offsetof(SMU7_Fusion_DpmTable, SAMUInterval),
841 (u8 *)&pi->samu_interval,
842 sizeof(u8),
843 pi->sram_end);
844 if (ret)
845 return ret;
846
847 ret = kv_copy_bytes_to_smc(rdev,
848 pi->dpm_table_start +
849 offsetof(SMU7_Fusion_DpmTable, SamuLevel),
850 (u8 *)&pi->samu_level,
851 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_SAMU,
852 pi->sram_end);
853 if (ret)
854 return ret;
855
856 return ret;
857}
858
859
860static int kv_populate_acp_table(struct radeon_device *rdev)
861{
862 struct kv_power_info *pi = kv_get_pi(rdev);
863 struct radeon_clock_voltage_dependency_table *table =
864 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
865 struct atom_clock_dividers dividers;
866 int ret;
867 u32 i;
868
869 if (table == NULL || table->count == 0)
870 return 0;
871
872 pi->acp_level_count = 0;
873 for (i = 0; i < table->count; i++) {
874 pi->acp_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
875 pi->acp_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
876
877 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
878 table->entries[i].clk, false, ÷rs);
879 if (ret)
880 return ret;
881 pi->acp_level[i].Divider = (u8)dividers.post_div;
882
883 pi->acp_level_count++;
884 }
885
886 ret = kv_copy_bytes_to_smc(rdev,
887 pi->dpm_table_start +
888 offsetof(SMU7_Fusion_DpmTable, AcpLevelCount),
889 (u8 *)&pi->acp_level_count,
890 sizeof(u8),
891 pi->sram_end);
892 if (ret)
893 return ret;
894
895 pi->acp_interval = 1;
896
897 ret = kv_copy_bytes_to_smc(rdev,
898 pi->dpm_table_start +
899 offsetof(SMU7_Fusion_DpmTable, ACPInterval),
900 (u8 *)&pi->acp_interval,
901 sizeof(u8),
902 pi->sram_end);
903 if (ret)
904 return ret;
905
906 ret = kv_copy_bytes_to_smc(rdev,
907 pi->dpm_table_start +
908 offsetof(SMU7_Fusion_DpmTable, AcpLevel),
909 (u8 *)&pi->acp_level,
910 sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_ACP,
911 pi->sram_end);
912 if (ret)
913 return ret;
914
915 return ret;
916}
917
918static void kv_calculate_dfs_bypass_settings(struct radeon_device *rdev)
919{
920 struct kv_power_info *pi = kv_get_pi(rdev);
921 u32 i;
922 struct radeon_clock_voltage_dependency_table *table =
923 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
924
925 if (table && table->count) {
926 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
927 if (pi->caps_enable_dfs_bypass) {
928 if (kv_get_clock_difference(table->entries[i].clk, 40000) < 200)
929 pi->graphics_level[i].ClkBypassCntl = 3;
930 else if (kv_get_clock_difference(table->entries[i].clk, 30000) < 200)
931 pi->graphics_level[i].ClkBypassCntl = 2;
932 else if (kv_get_clock_difference(table->entries[i].clk, 26600) < 200)
933 pi->graphics_level[i].ClkBypassCntl = 7;
934 else if (kv_get_clock_difference(table->entries[i].clk , 20000) < 200)
935 pi->graphics_level[i].ClkBypassCntl = 6;
936 else if (kv_get_clock_difference(table->entries[i].clk , 10000) < 200)
937 pi->graphics_level[i].ClkBypassCntl = 8;
938 else
939 pi->graphics_level[i].ClkBypassCntl = 0;
940 } else {
941 pi->graphics_level[i].ClkBypassCntl = 0;
942 }
943 }
944 } else {
945 struct sumo_sclk_voltage_mapping_table *table =
946 &pi->sys_info.sclk_voltage_mapping_table;
947 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
948 if (pi->caps_enable_dfs_bypass) {
949 if (kv_get_clock_difference(table->entries[i].sclk_frequency, 40000) < 200)
950 pi->graphics_level[i].ClkBypassCntl = 3;
951 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 30000) < 200)
952 pi->graphics_level[i].ClkBypassCntl = 2;
953 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 26600) < 200)
954 pi->graphics_level[i].ClkBypassCntl = 7;
955 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 20000) < 200)
956 pi->graphics_level[i].ClkBypassCntl = 6;
957 else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 10000) < 200)
958 pi->graphics_level[i].ClkBypassCntl = 8;
959 else
960 pi->graphics_level[i].ClkBypassCntl = 0;
961 } else {
962 pi->graphics_level[i].ClkBypassCntl = 0;
963 }
964 }
965 }
966}
967
968static int kv_enable_ulv(struct radeon_device *rdev, bool enable)
969{
970 return kv_notify_message_to_smu(rdev, enable ?
971 PPSMC_MSG_EnableULV : PPSMC_MSG_DisableULV);
972}
973
974static void kv_reset_acp_boot_level(struct radeon_device *rdev)
975{
976 struct kv_power_info *pi = kv_get_pi(rdev);
977
978 pi->acp_boot_level = 0xff;
979}
980
981static void kv_update_current_ps(struct radeon_device *rdev,
982 struct radeon_ps *rps)
983{
984 struct kv_ps *new_ps = kv_get_ps(rps);
985 struct kv_power_info *pi = kv_get_pi(rdev);
986
987 pi->current_rps = *rps;
988 pi->current_ps = *new_ps;
989 pi->current_rps.ps_priv = &pi->current_ps;
990}
991
992static void kv_update_requested_ps(struct radeon_device *rdev,
993 struct radeon_ps *rps)
994{
995 struct kv_ps *new_ps = kv_get_ps(rps);
996 struct kv_power_info *pi = kv_get_pi(rdev);
997
998 pi->requested_rps = *rps;
999 pi->requested_ps = *new_ps;
1000 pi->requested_rps.ps_priv = &pi->requested_ps;
1001}
1002
1003void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
1004{
1005 struct kv_power_info *pi = kv_get_pi(rdev);
1006 int ret;
1007
1008 if (pi->bapm_enable) {
1009 ret = kv_smc_bapm_enable(rdev, enable);
1010 if (ret)
1011 DRM_ERROR("kv_smc_bapm_enable failed\n");
1012 }
1013}
1014
1015static void kv_enable_thermal_int(struct radeon_device *rdev, bool enable)
1016{
1017 u32 thermal_int;
1018
1019 thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL);
1020 if (enable)
1021 thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
1022 else
1023 thermal_int &= ~(THERM_INTH_MASK | THERM_INTL_MASK);
1024 WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
1025
1026}
1027
1028int kv_dpm_enable(struct radeon_device *rdev)
1029{
1030 struct kv_power_info *pi = kv_get_pi(rdev);
1031 int ret;
1032
1033 ret = kv_process_firmware_header(rdev);
1034 if (ret) {
1035 DRM_ERROR("kv_process_firmware_header failed\n");
1036 return ret;
1037 }
1038 kv_init_fps_limits(rdev);
1039 kv_init_graphics_levels(rdev);
1040 ret = kv_program_bootup_state(rdev);
1041 if (ret) {
1042 DRM_ERROR("kv_program_bootup_state failed\n");
1043 return ret;
1044 }
1045 kv_calculate_dfs_bypass_settings(rdev);
1046 ret = kv_upload_dpm_settings(rdev);
1047 if (ret) {
1048 DRM_ERROR("kv_upload_dpm_settings failed\n");
1049 return ret;
1050 }
1051 ret = kv_populate_uvd_table(rdev);
1052 if (ret) {
1053 DRM_ERROR("kv_populate_uvd_table failed\n");
1054 return ret;
1055 }
1056 ret = kv_populate_vce_table(rdev);
1057 if (ret) {
1058 DRM_ERROR("kv_populate_vce_table failed\n");
1059 return ret;
1060 }
1061 ret = kv_populate_samu_table(rdev);
1062 if (ret) {
1063 DRM_ERROR("kv_populate_samu_table failed\n");
1064 return ret;
1065 }
1066 ret = kv_populate_acp_table(rdev);
1067 if (ret) {
1068 DRM_ERROR("kv_populate_acp_table failed\n");
1069 return ret;
1070 }
1071 kv_program_vc(rdev);
1072
1073 kv_start_am(rdev);
1074 if (pi->enable_auto_thermal_throttling) {
1075 ret = kv_enable_auto_thermal_throttling(rdev);
1076 if (ret) {
1077 DRM_ERROR("kv_enable_auto_thermal_throttling failed\n");
1078 return ret;
1079 }
1080 }
1081 ret = kv_enable_dpm_voltage_scaling(rdev);
1082 if (ret) {
1083 DRM_ERROR("kv_enable_dpm_voltage_scaling failed\n");
1084 return ret;
1085 }
1086 ret = kv_set_dpm_interval(rdev);
1087 if (ret) {
1088 DRM_ERROR("kv_set_dpm_interval failed\n");
1089 return ret;
1090 }
1091 ret = kv_set_dpm_boot_state(rdev);
1092 if (ret) {
1093 DRM_ERROR("kv_set_dpm_boot_state failed\n");
1094 return ret;
1095 }
1096 ret = kv_enable_ulv(rdev, true);
1097 if (ret) {
1098 DRM_ERROR("kv_enable_ulv failed\n");
1099 return ret;
1100 }
1101 kv_start_dpm(rdev);
1102 ret = kv_enable_didt(rdev, true);
1103 if (ret) {
1104 DRM_ERROR("kv_enable_didt failed\n");
1105 return ret;
1106 }
1107 ret = kv_enable_smc_cac(rdev, true);
1108 if (ret) {
1109 DRM_ERROR("kv_enable_smc_cac failed\n");
1110 return ret;
1111 }
1112
1113 kv_reset_acp_boot_level(rdev);
1114
1115 ret = kv_smc_bapm_enable(rdev, false);
1116 if (ret) {
1117 DRM_ERROR("kv_smc_bapm_enable failed\n");
1118 return ret;
1119 }
1120
1121 kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1122
1123 return ret;
1124}
1125
1126int kv_dpm_late_enable(struct radeon_device *rdev)
1127{
1128 int ret = 0;
1129
1130 if (rdev->irq.installed &&
1131 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1132 ret = kv_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1133 if (ret) {
1134 DRM_ERROR("kv_set_thermal_temperature_range failed\n");
1135 return ret;
1136 }
1137 kv_enable_thermal_int(rdev, true);
1138 }
1139
1140 /* powerdown unused blocks for now */
1141 kv_dpm_powergate_acp(rdev, true);
1142 kv_dpm_powergate_samu(rdev, true);
1143 kv_dpm_powergate_vce(rdev, true);
1144 kv_dpm_powergate_uvd(rdev, true);
1145
1146 return ret;
1147}
1148
1149void kv_dpm_disable(struct radeon_device *rdev)
1150{
1151 kv_smc_bapm_enable(rdev, false);
1152
1153 if (rdev->family == CHIP_MULLINS)
1154 kv_enable_nb_dpm(rdev, false);
1155
1156 /* powerup blocks */
1157 kv_dpm_powergate_acp(rdev, false);
1158 kv_dpm_powergate_samu(rdev, false);
1159 kv_dpm_powergate_vce(rdev, false);
1160 kv_dpm_powergate_uvd(rdev, false);
1161
1162 kv_enable_smc_cac(rdev, false);
1163 kv_enable_didt(rdev, false);
1164 kv_clear_vc(rdev);
1165 kv_stop_dpm(rdev);
1166 kv_enable_ulv(rdev, false);
1167 kv_reset_am(rdev);
1168 kv_enable_thermal_int(rdev, false);
1169
1170 kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1171}
1172
1173static void kv_init_sclk_t(struct radeon_device *rdev)
1174{
1175 struct kv_power_info *pi = kv_get_pi(rdev);
1176
1177 pi->low_sclk_interrupt_t = 0;
1178}
1179
1180static int kv_init_fps_limits(struct radeon_device *rdev)
1181{
1182 struct kv_power_info *pi = kv_get_pi(rdev);
1183 int ret = 0;
1184
1185 if (pi->caps_fps) {
1186 u16 tmp;
1187
1188 tmp = 45;
1189 pi->fps_high_t = cpu_to_be16(tmp);
1190 ret = kv_copy_bytes_to_smc(rdev,
1191 pi->dpm_table_start +
1192 offsetof(SMU7_Fusion_DpmTable, FpsHighT),
1193 (u8 *)&pi->fps_high_t,
1194 sizeof(u16), pi->sram_end);
1195
1196 tmp = 30;
1197 pi->fps_low_t = cpu_to_be16(tmp);
1198
1199 ret = kv_copy_bytes_to_smc(rdev,
1200 pi->dpm_table_start +
1201 offsetof(SMU7_Fusion_DpmTable, FpsLowT),
1202 (u8 *)&pi->fps_low_t,
1203 sizeof(u16), pi->sram_end);
1204
1205 }
1206 return ret;
1207}
1208
1209static void kv_init_powergate_state(struct radeon_device *rdev)
1210{
1211 struct kv_power_info *pi = kv_get_pi(rdev);
1212
1213 pi->uvd_power_gated = false;
1214 pi->vce_power_gated = false;
1215 pi->samu_power_gated = false;
1216 pi->acp_power_gated = false;
1217
1218}
1219
1220static int kv_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
1221{
1222 return kv_notify_message_to_smu(rdev, enable ?
1223 PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable);
1224}
1225
1226static int kv_enable_vce_dpm(struct radeon_device *rdev, bool enable)
1227{
1228 return kv_notify_message_to_smu(rdev, enable ?
1229 PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable);
1230}
1231
1232static int kv_enable_samu_dpm(struct radeon_device *rdev, bool enable)
1233{
1234 return kv_notify_message_to_smu(rdev, enable ?
1235 PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable);
1236}
1237
1238static int kv_enable_acp_dpm(struct radeon_device *rdev, bool enable)
1239{
1240 return kv_notify_message_to_smu(rdev, enable ?
1241 PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable);
1242}
1243
1244static int kv_update_uvd_dpm(struct radeon_device *rdev, bool gate)
1245{
1246 struct kv_power_info *pi = kv_get_pi(rdev);
1247 struct radeon_uvd_clock_voltage_dependency_table *table =
1248 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1249 int ret;
1250 u32 mask;
1251
1252 if (!gate) {
1253 if (table->count)
1254 pi->uvd_boot_level = table->count - 1;
1255 else
1256 pi->uvd_boot_level = 0;
1257
1258 if (!pi->caps_uvd_dpm || pi->caps_stable_p_state) {
1259 mask = 1 << pi->uvd_boot_level;
1260 } else {
1261 mask = 0x1f;
1262 }
1263
1264 ret = kv_copy_bytes_to_smc(rdev,
1265 pi->dpm_table_start +
1266 offsetof(SMU7_Fusion_DpmTable, UvdBootLevel),
1267 (uint8_t *)&pi->uvd_boot_level,
1268 sizeof(u8), pi->sram_end);
1269 if (ret)
1270 return ret;
1271
1272 kv_send_msg_to_smc_with_parameter(rdev,
1273 PPSMC_MSG_UVDDPM_SetEnabledMask,
1274 mask);
1275 }
1276
1277 return kv_enable_uvd_dpm(rdev, !gate);
1278}
1279
1280static u8 kv_get_vce_boot_level(struct radeon_device *rdev, u32 evclk)
1281{
1282 u8 i;
1283 struct radeon_vce_clock_voltage_dependency_table *table =
1284 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1285
1286 for (i = 0; i < table->count; i++) {
1287 if (table->entries[i].evclk >= evclk)
1288 break;
1289 }
1290
1291 return i;
1292}
1293
1294static int kv_update_vce_dpm(struct radeon_device *rdev,
1295 struct radeon_ps *radeon_new_state,
1296 struct radeon_ps *radeon_current_state)
1297{
1298 struct kv_power_info *pi = kv_get_pi(rdev);
1299 struct radeon_vce_clock_voltage_dependency_table *table =
1300 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1301 int ret;
1302
1303 if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) {
1304 kv_dpm_powergate_vce(rdev, false);
1305 /* turn the clocks on when encoding */
1306 cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
1307 if (pi->caps_stable_p_state)
1308 pi->vce_boot_level = table->count - 1;
1309 else
1310 pi->vce_boot_level = kv_get_vce_boot_level(rdev, radeon_new_state->evclk);
1311
1312 ret = kv_copy_bytes_to_smc(rdev,
1313 pi->dpm_table_start +
1314 offsetof(SMU7_Fusion_DpmTable, VceBootLevel),
1315 (u8 *)&pi->vce_boot_level,
1316 sizeof(u8),
1317 pi->sram_end);
1318 if (ret)
1319 return ret;
1320
1321 if (pi->caps_stable_p_state)
1322 kv_send_msg_to_smc_with_parameter(rdev,
1323 PPSMC_MSG_VCEDPM_SetEnabledMask,
1324 (1 << pi->vce_boot_level));
1325
1326 kv_enable_vce_dpm(rdev, true);
1327 } else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) {
1328 kv_enable_vce_dpm(rdev, false);
1329 /* turn the clocks off when not encoding */
1330 cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
1331 kv_dpm_powergate_vce(rdev, true);
1332 }
1333
1334 return 0;
1335}
1336
1337static int kv_update_samu_dpm(struct radeon_device *rdev, bool gate)
1338{
1339 struct kv_power_info *pi = kv_get_pi(rdev);
1340 struct radeon_clock_voltage_dependency_table *table =
1341 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1342 int ret;
1343
1344 if (!gate) {
1345 if (pi->caps_stable_p_state)
1346 pi->samu_boot_level = table->count - 1;
1347 else
1348 pi->samu_boot_level = 0;
1349
1350 ret = kv_copy_bytes_to_smc(rdev,
1351 pi->dpm_table_start +
1352 offsetof(SMU7_Fusion_DpmTable, SamuBootLevel),
1353 (u8 *)&pi->samu_boot_level,
1354 sizeof(u8),
1355 pi->sram_end);
1356 if (ret)
1357 return ret;
1358
1359 if (pi->caps_stable_p_state)
1360 kv_send_msg_to_smc_with_parameter(rdev,
1361 PPSMC_MSG_SAMUDPM_SetEnabledMask,
1362 (1 << pi->samu_boot_level));
1363 }
1364
1365 return kv_enable_samu_dpm(rdev, !gate);
1366}
1367
1368static u8 kv_get_acp_boot_level(struct radeon_device *rdev)
1369{
1370 u8 i;
1371 struct radeon_clock_voltage_dependency_table *table =
1372 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1373
1374 for (i = 0; i < table->count; i++) {
1375 if (table->entries[i].clk >= 0) /* XXX */
1376 break;
1377 }
1378
1379 if (i >= table->count)
1380 i = table->count - 1;
1381
1382 return i;
1383}
1384
1385static void kv_update_acp_boot_level(struct radeon_device *rdev)
1386{
1387 struct kv_power_info *pi = kv_get_pi(rdev);
1388 u8 acp_boot_level;
1389
1390 if (!pi->caps_stable_p_state) {
1391 acp_boot_level = kv_get_acp_boot_level(rdev);
1392 if (acp_boot_level != pi->acp_boot_level) {
1393 pi->acp_boot_level = acp_boot_level;
1394 kv_send_msg_to_smc_with_parameter(rdev,
1395 PPSMC_MSG_ACPDPM_SetEnabledMask,
1396 (1 << pi->acp_boot_level));
1397 }
1398 }
1399}
1400
1401static int kv_update_acp_dpm(struct radeon_device *rdev, bool gate)
1402{
1403 struct kv_power_info *pi = kv_get_pi(rdev);
1404 struct radeon_clock_voltage_dependency_table *table =
1405 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1406 int ret;
1407
1408 if (!gate) {
1409 if (pi->caps_stable_p_state)
1410 pi->acp_boot_level = table->count - 1;
1411 else
1412 pi->acp_boot_level = kv_get_acp_boot_level(rdev);
1413
1414 ret = kv_copy_bytes_to_smc(rdev,
1415 pi->dpm_table_start +
1416 offsetof(SMU7_Fusion_DpmTable, AcpBootLevel),
1417 (u8 *)&pi->acp_boot_level,
1418 sizeof(u8),
1419 pi->sram_end);
1420 if (ret)
1421 return ret;
1422
1423 if (pi->caps_stable_p_state)
1424 kv_send_msg_to_smc_with_parameter(rdev,
1425 PPSMC_MSG_ACPDPM_SetEnabledMask,
1426 (1 << pi->acp_boot_level));
1427 }
1428
1429 return kv_enable_acp_dpm(rdev, !gate);
1430}
1431
1432void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
1433{
1434 struct kv_power_info *pi = kv_get_pi(rdev);
1435
1436 if (pi->uvd_power_gated == gate)
1437 return;
1438
1439 pi->uvd_power_gated = gate;
1440
1441 if (gate) {
1442 if (pi->caps_uvd_pg) {
1443 uvd_v1_0_stop(rdev);
1444 cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
1445 }
1446 kv_update_uvd_dpm(rdev, gate);
1447 if (pi->caps_uvd_pg)
1448 kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerOFF);
1449 } else {
1450 if (pi->caps_uvd_pg) {
1451 kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerON);
1452 uvd_v4_2_resume(rdev);
1453 uvd_v1_0_start(rdev);
1454 cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
1455 }
1456 kv_update_uvd_dpm(rdev, gate);
1457 }
1458}
1459
1460static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate)
1461{
1462 struct kv_power_info *pi = kv_get_pi(rdev);
1463
1464 if (pi->vce_power_gated == gate)
1465 return;
1466
1467 pi->vce_power_gated = gate;
1468
1469 if (gate) {
1470 if (pi->caps_vce_pg) {
1471 /* XXX do we need a vce_v1_0_stop() ? */
1472 kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerOFF);
1473 }
1474 } else {
1475 if (pi->caps_vce_pg) {
1476 kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerON);
1477 vce_v2_0_resume(rdev);
1478 vce_v1_0_start(rdev);
1479 }
1480 }
1481}
1482
1483static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate)
1484{
1485 struct kv_power_info *pi = kv_get_pi(rdev);
1486
1487 if (pi->samu_power_gated == gate)
1488 return;
1489
1490 pi->samu_power_gated = gate;
1491
1492 if (gate) {
1493 kv_update_samu_dpm(rdev, true);
1494 if (pi->caps_samu_pg)
1495 kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerOFF);
1496 } else {
1497 if (pi->caps_samu_pg)
1498 kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerON);
1499 kv_update_samu_dpm(rdev, false);
1500 }
1501}
1502
1503static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate)
1504{
1505 struct kv_power_info *pi = kv_get_pi(rdev);
1506
1507 if (pi->acp_power_gated == gate)
1508 return;
1509
1510 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1511 return;
1512
1513 pi->acp_power_gated = gate;
1514
1515 if (gate) {
1516 kv_update_acp_dpm(rdev, true);
1517 if (pi->caps_acp_pg)
1518 kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerOFF);
1519 } else {
1520 if (pi->caps_acp_pg)
1521 kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerON);
1522 kv_update_acp_dpm(rdev, false);
1523 }
1524}
1525
1526static void kv_set_valid_clock_range(struct radeon_device *rdev,
1527 struct radeon_ps *new_rps)
1528{
1529 struct kv_ps *new_ps = kv_get_ps(new_rps);
1530 struct kv_power_info *pi = kv_get_pi(rdev);
1531 u32 i;
1532 struct radeon_clock_voltage_dependency_table *table =
1533 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1534
1535 if (table && table->count) {
1536 for (i = 0; i < pi->graphics_dpm_level_count; i++) {
1537 if ((table->entries[i].clk >= new_ps->levels[0].sclk) ||
1538 (i == (pi->graphics_dpm_level_count - 1))) {
1539 pi->lowest_valid = i;
1540 break;
1541 }
1542 }
1543
1544 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1545 if (table->entries[i].clk <= new_ps->levels[new_ps->num_levels - 1].sclk)
1546 break;
1547 }
1548 pi->highest_valid = i;
1549
1550 if (pi->lowest_valid > pi->highest_valid) {
1551 if ((new_ps->levels[0].sclk - table->entries[pi->highest_valid].clk) >
1552 (table->entries[pi->lowest_valid].clk - new_ps->levels[new_ps->num_levels - 1].sclk))
1553 pi->highest_valid = pi->lowest_valid;
1554 else
1555 pi->lowest_valid = pi->highest_valid;
1556 }
1557 } else {
1558 struct sumo_sclk_voltage_mapping_table *table =
1559 &pi->sys_info.sclk_voltage_mapping_table;
1560
1561 for (i = 0; i < (int)pi->graphics_dpm_level_count; i++) {
1562 if (table->entries[i].sclk_frequency >= new_ps->levels[0].sclk ||
1563 i == (int)(pi->graphics_dpm_level_count - 1)) {
1564 pi->lowest_valid = i;
1565 break;
1566 }
1567 }
1568
1569 for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1570 if (table->entries[i].sclk_frequency <=
1571 new_ps->levels[new_ps->num_levels - 1].sclk)
1572 break;
1573 }
1574 pi->highest_valid = i;
1575
1576 if (pi->lowest_valid > pi->highest_valid) {
1577 if ((new_ps->levels[0].sclk -
1578 table->entries[pi->highest_valid].sclk_frequency) >
1579 (table->entries[pi->lowest_valid].sclk_frequency -
1580 new_ps->levels[new_ps->num_levels -1].sclk))
1581 pi->highest_valid = pi->lowest_valid;
1582 else
1583 pi->lowest_valid = pi->highest_valid;
1584 }
1585 }
1586}
1587
1588static int kv_update_dfs_bypass_settings(struct radeon_device *rdev,
1589 struct radeon_ps *new_rps)
1590{
1591 struct kv_ps *new_ps = kv_get_ps(new_rps);
1592 struct kv_power_info *pi = kv_get_pi(rdev);
1593 int ret = 0;
1594 u8 clk_bypass_cntl;
1595
1596 if (pi->caps_enable_dfs_bypass) {
1597 clk_bypass_cntl = new_ps->need_dfs_bypass ?
1598 pi->graphics_level[pi->graphics_boot_level].ClkBypassCntl : 0;
1599 ret = kv_copy_bytes_to_smc(rdev,
1600 (pi->dpm_table_start +
1601 offsetof(SMU7_Fusion_DpmTable, GraphicsLevel) +
1602 (pi->graphics_boot_level * sizeof(SMU7_Fusion_GraphicsLevel)) +
1603 offsetof(SMU7_Fusion_GraphicsLevel, ClkBypassCntl)),
1604 &clk_bypass_cntl,
1605 sizeof(u8), pi->sram_end);
1606 }
1607
1608 return ret;
1609}
1610
1611static int kv_enable_nb_dpm(struct radeon_device *rdev,
1612 bool enable)
1613{
1614 struct kv_power_info *pi = kv_get_pi(rdev);
1615 int ret = 0;
1616
1617 if (enable) {
1618 if (pi->enable_nb_dpm && !pi->nb_dpm_enabled) {
1619 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Enable);
1620 if (ret == 0)
1621 pi->nb_dpm_enabled = true;
1622 }
1623 } else {
1624 if (pi->enable_nb_dpm && pi->nb_dpm_enabled) {
1625 ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Disable);
1626 if (ret == 0)
1627 pi->nb_dpm_enabled = false;
1628 }
1629 }
1630
1631 return ret;
1632}
1633
1634int kv_dpm_force_performance_level(struct radeon_device *rdev,
1635 enum radeon_dpm_forced_level level)
1636{
1637 int ret;
1638
1639 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1640 ret = kv_force_dpm_highest(rdev);
1641 if (ret)
1642 return ret;
1643 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1644 ret = kv_force_dpm_lowest(rdev);
1645 if (ret)
1646 return ret;
1647 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
1648 ret = kv_unforce_levels(rdev);
1649 if (ret)
1650 return ret;
1651 }
1652
1653 rdev->pm.dpm.forced_level = level;
1654
1655 return 0;
1656}
1657
1658int kv_dpm_pre_set_power_state(struct radeon_device *rdev)
1659{
1660 struct kv_power_info *pi = kv_get_pi(rdev);
1661 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
1662 struct radeon_ps *new_ps = &requested_ps;
1663
1664 kv_update_requested_ps(rdev, new_ps);
1665
1666 kv_apply_state_adjust_rules(rdev,
1667 &pi->requested_rps,
1668 &pi->current_rps);
1669
1670 return 0;
1671}
1672
1673int kv_dpm_set_power_state(struct radeon_device *rdev)
1674{
1675 struct kv_power_info *pi = kv_get_pi(rdev);
1676 struct radeon_ps *new_ps = &pi->requested_rps;
1677 struct radeon_ps *old_ps = &pi->current_rps;
1678 int ret;
1679
1680 if (pi->bapm_enable) {
1681 ret = kv_smc_bapm_enable(rdev, rdev->pm.dpm.ac_power);
1682 if (ret) {
1683 DRM_ERROR("kv_smc_bapm_enable failed\n");
1684 return ret;
1685 }
1686 }
1687
1688 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
1689 if (pi->enable_dpm) {
1690 kv_set_valid_clock_range(rdev, new_ps);
1691 kv_update_dfs_bypass_settings(rdev, new_ps);
1692 ret = kv_calculate_ds_divider(rdev);
1693 if (ret) {
1694 DRM_ERROR("kv_calculate_ds_divider failed\n");
1695 return ret;
1696 }
1697 kv_calculate_nbps_level_settings(rdev);
1698 kv_calculate_dpm_settings(rdev);
1699 kv_force_lowest_valid(rdev);
1700 kv_enable_new_levels(rdev);
1701 kv_upload_dpm_settings(rdev);
1702 kv_program_nbps_index_settings(rdev, new_ps);
1703 kv_unforce_levels(rdev);
1704 kv_set_enabled_levels(rdev);
1705 kv_force_lowest_valid(rdev);
1706 kv_unforce_levels(rdev);
1707
1708 ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1709 if (ret) {
1710 DRM_ERROR("kv_update_vce_dpm failed\n");
1711 return ret;
1712 }
1713 kv_update_sclk_t(rdev);
1714 if (rdev->family == CHIP_MULLINS)
1715 kv_enable_nb_dpm(rdev, true);
1716 }
1717 } else {
1718 if (pi->enable_dpm) {
1719 kv_set_valid_clock_range(rdev, new_ps);
1720 kv_update_dfs_bypass_settings(rdev, new_ps);
1721 ret = kv_calculate_ds_divider(rdev);
1722 if (ret) {
1723 DRM_ERROR("kv_calculate_ds_divider failed\n");
1724 return ret;
1725 }
1726 kv_calculate_nbps_level_settings(rdev);
1727 kv_calculate_dpm_settings(rdev);
1728 kv_freeze_sclk_dpm(rdev, true);
1729 kv_upload_dpm_settings(rdev);
1730 kv_program_nbps_index_settings(rdev, new_ps);
1731 kv_freeze_sclk_dpm(rdev, false);
1732 kv_set_enabled_levels(rdev);
1733 ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1734 if (ret) {
1735 DRM_ERROR("kv_update_vce_dpm failed\n");
1736 return ret;
1737 }
1738 kv_update_acp_boot_level(rdev);
1739 kv_update_sclk_t(rdev);
1740 kv_enable_nb_dpm(rdev, true);
1741 }
1742 }
1743
1744 return 0;
1745}
1746
1747void kv_dpm_post_set_power_state(struct radeon_device *rdev)
1748{
1749 struct kv_power_info *pi = kv_get_pi(rdev);
1750 struct radeon_ps *new_ps = &pi->requested_rps;
1751
1752 kv_update_current_ps(rdev, new_ps);
1753}
1754
1755void kv_dpm_setup_asic(struct radeon_device *rdev)
1756{
1757 sumo_take_smu_control(rdev, true);
1758 kv_init_powergate_state(rdev);
1759 kv_init_sclk_t(rdev);
1760}
1761
1762//XXX use sumo_dpm_display_configuration_changed
1763
1764static void kv_construct_max_power_limits_table(struct radeon_device *rdev,
1765 struct radeon_clock_and_voltage_limits *table)
1766{
1767 struct kv_power_info *pi = kv_get_pi(rdev);
1768
1769 if (pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries > 0) {
1770 int idx = pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1;
1771 table->sclk =
1772 pi->sys_info.sclk_voltage_mapping_table.entries[idx].sclk_frequency;
1773 table->vddc =
1774 kv_convert_2bit_index_to_voltage(rdev,
1775 pi->sys_info.sclk_voltage_mapping_table.entries[idx].vid_2bit);
1776 }
1777
1778 table->mclk = pi->sys_info.nbp_memory_clock[0];
1779}
1780
1781static void kv_patch_voltage_values(struct radeon_device *rdev)
1782{
1783 int i;
1784 struct radeon_uvd_clock_voltage_dependency_table *uvd_table =
1785 &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1786 struct radeon_vce_clock_voltage_dependency_table *vce_table =
1787 &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1788 struct radeon_clock_voltage_dependency_table *samu_table =
1789 &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1790 struct radeon_clock_voltage_dependency_table *acp_table =
1791 &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1792
1793 if (uvd_table->count) {
1794 for (i = 0; i < uvd_table->count; i++)
1795 uvd_table->entries[i].v =
1796 kv_convert_8bit_index_to_voltage(rdev,
1797 uvd_table->entries[i].v);
1798 }
1799
1800 if (vce_table->count) {
1801 for (i = 0; i < vce_table->count; i++)
1802 vce_table->entries[i].v =
1803 kv_convert_8bit_index_to_voltage(rdev,
1804 vce_table->entries[i].v);
1805 }
1806
1807 if (samu_table->count) {
1808 for (i = 0; i < samu_table->count; i++)
1809 samu_table->entries[i].v =
1810 kv_convert_8bit_index_to_voltage(rdev,
1811 samu_table->entries[i].v);
1812 }
1813
1814 if (acp_table->count) {
1815 for (i = 0; i < acp_table->count; i++)
1816 acp_table->entries[i].v =
1817 kv_convert_8bit_index_to_voltage(rdev,
1818 acp_table->entries[i].v);
1819 }
1820
1821}
1822
1823static void kv_construct_boot_state(struct radeon_device *rdev)
1824{
1825 struct kv_power_info *pi = kv_get_pi(rdev);
1826
1827 pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
1828 pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
1829 pi->boot_pl.ds_divider_index = 0;
1830 pi->boot_pl.ss_divider_index = 0;
1831 pi->boot_pl.allow_gnb_slow = 1;
1832 pi->boot_pl.force_nbp_state = 0;
1833 pi->boot_pl.display_wm = 0;
1834 pi->boot_pl.vce_wm = 0;
1835}
1836
1837static int kv_force_dpm_highest(struct radeon_device *rdev)
1838{
1839 int ret;
1840 u32 enable_mask, i;
1841
1842 ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
1843 if (ret)
1844 return ret;
1845
1846 for (i = SMU7_MAX_LEVELS_GRAPHICS - 1; i > 0; i--) {
1847 if (enable_mask & (1 << i))
1848 break;
1849 }
1850
1851 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1852 return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1853 else
1854 return kv_set_enabled_level(rdev, i);
1855}
1856
1857static int kv_force_dpm_lowest(struct radeon_device *rdev)
1858{
1859 int ret;
1860 u32 enable_mask, i;
1861
1862 ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
1863 if (ret)
1864 return ret;
1865
1866 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
1867 if (enable_mask & (1 << i))
1868 break;
1869 }
1870
1871 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1872 return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1873 else
1874 return kv_set_enabled_level(rdev, i);
1875}
1876
1877static u8 kv_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
1878 u32 sclk, u32 min_sclk_in_sr)
1879{
1880 struct kv_power_info *pi = kv_get_pi(rdev);
1881 u32 i;
1882 u32 temp;
1883 u32 min = (min_sclk_in_sr > KV_MINIMUM_ENGINE_CLOCK) ?
1884 min_sclk_in_sr : KV_MINIMUM_ENGINE_CLOCK;
1885
1886 if (sclk < min)
1887 return 0;
1888
1889 if (!pi->caps_sclk_ds)
1890 return 0;
1891
1892 for (i = KV_MAX_DEEPSLEEP_DIVIDER_ID; i > 0; i--) {
1893 temp = sclk / sumo_get_sleep_divider_from_id(i);
1894 if (temp >= min)
1895 break;
1896 }
1897
1898 return (u8)i;
1899}
1900
1901static int kv_get_high_voltage_limit(struct radeon_device *rdev, int *limit)
1902{
1903 struct kv_power_info *pi = kv_get_pi(rdev);
1904 struct radeon_clock_voltage_dependency_table *table =
1905 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1906 int i;
1907
1908 if (table && table->count) {
1909 for (i = table->count - 1; i >= 0; i--) {
1910 if (pi->high_voltage_t &&
1911 (kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v) <=
1912 pi->high_voltage_t)) {
1913 *limit = i;
1914 return 0;
1915 }
1916 }
1917 } else {
1918 struct sumo_sclk_voltage_mapping_table *table =
1919 &pi->sys_info.sclk_voltage_mapping_table;
1920
1921 for (i = table->num_max_dpm_entries - 1; i >= 0; i--) {
1922 if (pi->high_voltage_t &&
1923 (kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit) <=
1924 pi->high_voltage_t)) {
1925 *limit = i;
1926 return 0;
1927 }
1928 }
1929 }
1930
1931 *limit = 0;
1932 return 0;
1933}
1934
1935static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
1936 struct radeon_ps *new_rps,
1937 struct radeon_ps *old_rps)
1938{
1939 struct kv_ps *ps = kv_get_ps(new_rps);
1940 struct kv_power_info *pi = kv_get_pi(rdev);
1941 u32 min_sclk = 10000; /* ??? */
1942 u32 sclk, mclk = 0;
1943 int i, limit;
1944 bool force_high;
1945 struct radeon_clock_voltage_dependency_table *table =
1946 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1947 u32 stable_p_state_sclk = 0;
1948 struct radeon_clock_and_voltage_limits *max_limits =
1949 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
1950
1951 if (new_rps->vce_active) {
1952 new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
1953 new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
1954 } else {
1955 new_rps->evclk = 0;
1956 new_rps->ecclk = 0;
1957 }
1958
1959 mclk = max_limits->mclk;
1960 sclk = min_sclk;
1961
1962 if (pi->caps_stable_p_state) {
1963 stable_p_state_sclk = (max_limits->sclk * 75) / 100;
1964
1965 for (i = table->count - 1; i >= 0; i--) {
1966 if (stable_p_state_sclk >= table->entries[i].clk) {
1967 stable_p_state_sclk = table->entries[i].clk;
1968 break;
1969 }
1970 }
1971
1972 if (i > 0)
1973 stable_p_state_sclk = table->entries[0].clk;
1974
1975 sclk = stable_p_state_sclk;
1976 }
1977
1978 if (new_rps->vce_active) {
1979 if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
1980 sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
1981 }
1982
1983 ps->need_dfs_bypass = true;
1984
1985 for (i = 0; i < ps->num_levels; i++) {
1986 if (ps->levels[i].sclk < sclk)
1987 ps->levels[i].sclk = sclk;
1988 }
1989
1990 if (table && table->count) {
1991 for (i = 0; i < ps->num_levels; i++) {
1992 if (pi->high_voltage_t &&
1993 (pi->high_voltage_t <
1994 kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
1995 kv_get_high_voltage_limit(rdev, &limit);
1996 ps->levels[i].sclk = table->entries[limit].clk;
1997 }
1998 }
1999 } else {
2000 struct sumo_sclk_voltage_mapping_table *table =
2001 &pi->sys_info.sclk_voltage_mapping_table;
2002
2003 for (i = 0; i < ps->num_levels; i++) {
2004 if (pi->high_voltage_t &&
2005 (pi->high_voltage_t <
2006 kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
2007 kv_get_high_voltage_limit(rdev, &limit);
2008 ps->levels[i].sclk = table->entries[limit].sclk_frequency;
2009 }
2010 }
2011 }
2012
2013 if (pi->caps_stable_p_state) {
2014 for (i = 0; i < ps->num_levels; i++) {
2015 ps->levels[i].sclk = stable_p_state_sclk;
2016 }
2017 }
2018
2019 pi->video_start = new_rps->dclk || new_rps->vclk ||
2020 new_rps->evclk || new_rps->ecclk;
2021
2022 if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
2023 ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
2024 pi->battery_state = true;
2025 else
2026 pi->battery_state = false;
2027
2028 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2029 ps->dpm0_pg_nb_ps_lo = 0x1;
2030 ps->dpm0_pg_nb_ps_hi = 0x0;
2031 ps->dpmx_nb_ps_lo = 0x1;
2032 ps->dpmx_nb_ps_hi = 0x0;
2033 } else {
2034 ps->dpm0_pg_nb_ps_lo = 0x3;
2035 ps->dpm0_pg_nb_ps_hi = 0x0;
2036 ps->dpmx_nb_ps_lo = 0x3;
2037 ps->dpmx_nb_ps_hi = 0x0;
2038
2039 if (pi->sys_info.nb_dpm_enable) {
2040 force_high = (mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2041 pi->video_start || (rdev->pm.dpm.new_active_crtc_count >= 3) ||
2042 pi->disable_nb_ps3_in_battery;
2043 ps->dpm0_pg_nb_ps_lo = force_high ? 0x2 : 0x3;
2044 ps->dpm0_pg_nb_ps_hi = 0x2;
2045 ps->dpmx_nb_ps_lo = force_high ? 0x2 : 0x3;
2046 ps->dpmx_nb_ps_hi = 0x2;
2047 }
2048 }
2049}
2050
2051static void kv_dpm_power_level_enabled_for_throttle(struct radeon_device *rdev,
2052 u32 index, bool enable)
2053{
2054 struct kv_power_info *pi = kv_get_pi(rdev);
2055
2056 pi->graphics_level[index].EnabledForThrottle = enable ? 1 : 0;
2057}
2058
2059static int kv_calculate_ds_divider(struct radeon_device *rdev)
2060{
2061 struct kv_power_info *pi = kv_get_pi(rdev);
2062 u32 sclk_in_sr = 10000; /* ??? */
2063 u32 i;
2064
2065 if (pi->lowest_valid > pi->highest_valid)
2066 return -EINVAL;
2067
2068 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2069 pi->graphics_level[i].DeepSleepDivId =
2070 kv_get_sleep_divider_id_from_clock(rdev,
2071 be32_to_cpu(pi->graphics_level[i].SclkFrequency),
2072 sclk_in_sr);
2073 }
2074 return 0;
2075}
2076
2077static int kv_calculate_nbps_level_settings(struct radeon_device *rdev)
2078{
2079 struct kv_power_info *pi = kv_get_pi(rdev);
2080 u32 i;
2081 bool force_high;
2082 struct radeon_clock_and_voltage_limits *max_limits =
2083 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2084 u32 mclk = max_limits->mclk;
2085
2086 if (pi->lowest_valid > pi->highest_valid)
2087 return -EINVAL;
2088
2089 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2090 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2091 pi->graphics_level[i].GnbSlow = 1;
2092 pi->graphics_level[i].ForceNbPs1 = 0;
2093 pi->graphics_level[i].UpH = 0;
2094 }
2095
2096 if (!pi->sys_info.nb_dpm_enable)
2097 return 0;
2098
2099 force_high = ((mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2100 (rdev->pm.dpm.new_active_crtc_count >= 3) || pi->video_start);
2101
2102 if (force_high) {
2103 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2104 pi->graphics_level[i].GnbSlow = 0;
2105 } else {
2106 if (pi->battery_state)
2107 pi->graphics_level[0].ForceNbPs1 = 1;
2108
2109 pi->graphics_level[1].GnbSlow = 0;
2110 pi->graphics_level[2].GnbSlow = 0;
2111 pi->graphics_level[3].GnbSlow = 0;
2112 pi->graphics_level[4].GnbSlow = 0;
2113 }
2114 } else {
2115 for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2116 pi->graphics_level[i].GnbSlow = 1;
2117 pi->graphics_level[i].ForceNbPs1 = 0;
2118 pi->graphics_level[i].UpH = 0;
2119 }
2120
2121 if (pi->sys_info.nb_dpm_enable && pi->battery_state) {
2122 pi->graphics_level[pi->lowest_valid].UpH = 0x28;
2123 pi->graphics_level[pi->lowest_valid].GnbSlow = 0;
2124 if (pi->lowest_valid != pi->highest_valid)
2125 pi->graphics_level[pi->lowest_valid].ForceNbPs1 = 1;
2126 }
2127 }
2128 return 0;
2129}
2130
2131static int kv_calculate_dpm_settings(struct radeon_device *rdev)
2132{
2133 struct kv_power_info *pi = kv_get_pi(rdev);
2134 u32 i;
2135
2136 if (pi->lowest_valid > pi->highest_valid)
2137 return -EINVAL;
2138
2139 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2140 pi->graphics_level[i].DisplayWatermark = (i == pi->highest_valid) ? 1 : 0;
2141
2142 return 0;
2143}
2144
2145static void kv_init_graphics_levels(struct radeon_device *rdev)
2146{
2147 struct kv_power_info *pi = kv_get_pi(rdev);
2148 u32 i;
2149 struct radeon_clock_voltage_dependency_table *table =
2150 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
2151
2152 if (table && table->count) {
2153 u32 vid_2bit;
2154
2155 pi->graphics_dpm_level_count = 0;
2156 for (i = 0; i < table->count; i++) {
2157 if (pi->high_voltage_t &&
2158 (pi->high_voltage_t <
2159 kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v)))
2160 break;
2161
2162 kv_set_divider_value(rdev, i, table->entries[i].clk);
2163 vid_2bit = kv_convert_vid7_to_vid2(rdev,
2164 &pi->sys_info.vid_mapping_table,
2165 table->entries[i].v);
2166 kv_set_vid(rdev, i, vid_2bit);
2167 kv_set_at(rdev, i, pi->at[i]);
2168 kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2169 pi->graphics_dpm_level_count++;
2170 }
2171 } else {
2172 struct sumo_sclk_voltage_mapping_table *table =
2173 &pi->sys_info.sclk_voltage_mapping_table;
2174
2175 pi->graphics_dpm_level_count = 0;
2176 for (i = 0; i < table->num_max_dpm_entries; i++) {
2177 if (pi->high_voltage_t &&
2178 pi->high_voltage_t <
2179 kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit))
2180 break;
2181
2182 kv_set_divider_value(rdev, i, table->entries[i].sclk_frequency);
2183 kv_set_vid(rdev, i, table->entries[i].vid_2bit);
2184 kv_set_at(rdev, i, pi->at[i]);
2185 kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2186 pi->graphics_dpm_level_count++;
2187 }
2188 }
2189
2190 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++)
2191 kv_dpm_power_level_enable(rdev, i, false);
2192}
2193
2194static void kv_enable_new_levels(struct radeon_device *rdev)
2195{
2196 struct kv_power_info *pi = kv_get_pi(rdev);
2197 u32 i;
2198
2199 for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
2200 if (i >= pi->lowest_valid && i <= pi->highest_valid)
2201 kv_dpm_power_level_enable(rdev, i, true);
2202 }
2203}
2204
2205static int kv_set_enabled_level(struct radeon_device *rdev, u32 level)
2206{
2207 u32 new_mask = (1 << level);
2208
2209 return kv_send_msg_to_smc_with_parameter(rdev,
2210 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2211 new_mask);
2212}
2213
2214static int kv_set_enabled_levels(struct radeon_device *rdev)
2215{
2216 struct kv_power_info *pi = kv_get_pi(rdev);
2217 u32 i, new_mask = 0;
2218
2219 for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2220 new_mask |= (1 << i);
2221
2222 return kv_send_msg_to_smc_with_parameter(rdev,
2223 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2224 new_mask);
2225}
2226
2227static void kv_program_nbps_index_settings(struct radeon_device *rdev,
2228 struct radeon_ps *new_rps)
2229{
2230 struct kv_ps *new_ps = kv_get_ps(new_rps);
2231 struct kv_power_info *pi = kv_get_pi(rdev);
2232 u32 nbdpmconfig1;
2233
2234 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2235 return;
2236
2237 if (pi->sys_info.nb_dpm_enable) {
2238 nbdpmconfig1 = RREG32_SMC(NB_DPM_CONFIG_1);
2239 nbdpmconfig1 &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK |
2240 DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
2241 nbdpmconfig1 |= (Dpm0PgNbPsLo(new_ps->dpm0_pg_nb_ps_lo) |
2242 Dpm0PgNbPsHi(new_ps->dpm0_pg_nb_ps_hi) |
2243 DpmXNbPsLo(new_ps->dpmx_nb_ps_lo) |
2244 DpmXNbPsHi(new_ps->dpmx_nb_ps_hi));
2245 WREG32_SMC(NB_DPM_CONFIG_1, nbdpmconfig1);
2246 }
2247}
2248
2249static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
2250 int min_temp, int max_temp)
2251{
2252 int low_temp = 0 * 1000;
2253 int high_temp = 255 * 1000;
2254 u32 tmp;
2255
2256 if (low_temp < min_temp)
2257 low_temp = min_temp;
2258 if (high_temp > max_temp)
2259 high_temp = max_temp;
2260 if (high_temp < low_temp) {
2261 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
2262 return -EINVAL;
2263 }
2264
2265 tmp = RREG32_SMC(CG_THERMAL_INT_CTRL);
2266 tmp &= ~(DIG_THERM_INTH_MASK | DIG_THERM_INTL_MASK);
2267 tmp |= (DIG_THERM_INTH(49 + (high_temp / 1000)) |
2268 DIG_THERM_INTL(49 + (low_temp / 1000)));
2269 WREG32_SMC(CG_THERMAL_INT_CTRL, tmp);
2270
2271 rdev->pm.dpm.thermal.min_temp = low_temp;
2272 rdev->pm.dpm.thermal.max_temp = high_temp;
2273
2274 return 0;
2275}
2276
2277union igp_info {
2278 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
2279 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
2280 struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
2281 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
2282 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
2283 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
2284};
2285
2286static int kv_parse_sys_info_table(struct radeon_device *rdev)
2287{
2288 struct kv_power_info *pi = kv_get_pi(rdev);
2289 struct radeon_mode_info *mode_info = &rdev->mode_info;
2290 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
2291 union igp_info *igp_info;
2292 u8 frev, crev;
2293 u16 data_offset;
2294 int i;
2295
2296 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2297 &frev, &crev, &data_offset)) {
2298 igp_info = (union igp_info *)(mode_info->atom_context->bios +
2299 data_offset);
2300
2301 if (crev != 8) {
2302 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
2303 return -EINVAL;
2304 }
2305 pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_8.ulBootUpEngineClock);
2306 pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_8.ulBootUpUMAClock);
2307 pi->sys_info.bootup_nb_voltage_index =
2308 le16_to_cpu(igp_info->info_8.usBootUpNBVoltage);
2309 if (igp_info->info_8.ucHtcTmpLmt == 0)
2310 pi->sys_info.htc_tmp_lmt = 203;
2311 else
2312 pi->sys_info.htc_tmp_lmt = igp_info->info_8.ucHtcTmpLmt;
2313 if (igp_info->info_8.ucHtcHystLmt == 0)
2314 pi->sys_info.htc_hyst_lmt = 5;
2315 else
2316 pi->sys_info.htc_hyst_lmt = igp_info->info_8.ucHtcHystLmt;
2317 if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
2318 DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
2319 }
2320
2321 if (le32_to_cpu(igp_info->info_8.ulSystemConfig) & (1 << 3))
2322 pi->sys_info.nb_dpm_enable = true;
2323 else
2324 pi->sys_info.nb_dpm_enable = false;
2325
2326 for (i = 0; i < KV_NUM_NBPSTATES; i++) {
2327 pi->sys_info.nbp_memory_clock[i] =
2328 le32_to_cpu(igp_info->info_8.ulNbpStateMemclkFreq[i]);
2329 pi->sys_info.nbp_n_clock[i] =
2330 le32_to_cpu(igp_info->info_8.ulNbpStateNClkFreq[i]);
2331 }
2332 if (le32_to_cpu(igp_info->info_8.ulGPUCapInfo) &
2333 SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
2334 pi->caps_enable_dfs_bypass = true;
2335
2336 sumo_construct_sclk_voltage_mapping_table(rdev,
2337 &pi->sys_info.sclk_voltage_mapping_table,
2338 igp_info->info_8.sAvail_SCLK);
2339
2340 sumo_construct_vid_mapping_table(rdev,
2341 &pi->sys_info.vid_mapping_table,
2342 igp_info->info_8.sAvail_SCLK);
2343
2344 kv_construct_max_power_limits_table(rdev,
2345 &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
2346 }
2347 return 0;
2348}
2349
2350union power_info {
2351 struct _ATOM_POWERPLAY_INFO info;
2352 struct _ATOM_POWERPLAY_INFO_V2 info_2;
2353 struct _ATOM_POWERPLAY_INFO_V3 info_3;
2354 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
2355 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
2356 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
2357};
2358
2359union pplib_clock_info {
2360 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
2361 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
2362 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
2363 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
2364};
2365
2366union pplib_power_state {
2367 struct _ATOM_PPLIB_STATE v1;
2368 struct _ATOM_PPLIB_STATE_V2 v2;
2369};
2370
2371static void kv_patch_boot_state(struct radeon_device *rdev,
2372 struct kv_ps *ps)
2373{
2374 struct kv_power_info *pi = kv_get_pi(rdev);
2375
2376 ps->num_levels = 1;
2377 ps->levels[0] = pi->boot_pl;
2378}
2379
2380static void kv_parse_pplib_non_clock_info(struct radeon_device *rdev,
2381 struct radeon_ps *rps,
2382 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
2383 u8 table_rev)
2384{
2385 struct kv_ps *ps = kv_get_ps(rps);
2386
2387 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2388 rps->class = le16_to_cpu(non_clock_info->usClassification);
2389 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
2390
2391 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
2392 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
2393 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
2394 } else {
2395 rps->vclk = 0;
2396 rps->dclk = 0;
2397 }
2398
2399 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2400 rdev->pm.dpm.boot_ps = rps;
2401 kv_patch_boot_state(rdev, ps);
2402 }
2403 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
2404 rdev->pm.dpm.uvd_ps = rps;
2405}
2406
2407static void kv_parse_pplib_clock_info(struct radeon_device *rdev,
2408 struct radeon_ps *rps, int index,
2409 union pplib_clock_info *clock_info)
2410{
2411 struct kv_power_info *pi = kv_get_pi(rdev);
2412 struct kv_ps *ps = kv_get_ps(rps);
2413 struct kv_pl *pl = &ps->levels[index];
2414 u32 sclk;
2415
2416 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2417 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2418 pl->sclk = sclk;
2419 pl->vddc_index = clock_info->sumo.vddcIndex;
2420
2421 ps->num_levels = index + 1;
2422
2423 if (pi->caps_sclk_ds) {
2424 pl->ds_divider_index = 5;
2425 pl->ss_divider_index = 5;
2426 }
2427}
2428
2429static int kv_parse_power_table(struct radeon_device *rdev)
2430{
2431 struct radeon_mode_info *mode_info = &rdev->mode_info;
2432 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2433 union pplib_power_state *power_state;
2434 int i, j, k, non_clock_array_index, clock_array_index;
2435 union pplib_clock_info *clock_info;
2436 struct _StateArray *state_array;
2437 struct _ClockInfoArray *clock_info_array;
2438 struct _NonClockInfoArray *non_clock_info_array;
2439 union power_info *power_info;
2440 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2441 u16 data_offset;
2442 u8 frev, crev;
2443 u8 *power_state_offset;
2444 struct kv_ps *ps;
2445
2446 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2447 &frev, &crev, &data_offset))
2448 return -EINVAL;
2449 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2450
2451 state_array = (struct _StateArray *)
2452 (mode_info->atom_context->bios + data_offset +
2453 le16_to_cpu(power_info->pplib.usStateArrayOffset));
2454 clock_info_array = (struct _ClockInfoArray *)
2455 (mode_info->atom_context->bios + data_offset +
2456 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
2457 non_clock_info_array = (struct _NonClockInfoArray *)
2458 (mode_info->atom_context->bios + data_offset +
2459 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
2460
2461 rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
2462 sizeof(struct radeon_ps),
2463 GFP_KERNEL);
2464 if (!rdev->pm.dpm.ps)
2465 return -ENOMEM;
2466 power_state_offset = (u8 *)state_array->states;
2467 for (i = 0; i < state_array->ucNumEntries; i++) {
2468 u8 *idx;
2469 power_state = (union pplib_power_state *)power_state_offset;
2470 non_clock_array_index = power_state->v2.nonClockInfoIndex;
2471 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2472 &non_clock_info_array->nonClockInfo[non_clock_array_index];
2473 if (!rdev->pm.power_state[i].clock_info)
2474 return -EINVAL;
2475 ps = kzalloc(sizeof(struct kv_ps), GFP_KERNEL);
2476 if (ps == NULL) {
2477 kfree(rdev->pm.dpm.ps);
2478 return -ENOMEM;
2479 }
2480 rdev->pm.dpm.ps[i].ps_priv = ps;
2481 k = 0;
2482 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
2483 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2484 clock_array_index = idx[j];
2485 if (clock_array_index >= clock_info_array->ucNumEntries)
2486 continue;
2487 if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
2488 break;
2489 clock_info = (union pplib_clock_info *)
2490 ((u8 *)&clock_info_array->clockInfo[0] +
2491 (clock_array_index * clock_info_array->ucEntrySize));
2492 kv_parse_pplib_clock_info(rdev,
2493 &rdev->pm.dpm.ps[i], k,
2494 clock_info);
2495 k++;
2496 }
2497 kv_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
2498 non_clock_info,
2499 non_clock_info_array->ucEntrySize);
2500 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
2501 }
2502 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
2503
2504 /* fill in the vce power states */
2505 for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
2506 u32 sclk;
2507 clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
2508 clock_info = (union pplib_clock_info *)
2509 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
2510 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2511 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2512 rdev->pm.dpm.vce_states[i].sclk = sclk;
2513 rdev->pm.dpm.vce_states[i].mclk = 0;
2514 }
2515
2516 return 0;
2517}
2518
2519int kv_dpm_init(struct radeon_device *rdev)
2520{
2521 struct kv_power_info *pi;
2522 int ret, i;
2523
2524 pi = kzalloc(sizeof(struct kv_power_info), GFP_KERNEL);
2525 if (pi == NULL)
2526 return -ENOMEM;
2527 rdev->pm.dpm.priv = pi;
2528
2529 ret = r600_get_platform_caps(rdev);
2530 if (ret)
2531 return ret;
2532
2533 ret = r600_parse_extended_power_table(rdev);
2534 if (ret)
2535 return ret;
2536
2537 for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
2538 pi->at[i] = TRINITY_AT_DFLT;
2539
2540 pi->sram_end = SMC_RAM_END;
2541
2542 /* Enabling nb dpm on an asrock system prevents dpm from working */
2543 if (rdev->pdev->subsystem_vendor == 0x1849)
2544 pi->enable_nb_dpm = false;
2545 else
2546 pi->enable_nb_dpm = true;
2547
2548 pi->caps_power_containment = true;
2549 pi->caps_cac = true;
2550 pi->enable_didt = false;
2551 if (pi->enable_didt) {
2552 pi->caps_sq_ramping = true;
2553 pi->caps_db_ramping = true;
2554 pi->caps_td_ramping = true;
2555 pi->caps_tcp_ramping = true;
2556 }
2557
2558 pi->caps_sclk_ds = true;
2559 pi->enable_auto_thermal_throttling = true;
2560 pi->disable_nb_ps3_in_battery = false;
2561 if (radeon_bapm == -1) {
2562 /* only enable bapm on KB, ML by default */
2563 if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2564 pi->bapm_enable = true;
2565 else
2566 pi->bapm_enable = false;
2567 } else if (radeon_bapm == 0) {
2568 pi->bapm_enable = false;
2569 } else {
2570 pi->bapm_enable = true;
2571 }
2572 pi->voltage_drop_t = 0;
2573 pi->caps_sclk_throttle_low_notification = false;
2574 pi->caps_fps = false; /* true? */
2575 pi->caps_uvd_pg = true;
2576 pi->caps_uvd_dpm = true;
2577 pi->caps_vce_pg = false; /* XXX true */
2578 pi->caps_samu_pg = false;
2579 pi->caps_acp_pg = false;
2580 pi->caps_stable_p_state = false;
2581
2582 ret = kv_parse_sys_info_table(rdev);
2583 if (ret)
2584 return ret;
2585
2586 kv_patch_voltage_values(rdev);
2587 kv_construct_boot_state(rdev);
2588
2589 ret = kv_parse_power_table(rdev);
2590 if (ret)
2591 return ret;
2592
2593 pi->enable_dpm = true;
2594
2595 return 0;
2596}
2597
2598void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2599 struct seq_file *m)
2600{
2601 struct kv_power_info *pi = kv_get_pi(rdev);
2602 u32 current_index =
2603 (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2604 CURR_SCLK_INDEX_SHIFT;
2605 u32 sclk, tmp;
2606 u16 vddc;
2607
2608 if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2609 seq_printf(m, "invalid dpm profile %d\n", current_index);
2610 } else {
2611 sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2612 tmp = (RREG32_SMC(SMU_VOLTAGE_STATUS) & SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
2613 SMU_VOLTAGE_CURRENT_LEVEL_SHIFT;
2614 vddc = kv_convert_8bit_index_to_voltage(rdev, (u16)tmp);
2615 seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
2616 seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
2617 seq_printf(m, "power level %d sclk: %u vddc: %u\n",
2618 current_index, sclk, vddc);
2619 }
2620}
2621
2622u32 kv_dpm_get_current_sclk(struct radeon_device *rdev)
2623{
2624 struct kv_power_info *pi = kv_get_pi(rdev);
2625 u32 current_index =
2626 (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2627 CURR_SCLK_INDEX_SHIFT;
2628 u32 sclk;
2629
2630 if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2631 return 0;
2632 } else {
2633 sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2634 return sclk;
2635 }
2636}
2637
2638u32 kv_dpm_get_current_mclk(struct radeon_device *rdev)
2639{
2640 struct kv_power_info *pi = kv_get_pi(rdev);
2641
2642 return pi->sys_info.bootup_uma_clk;
2643}
2644
2645void kv_dpm_print_power_state(struct radeon_device *rdev,
2646 struct radeon_ps *rps)
2647{
2648 int i;
2649 struct kv_ps *ps = kv_get_ps(rps);
2650
2651 r600_dpm_print_class_info(rps->class, rps->class2);
2652 r600_dpm_print_cap_info(rps->caps);
2653 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2654 for (i = 0; i < ps->num_levels; i++) {
2655 struct kv_pl *pl = &ps->levels[i];
2656 printk("\t\tpower level %d sclk: %u vddc: %u\n",
2657 i, pl->sclk,
2658 kv_convert_8bit_index_to_voltage(rdev, pl->vddc_index));
2659 }
2660 r600_dpm_print_ps_status(rdev, rps);
2661}
2662
2663void kv_dpm_fini(struct radeon_device *rdev)
2664{
2665 int i;
2666
2667 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2668 kfree(rdev->pm.dpm.ps[i].ps_priv);
2669 }
2670 kfree(rdev->pm.dpm.ps);
2671 kfree(rdev->pm.dpm.priv);
2672 r600_free_extended_power_table(rdev);
2673}
2674
2675void kv_dpm_display_configuration_changed(struct radeon_device *rdev)
2676{
2677
2678}
2679
2680u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low)
2681{
2682 struct kv_power_info *pi = kv_get_pi(rdev);
2683 struct kv_ps *requested_state = kv_get_ps(&pi->requested_rps);
2684
2685 if (low)
2686 return requested_state->levels[0].sclk;
2687 else
2688 return requested_state->levels[requested_state->num_levels - 1].sclk;
2689}
2690
2691u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low)
2692{
2693 struct kv_power_info *pi = kv_get_pi(rdev);
2694
2695 return pi->sys_info.bootup_uma_clk;
2696}
2697