Loading...
1// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Driver for Microsemi VSC85xx PHYs
4 *
5 * Author: Nagaraju Lakkaraju
6 * License: Dual MIT/GPL
7 * Copyright (c) 2016 Microsemi Corporation
8 */
9
10#include <linux/firmware.h>
11#include <linux/jiffies.h>
12#include <linux/kernel.h>
13#include <linux/module.h>
14#include <linux/mdio.h>
15#include <linux/mii.h>
16#include <linux/phy.h>
17#include <linux/of.h>
18#include <linux/netdevice.h>
19#include <dt-bindings/net/mscc-phy-vsc8531.h>
20#include "mscc_serdes.h"
21#include "mscc.h"
22
23static const struct vsc85xx_hw_stat vsc85xx_hw_stats[] = {
24 {
25 .string = "phy_receive_errors",
26 .reg = MSCC_PHY_ERR_RX_CNT,
27 .page = MSCC_PHY_PAGE_STANDARD,
28 .mask = ERR_CNT_MASK,
29 }, {
30 .string = "phy_false_carrier",
31 .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
32 .page = MSCC_PHY_PAGE_STANDARD,
33 .mask = ERR_CNT_MASK,
34 }, {
35 .string = "phy_cu_media_link_disconnect",
36 .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
37 .page = MSCC_PHY_PAGE_STANDARD,
38 .mask = ERR_CNT_MASK,
39 }, {
40 .string = "phy_cu_media_crc_good_count",
41 .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
42 .page = MSCC_PHY_PAGE_EXTENDED,
43 .mask = VALID_CRC_CNT_CRC_MASK,
44 }, {
45 .string = "phy_cu_media_crc_error_count",
46 .reg = MSCC_PHY_EXT_PHY_CNTL_4,
47 .page = MSCC_PHY_PAGE_EXTENDED,
48 .mask = ERR_CNT_MASK,
49 },
50};
51
52static const struct vsc85xx_hw_stat vsc8584_hw_stats[] = {
53 {
54 .string = "phy_receive_errors",
55 .reg = MSCC_PHY_ERR_RX_CNT,
56 .page = MSCC_PHY_PAGE_STANDARD,
57 .mask = ERR_CNT_MASK,
58 }, {
59 .string = "phy_false_carrier",
60 .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
61 .page = MSCC_PHY_PAGE_STANDARD,
62 .mask = ERR_CNT_MASK,
63 }, {
64 .string = "phy_cu_media_link_disconnect",
65 .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
66 .page = MSCC_PHY_PAGE_STANDARD,
67 .mask = ERR_CNT_MASK,
68 }, {
69 .string = "phy_cu_media_crc_good_count",
70 .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
71 .page = MSCC_PHY_PAGE_EXTENDED,
72 .mask = VALID_CRC_CNT_CRC_MASK,
73 }, {
74 .string = "phy_cu_media_crc_error_count",
75 .reg = MSCC_PHY_EXT_PHY_CNTL_4,
76 .page = MSCC_PHY_PAGE_EXTENDED,
77 .mask = ERR_CNT_MASK,
78 }, {
79 .string = "phy_serdes_tx_good_pkt_count",
80 .reg = MSCC_PHY_SERDES_TX_VALID_CNT,
81 .page = MSCC_PHY_PAGE_EXTENDED_3,
82 .mask = VALID_CRC_CNT_CRC_MASK,
83 }, {
84 .string = "phy_serdes_tx_bad_crc_count",
85 .reg = MSCC_PHY_SERDES_TX_CRC_ERR_CNT,
86 .page = MSCC_PHY_PAGE_EXTENDED_3,
87 .mask = ERR_CNT_MASK,
88 }, {
89 .string = "phy_serdes_rx_good_pkt_count",
90 .reg = MSCC_PHY_SERDES_RX_VALID_CNT,
91 .page = MSCC_PHY_PAGE_EXTENDED_3,
92 .mask = VALID_CRC_CNT_CRC_MASK,
93 }, {
94 .string = "phy_serdes_rx_bad_crc_count",
95 .reg = MSCC_PHY_SERDES_RX_CRC_ERR_CNT,
96 .page = MSCC_PHY_PAGE_EXTENDED_3,
97 .mask = ERR_CNT_MASK,
98 },
99};
100
101#if IS_ENABLED(CONFIG_OF_MDIO)
102static const struct vsc8531_edge_rate_table edge_table[] = {
103 {MSCC_VDDMAC_3300, { 0, 2, 4, 7, 10, 17, 29, 53} },
104 {MSCC_VDDMAC_2500, { 0, 3, 6, 10, 14, 23, 37, 63} },
105 {MSCC_VDDMAC_1800, { 0, 5, 9, 16, 23, 35, 52, 76} },
106 {MSCC_VDDMAC_1500, { 0, 6, 14, 21, 29, 42, 58, 77} },
107};
108#endif
109
110static const int vsc85xx_internal_delay[] = {200, 800, 1100, 1700, 2000, 2300,
111 2600, 3400};
112
113static int vsc85xx_phy_read_page(struct phy_device *phydev)
114{
115 return __phy_read(phydev, MSCC_EXT_PAGE_ACCESS);
116}
117
118static int vsc85xx_phy_write_page(struct phy_device *phydev, int page)
119{
120 return __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, page);
121}
122
123static int vsc85xx_get_sset_count(struct phy_device *phydev)
124{
125 struct vsc8531_private *priv = phydev->priv;
126
127 if (!priv)
128 return 0;
129
130 return priv->nstats;
131}
132
133static void vsc85xx_get_strings(struct phy_device *phydev, u8 *data)
134{
135 struct vsc8531_private *priv = phydev->priv;
136 int i;
137
138 if (!priv)
139 return;
140
141 for (i = 0; i < priv->nstats; i++)
142 ethtool_puts(&data, priv->hw_stats[i].string);
143}
144
145static u64 vsc85xx_get_stat(struct phy_device *phydev, int i)
146{
147 struct vsc8531_private *priv = phydev->priv;
148 int val;
149
150 val = phy_read_paged(phydev, priv->hw_stats[i].page,
151 priv->hw_stats[i].reg);
152 if (val < 0)
153 return U64_MAX;
154
155 val = val & priv->hw_stats[i].mask;
156 priv->stats[i] += val;
157
158 return priv->stats[i];
159}
160
161static void vsc85xx_get_stats(struct phy_device *phydev,
162 struct ethtool_stats *stats, u64 *data)
163{
164 struct vsc8531_private *priv = phydev->priv;
165 int i;
166
167 if (!priv)
168 return;
169
170 for (i = 0; i < priv->nstats; i++)
171 data[i] = vsc85xx_get_stat(phydev, i);
172}
173
174static int vsc85xx_led_cntl_set(struct phy_device *phydev,
175 u8 led_num,
176 u8 mode)
177{
178 int rc;
179 u16 reg_val;
180
181 mutex_lock(&phydev->lock);
182 reg_val = phy_read(phydev, MSCC_PHY_LED_MODE_SEL);
183 reg_val &= ~LED_MODE_SEL_MASK(led_num);
184 reg_val |= LED_MODE_SEL(led_num, (u16)mode);
185 rc = phy_write(phydev, MSCC_PHY_LED_MODE_SEL, reg_val);
186 mutex_unlock(&phydev->lock);
187
188 return rc;
189}
190
191static int vsc85xx_mdix_get(struct phy_device *phydev, u8 *mdix)
192{
193 u16 reg_val;
194
195 reg_val = phy_read(phydev, MSCC_PHY_DEV_AUX_CNTL);
196 if (reg_val & HP_AUTO_MDIX_X_OVER_IND_MASK)
197 *mdix = ETH_TP_MDI_X;
198 else
199 *mdix = ETH_TP_MDI;
200
201 return 0;
202}
203
204static int vsc85xx_mdix_set(struct phy_device *phydev, u8 mdix)
205{
206 int rc;
207 u16 reg_val;
208
209 reg_val = phy_read(phydev, MSCC_PHY_BYPASS_CONTROL);
210 if (mdix == ETH_TP_MDI || mdix == ETH_TP_MDI_X) {
211 reg_val |= (DISABLE_PAIR_SWAP_CORR_MASK |
212 DISABLE_POLARITY_CORR_MASK |
213 DISABLE_HP_AUTO_MDIX_MASK);
214 } else {
215 reg_val &= ~(DISABLE_PAIR_SWAP_CORR_MASK |
216 DISABLE_POLARITY_CORR_MASK |
217 DISABLE_HP_AUTO_MDIX_MASK);
218 }
219 rc = phy_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg_val);
220 if (rc)
221 return rc;
222
223 reg_val = 0;
224
225 if (mdix == ETH_TP_MDI)
226 reg_val = FORCE_MDI_CROSSOVER_MDI;
227 else if (mdix == ETH_TP_MDI_X)
228 reg_val = FORCE_MDI_CROSSOVER_MDIX;
229
230 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
231 MSCC_PHY_EXT_MODE_CNTL, FORCE_MDI_CROSSOVER_MASK,
232 reg_val);
233 if (rc < 0)
234 return rc;
235
236 return genphy_restart_aneg(phydev);
237}
238
239static int vsc85xx_downshift_get(struct phy_device *phydev, u8 *count)
240{
241 int reg_val;
242
243 reg_val = phy_read_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
244 MSCC_PHY_ACTIPHY_CNTL);
245 if (reg_val < 0)
246 return reg_val;
247
248 reg_val &= DOWNSHIFT_CNTL_MASK;
249 if (!(reg_val & DOWNSHIFT_EN))
250 *count = DOWNSHIFT_DEV_DISABLE;
251 else
252 *count = ((reg_val & ~DOWNSHIFT_EN) >> DOWNSHIFT_CNTL_POS) + 2;
253
254 return 0;
255}
256
257static int vsc85xx_downshift_set(struct phy_device *phydev, u8 count)
258{
259 if (count == DOWNSHIFT_DEV_DEFAULT_COUNT) {
260 /* Default downshift count 3 (i.e. Bit3:2 = 0b01) */
261 count = ((1 << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
262 } else if (count > DOWNSHIFT_COUNT_MAX || count == 1) {
263 phydev_err(phydev, "Downshift count should be 2,3,4 or 5\n");
264 return -ERANGE;
265 } else if (count) {
266 /* Downshift count is either 2,3,4 or 5 */
267 count = (((count - 2) << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
268 }
269
270 return phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
271 MSCC_PHY_ACTIPHY_CNTL, DOWNSHIFT_CNTL_MASK,
272 count);
273}
274
275static int vsc85xx_wol_set(struct phy_device *phydev,
276 struct ethtool_wolinfo *wol)
277{
278 const u8 *mac_addr = phydev->attached_dev->dev_addr;
279 int rc;
280 u16 reg_val;
281 u8 i;
282 u16 pwd[3] = {0, 0, 0};
283 struct ethtool_wolinfo *wol_conf = wol;
284
285 rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
286 if (rc < 0)
287 return phy_restore_page(phydev, rc, rc);
288
289 if (wol->wolopts & WAKE_MAGIC) {
290 /* Store the device address for the magic packet */
291 for (i = 0; i < ARRAY_SIZE(pwd); i++)
292 pwd[i] = mac_addr[5 - (i * 2 + 1)] << 8 |
293 mac_addr[5 - i * 2];
294 __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, pwd[0]);
295 __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, pwd[1]);
296 __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, pwd[2]);
297 } else {
298 __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, 0);
299 __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, 0);
300 __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, 0);
301 }
302
303 if (wol_conf->wolopts & WAKE_MAGICSECURE) {
304 for (i = 0; i < ARRAY_SIZE(pwd); i++)
305 pwd[i] = wol_conf->sopass[5 - (i * 2 + 1)] << 8 |
306 wol_conf->sopass[5 - i * 2];
307 __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, pwd[0]);
308 __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, pwd[1]);
309 __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, pwd[2]);
310 } else {
311 __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, 0);
312 __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, 0);
313 __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, 0);
314 }
315
316 reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
317 if (wol_conf->wolopts & WAKE_MAGICSECURE)
318 reg_val |= SECURE_ON_ENABLE;
319 else
320 reg_val &= ~SECURE_ON_ENABLE;
321 __phy_write(phydev, MSCC_PHY_WOL_MAC_CONTROL, reg_val);
322
323 rc = phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
324 if (rc < 0)
325 return rc;
326
327 if (wol->wolopts & WAKE_MAGIC) {
328 /* Enable the WOL interrupt */
329 reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
330 reg_val |= MII_VSC85XX_INT_MASK_WOL;
331 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
332 if (rc)
333 return rc;
334 } else {
335 /* Disable the WOL interrupt */
336 reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
337 reg_val &= (~MII_VSC85XX_INT_MASK_WOL);
338 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
339 if (rc)
340 return rc;
341 }
342 /* Clear WOL iterrupt status */
343 reg_val = phy_read(phydev, MII_VSC85XX_INT_STATUS);
344
345 return 0;
346}
347
348static void vsc85xx_wol_get(struct phy_device *phydev,
349 struct ethtool_wolinfo *wol)
350{
351 int rc;
352 u16 reg_val;
353 u8 i;
354 u16 pwd[3] = {0, 0, 0};
355 struct ethtool_wolinfo *wol_conf = wol;
356
357 rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
358 if (rc < 0)
359 goto out_restore_page;
360
361 reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
362 if (reg_val & SECURE_ON_ENABLE)
363 wol_conf->wolopts |= WAKE_MAGICSECURE;
364 if (wol_conf->wolopts & WAKE_MAGICSECURE) {
365 pwd[0] = __phy_read(phydev, MSCC_PHY_WOL_LOWER_PASSWD);
366 pwd[1] = __phy_read(phydev, MSCC_PHY_WOL_MID_PASSWD);
367 pwd[2] = __phy_read(phydev, MSCC_PHY_WOL_UPPER_PASSWD);
368 for (i = 0; i < ARRAY_SIZE(pwd); i++) {
369 wol_conf->sopass[5 - i * 2] = pwd[i] & 0x00ff;
370 wol_conf->sopass[5 - (i * 2 + 1)] = (pwd[i] & 0xff00)
371 >> 8;
372 }
373 }
374
375out_restore_page:
376 phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
377}
378
379#if IS_ENABLED(CONFIG_OF_MDIO)
380static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
381{
382 u32 vdd, sd;
383 int i, j;
384 struct device *dev = &phydev->mdio.dev;
385 struct device_node *of_node = dev->of_node;
386 u8 sd_array_size = ARRAY_SIZE(edge_table[0].slowdown);
387
388 if (!of_node)
389 return -ENODEV;
390
391 if (of_property_read_u32(of_node, "vsc8531,vddmac", &vdd))
392 vdd = MSCC_VDDMAC_3300;
393
394 if (of_property_read_u32(of_node, "vsc8531,edge-slowdown", &sd))
395 sd = 0;
396
397 for (i = 0; i < ARRAY_SIZE(edge_table); i++)
398 if (edge_table[i].vddmac == vdd)
399 for (j = 0; j < sd_array_size; j++)
400 if (edge_table[i].slowdown[j] == sd)
401 return (sd_array_size - j - 1);
402
403 return -EINVAL;
404}
405
406static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
407 char *led,
408 u32 default_mode)
409{
410 struct vsc8531_private *priv = phydev->priv;
411 struct device *dev = &phydev->mdio.dev;
412 struct device_node *of_node = dev->of_node;
413 u32 led_mode;
414 int err;
415
416 if (!of_node)
417 return -ENODEV;
418
419 led_mode = default_mode;
420 err = of_property_read_u32(of_node, led, &led_mode);
421 if (!err && !(BIT(led_mode) & priv->supp_led_modes)) {
422 phydev_err(phydev, "DT %s invalid\n", led);
423 return -EINVAL;
424 }
425
426 return led_mode;
427}
428
429#else
430static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
431{
432 return 0;
433}
434
435static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
436 char *led,
437 u8 default_mode)
438{
439 return default_mode;
440}
441#endif /* CONFIG_OF_MDIO */
442
443static int vsc85xx_dt_led_modes_get(struct phy_device *phydev,
444 u32 *default_mode)
445{
446 struct vsc8531_private *priv = phydev->priv;
447 char led_dt_prop[28];
448 int i, ret;
449
450 for (i = 0; i < priv->nleds; i++) {
451 ret = sprintf(led_dt_prop, "vsc8531,led-%d-mode", i);
452 if (ret < 0)
453 return ret;
454
455 ret = vsc85xx_dt_led_mode_get(phydev, led_dt_prop,
456 default_mode[i]);
457 if (ret < 0)
458 return ret;
459 priv->leds_mode[i] = ret;
460 }
461
462 return 0;
463}
464
465static int vsc85xx_edge_rate_cntl_set(struct phy_device *phydev, u8 edge_rate)
466{
467 int rc;
468
469 mutex_lock(&phydev->lock);
470 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
471 MSCC_PHY_WOL_MAC_CONTROL, EDGE_RATE_CNTL_MASK,
472 edge_rate << EDGE_RATE_CNTL_POS);
473 mutex_unlock(&phydev->lock);
474
475 return rc;
476}
477
478static int vsc85xx_mac_if_set(struct phy_device *phydev,
479 phy_interface_t interface)
480{
481 int rc;
482 u16 reg_val;
483
484 mutex_lock(&phydev->lock);
485 reg_val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
486 reg_val &= ~(MAC_IF_SELECTION_MASK);
487 switch (interface) {
488 case PHY_INTERFACE_MODE_RGMII_TXID:
489 case PHY_INTERFACE_MODE_RGMII_RXID:
490 case PHY_INTERFACE_MODE_RGMII_ID:
491 case PHY_INTERFACE_MODE_RGMII:
492 reg_val |= (MAC_IF_SELECTION_RGMII << MAC_IF_SELECTION_POS);
493 break;
494 case PHY_INTERFACE_MODE_RMII:
495 reg_val |= (MAC_IF_SELECTION_RMII << MAC_IF_SELECTION_POS);
496 break;
497 case PHY_INTERFACE_MODE_MII:
498 case PHY_INTERFACE_MODE_GMII:
499 reg_val |= (MAC_IF_SELECTION_GMII << MAC_IF_SELECTION_POS);
500 break;
501 default:
502 rc = -EINVAL;
503 goto out_unlock;
504 }
505 rc = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, reg_val);
506 if (rc)
507 goto out_unlock;
508
509 rc = genphy_soft_reset(phydev);
510
511out_unlock:
512 mutex_unlock(&phydev->lock);
513
514 return rc;
515}
516
517/* Set the RGMII RX and TX clock skews individually, according to the PHY
518 * interface type, to:
519 * * 0.2 ns (their default, and lowest, hardware value) if delays should
520 * not be enabled
521 * * 2.0 ns (which causes the data to be sampled at exactly half way between
522 * clock transitions at 1000 Mbps) if delays should be enabled
523 */
524static int vsc85xx_update_rgmii_cntl(struct phy_device *phydev, u32 rgmii_cntl,
525 u16 rgmii_rx_delay_mask,
526 u16 rgmii_tx_delay_mask)
527{
528 u16 rgmii_rx_delay_pos = ffs(rgmii_rx_delay_mask) - 1;
529 u16 rgmii_tx_delay_pos = ffs(rgmii_tx_delay_mask) - 1;
530 int delay_size = ARRAY_SIZE(vsc85xx_internal_delay);
531 struct device *dev = &phydev->mdio.dev;
532 u16 reg_val = 0;
533 u16 mask = 0;
534 s32 rx_delay;
535 s32 tx_delay;
536 int rc = 0;
537
538 /* For traffic to pass, the VSC8502 family needs the RX_CLK disable bit
539 * to be unset for all PHY modes, so do that as part of the paged
540 * register modification.
541 * For some family members (like VSC8530/31/40/41) this bit is reserved
542 * and read-only, and the RX clock is enabled by default.
543 */
544 if (rgmii_cntl == VSC8502_RGMII_CNTL)
545 mask |= VSC8502_RGMII_RX_CLK_DISABLE;
546
547 if (phy_interface_is_rgmii(phydev))
548 mask |= rgmii_rx_delay_mask | rgmii_tx_delay_mask;
549
550 rx_delay = phy_get_internal_delay(phydev, dev, vsc85xx_internal_delay,
551 delay_size, true);
552 if (rx_delay < 0) {
553 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
554 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
555 rx_delay = RGMII_CLK_DELAY_2_0_NS;
556 else
557 rx_delay = RGMII_CLK_DELAY_0_2_NS;
558 }
559
560 tx_delay = phy_get_internal_delay(phydev, dev, vsc85xx_internal_delay,
561 delay_size, false);
562 if (tx_delay < 0) {
563 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
564 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
565 tx_delay = RGMII_CLK_DELAY_2_0_NS;
566 else
567 tx_delay = RGMII_CLK_DELAY_0_2_NS;
568 }
569
570 reg_val |= rx_delay << rgmii_rx_delay_pos;
571 reg_val |= tx_delay << rgmii_tx_delay_pos;
572
573 if (mask)
574 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
575 rgmii_cntl, mask, reg_val);
576
577 return rc;
578}
579
580static int vsc85xx_default_config(struct phy_device *phydev)
581{
582 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
583
584 return vsc85xx_update_rgmii_cntl(phydev, VSC8502_RGMII_CNTL,
585 VSC8502_RGMII_RX_DELAY_MASK,
586 VSC8502_RGMII_TX_DELAY_MASK);
587}
588
589static int vsc85xx_get_tunable(struct phy_device *phydev,
590 struct ethtool_tunable *tuna, void *data)
591{
592 switch (tuna->id) {
593 case ETHTOOL_PHY_DOWNSHIFT:
594 return vsc85xx_downshift_get(phydev, (u8 *)data);
595 default:
596 return -EINVAL;
597 }
598}
599
600static int vsc85xx_set_tunable(struct phy_device *phydev,
601 struct ethtool_tunable *tuna,
602 const void *data)
603{
604 switch (tuna->id) {
605 case ETHTOOL_PHY_DOWNSHIFT:
606 return vsc85xx_downshift_set(phydev, *(u8 *)data);
607 default:
608 return -EINVAL;
609 }
610}
611
612/* mdiobus lock should be locked when using this function */
613static void vsc85xx_tr_write(struct phy_device *phydev, u16 addr, u32 val)
614{
615 __phy_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
616 __phy_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
617 __phy_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
618}
619
620static int vsc8531_pre_init_seq_set(struct phy_device *phydev)
621{
622 int rc;
623 static const struct reg_val init_seq[] = {
624 {0x0f90, 0x00688980},
625 {0x0696, 0x00000003},
626 {0x07fa, 0x0050100f},
627 {0x1686, 0x00000004},
628 };
629 unsigned int i;
630 int oldpage;
631
632 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_STANDARD,
633 MSCC_PHY_EXT_CNTL_STATUS, SMI_BROADCAST_WR_EN,
634 SMI_BROADCAST_WR_EN);
635 if (rc < 0)
636 return rc;
637 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
638 MSCC_PHY_TEST_PAGE_24, 0, 0x0400);
639 if (rc < 0)
640 return rc;
641 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
642 MSCC_PHY_TEST_PAGE_5, 0x0a00, 0x0e00);
643 if (rc < 0)
644 return rc;
645 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
646 MSCC_PHY_TEST_PAGE_8, TR_CLK_DISABLE, TR_CLK_DISABLE);
647 if (rc < 0)
648 return rc;
649
650 mutex_lock(&phydev->lock);
651 oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
652 if (oldpage < 0)
653 goto out_unlock;
654
655 for (i = 0; i < ARRAY_SIZE(init_seq); i++)
656 vsc85xx_tr_write(phydev, init_seq[i].reg, init_seq[i].val);
657
658out_unlock:
659 oldpage = phy_restore_page(phydev, oldpage, oldpage);
660 mutex_unlock(&phydev->lock);
661
662 return oldpage;
663}
664
665static int vsc85xx_eee_init_seq_set(struct phy_device *phydev)
666{
667 static const struct reg_val init_eee[] = {
668 {0x0f82, 0x0012b00a},
669 {0x1686, 0x00000004},
670 {0x168c, 0x00d2c46f},
671 {0x17a2, 0x00000620},
672 {0x16a0, 0x00eeffdd},
673 {0x16a6, 0x00071448},
674 {0x16a4, 0x0013132f},
675 {0x16a8, 0x00000000},
676 {0x0ffc, 0x00c0a028},
677 {0x0fe8, 0x0091b06c},
678 {0x0fea, 0x00041600},
679 {0x0f80, 0x00000af4},
680 {0x0fec, 0x00901809},
681 {0x0fee, 0x0000a6a1},
682 {0x0ffe, 0x00b01007},
683 {0x16b0, 0x00eeff00},
684 {0x16b2, 0x00007000},
685 {0x16b4, 0x00000814},
686 };
687 unsigned int i;
688 int oldpage;
689
690 mutex_lock(&phydev->lock);
691 oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
692 if (oldpage < 0)
693 goto out_unlock;
694
695 for (i = 0; i < ARRAY_SIZE(init_eee); i++)
696 vsc85xx_tr_write(phydev, init_eee[i].reg, init_eee[i].val);
697
698out_unlock:
699 oldpage = phy_restore_page(phydev, oldpage, oldpage);
700 mutex_unlock(&phydev->lock);
701
702 return oldpage;
703}
704
705/* phydev->bus->mdio_lock should be locked when using this function */
706int phy_base_write(struct phy_device *phydev, u32 regnum, u16 val)
707{
708 if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
709 dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
710 dump_stack();
711 }
712
713 return __phy_package_write(phydev, VSC88XX_BASE_ADDR, regnum, val);
714}
715
716/* phydev->bus->mdio_lock should be locked when using this function */
717int phy_base_read(struct phy_device *phydev, u32 regnum)
718{
719 if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
720 dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
721 dump_stack();
722 }
723
724 return __phy_package_read(phydev, VSC88XX_BASE_ADDR, regnum);
725}
726
727u32 vsc85xx_csr_read(struct phy_device *phydev,
728 enum csr_target target, u32 reg)
729{
730 unsigned long deadline;
731 u32 val, val_l, val_h;
732
733 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
734
735 /* CSR registers are grouped under different Target IDs.
736 * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
737 * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
738 * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
739 * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
740 */
741
742 /* Setup the Target ID */
743 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
744 MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
745
746 if ((target >> 2 == 0x1) || (target >> 2 == 0x3))
747 /* non-MACsec access */
748 target &= 0x3;
749 else
750 target = 0;
751
752 /* Trigger CSR Action - Read into the CSR's */
753 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
754 MSCC_PHY_CSR_CNTL_19_CMD | MSCC_PHY_CSR_CNTL_19_READ |
755 MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
756 MSCC_PHY_CSR_CNTL_19_TARGET(target));
757
758 /* Wait for register access*/
759 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
760 do {
761 usleep_range(500, 1000);
762 val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
763 } while (time_before(jiffies, deadline) &&
764 !(val & MSCC_PHY_CSR_CNTL_19_CMD));
765
766 if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
767 return 0xffffffff;
768
769 /* Read the Least Significant Word (LSW) (17) */
770 val_l = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_17);
771
772 /* Read the Most Significant Word (MSW) (18) */
773 val_h = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_18);
774
775 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
776 MSCC_PHY_PAGE_STANDARD);
777
778 return (val_h << 16) | val_l;
779}
780
781int vsc85xx_csr_write(struct phy_device *phydev,
782 enum csr_target target, u32 reg, u32 val)
783{
784 unsigned long deadline;
785
786 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
787
788 /* CSR registers are grouped under different Target IDs.
789 * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
790 * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
791 * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
792 * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
793 */
794
795 /* Setup the Target ID */
796 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
797 MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
798
799 /* Write the Least Significant Word (LSW) (17) */
800 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_17, (u16)val);
801
802 /* Write the Most Significant Word (MSW) (18) */
803 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_18, (u16)(val >> 16));
804
805 if ((target >> 2 == 0x1) || (target >> 2 == 0x3))
806 /* non-MACsec access */
807 target &= 0x3;
808 else
809 target = 0;
810
811 /* Trigger CSR Action - Write into the CSR's */
812 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
813 MSCC_PHY_CSR_CNTL_19_CMD |
814 MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
815 MSCC_PHY_CSR_CNTL_19_TARGET(target));
816
817 /* Wait for register access */
818 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
819 do {
820 usleep_range(500, 1000);
821 val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
822 } while (time_before(jiffies, deadline) &&
823 !(val & MSCC_PHY_CSR_CNTL_19_CMD));
824
825 if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
826 return -ETIMEDOUT;
827
828 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
829 MSCC_PHY_PAGE_STANDARD);
830
831 return 0;
832}
833
834/* bus->mdio_lock should be locked when using this function */
835static void vsc8584_csr_write(struct phy_device *phydev, u16 addr, u32 val)
836{
837 phy_base_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
838 phy_base_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
839 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
840}
841
842/* bus->mdio_lock should be locked when using this function */
843int vsc8584_cmd(struct phy_device *phydev, u16 val)
844{
845 unsigned long deadline;
846 u16 reg_val;
847
848 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
849 MSCC_PHY_PAGE_EXTENDED_GPIO);
850
851 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NCOMPLETED | val);
852
853 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
854 do {
855 reg_val = phy_base_read(phydev, MSCC_PHY_PROC_CMD);
856 } while (time_before(jiffies, deadline) &&
857 (reg_val & PROC_CMD_NCOMPLETED) &&
858 !(reg_val & PROC_CMD_FAILED));
859
860 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
861
862 if (reg_val & PROC_CMD_FAILED)
863 return -EIO;
864
865 if (reg_val & PROC_CMD_NCOMPLETED)
866 return -ETIMEDOUT;
867
868 return 0;
869}
870
871/* bus->mdio_lock should be locked when using this function */
872static int vsc8584_micro_deassert_reset(struct phy_device *phydev,
873 bool patch_en)
874{
875 u32 enable, release;
876
877 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
878 MSCC_PHY_PAGE_EXTENDED_GPIO);
879
880 enable = RUN_FROM_INT_ROM | MICRO_CLK_EN | DW8051_CLK_EN;
881 release = MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
882 MICRO_CLK_EN;
883
884 if (patch_en) {
885 enable |= MICRO_PATCH_EN;
886 release |= MICRO_PATCH_EN;
887
888 /* Clear all patches */
889 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
890 }
891
892 /* Enable 8051 Micro clock; CLEAR/SET patch present; disable PRAM clock
893 * override and addr. auto-incr; operate at 125 MHz
894 */
895 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, enable);
896 /* Release 8051 Micro SW reset */
897 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, release);
898
899 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
900
901 return 0;
902}
903
904/* bus->mdio_lock should be locked when using this function */
905static int vsc8584_micro_assert_reset(struct phy_device *phydev)
906{
907 int ret;
908 u16 reg;
909
910 ret = vsc8584_cmd(phydev, PROC_CMD_NOP);
911 if (ret)
912 return ret;
913
914 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
915 MSCC_PHY_PAGE_EXTENDED_GPIO);
916
917 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
918 reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
919 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
920
921 phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(4), 0x005b);
922 phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(4), 0x005b);
923
924 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
925 reg |= EN_PATCH_RAM_TRAP_ADDR(4);
926 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
927
928 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NOP);
929
930 reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
931 reg &= ~MICRO_NSOFT_RESET;
932 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, reg);
933
934 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_MCB_ACCESS_MAC_CONF |
935 PROC_CMD_SGMII_PORT(0) | PROC_CMD_NO_MAC_CONF |
936 PROC_CMD_READ);
937
938 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
939 reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
940 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
941
942 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
943
944 return 0;
945}
946
947/* bus->mdio_lock should be locked when using this function */
948static int vsc8584_get_fw_crc(struct phy_device *phydev, u16 start, u16 size,
949 u16 *crc)
950{
951 int ret;
952
953 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
954
955 phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_2, start);
956 phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_3, size);
957
958 /* Start Micro command */
959 ret = vsc8584_cmd(phydev, PROC_CMD_CRC16);
960 if (ret)
961 goto out;
962
963 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
964
965 *crc = phy_base_read(phydev, MSCC_PHY_VERIPHY_CNTL_2);
966
967out:
968 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
969
970 return ret;
971}
972
973/* bus->mdio_lock should be locked when using this function */
974static int vsc8584_patch_fw(struct phy_device *phydev,
975 const struct firmware *fw)
976{
977 int i, ret;
978
979 ret = vsc8584_micro_assert_reset(phydev);
980 if (ret) {
981 dev_err(&phydev->mdio.dev,
982 "%s: failed to assert reset of micro\n", __func__);
983 return ret;
984 }
985
986 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
987 MSCC_PHY_PAGE_EXTENDED_GPIO);
988
989 /* Hold 8051 Micro in SW Reset, Enable auto incr address and patch clock
990 * Disable the 8051 Micro clock
991 */
992 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, RUN_FROM_INT_ROM |
993 AUTOINC_ADDR | PATCH_RAM_CLK | MICRO_CLK_EN |
994 MICRO_CLK_DIVIDE(2));
995 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM | INT_MEM_WRITE_EN |
996 INT_MEM_DATA(2));
997 phy_base_write(phydev, MSCC_INT_MEM_ADDR, 0x0000);
998
999 for (i = 0; i < fw->size; i++)
1000 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM |
1001 INT_MEM_WRITE_EN | fw->data[i]);
1002
1003 /* Clear internal memory access */
1004 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
1005
1006 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1007
1008 return 0;
1009}
1010
1011/* bus->mdio_lock should be locked when using this function */
1012static bool vsc8574_is_serdes_init(struct phy_device *phydev)
1013{
1014 u16 reg;
1015 bool ret;
1016
1017 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1018 MSCC_PHY_PAGE_EXTENDED_GPIO);
1019
1020 reg = phy_base_read(phydev, MSCC_TRAP_ROM_ADDR(1));
1021 if (reg != 0x3eb7) {
1022 ret = false;
1023 goto out;
1024 }
1025
1026 reg = phy_base_read(phydev, MSCC_PATCH_RAM_ADDR(1));
1027 if (reg != 0x4012) {
1028 ret = false;
1029 goto out;
1030 }
1031
1032 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
1033 if (reg != EN_PATCH_RAM_TRAP_ADDR(1)) {
1034 ret = false;
1035 goto out;
1036 }
1037
1038 reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
1039 if ((MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
1040 MICRO_CLK_EN) != (reg & MSCC_DW8051_VLD_MASK)) {
1041 ret = false;
1042 goto out;
1043 }
1044
1045 ret = true;
1046out:
1047 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1048
1049 return ret;
1050}
1051
1052/* bus->mdio_lock should be locked when using this function */
1053static int vsc8574_config_pre_init(struct phy_device *phydev)
1054{
1055 static const struct reg_val pre_init1[] = {
1056 {0x0fae, 0x000401bd},
1057 {0x0fac, 0x000f000f},
1058 {0x17a0, 0x00a0f147},
1059 {0x0fe4, 0x00052f54},
1060 {0x1792, 0x0027303d},
1061 {0x07fe, 0x00000704},
1062 {0x0fe0, 0x00060150},
1063 {0x0f82, 0x0012b00a},
1064 {0x0f80, 0x00000d74},
1065 {0x02e0, 0x00000012},
1066 {0x03a2, 0x00050208},
1067 {0x03b2, 0x00009186},
1068 {0x0fb0, 0x000e3700},
1069 {0x1688, 0x00049f81},
1070 {0x0fd2, 0x0000ffff},
1071 {0x168a, 0x00039fa2},
1072 {0x1690, 0x0020640b},
1073 {0x0258, 0x00002220},
1074 {0x025a, 0x00002a20},
1075 {0x025c, 0x00003060},
1076 {0x025e, 0x00003fa0},
1077 {0x03a6, 0x0000e0f0},
1078 {0x0f92, 0x00001489},
1079 {0x16a2, 0x00007000},
1080 {0x16a6, 0x00071448},
1081 {0x16a0, 0x00eeffdd},
1082 {0x0fe8, 0x0091b06c},
1083 {0x0fea, 0x00041600},
1084 {0x16b0, 0x00eeff00},
1085 {0x16b2, 0x00007000},
1086 {0x16b4, 0x00000814},
1087 {0x0f90, 0x00688980},
1088 {0x03a4, 0x0000d8f0},
1089 {0x0fc0, 0x00000400},
1090 {0x07fa, 0x0050100f},
1091 {0x0796, 0x00000003},
1092 {0x07f8, 0x00c3ff98},
1093 {0x0fa4, 0x0018292a},
1094 {0x168c, 0x00d2c46f},
1095 {0x17a2, 0x00000620},
1096 {0x16a4, 0x0013132f},
1097 {0x16a8, 0x00000000},
1098 {0x0ffc, 0x00c0a028},
1099 {0x0fec, 0x00901c09},
1100 {0x0fee, 0x0004a6a1},
1101 {0x0ffe, 0x00b01807},
1102 };
1103 static const struct reg_val pre_init2[] = {
1104 {0x0486, 0x0008a518},
1105 {0x0488, 0x006dc696},
1106 {0x048a, 0x00000912},
1107 {0x048e, 0x00000db6},
1108 {0x049c, 0x00596596},
1109 {0x049e, 0x00000514},
1110 {0x04a2, 0x00410280},
1111 {0x04a4, 0x00000000},
1112 {0x04a6, 0x00000000},
1113 {0x04a8, 0x00000000},
1114 {0x04aa, 0x00000000},
1115 {0x04ae, 0x007df7dd},
1116 {0x04b0, 0x006d95d4},
1117 {0x04b2, 0x00492410},
1118 };
1119 struct device *dev = &phydev->mdio.dev;
1120 const struct firmware *fw;
1121 unsigned int i;
1122 u16 crc, reg;
1123 bool serdes_init;
1124 int ret;
1125
1126 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1127
1128 /* all writes below are broadcasted to all PHYs in the same package */
1129 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1130 reg |= SMI_BROADCAST_WR_EN;
1131 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1132
1133 phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1134
1135 /* The below register writes are tweaking analog and electrical
1136 * configuration that were determined through characterization by PHY
1137 * engineers. These don't mean anything more than "these are the best
1138 * values".
1139 */
1140 phy_base_write(phydev, MSCC_PHY_EXT_PHY_CNTL_2, 0x0040);
1141
1142 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1143
1144 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_20, 0x4320);
1145 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_24, 0x0c00);
1146 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_9, 0x18ca);
1147 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1b20);
1148
1149 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1150 reg |= TR_CLK_DISABLE;
1151 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1152
1153 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1154
1155 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1156 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1157
1158 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1159
1160 phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1161
1162 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1163
1164 for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1165 vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1166
1167 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1168
1169 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1170 reg &= ~TR_CLK_DISABLE;
1171 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1172
1173 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1174
1175 /* end of write broadcasting */
1176 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1177 reg &= ~SMI_BROADCAST_WR_EN;
1178 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1179
1180 ret = request_firmware(&fw, MSCC_VSC8574_REVB_INT8051_FW, dev);
1181 if (ret) {
1182 dev_err(dev, "failed to load firmware %s, ret: %d\n",
1183 MSCC_VSC8574_REVB_INT8051_FW, ret);
1184 return ret;
1185 }
1186
1187 /* Add one byte to size for the one added by the patch_fw function */
1188 ret = vsc8584_get_fw_crc(phydev,
1189 MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1190 fw->size + 1, &crc);
1191 if (ret)
1192 goto out;
1193
1194 if (crc == MSCC_VSC8574_REVB_INT8051_FW_CRC) {
1195 serdes_init = vsc8574_is_serdes_init(phydev);
1196
1197 if (!serdes_init) {
1198 ret = vsc8584_micro_assert_reset(phydev);
1199 if (ret) {
1200 dev_err(dev,
1201 "%s: failed to assert reset of micro\n",
1202 __func__);
1203 goto out;
1204 }
1205 }
1206 } else {
1207 dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1208
1209 serdes_init = false;
1210
1211 if (vsc8584_patch_fw(phydev, fw))
1212 dev_warn(dev,
1213 "failed to patch FW, expect non-optimal device\n");
1214 }
1215
1216 if (!serdes_init) {
1217 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1218 MSCC_PHY_PAGE_EXTENDED_GPIO);
1219
1220 phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(1), 0x3eb7);
1221 phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(1), 0x4012);
1222 phy_base_write(phydev, MSCC_INT_MEM_CNTL,
1223 EN_PATCH_RAM_TRAP_ADDR(1));
1224
1225 vsc8584_micro_deassert_reset(phydev, false);
1226
1227 /* Add one byte to size for the one added by the patch_fw
1228 * function
1229 */
1230 ret = vsc8584_get_fw_crc(phydev,
1231 MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1232 fw->size + 1, &crc);
1233 if (ret)
1234 goto out;
1235
1236 if (crc != MSCC_VSC8574_REVB_INT8051_FW_CRC)
1237 dev_warn(dev,
1238 "FW CRC after patching is not the expected one, expect non-optimal device\n");
1239 }
1240
1241 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1242 MSCC_PHY_PAGE_EXTENDED_GPIO);
1243
1244 ret = vsc8584_cmd(phydev, PROC_CMD_1588_DEFAULT_INIT |
1245 PROC_CMD_PHY_INIT);
1246
1247out:
1248 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1249
1250 release_firmware(fw);
1251
1252 return ret;
1253}
1254
1255/* Access LCPLL Cfg_2 */
1256static void vsc8584_pll5g_cfg2_wr(struct phy_device *phydev,
1257 bool disable_fsm)
1258{
1259 u32 rd_dat;
1260
1261 rd_dat = vsc85xx_csr_read(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2);
1262 rd_dat &= ~BIT(PHY_S6G_CFG2_FSM_DIS);
1263 rd_dat |= (disable_fsm << PHY_S6G_CFG2_FSM_DIS);
1264 vsc85xx_csr_write(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2, rd_dat);
1265}
1266
1267/* trigger a read to the spcified MCB */
1268static int vsc8584_mcb_rd_trig(struct phy_device *phydev,
1269 u32 mcb_reg_addr, u8 mcb_slave_num)
1270{
1271 u32 rd_dat = 0;
1272
1273 /* read MCB */
1274 vsc85xx_csr_write(phydev, MACRO_CTRL, mcb_reg_addr,
1275 (0x40000000 | (1L << mcb_slave_num)));
1276
1277 return read_poll_timeout(vsc85xx_csr_read, rd_dat,
1278 !(rd_dat & 0x40000000),
1279 4000, 200000, 0,
1280 phydev, MACRO_CTRL, mcb_reg_addr);
1281}
1282
1283/* trigger a write to the spcified MCB */
1284static int vsc8584_mcb_wr_trig(struct phy_device *phydev,
1285 u32 mcb_reg_addr,
1286 u8 mcb_slave_num)
1287{
1288 u32 rd_dat = 0;
1289
1290 /* write back MCB */
1291 vsc85xx_csr_write(phydev, MACRO_CTRL, mcb_reg_addr,
1292 (0x80000000 | (1L << mcb_slave_num)));
1293
1294 return read_poll_timeout(vsc85xx_csr_read, rd_dat,
1295 !(rd_dat & 0x80000000),
1296 4000, 200000, 0,
1297 phydev, MACRO_CTRL, mcb_reg_addr);
1298}
1299
1300/* Sequence to Reset LCPLL for the VIPER and ELISE PHY */
1301static int vsc8584_pll5g_reset(struct phy_device *phydev)
1302{
1303 bool dis_fsm;
1304 int ret = 0;
1305
1306 ret = vsc8584_mcb_rd_trig(phydev, 0x11, 0);
1307 if (ret < 0)
1308 goto done;
1309 dis_fsm = 1;
1310
1311 /* Reset LCPLL */
1312 vsc8584_pll5g_cfg2_wr(phydev, dis_fsm);
1313
1314 /* write back LCPLL MCB */
1315 ret = vsc8584_mcb_wr_trig(phydev, 0x11, 0);
1316 if (ret < 0)
1317 goto done;
1318
1319 /* 10 mSec sleep while LCPLL is hold in reset */
1320 usleep_range(10000, 20000);
1321
1322 /* read LCPLL MCB into CSRs */
1323 ret = vsc8584_mcb_rd_trig(phydev, 0x11, 0);
1324 if (ret < 0)
1325 goto done;
1326 dis_fsm = 0;
1327
1328 /* Release the Reset of LCPLL */
1329 vsc8584_pll5g_cfg2_wr(phydev, dis_fsm);
1330
1331 /* write back LCPLL MCB */
1332 ret = vsc8584_mcb_wr_trig(phydev, 0x11, 0);
1333 if (ret < 0)
1334 goto done;
1335
1336 usleep_range(110000, 200000);
1337done:
1338 return ret;
1339}
1340
1341/* bus->mdio_lock should be locked when using this function */
1342static int vsc8584_config_pre_init(struct phy_device *phydev)
1343{
1344 static const struct reg_val pre_init1[] = {
1345 {0x07fa, 0x0050100f},
1346 {0x1688, 0x00049f81},
1347 {0x0f90, 0x00688980},
1348 {0x03a4, 0x0000d8f0},
1349 {0x0fc0, 0x00000400},
1350 {0x0f82, 0x0012b002},
1351 {0x1686, 0x00000004},
1352 {0x168c, 0x00d2c46f},
1353 {0x17a2, 0x00000620},
1354 {0x16a0, 0x00eeffdd},
1355 {0x16a6, 0x00071448},
1356 {0x16a4, 0x0013132f},
1357 {0x16a8, 0x00000000},
1358 {0x0ffc, 0x00c0a028},
1359 {0x0fe8, 0x0091b06c},
1360 {0x0fea, 0x00041600},
1361 {0x0f80, 0x00fffaff},
1362 {0x0fec, 0x00901809},
1363 {0x0ffe, 0x00b01007},
1364 {0x16b0, 0x00eeff00},
1365 {0x16b2, 0x00007000},
1366 {0x16b4, 0x00000814},
1367 };
1368 static const struct reg_val pre_init2[] = {
1369 {0x0486, 0x0008a518},
1370 {0x0488, 0x006dc696},
1371 {0x048a, 0x00000912},
1372 };
1373 const struct firmware *fw;
1374 struct device *dev = &phydev->mdio.dev;
1375 unsigned int i;
1376 u16 crc, reg;
1377 int ret;
1378
1379 ret = vsc8584_pll5g_reset(phydev);
1380 if (ret < 0) {
1381 dev_err(dev, "failed LCPLL reset, ret: %d\n", ret);
1382 return ret;
1383 }
1384
1385 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1386
1387 /* all writes below are broadcasted to all PHYs in the same package */
1388 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1389 reg |= SMI_BROADCAST_WR_EN;
1390 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1391
1392 phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1393
1394 reg = phy_base_read(phydev, MSCC_PHY_BYPASS_CONTROL);
1395 reg |= PARALLEL_DET_IGNORE_ADVERTISED;
1396 phy_base_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg);
1397
1398 /* The below register writes are tweaking analog and electrical
1399 * configuration that were determined through characterization by PHY
1400 * engineers. These don't mean anything more than "these are the best
1401 * values".
1402 */
1403 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_3);
1404
1405 phy_base_write(phydev, MSCC_PHY_SERDES_TX_CRC_ERR_CNT, 0x2000);
1406
1407 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1408
1409 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1f20);
1410
1411 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1412 reg |= TR_CLK_DISABLE;
1413 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1414
1415 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1416
1417 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x2fa4));
1418
1419 reg = phy_base_read(phydev, MSCC_PHY_TR_MSB);
1420 reg &= ~0x007f;
1421 reg |= 0x0019;
1422 phy_base_write(phydev, MSCC_PHY_TR_MSB, reg);
1423
1424 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x0fa4));
1425
1426 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1427 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1428
1429 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1430
1431 phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1432
1433 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1434
1435 for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1436 vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1437
1438 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1439
1440 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1441 reg &= ~TR_CLK_DISABLE;
1442 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1443
1444 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1445
1446 /* end of write broadcasting */
1447 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1448 reg &= ~SMI_BROADCAST_WR_EN;
1449 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1450
1451 ret = request_firmware(&fw, MSCC_VSC8584_REVB_INT8051_FW, dev);
1452 if (ret) {
1453 dev_err(dev, "failed to load firmware %s, ret: %d\n",
1454 MSCC_VSC8584_REVB_INT8051_FW, ret);
1455 return ret;
1456 }
1457
1458 /* Add one byte to size for the one added by the patch_fw function */
1459 ret = vsc8584_get_fw_crc(phydev,
1460 MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1461 fw->size + 1, &crc);
1462 if (ret)
1463 goto out;
1464
1465 if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC) {
1466 dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1467 if (vsc8584_patch_fw(phydev, fw))
1468 dev_warn(dev,
1469 "failed to patch FW, expect non-optimal device\n");
1470 }
1471
1472 vsc8584_micro_deassert_reset(phydev, false);
1473
1474 /* Add one byte to size for the one added by the patch_fw function */
1475 ret = vsc8584_get_fw_crc(phydev,
1476 MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1477 fw->size + 1, &crc);
1478 if (ret)
1479 goto out;
1480
1481 if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC)
1482 dev_warn(dev,
1483 "FW CRC after patching is not the expected one, expect non-optimal device\n");
1484
1485 ret = vsc8584_micro_assert_reset(phydev);
1486 if (ret)
1487 goto out;
1488
1489 /* Write patch vector 0, to skip IB cal polling */
1490 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_GPIO);
1491 reg = MSCC_ROM_TRAP_SERDES_6G_CFG; /* ROM address to trap, for patch vector 0 */
1492 ret = phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(1), reg);
1493 if (ret)
1494 goto out;
1495
1496 reg = MSCC_RAM_TRAP_SERDES_6G_CFG; /* RAM address to jump to, when patch vector 0 enabled */
1497 ret = phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(1), reg);
1498 if (ret)
1499 goto out;
1500
1501 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
1502 reg |= PATCH_VEC_ZERO_EN; /* bit 8, enable patch vector 0 */
1503 ret = phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
1504 if (ret)
1505 goto out;
1506
1507 vsc8584_micro_deassert_reset(phydev, true);
1508
1509out:
1510 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1511
1512 release_firmware(fw);
1513
1514 return ret;
1515}
1516
1517static void vsc8584_get_base_addr(struct phy_device *phydev)
1518{
1519 struct vsc8531_private *vsc8531 = phydev->priv;
1520 u16 val, addr;
1521
1522 phy_lock_mdio_bus(phydev);
1523 __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
1524
1525 addr = __phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_4);
1526 addr >>= PHY_CNTL_4_ADDR_POS;
1527
1528 val = __phy_read(phydev, MSCC_PHY_ACTIPHY_CNTL);
1529
1530 __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1531 phy_unlock_mdio_bus(phydev);
1532
1533 /* In the package, there are two pairs of PHYs (PHY0 + PHY2 and
1534 * PHY1 + PHY3). The first PHY of each pair (PHY0 and PHY1) is
1535 * the base PHY for timestamping operations.
1536 */
1537 vsc8531->ts_base_addr = phydev->mdio.addr;
1538 vsc8531->ts_base_phy = addr;
1539
1540 if (val & PHY_ADDR_REVERSED) {
1541 vsc8531->base_addr = phydev->mdio.addr + addr;
1542 if (addr > 1) {
1543 vsc8531->ts_base_addr += 2;
1544 vsc8531->ts_base_phy += 2;
1545 }
1546 } else {
1547 vsc8531->base_addr = phydev->mdio.addr - addr;
1548 if (addr > 1) {
1549 vsc8531->ts_base_addr -= 2;
1550 vsc8531->ts_base_phy -= 2;
1551 }
1552 }
1553
1554 vsc8531->addr = addr;
1555}
1556
1557static void vsc85xx_coma_mode_release(struct phy_device *phydev)
1558{
1559 /* The coma mode (pin or reg) provides an optional feature that
1560 * may be used to control when the PHYs become active.
1561 * Alternatively the COMA_MODE pin may be connected low
1562 * so that the PHYs are fully active once out of reset.
1563 */
1564
1565 /* Enable output (mode=0) and write zero to it */
1566 vsc85xx_phy_write_page(phydev, MSCC_PHY_PAGE_EXTENDED_GPIO);
1567 __phy_modify(phydev, MSCC_PHY_GPIO_CONTROL_2,
1568 MSCC_PHY_COMA_MODE | MSCC_PHY_COMA_OUTPUT, 0);
1569 vsc85xx_phy_write_page(phydev, MSCC_PHY_PAGE_STANDARD);
1570}
1571
1572static int vsc8584_config_host_serdes(struct phy_device *phydev)
1573{
1574 struct vsc8531_private *vsc8531 = phydev->priv;
1575 int ret;
1576 u16 val;
1577
1578 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1579 MSCC_PHY_PAGE_EXTENDED_GPIO);
1580 if (ret)
1581 return ret;
1582
1583 val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1584 val &= ~MAC_CFG_MASK;
1585 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII) {
1586 val |= MAC_CFG_QSGMII;
1587 } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1588 val |= MAC_CFG_SGMII;
1589 } else {
1590 ret = -EINVAL;
1591 return ret;
1592 }
1593
1594 ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1595 if (ret)
1596 return ret;
1597
1598 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1599 MSCC_PHY_PAGE_STANDARD);
1600 if (ret)
1601 return ret;
1602
1603 val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
1604 PROC_CMD_READ_MOD_WRITE_PORT;
1605 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII)
1606 val |= PROC_CMD_QSGMII_MAC;
1607 else
1608 val |= PROC_CMD_SGMII_MAC;
1609
1610 ret = vsc8584_cmd(phydev, val);
1611 if (ret)
1612 return ret;
1613
1614 usleep_range(10000, 20000);
1615
1616 /* Disable SerDes for 100Base-FX */
1617 ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1618 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1619 PROC_CMD_FIBER_DISABLE |
1620 PROC_CMD_READ_MOD_WRITE_PORT |
1621 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_100BASE_FX);
1622 if (ret)
1623 return ret;
1624
1625 /* Disable SerDes for 1000Base-X */
1626 ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1627 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1628 PROC_CMD_FIBER_DISABLE |
1629 PROC_CMD_READ_MOD_WRITE_PORT |
1630 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_1000BASE_X);
1631 if (ret)
1632 return ret;
1633
1634 return vsc85xx_sd6g_config_v2(phydev);
1635}
1636
1637static int vsc8574_config_host_serdes(struct phy_device *phydev)
1638{
1639 struct vsc8531_private *vsc8531 = phydev->priv;
1640 int ret;
1641 u16 val;
1642
1643 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1644 MSCC_PHY_PAGE_EXTENDED_GPIO);
1645 if (ret)
1646 return ret;
1647
1648 val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1649 val &= ~MAC_CFG_MASK;
1650 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII) {
1651 val |= MAC_CFG_QSGMII;
1652 } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1653 val |= MAC_CFG_SGMII;
1654 } else if (phy_interface_is_rgmii(phydev)) {
1655 val |= MAC_CFG_RGMII;
1656 } else {
1657 ret = -EINVAL;
1658 return ret;
1659 }
1660
1661 ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1662 if (ret)
1663 return ret;
1664
1665 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1666 MSCC_PHY_PAGE_STANDARD);
1667 if (ret)
1668 return ret;
1669
1670 if (!phy_interface_is_rgmii(phydev)) {
1671 val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
1672 PROC_CMD_READ_MOD_WRITE_PORT;
1673 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII)
1674 val |= PROC_CMD_QSGMII_MAC;
1675 else
1676 val |= PROC_CMD_SGMII_MAC;
1677
1678 ret = vsc8584_cmd(phydev, val);
1679 if (ret)
1680 return ret;
1681
1682 usleep_range(10000, 20000);
1683 }
1684
1685 /* Disable SerDes for 100Base-FX */
1686 ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1687 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1688 PROC_CMD_FIBER_DISABLE |
1689 PROC_CMD_READ_MOD_WRITE_PORT |
1690 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_100BASE_FX);
1691 if (ret)
1692 return ret;
1693
1694 /* Disable SerDes for 1000Base-X */
1695 return vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1696 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1697 PROC_CMD_FIBER_DISABLE |
1698 PROC_CMD_READ_MOD_WRITE_PORT |
1699 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_1000BASE_X);
1700}
1701
1702static int vsc8584_config_init(struct phy_device *phydev)
1703{
1704 struct vsc8531_private *vsc8531 = phydev->priv;
1705 int ret, i;
1706 u16 val;
1707
1708 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1709
1710 phy_lock_mdio_bus(phydev);
1711
1712 /* Some parts of the init sequence are identical for every PHY in the
1713 * package. Some parts are modifying the GPIO register bank which is a
1714 * set of registers that are affecting all PHYs, a few resetting the
1715 * microprocessor common to all PHYs. The CRC check responsible of the
1716 * checking the firmware within the 8051 microprocessor can only be
1717 * accessed via the PHY whose internal address in the package is 0.
1718 * All PHYs' interrupts mask register has to be zeroed before enabling
1719 * any PHY's interrupt in this register.
1720 * For all these reasons, we need to do the init sequence once and only
1721 * once whatever is the first PHY in the package that is initialized and
1722 * do the correct init sequence for all PHYs that are package-critical
1723 * in this pre-init function.
1724 */
1725 if (phy_package_init_once(phydev)) {
1726 /* The following switch statement assumes that the lowest
1727 * nibble of the phy_id_mask is always 0. This works because
1728 * the lowest nibble of the PHY_ID's below are also 0.
1729 */
1730 WARN_ON(phydev->drv->phy_id_mask & 0xf);
1731
1732 switch (phydev->phy_id & phydev->drv->phy_id_mask) {
1733 case PHY_ID_VSC8504:
1734 case PHY_ID_VSC8552:
1735 case PHY_ID_VSC8572:
1736 case PHY_ID_VSC8574:
1737 ret = vsc8574_config_pre_init(phydev);
1738 if (ret)
1739 goto err;
1740 ret = vsc8574_config_host_serdes(phydev);
1741 if (ret)
1742 goto err;
1743 break;
1744 case PHY_ID_VSC856X:
1745 case PHY_ID_VSC8575:
1746 case PHY_ID_VSC8582:
1747 case PHY_ID_VSC8584:
1748 ret = vsc8584_config_pre_init(phydev);
1749 if (ret)
1750 goto err;
1751 ret = vsc8584_config_host_serdes(phydev);
1752 if (ret)
1753 goto err;
1754 vsc85xx_coma_mode_release(phydev);
1755 break;
1756 default:
1757 ret = -EINVAL;
1758 break;
1759 }
1760
1761 if (ret)
1762 goto err;
1763 }
1764
1765 phy_unlock_mdio_bus(phydev);
1766
1767 ret = vsc8584_macsec_init(phydev);
1768 if (ret)
1769 return ret;
1770
1771 ret = vsc8584_ptp_init(phydev);
1772 if (ret)
1773 return ret;
1774
1775 val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
1776 val &= ~(MEDIA_OP_MODE_MASK | VSC8584_MAC_IF_SELECTION_MASK);
1777 val |= (MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS) |
1778 (VSC8584_MAC_IF_SELECTION_SGMII << VSC8584_MAC_IF_SELECTION_POS);
1779 ret = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, val);
1780 if (ret)
1781 return ret;
1782
1783 ret = vsc85xx_update_rgmii_cntl(phydev, VSC8572_RGMII_CNTL,
1784 VSC8572_RGMII_RX_DELAY_MASK,
1785 VSC8572_RGMII_TX_DELAY_MASK);
1786 if (ret)
1787 return ret;
1788
1789 ret = genphy_soft_reset(phydev);
1790 if (ret)
1791 return ret;
1792
1793 for (i = 0; i < vsc8531->nleds; i++) {
1794 ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1795 if (ret)
1796 return ret;
1797 }
1798
1799 return 0;
1800
1801err:
1802 phy_unlock_mdio_bus(phydev);
1803 return ret;
1804}
1805
1806static irqreturn_t vsc8584_handle_interrupt(struct phy_device *phydev)
1807{
1808 irqreturn_t ret;
1809 int irq_status;
1810
1811 irq_status = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1812 if (irq_status < 0)
1813 return IRQ_NONE;
1814
1815 /* Timestamping IRQ does not set a bit in the global INT_STATUS, so
1816 * irq_status would be 0.
1817 */
1818 ret = vsc8584_handle_ts_interrupt(phydev);
1819 if (!(irq_status & MII_VSC85XX_INT_MASK_MASK))
1820 return ret;
1821
1822 if (irq_status & MII_VSC85XX_INT_MASK_EXT)
1823 vsc8584_handle_macsec_interrupt(phydev);
1824
1825 if (irq_status & MII_VSC85XX_INT_MASK_LINK_CHG)
1826 phy_trigger_machine(phydev);
1827
1828 return IRQ_HANDLED;
1829}
1830
1831static int vsc85xx_config_init(struct phy_device *phydev)
1832{
1833 int rc, i, phy_id;
1834 struct vsc8531_private *vsc8531 = phydev->priv;
1835
1836 rc = vsc85xx_default_config(phydev);
1837 if (rc)
1838 return rc;
1839
1840 rc = vsc85xx_mac_if_set(phydev, phydev->interface);
1841 if (rc)
1842 return rc;
1843
1844 rc = vsc85xx_edge_rate_cntl_set(phydev, vsc8531->rate_magic);
1845 if (rc)
1846 return rc;
1847
1848 phy_id = phydev->drv->phy_id & phydev->drv->phy_id_mask;
1849 if (PHY_ID_VSC8531 == phy_id || PHY_ID_VSC8541 == phy_id ||
1850 PHY_ID_VSC8530 == phy_id || PHY_ID_VSC8540 == phy_id) {
1851 rc = vsc8531_pre_init_seq_set(phydev);
1852 if (rc)
1853 return rc;
1854 }
1855
1856 rc = vsc85xx_eee_init_seq_set(phydev);
1857 if (rc)
1858 return rc;
1859
1860 for (i = 0; i < vsc8531->nleds; i++) {
1861 rc = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1862 if (rc)
1863 return rc;
1864 }
1865
1866 return 0;
1867}
1868
1869static int __phy_write_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb,
1870 u32 op)
1871{
1872 unsigned long deadline;
1873 u32 val;
1874 int ret;
1875
1876 ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET, reg,
1877 op | (1 << mcb));
1878 if (ret)
1879 return -EINVAL;
1880
1881 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1882 do {
1883 usleep_range(500, 1000);
1884 val = vsc85xx_csr_read(phydev, PHY_MCB_TARGET, reg);
1885
1886 if (val == 0xffffffff)
1887 return -EIO;
1888
1889 } while (time_before(jiffies, deadline) && (val & op));
1890
1891 if (val & op)
1892 return -ETIMEDOUT;
1893
1894 return 0;
1895}
1896
1897/* Trigger a read to the specified MCB */
1898int phy_update_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1899{
1900 return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_READ);
1901}
1902
1903/* Trigger a write to the specified MCB */
1904int phy_commit_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1905{
1906 return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_WRITE);
1907}
1908
1909static int vsc8514_config_host_serdes(struct phy_device *phydev)
1910{
1911 int ret;
1912 u16 val;
1913
1914 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1915 MSCC_PHY_PAGE_EXTENDED_GPIO);
1916 if (ret)
1917 return ret;
1918
1919 val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1920 val &= ~MAC_CFG_MASK;
1921 val |= MAC_CFG_QSGMII;
1922 ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1923 if (ret)
1924 return ret;
1925
1926 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1927 MSCC_PHY_PAGE_STANDARD);
1928 if (ret)
1929 return ret;
1930
1931 ret = vsc8584_cmd(phydev, PROC_CMD_NOP);
1932 if (ret)
1933 return ret;
1934
1935 ret = vsc8584_cmd(phydev,
1936 PROC_CMD_MCB_ACCESS_MAC_CONF |
1937 PROC_CMD_RST_CONF_PORT |
1938 PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_QSGMII_MAC);
1939 if (ret) {
1940 dev_err(&phydev->mdio.dev, "%s: QSGMII error: %d\n",
1941 __func__, ret);
1942 return ret;
1943 }
1944
1945 /* Apply 6G SerDes FOJI Algorithm
1946 * Initial condition requirement:
1947 * 1. hold 8051 in reset
1948 * 2. disable patch vector 0, in order to allow IB cal poll during FoJi
1949 * 3. deassert 8051 reset after change patch vector status
1950 * 4. proceed with FoJi (vsc85xx_sd6g_config_v2)
1951 */
1952 vsc8584_micro_assert_reset(phydev);
1953 val = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
1954 /* clear bit 8, to disable patch vector 0 */
1955 val &= ~PATCH_VEC_ZERO_EN;
1956 ret = phy_base_write(phydev, MSCC_INT_MEM_CNTL, val);
1957 /* Enable 8051 clock, don't set patch present, disable PRAM clock override */
1958 vsc8584_micro_deassert_reset(phydev, false);
1959
1960 return vsc85xx_sd6g_config_v2(phydev);
1961}
1962
1963static int vsc8514_config_pre_init(struct phy_device *phydev)
1964{
1965 /* These are the settings to override the silicon default
1966 * values to handle hardware performance of PHY. They
1967 * are set at Power-On state and remain until PHY Reset.
1968 */
1969 static const struct reg_val pre_init1[] = {
1970 {0x0f90, 0x00688980},
1971 {0x0786, 0x00000003},
1972 {0x07fa, 0x0050100f},
1973 {0x0f82, 0x0012b002},
1974 {0x1686, 0x00000004},
1975 {0x168c, 0x00d2c46f},
1976 {0x17a2, 0x00000620},
1977 {0x16a0, 0x00eeffdd},
1978 {0x16a6, 0x00071448},
1979 {0x16a4, 0x0013132f},
1980 {0x16a8, 0x00000000},
1981 {0x0ffc, 0x00c0a028},
1982 {0x0fe8, 0x0091b06c},
1983 {0x0fea, 0x00041600},
1984 {0x0f80, 0x00fffaff},
1985 {0x0fec, 0x00901809},
1986 {0x0ffe, 0x00b01007},
1987 {0x16b0, 0x00eeff00},
1988 {0x16b2, 0x00007000},
1989 {0x16b4, 0x00000814},
1990 };
1991 struct device *dev = &phydev->mdio.dev;
1992 unsigned int i;
1993 u16 reg;
1994 int ret;
1995
1996 ret = vsc8584_pll5g_reset(phydev);
1997 if (ret < 0) {
1998 dev_err(dev, "failed LCPLL reset, ret: %d\n", ret);
1999 return ret;
2000 }
2001
2002 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
2003
2004 /* all writes below are broadcasted to all PHYs in the same package */
2005 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
2006 reg |= SMI_BROADCAST_WR_EN;
2007 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
2008
2009 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
2010
2011 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
2012 reg |= BIT(15);
2013 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
2014
2015 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
2016
2017 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
2018 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
2019
2020 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
2021
2022 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
2023 reg &= ~BIT(15);
2024 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
2025
2026 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
2027
2028 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
2029 reg &= ~SMI_BROADCAST_WR_EN;
2030 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
2031
2032 /* Add pre-patching commands to:
2033 * 1. enable 8051 clock, operate 8051 clock at 125 MHz
2034 * instead of HW default 62.5MHz
2035 * 2. write patch vector 0, to skip IB cal polling executed
2036 * as part of the 0x80E0 ROM command
2037 */
2038 vsc8584_micro_deassert_reset(phydev, false);
2039
2040 vsc8584_micro_assert_reset(phydev);
2041 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
2042 MSCC_PHY_PAGE_EXTENDED_GPIO);
2043 /* ROM address to trap, for patch vector 0 */
2044 reg = MSCC_ROM_TRAP_SERDES_6G_CFG;
2045 ret = phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(1), reg);
2046 if (ret)
2047 goto err;
2048 /* RAM address to jump to, when patch vector 0 enabled */
2049 reg = MSCC_RAM_TRAP_SERDES_6G_CFG;
2050 ret = phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(1), reg);
2051 if (ret)
2052 goto err;
2053 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
2054 reg |= PATCH_VEC_ZERO_EN; /* bit 8, enable patch vector 0 */
2055 ret = phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
2056 if (ret)
2057 goto err;
2058
2059 /* Enable 8051 clock, don't set patch present
2060 * yet, disable PRAM clock override
2061 */
2062 vsc8584_micro_deassert_reset(phydev, false);
2063 return ret;
2064 err:
2065 /* restore 8051 and bail w error */
2066 vsc8584_micro_deassert_reset(phydev, false);
2067 return ret;
2068}
2069
2070static int vsc8514_config_init(struct phy_device *phydev)
2071{
2072 struct vsc8531_private *vsc8531 = phydev->priv;
2073 int ret, i;
2074
2075 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
2076
2077 phy_lock_mdio_bus(phydev);
2078
2079 /* Some parts of the init sequence are identical for every PHY in the
2080 * package. Some parts are modifying the GPIO register bank which is a
2081 * set of registers that are affecting all PHYs, a few resetting the
2082 * microprocessor common to all PHYs.
2083 * All PHYs' interrupts mask register has to be zeroed before enabling
2084 * any PHY's interrupt in this register.
2085 * For all these reasons, we need to do the init sequence once and only
2086 * once whatever is the first PHY in the package that is initialized and
2087 * do the correct init sequence for all PHYs that are package-critical
2088 * in this pre-init function.
2089 */
2090 if (phy_package_init_once(phydev)) {
2091 ret = vsc8514_config_pre_init(phydev);
2092 if (ret)
2093 goto err;
2094 ret = vsc8514_config_host_serdes(phydev);
2095 if (ret)
2096 goto err;
2097 vsc85xx_coma_mode_release(phydev);
2098 }
2099
2100 phy_unlock_mdio_bus(phydev);
2101
2102 ret = phy_modify(phydev, MSCC_PHY_EXT_PHY_CNTL_1, MEDIA_OP_MODE_MASK,
2103 MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS);
2104
2105 if (ret)
2106 return ret;
2107
2108 ret = genphy_soft_reset(phydev);
2109
2110 if (ret)
2111 return ret;
2112
2113 for (i = 0; i < vsc8531->nleds; i++) {
2114 ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
2115 if (ret)
2116 return ret;
2117 }
2118
2119 return ret;
2120
2121err:
2122 phy_unlock_mdio_bus(phydev);
2123 return ret;
2124}
2125
2126static int vsc85xx_ack_interrupt(struct phy_device *phydev)
2127{
2128 int rc = 0;
2129
2130 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
2131 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
2132
2133 return (rc < 0) ? rc : 0;
2134}
2135
2136static int vsc85xx_config_intr(struct phy_device *phydev)
2137{
2138 int rc;
2139
2140 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2141 rc = vsc85xx_ack_interrupt(phydev);
2142 if (rc)
2143 return rc;
2144
2145 vsc8584_config_macsec_intr(phydev);
2146 vsc8584_config_ts_intr(phydev);
2147
2148 rc = phy_write(phydev, MII_VSC85XX_INT_MASK,
2149 MII_VSC85XX_INT_MASK_MASK);
2150 } else {
2151 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, 0);
2152 if (rc < 0)
2153 return rc;
2154 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
2155 if (rc < 0)
2156 return rc;
2157
2158 rc = vsc85xx_ack_interrupt(phydev);
2159 }
2160
2161 return rc;
2162}
2163
2164static irqreturn_t vsc85xx_handle_interrupt(struct phy_device *phydev)
2165{
2166 int irq_status;
2167
2168 irq_status = phy_read(phydev, MII_VSC85XX_INT_STATUS);
2169 if (irq_status < 0) {
2170 phy_error(phydev);
2171 return IRQ_NONE;
2172 }
2173
2174 if (!(irq_status & MII_VSC85XX_INT_MASK_MASK))
2175 return IRQ_NONE;
2176
2177 phy_trigger_machine(phydev);
2178
2179 return IRQ_HANDLED;
2180}
2181
2182static int vsc85xx_config_aneg(struct phy_device *phydev)
2183{
2184 int rc;
2185
2186 rc = vsc85xx_mdix_set(phydev, phydev->mdix_ctrl);
2187 if (rc < 0)
2188 return rc;
2189
2190 return genphy_config_aneg(phydev);
2191}
2192
2193static int vsc85xx_read_status(struct phy_device *phydev)
2194{
2195 int rc;
2196
2197 rc = vsc85xx_mdix_get(phydev, &phydev->mdix);
2198 if (rc < 0)
2199 return rc;
2200
2201 return genphy_read_status(phydev);
2202}
2203
2204static int vsc8514_probe(struct phy_device *phydev)
2205{
2206 struct vsc8531_private *vsc8531;
2207 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2208 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2209 VSC8531_DUPLEX_COLLISION};
2210
2211 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2212 if (!vsc8531)
2213 return -ENOMEM;
2214
2215 phydev->priv = vsc8531;
2216
2217 vsc8584_get_base_addr(phydev);
2218 devm_phy_package_join(&phydev->mdio.dev, phydev,
2219 vsc8531->base_addr, 0);
2220
2221 vsc8531->nleds = 4;
2222 vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
2223 vsc8531->hw_stats = vsc85xx_hw_stats;
2224 vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
2225 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2226 sizeof(u64), GFP_KERNEL);
2227 if (!vsc8531->stats)
2228 return -ENOMEM;
2229
2230 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2231}
2232
2233static int vsc8574_probe(struct phy_device *phydev)
2234{
2235 struct vsc8531_private *vsc8531;
2236 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2237 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2238 VSC8531_DUPLEX_COLLISION};
2239
2240 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2241 if (!vsc8531)
2242 return -ENOMEM;
2243
2244 phydev->priv = vsc8531;
2245
2246 vsc8584_get_base_addr(phydev);
2247 devm_phy_package_join(&phydev->mdio.dev, phydev,
2248 vsc8531->base_addr, 0);
2249
2250 vsc8531->nleds = 4;
2251 vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2252 vsc8531->hw_stats = vsc8584_hw_stats;
2253 vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2254 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2255 sizeof(u64), GFP_KERNEL);
2256 if (!vsc8531->stats)
2257 return -ENOMEM;
2258
2259 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2260}
2261
2262static int vsc8584_probe(struct phy_device *phydev)
2263{
2264 struct vsc8531_private *vsc8531;
2265 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2266 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2267 VSC8531_DUPLEX_COLLISION};
2268 int ret;
2269
2270 if ((phydev->phy_id & MSCC_DEV_REV_MASK) != VSC8584_REVB) {
2271 dev_err(&phydev->mdio.dev, "Only VSC8584 revB is supported.\n");
2272 return -ENOTSUPP;
2273 }
2274
2275 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2276 if (!vsc8531)
2277 return -ENOMEM;
2278
2279 phydev->priv = vsc8531;
2280
2281 vsc8584_get_base_addr(phydev);
2282 devm_phy_package_join(&phydev->mdio.dev, phydev, vsc8531->base_addr,
2283 sizeof(struct vsc85xx_shared_private));
2284
2285 vsc8531->nleds = 4;
2286 vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2287 vsc8531->hw_stats = vsc8584_hw_stats;
2288 vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2289 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2290 sizeof(u64), GFP_KERNEL);
2291 if (!vsc8531->stats)
2292 return -ENOMEM;
2293
2294 if (phy_package_probe_once(phydev)) {
2295 ret = vsc8584_ptp_probe_once(phydev);
2296 if (ret)
2297 return ret;
2298 }
2299
2300 ret = vsc8584_ptp_probe(phydev);
2301 if (ret)
2302 return ret;
2303
2304 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2305}
2306
2307static int vsc85xx_probe(struct phy_device *phydev)
2308{
2309 struct vsc8531_private *vsc8531;
2310 int rate_magic;
2311 u32 default_mode[2] = {VSC8531_LINK_1000_ACTIVITY,
2312 VSC8531_LINK_100_ACTIVITY};
2313
2314 rate_magic = vsc85xx_edge_rate_magic_get(phydev);
2315 if (rate_magic < 0)
2316 return rate_magic;
2317
2318 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2319 if (!vsc8531)
2320 return -ENOMEM;
2321
2322 phydev->priv = vsc8531;
2323
2324 vsc8531->rate_magic = rate_magic;
2325 vsc8531->nleds = 2;
2326 vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
2327 vsc8531->hw_stats = vsc85xx_hw_stats;
2328 vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
2329 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2330 sizeof(u64), GFP_KERNEL);
2331 if (!vsc8531->stats)
2332 return -ENOMEM;
2333
2334 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2335}
2336
2337/* Microsemi VSC85xx PHYs */
2338static struct phy_driver vsc85xx_driver[] = {
2339{
2340 .phy_id = PHY_ID_VSC8501,
2341 .name = "Microsemi GE VSC8501 SyncE",
2342 .phy_id_mask = 0xfffffff0,
2343 /* PHY_BASIC_FEATURES */
2344 .soft_reset = &genphy_soft_reset,
2345 .config_init = &vsc85xx_config_init,
2346 .config_aneg = &vsc85xx_config_aneg,
2347 .read_status = &vsc85xx_read_status,
2348 .handle_interrupt = vsc85xx_handle_interrupt,
2349 .config_intr = &vsc85xx_config_intr,
2350 .suspend = &genphy_suspend,
2351 .resume = &genphy_resume,
2352 .probe = &vsc85xx_probe,
2353 .set_wol = &vsc85xx_wol_set,
2354 .get_wol = &vsc85xx_wol_get,
2355 .get_tunable = &vsc85xx_get_tunable,
2356 .set_tunable = &vsc85xx_set_tunable,
2357 .read_page = &vsc85xx_phy_read_page,
2358 .write_page = &vsc85xx_phy_write_page,
2359 .get_sset_count = &vsc85xx_get_sset_count,
2360 .get_strings = &vsc85xx_get_strings,
2361 .get_stats = &vsc85xx_get_stats,
2362},
2363{
2364 .phy_id = PHY_ID_VSC8502,
2365 .name = "Microsemi GE VSC8502 SyncE",
2366 .phy_id_mask = 0xfffffff0,
2367 /* PHY_BASIC_FEATURES */
2368 .soft_reset = &genphy_soft_reset,
2369 .config_init = &vsc85xx_config_init,
2370 .config_aneg = &vsc85xx_config_aneg,
2371 .read_status = &vsc85xx_read_status,
2372 .handle_interrupt = vsc85xx_handle_interrupt,
2373 .config_intr = &vsc85xx_config_intr,
2374 .suspend = &genphy_suspend,
2375 .resume = &genphy_resume,
2376 .probe = &vsc85xx_probe,
2377 .set_wol = &vsc85xx_wol_set,
2378 .get_wol = &vsc85xx_wol_get,
2379 .get_tunable = &vsc85xx_get_tunable,
2380 .set_tunable = &vsc85xx_set_tunable,
2381 .read_page = &vsc85xx_phy_read_page,
2382 .write_page = &vsc85xx_phy_write_page,
2383 .get_sset_count = &vsc85xx_get_sset_count,
2384 .get_strings = &vsc85xx_get_strings,
2385 .get_stats = &vsc85xx_get_stats,
2386},
2387{
2388 .phy_id = PHY_ID_VSC8504,
2389 .name = "Microsemi GE VSC8504 SyncE",
2390 .phy_id_mask = 0xfffffff0,
2391 /* PHY_GBIT_FEATURES */
2392 .soft_reset = &genphy_soft_reset,
2393 .config_init = &vsc8584_config_init,
2394 .config_aneg = &vsc85xx_config_aneg,
2395 .aneg_done = &genphy_aneg_done,
2396 .read_status = &vsc85xx_read_status,
2397 .handle_interrupt = vsc85xx_handle_interrupt,
2398 .config_intr = &vsc85xx_config_intr,
2399 .suspend = &genphy_suspend,
2400 .resume = &genphy_resume,
2401 .probe = &vsc8574_probe,
2402 .set_wol = &vsc85xx_wol_set,
2403 .get_wol = &vsc85xx_wol_get,
2404 .get_tunable = &vsc85xx_get_tunable,
2405 .set_tunable = &vsc85xx_set_tunable,
2406 .read_page = &vsc85xx_phy_read_page,
2407 .write_page = &vsc85xx_phy_write_page,
2408 .get_sset_count = &vsc85xx_get_sset_count,
2409 .get_strings = &vsc85xx_get_strings,
2410 .get_stats = &vsc85xx_get_stats,
2411},
2412{
2413 .phy_id = PHY_ID_VSC8514,
2414 .name = "Microsemi GE VSC8514 SyncE",
2415 .phy_id_mask = 0xfffffff0,
2416 .soft_reset = &genphy_soft_reset,
2417 .config_init = &vsc8514_config_init,
2418 .config_aneg = &vsc85xx_config_aneg,
2419 .read_status = &vsc85xx_read_status,
2420 .handle_interrupt = vsc85xx_handle_interrupt,
2421 .config_intr = &vsc85xx_config_intr,
2422 .suspend = &genphy_suspend,
2423 .resume = &genphy_resume,
2424 .probe = &vsc8514_probe,
2425 .set_wol = &vsc85xx_wol_set,
2426 .get_wol = &vsc85xx_wol_get,
2427 .get_tunable = &vsc85xx_get_tunable,
2428 .set_tunable = &vsc85xx_set_tunable,
2429 .read_page = &vsc85xx_phy_read_page,
2430 .write_page = &vsc85xx_phy_write_page,
2431 .get_sset_count = &vsc85xx_get_sset_count,
2432 .get_strings = &vsc85xx_get_strings,
2433 .get_stats = &vsc85xx_get_stats,
2434},
2435{
2436 .phy_id = PHY_ID_VSC8530,
2437 .name = "Microsemi FE VSC8530",
2438 .phy_id_mask = 0xfffffff0,
2439 /* PHY_BASIC_FEATURES */
2440 .soft_reset = &genphy_soft_reset,
2441 .config_init = &vsc85xx_config_init,
2442 .config_aneg = &vsc85xx_config_aneg,
2443 .read_status = &vsc85xx_read_status,
2444 .handle_interrupt = vsc85xx_handle_interrupt,
2445 .config_intr = &vsc85xx_config_intr,
2446 .suspend = &genphy_suspend,
2447 .resume = &genphy_resume,
2448 .probe = &vsc85xx_probe,
2449 .set_wol = &vsc85xx_wol_set,
2450 .get_wol = &vsc85xx_wol_get,
2451 .get_tunable = &vsc85xx_get_tunable,
2452 .set_tunable = &vsc85xx_set_tunable,
2453 .read_page = &vsc85xx_phy_read_page,
2454 .write_page = &vsc85xx_phy_write_page,
2455 .get_sset_count = &vsc85xx_get_sset_count,
2456 .get_strings = &vsc85xx_get_strings,
2457 .get_stats = &vsc85xx_get_stats,
2458},
2459{
2460 .phy_id = PHY_ID_VSC8531,
2461 .name = "Microsemi VSC8531",
2462 .phy_id_mask = 0xfffffff0,
2463 /* PHY_GBIT_FEATURES */
2464 .soft_reset = &genphy_soft_reset,
2465 .config_init = &vsc85xx_config_init,
2466 .config_aneg = &vsc85xx_config_aneg,
2467 .read_status = &vsc85xx_read_status,
2468 .handle_interrupt = vsc85xx_handle_interrupt,
2469 .config_intr = &vsc85xx_config_intr,
2470 .suspend = &genphy_suspend,
2471 .resume = &genphy_resume,
2472 .probe = &vsc85xx_probe,
2473 .set_wol = &vsc85xx_wol_set,
2474 .get_wol = &vsc85xx_wol_get,
2475 .get_tunable = &vsc85xx_get_tunable,
2476 .set_tunable = &vsc85xx_set_tunable,
2477 .read_page = &vsc85xx_phy_read_page,
2478 .write_page = &vsc85xx_phy_write_page,
2479 .get_sset_count = &vsc85xx_get_sset_count,
2480 .get_strings = &vsc85xx_get_strings,
2481 .get_stats = &vsc85xx_get_stats,
2482},
2483{
2484 .phy_id = PHY_ID_VSC8540,
2485 .name = "Microsemi FE VSC8540 SyncE",
2486 .phy_id_mask = 0xfffffff0,
2487 /* PHY_BASIC_FEATURES */
2488 .soft_reset = &genphy_soft_reset,
2489 .config_init = &vsc85xx_config_init,
2490 .config_aneg = &vsc85xx_config_aneg,
2491 .read_status = &vsc85xx_read_status,
2492 .handle_interrupt = vsc85xx_handle_interrupt,
2493 .config_intr = &vsc85xx_config_intr,
2494 .suspend = &genphy_suspend,
2495 .resume = &genphy_resume,
2496 .probe = &vsc85xx_probe,
2497 .set_wol = &vsc85xx_wol_set,
2498 .get_wol = &vsc85xx_wol_get,
2499 .get_tunable = &vsc85xx_get_tunable,
2500 .set_tunable = &vsc85xx_set_tunable,
2501 .read_page = &vsc85xx_phy_read_page,
2502 .write_page = &vsc85xx_phy_write_page,
2503 .get_sset_count = &vsc85xx_get_sset_count,
2504 .get_strings = &vsc85xx_get_strings,
2505 .get_stats = &vsc85xx_get_stats,
2506},
2507{
2508 .phy_id = PHY_ID_VSC8541,
2509 .name = "Microsemi VSC8541 SyncE",
2510 .phy_id_mask = 0xfffffff0,
2511 /* PHY_GBIT_FEATURES */
2512 .soft_reset = &genphy_soft_reset,
2513 .config_init = &vsc85xx_config_init,
2514 .config_aneg = &vsc85xx_config_aneg,
2515 .read_status = &vsc85xx_read_status,
2516 .handle_interrupt = vsc85xx_handle_interrupt,
2517 .config_intr = &vsc85xx_config_intr,
2518 .suspend = &genphy_suspend,
2519 .resume = &genphy_resume,
2520 .probe = &vsc85xx_probe,
2521 .set_wol = &vsc85xx_wol_set,
2522 .get_wol = &vsc85xx_wol_get,
2523 .get_tunable = &vsc85xx_get_tunable,
2524 .set_tunable = &vsc85xx_set_tunable,
2525 .read_page = &vsc85xx_phy_read_page,
2526 .write_page = &vsc85xx_phy_write_page,
2527 .get_sset_count = &vsc85xx_get_sset_count,
2528 .get_strings = &vsc85xx_get_strings,
2529 .get_stats = &vsc85xx_get_stats,
2530},
2531{
2532 .phy_id = PHY_ID_VSC8552,
2533 .name = "Microsemi GE VSC8552 SyncE",
2534 .phy_id_mask = 0xfffffff0,
2535 /* PHY_GBIT_FEATURES */
2536 .soft_reset = &genphy_soft_reset,
2537 .config_init = &vsc8584_config_init,
2538 .config_aneg = &vsc85xx_config_aneg,
2539 .read_status = &vsc85xx_read_status,
2540 .handle_interrupt = vsc85xx_handle_interrupt,
2541 .config_intr = &vsc85xx_config_intr,
2542 .suspend = &genphy_suspend,
2543 .resume = &genphy_resume,
2544 .probe = &vsc8574_probe,
2545 .set_wol = &vsc85xx_wol_set,
2546 .get_wol = &vsc85xx_wol_get,
2547 .get_tunable = &vsc85xx_get_tunable,
2548 .set_tunable = &vsc85xx_set_tunable,
2549 .read_page = &vsc85xx_phy_read_page,
2550 .write_page = &vsc85xx_phy_write_page,
2551 .get_sset_count = &vsc85xx_get_sset_count,
2552 .get_strings = &vsc85xx_get_strings,
2553 .get_stats = &vsc85xx_get_stats,
2554},
2555{
2556 .phy_id = PHY_ID_VSC856X,
2557 .name = "Microsemi GE VSC856X SyncE",
2558 .phy_id_mask = 0xfffffff0,
2559 /* PHY_GBIT_FEATURES */
2560 .soft_reset = &genphy_soft_reset,
2561 .config_init = &vsc8584_config_init,
2562 .config_aneg = &vsc85xx_config_aneg,
2563 .read_status = &vsc85xx_read_status,
2564 .handle_interrupt = vsc85xx_handle_interrupt,
2565 .config_intr = &vsc85xx_config_intr,
2566 .suspend = &genphy_suspend,
2567 .resume = &genphy_resume,
2568 .probe = &vsc8584_probe,
2569 .get_tunable = &vsc85xx_get_tunable,
2570 .set_tunable = &vsc85xx_set_tunable,
2571 .read_page = &vsc85xx_phy_read_page,
2572 .write_page = &vsc85xx_phy_write_page,
2573 .get_sset_count = &vsc85xx_get_sset_count,
2574 .get_strings = &vsc85xx_get_strings,
2575 .get_stats = &vsc85xx_get_stats,
2576},
2577{
2578 .phy_id = PHY_ID_VSC8572,
2579 .name = "Microsemi GE VSC8572 SyncE",
2580 .phy_id_mask = 0xfffffff0,
2581 /* PHY_GBIT_FEATURES */
2582 .soft_reset = &genphy_soft_reset,
2583 .config_init = &vsc8584_config_init,
2584 .config_aneg = &vsc85xx_config_aneg,
2585 .aneg_done = &genphy_aneg_done,
2586 .read_status = &vsc85xx_read_status,
2587 .handle_interrupt = &vsc8584_handle_interrupt,
2588 .config_intr = &vsc85xx_config_intr,
2589 .suspend = &genphy_suspend,
2590 .resume = &genphy_resume,
2591 .probe = &vsc8574_probe,
2592 .set_wol = &vsc85xx_wol_set,
2593 .get_wol = &vsc85xx_wol_get,
2594 .get_tunable = &vsc85xx_get_tunable,
2595 .set_tunable = &vsc85xx_set_tunable,
2596 .read_page = &vsc85xx_phy_read_page,
2597 .write_page = &vsc85xx_phy_write_page,
2598 .get_sset_count = &vsc85xx_get_sset_count,
2599 .get_strings = &vsc85xx_get_strings,
2600 .get_stats = &vsc85xx_get_stats,
2601},
2602{
2603 .phy_id = PHY_ID_VSC8574,
2604 .name = "Microsemi GE VSC8574 SyncE",
2605 .phy_id_mask = 0xfffffff0,
2606 /* PHY_GBIT_FEATURES */
2607 .soft_reset = &genphy_soft_reset,
2608 .config_init = &vsc8584_config_init,
2609 .config_aneg = &vsc85xx_config_aneg,
2610 .aneg_done = &genphy_aneg_done,
2611 .read_status = &vsc85xx_read_status,
2612 .handle_interrupt = vsc85xx_handle_interrupt,
2613 .config_intr = &vsc85xx_config_intr,
2614 .suspend = &genphy_suspend,
2615 .resume = &genphy_resume,
2616 .probe = &vsc8574_probe,
2617 .set_wol = &vsc85xx_wol_set,
2618 .get_wol = &vsc85xx_wol_get,
2619 .get_tunable = &vsc85xx_get_tunable,
2620 .set_tunable = &vsc85xx_set_tunable,
2621 .read_page = &vsc85xx_phy_read_page,
2622 .write_page = &vsc85xx_phy_write_page,
2623 .get_sset_count = &vsc85xx_get_sset_count,
2624 .get_strings = &vsc85xx_get_strings,
2625 .get_stats = &vsc85xx_get_stats,
2626},
2627{
2628 .phy_id = PHY_ID_VSC8575,
2629 .name = "Microsemi GE VSC8575 SyncE",
2630 .phy_id_mask = 0xfffffff0,
2631 /* PHY_GBIT_FEATURES */
2632 .soft_reset = &genphy_soft_reset,
2633 .config_init = &vsc8584_config_init,
2634 .config_aneg = &vsc85xx_config_aneg,
2635 .aneg_done = &genphy_aneg_done,
2636 .read_status = &vsc85xx_read_status,
2637 .handle_interrupt = &vsc8584_handle_interrupt,
2638 .config_intr = &vsc85xx_config_intr,
2639 .suspend = &genphy_suspend,
2640 .resume = &genphy_resume,
2641 .probe = &vsc8584_probe,
2642 .get_tunable = &vsc85xx_get_tunable,
2643 .set_tunable = &vsc85xx_set_tunable,
2644 .read_page = &vsc85xx_phy_read_page,
2645 .write_page = &vsc85xx_phy_write_page,
2646 .get_sset_count = &vsc85xx_get_sset_count,
2647 .get_strings = &vsc85xx_get_strings,
2648 .get_stats = &vsc85xx_get_stats,
2649},
2650{
2651 .phy_id = PHY_ID_VSC8582,
2652 .name = "Microsemi GE VSC8582 SyncE",
2653 .phy_id_mask = 0xfffffff0,
2654 /* PHY_GBIT_FEATURES */
2655 .soft_reset = &genphy_soft_reset,
2656 .config_init = &vsc8584_config_init,
2657 .config_aneg = &vsc85xx_config_aneg,
2658 .aneg_done = &genphy_aneg_done,
2659 .read_status = &vsc85xx_read_status,
2660 .handle_interrupt = &vsc8584_handle_interrupt,
2661 .config_intr = &vsc85xx_config_intr,
2662 .suspend = &genphy_suspend,
2663 .resume = &genphy_resume,
2664 .probe = &vsc8584_probe,
2665 .get_tunable = &vsc85xx_get_tunable,
2666 .set_tunable = &vsc85xx_set_tunable,
2667 .read_page = &vsc85xx_phy_read_page,
2668 .write_page = &vsc85xx_phy_write_page,
2669 .get_sset_count = &vsc85xx_get_sset_count,
2670 .get_strings = &vsc85xx_get_strings,
2671 .get_stats = &vsc85xx_get_stats,
2672},
2673{
2674 .phy_id = PHY_ID_VSC8584,
2675 .name = "Microsemi GE VSC8584 SyncE",
2676 .phy_id_mask = 0xfffffff0,
2677 /* PHY_GBIT_FEATURES */
2678 .soft_reset = &genphy_soft_reset,
2679 .config_init = &vsc8584_config_init,
2680 .config_aneg = &vsc85xx_config_aneg,
2681 .aneg_done = &genphy_aneg_done,
2682 .read_status = &vsc85xx_read_status,
2683 .handle_interrupt = &vsc8584_handle_interrupt,
2684 .config_intr = &vsc85xx_config_intr,
2685 .suspend = &genphy_suspend,
2686 .resume = &genphy_resume,
2687 .probe = &vsc8584_probe,
2688 .get_tunable = &vsc85xx_get_tunable,
2689 .set_tunable = &vsc85xx_set_tunable,
2690 .read_page = &vsc85xx_phy_read_page,
2691 .write_page = &vsc85xx_phy_write_page,
2692 .get_sset_count = &vsc85xx_get_sset_count,
2693 .get_strings = &vsc85xx_get_strings,
2694 .get_stats = &vsc85xx_get_stats,
2695 .link_change_notify = &vsc85xx_link_change_notify,
2696}
2697
2698};
2699
2700module_phy_driver(vsc85xx_driver);
2701
2702static struct mdio_device_id __maybe_unused vsc85xx_tbl[] = {
2703 { PHY_ID_MATCH_VENDOR(PHY_VENDOR_MSCC) },
2704 { }
2705};
2706
2707MODULE_DEVICE_TABLE(mdio, vsc85xx_tbl);
2708
2709MODULE_DESCRIPTION("Microsemi VSC85xx PHY driver");
2710MODULE_AUTHOR("Nagaraju Lakkaraju");
2711MODULE_LICENSE("Dual MIT/GPL");
2712
2713MODULE_FIRMWARE(MSCC_VSC8584_REVB_INT8051_FW);
2714MODULE_FIRMWARE(MSCC_VSC8574_REVB_INT8051_FW);
1// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Driver for Microsemi VSC85xx PHYs
4 *
5 * Author: Nagaraju Lakkaraju
6 * License: Dual MIT/GPL
7 * Copyright (c) 2016 Microsemi Corporation
8 */
9
10#include <linux/firmware.h>
11#include <linux/jiffies.h>
12#include <linux/kernel.h>
13#include <linux/module.h>
14#include <linux/mdio.h>
15#include <linux/mii.h>
16#include <linux/phy.h>
17#include <linux/of.h>
18#include <linux/netdevice.h>
19#include <dt-bindings/net/mscc-phy-vsc8531.h>
20
21#include "mscc.h"
22
23static const struct vsc85xx_hw_stat vsc85xx_hw_stats[] = {
24 {
25 .string = "phy_receive_errors",
26 .reg = MSCC_PHY_ERR_RX_CNT,
27 .page = MSCC_PHY_PAGE_STANDARD,
28 .mask = ERR_CNT_MASK,
29 }, {
30 .string = "phy_false_carrier",
31 .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
32 .page = MSCC_PHY_PAGE_STANDARD,
33 .mask = ERR_CNT_MASK,
34 }, {
35 .string = "phy_cu_media_link_disconnect",
36 .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
37 .page = MSCC_PHY_PAGE_STANDARD,
38 .mask = ERR_CNT_MASK,
39 }, {
40 .string = "phy_cu_media_crc_good_count",
41 .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
42 .page = MSCC_PHY_PAGE_EXTENDED,
43 .mask = VALID_CRC_CNT_CRC_MASK,
44 }, {
45 .string = "phy_cu_media_crc_error_count",
46 .reg = MSCC_PHY_EXT_PHY_CNTL_4,
47 .page = MSCC_PHY_PAGE_EXTENDED,
48 .mask = ERR_CNT_MASK,
49 },
50};
51
52static const struct vsc85xx_hw_stat vsc8584_hw_stats[] = {
53 {
54 .string = "phy_receive_errors",
55 .reg = MSCC_PHY_ERR_RX_CNT,
56 .page = MSCC_PHY_PAGE_STANDARD,
57 .mask = ERR_CNT_MASK,
58 }, {
59 .string = "phy_false_carrier",
60 .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
61 .page = MSCC_PHY_PAGE_STANDARD,
62 .mask = ERR_CNT_MASK,
63 }, {
64 .string = "phy_cu_media_link_disconnect",
65 .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
66 .page = MSCC_PHY_PAGE_STANDARD,
67 .mask = ERR_CNT_MASK,
68 }, {
69 .string = "phy_cu_media_crc_good_count",
70 .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
71 .page = MSCC_PHY_PAGE_EXTENDED,
72 .mask = VALID_CRC_CNT_CRC_MASK,
73 }, {
74 .string = "phy_cu_media_crc_error_count",
75 .reg = MSCC_PHY_EXT_PHY_CNTL_4,
76 .page = MSCC_PHY_PAGE_EXTENDED,
77 .mask = ERR_CNT_MASK,
78 }, {
79 .string = "phy_serdes_tx_good_pkt_count",
80 .reg = MSCC_PHY_SERDES_TX_VALID_CNT,
81 .page = MSCC_PHY_PAGE_EXTENDED_3,
82 .mask = VALID_CRC_CNT_CRC_MASK,
83 }, {
84 .string = "phy_serdes_tx_bad_crc_count",
85 .reg = MSCC_PHY_SERDES_TX_CRC_ERR_CNT,
86 .page = MSCC_PHY_PAGE_EXTENDED_3,
87 .mask = ERR_CNT_MASK,
88 }, {
89 .string = "phy_serdes_rx_good_pkt_count",
90 .reg = MSCC_PHY_SERDES_RX_VALID_CNT,
91 .page = MSCC_PHY_PAGE_EXTENDED_3,
92 .mask = VALID_CRC_CNT_CRC_MASK,
93 }, {
94 .string = "phy_serdes_rx_bad_crc_count",
95 .reg = MSCC_PHY_SERDES_RX_CRC_ERR_CNT,
96 .page = MSCC_PHY_PAGE_EXTENDED_3,
97 .mask = ERR_CNT_MASK,
98 },
99};
100
101#if IS_ENABLED(CONFIG_OF_MDIO)
102static const struct vsc8531_edge_rate_table edge_table[] = {
103 {MSCC_VDDMAC_3300, { 0, 2, 4, 7, 10, 17, 29, 53} },
104 {MSCC_VDDMAC_2500, { 0, 3, 6, 10, 14, 23, 37, 63} },
105 {MSCC_VDDMAC_1800, { 0, 5, 9, 16, 23, 35, 52, 76} },
106 {MSCC_VDDMAC_1500, { 0, 6, 14, 21, 29, 42, 58, 77} },
107};
108#endif
109
110static int vsc85xx_phy_read_page(struct phy_device *phydev)
111{
112 return __phy_read(phydev, MSCC_EXT_PAGE_ACCESS);
113}
114
115static int vsc85xx_phy_write_page(struct phy_device *phydev, int page)
116{
117 return __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, page);
118}
119
120static int vsc85xx_get_sset_count(struct phy_device *phydev)
121{
122 struct vsc8531_private *priv = phydev->priv;
123
124 if (!priv)
125 return 0;
126
127 return priv->nstats;
128}
129
130static void vsc85xx_get_strings(struct phy_device *phydev, u8 *data)
131{
132 struct vsc8531_private *priv = phydev->priv;
133 int i;
134
135 if (!priv)
136 return;
137
138 for (i = 0; i < priv->nstats; i++)
139 strlcpy(data + i * ETH_GSTRING_LEN, priv->hw_stats[i].string,
140 ETH_GSTRING_LEN);
141}
142
143static u64 vsc85xx_get_stat(struct phy_device *phydev, int i)
144{
145 struct vsc8531_private *priv = phydev->priv;
146 int val;
147
148 val = phy_read_paged(phydev, priv->hw_stats[i].page,
149 priv->hw_stats[i].reg);
150 if (val < 0)
151 return U64_MAX;
152
153 val = val & priv->hw_stats[i].mask;
154 priv->stats[i] += val;
155
156 return priv->stats[i];
157}
158
159static void vsc85xx_get_stats(struct phy_device *phydev,
160 struct ethtool_stats *stats, u64 *data)
161{
162 struct vsc8531_private *priv = phydev->priv;
163 int i;
164
165 if (!priv)
166 return;
167
168 for (i = 0; i < priv->nstats; i++)
169 data[i] = vsc85xx_get_stat(phydev, i);
170}
171
172static int vsc85xx_led_cntl_set(struct phy_device *phydev,
173 u8 led_num,
174 u8 mode)
175{
176 int rc;
177 u16 reg_val;
178
179 mutex_lock(&phydev->lock);
180 reg_val = phy_read(phydev, MSCC_PHY_LED_MODE_SEL);
181 reg_val &= ~LED_MODE_SEL_MASK(led_num);
182 reg_val |= LED_MODE_SEL(led_num, (u16)mode);
183 rc = phy_write(phydev, MSCC_PHY_LED_MODE_SEL, reg_val);
184 mutex_unlock(&phydev->lock);
185
186 return rc;
187}
188
189static int vsc85xx_mdix_get(struct phy_device *phydev, u8 *mdix)
190{
191 u16 reg_val;
192
193 reg_val = phy_read(phydev, MSCC_PHY_DEV_AUX_CNTL);
194 if (reg_val & HP_AUTO_MDIX_X_OVER_IND_MASK)
195 *mdix = ETH_TP_MDI_X;
196 else
197 *mdix = ETH_TP_MDI;
198
199 return 0;
200}
201
202static int vsc85xx_mdix_set(struct phy_device *phydev, u8 mdix)
203{
204 int rc;
205 u16 reg_val;
206
207 reg_val = phy_read(phydev, MSCC_PHY_BYPASS_CONTROL);
208 if (mdix == ETH_TP_MDI || mdix == ETH_TP_MDI_X) {
209 reg_val |= (DISABLE_PAIR_SWAP_CORR_MASK |
210 DISABLE_POLARITY_CORR_MASK |
211 DISABLE_HP_AUTO_MDIX_MASK);
212 } else {
213 reg_val &= ~(DISABLE_PAIR_SWAP_CORR_MASK |
214 DISABLE_POLARITY_CORR_MASK |
215 DISABLE_HP_AUTO_MDIX_MASK);
216 }
217 rc = phy_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg_val);
218 if (rc)
219 return rc;
220
221 reg_val = 0;
222
223 if (mdix == ETH_TP_MDI)
224 reg_val = FORCE_MDI_CROSSOVER_MDI;
225 else if (mdix == ETH_TP_MDI_X)
226 reg_val = FORCE_MDI_CROSSOVER_MDIX;
227
228 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
229 MSCC_PHY_EXT_MODE_CNTL, FORCE_MDI_CROSSOVER_MASK,
230 reg_val);
231 if (rc < 0)
232 return rc;
233
234 return genphy_restart_aneg(phydev);
235}
236
237static int vsc85xx_downshift_get(struct phy_device *phydev, u8 *count)
238{
239 int reg_val;
240
241 reg_val = phy_read_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
242 MSCC_PHY_ACTIPHY_CNTL);
243 if (reg_val < 0)
244 return reg_val;
245
246 reg_val &= DOWNSHIFT_CNTL_MASK;
247 if (!(reg_val & DOWNSHIFT_EN))
248 *count = DOWNSHIFT_DEV_DISABLE;
249 else
250 *count = ((reg_val & ~DOWNSHIFT_EN) >> DOWNSHIFT_CNTL_POS) + 2;
251
252 return 0;
253}
254
255static int vsc85xx_downshift_set(struct phy_device *phydev, u8 count)
256{
257 if (count == DOWNSHIFT_DEV_DEFAULT_COUNT) {
258 /* Default downshift count 3 (i.e. Bit3:2 = 0b01) */
259 count = ((1 << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
260 } else if (count > DOWNSHIFT_COUNT_MAX || count == 1) {
261 phydev_err(phydev, "Downshift count should be 2,3,4 or 5\n");
262 return -ERANGE;
263 } else if (count) {
264 /* Downshift count is either 2,3,4 or 5 */
265 count = (((count - 2) << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
266 }
267
268 return phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
269 MSCC_PHY_ACTIPHY_CNTL, DOWNSHIFT_CNTL_MASK,
270 count);
271}
272
273static int vsc85xx_wol_set(struct phy_device *phydev,
274 struct ethtool_wolinfo *wol)
275{
276 int rc;
277 u16 reg_val;
278 u8 i;
279 u16 pwd[3] = {0, 0, 0};
280 struct ethtool_wolinfo *wol_conf = wol;
281 u8 *mac_addr = phydev->attached_dev->dev_addr;
282
283 mutex_lock(&phydev->lock);
284 rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
285 if (rc < 0) {
286 rc = phy_restore_page(phydev, rc, rc);
287 goto out_unlock;
288 }
289
290 if (wol->wolopts & WAKE_MAGIC) {
291 /* Store the device address for the magic packet */
292 for (i = 0; i < ARRAY_SIZE(pwd); i++)
293 pwd[i] = mac_addr[5 - (i * 2 + 1)] << 8 |
294 mac_addr[5 - i * 2];
295 __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, pwd[0]);
296 __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, pwd[1]);
297 __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, pwd[2]);
298 } else {
299 __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, 0);
300 __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, 0);
301 __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, 0);
302 }
303
304 if (wol_conf->wolopts & WAKE_MAGICSECURE) {
305 for (i = 0; i < ARRAY_SIZE(pwd); i++)
306 pwd[i] = wol_conf->sopass[5 - (i * 2 + 1)] << 8 |
307 wol_conf->sopass[5 - i * 2];
308 __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, pwd[0]);
309 __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, pwd[1]);
310 __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, pwd[2]);
311 } else {
312 __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, 0);
313 __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, 0);
314 __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, 0);
315 }
316
317 reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
318 if (wol_conf->wolopts & WAKE_MAGICSECURE)
319 reg_val |= SECURE_ON_ENABLE;
320 else
321 reg_val &= ~SECURE_ON_ENABLE;
322 __phy_write(phydev, MSCC_PHY_WOL_MAC_CONTROL, reg_val);
323
324 rc = phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
325 if (rc < 0)
326 goto out_unlock;
327
328 if (wol->wolopts & WAKE_MAGIC) {
329 /* Enable the WOL interrupt */
330 reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
331 reg_val |= MII_VSC85XX_INT_MASK_WOL;
332 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
333 if (rc)
334 goto out_unlock;
335 } else {
336 /* Disable the WOL interrupt */
337 reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
338 reg_val &= (~MII_VSC85XX_INT_MASK_WOL);
339 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
340 if (rc)
341 goto out_unlock;
342 }
343 /* Clear WOL iterrupt status */
344 reg_val = phy_read(phydev, MII_VSC85XX_INT_STATUS);
345
346out_unlock:
347 mutex_unlock(&phydev->lock);
348
349 return rc;
350}
351
352static void vsc85xx_wol_get(struct phy_device *phydev,
353 struct ethtool_wolinfo *wol)
354{
355 int rc;
356 u16 reg_val;
357 u8 i;
358 u16 pwd[3] = {0, 0, 0};
359 struct ethtool_wolinfo *wol_conf = wol;
360
361 mutex_lock(&phydev->lock);
362 rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
363 if (rc < 0)
364 goto out_unlock;
365
366 reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
367 if (reg_val & SECURE_ON_ENABLE)
368 wol_conf->wolopts |= WAKE_MAGICSECURE;
369 if (wol_conf->wolopts & WAKE_MAGICSECURE) {
370 pwd[0] = __phy_read(phydev, MSCC_PHY_WOL_LOWER_PASSWD);
371 pwd[1] = __phy_read(phydev, MSCC_PHY_WOL_MID_PASSWD);
372 pwd[2] = __phy_read(phydev, MSCC_PHY_WOL_UPPER_PASSWD);
373 for (i = 0; i < ARRAY_SIZE(pwd); i++) {
374 wol_conf->sopass[5 - i * 2] = pwd[i] & 0x00ff;
375 wol_conf->sopass[5 - (i * 2 + 1)] = (pwd[i] & 0xff00)
376 >> 8;
377 }
378 }
379
380out_unlock:
381 phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
382 mutex_unlock(&phydev->lock);
383}
384
385#if IS_ENABLED(CONFIG_OF_MDIO)
386static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
387{
388 u32 vdd, sd;
389 int i, j;
390 struct device *dev = &phydev->mdio.dev;
391 struct device_node *of_node = dev->of_node;
392 u8 sd_array_size = ARRAY_SIZE(edge_table[0].slowdown);
393
394 if (!of_node)
395 return -ENODEV;
396
397 if (of_property_read_u32(of_node, "vsc8531,vddmac", &vdd))
398 vdd = MSCC_VDDMAC_3300;
399
400 if (of_property_read_u32(of_node, "vsc8531,edge-slowdown", &sd))
401 sd = 0;
402
403 for (i = 0; i < ARRAY_SIZE(edge_table); i++)
404 if (edge_table[i].vddmac == vdd)
405 for (j = 0; j < sd_array_size; j++)
406 if (edge_table[i].slowdown[j] == sd)
407 return (sd_array_size - j - 1);
408
409 return -EINVAL;
410}
411
412static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
413 char *led,
414 u32 default_mode)
415{
416 struct vsc8531_private *priv = phydev->priv;
417 struct device *dev = &phydev->mdio.dev;
418 struct device_node *of_node = dev->of_node;
419 u32 led_mode;
420 int err;
421
422 if (!of_node)
423 return -ENODEV;
424
425 led_mode = default_mode;
426 err = of_property_read_u32(of_node, led, &led_mode);
427 if (!err && !(BIT(led_mode) & priv->supp_led_modes)) {
428 phydev_err(phydev, "DT %s invalid\n", led);
429 return -EINVAL;
430 }
431
432 return led_mode;
433}
434
435#else
436static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
437{
438 return 0;
439}
440
441static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
442 char *led,
443 u8 default_mode)
444{
445 return default_mode;
446}
447#endif /* CONFIG_OF_MDIO */
448
449static int vsc85xx_dt_led_modes_get(struct phy_device *phydev,
450 u32 *default_mode)
451{
452 struct vsc8531_private *priv = phydev->priv;
453 char led_dt_prop[28];
454 int i, ret;
455
456 for (i = 0; i < priv->nleds; i++) {
457 ret = sprintf(led_dt_prop, "vsc8531,led-%d-mode", i);
458 if (ret < 0)
459 return ret;
460
461 ret = vsc85xx_dt_led_mode_get(phydev, led_dt_prop,
462 default_mode[i]);
463 if (ret < 0)
464 return ret;
465 priv->leds_mode[i] = ret;
466 }
467
468 return 0;
469}
470
471static int vsc85xx_edge_rate_cntl_set(struct phy_device *phydev, u8 edge_rate)
472{
473 int rc;
474
475 mutex_lock(&phydev->lock);
476 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
477 MSCC_PHY_WOL_MAC_CONTROL, EDGE_RATE_CNTL_MASK,
478 edge_rate << EDGE_RATE_CNTL_POS);
479 mutex_unlock(&phydev->lock);
480
481 return rc;
482}
483
484static int vsc85xx_mac_if_set(struct phy_device *phydev,
485 phy_interface_t interface)
486{
487 int rc;
488 u16 reg_val;
489
490 mutex_lock(&phydev->lock);
491 reg_val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
492 reg_val &= ~(MAC_IF_SELECTION_MASK);
493 switch (interface) {
494 case PHY_INTERFACE_MODE_RGMII_TXID:
495 case PHY_INTERFACE_MODE_RGMII_RXID:
496 case PHY_INTERFACE_MODE_RGMII_ID:
497 case PHY_INTERFACE_MODE_RGMII:
498 reg_val |= (MAC_IF_SELECTION_RGMII << MAC_IF_SELECTION_POS);
499 break;
500 case PHY_INTERFACE_MODE_RMII:
501 reg_val |= (MAC_IF_SELECTION_RMII << MAC_IF_SELECTION_POS);
502 break;
503 case PHY_INTERFACE_MODE_MII:
504 case PHY_INTERFACE_MODE_GMII:
505 reg_val |= (MAC_IF_SELECTION_GMII << MAC_IF_SELECTION_POS);
506 break;
507 default:
508 rc = -EINVAL;
509 goto out_unlock;
510 }
511 rc = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, reg_val);
512 if (rc)
513 goto out_unlock;
514
515 rc = genphy_soft_reset(phydev);
516
517out_unlock:
518 mutex_unlock(&phydev->lock);
519
520 return rc;
521}
522
523/* Set the RGMII RX and TX clock skews individually, according to the PHY
524 * interface type, to:
525 * * 0.2 ns (their default, and lowest, hardware value) if delays should
526 * not be enabled
527 * * 2.0 ns (which causes the data to be sampled at exactly half way between
528 * clock transitions at 1000 Mbps) if delays should be enabled
529 */
530static int vsc85xx_rgmii_set_skews(struct phy_device *phydev, u32 rgmii_cntl,
531 u16 rgmii_rx_delay_mask,
532 u16 rgmii_tx_delay_mask)
533{
534 u16 rgmii_rx_delay_pos = ffs(rgmii_rx_delay_mask) - 1;
535 u16 rgmii_tx_delay_pos = ffs(rgmii_tx_delay_mask) - 1;
536 u16 reg_val = 0;
537 int rc;
538
539 mutex_lock(&phydev->lock);
540
541 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
542 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
543 reg_val |= RGMII_CLK_DELAY_2_0_NS << rgmii_rx_delay_pos;
544 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
545 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
546 reg_val |= RGMII_CLK_DELAY_2_0_NS << rgmii_tx_delay_pos;
547
548 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
549 rgmii_cntl,
550 rgmii_rx_delay_mask | rgmii_tx_delay_mask,
551 reg_val);
552
553 mutex_unlock(&phydev->lock);
554
555 return rc;
556}
557
558static int vsc85xx_default_config(struct phy_device *phydev)
559{
560 int rc;
561
562 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
563
564 if (phy_interface_mode_is_rgmii(phydev->interface)) {
565 rc = vsc85xx_rgmii_set_skews(phydev, VSC8502_RGMII_CNTL,
566 VSC8502_RGMII_RX_DELAY_MASK,
567 VSC8502_RGMII_TX_DELAY_MASK);
568 if (rc)
569 return rc;
570 }
571
572 return 0;
573}
574
575static int vsc85xx_get_tunable(struct phy_device *phydev,
576 struct ethtool_tunable *tuna, void *data)
577{
578 switch (tuna->id) {
579 case ETHTOOL_PHY_DOWNSHIFT:
580 return vsc85xx_downshift_get(phydev, (u8 *)data);
581 default:
582 return -EINVAL;
583 }
584}
585
586static int vsc85xx_set_tunable(struct phy_device *phydev,
587 struct ethtool_tunable *tuna,
588 const void *data)
589{
590 switch (tuna->id) {
591 case ETHTOOL_PHY_DOWNSHIFT:
592 return vsc85xx_downshift_set(phydev, *(u8 *)data);
593 default:
594 return -EINVAL;
595 }
596}
597
598/* mdiobus lock should be locked when using this function */
599static void vsc85xx_tr_write(struct phy_device *phydev, u16 addr, u32 val)
600{
601 __phy_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
602 __phy_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
603 __phy_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
604}
605
606static int vsc8531_pre_init_seq_set(struct phy_device *phydev)
607{
608 int rc;
609 static const struct reg_val init_seq[] = {
610 {0x0f90, 0x00688980},
611 {0x0696, 0x00000003},
612 {0x07fa, 0x0050100f},
613 {0x1686, 0x00000004},
614 };
615 unsigned int i;
616 int oldpage;
617
618 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_STANDARD,
619 MSCC_PHY_EXT_CNTL_STATUS, SMI_BROADCAST_WR_EN,
620 SMI_BROADCAST_WR_EN);
621 if (rc < 0)
622 return rc;
623 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
624 MSCC_PHY_TEST_PAGE_24, 0, 0x0400);
625 if (rc < 0)
626 return rc;
627 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
628 MSCC_PHY_TEST_PAGE_5, 0x0a00, 0x0e00);
629 if (rc < 0)
630 return rc;
631 rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
632 MSCC_PHY_TEST_PAGE_8, TR_CLK_DISABLE, TR_CLK_DISABLE);
633 if (rc < 0)
634 return rc;
635
636 mutex_lock(&phydev->lock);
637 oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
638 if (oldpage < 0)
639 goto out_unlock;
640
641 for (i = 0; i < ARRAY_SIZE(init_seq); i++)
642 vsc85xx_tr_write(phydev, init_seq[i].reg, init_seq[i].val);
643
644out_unlock:
645 oldpage = phy_restore_page(phydev, oldpage, oldpage);
646 mutex_unlock(&phydev->lock);
647
648 return oldpage;
649}
650
651static int vsc85xx_eee_init_seq_set(struct phy_device *phydev)
652{
653 static const struct reg_val init_eee[] = {
654 {0x0f82, 0x0012b00a},
655 {0x1686, 0x00000004},
656 {0x168c, 0x00d2c46f},
657 {0x17a2, 0x00000620},
658 {0x16a0, 0x00eeffdd},
659 {0x16a6, 0x00071448},
660 {0x16a4, 0x0013132f},
661 {0x16a8, 0x00000000},
662 {0x0ffc, 0x00c0a028},
663 {0x0fe8, 0x0091b06c},
664 {0x0fea, 0x00041600},
665 {0x0f80, 0x00000af4},
666 {0x0fec, 0x00901809},
667 {0x0fee, 0x0000a6a1},
668 {0x0ffe, 0x00b01007},
669 {0x16b0, 0x00eeff00},
670 {0x16b2, 0x00007000},
671 {0x16b4, 0x00000814},
672 };
673 unsigned int i;
674 int oldpage;
675
676 mutex_lock(&phydev->lock);
677 oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
678 if (oldpage < 0)
679 goto out_unlock;
680
681 for (i = 0; i < ARRAY_SIZE(init_eee); i++)
682 vsc85xx_tr_write(phydev, init_eee[i].reg, init_eee[i].val);
683
684out_unlock:
685 oldpage = phy_restore_page(phydev, oldpage, oldpage);
686 mutex_unlock(&phydev->lock);
687
688 return oldpage;
689}
690
691/* phydev->bus->mdio_lock should be locked when using this function */
692static int phy_base_write(struct phy_device *phydev, u32 regnum, u16 val)
693{
694 if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
695 dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
696 dump_stack();
697 }
698
699 return __phy_package_write(phydev, regnum, val);
700}
701
702/* phydev->bus->mdio_lock should be locked when using this function */
703static int phy_base_read(struct phy_device *phydev, u32 regnum)
704{
705 if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
706 dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
707 dump_stack();
708 }
709
710 return __phy_package_read(phydev, regnum);
711}
712
713/* bus->mdio_lock should be locked when using this function */
714static void vsc8584_csr_write(struct phy_device *phydev, u16 addr, u32 val)
715{
716 phy_base_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
717 phy_base_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
718 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
719}
720
721/* bus->mdio_lock should be locked when using this function */
722static int vsc8584_cmd(struct phy_device *phydev, u16 val)
723{
724 unsigned long deadline;
725 u16 reg_val;
726
727 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
728 MSCC_PHY_PAGE_EXTENDED_GPIO);
729
730 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NCOMPLETED | val);
731
732 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
733 do {
734 reg_val = phy_base_read(phydev, MSCC_PHY_PROC_CMD);
735 } while (time_before(jiffies, deadline) &&
736 (reg_val & PROC_CMD_NCOMPLETED) &&
737 !(reg_val & PROC_CMD_FAILED));
738
739 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
740
741 if (reg_val & PROC_CMD_FAILED)
742 return -EIO;
743
744 if (reg_val & PROC_CMD_NCOMPLETED)
745 return -ETIMEDOUT;
746
747 return 0;
748}
749
750/* bus->mdio_lock should be locked when using this function */
751static int vsc8584_micro_deassert_reset(struct phy_device *phydev,
752 bool patch_en)
753{
754 u32 enable, release;
755
756 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
757 MSCC_PHY_PAGE_EXTENDED_GPIO);
758
759 enable = RUN_FROM_INT_ROM | MICRO_CLK_EN | DW8051_CLK_EN;
760 release = MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
761 MICRO_CLK_EN;
762
763 if (patch_en) {
764 enable |= MICRO_PATCH_EN;
765 release |= MICRO_PATCH_EN;
766
767 /* Clear all patches */
768 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
769 }
770
771 /* Enable 8051 Micro clock; CLEAR/SET patch present; disable PRAM clock
772 * override and addr. auto-incr; operate at 125 MHz
773 */
774 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, enable);
775 /* Release 8051 Micro SW reset */
776 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, release);
777
778 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
779
780 return 0;
781}
782
783/* bus->mdio_lock should be locked when using this function */
784static int vsc8584_micro_assert_reset(struct phy_device *phydev)
785{
786 int ret;
787 u16 reg;
788
789 ret = vsc8584_cmd(phydev, PROC_CMD_NOP);
790 if (ret)
791 return ret;
792
793 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
794 MSCC_PHY_PAGE_EXTENDED_GPIO);
795
796 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
797 reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
798 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
799
800 phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(4), 0x005b);
801 phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(4), 0x005b);
802
803 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
804 reg |= EN_PATCH_RAM_TRAP_ADDR(4);
805 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
806
807 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NOP);
808
809 reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
810 reg &= ~MICRO_NSOFT_RESET;
811 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, reg);
812
813 phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_MCB_ACCESS_MAC_CONF |
814 PROC_CMD_SGMII_PORT(0) | PROC_CMD_NO_MAC_CONF |
815 PROC_CMD_READ);
816
817 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
818 reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
819 phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
820
821 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
822
823 return 0;
824}
825
826/* bus->mdio_lock should be locked when using this function */
827static int vsc8584_get_fw_crc(struct phy_device *phydev, u16 start, u16 size,
828 u16 *crc)
829{
830 int ret;
831
832 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
833
834 phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_2, start);
835 phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_3, size);
836
837 /* Start Micro command */
838 ret = vsc8584_cmd(phydev, PROC_CMD_CRC16);
839 if (ret)
840 goto out;
841
842 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
843
844 *crc = phy_base_read(phydev, MSCC_PHY_VERIPHY_CNTL_2);
845
846out:
847 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
848
849 return ret;
850}
851
852/* bus->mdio_lock should be locked when using this function */
853static int vsc8584_patch_fw(struct phy_device *phydev,
854 const struct firmware *fw)
855{
856 int i, ret;
857
858 ret = vsc8584_micro_assert_reset(phydev);
859 if (ret) {
860 dev_err(&phydev->mdio.dev,
861 "%s: failed to assert reset of micro\n", __func__);
862 return ret;
863 }
864
865 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
866 MSCC_PHY_PAGE_EXTENDED_GPIO);
867
868 /* Hold 8051 Micro in SW Reset, Enable auto incr address and patch clock
869 * Disable the 8051 Micro clock
870 */
871 phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, RUN_FROM_INT_ROM |
872 AUTOINC_ADDR | PATCH_RAM_CLK | MICRO_CLK_EN |
873 MICRO_CLK_DIVIDE(2));
874 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM | INT_MEM_WRITE_EN |
875 INT_MEM_DATA(2));
876 phy_base_write(phydev, MSCC_INT_MEM_ADDR, 0x0000);
877
878 for (i = 0; i < fw->size; i++)
879 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM |
880 INT_MEM_WRITE_EN | fw->data[i]);
881
882 /* Clear internal memory access */
883 phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
884
885 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
886
887 return 0;
888}
889
890/* bus->mdio_lock should be locked when using this function */
891static bool vsc8574_is_serdes_init(struct phy_device *phydev)
892{
893 u16 reg;
894 bool ret;
895
896 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
897 MSCC_PHY_PAGE_EXTENDED_GPIO);
898
899 reg = phy_base_read(phydev, MSCC_TRAP_ROM_ADDR(1));
900 if (reg != 0x3eb7) {
901 ret = false;
902 goto out;
903 }
904
905 reg = phy_base_read(phydev, MSCC_PATCH_RAM_ADDR(1));
906 if (reg != 0x4012) {
907 ret = false;
908 goto out;
909 }
910
911 reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
912 if (reg != EN_PATCH_RAM_TRAP_ADDR(1)) {
913 ret = false;
914 goto out;
915 }
916
917 reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
918 if ((MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
919 MICRO_CLK_EN) != (reg & MSCC_DW8051_VLD_MASK)) {
920 ret = false;
921 goto out;
922 }
923
924 ret = true;
925out:
926 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
927
928 return ret;
929}
930
931/* bus->mdio_lock should be locked when using this function */
932static int vsc8574_config_pre_init(struct phy_device *phydev)
933{
934 static const struct reg_val pre_init1[] = {
935 {0x0fae, 0x000401bd},
936 {0x0fac, 0x000f000f},
937 {0x17a0, 0x00a0f147},
938 {0x0fe4, 0x00052f54},
939 {0x1792, 0x0027303d},
940 {0x07fe, 0x00000704},
941 {0x0fe0, 0x00060150},
942 {0x0f82, 0x0012b00a},
943 {0x0f80, 0x00000d74},
944 {0x02e0, 0x00000012},
945 {0x03a2, 0x00050208},
946 {0x03b2, 0x00009186},
947 {0x0fb0, 0x000e3700},
948 {0x1688, 0x00049f81},
949 {0x0fd2, 0x0000ffff},
950 {0x168a, 0x00039fa2},
951 {0x1690, 0x0020640b},
952 {0x0258, 0x00002220},
953 {0x025a, 0x00002a20},
954 {0x025c, 0x00003060},
955 {0x025e, 0x00003fa0},
956 {0x03a6, 0x0000e0f0},
957 {0x0f92, 0x00001489},
958 {0x16a2, 0x00007000},
959 {0x16a6, 0x00071448},
960 {0x16a0, 0x00eeffdd},
961 {0x0fe8, 0x0091b06c},
962 {0x0fea, 0x00041600},
963 {0x16b0, 0x00eeff00},
964 {0x16b2, 0x00007000},
965 {0x16b4, 0x00000814},
966 {0x0f90, 0x00688980},
967 {0x03a4, 0x0000d8f0},
968 {0x0fc0, 0x00000400},
969 {0x07fa, 0x0050100f},
970 {0x0796, 0x00000003},
971 {0x07f8, 0x00c3ff98},
972 {0x0fa4, 0x0018292a},
973 {0x168c, 0x00d2c46f},
974 {0x17a2, 0x00000620},
975 {0x16a4, 0x0013132f},
976 {0x16a8, 0x00000000},
977 {0x0ffc, 0x00c0a028},
978 {0x0fec, 0x00901c09},
979 {0x0fee, 0x0004a6a1},
980 {0x0ffe, 0x00b01807},
981 };
982 static const struct reg_val pre_init2[] = {
983 {0x0486, 0x0008a518},
984 {0x0488, 0x006dc696},
985 {0x048a, 0x00000912},
986 {0x048e, 0x00000db6},
987 {0x049c, 0x00596596},
988 {0x049e, 0x00000514},
989 {0x04a2, 0x00410280},
990 {0x04a4, 0x00000000},
991 {0x04a6, 0x00000000},
992 {0x04a8, 0x00000000},
993 {0x04aa, 0x00000000},
994 {0x04ae, 0x007df7dd},
995 {0x04b0, 0x006d95d4},
996 {0x04b2, 0x00492410},
997 };
998 struct device *dev = &phydev->mdio.dev;
999 const struct firmware *fw;
1000 unsigned int i;
1001 u16 crc, reg;
1002 bool serdes_init;
1003 int ret;
1004
1005 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1006
1007 /* all writes below are broadcasted to all PHYs in the same package */
1008 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1009 reg |= SMI_BROADCAST_WR_EN;
1010 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1011
1012 phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1013
1014 /* The below register writes are tweaking analog and electrical
1015 * configuration that were determined through characterization by PHY
1016 * engineers. These don't mean anything more than "these are the best
1017 * values".
1018 */
1019 phy_base_write(phydev, MSCC_PHY_EXT_PHY_CNTL_2, 0x0040);
1020
1021 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1022
1023 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_20, 0x4320);
1024 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_24, 0x0c00);
1025 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_9, 0x18ca);
1026 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1b20);
1027
1028 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1029 reg |= TR_CLK_DISABLE;
1030 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1031
1032 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1033
1034 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1035 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1036
1037 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1038
1039 phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1040
1041 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1042
1043 for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1044 vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1045
1046 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1047
1048 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1049 reg &= ~TR_CLK_DISABLE;
1050 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1051
1052 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1053
1054 /* end of write broadcasting */
1055 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1056 reg &= ~SMI_BROADCAST_WR_EN;
1057 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1058
1059 ret = request_firmware(&fw, MSCC_VSC8574_REVB_INT8051_FW, dev);
1060 if (ret) {
1061 dev_err(dev, "failed to load firmware %s, ret: %d\n",
1062 MSCC_VSC8574_REVB_INT8051_FW, ret);
1063 return ret;
1064 }
1065
1066 /* Add one byte to size for the one added by the patch_fw function */
1067 ret = vsc8584_get_fw_crc(phydev,
1068 MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1069 fw->size + 1, &crc);
1070 if (ret)
1071 goto out;
1072
1073 if (crc == MSCC_VSC8574_REVB_INT8051_FW_CRC) {
1074 serdes_init = vsc8574_is_serdes_init(phydev);
1075
1076 if (!serdes_init) {
1077 ret = vsc8584_micro_assert_reset(phydev);
1078 if (ret) {
1079 dev_err(dev,
1080 "%s: failed to assert reset of micro\n",
1081 __func__);
1082 goto out;
1083 }
1084 }
1085 } else {
1086 dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1087
1088 serdes_init = false;
1089
1090 if (vsc8584_patch_fw(phydev, fw))
1091 dev_warn(dev,
1092 "failed to patch FW, expect non-optimal device\n");
1093 }
1094
1095 if (!serdes_init) {
1096 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1097 MSCC_PHY_PAGE_EXTENDED_GPIO);
1098
1099 phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(1), 0x3eb7);
1100 phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(1), 0x4012);
1101 phy_base_write(phydev, MSCC_INT_MEM_CNTL,
1102 EN_PATCH_RAM_TRAP_ADDR(1));
1103
1104 vsc8584_micro_deassert_reset(phydev, false);
1105
1106 /* Add one byte to size for the one added by the patch_fw
1107 * function
1108 */
1109 ret = vsc8584_get_fw_crc(phydev,
1110 MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1111 fw->size + 1, &crc);
1112 if (ret)
1113 goto out;
1114
1115 if (crc != MSCC_VSC8574_REVB_INT8051_FW_CRC)
1116 dev_warn(dev,
1117 "FW CRC after patching is not the expected one, expect non-optimal device\n");
1118 }
1119
1120 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1121 MSCC_PHY_PAGE_EXTENDED_GPIO);
1122
1123 ret = vsc8584_cmd(phydev, PROC_CMD_1588_DEFAULT_INIT |
1124 PROC_CMD_PHY_INIT);
1125
1126out:
1127 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1128
1129 release_firmware(fw);
1130
1131 return ret;
1132}
1133
1134/* bus->mdio_lock should be locked when using this function */
1135static int vsc8584_config_pre_init(struct phy_device *phydev)
1136{
1137 static const struct reg_val pre_init1[] = {
1138 {0x07fa, 0x0050100f},
1139 {0x1688, 0x00049f81},
1140 {0x0f90, 0x00688980},
1141 {0x03a4, 0x0000d8f0},
1142 {0x0fc0, 0x00000400},
1143 {0x0f82, 0x0012b002},
1144 {0x1686, 0x00000004},
1145 {0x168c, 0x00d2c46f},
1146 {0x17a2, 0x00000620},
1147 {0x16a0, 0x00eeffdd},
1148 {0x16a6, 0x00071448},
1149 {0x16a4, 0x0013132f},
1150 {0x16a8, 0x00000000},
1151 {0x0ffc, 0x00c0a028},
1152 {0x0fe8, 0x0091b06c},
1153 {0x0fea, 0x00041600},
1154 {0x0f80, 0x00fffaff},
1155 {0x0fec, 0x00901809},
1156 {0x0ffe, 0x00b01007},
1157 {0x16b0, 0x00eeff00},
1158 {0x16b2, 0x00007000},
1159 {0x16b4, 0x00000814},
1160 };
1161 static const struct reg_val pre_init2[] = {
1162 {0x0486, 0x0008a518},
1163 {0x0488, 0x006dc696},
1164 {0x048a, 0x00000912},
1165 };
1166 const struct firmware *fw;
1167 struct device *dev = &phydev->mdio.dev;
1168 unsigned int i;
1169 u16 crc, reg;
1170 int ret;
1171
1172 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1173
1174 /* all writes below are broadcasted to all PHYs in the same package */
1175 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1176 reg |= SMI_BROADCAST_WR_EN;
1177 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1178
1179 phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1180
1181 reg = phy_base_read(phydev, MSCC_PHY_BYPASS_CONTROL);
1182 reg |= PARALLEL_DET_IGNORE_ADVERTISED;
1183 phy_base_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg);
1184
1185 /* The below register writes are tweaking analog and electrical
1186 * configuration that were determined through characterization by PHY
1187 * engineers. These don't mean anything more than "these are the best
1188 * values".
1189 */
1190 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_3);
1191
1192 phy_base_write(phydev, MSCC_PHY_SERDES_TX_CRC_ERR_CNT, 0x2000);
1193
1194 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1195
1196 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1f20);
1197
1198 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1199 reg |= TR_CLK_DISABLE;
1200 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1201
1202 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1203
1204 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x2fa4));
1205
1206 reg = phy_base_read(phydev, MSCC_PHY_TR_MSB);
1207 reg &= ~0x007f;
1208 reg |= 0x0019;
1209 phy_base_write(phydev, MSCC_PHY_TR_MSB, reg);
1210
1211 phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x0fa4));
1212
1213 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1214 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1215
1216 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1217
1218 phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1219
1220 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1221
1222 for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1223 vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1224
1225 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1226
1227 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1228 reg &= ~TR_CLK_DISABLE;
1229 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1230
1231 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1232
1233 /* end of write broadcasting */
1234 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1235 reg &= ~SMI_BROADCAST_WR_EN;
1236 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1237
1238 ret = request_firmware(&fw, MSCC_VSC8584_REVB_INT8051_FW, dev);
1239 if (ret) {
1240 dev_err(dev, "failed to load firmware %s, ret: %d\n",
1241 MSCC_VSC8584_REVB_INT8051_FW, ret);
1242 return ret;
1243 }
1244
1245 /* Add one byte to size for the one added by the patch_fw function */
1246 ret = vsc8584_get_fw_crc(phydev,
1247 MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1248 fw->size + 1, &crc);
1249 if (ret)
1250 goto out;
1251
1252 if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC) {
1253 dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1254 if (vsc8584_patch_fw(phydev, fw))
1255 dev_warn(dev,
1256 "failed to patch FW, expect non-optimal device\n");
1257 }
1258
1259 vsc8584_micro_deassert_reset(phydev, false);
1260
1261 /* Add one byte to size for the one added by the patch_fw function */
1262 ret = vsc8584_get_fw_crc(phydev,
1263 MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1264 fw->size + 1, &crc);
1265 if (ret)
1266 goto out;
1267
1268 if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC)
1269 dev_warn(dev,
1270 "FW CRC after patching is not the expected one, expect non-optimal device\n");
1271
1272 ret = vsc8584_micro_assert_reset(phydev);
1273 if (ret)
1274 goto out;
1275
1276 vsc8584_micro_deassert_reset(phydev, true);
1277
1278out:
1279 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1280
1281 release_firmware(fw);
1282
1283 return ret;
1284}
1285
1286static void vsc8584_get_base_addr(struct phy_device *phydev)
1287{
1288 struct vsc8531_private *vsc8531 = phydev->priv;
1289 u16 val, addr;
1290
1291 phy_lock_mdio_bus(phydev);
1292 __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
1293
1294 addr = __phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_4);
1295 addr >>= PHY_CNTL_4_ADDR_POS;
1296
1297 val = __phy_read(phydev, MSCC_PHY_ACTIPHY_CNTL);
1298
1299 __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1300 phy_unlock_mdio_bus(phydev);
1301
1302 /* In the package, there are two pairs of PHYs (PHY0 + PHY2 and
1303 * PHY1 + PHY3). The first PHY of each pair (PHY0 and PHY1) is
1304 * the base PHY for timestamping operations.
1305 */
1306 vsc8531->ts_base_addr = phydev->mdio.addr;
1307 vsc8531->ts_base_phy = addr;
1308
1309 if (val & PHY_ADDR_REVERSED) {
1310 vsc8531->base_addr = phydev->mdio.addr + addr;
1311 if (addr > 1) {
1312 vsc8531->ts_base_addr += 2;
1313 vsc8531->ts_base_phy += 2;
1314 }
1315 } else {
1316 vsc8531->base_addr = phydev->mdio.addr - addr;
1317 if (addr > 1) {
1318 vsc8531->ts_base_addr -= 2;
1319 vsc8531->ts_base_phy -= 2;
1320 }
1321 }
1322
1323 vsc8531->addr = addr;
1324}
1325
1326static int vsc8584_config_init(struct phy_device *phydev)
1327{
1328 struct vsc8531_private *vsc8531 = phydev->priv;
1329 int ret, i;
1330 u16 val;
1331
1332 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1333
1334 phy_lock_mdio_bus(phydev);
1335
1336 /* Some parts of the init sequence are identical for every PHY in the
1337 * package. Some parts are modifying the GPIO register bank which is a
1338 * set of registers that are affecting all PHYs, a few resetting the
1339 * microprocessor common to all PHYs. The CRC check responsible of the
1340 * checking the firmware within the 8051 microprocessor can only be
1341 * accessed via the PHY whose internal address in the package is 0.
1342 * All PHYs' interrupts mask register has to be zeroed before enabling
1343 * any PHY's interrupt in this register.
1344 * For all these reasons, we need to do the init sequence once and only
1345 * once whatever is the first PHY in the package that is initialized and
1346 * do the correct init sequence for all PHYs that are package-critical
1347 * in this pre-init function.
1348 */
1349 if (phy_package_init_once(phydev)) {
1350 /* The following switch statement assumes that the lowest
1351 * nibble of the phy_id_mask is always 0. This works because
1352 * the lowest nibble of the PHY_ID's below are also 0.
1353 */
1354 WARN_ON(phydev->drv->phy_id_mask & 0xf);
1355
1356 switch (phydev->phy_id & phydev->drv->phy_id_mask) {
1357 case PHY_ID_VSC8504:
1358 case PHY_ID_VSC8552:
1359 case PHY_ID_VSC8572:
1360 case PHY_ID_VSC8574:
1361 ret = vsc8574_config_pre_init(phydev);
1362 break;
1363 case PHY_ID_VSC856X:
1364 case PHY_ID_VSC8575:
1365 case PHY_ID_VSC8582:
1366 case PHY_ID_VSC8584:
1367 ret = vsc8584_config_pre_init(phydev);
1368 break;
1369 default:
1370 ret = -EINVAL;
1371 break;
1372 }
1373
1374 if (ret)
1375 goto err;
1376 }
1377
1378 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1379 MSCC_PHY_PAGE_EXTENDED_GPIO);
1380 if (ret)
1381 goto err;
1382
1383 val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1384 val &= ~MAC_CFG_MASK;
1385 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII) {
1386 val |= MAC_CFG_QSGMII;
1387 } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1388 val |= MAC_CFG_SGMII;
1389 } else if (phy_interface_is_rgmii(phydev)) {
1390 val |= MAC_CFG_RGMII;
1391 } else {
1392 ret = -EINVAL;
1393 goto err;
1394 }
1395
1396 ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1397 if (ret)
1398 goto err;
1399
1400 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1401 MSCC_PHY_PAGE_STANDARD);
1402 if (ret)
1403 goto err;
1404
1405 if (!phy_interface_is_rgmii(phydev)) {
1406 val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
1407 PROC_CMD_READ_MOD_WRITE_PORT;
1408 if (phydev->interface == PHY_INTERFACE_MODE_QSGMII)
1409 val |= PROC_CMD_QSGMII_MAC;
1410 else
1411 val |= PROC_CMD_SGMII_MAC;
1412
1413 ret = vsc8584_cmd(phydev, val);
1414 if (ret)
1415 goto err;
1416
1417 usleep_range(10000, 20000);
1418 }
1419
1420 /* Disable SerDes for 100Base-FX */
1421 ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1422 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1423 PROC_CMD_FIBER_DISABLE |
1424 PROC_CMD_READ_MOD_WRITE_PORT |
1425 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_100BASE_FX);
1426 if (ret)
1427 goto err;
1428
1429 /* Disable SerDes for 1000Base-X */
1430 ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1431 PROC_CMD_FIBER_PORT(vsc8531->addr) |
1432 PROC_CMD_FIBER_DISABLE |
1433 PROC_CMD_READ_MOD_WRITE_PORT |
1434 PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_1000BASE_X);
1435 if (ret)
1436 goto err;
1437
1438 phy_unlock_mdio_bus(phydev);
1439
1440 ret = vsc8584_macsec_init(phydev);
1441 if (ret)
1442 return ret;
1443
1444 ret = vsc8584_ptp_init(phydev);
1445 if (ret)
1446 return ret;
1447
1448 val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
1449 val &= ~(MEDIA_OP_MODE_MASK | VSC8584_MAC_IF_SELECTION_MASK);
1450 val |= (MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS) |
1451 (VSC8584_MAC_IF_SELECTION_SGMII << VSC8584_MAC_IF_SELECTION_POS);
1452 ret = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, val);
1453 if (ret)
1454 return ret;
1455
1456 if (phy_interface_is_rgmii(phydev)) {
1457 ret = vsc85xx_rgmii_set_skews(phydev, VSC8572_RGMII_CNTL,
1458 VSC8572_RGMII_RX_DELAY_MASK,
1459 VSC8572_RGMII_TX_DELAY_MASK);
1460 if (ret)
1461 return ret;
1462 }
1463
1464 ret = genphy_soft_reset(phydev);
1465 if (ret)
1466 return ret;
1467
1468 for (i = 0; i < vsc8531->nleds; i++) {
1469 ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1470 if (ret)
1471 return ret;
1472 }
1473
1474 return 0;
1475
1476err:
1477 phy_unlock_mdio_bus(phydev);
1478 return ret;
1479}
1480
1481static irqreturn_t vsc8584_handle_interrupt(struct phy_device *phydev)
1482{
1483 irqreturn_t ret;
1484 int irq_status;
1485
1486 irq_status = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1487 if (irq_status < 0)
1488 return IRQ_NONE;
1489
1490 /* Timestamping IRQ does not set a bit in the global INT_STATUS, so
1491 * irq_status would be 0.
1492 */
1493 ret = vsc8584_handle_ts_interrupt(phydev);
1494 if (!(irq_status & MII_VSC85XX_INT_MASK_MASK))
1495 return ret;
1496
1497 if (irq_status & MII_VSC85XX_INT_MASK_EXT)
1498 vsc8584_handle_macsec_interrupt(phydev);
1499
1500 if (irq_status & MII_VSC85XX_INT_MASK_LINK_CHG)
1501 phy_mac_interrupt(phydev);
1502
1503 return IRQ_HANDLED;
1504}
1505
1506static int vsc85xx_config_init(struct phy_device *phydev)
1507{
1508 int rc, i, phy_id;
1509 struct vsc8531_private *vsc8531 = phydev->priv;
1510
1511 rc = vsc85xx_default_config(phydev);
1512 if (rc)
1513 return rc;
1514
1515 rc = vsc85xx_mac_if_set(phydev, phydev->interface);
1516 if (rc)
1517 return rc;
1518
1519 rc = vsc85xx_edge_rate_cntl_set(phydev, vsc8531->rate_magic);
1520 if (rc)
1521 return rc;
1522
1523 phy_id = phydev->drv->phy_id & phydev->drv->phy_id_mask;
1524 if (PHY_ID_VSC8531 == phy_id || PHY_ID_VSC8541 == phy_id ||
1525 PHY_ID_VSC8530 == phy_id || PHY_ID_VSC8540 == phy_id) {
1526 rc = vsc8531_pre_init_seq_set(phydev);
1527 if (rc)
1528 return rc;
1529 }
1530
1531 rc = vsc85xx_eee_init_seq_set(phydev);
1532 if (rc)
1533 return rc;
1534
1535 for (i = 0; i < vsc8531->nleds; i++) {
1536 rc = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1537 if (rc)
1538 return rc;
1539 }
1540
1541 return 0;
1542}
1543
1544static int vsc8584_did_interrupt(struct phy_device *phydev)
1545{
1546 int rc = 0;
1547
1548 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
1549 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1550
1551 return (rc < 0) ? 0 : rc & MII_VSC85XX_INT_MASK_MASK;
1552}
1553
1554static int vsc8514_config_pre_init(struct phy_device *phydev)
1555{
1556 /* These are the settings to override the silicon default
1557 * values to handle hardware performance of PHY. They
1558 * are set at Power-On state and remain until PHY Reset.
1559 */
1560 static const struct reg_val pre_init1[] = {
1561 {0x0f90, 0x00688980},
1562 {0x0786, 0x00000003},
1563 {0x07fa, 0x0050100f},
1564 {0x0f82, 0x0012b002},
1565 {0x1686, 0x00000004},
1566 {0x168c, 0x00d2c46f},
1567 {0x17a2, 0x00000620},
1568 {0x16a0, 0x00eeffdd},
1569 {0x16a6, 0x00071448},
1570 {0x16a4, 0x0013132f},
1571 {0x16a8, 0x00000000},
1572 {0x0ffc, 0x00c0a028},
1573 {0x0fe8, 0x0091b06c},
1574 {0x0fea, 0x00041600},
1575 {0x0f80, 0x00fffaff},
1576 {0x0fec, 0x00901809},
1577 {0x0ffe, 0x00b01007},
1578 {0x16b0, 0x00eeff00},
1579 {0x16b2, 0x00007000},
1580 {0x16b4, 0x00000814},
1581 };
1582 unsigned int i;
1583 u16 reg;
1584
1585 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1586
1587 /* all writes below are broadcasted to all PHYs in the same package */
1588 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1589 reg |= SMI_BROADCAST_WR_EN;
1590 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1591
1592 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1593
1594 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1595 reg |= BIT(15);
1596 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1597
1598 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1599
1600 for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1601 vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1602
1603 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1604
1605 reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1606 reg &= ~BIT(15);
1607 phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1608
1609 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1610
1611 reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1612 reg &= ~SMI_BROADCAST_WR_EN;
1613 phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1614
1615 return 0;
1616}
1617
1618static u32 vsc85xx_csr_ctrl_phy_read(struct phy_device *phydev,
1619 u32 target, u32 reg)
1620{
1621 unsigned long deadline;
1622 u32 val, val_l, val_h;
1623
1624 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
1625
1626 /* CSR registers are grouped under different Target IDs.
1627 * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
1628 * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
1629 * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
1630 * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
1631 */
1632
1633 /* Setup the Target ID */
1634 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
1635 MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
1636
1637 /* Trigger CSR Action - Read into the CSR's */
1638 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
1639 MSCC_PHY_CSR_CNTL_19_CMD | MSCC_PHY_CSR_CNTL_19_READ |
1640 MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
1641 MSCC_PHY_CSR_CNTL_19_TARGET(target & 0x3));
1642
1643 /* Wait for register access*/
1644 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1645 do {
1646 usleep_range(500, 1000);
1647 val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
1648 } while (time_before(jiffies, deadline) &&
1649 !(val & MSCC_PHY_CSR_CNTL_19_CMD));
1650
1651 if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
1652 return 0xffffffff;
1653
1654 /* Read the Least Significant Word (LSW) (17) */
1655 val_l = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_17);
1656
1657 /* Read the Most Significant Word (MSW) (18) */
1658 val_h = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_18);
1659
1660 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1661 MSCC_PHY_PAGE_STANDARD);
1662
1663 return (val_h << 16) | val_l;
1664}
1665
1666static int vsc85xx_csr_ctrl_phy_write(struct phy_device *phydev,
1667 u32 target, u32 reg, u32 val)
1668{
1669 unsigned long deadline;
1670
1671 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
1672
1673 /* CSR registers are grouped under different Target IDs.
1674 * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
1675 * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
1676 * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
1677 * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
1678 */
1679
1680 /* Setup the Target ID */
1681 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
1682 MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
1683
1684 /* Write the Least Significant Word (LSW) (17) */
1685 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_17, (u16)val);
1686
1687 /* Write the Most Significant Word (MSW) (18) */
1688 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_18, (u16)(val >> 16));
1689
1690 /* Trigger CSR Action - Write into the CSR's */
1691 phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
1692 MSCC_PHY_CSR_CNTL_19_CMD |
1693 MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
1694 MSCC_PHY_CSR_CNTL_19_TARGET(target & 0x3));
1695
1696 /* Wait for register access */
1697 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1698 do {
1699 usleep_range(500, 1000);
1700 val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
1701 } while (time_before(jiffies, deadline) &&
1702 !(val & MSCC_PHY_CSR_CNTL_19_CMD));
1703
1704 if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
1705 return -ETIMEDOUT;
1706
1707 phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1708 MSCC_PHY_PAGE_STANDARD);
1709
1710 return 0;
1711}
1712
1713static int __phy_write_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb,
1714 u32 op)
1715{
1716 unsigned long deadline;
1717 u32 val;
1718 int ret;
1719
1720 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET, reg,
1721 op | (1 << mcb));
1722 if (ret)
1723 return -EINVAL;
1724
1725 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1726 do {
1727 usleep_range(500, 1000);
1728 val = vsc85xx_csr_ctrl_phy_read(phydev, PHY_MCB_TARGET, reg);
1729
1730 if (val == 0xffffffff)
1731 return -EIO;
1732
1733 } while (time_before(jiffies, deadline) && (val & op));
1734
1735 if (val & op)
1736 return -ETIMEDOUT;
1737
1738 return 0;
1739}
1740
1741/* Trigger a read to the specified MCB */
1742static int phy_update_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1743{
1744 return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_READ);
1745}
1746
1747/* Trigger a write to the specified MCB */
1748static int phy_commit_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1749{
1750 return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_WRITE);
1751}
1752
1753static int vsc8514_config_init(struct phy_device *phydev)
1754{
1755 struct vsc8531_private *vsc8531 = phydev->priv;
1756 unsigned long deadline;
1757 int ret, i;
1758 u16 val;
1759 u32 reg;
1760
1761 phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1762
1763 phy_lock_mdio_bus(phydev);
1764
1765 /* Some parts of the init sequence are identical for every PHY in the
1766 * package. Some parts are modifying the GPIO register bank which is a
1767 * set of registers that are affecting all PHYs, a few resetting the
1768 * microprocessor common to all PHYs.
1769 * All PHYs' interrupts mask register has to be zeroed before enabling
1770 * any PHY's interrupt in this register.
1771 * For all these reasons, we need to do the init sequence once and only
1772 * once whatever is the first PHY in the package that is initialized and
1773 * do the correct init sequence for all PHYs that are package-critical
1774 * in this pre-init function.
1775 */
1776 if (phy_package_init_once(phydev))
1777 vsc8514_config_pre_init(phydev);
1778
1779 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1780 MSCC_PHY_PAGE_EXTENDED_GPIO);
1781 if (ret)
1782 goto err;
1783
1784 val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1785
1786 val &= ~MAC_CFG_MASK;
1787 val |= MAC_CFG_QSGMII;
1788 ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1789 if (ret)
1790 goto err;
1791
1792 ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1793 MSCC_PHY_PAGE_STANDARD);
1794 if (ret)
1795 goto err;
1796
1797 ret = vsc8584_cmd(phydev,
1798 PROC_CMD_MCB_ACCESS_MAC_CONF |
1799 PROC_CMD_RST_CONF_PORT |
1800 PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_QSGMII_MAC);
1801 if (ret)
1802 goto err;
1803
1804 /* 6g mcb */
1805 phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
1806 /* lcpll mcb */
1807 phy_update_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
1808 /* pll5gcfg0 */
1809 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1810 PHY_S6G_PLL5G_CFG0, 0x7036f145);
1811 if (ret)
1812 goto err;
1813
1814 phy_commit_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
1815 /* pllcfg */
1816 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1817 PHY_S6G_PLL_CFG,
1818 (3 << PHY_S6G_PLL_ENA_OFFS_POS) |
1819 (120 << PHY_S6G_PLL_FSM_CTRL_DATA_POS)
1820 | (0 << PHY_S6G_PLL_FSM_ENA_POS));
1821 if (ret)
1822 goto err;
1823
1824 /* commoncfg */
1825 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1826 PHY_S6G_COMMON_CFG,
1827 (0 << PHY_S6G_SYS_RST_POS) |
1828 (0 << PHY_S6G_ENA_LANE_POS) |
1829 (0 << PHY_S6G_ENA_LOOP_POS) |
1830 (0 << PHY_S6G_QRATE_POS) |
1831 (3 << PHY_S6G_IF_MODE_POS));
1832 if (ret)
1833 goto err;
1834
1835 /* misccfg */
1836 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1837 PHY_S6G_MISC_CFG, 1);
1838 if (ret)
1839 goto err;
1840
1841 /* gpcfg */
1842 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1843 PHY_S6G_GPC_CFG, 768);
1844 if (ret)
1845 goto err;
1846
1847 phy_commit_mcb_s6g(phydev, PHY_S6G_DFT_CFG2, 0);
1848
1849 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1850 do {
1851 usleep_range(500, 1000);
1852 phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG,
1853 0); /* read 6G MCB into CSRs */
1854 reg = vsc85xx_csr_ctrl_phy_read(phydev, PHY_MCB_TARGET,
1855 PHY_S6G_PLL_STATUS);
1856 if (reg == 0xffffffff) {
1857 phy_unlock_mdio_bus(phydev);
1858 return -EIO;
1859 }
1860
1861 } while (time_before(jiffies, deadline) && (reg & BIT(12)));
1862
1863 if (reg & BIT(12)) {
1864 phy_unlock_mdio_bus(phydev);
1865 return -ETIMEDOUT;
1866 }
1867
1868 /* misccfg */
1869 ret = vsc85xx_csr_ctrl_phy_write(phydev, PHY_MCB_TARGET,
1870 PHY_S6G_MISC_CFG, 0);
1871 if (ret)
1872 goto err;
1873
1874 phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
1875
1876 deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1877 do {
1878 usleep_range(500, 1000);
1879 phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG,
1880 0); /* read 6G MCB into CSRs */
1881 reg = vsc85xx_csr_ctrl_phy_read(phydev, PHY_MCB_TARGET,
1882 PHY_S6G_IB_STATUS0);
1883 if (reg == 0xffffffff) {
1884 phy_unlock_mdio_bus(phydev);
1885 return -EIO;
1886 }
1887
1888 } while (time_before(jiffies, deadline) && !(reg & BIT(8)));
1889
1890 if (!(reg & BIT(8))) {
1891 phy_unlock_mdio_bus(phydev);
1892 return -ETIMEDOUT;
1893 }
1894
1895 phy_unlock_mdio_bus(phydev);
1896
1897 ret = phy_modify(phydev, MSCC_PHY_EXT_PHY_CNTL_1, MEDIA_OP_MODE_MASK,
1898 MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS);
1899
1900 if (ret)
1901 return ret;
1902
1903 ret = genphy_soft_reset(phydev);
1904
1905 if (ret)
1906 return ret;
1907
1908 for (i = 0; i < vsc8531->nleds; i++) {
1909 ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1910 if (ret)
1911 return ret;
1912 }
1913
1914 return ret;
1915
1916err:
1917 phy_unlock_mdio_bus(phydev);
1918 return ret;
1919}
1920
1921static int vsc85xx_ack_interrupt(struct phy_device *phydev)
1922{
1923 int rc = 0;
1924
1925 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
1926 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1927
1928 return (rc < 0) ? rc : 0;
1929}
1930
1931static int vsc85xx_config_intr(struct phy_device *phydev)
1932{
1933 int rc;
1934
1935 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
1936 vsc8584_config_macsec_intr(phydev);
1937 vsc8584_config_ts_intr(phydev);
1938
1939 rc = phy_write(phydev, MII_VSC85XX_INT_MASK,
1940 MII_VSC85XX_INT_MASK_MASK);
1941 } else {
1942 rc = phy_write(phydev, MII_VSC85XX_INT_MASK, 0);
1943 if (rc < 0)
1944 return rc;
1945 rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1946 }
1947
1948 return rc;
1949}
1950
1951static int vsc85xx_config_aneg(struct phy_device *phydev)
1952{
1953 int rc;
1954
1955 rc = vsc85xx_mdix_set(phydev, phydev->mdix_ctrl);
1956 if (rc < 0)
1957 return rc;
1958
1959 return genphy_config_aneg(phydev);
1960}
1961
1962static int vsc85xx_read_status(struct phy_device *phydev)
1963{
1964 int rc;
1965
1966 rc = vsc85xx_mdix_get(phydev, &phydev->mdix);
1967 if (rc < 0)
1968 return rc;
1969
1970 return genphy_read_status(phydev);
1971}
1972
1973static int vsc8514_probe(struct phy_device *phydev)
1974{
1975 struct vsc8531_private *vsc8531;
1976 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
1977 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
1978 VSC8531_DUPLEX_COLLISION};
1979
1980 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
1981 if (!vsc8531)
1982 return -ENOMEM;
1983
1984 phydev->priv = vsc8531;
1985
1986 vsc8584_get_base_addr(phydev);
1987 devm_phy_package_join(&phydev->mdio.dev, phydev,
1988 vsc8531->base_addr, 0);
1989
1990 vsc8531->nleds = 4;
1991 vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
1992 vsc8531->hw_stats = vsc85xx_hw_stats;
1993 vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
1994 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
1995 sizeof(u64), GFP_KERNEL);
1996 if (!vsc8531->stats)
1997 return -ENOMEM;
1998
1999 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2000}
2001
2002static int vsc8574_probe(struct phy_device *phydev)
2003{
2004 struct vsc8531_private *vsc8531;
2005 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2006 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2007 VSC8531_DUPLEX_COLLISION};
2008
2009 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2010 if (!vsc8531)
2011 return -ENOMEM;
2012
2013 phydev->priv = vsc8531;
2014
2015 vsc8584_get_base_addr(phydev);
2016 devm_phy_package_join(&phydev->mdio.dev, phydev,
2017 vsc8531->base_addr, 0);
2018
2019 vsc8531->nleds = 4;
2020 vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2021 vsc8531->hw_stats = vsc8584_hw_stats;
2022 vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2023 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2024 sizeof(u64), GFP_KERNEL);
2025 if (!vsc8531->stats)
2026 return -ENOMEM;
2027
2028 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2029}
2030
2031static int vsc8584_probe(struct phy_device *phydev)
2032{
2033 struct vsc8531_private *vsc8531;
2034 u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2035 VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2036 VSC8531_DUPLEX_COLLISION};
2037 int ret;
2038
2039 if ((phydev->phy_id & MSCC_DEV_REV_MASK) != VSC8584_REVB) {
2040 dev_err(&phydev->mdio.dev, "Only VSC8584 revB is supported.\n");
2041 return -ENOTSUPP;
2042 }
2043
2044 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2045 if (!vsc8531)
2046 return -ENOMEM;
2047
2048 phydev->priv = vsc8531;
2049
2050 vsc8584_get_base_addr(phydev);
2051 devm_phy_package_join(&phydev->mdio.dev, phydev, vsc8531->base_addr,
2052 sizeof(struct vsc85xx_shared_private));
2053
2054 vsc8531->nleds = 4;
2055 vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2056 vsc8531->hw_stats = vsc8584_hw_stats;
2057 vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2058 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2059 sizeof(u64), GFP_KERNEL);
2060 if (!vsc8531->stats)
2061 return -ENOMEM;
2062
2063 if (phy_package_probe_once(phydev)) {
2064 ret = vsc8584_ptp_probe_once(phydev);
2065 if (ret)
2066 return ret;
2067 }
2068
2069 ret = vsc8584_ptp_probe(phydev);
2070 if (ret)
2071 return ret;
2072
2073 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2074}
2075
2076static int vsc85xx_probe(struct phy_device *phydev)
2077{
2078 struct vsc8531_private *vsc8531;
2079 int rate_magic;
2080 u32 default_mode[2] = {VSC8531_LINK_1000_ACTIVITY,
2081 VSC8531_LINK_100_ACTIVITY};
2082
2083 rate_magic = vsc85xx_edge_rate_magic_get(phydev);
2084 if (rate_magic < 0)
2085 return rate_magic;
2086
2087 vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2088 if (!vsc8531)
2089 return -ENOMEM;
2090
2091 phydev->priv = vsc8531;
2092
2093 vsc8531->rate_magic = rate_magic;
2094 vsc8531->nleds = 2;
2095 vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
2096 vsc8531->hw_stats = vsc85xx_hw_stats;
2097 vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
2098 vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2099 sizeof(u64), GFP_KERNEL);
2100 if (!vsc8531->stats)
2101 return -ENOMEM;
2102
2103 return vsc85xx_dt_led_modes_get(phydev, default_mode);
2104}
2105
2106/* Microsemi VSC85xx PHYs */
2107static struct phy_driver vsc85xx_driver[] = {
2108{
2109 .phy_id = PHY_ID_VSC8502,
2110 .name = "Microsemi GE VSC8502 SyncE",
2111 .phy_id_mask = 0xfffffff0,
2112 /* PHY_BASIC_FEATURES */
2113 .soft_reset = &genphy_soft_reset,
2114 .config_init = &vsc85xx_config_init,
2115 .config_aneg = &vsc85xx_config_aneg,
2116 .read_status = &vsc85xx_read_status,
2117 .ack_interrupt = &vsc85xx_ack_interrupt,
2118 .config_intr = &vsc85xx_config_intr,
2119 .suspend = &genphy_suspend,
2120 .resume = &genphy_resume,
2121 .probe = &vsc85xx_probe,
2122 .set_wol = &vsc85xx_wol_set,
2123 .get_wol = &vsc85xx_wol_get,
2124 .get_tunable = &vsc85xx_get_tunable,
2125 .set_tunable = &vsc85xx_set_tunable,
2126 .read_page = &vsc85xx_phy_read_page,
2127 .write_page = &vsc85xx_phy_write_page,
2128 .get_sset_count = &vsc85xx_get_sset_count,
2129 .get_strings = &vsc85xx_get_strings,
2130 .get_stats = &vsc85xx_get_stats,
2131},
2132{
2133 .phy_id = PHY_ID_VSC8504,
2134 .name = "Microsemi GE VSC8504 SyncE",
2135 .phy_id_mask = 0xfffffff0,
2136 /* PHY_GBIT_FEATURES */
2137 .soft_reset = &genphy_soft_reset,
2138 .config_init = &vsc8584_config_init,
2139 .config_aneg = &vsc85xx_config_aneg,
2140 .aneg_done = &genphy_aneg_done,
2141 .read_status = &vsc85xx_read_status,
2142 .ack_interrupt = &vsc85xx_ack_interrupt,
2143 .config_intr = &vsc85xx_config_intr,
2144 .did_interrupt = &vsc8584_did_interrupt,
2145 .suspend = &genphy_suspend,
2146 .resume = &genphy_resume,
2147 .probe = &vsc8574_probe,
2148 .set_wol = &vsc85xx_wol_set,
2149 .get_wol = &vsc85xx_wol_get,
2150 .get_tunable = &vsc85xx_get_tunable,
2151 .set_tunable = &vsc85xx_set_tunable,
2152 .read_page = &vsc85xx_phy_read_page,
2153 .write_page = &vsc85xx_phy_write_page,
2154 .get_sset_count = &vsc85xx_get_sset_count,
2155 .get_strings = &vsc85xx_get_strings,
2156 .get_stats = &vsc85xx_get_stats,
2157},
2158{
2159 .phy_id = PHY_ID_VSC8514,
2160 .name = "Microsemi GE VSC8514 SyncE",
2161 .phy_id_mask = 0xfffffff0,
2162 .soft_reset = &genphy_soft_reset,
2163 .config_init = &vsc8514_config_init,
2164 .config_aneg = &vsc85xx_config_aneg,
2165 .read_status = &vsc85xx_read_status,
2166 .ack_interrupt = &vsc85xx_ack_interrupt,
2167 .config_intr = &vsc85xx_config_intr,
2168 .suspend = &genphy_suspend,
2169 .resume = &genphy_resume,
2170 .probe = &vsc8514_probe,
2171 .set_wol = &vsc85xx_wol_set,
2172 .get_wol = &vsc85xx_wol_get,
2173 .get_tunable = &vsc85xx_get_tunable,
2174 .set_tunable = &vsc85xx_set_tunable,
2175 .read_page = &vsc85xx_phy_read_page,
2176 .write_page = &vsc85xx_phy_write_page,
2177 .get_sset_count = &vsc85xx_get_sset_count,
2178 .get_strings = &vsc85xx_get_strings,
2179 .get_stats = &vsc85xx_get_stats,
2180},
2181{
2182 .phy_id = PHY_ID_VSC8530,
2183 .name = "Microsemi FE VSC8530",
2184 .phy_id_mask = 0xfffffff0,
2185 /* PHY_BASIC_FEATURES */
2186 .soft_reset = &genphy_soft_reset,
2187 .config_init = &vsc85xx_config_init,
2188 .config_aneg = &vsc85xx_config_aneg,
2189 .read_status = &vsc85xx_read_status,
2190 .ack_interrupt = &vsc85xx_ack_interrupt,
2191 .config_intr = &vsc85xx_config_intr,
2192 .suspend = &genphy_suspend,
2193 .resume = &genphy_resume,
2194 .probe = &vsc85xx_probe,
2195 .set_wol = &vsc85xx_wol_set,
2196 .get_wol = &vsc85xx_wol_get,
2197 .get_tunable = &vsc85xx_get_tunable,
2198 .set_tunable = &vsc85xx_set_tunable,
2199 .read_page = &vsc85xx_phy_read_page,
2200 .write_page = &vsc85xx_phy_write_page,
2201 .get_sset_count = &vsc85xx_get_sset_count,
2202 .get_strings = &vsc85xx_get_strings,
2203 .get_stats = &vsc85xx_get_stats,
2204},
2205{
2206 .phy_id = PHY_ID_VSC8531,
2207 .name = "Microsemi VSC8531",
2208 .phy_id_mask = 0xfffffff0,
2209 /* PHY_GBIT_FEATURES */
2210 .soft_reset = &genphy_soft_reset,
2211 .config_init = &vsc85xx_config_init,
2212 .config_aneg = &vsc85xx_config_aneg,
2213 .read_status = &vsc85xx_read_status,
2214 .ack_interrupt = &vsc85xx_ack_interrupt,
2215 .config_intr = &vsc85xx_config_intr,
2216 .suspend = &genphy_suspend,
2217 .resume = &genphy_resume,
2218 .probe = &vsc85xx_probe,
2219 .set_wol = &vsc85xx_wol_set,
2220 .get_wol = &vsc85xx_wol_get,
2221 .get_tunable = &vsc85xx_get_tunable,
2222 .set_tunable = &vsc85xx_set_tunable,
2223 .read_page = &vsc85xx_phy_read_page,
2224 .write_page = &vsc85xx_phy_write_page,
2225 .get_sset_count = &vsc85xx_get_sset_count,
2226 .get_strings = &vsc85xx_get_strings,
2227 .get_stats = &vsc85xx_get_stats,
2228},
2229{
2230 .phy_id = PHY_ID_VSC8540,
2231 .name = "Microsemi FE VSC8540 SyncE",
2232 .phy_id_mask = 0xfffffff0,
2233 /* PHY_BASIC_FEATURES */
2234 .soft_reset = &genphy_soft_reset,
2235 .config_init = &vsc85xx_config_init,
2236 .config_aneg = &vsc85xx_config_aneg,
2237 .read_status = &vsc85xx_read_status,
2238 .ack_interrupt = &vsc85xx_ack_interrupt,
2239 .config_intr = &vsc85xx_config_intr,
2240 .suspend = &genphy_suspend,
2241 .resume = &genphy_resume,
2242 .probe = &vsc85xx_probe,
2243 .set_wol = &vsc85xx_wol_set,
2244 .get_wol = &vsc85xx_wol_get,
2245 .get_tunable = &vsc85xx_get_tunable,
2246 .set_tunable = &vsc85xx_set_tunable,
2247 .read_page = &vsc85xx_phy_read_page,
2248 .write_page = &vsc85xx_phy_write_page,
2249 .get_sset_count = &vsc85xx_get_sset_count,
2250 .get_strings = &vsc85xx_get_strings,
2251 .get_stats = &vsc85xx_get_stats,
2252},
2253{
2254 .phy_id = PHY_ID_VSC8541,
2255 .name = "Microsemi VSC8541 SyncE",
2256 .phy_id_mask = 0xfffffff0,
2257 /* PHY_GBIT_FEATURES */
2258 .soft_reset = &genphy_soft_reset,
2259 .config_init = &vsc85xx_config_init,
2260 .config_aneg = &vsc85xx_config_aneg,
2261 .read_status = &vsc85xx_read_status,
2262 .ack_interrupt = &vsc85xx_ack_interrupt,
2263 .config_intr = &vsc85xx_config_intr,
2264 .suspend = &genphy_suspend,
2265 .resume = &genphy_resume,
2266 .probe = &vsc85xx_probe,
2267 .set_wol = &vsc85xx_wol_set,
2268 .get_wol = &vsc85xx_wol_get,
2269 .get_tunable = &vsc85xx_get_tunable,
2270 .set_tunable = &vsc85xx_set_tunable,
2271 .read_page = &vsc85xx_phy_read_page,
2272 .write_page = &vsc85xx_phy_write_page,
2273 .get_sset_count = &vsc85xx_get_sset_count,
2274 .get_strings = &vsc85xx_get_strings,
2275 .get_stats = &vsc85xx_get_stats,
2276},
2277{
2278 .phy_id = PHY_ID_VSC8552,
2279 .name = "Microsemi GE VSC8552 SyncE",
2280 .phy_id_mask = 0xfffffff0,
2281 /* PHY_GBIT_FEATURES */
2282 .soft_reset = &genphy_soft_reset,
2283 .config_init = &vsc8584_config_init,
2284 .config_aneg = &vsc85xx_config_aneg,
2285 .read_status = &vsc85xx_read_status,
2286 .ack_interrupt = &vsc85xx_ack_interrupt,
2287 .config_intr = &vsc85xx_config_intr,
2288 .did_interrupt = &vsc8584_did_interrupt,
2289 .suspend = &genphy_suspend,
2290 .resume = &genphy_resume,
2291 .probe = &vsc8574_probe,
2292 .set_wol = &vsc85xx_wol_set,
2293 .get_wol = &vsc85xx_wol_get,
2294 .get_tunable = &vsc85xx_get_tunable,
2295 .set_tunable = &vsc85xx_set_tunable,
2296 .read_page = &vsc85xx_phy_read_page,
2297 .write_page = &vsc85xx_phy_write_page,
2298 .get_sset_count = &vsc85xx_get_sset_count,
2299 .get_strings = &vsc85xx_get_strings,
2300 .get_stats = &vsc85xx_get_stats,
2301},
2302{
2303 .phy_id = PHY_ID_VSC856X,
2304 .name = "Microsemi GE VSC856X SyncE",
2305 .phy_id_mask = 0xfffffff0,
2306 /* PHY_GBIT_FEATURES */
2307 .soft_reset = &genphy_soft_reset,
2308 .config_init = &vsc8584_config_init,
2309 .config_aneg = &vsc85xx_config_aneg,
2310 .read_status = &vsc85xx_read_status,
2311 .ack_interrupt = &vsc85xx_ack_interrupt,
2312 .config_intr = &vsc85xx_config_intr,
2313 .did_interrupt = &vsc8584_did_interrupt,
2314 .suspend = &genphy_suspend,
2315 .resume = &genphy_resume,
2316 .probe = &vsc8584_probe,
2317 .get_tunable = &vsc85xx_get_tunable,
2318 .set_tunable = &vsc85xx_set_tunable,
2319 .read_page = &vsc85xx_phy_read_page,
2320 .write_page = &vsc85xx_phy_write_page,
2321 .get_sset_count = &vsc85xx_get_sset_count,
2322 .get_strings = &vsc85xx_get_strings,
2323 .get_stats = &vsc85xx_get_stats,
2324},
2325{
2326 .phy_id = PHY_ID_VSC8572,
2327 .name = "Microsemi GE VSC8572 SyncE",
2328 .phy_id_mask = 0xfffffff0,
2329 /* PHY_GBIT_FEATURES */
2330 .soft_reset = &genphy_soft_reset,
2331 .config_init = &vsc8584_config_init,
2332 .config_aneg = &vsc85xx_config_aneg,
2333 .aneg_done = &genphy_aneg_done,
2334 .read_status = &vsc85xx_read_status,
2335 .handle_interrupt = &vsc8584_handle_interrupt,
2336 .ack_interrupt = &vsc85xx_ack_interrupt,
2337 .config_intr = &vsc85xx_config_intr,
2338 .did_interrupt = &vsc8584_did_interrupt,
2339 .suspend = &genphy_suspend,
2340 .resume = &genphy_resume,
2341 .probe = &vsc8574_probe,
2342 .set_wol = &vsc85xx_wol_set,
2343 .get_wol = &vsc85xx_wol_get,
2344 .get_tunable = &vsc85xx_get_tunable,
2345 .set_tunable = &vsc85xx_set_tunable,
2346 .read_page = &vsc85xx_phy_read_page,
2347 .write_page = &vsc85xx_phy_write_page,
2348 .get_sset_count = &vsc85xx_get_sset_count,
2349 .get_strings = &vsc85xx_get_strings,
2350 .get_stats = &vsc85xx_get_stats,
2351},
2352{
2353 .phy_id = PHY_ID_VSC8574,
2354 .name = "Microsemi GE VSC8574 SyncE",
2355 .phy_id_mask = 0xfffffff0,
2356 /* PHY_GBIT_FEATURES */
2357 .soft_reset = &genphy_soft_reset,
2358 .config_init = &vsc8584_config_init,
2359 .config_aneg = &vsc85xx_config_aneg,
2360 .aneg_done = &genphy_aneg_done,
2361 .read_status = &vsc85xx_read_status,
2362 .ack_interrupt = &vsc85xx_ack_interrupt,
2363 .config_intr = &vsc85xx_config_intr,
2364 .did_interrupt = &vsc8584_did_interrupt,
2365 .suspend = &genphy_suspend,
2366 .resume = &genphy_resume,
2367 .probe = &vsc8574_probe,
2368 .set_wol = &vsc85xx_wol_set,
2369 .get_wol = &vsc85xx_wol_get,
2370 .get_tunable = &vsc85xx_get_tunable,
2371 .set_tunable = &vsc85xx_set_tunable,
2372 .read_page = &vsc85xx_phy_read_page,
2373 .write_page = &vsc85xx_phy_write_page,
2374 .get_sset_count = &vsc85xx_get_sset_count,
2375 .get_strings = &vsc85xx_get_strings,
2376 .get_stats = &vsc85xx_get_stats,
2377},
2378{
2379 .phy_id = PHY_ID_VSC8575,
2380 .name = "Microsemi GE VSC8575 SyncE",
2381 .phy_id_mask = 0xfffffff0,
2382 /* PHY_GBIT_FEATURES */
2383 .soft_reset = &genphy_soft_reset,
2384 .config_init = &vsc8584_config_init,
2385 .config_aneg = &vsc85xx_config_aneg,
2386 .aneg_done = &genphy_aneg_done,
2387 .read_status = &vsc85xx_read_status,
2388 .handle_interrupt = &vsc8584_handle_interrupt,
2389 .ack_interrupt = &vsc85xx_ack_interrupt,
2390 .config_intr = &vsc85xx_config_intr,
2391 .did_interrupt = &vsc8584_did_interrupt,
2392 .suspend = &genphy_suspend,
2393 .resume = &genphy_resume,
2394 .probe = &vsc8584_probe,
2395 .get_tunable = &vsc85xx_get_tunable,
2396 .set_tunable = &vsc85xx_set_tunable,
2397 .read_page = &vsc85xx_phy_read_page,
2398 .write_page = &vsc85xx_phy_write_page,
2399 .get_sset_count = &vsc85xx_get_sset_count,
2400 .get_strings = &vsc85xx_get_strings,
2401 .get_stats = &vsc85xx_get_stats,
2402},
2403{
2404 .phy_id = PHY_ID_VSC8582,
2405 .name = "Microsemi GE VSC8582 SyncE",
2406 .phy_id_mask = 0xfffffff0,
2407 /* PHY_GBIT_FEATURES */
2408 .soft_reset = &genphy_soft_reset,
2409 .config_init = &vsc8584_config_init,
2410 .config_aneg = &vsc85xx_config_aneg,
2411 .aneg_done = &genphy_aneg_done,
2412 .read_status = &vsc85xx_read_status,
2413 .handle_interrupt = &vsc8584_handle_interrupt,
2414 .ack_interrupt = &vsc85xx_ack_interrupt,
2415 .config_intr = &vsc85xx_config_intr,
2416 .did_interrupt = &vsc8584_did_interrupt,
2417 .suspend = &genphy_suspend,
2418 .resume = &genphy_resume,
2419 .probe = &vsc8584_probe,
2420 .get_tunable = &vsc85xx_get_tunable,
2421 .set_tunable = &vsc85xx_set_tunable,
2422 .read_page = &vsc85xx_phy_read_page,
2423 .write_page = &vsc85xx_phy_write_page,
2424 .get_sset_count = &vsc85xx_get_sset_count,
2425 .get_strings = &vsc85xx_get_strings,
2426 .get_stats = &vsc85xx_get_stats,
2427},
2428{
2429 .phy_id = PHY_ID_VSC8584,
2430 .name = "Microsemi GE VSC8584 SyncE",
2431 .phy_id_mask = 0xfffffff0,
2432 /* PHY_GBIT_FEATURES */
2433 .soft_reset = &genphy_soft_reset,
2434 .config_init = &vsc8584_config_init,
2435 .config_aneg = &vsc85xx_config_aneg,
2436 .aneg_done = &genphy_aneg_done,
2437 .read_status = &vsc85xx_read_status,
2438 .handle_interrupt = &vsc8584_handle_interrupt,
2439 .ack_interrupt = &vsc85xx_ack_interrupt,
2440 .config_intr = &vsc85xx_config_intr,
2441 .did_interrupt = &vsc8584_did_interrupt,
2442 .suspend = &genphy_suspend,
2443 .resume = &genphy_resume,
2444 .probe = &vsc8584_probe,
2445 .get_tunable = &vsc85xx_get_tunable,
2446 .set_tunable = &vsc85xx_set_tunable,
2447 .read_page = &vsc85xx_phy_read_page,
2448 .write_page = &vsc85xx_phy_write_page,
2449 .get_sset_count = &vsc85xx_get_sset_count,
2450 .get_strings = &vsc85xx_get_strings,
2451 .get_stats = &vsc85xx_get_stats,
2452 .link_change_notify = &vsc85xx_link_change_notify,
2453}
2454
2455};
2456
2457module_phy_driver(vsc85xx_driver);
2458
2459static struct mdio_device_id __maybe_unused vsc85xx_tbl[] = {
2460 { PHY_ID_VSC8504, 0xfffffff0, },
2461 { PHY_ID_VSC8514, 0xfffffff0, },
2462 { PHY_ID_VSC8530, 0xfffffff0, },
2463 { PHY_ID_VSC8531, 0xfffffff0, },
2464 { PHY_ID_VSC8540, 0xfffffff0, },
2465 { PHY_ID_VSC8541, 0xfffffff0, },
2466 { PHY_ID_VSC8552, 0xfffffff0, },
2467 { PHY_ID_VSC856X, 0xfffffff0, },
2468 { PHY_ID_VSC8572, 0xfffffff0, },
2469 { PHY_ID_VSC8574, 0xfffffff0, },
2470 { PHY_ID_VSC8575, 0xfffffff0, },
2471 { PHY_ID_VSC8582, 0xfffffff0, },
2472 { PHY_ID_VSC8584, 0xfffffff0, },
2473 { }
2474};
2475
2476MODULE_DEVICE_TABLE(mdio, vsc85xx_tbl);
2477
2478MODULE_DESCRIPTION("Microsemi VSC85xx PHY driver");
2479MODULE_AUTHOR("Nagaraju Lakkaraju");
2480MODULE_LICENSE("Dual MIT/GPL");