Loading...
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Marvell 88E6xxx SERDES manipulation, via SMI bus
4 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 */
9
10#ifndef _MV88E6XXX_SERDES_H
11#define _MV88E6XXX_SERDES_H
12
13#include "chip.h"
14
15struct phylink_link_state;
16
17#define MV88E6352_ADDR_SERDES 0x0f
18#define MV88E6352_SERDES_PAGE_FIBER 0x01
19#define MV88E6352_SERDES_IRQ 0x0b
20#define MV88E6352_SERDES_INT_ENABLE 0x12
21#define MV88E6352_SERDES_INT_SPEED_CHANGE BIT(14)
22#define MV88E6352_SERDES_INT_DUPLEX_CHANGE BIT(13)
23#define MV88E6352_SERDES_INT_PAGE_RX BIT(12)
24#define MV88E6352_SERDES_INT_AN_COMPLETE BIT(11)
25#define MV88E6352_SERDES_INT_LINK_CHANGE BIT(10)
26#define MV88E6352_SERDES_INT_SYMBOL_ERROR BIT(9)
27#define MV88E6352_SERDES_INT_FALSE_CARRIER BIT(8)
28#define MV88E6352_SERDES_INT_FIFO_OVER_UNDER BIT(7)
29#define MV88E6352_SERDES_INT_FIBRE_ENERGY BIT(4)
30#define MV88E6352_SERDES_INT_STATUS 0x13
31
32#define MV88E6352_SERDES_SPEC_CTRL2 0x1a
33#define MV88E6352_SERDES_OUT_AMP_MASK 0x0007
34
35#define MV88E6341_PORT5_LANE 0x15
36
37#define MV88E6390_PORT9_LANE0 0x09
38#define MV88E6390_PORT9_LANE1 0x12
39#define MV88E6390_PORT9_LANE2 0x13
40#define MV88E6390_PORT9_LANE3 0x14
41#define MV88E6390_PORT10_LANE0 0x0a
42#define MV88E6390_PORT10_LANE1 0x15
43#define MV88E6390_PORT10_LANE2 0x16
44#define MV88E6390_PORT10_LANE3 0x17
45
46/* 10GBASE-R and 10GBASE-X4/X2 */
47#define MV88E6390_10G_CTRL1 (0x1000 + MDIO_CTRL1)
48#define MV88E6390_10G_STAT1 (0x1000 + MDIO_STAT1)
49#define MV88E6390_10G_INT_ENABLE 0x9001
50#define MV88E6390_10G_INT_LINK_DOWN BIT(3)
51#define MV88E6390_10G_INT_LINK_UP BIT(2)
52#define MV88E6390_10G_INT_STATUS 0x9003
53#define MV88E6393X_10G_INT_ENABLE 0x9000
54#define MV88E6393X_10G_INT_LINK_CHANGE BIT(2)
55#define MV88E6393X_10G_INT_STATUS 0x9001
56
57/* USXGMII */
58#define MV88E6390_USXGMII_LP_STATUS 0xf0a2
59#define MV88E6390_USXGMII_PHY_STATUS 0xf0a6
60
61/* 1000BASE-X and SGMII */
62#define MV88E6390_SGMII_BMCR (0x2000 + MII_BMCR)
63#define MV88E6390_SGMII_BMSR (0x2000 + MII_BMSR)
64#define MV88E6390_SGMII_ADVERTISE (0x2000 + MII_ADVERTISE)
65#define MV88E6390_SGMII_LPA (0x2000 + MII_LPA)
66#define MV88E6390_SGMII_INT_ENABLE 0xa001
67#define MV88E6390_SGMII_INT_SPEED_CHANGE BIT(14)
68#define MV88E6390_SGMII_INT_DUPLEX_CHANGE BIT(13)
69#define MV88E6390_SGMII_INT_PAGE_RX BIT(12)
70#define MV88E6390_SGMII_INT_AN_COMPLETE BIT(11)
71#define MV88E6390_SGMII_INT_LINK_DOWN BIT(10)
72#define MV88E6390_SGMII_INT_LINK_UP BIT(9)
73#define MV88E6390_SGMII_INT_SYMBOL_ERROR BIT(8)
74#define MV88E6390_SGMII_INT_FALSE_CARRIER BIT(7)
75#define MV88E6390_SGMII_INT_STATUS 0xa002
76#define MV88E6390_SGMII_PHY_STATUS 0xa003
77#define MV88E6390_SGMII_PHY_STATUS_SPEED_MASK GENMASK(15, 14)
78#define MV88E6390_SGMII_PHY_STATUS_SPEED_1000 0x8000
79#define MV88E6390_SGMII_PHY_STATUS_SPEED_100 0x4000
80#define MV88E6390_SGMII_PHY_STATUS_SPEED_10 0x0000
81#define MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL BIT(13)
82#define MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID BIT(11)
83#define MV88E6390_SGMII_PHY_STATUS_LINK BIT(10)
84#define MV88E6390_SGMII_PHY_STATUS_TX_PAUSE BIT(3)
85#define MV88E6390_SGMII_PHY_STATUS_RX_PAUSE BIT(2)
86
87/* Packet generator pad packet checker */
88#define MV88E6390_PG_CONTROL 0xf010
89#define MV88E6390_PG_CONTROL_ENABLE_PC BIT(0)
90
91#define MV88E6393X_PORT0_LANE 0x00
92#define MV88E6393X_PORT9_LANE 0x09
93#define MV88E6393X_PORT10_LANE 0x0a
94
95/* Port Operational Configuration */
96#define MV88E6393X_SERDES_POC 0xf002
97#define MV88E6393X_SERDES_POC_PCS_1000BASEX 0x0000
98#define MV88E6393X_SERDES_POC_PCS_2500BASEX 0x0001
99#define MV88E6393X_SERDES_POC_PCS_SGMII_PHY 0x0002
100#define MV88E6393X_SERDES_POC_PCS_SGMII_MAC 0x0003
101#define MV88E6393X_SERDES_POC_PCS_5GBASER 0x0004
102#define MV88E6393X_SERDES_POC_PCS_10GBASER 0x0005
103#define MV88E6393X_SERDES_POC_PCS_USXGMII_PHY 0x0006
104#define MV88E6393X_SERDES_POC_PCS_USXGMII_MAC 0x0007
105#define MV88E6393X_SERDES_POC_PCS_MASK 0x0007
106#define MV88E6393X_SERDES_POC_RESET BIT(15)
107#define MV88E6393X_SERDES_POC_PDOWN BIT(5)
108#define MV88E6393X_SERDES_POC_AN BIT(3)
109#define MV88E6393X_SERDES_CTRL1 0xf003
110#define MV88E6393X_SERDES_CTRL1_TX_PDOWN BIT(9)
111#define MV88E6393X_SERDES_CTRL1_RX_PDOWN BIT(8)
112
113#define MV88E6393X_ERRATA_4_8_REG 0xF074
114#define MV88E6393X_ERRATA_4_8_BIT BIT(14)
115
116int mv88e6xxx_pcs_decode_state(struct device *dev, u16 bmsr, u16 lpa,
117 u16 status, struct phylink_link_state *state);
118
119int mv88e6341_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
120int mv88e6390_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
121int mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
122int mv88e6393x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
123unsigned int mv88e6352_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
124 int port);
125unsigned int mv88e6390_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
126 int port);
127int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
128int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip, int port,
129 uint8_t **data);
130size_t mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
131 uint64_t *data);
132int mv88e6390_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
133int mv88e6390_serdes_get_strings(struct mv88e6xxx_chip *chip, int port,
134 uint8_t **data);
135size_t mv88e6390_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
136 uint64_t *data);
137
138int mv88e6352_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
139void mv88e6352_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
140int mv88e6390_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
141void mv88e6390_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
142
143int mv88e6352_serdes_set_tx_amplitude(struct mv88e6xxx_chip *chip, int port,
144 int val);
145
146/* Return the (first) SERDES lane address a port is using, -errno otherwise. */
147static inline int mv88e6xxx_serdes_get_lane(struct mv88e6xxx_chip *chip,
148 int port)
149{
150 if (!chip->info->ops->serdes_get_lane)
151 return -EOPNOTSUPP;
152
153 return chip->info->ops->serdes_get_lane(chip, port);
154}
155
156static inline unsigned int
157mv88e6xxx_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
158{
159 if (!chip->info->ops->serdes_irq_mapping)
160 return 0;
161
162 return chip->info->ops->serdes_irq_mapping(chip, port);
163}
164
165extern const struct mv88e6xxx_pcs_ops mv88e6185_pcs_ops;
166extern const struct mv88e6xxx_pcs_ops mv88e6352_pcs_ops;
167extern const struct mv88e6xxx_pcs_ops mv88e6390_pcs_ops;
168extern const struct mv88e6xxx_pcs_ops mv88e6393x_pcs_ops;
169
170#endif
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Marvell 88E6xxx SERDES manipulation, via SMI bus
4 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
8 */
9
10#ifndef _MV88E6XXX_SERDES_H
11#define _MV88E6XXX_SERDES_H
12
13#include "chip.h"
14
15#define MV88E6352_ADDR_SERDES 0x0f
16#define MV88E6352_SERDES_PAGE_FIBER 0x01
17#define MV88E6352_SERDES_IRQ 0x0b
18#define MV88E6352_SERDES_INT_ENABLE 0x12
19#define MV88E6352_SERDES_INT_SPEED_CHANGE BIT(14)
20#define MV88E6352_SERDES_INT_DUPLEX_CHANGE BIT(13)
21#define MV88E6352_SERDES_INT_PAGE_RX BIT(12)
22#define MV88E6352_SERDES_INT_AN_COMPLETE BIT(11)
23#define MV88E6352_SERDES_INT_LINK_CHANGE BIT(10)
24#define MV88E6352_SERDES_INT_SYMBOL_ERROR BIT(9)
25#define MV88E6352_SERDES_INT_FALSE_CARRIER BIT(8)
26#define MV88E6352_SERDES_INT_FIFO_OVER_UNDER BIT(7)
27#define MV88E6352_SERDES_INT_FIBRE_ENERGY BIT(4)
28#define MV88E6352_SERDES_INT_STATUS 0x13
29
30
31#define MV88E6341_PORT5_LANE 0x15
32
33#define MV88E6390_PORT9_LANE0 0x09
34#define MV88E6390_PORT9_LANE1 0x12
35#define MV88E6390_PORT9_LANE2 0x13
36#define MV88E6390_PORT9_LANE3 0x14
37#define MV88E6390_PORT10_LANE0 0x0a
38#define MV88E6390_PORT10_LANE1 0x15
39#define MV88E6390_PORT10_LANE2 0x16
40#define MV88E6390_PORT10_LANE3 0x17
41
42/* 10GBASE-R and 10GBASE-X4/X2 */
43#define MV88E6390_10G_CTRL1 (0x1000 + MDIO_CTRL1)
44#define MV88E6390_10G_STAT1 (0x1000 + MDIO_STAT1)
45
46/* 1000BASE-X and SGMII */
47#define MV88E6390_SGMII_BMCR (0x2000 + MII_BMCR)
48#define MV88E6390_SGMII_BMSR (0x2000 + MII_BMSR)
49#define MV88E6390_SGMII_ADVERTISE (0x2000 + MII_ADVERTISE)
50#define MV88E6390_SGMII_LPA (0x2000 + MII_LPA)
51#define MV88E6390_SGMII_INT_ENABLE 0xa001
52#define MV88E6390_SGMII_INT_SPEED_CHANGE BIT(14)
53#define MV88E6390_SGMII_INT_DUPLEX_CHANGE BIT(13)
54#define MV88E6390_SGMII_INT_PAGE_RX BIT(12)
55#define MV88E6390_SGMII_INT_AN_COMPLETE BIT(11)
56#define MV88E6390_SGMII_INT_LINK_DOWN BIT(10)
57#define MV88E6390_SGMII_INT_LINK_UP BIT(9)
58#define MV88E6390_SGMII_INT_SYMBOL_ERROR BIT(8)
59#define MV88E6390_SGMII_INT_FALSE_CARRIER BIT(7)
60#define MV88E6390_SGMII_INT_STATUS 0xa002
61#define MV88E6390_SGMII_PHY_STATUS 0xa003
62#define MV88E6390_SGMII_PHY_STATUS_SPEED_MASK GENMASK(15, 14)
63#define MV88E6390_SGMII_PHY_STATUS_SPEED_1000 0x8000
64#define MV88E6390_SGMII_PHY_STATUS_SPEED_100 0x4000
65#define MV88E6390_SGMII_PHY_STATUS_SPEED_10 0x0000
66#define MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL BIT(13)
67#define MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID BIT(11)
68#define MV88E6390_SGMII_PHY_STATUS_LINK BIT(10)
69#define MV88E6390_SGMII_PHY_STATUS_TX_PAUSE BIT(3)
70#define MV88E6390_SGMII_PHY_STATUS_RX_PAUSE BIT(2)
71
72/* Packet generator pad packet checker */
73#define MV88E6390_PG_CONTROL 0xf010
74#define MV88E6390_PG_CONTROL_ENABLE_PC BIT(0)
75
76u8 mv88e6341_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
77u8 mv88e6352_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
78u8 mv88e6390_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
79u8 mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
80int mv88e6352_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
81 u8 lane, unsigned int mode,
82 phy_interface_t interface,
83 const unsigned long *advertise);
84int mv88e6390_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
85 u8 lane, unsigned int mode,
86 phy_interface_t interface,
87 const unsigned long *advertise);
88int mv88e6352_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
89 u8 lane, struct phylink_link_state *state);
90int mv88e6390_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
91 u8 lane, struct phylink_link_state *state);
92int mv88e6352_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
93 u8 lane);
94int mv88e6390_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
95 u8 lane);
96int mv88e6352_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
97 u8 lane, int speed, int duplex);
98int mv88e6390_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
99 u8 lane, int speed, int duplex);
100unsigned int mv88e6352_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
101 int port);
102unsigned int mv88e6390_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
103 int port);
104int mv88e6352_serdes_power(struct mv88e6xxx_chip *chip, int port, u8 lane,
105 bool on);
106int mv88e6390_serdes_power(struct mv88e6xxx_chip *chip, int port, u8 lane,
107 bool on);
108int mv88e6352_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, u8 lane,
109 bool enable);
110int mv88e6390_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, u8 lane,
111 bool enable);
112irqreturn_t mv88e6352_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
113 u8 lane);
114irqreturn_t mv88e6390_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
115 u8 lane);
116int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
117int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip,
118 int port, uint8_t *data);
119int mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
120 uint64_t *data);
121int mv88e6390_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
122int mv88e6390_serdes_get_strings(struct mv88e6xxx_chip *chip,
123 int port, uint8_t *data);
124int mv88e6390_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
125 uint64_t *data);
126
127int mv88e6352_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
128void mv88e6352_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
129int mv88e6390_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
130void mv88e6390_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
131
132/* Return the (first) SERDES lane address a port is using, 0 otherwise. */
133static inline u8 mv88e6xxx_serdes_get_lane(struct mv88e6xxx_chip *chip,
134 int port)
135{
136 if (!chip->info->ops->serdes_get_lane)
137 return 0;
138
139 return chip->info->ops->serdes_get_lane(chip, port);
140}
141
142static inline int mv88e6xxx_serdes_power_up(struct mv88e6xxx_chip *chip,
143 int port, u8 lane)
144{
145 if (!chip->info->ops->serdes_power)
146 return -EOPNOTSUPP;
147
148 return chip->info->ops->serdes_power(chip, port, lane, true);
149}
150
151static inline int mv88e6xxx_serdes_power_down(struct mv88e6xxx_chip *chip,
152 int port, u8 lane)
153{
154 if (!chip->info->ops->serdes_power)
155 return -EOPNOTSUPP;
156
157 return chip->info->ops->serdes_power(chip, port, lane, false);
158}
159
160static inline unsigned int
161mv88e6xxx_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
162{
163 if (!chip->info->ops->serdes_irq_mapping)
164 return 0;
165
166 return chip->info->ops->serdes_irq_mapping(chip, port);
167}
168
169static inline int mv88e6xxx_serdes_irq_enable(struct mv88e6xxx_chip *chip,
170 int port, u8 lane)
171{
172 if (!chip->info->ops->serdes_irq_enable)
173 return -EOPNOTSUPP;
174
175 return chip->info->ops->serdes_irq_enable(chip, port, lane, true);
176}
177
178static inline int mv88e6xxx_serdes_irq_disable(struct mv88e6xxx_chip *chip,
179 int port, u8 lane)
180{
181 if (!chip->info->ops->serdes_irq_enable)
182 return -EOPNOTSUPP;
183
184 return chip->info->ops->serdes_irq_enable(chip, port, lane, false);
185}
186
187static inline irqreturn_t
188mv88e6xxx_serdes_irq_status(struct mv88e6xxx_chip *chip, int port, u8 lane)
189{
190 if (!chip->info->ops->serdes_irq_status)
191 return IRQ_NONE;
192
193 return chip->info->ops->serdes_irq_status(chip, port, lane);
194}
195
196#endif