Loading...
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/component.h>
25#include <linux/kernel.h>
26
27#include <drm/drm_edid.h>
28#include <drm/drm_eld.h>
29#include <drm/drm_fixed.h>
30#include <drm/intel/i915_component.h>
31
32#include "i915_drv.h"
33#include "intel_atomic.h"
34#include "intel_audio.h"
35#include "intel_audio_regs.h"
36#include "intel_cdclk.h"
37#include "intel_crtc.h"
38#include "intel_de.h"
39#include "intel_display_types.h"
40#include "intel_lpe_audio.h"
41
42/**
43 * DOC: High Definition Audio over HDMI and Display Port
44 *
45 * The graphics and audio drivers together support High Definition Audio over
46 * HDMI and Display Port. The audio programming sequences are divided into audio
47 * codec and controller enable and disable sequences. The graphics driver
48 * handles the audio codec sequences, while the audio driver handles the audio
49 * controller sequences.
50 *
51 * The disable sequences must be performed before disabling the transcoder or
52 * port. The enable sequences may only be performed after enabling the
53 * transcoder and port, and after completed link training. Therefore the audio
54 * enable/disable sequences are part of the modeset sequence.
55 *
56 * The codec and controller sequences could be done either parallel or serial,
57 * but generally the ELDV/PD change in the codec sequence indicates to the audio
58 * driver that the controller sequence should start. Indeed, most of the
59 * co-operation between the graphics and audio drivers is handled via audio
60 * related registers. (The notable exception is the power management, not
61 * covered here.)
62 *
63 * The struct &i915_audio_component is used to interact between the graphics
64 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
65 * defined in graphics driver and called in audio driver. The
66 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
67 */
68
69struct intel_audio_funcs {
70 void (*audio_codec_enable)(struct intel_encoder *encoder,
71 const struct intel_crtc_state *crtc_state,
72 const struct drm_connector_state *conn_state);
73 void (*audio_codec_disable)(struct intel_encoder *encoder,
74 const struct intel_crtc_state *old_crtc_state,
75 const struct drm_connector_state *old_conn_state);
76 void (*audio_codec_get_config)(struct intel_encoder *encoder,
77 struct intel_crtc_state *crtc_state);
78};
79
80struct hdmi_aud_ncts {
81 int sample_rate;
82 int clock;
83 int n;
84 int cts;
85};
86
87static const struct {
88 int clock;
89 u32 config;
90} hdmi_audio_clock[] = {
91 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
92 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
93 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
94 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
95 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
96 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
97 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
98 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
99 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
100 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
101 { 296703, AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 },
102 { 297000, AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 },
103 { 593407, AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 },
104 { 594000, AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 },
105};
106
107/* HDMI N/CTS table */
108#define TMDS_297M 297000
109#define TMDS_296M 296703
110#define TMDS_594M 594000
111#define TMDS_593M 593407
112
113static const struct hdmi_aud_ncts hdmi_aud_ncts_24bpp[] = {
114 { 32000, TMDS_296M, 5824, 421875 },
115 { 32000, TMDS_297M, 3072, 222750 },
116 { 32000, TMDS_593M, 5824, 843750 },
117 { 32000, TMDS_594M, 3072, 445500 },
118 { 44100, TMDS_296M, 4459, 234375 },
119 { 44100, TMDS_297M, 4704, 247500 },
120 { 44100, TMDS_593M, 8918, 937500 },
121 { 44100, TMDS_594M, 9408, 990000 },
122 { 88200, TMDS_296M, 8918, 234375 },
123 { 88200, TMDS_297M, 9408, 247500 },
124 { 88200, TMDS_593M, 17836, 937500 },
125 { 88200, TMDS_594M, 18816, 990000 },
126 { 176400, TMDS_296M, 17836, 234375 },
127 { 176400, TMDS_297M, 18816, 247500 },
128 { 176400, TMDS_593M, 35672, 937500 },
129 { 176400, TMDS_594M, 37632, 990000 },
130 { 48000, TMDS_296M, 5824, 281250 },
131 { 48000, TMDS_297M, 5120, 247500 },
132 { 48000, TMDS_593M, 5824, 562500 },
133 { 48000, TMDS_594M, 6144, 594000 },
134 { 96000, TMDS_296M, 11648, 281250 },
135 { 96000, TMDS_297M, 10240, 247500 },
136 { 96000, TMDS_593M, 11648, 562500 },
137 { 96000, TMDS_594M, 12288, 594000 },
138 { 192000, TMDS_296M, 23296, 281250 },
139 { 192000, TMDS_297M, 20480, 247500 },
140 { 192000, TMDS_593M, 23296, 562500 },
141 { 192000, TMDS_594M, 24576, 594000 },
142};
143
144/* Appendix C - N & CTS values for deep color from HDMI 2.0 spec*/
145/* HDMI N/CTS table for 10 bit deep color(30 bpp)*/
146#define TMDS_371M 371250
147#define TMDS_370M 370878
148
149static const struct hdmi_aud_ncts hdmi_aud_ncts_30bpp[] = {
150 { 32000, TMDS_370M, 5824, 527344 },
151 { 32000, TMDS_371M, 6144, 556875 },
152 { 44100, TMDS_370M, 8918, 585938 },
153 { 44100, TMDS_371M, 4704, 309375 },
154 { 88200, TMDS_370M, 17836, 585938 },
155 { 88200, TMDS_371M, 9408, 309375 },
156 { 176400, TMDS_370M, 35672, 585938 },
157 { 176400, TMDS_371M, 18816, 309375 },
158 { 48000, TMDS_370M, 11648, 703125 },
159 { 48000, TMDS_371M, 5120, 309375 },
160 { 96000, TMDS_370M, 23296, 703125 },
161 { 96000, TMDS_371M, 10240, 309375 },
162 { 192000, TMDS_370M, 46592, 703125 },
163 { 192000, TMDS_371M, 20480, 309375 },
164};
165
166/* HDMI N/CTS table for 12 bit deep color(36 bpp)*/
167#define TMDS_445_5M 445500
168#define TMDS_445M 445054
169
170static const struct hdmi_aud_ncts hdmi_aud_ncts_36bpp[] = {
171 { 32000, TMDS_445M, 5824, 632813 },
172 { 32000, TMDS_445_5M, 4096, 445500 },
173 { 44100, TMDS_445M, 8918, 703125 },
174 { 44100, TMDS_445_5M, 4704, 371250 },
175 { 88200, TMDS_445M, 17836, 703125 },
176 { 88200, TMDS_445_5M, 9408, 371250 },
177 { 176400, TMDS_445M, 35672, 703125 },
178 { 176400, TMDS_445_5M, 18816, 371250 },
179 { 48000, TMDS_445M, 5824, 421875 },
180 { 48000, TMDS_445_5M, 5120, 371250 },
181 { 96000, TMDS_445M, 11648, 421875 },
182 { 96000, TMDS_445_5M, 10240, 371250 },
183 { 192000, TMDS_445M, 23296, 421875 },
184 { 192000, TMDS_445_5M, 20480, 371250 },
185};
186
187/*
188 * WA_14020863754: Implement Audio Workaround
189 * Corner case with Min Hblank Fix can cause audio hang
190 */
191static bool needs_wa_14020863754(struct drm_i915_private *i915)
192{
193 return (DISPLAY_VER(i915) == 20 || IS_BATTLEMAGE(i915));
194}
195
196/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
197static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
198{
199 struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
200 const struct drm_display_mode *adjusted_mode =
201 &crtc_state->hw.adjusted_mode;
202 int i;
203
204 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
205 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
206 break;
207 }
208
209 if (DISPLAY_VER(i915) < 12 && adjusted_mode->crtc_clock > 148500)
210 i = ARRAY_SIZE(hdmi_audio_clock);
211
212 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
213 drm_dbg_kms(&i915->drm,
214 "HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
215 adjusted_mode->crtc_clock);
216 i = 1;
217 }
218
219 drm_dbg_kms(&i915->drm,
220 "Configuring HDMI audio for pixel clock %d (0x%08x)\n",
221 hdmi_audio_clock[i].clock,
222 hdmi_audio_clock[i].config);
223
224 return hdmi_audio_clock[i].config;
225}
226
227static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
228 int rate)
229{
230 const struct hdmi_aud_ncts *hdmi_ncts_table;
231 int i, size;
232
233 if (crtc_state->pipe_bpp == 36) {
234 hdmi_ncts_table = hdmi_aud_ncts_36bpp;
235 size = ARRAY_SIZE(hdmi_aud_ncts_36bpp);
236 } else if (crtc_state->pipe_bpp == 30) {
237 hdmi_ncts_table = hdmi_aud_ncts_30bpp;
238 size = ARRAY_SIZE(hdmi_aud_ncts_30bpp);
239 } else {
240 hdmi_ncts_table = hdmi_aud_ncts_24bpp;
241 size = ARRAY_SIZE(hdmi_aud_ncts_24bpp);
242 }
243
244 for (i = 0; i < size; i++) {
245 if (rate == hdmi_ncts_table[i].sample_rate &&
246 crtc_state->port_clock == hdmi_ncts_table[i].clock) {
247 return hdmi_ncts_table[i].n;
248 }
249 }
250 return 0;
251}
252
253/* ELD buffer size in dwords */
254static int g4x_eld_buffer_size(struct drm_i915_private *i915)
255{
256 u32 tmp;
257
258 tmp = intel_de_read(i915, G4X_AUD_CNTL_ST);
259
260 return REG_FIELD_GET(G4X_ELD_BUFFER_SIZE_MASK, tmp);
261}
262
263static void g4x_audio_codec_get_config(struct intel_encoder *encoder,
264 struct intel_crtc_state *crtc_state)
265{
266 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
267 u32 *eld = (u32 *)crtc_state->eld;
268 int eld_buffer_size, len, i;
269 u32 tmp;
270
271 tmp = intel_de_read(i915, G4X_AUD_CNTL_ST);
272 if ((tmp & G4X_ELD_VALID) == 0)
273 return;
274
275 intel_de_rmw(i915, G4X_AUD_CNTL_ST, G4X_ELD_ADDRESS_MASK, 0);
276
277 eld_buffer_size = g4x_eld_buffer_size(i915);
278 len = min_t(int, sizeof(crtc_state->eld) / 4, eld_buffer_size);
279
280 for (i = 0; i < len; i++)
281 eld[i] = intel_de_read(i915, G4X_HDMIW_HDMIEDID);
282}
283
284static void g4x_audio_codec_disable(struct intel_encoder *encoder,
285 const struct intel_crtc_state *old_crtc_state,
286 const struct drm_connector_state *old_conn_state)
287{
288 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
289 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
290
291 /* Invalidate ELD */
292 intel_de_rmw(i915, G4X_AUD_CNTL_ST,
293 G4X_ELD_VALID, 0);
294
295 intel_crtc_wait_for_next_vblank(crtc);
296 intel_crtc_wait_for_next_vblank(crtc);
297}
298
299static void g4x_audio_codec_enable(struct intel_encoder *encoder,
300 const struct intel_crtc_state *crtc_state,
301 const struct drm_connector_state *conn_state)
302{
303 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
304 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
305 const u32 *eld = (const u32 *)crtc_state->eld;
306 int eld_buffer_size, len, i;
307
308 intel_crtc_wait_for_next_vblank(crtc);
309
310 intel_de_rmw(i915, G4X_AUD_CNTL_ST,
311 G4X_ELD_VALID | G4X_ELD_ADDRESS_MASK, 0);
312
313 eld_buffer_size = g4x_eld_buffer_size(i915);
314 len = min(drm_eld_size(crtc_state->eld) / 4, eld_buffer_size);
315
316 for (i = 0; i < len; i++)
317 intel_de_write(i915, G4X_HDMIW_HDMIEDID, eld[i]);
318 for (; i < eld_buffer_size; i++)
319 intel_de_write(i915, G4X_HDMIW_HDMIEDID, 0);
320
321 drm_WARN_ON(&i915->drm,
322 (intel_de_read(i915, G4X_AUD_CNTL_ST) & G4X_ELD_ADDRESS_MASK) != 0);
323
324 intel_de_rmw(i915, G4X_AUD_CNTL_ST,
325 0, G4X_ELD_VALID);
326}
327
328static void
329hsw_dp_audio_config_update(struct intel_encoder *encoder,
330 const struct intel_crtc_state *crtc_state)
331{
332 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
333 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
334
335 /* Enable time stamps. Let HW calculate Maud/Naud values */
336 intel_de_rmw(i915, HSW_AUD_CFG(cpu_transcoder),
337 AUD_CONFIG_N_VALUE_INDEX |
338 AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK |
339 AUD_CONFIG_UPPER_N_MASK |
340 AUD_CONFIG_LOWER_N_MASK |
341 AUD_CONFIG_N_PROG_ENABLE,
342 AUD_CONFIG_N_VALUE_INDEX);
343
344}
345
346static void
347hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
348 const struct intel_crtc_state *crtc_state)
349{
350 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
351 struct i915_audio_component *acomp = i915->display.audio.component;
352 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
353 enum port port = encoder->port;
354 int n, rate;
355 u32 tmp;
356
357 rate = acomp ? acomp->aud_sample_rate[port] : 0;
358
359 tmp = intel_de_read(i915, HSW_AUD_CFG(cpu_transcoder));
360 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
361 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
362 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
363 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
364
365 n = audio_config_hdmi_get_n(crtc_state, rate);
366 if (n != 0) {
367 drm_dbg_kms(&i915->drm, "using N %d\n", n);
368
369 tmp &= ~AUD_CONFIG_N_MASK;
370 tmp |= AUD_CONFIG_N(n);
371 tmp |= AUD_CONFIG_N_PROG_ENABLE;
372 } else {
373 drm_dbg_kms(&i915->drm, "using automatic N\n");
374 }
375
376 intel_de_write(i915, HSW_AUD_CFG(cpu_transcoder), tmp);
377
378 /*
379 * Let's disable "Enable CTS or M Prog bit"
380 * and let HW calculate the value
381 */
382 tmp = intel_de_read(i915, HSW_AUD_M_CTS_ENABLE(cpu_transcoder));
383 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
384 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
385 intel_de_write(i915, HSW_AUD_M_CTS_ENABLE(cpu_transcoder), tmp);
386}
387
388static void
389hsw_audio_config_update(struct intel_encoder *encoder,
390 const struct intel_crtc_state *crtc_state)
391{
392 if (intel_crtc_has_dp_encoder(crtc_state))
393 hsw_dp_audio_config_update(encoder, crtc_state);
394 else
395 hsw_hdmi_audio_config_update(encoder, crtc_state);
396}
397
398static void hsw_audio_codec_disable(struct intel_encoder *encoder,
399 const struct intel_crtc_state *old_crtc_state,
400 const struct drm_connector_state *old_conn_state)
401{
402 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
403 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
404 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
405
406 mutex_lock(&i915->display.audio.mutex);
407
408 /* Disable timestamps */
409 intel_de_rmw(i915, HSW_AUD_CFG(cpu_transcoder),
410 AUD_CONFIG_N_VALUE_INDEX |
411 AUD_CONFIG_UPPER_N_MASK |
412 AUD_CONFIG_LOWER_N_MASK,
413 AUD_CONFIG_N_PROG_ENABLE |
414 (intel_crtc_has_dp_encoder(old_crtc_state) ?
415 AUD_CONFIG_N_VALUE_INDEX : 0));
416
417 /* Invalidate ELD */
418 intel_de_rmw(i915, HSW_AUD_PIN_ELD_CP_VLD,
419 AUDIO_ELD_VALID(cpu_transcoder), 0);
420
421 intel_crtc_wait_for_next_vblank(crtc);
422 intel_crtc_wait_for_next_vblank(crtc);
423
424 /* Disable audio presence detect */
425 intel_de_rmw(i915, HSW_AUD_PIN_ELD_CP_VLD,
426 AUDIO_OUTPUT_ENABLE(cpu_transcoder), 0);
427
428 if (needs_wa_14020863754(i915))
429 intel_de_rmw(i915, AUD_CHICKENBIT_REG3, DACBE_DISABLE_MIN_HBLANK_FIX, 0);
430
431 mutex_unlock(&i915->display.audio.mutex);
432}
433
434static unsigned int calc_hblank_early_prog(struct intel_encoder *encoder,
435 const struct intel_crtc_state *crtc_state)
436{
437 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
438 unsigned int link_clks_available, link_clks_required;
439 unsigned int tu_data, tu_line, link_clks_active;
440 unsigned int h_active, h_total, hblank_delta, pixel_clk;
441 unsigned int fec_coeff, cdclk, vdsc_bppx16;
442 unsigned int link_clk, lanes;
443 unsigned int hblank_rise;
444
445 h_active = crtc_state->hw.adjusted_mode.crtc_hdisplay;
446 h_total = crtc_state->hw.adjusted_mode.crtc_htotal;
447 pixel_clk = crtc_state->hw.adjusted_mode.crtc_clock;
448 vdsc_bppx16 = crtc_state->dsc.compressed_bpp_x16;
449 cdclk = i915->display.cdclk.hw.cdclk;
450 /* fec= 0.972261, using rounding multiplier of 1000000 */
451 fec_coeff = 972261;
452 link_clk = crtc_state->port_clock;
453 lanes = crtc_state->lane_count;
454
455 drm_dbg_kms(&i915->drm,
456 "h_active = %u link_clk = %u : lanes = %u vdsc_bpp = " FXP_Q4_FMT " cdclk = %u\n",
457 h_active, link_clk, lanes, FXP_Q4_ARGS(vdsc_bppx16), cdclk);
458
459 if (WARN_ON(!link_clk || !pixel_clk || !lanes || !vdsc_bppx16 || !cdclk))
460 return 0;
461
462 link_clks_available = (h_total - h_active) * link_clk / pixel_clk - 28;
463 link_clks_required = DIV_ROUND_UP(192000 * h_total, 1000 * pixel_clk) * (48 / lanes + 2);
464
465 if (link_clks_available > link_clks_required)
466 hblank_delta = 32;
467 else
468 hblank_delta = DIV64_U64_ROUND_UP(mul_u32_u32(5 * (link_clk + cdclk), pixel_clk),
469 mul_u32_u32(link_clk, cdclk));
470
471 tu_data = div64_u64(mul_u32_u32(pixel_clk * vdsc_bppx16 * 8, 1000000),
472 mul_u32_u32(link_clk * lanes * 16, fec_coeff));
473 tu_line = div64_u64(h_active * mul_u32_u32(link_clk, fec_coeff),
474 mul_u32_u32(64 * pixel_clk, 1000000));
475 link_clks_active = (tu_line - 1) * 64 + tu_data;
476
477 hblank_rise = (link_clks_active + 6 * DIV_ROUND_UP(link_clks_active, 250) + 4) * pixel_clk / link_clk;
478
479 return h_active - hblank_rise + hblank_delta;
480}
481
482static unsigned int calc_samples_room(const struct intel_crtc_state *crtc_state)
483{
484 unsigned int h_active, h_total, pixel_clk;
485 unsigned int link_clk, lanes;
486
487 h_active = crtc_state->hw.adjusted_mode.hdisplay;
488 h_total = crtc_state->hw.adjusted_mode.htotal;
489 pixel_clk = crtc_state->hw.adjusted_mode.clock;
490 link_clk = crtc_state->port_clock;
491 lanes = crtc_state->lane_count;
492
493 return ((h_total - h_active) * link_clk - 12 * pixel_clk) /
494 (pixel_clk * (48 / lanes + 2));
495}
496
497static void enable_audio_dsc_wa(struct intel_encoder *encoder,
498 const struct intel_crtc_state *crtc_state)
499{
500 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
501 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
502 unsigned int hblank_early_prog, samples_room;
503 unsigned int val;
504
505 if (DISPLAY_VER(i915) < 11)
506 return;
507
508 val = intel_de_read(i915, AUD_CONFIG_BE);
509
510 if (DISPLAY_VER(i915) == 11)
511 val |= HBLANK_EARLY_ENABLE_ICL(cpu_transcoder);
512 else if (DISPLAY_VER(i915) >= 12)
513 val |= HBLANK_EARLY_ENABLE_TGL(cpu_transcoder);
514
515 if (crtc_state->dsc.compression_enable &&
516 crtc_state->hw.adjusted_mode.hdisplay >= 3840 &&
517 crtc_state->hw.adjusted_mode.vdisplay >= 2160) {
518 /* Get hblank early enable value required */
519 val &= ~HBLANK_START_COUNT_MASK(cpu_transcoder);
520 hblank_early_prog = calc_hblank_early_prog(encoder, crtc_state);
521 if (hblank_early_prog < 32)
522 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_32);
523 else if (hblank_early_prog < 64)
524 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_64);
525 else if (hblank_early_prog < 96)
526 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_96);
527 else
528 val |= HBLANK_START_COUNT(cpu_transcoder, HBLANK_START_COUNT_128);
529
530 /* Get samples room value required */
531 val &= ~NUMBER_SAMPLES_PER_LINE_MASK(cpu_transcoder);
532 samples_room = calc_samples_room(crtc_state);
533 if (samples_room < 3)
534 val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, samples_room);
535 else /* Program 0 i.e "All Samples available in buffer" */
536 val |= NUMBER_SAMPLES_PER_LINE(cpu_transcoder, 0x0);
537 }
538
539 intel_de_write(i915, AUD_CONFIG_BE, val);
540}
541
542static void hsw_audio_codec_enable(struct intel_encoder *encoder,
543 const struct intel_crtc_state *crtc_state,
544 const struct drm_connector_state *conn_state)
545{
546 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
548 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
549
550 mutex_lock(&i915->display.audio.mutex);
551
552 /* Enable Audio WA for 4k DSC usecases */
553 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP))
554 enable_audio_dsc_wa(encoder, crtc_state);
555
556 if (needs_wa_14020863754(i915))
557 intel_de_rmw(i915, AUD_CHICKENBIT_REG3, 0, DACBE_DISABLE_MIN_HBLANK_FIX);
558
559 /* Enable audio presence detect */
560 intel_de_rmw(i915, HSW_AUD_PIN_ELD_CP_VLD,
561 0, AUDIO_OUTPUT_ENABLE(cpu_transcoder));
562
563 intel_crtc_wait_for_next_vblank(crtc);
564
565 /* Invalidate ELD */
566 intel_de_rmw(i915, HSW_AUD_PIN_ELD_CP_VLD,
567 AUDIO_ELD_VALID(cpu_transcoder), 0);
568
569 /*
570 * The audio componenent is used to convey the ELD
571 * instead using of the hardware ELD buffer.
572 */
573
574 /* Enable timestamps */
575 hsw_audio_config_update(encoder, crtc_state);
576
577 mutex_unlock(&i915->display.audio.mutex);
578}
579
580struct ibx_audio_regs {
581 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
582};
583
584static void ibx_audio_regs_init(struct drm_i915_private *i915,
585 enum pipe pipe,
586 struct ibx_audio_regs *regs)
587{
588 if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915)) {
589 regs->hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
590 regs->aud_config = VLV_AUD_CFG(pipe);
591 regs->aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
592 regs->aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
593 } else if (HAS_PCH_CPT(i915)) {
594 regs->hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
595 regs->aud_config = CPT_AUD_CFG(pipe);
596 regs->aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
597 regs->aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
598 } else if (HAS_PCH_IBX(i915)) {
599 regs->hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
600 regs->aud_config = IBX_AUD_CFG(pipe);
601 regs->aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
602 regs->aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
603 }
604}
605
606static void ibx_audio_codec_disable(struct intel_encoder *encoder,
607 const struct intel_crtc_state *old_crtc_state,
608 const struct drm_connector_state *old_conn_state)
609{
610 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
611 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
612 enum port port = encoder->port;
613 enum pipe pipe = crtc->pipe;
614 struct ibx_audio_regs regs;
615
616 if (drm_WARN_ON(&i915->drm, port == PORT_A))
617 return;
618
619 ibx_audio_regs_init(i915, pipe, ®s);
620
621 mutex_lock(&i915->display.audio.mutex);
622
623 /* Disable timestamps */
624 intel_de_rmw(i915, regs.aud_config,
625 AUD_CONFIG_N_VALUE_INDEX |
626 AUD_CONFIG_UPPER_N_MASK |
627 AUD_CONFIG_LOWER_N_MASK,
628 AUD_CONFIG_N_PROG_ENABLE |
629 (intel_crtc_has_dp_encoder(old_crtc_state) ?
630 AUD_CONFIG_N_VALUE_INDEX : 0));
631
632 /* Invalidate ELD */
633 intel_de_rmw(i915, regs.aud_cntrl_st2,
634 IBX_ELD_VALID(port), 0);
635
636 mutex_unlock(&i915->display.audio.mutex);
637
638 intel_crtc_wait_for_next_vblank(crtc);
639 intel_crtc_wait_for_next_vblank(crtc);
640}
641
642static void ibx_audio_codec_enable(struct intel_encoder *encoder,
643 const struct intel_crtc_state *crtc_state,
644 const struct drm_connector_state *conn_state)
645{
646 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
648 enum port port = encoder->port;
649 enum pipe pipe = crtc->pipe;
650 struct ibx_audio_regs regs;
651
652 if (drm_WARN_ON(&i915->drm, port == PORT_A))
653 return;
654
655 intel_crtc_wait_for_next_vblank(crtc);
656
657 ibx_audio_regs_init(i915, pipe, ®s);
658
659 mutex_lock(&i915->display.audio.mutex);
660
661 /* Invalidate ELD */
662 intel_de_rmw(i915, regs.aud_cntrl_st2,
663 IBX_ELD_VALID(port), 0);
664
665 /*
666 * The audio componenent is used to convey the ELD
667 * instead using of the hardware ELD buffer.
668 */
669
670 /* Enable timestamps */
671 intel_de_rmw(i915, regs.aud_config,
672 AUD_CONFIG_N_VALUE_INDEX |
673 AUD_CONFIG_N_PROG_ENABLE |
674 AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK,
675 (intel_crtc_has_dp_encoder(crtc_state) ?
676 AUD_CONFIG_N_VALUE_INDEX :
677 audio_config_hdmi_pixel_clock(crtc_state)));
678
679 mutex_unlock(&i915->display.audio.mutex);
680}
681
682void intel_audio_sdp_split_update(const struct intel_crtc_state *crtc_state)
683{
684 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
685 struct drm_i915_private *i915 = to_i915(crtc->base.dev);
686 enum transcoder trans = crtc_state->cpu_transcoder;
687
688 if (HAS_DP20(i915))
689 intel_de_rmw(i915, AUD_DP_2DOT0_CTRL(trans), AUD_ENABLE_SDP_SPLIT,
690 crtc_state->sdp_split_enable ? AUD_ENABLE_SDP_SPLIT : 0);
691}
692
693bool intel_audio_compute_config(struct intel_encoder *encoder,
694 struct intel_crtc_state *crtc_state,
695 struct drm_connector_state *conn_state)
696{
697 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
698 struct drm_connector *connector = conn_state->connector;
699 const struct drm_display_mode *adjusted_mode =
700 &crtc_state->hw.adjusted_mode;
701
702 if (!connector->eld[0]) {
703 drm_dbg_kms(&i915->drm,
704 "Bogus ELD on [CONNECTOR:%d:%s]\n",
705 connector->base.id, connector->name);
706 return false;
707 }
708
709 BUILD_BUG_ON(sizeof(crtc_state->eld) != sizeof(connector->eld));
710 memcpy(crtc_state->eld, connector->eld, sizeof(crtc_state->eld));
711
712 crtc_state->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
713
714 return true;
715}
716
717/**
718 * intel_audio_codec_enable - Enable the audio codec for HD audio
719 * @encoder: encoder on which to enable audio
720 * @crtc_state: pointer to the current crtc state.
721 * @conn_state: pointer to the current connector state.
722 *
723 * The enable sequences may only be performed after enabling the transcoder and
724 * port, and after completed link training.
725 */
726void intel_audio_codec_enable(struct intel_encoder *encoder,
727 const struct intel_crtc_state *crtc_state,
728 const struct drm_connector_state *conn_state)
729{
730 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
731 struct i915_audio_component *acomp = i915->display.audio.component;
732 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
733 struct intel_connector *connector = to_intel_connector(conn_state->connector);
734 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
735 struct intel_audio_state *audio_state;
736 enum port port = encoder->port;
737
738 if (!crtc_state->has_audio)
739 return;
740
741 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s][ENCODER:%d:%s] Enable audio codec on [CRTC:%d:%s], %u bytes ELD\n",
742 connector->base.base.id, connector->base.name,
743 encoder->base.base.id, encoder->base.name,
744 crtc->base.base.id, crtc->base.name,
745 drm_eld_size(crtc_state->eld));
746
747 if (i915->display.funcs.audio)
748 i915->display.funcs.audio->audio_codec_enable(encoder,
749 crtc_state,
750 conn_state);
751
752 mutex_lock(&i915->display.audio.mutex);
753
754 audio_state = &i915->display.audio.state[cpu_transcoder];
755
756 audio_state->encoder = encoder;
757 BUILD_BUG_ON(sizeof(audio_state->eld) != sizeof(crtc_state->eld));
758 memcpy(audio_state->eld, crtc_state->eld, sizeof(audio_state->eld));
759
760 mutex_unlock(&i915->display.audio.mutex);
761
762 if (acomp && acomp->base.audio_ops &&
763 acomp->base.audio_ops->pin_eld_notify) {
764 /* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
765 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
766 cpu_transcoder = -1;
767 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
768 (int)port, (int)cpu_transcoder);
769 }
770
771 intel_lpe_audio_notify(i915, cpu_transcoder, port, crtc_state->eld,
772 crtc_state->port_clock,
773 intel_crtc_has_dp_encoder(crtc_state));
774}
775
776/**
777 * intel_audio_codec_disable - Disable the audio codec for HD audio
778 * @encoder: encoder on which to disable audio
779 * @old_crtc_state: pointer to the old crtc state.
780 * @old_conn_state: pointer to the old connector state.
781 *
782 * The disable sequences must be performed before disabling the transcoder or
783 * port.
784 */
785void intel_audio_codec_disable(struct intel_encoder *encoder,
786 const struct intel_crtc_state *old_crtc_state,
787 const struct drm_connector_state *old_conn_state)
788{
789 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
790 struct i915_audio_component *acomp = i915->display.audio.component;
791 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
792 struct intel_connector *connector = to_intel_connector(old_conn_state->connector);
793 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
794 struct intel_audio_state *audio_state;
795 enum port port = encoder->port;
796
797 if (!old_crtc_state->has_audio)
798 return;
799
800 drm_dbg_kms(&i915->drm, "[CONNECTOR:%d:%s][ENCODER:%d:%s] Disable audio codec on [CRTC:%d:%s]\n",
801 connector->base.base.id, connector->base.name,
802 encoder->base.base.id, encoder->base.name,
803 crtc->base.base.id, crtc->base.name);
804
805 if (i915->display.funcs.audio)
806 i915->display.funcs.audio->audio_codec_disable(encoder,
807 old_crtc_state,
808 old_conn_state);
809
810 mutex_lock(&i915->display.audio.mutex);
811
812 audio_state = &i915->display.audio.state[cpu_transcoder];
813
814 audio_state->encoder = NULL;
815 memset(audio_state->eld, 0, sizeof(audio_state->eld));
816
817 mutex_unlock(&i915->display.audio.mutex);
818
819 if (acomp && acomp->base.audio_ops &&
820 acomp->base.audio_ops->pin_eld_notify) {
821 /* audio drivers expect cpu_transcoder = -1 to indicate Non-MST cases */
822 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
823 cpu_transcoder = -1;
824 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
825 (int)port, (int)cpu_transcoder);
826 }
827
828 intel_lpe_audio_notify(i915, cpu_transcoder, port, NULL, 0, false);
829}
830
831static void intel_acomp_get_config(struct intel_encoder *encoder,
832 struct intel_crtc_state *crtc_state)
833{
834 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
835 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
836 struct intel_audio_state *audio_state;
837
838 mutex_lock(&i915->display.audio.mutex);
839
840 audio_state = &i915->display.audio.state[cpu_transcoder];
841
842 if (audio_state->encoder)
843 memcpy(crtc_state->eld, audio_state->eld, sizeof(audio_state->eld));
844
845 mutex_unlock(&i915->display.audio.mutex);
846}
847
848void intel_audio_codec_get_config(struct intel_encoder *encoder,
849 struct intel_crtc_state *crtc_state)
850{
851 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
852
853 if (!crtc_state->has_audio)
854 return;
855
856 if (i915->display.funcs.audio)
857 i915->display.funcs.audio->audio_codec_get_config(encoder, crtc_state);
858}
859
860static const struct intel_audio_funcs g4x_audio_funcs = {
861 .audio_codec_enable = g4x_audio_codec_enable,
862 .audio_codec_disable = g4x_audio_codec_disable,
863 .audio_codec_get_config = g4x_audio_codec_get_config,
864};
865
866static const struct intel_audio_funcs ibx_audio_funcs = {
867 .audio_codec_enable = ibx_audio_codec_enable,
868 .audio_codec_disable = ibx_audio_codec_disable,
869 .audio_codec_get_config = intel_acomp_get_config,
870};
871
872static const struct intel_audio_funcs hsw_audio_funcs = {
873 .audio_codec_enable = hsw_audio_codec_enable,
874 .audio_codec_disable = hsw_audio_codec_disable,
875 .audio_codec_get_config = intel_acomp_get_config,
876};
877
878/**
879 * intel_audio_hooks_init - Set up chip specific audio hooks
880 * @i915: device private
881 */
882void intel_audio_hooks_init(struct drm_i915_private *i915)
883{
884 if (IS_G4X(i915))
885 i915->display.funcs.audio = &g4x_audio_funcs;
886 else if (IS_VALLEYVIEW(i915) || IS_CHERRYVIEW(i915) ||
887 HAS_PCH_CPT(i915) || HAS_PCH_IBX(i915))
888 i915->display.funcs.audio = &ibx_audio_funcs;
889 else if (IS_HASWELL(i915) || DISPLAY_VER(i915) >= 8)
890 i915->display.funcs.audio = &hsw_audio_funcs;
891}
892
893struct aud_ts_cdclk_m_n {
894 u8 m;
895 u16 n;
896};
897
898void intel_audio_cdclk_change_pre(struct drm_i915_private *i915)
899{
900 if (DISPLAY_VER(i915) >= 13)
901 intel_de_rmw(i915, AUD_TS_CDCLK_M, AUD_TS_CDCLK_M_EN, 0);
902}
903
904static void get_aud_ts_cdclk_m_n(int refclk, int cdclk, struct aud_ts_cdclk_m_n *aud_ts)
905{
906 aud_ts->m = 60;
907 aud_ts->n = cdclk * aud_ts->m / 24000;
908}
909
910void intel_audio_cdclk_change_post(struct drm_i915_private *i915)
911{
912 struct aud_ts_cdclk_m_n aud_ts;
913
914 if (DISPLAY_VER(i915) >= 13) {
915 get_aud_ts_cdclk_m_n(i915->display.cdclk.hw.ref, i915->display.cdclk.hw.cdclk, &aud_ts);
916
917 intel_de_write(i915, AUD_TS_CDCLK_N, aud_ts.n);
918 intel_de_write(i915, AUD_TS_CDCLK_M, aud_ts.m | AUD_TS_CDCLK_M_EN);
919 drm_dbg_kms(&i915->drm, "aud_ts_cdclk set to M=%u, N=%u\n", aud_ts.m, aud_ts.n);
920 }
921}
922
923static int glk_force_audio_cdclk_commit(struct intel_atomic_state *state,
924 struct intel_crtc *crtc,
925 bool enable)
926{
927 struct intel_cdclk_state *cdclk_state;
928 int ret;
929
930 /* need to hold at least one crtc lock for the global state */
931 ret = drm_modeset_lock(&crtc->base.mutex, state->base.acquire_ctx);
932 if (ret)
933 return ret;
934
935 cdclk_state = intel_atomic_get_cdclk_state(state);
936 if (IS_ERR(cdclk_state))
937 return PTR_ERR(cdclk_state);
938
939 cdclk_state->force_min_cdclk = enable ? 2 * 96000 : 0;
940
941 return drm_atomic_commit(&state->base);
942}
943
944static void glk_force_audio_cdclk(struct drm_i915_private *i915,
945 bool enable)
946{
947 struct drm_modeset_acquire_ctx ctx;
948 struct drm_atomic_state *state;
949 struct intel_crtc *crtc;
950 int ret;
951
952 crtc = intel_first_crtc(i915);
953 if (!crtc)
954 return;
955
956 drm_modeset_acquire_init(&ctx, 0);
957 state = drm_atomic_state_alloc(&i915->drm);
958 if (drm_WARN_ON(&i915->drm, !state))
959 return;
960
961 state->acquire_ctx = &ctx;
962 to_intel_atomic_state(state)->internal = true;
963
964retry:
965 ret = glk_force_audio_cdclk_commit(to_intel_atomic_state(state), crtc,
966 enable);
967 if (ret == -EDEADLK) {
968 drm_atomic_state_clear(state);
969 drm_modeset_backoff(&ctx);
970 goto retry;
971 }
972
973 drm_WARN_ON(&i915->drm, ret);
974
975 drm_atomic_state_put(state);
976
977 drm_modeset_drop_locks(&ctx);
978 drm_modeset_acquire_fini(&ctx);
979}
980
981static unsigned long i915_audio_component_get_power(struct device *kdev)
982{
983 struct intel_display *display = to_intel_display(kdev);
984 struct drm_i915_private *i915 = to_i915(display->drm);
985 intel_wakeref_t wakeref;
986
987 /* Catch potential impedance mismatches before they occur! */
988 BUILD_BUG_ON(sizeof(intel_wakeref_t) > sizeof(unsigned long));
989
990 wakeref = intel_display_power_get(i915, POWER_DOMAIN_AUDIO_PLAYBACK);
991
992 if (i915->display.audio.power_refcount++ == 0) {
993 if (DISPLAY_VER(i915) >= 9) {
994 intel_de_write(i915, AUD_FREQ_CNTRL,
995 i915->display.audio.freq_cntrl);
996 drm_dbg_kms(&i915->drm,
997 "restored AUD_FREQ_CNTRL to 0x%x\n",
998 i915->display.audio.freq_cntrl);
999 }
1000
1001 /* Force CDCLK to 2*BCLK as long as we need audio powered. */
1002 if (IS_GEMINILAKE(i915))
1003 glk_force_audio_cdclk(i915, true);
1004
1005 if (DISPLAY_VER(i915) >= 10)
1006 intel_de_rmw(i915, AUD_PIN_BUF_CTL,
1007 0, AUD_PIN_BUF_ENABLE);
1008 }
1009
1010 return (unsigned long)wakeref;
1011}
1012
1013static void i915_audio_component_put_power(struct device *kdev,
1014 unsigned long cookie)
1015{
1016 struct intel_display *display = to_intel_display(kdev);
1017 struct drm_i915_private *i915 = to_i915(display->drm);
1018 intel_wakeref_t wakeref = (intel_wakeref_t)cookie;
1019
1020 /* Stop forcing CDCLK to 2*BCLK if no need for audio to be powered. */
1021 if (--i915->display.audio.power_refcount == 0)
1022 if (IS_GEMINILAKE(i915))
1023 glk_force_audio_cdclk(i915, false);
1024
1025 intel_display_power_put(i915, POWER_DOMAIN_AUDIO_PLAYBACK, wakeref);
1026}
1027
1028static void i915_audio_component_codec_wake_override(struct device *kdev,
1029 bool enable)
1030{
1031 struct intel_display *display = to_intel_display(kdev);
1032 struct drm_i915_private *i915 = to_i915(display->drm);
1033 unsigned long cookie;
1034
1035 if (DISPLAY_VER(i915) < 9)
1036 return;
1037
1038 cookie = i915_audio_component_get_power(kdev);
1039
1040 /*
1041 * Enable/disable generating the codec wake signal, overriding the
1042 * internal logic to generate the codec wake to controller.
1043 */
1044 intel_de_rmw(i915, HSW_AUD_CHICKENBIT,
1045 SKL_AUD_CODEC_WAKE_SIGNAL, 0);
1046 usleep_range(1000, 1500);
1047
1048 if (enable) {
1049 intel_de_rmw(i915, HSW_AUD_CHICKENBIT,
1050 0, SKL_AUD_CODEC_WAKE_SIGNAL);
1051 usleep_range(1000, 1500);
1052 }
1053
1054 i915_audio_component_put_power(kdev, cookie);
1055}
1056
1057/* Get CDCLK in kHz */
1058static int i915_audio_component_get_cdclk_freq(struct device *kdev)
1059{
1060 struct intel_display *display = to_intel_display(kdev);
1061 struct drm_i915_private *i915 = to_i915(display->drm);
1062
1063 if (drm_WARN_ON_ONCE(&i915->drm, !HAS_DDI(i915)))
1064 return -ENODEV;
1065
1066 return i915->display.cdclk.hw.cdclk;
1067}
1068
1069/*
1070 * get the intel audio state according to the parameter port and cpu_transcoder
1071 * MST & (cpu_transcoder >= 0): return the audio.state[cpu_transcoder].encoder],
1072 * when port is matched
1073 * MST & (cpu_transcoder < 0): this is invalid
1074 * Non-MST & (cpu_transcoder >= 0): only cpu_transcoder = 0 (the first device entry)
1075 * will get the right intel_encoder with port matched
1076 * Non-MST & (cpu_transcoder < 0): get the right intel_encoder with port matched
1077 */
1078static struct intel_audio_state *find_audio_state(struct drm_i915_private *i915,
1079 int port, int cpu_transcoder)
1080{
1081 /* MST */
1082 if (cpu_transcoder >= 0) {
1083 struct intel_audio_state *audio_state;
1084 struct intel_encoder *encoder;
1085
1086 if (drm_WARN_ON(&i915->drm,
1087 cpu_transcoder >= ARRAY_SIZE(i915->display.audio.state)))
1088 return NULL;
1089
1090 audio_state = &i915->display.audio.state[cpu_transcoder];
1091 encoder = audio_state->encoder;
1092
1093 if (encoder && encoder->port == port &&
1094 encoder->type == INTEL_OUTPUT_DP_MST)
1095 return audio_state;
1096 }
1097
1098 /* Non-MST */
1099 if (cpu_transcoder > 0)
1100 return NULL;
1101
1102 for_each_cpu_transcoder(i915, cpu_transcoder) {
1103 struct intel_audio_state *audio_state;
1104 struct intel_encoder *encoder;
1105
1106 audio_state = &i915->display.audio.state[cpu_transcoder];
1107 encoder = audio_state->encoder;
1108
1109 if (encoder && encoder->port == port &&
1110 encoder->type != INTEL_OUTPUT_DP_MST)
1111 return audio_state;
1112 }
1113
1114 return NULL;
1115}
1116
1117static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
1118 int cpu_transcoder, int rate)
1119{
1120 struct intel_display *display = to_intel_display(kdev);
1121 struct drm_i915_private *i915 = to_i915(display->drm);
1122 struct i915_audio_component *acomp = i915->display.audio.component;
1123 const struct intel_audio_state *audio_state;
1124 struct intel_encoder *encoder;
1125 struct intel_crtc *crtc;
1126 unsigned long cookie;
1127 int err = 0;
1128
1129 if (!HAS_DDI(i915))
1130 return 0;
1131
1132 cookie = i915_audio_component_get_power(kdev);
1133 mutex_lock(&i915->display.audio.mutex);
1134
1135 audio_state = find_audio_state(i915, port, cpu_transcoder);
1136 if (!audio_state) {
1137 drm_dbg_kms(&i915->drm, "Not valid for port %c\n", port_name(port));
1138 err = -ENODEV;
1139 goto unlock;
1140 }
1141
1142 encoder = audio_state->encoder;
1143
1144 /* FIXME stop using the legacy crtc pointer */
1145 crtc = to_intel_crtc(encoder->base.crtc);
1146
1147 /* port must be valid now, otherwise the cpu_transcoder will be invalid */
1148 acomp->aud_sample_rate[port] = rate;
1149
1150 /* FIXME get rid of the crtc->config stuff */
1151 hsw_audio_config_update(encoder, crtc->config);
1152
1153 unlock:
1154 mutex_unlock(&i915->display.audio.mutex);
1155 i915_audio_component_put_power(kdev, cookie);
1156 return err;
1157}
1158
1159static int i915_audio_component_get_eld(struct device *kdev, int port,
1160 int cpu_transcoder, bool *enabled,
1161 unsigned char *buf, int max_bytes)
1162{
1163 struct intel_display *display = to_intel_display(kdev);
1164 struct drm_i915_private *i915 = to_i915(display->drm);
1165 const struct intel_audio_state *audio_state;
1166 int ret = 0;
1167
1168 mutex_lock(&i915->display.audio.mutex);
1169
1170 audio_state = find_audio_state(i915, port, cpu_transcoder);
1171 if (!audio_state) {
1172 drm_dbg_kms(&i915->drm, "Not valid for port %c\n", port_name(port));
1173 mutex_unlock(&i915->display.audio.mutex);
1174 return -EINVAL;
1175 }
1176
1177 *enabled = audio_state->encoder != NULL;
1178 if (*enabled) {
1179 const u8 *eld = audio_state->eld;
1180
1181 ret = drm_eld_size(eld);
1182 memcpy(buf, eld, min(max_bytes, ret));
1183 }
1184
1185 mutex_unlock(&i915->display.audio.mutex);
1186 return ret;
1187}
1188
1189static const struct drm_audio_component_ops i915_audio_component_ops = {
1190 .owner = THIS_MODULE,
1191 .get_power = i915_audio_component_get_power,
1192 .put_power = i915_audio_component_put_power,
1193 .codec_wake_override = i915_audio_component_codec_wake_override,
1194 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
1195 .sync_audio_rate = i915_audio_component_sync_audio_rate,
1196 .get_eld = i915_audio_component_get_eld,
1197};
1198
1199static int i915_audio_component_bind(struct device *drv_kdev,
1200 struct device *hda_kdev, void *data)
1201{
1202 struct intel_display *display = to_intel_display(drv_kdev);
1203 struct drm_i915_private *i915 = to_i915(display->drm);
1204 struct i915_audio_component *acomp = data;
1205 int i;
1206
1207 if (drm_WARN_ON(&i915->drm, acomp->base.ops || acomp->base.dev))
1208 return -EEXIST;
1209
1210 if (drm_WARN_ON(&i915->drm,
1211 !device_link_add(hda_kdev, drv_kdev,
1212 DL_FLAG_STATELESS)))
1213 return -ENOMEM;
1214
1215 drm_modeset_lock_all(&i915->drm);
1216 acomp->base.ops = &i915_audio_component_ops;
1217 acomp->base.dev = drv_kdev;
1218 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
1219 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
1220 acomp->aud_sample_rate[i] = 0;
1221 i915->display.audio.component = acomp;
1222 drm_modeset_unlock_all(&i915->drm);
1223
1224 return 0;
1225}
1226
1227static void i915_audio_component_unbind(struct device *drv_kdev,
1228 struct device *hda_kdev, void *data)
1229{
1230 struct intel_display *display = to_intel_display(drv_kdev);
1231 struct drm_i915_private *i915 = to_i915(display->drm);
1232 struct i915_audio_component *acomp = data;
1233
1234 drm_modeset_lock_all(&i915->drm);
1235 acomp->base.ops = NULL;
1236 acomp->base.dev = NULL;
1237 i915->display.audio.component = NULL;
1238 drm_modeset_unlock_all(&i915->drm);
1239
1240 device_link_remove(hda_kdev, drv_kdev);
1241
1242 if (i915->display.audio.power_refcount)
1243 drm_err(&i915->drm, "audio power refcount %d after unbind\n",
1244 i915->display.audio.power_refcount);
1245}
1246
1247static const struct component_ops i915_audio_component_bind_ops = {
1248 .bind = i915_audio_component_bind,
1249 .unbind = i915_audio_component_unbind,
1250};
1251
1252#define AUD_FREQ_TMODE_SHIFT 14
1253#define AUD_FREQ_4T 0
1254#define AUD_FREQ_8T (2 << AUD_FREQ_TMODE_SHIFT)
1255#define AUD_FREQ_PULLCLKS(x) (((x) & 0x3) << 11)
1256#define AUD_FREQ_BCLK_96M BIT(4)
1257
1258#define AUD_FREQ_GEN12 (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(0) | AUD_FREQ_BCLK_96M)
1259#define AUD_FREQ_TGL_BROKEN (AUD_FREQ_8T | AUD_FREQ_PULLCLKS(2) | AUD_FREQ_BCLK_96M)
1260
1261/**
1262 * i915_audio_component_init - initialize and register the audio component
1263 * @i915: i915 device instance
1264 *
1265 * This will register with the component framework a child component which
1266 * will bind dynamically to the snd_hda_intel driver's corresponding master
1267 * component when the latter is registered. During binding the child
1268 * initializes an instance of struct i915_audio_component which it receives
1269 * from the master. The master can then start to use the interface defined by
1270 * this struct. Each side can break the binding at any point by deregistering
1271 * its own component after which each side's component unbind callback is
1272 * called.
1273 *
1274 * We ignore any error during registration and continue with reduced
1275 * functionality (i.e. without HDMI audio).
1276 */
1277static void i915_audio_component_init(struct drm_i915_private *i915)
1278{
1279 u32 aud_freq, aud_freq_init;
1280
1281 if (DISPLAY_VER(i915) >= 9) {
1282 aud_freq_init = intel_de_read(i915, AUD_FREQ_CNTRL);
1283
1284 if (DISPLAY_VER(i915) >= 12)
1285 aud_freq = AUD_FREQ_GEN12;
1286 else
1287 aud_freq = aud_freq_init;
1288
1289 /* use BIOS provided value for TGL and RKL unless it is a known bad value */
1290 if ((IS_TIGERLAKE(i915) || IS_ROCKETLAKE(i915)) &&
1291 aud_freq_init != AUD_FREQ_TGL_BROKEN)
1292 aud_freq = aud_freq_init;
1293
1294 drm_dbg_kms(&i915->drm, "use AUD_FREQ_CNTRL of 0x%x (init value 0x%x)\n",
1295 aud_freq, aud_freq_init);
1296
1297 i915->display.audio.freq_cntrl = aud_freq;
1298 }
1299
1300 /* init with current cdclk */
1301 intel_audio_cdclk_change_post(i915);
1302}
1303
1304static void i915_audio_component_register(struct drm_i915_private *i915)
1305{
1306 int ret;
1307
1308 ret = component_add_typed(i915->drm.dev,
1309 &i915_audio_component_bind_ops,
1310 I915_COMPONENT_AUDIO);
1311 if (ret < 0) {
1312 drm_err(&i915->drm,
1313 "failed to add audio component (%d)\n", ret);
1314 /* continue with reduced functionality */
1315 return;
1316 }
1317
1318 i915->display.audio.component_registered = true;
1319}
1320
1321/**
1322 * i915_audio_component_cleanup - deregister the audio component
1323 * @i915: i915 device instance
1324 *
1325 * Deregisters the audio component, breaking any existing binding to the
1326 * corresponding snd_hda_intel driver's master component.
1327 */
1328static void i915_audio_component_cleanup(struct drm_i915_private *i915)
1329{
1330 if (!i915->display.audio.component_registered)
1331 return;
1332
1333 component_del(i915->drm.dev, &i915_audio_component_bind_ops);
1334 i915->display.audio.component_registered = false;
1335}
1336
1337/**
1338 * intel_audio_init() - Initialize the audio driver either using
1339 * component framework or using lpe audio bridge
1340 * @i915: the i915 drm device private data
1341 *
1342 */
1343void intel_audio_init(struct drm_i915_private *i915)
1344{
1345 if (intel_lpe_audio_init(i915) < 0)
1346 i915_audio_component_init(i915);
1347}
1348
1349void intel_audio_register(struct drm_i915_private *i915)
1350{
1351 if (!i915->display.audio.lpe.platdev)
1352 i915_audio_component_register(i915);
1353}
1354
1355/**
1356 * intel_audio_deinit() - deinitialize the audio driver
1357 * @i915: the i915 drm device private data
1358 *
1359 */
1360void intel_audio_deinit(struct drm_i915_private *i915)
1361{
1362 if (i915->display.audio.lpe.platdev != NULL)
1363 intel_lpe_audio_teardown(i915);
1364 else
1365 i915_audio_component_cleanup(i915);
1366}
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/component.h>
25#include <linux/kernel.h>
26
27#include <drm/drm_edid.h>
28#include <drm/i915_component.h>
29
30#include "i915_drv.h"
31#include "intel_atomic.h"
32#include "intel_audio.h"
33#include "intel_cdclk.h"
34#include "intel_display_types.h"
35#include "intel_lpe_audio.h"
36
37/**
38 * DOC: High Definition Audio over HDMI and Display Port
39 *
40 * The graphics and audio drivers together support High Definition Audio over
41 * HDMI and Display Port. The audio programming sequences are divided into audio
42 * codec and controller enable and disable sequences. The graphics driver
43 * handles the audio codec sequences, while the audio driver handles the audio
44 * controller sequences.
45 *
46 * The disable sequences must be performed before disabling the transcoder or
47 * port. The enable sequences may only be performed after enabling the
48 * transcoder and port, and after completed link training. Therefore the audio
49 * enable/disable sequences are part of the modeset sequence.
50 *
51 * The codec and controller sequences could be done either parallel or serial,
52 * but generally the ELDV/PD change in the codec sequence indicates to the audio
53 * driver that the controller sequence should start. Indeed, most of the
54 * co-operation between the graphics and audio drivers is handled via audio
55 * related registers. (The notable exception is the power management, not
56 * covered here.)
57 *
58 * The struct &i915_audio_component is used to interact between the graphics
59 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
60 * defined in graphics driver and called in audio driver. The
61 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
62 */
63
64/* DP N/M table */
65#define LC_810M 810000
66#define LC_540M 540000
67#define LC_270M 270000
68#define LC_162M 162000
69
70struct dp_aud_n_m {
71 int sample_rate;
72 int clock;
73 u16 m;
74 u16 n;
75};
76
77struct hdmi_aud_ncts {
78 int sample_rate;
79 int clock;
80 int n;
81 int cts;
82};
83
84/* Values according to DP 1.4 Table 2-104 */
85static const struct dp_aud_n_m dp_aud_n_m[] = {
86 { 32000, LC_162M, 1024, 10125 },
87 { 44100, LC_162M, 784, 5625 },
88 { 48000, LC_162M, 512, 3375 },
89 { 64000, LC_162M, 2048, 10125 },
90 { 88200, LC_162M, 1568, 5625 },
91 { 96000, LC_162M, 1024, 3375 },
92 { 128000, LC_162M, 4096, 10125 },
93 { 176400, LC_162M, 3136, 5625 },
94 { 192000, LC_162M, 2048, 3375 },
95 { 32000, LC_270M, 1024, 16875 },
96 { 44100, LC_270M, 784, 9375 },
97 { 48000, LC_270M, 512, 5625 },
98 { 64000, LC_270M, 2048, 16875 },
99 { 88200, LC_270M, 1568, 9375 },
100 { 96000, LC_270M, 1024, 5625 },
101 { 128000, LC_270M, 4096, 16875 },
102 { 176400, LC_270M, 3136, 9375 },
103 { 192000, LC_270M, 2048, 5625 },
104 { 32000, LC_540M, 1024, 33750 },
105 { 44100, LC_540M, 784, 18750 },
106 { 48000, LC_540M, 512, 11250 },
107 { 64000, LC_540M, 2048, 33750 },
108 { 88200, LC_540M, 1568, 18750 },
109 { 96000, LC_540M, 1024, 11250 },
110 { 128000, LC_540M, 4096, 33750 },
111 { 176400, LC_540M, 3136, 18750 },
112 { 192000, LC_540M, 2048, 11250 },
113 { 32000, LC_810M, 1024, 50625 },
114 { 44100, LC_810M, 784, 28125 },
115 { 48000, LC_810M, 512, 16875 },
116 { 64000, LC_810M, 2048, 50625 },
117 { 88200, LC_810M, 1568, 28125 },
118 { 96000, LC_810M, 1024, 16875 },
119 { 128000, LC_810M, 4096, 50625 },
120 { 176400, LC_810M, 3136, 28125 },
121 { 192000, LC_810M, 2048, 16875 },
122};
123
124static const struct dp_aud_n_m *
125audio_config_dp_get_n_m(const struct intel_crtc_state *crtc_state, int rate)
126{
127 int i;
128
129 for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) {
130 if (rate == dp_aud_n_m[i].sample_rate &&
131 crtc_state->port_clock == dp_aud_n_m[i].clock)
132 return &dp_aud_n_m[i];
133 }
134
135 return NULL;
136}
137
138static const struct {
139 int clock;
140 u32 config;
141} hdmi_audio_clock[] = {
142 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
143 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
144 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
145 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
146 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
147 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
148 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
149 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
150 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
151 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
152 { 296703, AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 },
153 { 297000, AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 },
154 { 593407, AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 },
155 { 594000, AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 },
156};
157
158/* HDMI N/CTS table */
159#define TMDS_297M 297000
160#define TMDS_296M 296703
161#define TMDS_594M 594000
162#define TMDS_593M 593407
163
164static const struct hdmi_aud_ncts hdmi_aud_ncts_24bpp[] = {
165 { 32000, TMDS_296M, 5824, 421875 },
166 { 32000, TMDS_297M, 3072, 222750 },
167 { 32000, TMDS_593M, 5824, 843750 },
168 { 32000, TMDS_594M, 3072, 445500 },
169 { 44100, TMDS_296M, 4459, 234375 },
170 { 44100, TMDS_297M, 4704, 247500 },
171 { 44100, TMDS_593M, 8918, 937500 },
172 { 44100, TMDS_594M, 9408, 990000 },
173 { 88200, TMDS_296M, 8918, 234375 },
174 { 88200, TMDS_297M, 9408, 247500 },
175 { 88200, TMDS_593M, 17836, 937500 },
176 { 88200, TMDS_594M, 18816, 990000 },
177 { 176400, TMDS_296M, 17836, 234375 },
178 { 176400, TMDS_297M, 18816, 247500 },
179 { 176400, TMDS_593M, 35672, 937500 },
180 { 176400, TMDS_594M, 37632, 990000 },
181 { 48000, TMDS_296M, 5824, 281250 },
182 { 48000, TMDS_297M, 5120, 247500 },
183 { 48000, TMDS_593M, 5824, 562500 },
184 { 48000, TMDS_594M, 6144, 594000 },
185 { 96000, TMDS_296M, 11648, 281250 },
186 { 96000, TMDS_297M, 10240, 247500 },
187 { 96000, TMDS_593M, 11648, 562500 },
188 { 96000, TMDS_594M, 12288, 594000 },
189 { 192000, TMDS_296M, 23296, 281250 },
190 { 192000, TMDS_297M, 20480, 247500 },
191 { 192000, TMDS_593M, 23296, 562500 },
192 { 192000, TMDS_594M, 24576, 594000 },
193};
194
195/* Appendix C - N & CTS values for deep color from HDMI 2.0 spec*/
196/* HDMI N/CTS table for 10 bit deep color(30 bpp)*/
197#define TMDS_371M 371250
198#define TMDS_370M 370878
199
200static const struct hdmi_aud_ncts hdmi_aud_ncts_30bpp[] = {
201 { 32000, TMDS_370M, 5824, 527344 },
202 { 32000, TMDS_371M, 6144, 556875 },
203 { 44100, TMDS_370M, 8918, 585938 },
204 { 44100, TMDS_371M, 4704, 309375 },
205 { 88200, TMDS_370M, 17836, 585938 },
206 { 88200, TMDS_371M, 9408, 309375 },
207 { 176400, TMDS_370M, 35672, 585938 },
208 { 176400, TMDS_371M, 18816, 309375 },
209 { 48000, TMDS_370M, 11648, 703125 },
210 { 48000, TMDS_371M, 5120, 309375 },
211 { 96000, TMDS_370M, 23296, 703125 },
212 { 96000, TMDS_371M, 10240, 309375 },
213 { 192000, TMDS_370M, 46592, 703125 },
214 { 192000, TMDS_371M, 20480, 309375 },
215};
216
217/* HDMI N/CTS table for 12 bit deep color(36 bpp)*/
218#define TMDS_445_5M 445500
219#define TMDS_445M 445054
220
221static const struct hdmi_aud_ncts hdmi_aud_ncts_36bpp[] = {
222 { 32000, TMDS_445M, 5824, 632813 },
223 { 32000, TMDS_445_5M, 4096, 445500 },
224 { 44100, TMDS_445M, 8918, 703125 },
225 { 44100, TMDS_445_5M, 4704, 371250 },
226 { 88200, TMDS_445M, 17836, 703125 },
227 { 88200, TMDS_445_5M, 9408, 371250 },
228 { 176400, TMDS_445M, 35672, 703125 },
229 { 176400, TMDS_445_5M, 18816, 371250 },
230 { 48000, TMDS_445M, 5824, 421875 },
231 { 48000, TMDS_445_5M, 5120, 371250 },
232 { 96000, TMDS_445M, 11648, 421875 },
233 { 96000, TMDS_445_5M, 10240, 371250 },
234 { 192000, TMDS_445M, 23296, 421875 },
235 { 192000, TMDS_445_5M, 20480, 371250 },
236};
237
238/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
239static u32 audio_config_hdmi_pixel_clock(const struct intel_crtc_state *crtc_state)
240{
241 struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
242 const struct drm_display_mode *adjusted_mode =
243 &crtc_state->hw.adjusted_mode;
244 int i;
245
246 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
247 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
248 break;
249 }
250
251 if (INTEL_GEN(dev_priv) < 12 && adjusted_mode->crtc_clock > 148500)
252 i = ARRAY_SIZE(hdmi_audio_clock);
253
254 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
255 drm_dbg_kms(&dev_priv->drm,
256 "HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
257 adjusted_mode->crtc_clock);
258 i = 1;
259 }
260
261 drm_dbg_kms(&dev_priv->drm,
262 "Configuring HDMI audio for pixel clock %d (0x%08x)\n",
263 hdmi_audio_clock[i].clock,
264 hdmi_audio_clock[i].config);
265
266 return hdmi_audio_clock[i].config;
267}
268
269static int audio_config_hdmi_get_n(const struct intel_crtc_state *crtc_state,
270 int rate)
271{
272 const struct hdmi_aud_ncts *hdmi_ncts_table;
273 int i, size;
274
275 if (crtc_state->pipe_bpp == 36) {
276 hdmi_ncts_table = hdmi_aud_ncts_36bpp;
277 size = ARRAY_SIZE(hdmi_aud_ncts_36bpp);
278 } else if (crtc_state->pipe_bpp == 30) {
279 hdmi_ncts_table = hdmi_aud_ncts_30bpp;
280 size = ARRAY_SIZE(hdmi_aud_ncts_30bpp);
281 } else {
282 hdmi_ncts_table = hdmi_aud_ncts_24bpp;
283 size = ARRAY_SIZE(hdmi_aud_ncts_24bpp);
284 }
285
286 for (i = 0; i < size; i++) {
287 if (rate == hdmi_ncts_table[i].sample_rate &&
288 crtc_state->port_clock == hdmi_ncts_table[i].clock) {
289 return hdmi_ncts_table[i].n;
290 }
291 }
292 return 0;
293}
294
295static bool intel_eld_uptodate(struct drm_connector *connector,
296 i915_reg_t reg_eldv, u32 bits_eldv,
297 i915_reg_t reg_elda, u32 bits_elda,
298 i915_reg_t reg_edid)
299{
300 struct drm_i915_private *dev_priv = to_i915(connector->dev);
301 const u8 *eld = connector->eld;
302 u32 tmp;
303 int i;
304
305 tmp = intel_de_read(dev_priv, reg_eldv);
306 tmp &= bits_eldv;
307
308 if (!tmp)
309 return false;
310
311 tmp = intel_de_read(dev_priv, reg_elda);
312 tmp &= ~bits_elda;
313 intel_de_write(dev_priv, reg_elda, tmp);
314
315 for (i = 0; i < drm_eld_size(eld) / 4; i++)
316 if (intel_de_read(dev_priv, reg_edid) != *((const u32 *)eld + i))
317 return false;
318
319 return true;
320}
321
322static void g4x_audio_codec_disable(struct intel_encoder *encoder,
323 const struct intel_crtc_state *old_crtc_state,
324 const struct drm_connector_state *old_conn_state)
325{
326 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
327 u32 eldv, tmp;
328
329 drm_dbg_kms(&dev_priv->drm, "Disable audio codec\n");
330
331 tmp = intel_de_read(dev_priv, G4X_AUD_VID_DID);
332 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
333 eldv = G4X_ELDV_DEVCL_DEVBLC;
334 else
335 eldv = G4X_ELDV_DEVCTG;
336
337 /* Invalidate ELD */
338 tmp = intel_de_read(dev_priv, G4X_AUD_CNTL_ST);
339 tmp &= ~eldv;
340 intel_de_write(dev_priv, G4X_AUD_CNTL_ST, tmp);
341}
342
343static void g4x_audio_codec_enable(struct intel_encoder *encoder,
344 const struct intel_crtc_state *crtc_state,
345 const struct drm_connector_state *conn_state)
346{
347 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
348 struct drm_connector *connector = conn_state->connector;
349 const u8 *eld = connector->eld;
350 u32 eldv;
351 u32 tmp;
352 int len, i;
353
354 drm_dbg_kms(&dev_priv->drm, "Enable audio codec, %u bytes ELD\n",
355 drm_eld_size(eld));
356
357 tmp = intel_de_read(dev_priv, G4X_AUD_VID_DID);
358 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
359 eldv = G4X_ELDV_DEVCL_DEVBLC;
360 else
361 eldv = G4X_ELDV_DEVCTG;
362
363 if (intel_eld_uptodate(connector,
364 G4X_AUD_CNTL_ST, eldv,
365 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
366 G4X_HDMIW_HDMIEDID))
367 return;
368
369 tmp = intel_de_read(dev_priv, G4X_AUD_CNTL_ST);
370 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
371 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
372 intel_de_write(dev_priv, G4X_AUD_CNTL_ST, tmp);
373
374 len = min(drm_eld_size(eld) / 4, len);
375 drm_dbg(&dev_priv->drm, "ELD size %d\n", len);
376 for (i = 0; i < len; i++)
377 intel_de_write(dev_priv, G4X_HDMIW_HDMIEDID,
378 *((const u32 *)eld + i));
379
380 tmp = intel_de_read(dev_priv, G4X_AUD_CNTL_ST);
381 tmp |= eldv;
382 intel_de_write(dev_priv, G4X_AUD_CNTL_ST, tmp);
383}
384
385static void
386hsw_dp_audio_config_update(struct intel_encoder *encoder,
387 const struct intel_crtc_state *crtc_state)
388{
389 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
390 struct i915_audio_component *acomp = dev_priv->audio_component;
391 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
392 enum port port = encoder->port;
393 const struct dp_aud_n_m *nm;
394 int rate;
395 u32 tmp;
396
397 rate = acomp ? acomp->aud_sample_rate[port] : 0;
398 nm = audio_config_dp_get_n_m(crtc_state, rate);
399 if (nm)
400 drm_dbg_kms(&dev_priv->drm, "using Maud %u, Naud %u\n", nm->m,
401 nm->n);
402 else
403 drm_dbg_kms(&dev_priv->drm, "using automatic Maud, Naud\n");
404
405 tmp = intel_de_read(dev_priv, HSW_AUD_CFG(cpu_transcoder));
406 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
407 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
408 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
409 tmp |= AUD_CONFIG_N_VALUE_INDEX;
410
411 if (nm) {
412 tmp &= ~AUD_CONFIG_N_MASK;
413 tmp |= AUD_CONFIG_N(nm->n);
414 tmp |= AUD_CONFIG_N_PROG_ENABLE;
415 }
416
417 intel_de_write(dev_priv, HSW_AUD_CFG(cpu_transcoder), tmp);
418
419 tmp = intel_de_read(dev_priv, HSW_AUD_M_CTS_ENABLE(cpu_transcoder));
420 tmp &= ~AUD_CONFIG_M_MASK;
421 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
422 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
423
424 if (nm) {
425 tmp |= nm->m;
426 tmp |= AUD_M_CTS_M_VALUE_INDEX;
427 tmp |= AUD_M_CTS_M_PROG_ENABLE;
428 }
429
430 intel_de_write(dev_priv, HSW_AUD_M_CTS_ENABLE(cpu_transcoder), tmp);
431}
432
433static void
434hsw_hdmi_audio_config_update(struct intel_encoder *encoder,
435 const struct intel_crtc_state *crtc_state)
436{
437 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
438 struct i915_audio_component *acomp = dev_priv->audio_component;
439 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
440 enum port port = encoder->port;
441 int n, rate;
442 u32 tmp;
443
444 rate = acomp ? acomp->aud_sample_rate[port] : 0;
445
446 tmp = intel_de_read(dev_priv, HSW_AUD_CFG(cpu_transcoder));
447 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
448 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
449 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
450 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
451
452 n = audio_config_hdmi_get_n(crtc_state, rate);
453 if (n != 0) {
454 drm_dbg_kms(&dev_priv->drm, "using N %d\n", n);
455
456 tmp &= ~AUD_CONFIG_N_MASK;
457 tmp |= AUD_CONFIG_N(n);
458 tmp |= AUD_CONFIG_N_PROG_ENABLE;
459 } else {
460 drm_dbg_kms(&dev_priv->drm, "using automatic N\n");
461 }
462
463 intel_de_write(dev_priv, HSW_AUD_CFG(cpu_transcoder), tmp);
464
465 /*
466 * Let's disable "Enable CTS or M Prog bit"
467 * and let HW calculate the value
468 */
469 tmp = intel_de_read(dev_priv, HSW_AUD_M_CTS_ENABLE(cpu_transcoder));
470 tmp &= ~AUD_M_CTS_M_PROG_ENABLE;
471 tmp &= ~AUD_M_CTS_M_VALUE_INDEX;
472 intel_de_write(dev_priv, HSW_AUD_M_CTS_ENABLE(cpu_transcoder), tmp);
473}
474
475static void
476hsw_audio_config_update(struct intel_encoder *encoder,
477 const struct intel_crtc_state *crtc_state)
478{
479 if (intel_crtc_has_dp_encoder(crtc_state))
480 hsw_dp_audio_config_update(encoder, crtc_state);
481 else
482 hsw_hdmi_audio_config_update(encoder, crtc_state);
483}
484
485static void hsw_audio_codec_disable(struct intel_encoder *encoder,
486 const struct intel_crtc_state *old_crtc_state,
487 const struct drm_connector_state *old_conn_state)
488{
489 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
490 enum transcoder cpu_transcoder = old_crtc_state->cpu_transcoder;
491 u32 tmp;
492
493 drm_dbg_kms(&dev_priv->drm, "Disable audio codec on transcoder %s\n",
494 transcoder_name(cpu_transcoder));
495
496 mutex_lock(&dev_priv->av_mutex);
497
498 /* Disable timestamps */
499 tmp = intel_de_read(dev_priv, HSW_AUD_CFG(cpu_transcoder));
500 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
501 tmp |= AUD_CONFIG_N_PROG_ENABLE;
502 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
503 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
504 if (intel_crtc_has_dp_encoder(old_crtc_state))
505 tmp |= AUD_CONFIG_N_VALUE_INDEX;
506 intel_de_write(dev_priv, HSW_AUD_CFG(cpu_transcoder), tmp);
507
508 /* Invalidate ELD */
509 tmp = intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD);
510 tmp &= ~AUDIO_ELD_VALID(cpu_transcoder);
511 tmp &= ~AUDIO_OUTPUT_ENABLE(cpu_transcoder);
512 intel_de_write(dev_priv, HSW_AUD_PIN_ELD_CP_VLD, tmp);
513
514 mutex_unlock(&dev_priv->av_mutex);
515}
516
517static unsigned int calc_hblank_early_prog(struct intel_encoder *encoder,
518 const struct intel_crtc_state *crtc_state)
519{
520 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
521 unsigned int link_clks_available, link_clks_required;
522 unsigned int tu_data, tu_line, link_clks_active;
523 unsigned int h_active, h_total, hblank_delta, pixel_clk;
524 unsigned int fec_coeff, cdclk, vdsc_bpp;
525 unsigned int link_clk, lanes;
526 unsigned int hblank_rise;
527
528 h_active = crtc_state->hw.adjusted_mode.crtc_hdisplay;
529 h_total = crtc_state->hw.adjusted_mode.crtc_htotal;
530 pixel_clk = crtc_state->hw.adjusted_mode.crtc_clock;
531 vdsc_bpp = crtc_state->dsc.compressed_bpp;
532 cdclk = i915->cdclk.hw.cdclk;
533 /* fec= 0.972261, using rounding multiplier of 1000000 */
534 fec_coeff = 972261;
535 link_clk = crtc_state->port_clock;
536 lanes = crtc_state->lane_count;
537
538 drm_dbg_kms(&i915->drm, "h_active = %u link_clk = %u :"
539 "lanes = %u vdsc_bpp = %u cdclk = %u\n",
540 h_active, link_clk, lanes, vdsc_bpp, cdclk);
541
542 if (WARN_ON(!link_clk || !pixel_clk || !lanes || !vdsc_bpp || !cdclk))
543 return 0;
544
545 link_clks_available = (h_total - h_active) * link_clk / pixel_clk - 28;
546 link_clks_required = DIV_ROUND_UP(192000 * h_total, 1000 * pixel_clk) * (48 / lanes + 2);
547
548 if (link_clks_available > link_clks_required)
549 hblank_delta = 32;
550 else
551 hblank_delta = DIV64_U64_ROUND_UP(mul_u32_u32(5 * (link_clk + cdclk), pixel_clk),
552 mul_u32_u32(link_clk, cdclk));
553
554 tu_data = div64_u64(mul_u32_u32(pixel_clk * vdsc_bpp * 8, 1000000),
555 mul_u32_u32(link_clk * lanes, fec_coeff));
556 tu_line = div64_u64(h_active * mul_u32_u32(link_clk, fec_coeff),
557 mul_u32_u32(64 * pixel_clk, 1000000));
558 link_clks_active = (tu_line - 1) * 64 + tu_data;
559
560 hblank_rise = (link_clks_active + 6 * DIV_ROUND_UP(link_clks_active, 250) + 4) * pixel_clk / link_clk;
561
562 return h_active - hblank_rise + hblank_delta;
563}
564
565static unsigned int calc_samples_room(const struct intel_crtc_state *crtc_state)
566{
567 unsigned int h_active, h_total, pixel_clk;
568 unsigned int link_clk, lanes;
569
570 h_active = crtc_state->hw.adjusted_mode.hdisplay;
571 h_total = crtc_state->hw.adjusted_mode.htotal;
572 pixel_clk = crtc_state->hw.adjusted_mode.clock;
573 link_clk = crtc_state->port_clock;
574 lanes = crtc_state->lane_count;
575
576 return ((h_total - h_active) * link_clk - 12 * pixel_clk) /
577 (pixel_clk * (48 / lanes + 2));
578}
579
580static void enable_audio_dsc_wa(struct intel_encoder *encoder,
581 const struct intel_crtc_state *crtc_state)
582{
583 struct drm_i915_private *i915 = to_i915(encoder->base.dev);
584 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
585 enum pipe pipe = crtc->pipe;
586 unsigned int hblank_early_prog, samples_room;
587 unsigned int val;
588
589 if (INTEL_GEN(i915) < 11)
590 return;
591
592 val = intel_de_read(i915, AUD_CONFIG_BE);
593
594 if (INTEL_GEN(i915) == 11)
595 val |= HBLANK_EARLY_ENABLE_ICL(pipe);
596 else if (INTEL_GEN(i915) >= 12)
597 val |= HBLANK_EARLY_ENABLE_TGL(pipe);
598
599 if (crtc_state->dsc.compression_enable &&
600 (crtc_state->hw.adjusted_mode.hdisplay >= 3840 &&
601 crtc_state->hw.adjusted_mode.vdisplay >= 2160)) {
602 /* Get hblank early enable value required */
603 hblank_early_prog = calc_hblank_early_prog(encoder, crtc_state);
604 if (hblank_early_prog < 32) {
605 val &= ~HBLANK_START_COUNT_MASK(pipe);
606 val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_32);
607 } else if (hblank_early_prog < 64) {
608 val &= ~HBLANK_START_COUNT_MASK(pipe);
609 val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_64);
610 } else if (hblank_early_prog < 96) {
611 val &= ~HBLANK_START_COUNT_MASK(pipe);
612 val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_96);
613 } else {
614 val &= ~HBLANK_START_COUNT_MASK(pipe);
615 val |= HBLANK_START_COUNT(pipe, HBLANK_START_COUNT_128);
616 }
617
618 /* Get samples room value required */
619 samples_room = calc_samples_room(crtc_state);
620 if (samples_room < 3) {
621 val &= ~NUMBER_SAMPLES_PER_LINE_MASK(pipe);
622 val |= NUMBER_SAMPLES_PER_LINE(pipe, samples_room);
623 } else {
624 /* Program 0 i.e "All Samples available in buffer" */
625 val &= ~NUMBER_SAMPLES_PER_LINE_MASK(pipe);
626 val |= NUMBER_SAMPLES_PER_LINE(pipe, 0x0);
627 }
628 }
629
630 intel_de_write(i915, AUD_CONFIG_BE, val);
631}
632
633#undef ROUNDING_FACTOR
634
635static void hsw_audio_codec_enable(struct intel_encoder *encoder,
636 const struct intel_crtc_state *crtc_state,
637 const struct drm_connector_state *conn_state)
638{
639 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
640 struct drm_connector *connector = conn_state->connector;
641 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
642 const u8 *eld = connector->eld;
643 u32 tmp;
644 int len, i;
645
646 drm_dbg_kms(&dev_priv->drm,
647 "Enable audio codec on transcoder %s, %u bytes ELD\n",
648 transcoder_name(cpu_transcoder), drm_eld_size(eld));
649
650 mutex_lock(&dev_priv->av_mutex);
651
652 /* Enable Audio WA for 4k DSC usecases */
653 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP))
654 enable_audio_dsc_wa(encoder, crtc_state);
655
656 /* Enable audio presence detect, invalidate ELD */
657 tmp = intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD);
658 tmp |= AUDIO_OUTPUT_ENABLE(cpu_transcoder);
659 tmp &= ~AUDIO_ELD_VALID(cpu_transcoder);
660 intel_de_write(dev_priv, HSW_AUD_PIN_ELD_CP_VLD, tmp);
661
662 /*
663 * FIXME: We're supposed to wait for vblank here, but we have vblanks
664 * disabled during the mode set. The proper fix would be to push the
665 * rest of the setup into a vblank work item, queued here, but the
666 * infrastructure is not there yet.
667 */
668
669 /* Reset ELD write address */
670 tmp = intel_de_read(dev_priv, HSW_AUD_DIP_ELD_CTRL(cpu_transcoder));
671 tmp &= ~IBX_ELD_ADDRESS_MASK;
672 intel_de_write(dev_priv, HSW_AUD_DIP_ELD_CTRL(cpu_transcoder), tmp);
673
674 /* Up to 84 bytes of hw ELD buffer */
675 len = min(drm_eld_size(eld), 84);
676 for (i = 0; i < len / 4; i++)
677 intel_de_write(dev_priv, HSW_AUD_EDID_DATA(cpu_transcoder),
678 *((const u32 *)eld + i));
679
680 /* ELD valid */
681 tmp = intel_de_read(dev_priv, HSW_AUD_PIN_ELD_CP_VLD);
682 tmp |= AUDIO_ELD_VALID(cpu_transcoder);
683 intel_de_write(dev_priv, HSW_AUD_PIN_ELD_CP_VLD, tmp);
684
685 /* Enable timestamps */
686 hsw_audio_config_update(encoder, crtc_state);
687
688 mutex_unlock(&dev_priv->av_mutex);
689}
690
691static void ilk_audio_codec_disable(struct intel_encoder *encoder,
692 const struct intel_crtc_state *old_crtc_state,
693 const struct drm_connector_state *old_conn_state)
694{
695 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
696 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
697 enum pipe pipe = crtc->pipe;
698 enum port port = encoder->port;
699 u32 tmp, eldv;
700 i915_reg_t aud_config, aud_cntrl_st2;
701
702 drm_dbg_kms(&dev_priv->drm,
703 "Disable audio codec on [ENCODER:%d:%s], pipe %c\n",
704 encoder->base.base.id, encoder->base.name,
705 pipe_name(pipe));
706
707 if (drm_WARN_ON(&dev_priv->drm, port == PORT_A))
708 return;
709
710 if (HAS_PCH_IBX(dev_priv)) {
711 aud_config = IBX_AUD_CFG(pipe);
712 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
713 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
714 aud_config = VLV_AUD_CFG(pipe);
715 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
716 } else {
717 aud_config = CPT_AUD_CFG(pipe);
718 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
719 }
720
721 /* Disable timestamps */
722 tmp = intel_de_read(dev_priv, aud_config);
723 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
724 tmp |= AUD_CONFIG_N_PROG_ENABLE;
725 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
726 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
727 if (intel_crtc_has_dp_encoder(old_crtc_state))
728 tmp |= AUD_CONFIG_N_VALUE_INDEX;
729 intel_de_write(dev_priv, aud_config, tmp);
730
731 eldv = IBX_ELD_VALID(port);
732
733 /* Invalidate ELD */
734 tmp = intel_de_read(dev_priv, aud_cntrl_st2);
735 tmp &= ~eldv;
736 intel_de_write(dev_priv, aud_cntrl_st2, tmp);
737}
738
739static void ilk_audio_codec_enable(struct intel_encoder *encoder,
740 const struct intel_crtc_state *crtc_state,
741 const struct drm_connector_state *conn_state)
742{
743 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
744 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
745 struct drm_connector *connector = conn_state->connector;
746 enum pipe pipe = crtc->pipe;
747 enum port port = encoder->port;
748 const u8 *eld = connector->eld;
749 u32 tmp, eldv;
750 int len, i;
751 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
752
753 drm_dbg_kms(&dev_priv->drm,
754 "Enable audio codec on [ENCODER:%d:%s], pipe %c, %u bytes ELD\n",
755 encoder->base.base.id, encoder->base.name,
756 pipe_name(pipe), drm_eld_size(eld));
757
758 if (drm_WARN_ON(&dev_priv->drm, port == PORT_A))
759 return;
760
761 /*
762 * FIXME: We're supposed to wait for vblank here, but we have vblanks
763 * disabled during the mode set. The proper fix would be to push the
764 * rest of the setup into a vblank work item, queued here, but the
765 * infrastructure is not there yet.
766 */
767
768 if (HAS_PCH_IBX(dev_priv)) {
769 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
770 aud_config = IBX_AUD_CFG(pipe);
771 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
772 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
773 } else if (IS_VALLEYVIEW(dev_priv) ||
774 IS_CHERRYVIEW(dev_priv)) {
775 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
776 aud_config = VLV_AUD_CFG(pipe);
777 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
778 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
779 } else {
780 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
781 aud_config = CPT_AUD_CFG(pipe);
782 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
783 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
784 }
785
786 eldv = IBX_ELD_VALID(port);
787
788 /* Invalidate ELD */
789 tmp = intel_de_read(dev_priv, aud_cntrl_st2);
790 tmp &= ~eldv;
791 intel_de_write(dev_priv, aud_cntrl_st2, tmp);
792
793 /* Reset ELD write address */
794 tmp = intel_de_read(dev_priv, aud_cntl_st);
795 tmp &= ~IBX_ELD_ADDRESS_MASK;
796 intel_de_write(dev_priv, aud_cntl_st, tmp);
797
798 /* Up to 84 bytes of hw ELD buffer */
799 len = min(drm_eld_size(eld), 84);
800 for (i = 0; i < len / 4; i++)
801 intel_de_write(dev_priv, hdmiw_hdmiedid,
802 *((const u32 *)eld + i));
803
804 /* ELD valid */
805 tmp = intel_de_read(dev_priv, aud_cntrl_st2);
806 tmp |= eldv;
807 intel_de_write(dev_priv, aud_cntrl_st2, tmp);
808
809 /* Enable timestamps */
810 tmp = intel_de_read(dev_priv, aud_config);
811 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
812 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
813 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
814 if (intel_crtc_has_dp_encoder(crtc_state))
815 tmp |= AUD_CONFIG_N_VALUE_INDEX;
816 else
817 tmp |= audio_config_hdmi_pixel_clock(crtc_state);
818 intel_de_write(dev_priv, aud_config, tmp);
819}
820
821/**
822 * intel_audio_codec_enable - Enable the audio codec for HD audio
823 * @encoder: encoder on which to enable audio
824 * @crtc_state: pointer to the current crtc state.
825 * @conn_state: pointer to the current connector state.
826 *
827 * The enable sequences may only be performed after enabling the transcoder and
828 * port, and after completed link training.
829 */
830void intel_audio_codec_enable(struct intel_encoder *encoder,
831 const struct intel_crtc_state *crtc_state,
832 const struct drm_connector_state *conn_state)
833{
834 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
835 struct i915_audio_component *acomp = dev_priv->audio_component;
836 struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
837 struct drm_connector *connector = conn_state->connector;
838 const struct drm_display_mode *adjusted_mode =
839 &crtc_state->hw.adjusted_mode;
840 enum port port = encoder->port;
841 enum pipe pipe = crtc->pipe;
842
843 /* FIXME precompute the ELD in .compute_config() */
844 if (!connector->eld[0])
845 drm_dbg_kms(&dev_priv->drm,
846 "Bogus ELD on [CONNECTOR:%d:%s]\n",
847 connector->base.id, connector->name);
848
849 drm_dbg(&dev_priv->drm, "ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
850 connector->base.id,
851 connector->name,
852 encoder->base.base.id,
853 encoder->base.name);
854
855 connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
856
857 if (dev_priv->display.audio_codec_enable)
858 dev_priv->display.audio_codec_enable(encoder,
859 crtc_state,
860 conn_state);
861
862 mutex_lock(&dev_priv->av_mutex);
863 encoder->audio_connector = connector;
864
865 /* referred in audio callbacks */
866 dev_priv->av_enc_map[pipe] = encoder;
867 mutex_unlock(&dev_priv->av_mutex);
868
869 if (acomp && acomp->base.audio_ops &&
870 acomp->base.audio_ops->pin_eld_notify) {
871 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
872 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST))
873 pipe = -1;
874 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
875 (int) port, (int) pipe);
876 }
877
878 intel_lpe_audio_notify(dev_priv, pipe, port, connector->eld,
879 crtc_state->port_clock,
880 intel_crtc_has_dp_encoder(crtc_state));
881}
882
883/**
884 * intel_audio_codec_disable - Disable the audio codec for HD audio
885 * @encoder: encoder on which to disable audio
886 * @old_crtc_state: pointer to the old crtc state.
887 * @old_conn_state: pointer to the old connector state.
888 *
889 * The disable sequences must be performed before disabling the transcoder or
890 * port.
891 */
892void intel_audio_codec_disable(struct intel_encoder *encoder,
893 const struct intel_crtc_state *old_crtc_state,
894 const struct drm_connector_state *old_conn_state)
895{
896 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
897 struct i915_audio_component *acomp = dev_priv->audio_component;
898 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->uapi.crtc);
899 enum port port = encoder->port;
900 enum pipe pipe = crtc->pipe;
901
902 if (dev_priv->display.audio_codec_disable)
903 dev_priv->display.audio_codec_disable(encoder,
904 old_crtc_state,
905 old_conn_state);
906
907 mutex_lock(&dev_priv->av_mutex);
908 encoder->audio_connector = NULL;
909 dev_priv->av_enc_map[pipe] = NULL;
910 mutex_unlock(&dev_priv->av_mutex);
911
912 if (acomp && acomp->base.audio_ops &&
913 acomp->base.audio_ops->pin_eld_notify) {
914 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
915 if (!intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST))
916 pipe = -1;
917 acomp->base.audio_ops->pin_eld_notify(acomp->base.audio_ops->audio_ptr,
918 (int) port, (int) pipe);
919 }
920
921 intel_lpe_audio_notify(dev_priv, pipe, port, NULL, 0, false);
922}
923
924/**
925 * intel_init_audio_hooks - Set up chip specific audio hooks
926 * @dev_priv: device private
927 */
928void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
929{
930 if (IS_G4X(dev_priv)) {
931 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
932 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
933 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
934 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
935 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
936 } else if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8) {
937 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
938 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
939 } else if (HAS_PCH_SPLIT(dev_priv)) {
940 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
941 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
942 }
943}
944
945static int glk_force_audio_cdclk_commit(struct intel_atomic_state *state,
946 struct intel_crtc *crtc,
947 bool enable)
948{
949 struct intel_cdclk_state *cdclk_state;
950 int ret;
951
952 /* need to hold at least one crtc lock for the global state */
953 ret = drm_modeset_lock(&crtc->base.mutex, state->base.acquire_ctx);
954 if (ret)
955 return ret;
956
957 cdclk_state = intel_atomic_get_cdclk_state(state);
958 if (IS_ERR(cdclk_state))
959 return PTR_ERR(cdclk_state);
960
961 cdclk_state->force_min_cdclk_changed = true;
962 cdclk_state->force_min_cdclk = enable ? 2 * 96000 : 0;
963
964 ret = intel_atomic_lock_global_state(&cdclk_state->base);
965 if (ret)
966 return ret;
967
968 return drm_atomic_commit(&state->base);
969}
970
971static void glk_force_audio_cdclk(struct drm_i915_private *dev_priv,
972 bool enable)
973{
974 struct drm_modeset_acquire_ctx ctx;
975 struct drm_atomic_state *state;
976 struct intel_crtc *crtc;
977 int ret;
978
979 crtc = intel_get_first_crtc(dev_priv);
980 if (!crtc)
981 return;
982
983 drm_modeset_acquire_init(&ctx, 0);
984 state = drm_atomic_state_alloc(&dev_priv->drm);
985 if (drm_WARN_ON(&dev_priv->drm, !state))
986 return;
987
988 state->acquire_ctx = &ctx;
989
990retry:
991 ret = glk_force_audio_cdclk_commit(to_intel_atomic_state(state), crtc,
992 enable);
993 if (ret == -EDEADLK) {
994 drm_atomic_state_clear(state);
995 drm_modeset_backoff(&ctx);
996 goto retry;
997 }
998
999 drm_WARN_ON(&dev_priv->drm, ret);
1000
1001 drm_atomic_state_put(state);
1002
1003 drm_modeset_drop_locks(&ctx);
1004 drm_modeset_acquire_fini(&ctx);
1005}
1006
1007static unsigned long i915_audio_component_get_power(struct device *kdev)
1008{
1009 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1010 intel_wakeref_t ret;
1011
1012 /* Catch potential impedance mismatches before they occur! */
1013 BUILD_BUG_ON(sizeof(intel_wakeref_t) > sizeof(unsigned long));
1014
1015 ret = intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
1016
1017 if (dev_priv->audio_power_refcount++ == 0) {
1018 if (INTEL_GEN(dev_priv) >= 9) {
1019 intel_de_write(dev_priv, AUD_FREQ_CNTRL,
1020 dev_priv->audio_freq_cntrl);
1021 drm_dbg_kms(&dev_priv->drm,
1022 "restored AUD_FREQ_CNTRL to 0x%x\n",
1023 dev_priv->audio_freq_cntrl);
1024 }
1025
1026 /* Force CDCLK to 2*BCLK as long as we need audio powered. */
1027 if (IS_GEMINILAKE(dev_priv))
1028 glk_force_audio_cdclk(dev_priv, true);
1029
1030 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
1031 intel_de_write(dev_priv, AUD_PIN_BUF_CTL,
1032 (intel_de_read(dev_priv, AUD_PIN_BUF_CTL) | AUD_PIN_BUF_ENABLE));
1033 }
1034
1035 return ret;
1036}
1037
1038static void i915_audio_component_put_power(struct device *kdev,
1039 unsigned long cookie)
1040{
1041 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1042
1043 /* Stop forcing CDCLK to 2*BCLK if no need for audio to be powered. */
1044 if (--dev_priv->audio_power_refcount == 0)
1045 if (IS_GEMINILAKE(dev_priv))
1046 glk_force_audio_cdclk(dev_priv, false);
1047
1048 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO, cookie);
1049}
1050
1051static void i915_audio_component_codec_wake_override(struct device *kdev,
1052 bool enable)
1053{
1054 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1055 unsigned long cookie;
1056 u32 tmp;
1057
1058 if (INTEL_GEN(dev_priv) < 9)
1059 return;
1060
1061 cookie = i915_audio_component_get_power(kdev);
1062
1063 /*
1064 * Enable/disable generating the codec wake signal, overriding the
1065 * internal logic to generate the codec wake to controller.
1066 */
1067 tmp = intel_de_read(dev_priv, HSW_AUD_CHICKENBIT);
1068 tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
1069 intel_de_write(dev_priv, HSW_AUD_CHICKENBIT, tmp);
1070 usleep_range(1000, 1500);
1071
1072 if (enable) {
1073 tmp = intel_de_read(dev_priv, HSW_AUD_CHICKENBIT);
1074 tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
1075 intel_de_write(dev_priv, HSW_AUD_CHICKENBIT, tmp);
1076 usleep_range(1000, 1500);
1077 }
1078
1079 i915_audio_component_put_power(kdev, cookie);
1080}
1081
1082/* Get CDCLK in kHz */
1083static int i915_audio_component_get_cdclk_freq(struct device *kdev)
1084{
1085 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1086
1087 if (drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DDI(dev_priv)))
1088 return -ENODEV;
1089
1090 return dev_priv->cdclk.hw.cdclk;
1091}
1092
1093/*
1094 * get the intel_encoder according to the parameter port and pipe
1095 * intel_encoder is saved by the index of pipe
1096 * MST & (pipe >= 0): return the av_enc_map[pipe],
1097 * when port is matched
1098 * MST & (pipe < 0): this is invalid
1099 * Non-MST & (pipe >= 0): only pipe = 0 (the first device entry)
1100 * will get the right intel_encoder with port matched
1101 * Non-MST & (pipe < 0): get the right intel_encoder with port matched
1102 */
1103static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
1104 int port, int pipe)
1105{
1106 struct intel_encoder *encoder;
1107
1108 /* MST */
1109 if (pipe >= 0) {
1110 if (drm_WARN_ON(&dev_priv->drm,
1111 pipe >= ARRAY_SIZE(dev_priv->av_enc_map)))
1112 return NULL;
1113
1114 encoder = dev_priv->av_enc_map[pipe];
1115 /*
1116 * when bootup, audio driver may not know it is
1117 * MST or not. So it will poll all the port & pipe
1118 * combinations
1119 */
1120 if (encoder != NULL && encoder->port == port &&
1121 encoder->type == INTEL_OUTPUT_DP_MST)
1122 return encoder;
1123 }
1124
1125 /* Non-MST */
1126 if (pipe > 0)
1127 return NULL;
1128
1129 for_each_pipe(dev_priv, pipe) {
1130 encoder = dev_priv->av_enc_map[pipe];
1131 if (encoder == NULL)
1132 continue;
1133
1134 if (encoder->type == INTEL_OUTPUT_DP_MST)
1135 continue;
1136
1137 if (port == encoder->port)
1138 return encoder;
1139 }
1140
1141 return NULL;
1142}
1143
1144static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
1145 int pipe, int rate)
1146{
1147 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1148 struct i915_audio_component *acomp = dev_priv->audio_component;
1149 struct intel_encoder *encoder;
1150 struct intel_crtc *crtc;
1151 unsigned long cookie;
1152 int err = 0;
1153
1154 if (!HAS_DDI(dev_priv))
1155 return 0;
1156
1157 cookie = i915_audio_component_get_power(kdev);
1158 mutex_lock(&dev_priv->av_mutex);
1159
1160 /* 1. get the pipe */
1161 encoder = get_saved_enc(dev_priv, port, pipe);
1162 if (!encoder || !encoder->base.crtc) {
1163 drm_dbg_kms(&dev_priv->drm, "Not valid for port %c\n",
1164 port_name(port));
1165 err = -ENODEV;
1166 goto unlock;
1167 }
1168
1169 crtc = to_intel_crtc(encoder->base.crtc);
1170
1171 /* port must be valid now, otherwise the pipe will be invalid */
1172 acomp->aud_sample_rate[port] = rate;
1173
1174 hsw_audio_config_update(encoder, crtc->config);
1175
1176 unlock:
1177 mutex_unlock(&dev_priv->av_mutex);
1178 i915_audio_component_put_power(kdev, cookie);
1179 return err;
1180}
1181
1182static int i915_audio_component_get_eld(struct device *kdev, int port,
1183 int pipe, bool *enabled,
1184 unsigned char *buf, int max_bytes)
1185{
1186 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
1187 struct intel_encoder *intel_encoder;
1188 const u8 *eld;
1189 int ret = -EINVAL;
1190
1191 mutex_lock(&dev_priv->av_mutex);
1192
1193 intel_encoder = get_saved_enc(dev_priv, port, pipe);
1194 if (!intel_encoder) {
1195 drm_dbg_kms(&dev_priv->drm, "Not valid for port %c\n",
1196 port_name(port));
1197 mutex_unlock(&dev_priv->av_mutex);
1198 return ret;
1199 }
1200
1201 ret = 0;
1202 *enabled = intel_encoder->audio_connector != NULL;
1203 if (*enabled) {
1204 eld = intel_encoder->audio_connector->eld;
1205 ret = drm_eld_size(eld);
1206 memcpy(buf, eld, min(max_bytes, ret));
1207 }
1208
1209 mutex_unlock(&dev_priv->av_mutex);
1210 return ret;
1211}
1212
1213static const struct drm_audio_component_ops i915_audio_component_ops = {
1214 .owner = THIS_MODULE,
1215 .get_power = i915_audio_component_get_power,
1216 .put_power = i915_audio_component_put_power,
1217 .codec_wake_override = i915_audio_component_codec_wake_override,
1218 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
1219 .sync_audio_rate = i915_audio_component_sync_audio_rate,
1220 .get_eld = i915_audio_component_get_eld,
1221};
1222
1223static int i915_audio_component_bind(struct device *i915_kdev,
1224 struct device *hda_kdev, void *data)
1225{
1226 struct i915_audio_component *acomp = data;
1227 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
1228 int i;
1229
1230 if (drm_WARN_ON(&dev_priv->drm, acomp->base.ops || acomp->base.dev))
1231 return -EEXIST;
1232
1233 if (drm_WARN_ON(&dev_priv->drm,
1234 !device_link_add(hda_kdev, i915_kdev,
1235 DL_FLAG_STATELESS)))
1236 return -ENOMEM;
1237
1238 drm_modeset_lock_all(&dev_priv->drm);
1239 acomp->base.ops = &i915_audio_component_ops;
1240 acomp->base.dev = i915_kdev;
1241 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
1242 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
1243 acomp->aud_sample_rate[i] = 0;
1244 dev_priv->audio_component = acomp;
1245 drm_modeset_unlock_all(&dev_priv->drm);
1246
1247 return 0;
1248}
1249
1250static void i915_audio_component_unbind(struct device *i915_kdev,
1251 struct device *hda_kdev, void *data)
1252{
1253 struct i915_audio_component *acomp = data;
1254 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
1255
1256 drm_modeset_lock_all(&dev_priv->drm);
1257 acomp->base.ops = NULL;
1258 acomp->base.dev = NULL;
1259 dev_priv->audio_component = NULL;
1260 drm_modeset_unlock_all(&dev_priv->drm);
1261
1262 device_link_remove(hda_kdev, i915_kdev);
1263
1264 if (dev_priv->audio_power_refcount)
1265 drm_err(&dev_priv->drm, "audio power refcount %d after unbind\n",
1266 dev_priv->audio_power_refcount);
1267}
1268
1269static const struct component_ops i915_audio_component_bind_ops = {
1270 .bind = i915_audio_component_bind,
1271 .unbind = i915_audio_component_unbind,
1272};
1273
1274/**
1275 * i915_audio_component_init - initialize and register the audio component
1276 * @dev_priv: i915 device instance
1277 *
1278 * This will register with the component framework a child component which
1279 * will bind dynamically to the snd_hda_intel driver's corresponding master
1280 * component when the latter is registered. During binding the child
1281 * initializes an instance of struct i915_audio_component which it receives
1282 * from the master. The master can then start to use the interface defined by
1283 * this struct. Each side can break the binding at any point by deregistering
1284 * its own component after which each side's component unbind callback is
1285 * called.
1286 *
1287 * We ignore any error during registration and continue with reduced
1288 * functionality (i.e. without HDMI audio).
1289 */
1290static void i915_audio_component_init(struct drm_i915_private *dev_priv)
1291{
1292 int ret;
1293
1294 ret = component_add_typed(dev_priv->drm.dev,
1295 &i915_audio_component_bind_ops,
1296 I915_COMPONENT_AUDIO);
1297 if (ret < 0) {
1298 drm_err(&dev_priv->drm,
1299 "failed to add audio component (%d)\n", ret);
1300 /* continue with reduced functionality */
1301 return;
1302 }
1303
1304 if (INTEL_GEN(dev_priv) >= 9) {
1305 dev_priv->audio_freq_cntrl = intel_de_read(dev_priv,
1306 AUD_FREQ_CNTRL);
1307 drm_dbg_kms(&dev_priv->drm,
1308 "init value of AUD_FREQ_CNTRL of 0x%x\n",
1309 dev_priv->audio_freq_cntrl);
1310 }
1311
1312 dev_priv->audio_component_registered = true;
1313}
1314
1315/**
1316 * i915_audio_component_cleanup - deregister the audio component
1317 * @dev_priv: i915 device instance
1318 *
1319 * Deregisters the audio component, breaking any existing binding to the
1320 * corresponding snd_hda_intel driver's master component.
1321 */
1322static void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
1323{
1324 if (!dev_priv->audio_component_registered)
1325 return;
1326
1327 component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
1328 dev_priv->audio_component_registered = false;
1329}
1330
1331/**
1332 * intel_audio_init() - Initialize the audio driver either using
1333 * component framework or using lpe audio bridge
1334 * @dev_priv: the i915 drm device private data
1335 *
1336 */
1337void intel_audio_init(struct drm_i915_private *dev_priv)
1338{
1339 if (intel_lpe_audio_init(dev_priv) < 0)
1340 i915_audio_component_init(dev_priv);
1341}
1342
1343/**
1344 * intel_audio_deinit() - deinitialize the audio driver
1345 * @dev_priv: the i915 drm device private data
1346 *
1347 */
1348void intel_audio_deinit(struct drm_i915_private *dev_priv)
1349{
1350 if ((dev_priv)->lpe_audio.platdev != NULL)
1351 intel_lpe_audio_teardown(dev_priv);
1352 else
1353 i915_audio_component_cleanup(dev_priv);
1354}