Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#ifdef pr_fmt
32#undef pr_fmt
33#endif
34
35#define pr_fmt(fmt) "amdgpu: " fmt
36
37#ifdef dev_fmt
38#undef dev_fmt
39#endif
40
41#define dev_fmt(fmt) "amdgpu: " fmt
42
43#include "amdgpu_ctx.h"
44
45#include <linux/atomic.h>
46#include <linux/wait.h>
47#include <linux/list.h>
48#include <linux/kref.h>
49#include <linux/rbtree.h>
50#include <linux/hashtable.h>
51#include <linux/dma-fence.h>
52#include <linux/pci.h>
53
54#include <drm/ttm/ttm_bo.h>
55#include <drm/ttm/ttm_placement.h>
56
57#include <drm/amdgpu_drm.h>
58#include <drm/drm_gem.h>
59#include <drm/drm_ioctl.h>
60
61#include <kgd_kfd_interface.h>
62#include "dm_pp_interface.h"
63#include "kgd_pp_interface.h"
64
65#include "amd_shared.h"
66#include "amdgpu_mode.h"
67#include "amdgpu_ih.h"
68#include "amdgpu_irq.h"
69#include "amdgpu_ucode.h"
70#include "amdgpu_ttm.h"
71#include "amdgpu_psp.h"
72#include "amdgpu_gds.h"
73#include "amdgpu_sync.h"
74#include "amdgpu_ring.h"
75#include "amdgpu_vm.h"
76#include "amdgpu_dpm.h"
77#include "amdgpu_acp.h"
78#include "amdgpu_uvd.h"
79#include "amdgpu_vce.h"
80#include "amdgpu_vcn.h"
81#include "amdgpu_jpeg.h"
82#include "amdgpu_vpe.h"
83#include "amdgpu_umsch_mm.h"
84#include "amdgpu_gmc.h"
85#include "amdgpu_gfx.h"
86#include "amdgpu_sdma.h"
87#include "amdgpu_lsdma.h"
88#include "amdgpu_nbio.h"
89#include "amdgpu_hdp.h"
90#include "amdgpu_dm.h"
91#include "amdgpu_virt.h"
92#include "amdgpu_csa.h"
93#include "amdgpu_mes_ctx.h"
94#include "amdgpu_gart.h"
95#include "amdgpu_debugfs.h"
96#include "amdgpu_job.h"
97#include "amdgpu_bo_list.h"
98#include "amdgpu_gem.h"
99#include "amdgpu_doorbell.h"
100#include "amdgpu_amdkfd.h"
101#include "amdgpu_discovery.h"
102#include "amdgpu_mes.h"
103#include "amdgpu_umc.h"
104#include "amdgpu_mmhub.h"
105#include "amdgpu_gfxhub.h"
106#include "amdgpu_df.h"
107#include "amdgpu_smuio.h"
108#include "amdgpu_fdinfo.h"
109#include "amdgpu_mca.h"
110#include "amdgpu_aca.h"
111#include "amdgpu_ras.h"
112#include "amdgpu_xcp.h"
113#include "amdgpu_seq64.h"
114#include "amdgpu_reg_state.h"
115#if defined(CONFIG_DRM_AMD_ISP)
116#include "amdgpu_isp.h"
117#endif
118
119#define MAX_GPU_INSTANCE 64
120
121#define GFX_SLICE_PERIOD_MS 250
122
123struct amdgpu_gpu_instance {
124 struct amdgpu_device *adev;
125 int mgpu_fan_enabled;
126};
127
128struct amdgpu_mgpu_info {
129 struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE];
130 struct mutex mutex;
131 uint32_t num_gpu;
132 uint32_t num_dgpu;
133 uint32_t num_apu;
134};
135
136enum amdgpu_ss {
137 AMDGPU_SS_DRV_LOAD,
138 AMDGPU_SS_DEV_D0,
139 AMDGPU_SS_DEV_D3,
140 AMDGPU_SS_DRV_UNLOAD
141};
142
143struct amdgpu_hwip_reg_entry {
144 u32 hwip;
145 u32 inst;
146 u32 seg;
147 u32 reg_offset;
148 const char *reg_name;
149};
150
151struct amdgpu_watchdog_timer {
152 bool timeout_fatal_disable;
153 uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
154};
155
156#define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256
157
158/*
159 * Modules parameters.
160 */
161extern int amdgpu_modeset;
162extern unsigned int amdgpu_vram_limit;
163extern int amdgpu_vis_vram_limit;
164extern int amdgpu_gart_size;
165extern int amdgpu_gtt_size;
166extern int amdgpu_moverate;
167extern int amdgpu_audio;
168extern int amdgpu_disp_priority;
169extern int amdgpu_hw_i2c;
170extern int amdgpu_pcie_gen2;
171extern int amdgpu_msi;
172extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
173extern int amdgpu_dpm;
174extern int amdgpu_fw_load_type;
175extern int amdgpu_aspm;
176extern int amdgpu_runtime_pm;
177extern uint amdgpu_ip_block_mask;
178extern int amdgpu_bapm;
179extern int amdgpu_deep_color;
180extern int amdgpu_vm_size;
181extern int amdgpu_vm_block_size;
182extern int amdgpu_vm_fragment_size;
183extern int amdgpu_vm_fault_stop;
184extern int amdgpu_vm_debug;
185extern int amdgpu_vm_update_mode;
186extern int amdgpu_exp_hw_support;
187extern int amdgpu_dc;
188extern int amdgpu_sched_jobs;
189extern int amdgpu_sched_hw_submission;
190extern uint amdgpu_pcie_gen_cap;
191extern uint amdgpu_pcie_lane_cap;
192extern u64 amdgpu_cg_mask;
193extern uint amdgpu_pg_mask;
194extern uint amdgpu_sdma_phase_quantum;
195extern char *amdgpu_disable_cu;
196extern char *amdgpu_virtual_display;
197extern uint amdgpu_pp_feature_mask;
198extern uint amdgpu_force_long_training;
199extern int amdgpu_lbpw;
200extern int amdgpu_compute_multipipe;
201extern int amdgpu_gpu_recovery;
202extern int amdgpu_emu_mode;
203extern uint amdgpu_smu_memory_pool_size;
204extern int amdgpu_smu_pptable_id;
205extern uint amdgpu_dc_feature_mask;
206extern uint amdgpu_freesync_vid_mode;
207extern uint amdgpu_dc_debug_mask;
208extern uint amdgpu_dc_visual_confirm;
209extern int amdgpu_dm_abm_level;
210extern int amdgpu_backlight;
211extern int amdgpu_damage_clips;
212extern struct amdgpu_mgpu_info mgpu_info;
213extern int amdgpu_ras_enable;
214extern uint amdgpu_ras_mask;
215extern int amdgpu_bad_page_threshold;
216extern bool amdgpu_ignore_bad_page_threshold;
217extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
218extern int amdgpu_async_gfx_ring;
219extern int amdgpu_mcbp;
220extern int amdgpu_discovery;
221extern int amdgpu_mes;
222extern int amdgpu_mes_log_enable;
223extern int amdgpu_mes_kiq;
224extern int amdgpu_uni_mes;
225extern int amdgpu_noretry;
226extern int amdgpu_force_asic_type;
227extern int amdgpu_smartshift_bias;
228extern int amdgpu_use_xgmi_p2p;
229extern int amdgpu_mtype_local;
230extern bool enforce_isolation;
231#ifdef CONFIG_HSA_AMD
232extern int sched_policy;
233extern bool debug_evictions;
234extern bool no_system_mem_limit;
235extern int halt_if_hws_hang;
236extern uint amdgpu_svm_default_granularity;
237#else
238static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
239static const bool __maybe_unused debug_evictions; /* = false */
240static const bool __maybe_unused no_system_mem_limit;
241static const int __maybe_unused halt_if_hws_hang;
242#endif
243#ifdef CONFIG_HSA_AMD_P2P
244extern bool pcie_p2p;
245#endif
246
247extern int amdgpu_tmz;
248extern int amdgpu_reset_method;
249
250#ifdef CONFIG_DRM_AMDGPU_SI
251extern int amdgpu_si_support;
252#endif
253#ifdef CONFIG_DRM_AMDGPU_CIK
254extern int amdgpu_cik_support;
255#endif
256extern int amdgpu_num_kcq;
257
258#define AMDGPU_VCNFW_LOG_SIZE (32 * 1024)
259#define AMDGPU_UMSCHFW_LOG_SIZE (32 * 1024)
260extern int amdgpu_vcnfw_log;
261extern int amdgpu_sg_display;
262extern int amdgpu_umsch_mm;
263extern int amdgpu_seamless;
264extern int amdgpu_umsch_mm_fwlog;
265
266extern int amdgpu_user_partt_mode;
267extern int amdgpu_agp;
268
269extern int amdgpu_wbrf;
270
271#define AMDGPU_VM_MAX_NUM_CTX 4096
272#define AMDGPU_SG_THRESHOLD (256*1024*1024)
273#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
274#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
275#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
276#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
277#define AMDGPUFB_CONN_LIMIT 4
278#define AMDGPU_BIOS_NUM_SCRATCH 16
279
280#define AMDGPU_VBIOS_VGA_ALLOCATION (9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
281
282/* hard reset data */
283#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
284
285/* reset flags */
286#define AMDGPU_RESET_GFX (1 << 0)
287#define AMDGPU_RESET_COMPUTE (1 << 1)
288#define AMDGPU_RESET_DMA (1 << 2)
289#define AMDGPU_RESET_CP (1 << 3)
290#define AMDGPU_RESET_GRBM (1 << 4)
291#define AMDGPU_RESET_DMA1 (1 << 5)
292#define AMDGPU_RESET_RLC (1 << 6)
293#define AMDGPU_RESET_SEM (1 << 7)
294#define AMDGPU_RESET_IH (1 << 8)
295#define AMDGPU_RESET_VMC (1 << 9)
296#define AMDGPU_RESET_MC (1 << 10)
297#define AMDGPU_RESET_DISPLAY (1 << 11)
298#define AMDGPU_RESET_UVD (1 << 12)
299#define AMDGPU_RESET_VCE (1 << 13)
300#define AMDGPU_RESET_VCE1 (1 << 14)
301
302/* reset mask */
303#define AMDGPU_RESET_TYPE_FULL (1 << 0) /* full adapter reset, mode1/mode2/BACO/etc. */
304#define AMDGPU_RESET_TYPE_SOFT_RESET (1 << 1) /* IP level soft reset */
305#define AMDGPU_RESET_TYPE_PER_QUEUE (1 << 2) /* per queue */
306#define AMDGPU_RESET_TYPE_PER_PIPE (1 << 3) /* per pipe */
307
308/* max cursor sizes (in pixels) */
309#define CIK_CURSOR_WIDTH 128
310#define CIK_CURSOR_HEIGHT 128
311
312/* smart shift bias level limits */
313#define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
314#define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
315
316/* Extra time delay(in ms) to eliminate the influence of temperature momentary fluctuation */
317#define AMDGPU_SWCTF_EXTRA_DELAY 50
318
319struct amdgpu_xcp_mgr;
320struct amdgpu_device;
321struct amdgpu_irq_src;
322struct amdgpu_fpriv;
323struct amdgpu_bo_va_mapping;
324struct kfd_vm_fault_info;
325struct amdgpu_hive_info;
326struct amdgpu_reset_context;
327struct amdgpu_reset_control;
328
329enum amdgpu_cp_irq {
330 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
331 AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
332 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
333 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
334 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
335 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
336 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
337 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
338 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
339 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
340
341 AMDGPU_CP_IRQ_LAST
342};
343
344enum amdgpu_thermal_irq {
345 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
346 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
347
348 AMDGPU_THERMAL_IRQ_LAST
349};
350
351enum amdgpu_kiq_irq {
352 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
353 AMDGPU_CP_KIQ_IRQ_LAST
354};
355#define SRIOV_USEC_TIMEOUT 1200000 /* wait 12 * 100ms for SRIOV */
356#define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */
357#define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */
358#define MAX_KIQ_REG_TRY 1000
359
360int amdgpu_device_ip_set_clockgating_state(void *dev,
361 enum amd_ip_block_type block_type,
362 enum amd_clockgating_state state);
363int amdgpu_device_ip_set_powergating_state(void *dev,
364 enum amd_ip_block_type block_type,
365 enum amd_powergating_state state);
366void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
367 u64 *flags);
368int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
369 enum amd_ip_block_type block_type);
370bool amdgpu_device_ip_is_valid(struct amdgpu_device *adev,
371 enum amd_ip_block_type block_type);
372int amdgpu_ip_block_suspend(struct amdgpu_ip_block *ip_block);
373
374int amdgpu_ip_block_resume(struct amdgpu_ip_block *ip_block);
375
376#define AMDGPU_MAX_IP_NUM 16
377
378struct amdgpu_ip_block_status {
379 bool valid;
380 bool sw;
381 bool hw;
382 bool late_initialized;
383 bool hang;
384};
385
386struct amdgpu_ip_block_version {
387 const enum amd_ip_block_type type;
388 const u32 major;
389 const u32 minor;
390 const u32 rev;
391 const struct amd_ip_funcs *funcs;
392};
393
394struct amdgpu_ip_block {
395 struct amdgpu_ip_block_status status;
396 const struct amdgpu_ip_block_version *version;
397 struct amdgpu_device *adev;
398};
399
400int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
401 enum amd_ip_block_type type,
402 u32 major, u32 minor);
403
404struct amdgpu_ip_block *
405amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
406 enum amd_ip_block_type type);
407
408int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
409 const struct amdgpu_ip_block_version *ip_block_version);
410
411/*
412 * BIOS.
413 */
414bool amdgpu_get_bios(struct amdgpu_device *adev);
415bool amdgpu_read_bios(struct amdgpu_device *adev);
416bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
417 u8 *bios, u32 length_bytes);
418/*
419 * Clocks
420 */
421
422#define AMDGPU_MAX_PPLL 3
423
424struct amdgpu_clock {
425 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
426 struct amdgpu_pll spll;
427 struct amdgpu_pll mpll;
428 /* 10 Khz units */
429 uint32_t default_mclk;
430 uint32_t default_sclk;
431 uint32_t default_dispclk;
432 uint32_t current_dispclk;
433 uint32_t dp_extclk;
434 uint32_t max_pixel_clock;
435};
436
437/* sub-allocation manager, it has to be protected by another lock.
438 * By conception this is an helper for other part of the driver
439 * like the indirect buffer or semaphore, which both have their
440 * locking.
441 *
442 * Principe is simple, we keep a list of sub allocation in offset
443 * order (first entry has offset == 0, last entry has the highest
444 * offset).
445 *
446 * When allocating new object we first check if there is room at
447 * the end total_size - (last_object_offset + last_object_size) >=
448 * alloc_size. If so we allocate new object there.
449 *
450 * When there is not enough room at the end, we start waiting for
451 * each sub object until we reach object_offset+object_size >=
452 * alloc_size, this object then become the sub object we return.
453 *
454 * Alignment can't be bigger than page size.
455 *
456 * Hole are not considered for allocation to keep things simple.
457 * Assumption is that there won't be hole (all object on same
458 * alignment).
459 */
460
461struct amdgpu_sa_manager {
462 struct drm_suballoc_manager base;
463 struct amdgpu_bo *bo;
464 uint64_t gpu_addr;
465 void *cpu_ptr;
466};
467
468int amdgpu_fence_slab_init(void);
469void amdgpu_fence_slab_fini(void);
470
471/*
472 * IRQS.
473 */
474
475struct amdgpu_flip_work {
476 struct delayed_work flip_work;
477 struct work_struct unpin_work;
478 struct amdgpu_device *adev;
479 int crtc_id;
480 u32 target_vblank;
481 uint64_t base;
482 struct drm_pending_vblank_event *event;
483 struct amdgpu_bo *old_abo;
484 unsigned shared_count;
485 struct dma_fence **shared;
486 struct dma_fence_cb cb;
487 bool async;
488};
489
490
491/*
492 * file private structure
493 */
494
495struct amdgpu_fpriv {
496 struct amdgpu_vm vm;
497 struct amdgpu_bo_va *prt_va;
498 struct amdgpu_bo_va *csa_va;
499 struct amdgpu_bo_va *seq64_va;
500 struct mutex bo_list_lock;
501 struct idr bo_list_handles;
502 struct amdgpu_ctx_mgr ctx_mgr;
503 /** GPU partition selection */
504 uint32_t xcp_id;
505};
506
507int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
508
509/*
510 * Writeback
511 */
512#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
513
514struct amdgpu_wb {
515 struct amdgpu_bo *wb_obj;
516 volatile uint32_t *wb;
517 uint64_t gpu_addr;
518 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
519 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
520 spinlock_t lock;
521};
522
523int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
524void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
525
526/*
527 * Benchmarking
528 */
529int amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
530
531/*
532 * ASIC specific register table accessible by UMD
533 */
534struct amdgpu_allowed_register_entry {
535 uint32_t reg_offset;
536 bool grbm_indexed;
537};
538
539/**
540 * enum amd_reset_method - Methods for resetting AMD GPU devices
541 *
542 * @AMD_RESET_METHOD_NONE: The device will not be reset.
543 * @AMD_RESET_LEGACY: Method reserved for SI, CIK and VI ASICs.
544 * @AMD_RESET_MODE0: Reset the entire ASIC. Not currently available for the
545 * any device.
546 * @AMD_RESET_MODE1: Resets all IP blocks on the ASIC (SDMA, GFX, VCN, etc.)
547 * individually. Suitable only for some discrete GPU, not
548 * available for all ASICs.
549 * @AMD_RESET_MODE2: Resets a lesser level of IPs compared to MODE1. Which IPs
550 * are reset depends on the ASIC. Notably doesn't reset IPs
551 * shared with the CPU on APUs or the memory controllers (so
552 * VRAM is not lost). Not available on all ASICs.
553 * @AMD_RESET_BACO: BACO (Bus Alive, Chip Off) method powers off and on the card
554 * but without powering off the PCI bus. Suitable only for
555 * discrete GPUs.
556 * @AMD_RESET_PCI: Does a full bus reset using core Linux subsystem PCI reset
557 * and does a secondary bus reset or FLR, depending on what the
558 * underlying hardware supports.
559 *
560 * Methods available for AMD GPU driver for resetting the device. Not all
561 * methods are suitable for every device. User can override the method using
562 * module parameter `reset_method`.
563 */
564enum amd_reset_method {
565 AMD_RESET_METHOD_NONE = -1,
566 AMD_RESET_METHOD_LEGACY = 0,
567 AMD_RESET_METHOD_MODE0,
568 AMD_RESET_METHOD_MODE1,
569 AMD_RESET_METHOD_MODE2,
570 AMD_RESET_METHOD_BACO,
571 AMD_RESET_METHOD_PCI,
572 AMD_RESET_METHOD_ON_INIT,
573};
574
575struct amdgpu_video_codec_info {
576 u32 codec_type;
577 u32 max_width;
578 u32 max_height;
579 u32 max_pixels_per_frame;
580 u32 max_level;
581};
582
583#define codec_info_build(type, width, height, level) \
584 .codec_type = type,\
585 .max_width = width,\
586 .max_height = height,\
587 .max_pixels_per_frame = height * width,\
588 .max_level = level,
589
590struct amdgpu_video_codecs {
591 const u32 codec_count;
592 const struct amdgpu_video_codec_info *codec_array;
593};
594
595/*
596 * ASIC specific functions.
597 */
598struct amdgpu_asic_funcs {
599 bool (*read_disabled_bios)(struct amdgpu_device *adev);
600 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
601 u8 *bios, u32 length_bytes);
602 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
603 u32 sh_num, u32 reg_offset, u32 *value);
604 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
605 int (*reset)(struct amdgpu_device *adev);
606 enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
607 /* get the reference clock */
608 u32 (*get_xclk)(struct amdgpu_device *adev);
609 /* MM block clocks */
610 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
611 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
612 /* static power management */
613 int (*get_pcie_lanes)(struct amdgpu_device *adev);
614 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
615 /* get config memsize register */
616 u32 (*get_config_memsize)(struct amdgpu_device *adev);
617 /* flush hdp write queue */
618 void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
619 /* invalidate hdp read cache */
620 void (*invalidate_hdp)(struct amdgpu_device *adev,
621 struct amdgpu_ring *ring);
622 /* check if the asic needs a full reset of if soft reset will work */
623 bool (*need_full_reset)(struct amdgpu_device *adev);
624 /* initialize doorbell layout for specific asic*/
625 void (*init_doorbell_index)(struct amdgpu_device *adev);
626 /* PCIe bandwidth usage */
627 void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
628 uint64_t *count1);
629 /* do we need to reset the asic at init time (e.g., kexec) */
630 bool (*need_reset_on_init)(struct amdgpu_device *adev);
631 /* PCIe replay counter */
632 uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
633 /* device supports BACO */
634 int (*supports_baco)(struct amdgpu_device *adev);
635 /* pre asic_init quirks */
636 void (*pre_asic_init)(struct amdgpu_device *adev);
637 /* enter/exit umd stable pstate */
638 int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
639 /* query video codecs */
640 int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
641 const struct amdgpu_video_codecs **codecs);
642 /* encode "> 32bits" smn addressing */
643 u64 (*encode_ext_smn_addressing)(int ext_id);
644
645 ssize_t (*get_reg_state)(struct amdgpu_device *adev,
646 enum amdgpu_reg_state reg_state, void *buf,
647 size_t max_size);
648};
649
650/*
651 * IOCTL.
652 */
653int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
654 struct drm_file *filp);
655
656int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
657int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
658 struct drm_file *filp);
659int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
660int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
661 struct drm_file *filp);
662
663/* VRAM scratch page for HDP bug, default vram page */
664struct amdgpu_mem_scratch {
665 struct amdgpu_bo *robj;
666 volatile uint32_t *ptr;
667 u64 gpu_addr;
668};
669
670/*
671 * CGS
672 */
673struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
674void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
675
676/*
677 * Core structure, functions and helpers.
678 */
679typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
680typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
681
682typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t);
683typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t);
684
685typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
686typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
687
688typedef uint64_t (*amdgpu_rreg64_ext_t)(struct amdgpu_device*, uint64_t);
689typedef void (*amdgpu_wreg64_ext_t)(struct amdgpu_device*, uint64_t, uint64_t);
690
691typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
692typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
693
694struct amdgpu_mmio_remap {
695 u32 reg_offset;
696 resource_size_t bus_addr;
697};
698
699/* Define the HW IP blocks will be used in driver , add more if necessary */
700enum amd_hw_ip_block_type {
701 GC_HWIP = 1,
702 HDP_HWIP,
703 SDMA0_HWIP,
704 SDMA1_HWIP,
705 SDMA2_HWIP,
706 SDMA3_HWIP,
707 SDMA4_HWIP,
708 SDMA5_HWIP,
709 SDMA6_HWIP,
710 SDMA7_HWIP,
711 LSDMA_HWIP,
712 MMHUB_HWIP,
713 ATHUB_HWIP,
714 NBIO_HWIP,
715 MP0_HWIP,
716 MP1_HWIP,
717 UVD_HWIP,
718 VCN_HWIP = UVD_HWIP,
719 JPEG_HWIP = VCN_HWIP,
720 VCN1_HWIP,
721 VCE_HWIP,
722 VPE_HWIP,
723 DF_HWIP,
724 DCE_HWIP,
725 OSSSYS_HWIP,
726 SMUIO_HWIP,
727 PWR_HWIP,
728 NBIF_HWIP,
729 THM_HWIP,
730 CLK_HWIP,
731 UMC_HWIP,
732 RSMU_HWIP,
733 XGMI_HWIP,
734 DCI_HWIP,
735 PCIE_HWIP,
736 ISP_HWIP,
737 MAX_HWIP
738};
739
740#define HWIP_MAX_INSTANCE 44
741
742#define HW_ID_MAX 300
743#define IP_VERSION_FULL(mj, mn, rv, var, srev) \
744 (((mj) << 24) | ((mn) << 16) | ((rv) << 8) | ((var) << 4) | (srev))
745#define IP_VERSION(mj, mn, rv) IP_VERSION_FULL(mj, mn, rv, 0, 0)
746#define IP_VERSION_MAJ(ver) ((ver) >> 24)
747#define IP_VERSION_MIN(ver) (((ver) >> 16) & 0xFF)
748#define IP_VERSION_REV(ver) (((ver) >> 8) & 0xFF)
749#define IP_VERSION_VARIANT(ver) (((ver) >> 4) & 0xF)
750#define IP_VERSION_SUBREV(ver) ((ver) & 0xF)
751#define IP_VERSION_MAJ_MIN_REV(ver) ((ver) >> 8)
752
753struct amdgpu_ip_map_info {
754 /* Map of logical to actual dev instances/mask */
755 uint32_t dev_inst[MAX_HWIP][HWIP_MAX_INSTANCE];
756 int8_t (*logical_to_dev_inst)(struct amdgpu_device *adev,
757 enum amd_hw_ip_block_type block,
758 int8_t inst);
759 uint32_t (*logical_to_dev_mask)(struct amdgpu_device *adev,
760 enum amd_hw_ip_block_type block,
761 uint32_t mask);
762};
763
764struct amd_powerplay {
765 void *pp_handle;
766 const struct amd_pm_funcs *pp_funcs;
767};
768
769struct ip_discovery_top;
770
771/* polaris10 kickers */
772#define ASICID_IS_P20(did, rid) (((did == 0x67DF) && \
773 ((rid == 0xE3) || \
774 (rid == 0xE4) || \
775 (rid == 0xE5) || \
776 (rid == 0xE7) || \
777 (rid == 0xEF))) || \
778 ((did == 0x6FDF) && \
779 ((rid == 0xE7) || \
780 (rid == 0xEF) || \
781 (rid == 0xFF))))
782
783#define ASICID_IS_P30(did, rid) ((did == 0x67DF) && \
784 ((rid == 0xE1) || \
785 (rid == 0xF7)))
786
787/* polaris11 kickers */
788#define ASICID_IS_P21(did, rid) (((did == 0x67EF) && \
789 ((rid == 0xE0) || \
790 (rid == 0xE5))) || \
791 ((did == 0x67FF) && \
792 ((rid == 0xCF) || \
793 (rid == 0xEF) || \
794 (rid == 0xFF))))
795
796#define ASICID_IS_P31(did, rid) ((did == 0x67EF) && \
797 ((rid == 0xE2)))
798
799/* polaris12 kickers */
800#define ASICID_IS_P23(did, rid) (((did == 0x6987) && \
801 ((rid == 0xC0) || \
802 (rid == 0xC1) || \
803 (rid == 0xC3) || \
804 (rid == 0xC7))) || \
805 ((did == 0x6981) && \
806 ((rid == 0x00) || \
807 (rid == 0x01) || \
808 (rid == 0x10))))
809
810struct amdgpu_mqd_prop {
811 uint64_t mqd_gpu_addr;
812 uint64_t hqd_base_gpu_addr;
813 uint64_t rptr_gpu_addr;
814 uint64_t wptr_gpu_addr;
815 uint32_t queue_size;
816 bool use_doorbell;
817 uint32_t doorbell_index;
818 uint64_t eop_gpu_addr;
819 uint32_t hqd_pipe_priority;
820 uint32_t hqd_queue_priority;
821 bool allow_tunneling;
822 bool hqd_active;
823};
824
825struct amdgpu_mqd {
826 unsigned mqd_size;
827 int (*init_mqd)(struct amdgpu_device *adev, void *mqd,
828 struct amdgpu_mqd_prop *p);
829};
830
831/*
832 * Custom Init levels could be defined for different situations where a full
833 * initialization of all hardware blocks are not expected. Sample cases are
834 * custom init sequences after resume after S0i3/S3, reset on initialization,
835 * partial reset of blocks etc. Presently, this defines only two levels. Levels
836 * are described in corresponding struct definitions - amdgpu_init_default,
837 * amdgpu_init_minimal_xgmi.
838 */
839enum amdgpu_init_lvl_id {
840 AMDGPU_INIT_LEVEL_DEFAULT,
841 AMDGPU_INIT_LEVEL_MINIMAL_XGMI,
842 AMDGPU_INIT_LEVEL_RESET_RECOVERY,
843};
844
845struct amdgpu_init_level {
846 enum amdgpu_init_lvl_id level;
847 uint32_t hwini_ip_block_mask;
848};
849
850#define AMDGPU_RESET_MAGIC_NUM 64
851#define AMDGPU_MAX_DF_PERFMONS 4
852struct amdgpu_reset_domain;
853struct amdgpu_fru_info;
854
855/*
856 * Non-zero (true) if the GPU has VRAM. Zero (false) otherwise.
857 */
858#define AMDGPU_HAS_VRAM(_adev) ((_adev)->gmc.real_vram_size)
859
860struct amdgpu_device {
861 struct device *dev;
862 struct pci_dev *pdev;
863 struct drm_device ddev;
864
865#ifdef CONFIG_DRM_AMD_ACP
866 struct amdgpu_acp acp;
867#endif
868 struct amdgpu_hive_info *hive;
869 struct amdgpu_xcp_mgr *xcp_mgr;
870 /* ASIC */
871 enum amd_asic_type asic_type;
872 uint32_t family;
873 uint32_t rev_id;
874 uint32_t external_rev_id;
875 unsigned long flags;
876 unsigned long apu_flags;
877 int usec_timeout;
878 const struct amdgpu_asic_funcs *asic_funcs;
879 bool shutdown;
880 bool need_swiotlb;
881 bool accel_working;
882 struct notifier_block acpi_nb;
883 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
884 struct debugfs_blob_wrapper debugfs_vbios_blob;
885 struct debugfs_blob_wrapper debugfs_discovery_blob;
886 struct mutex srbm_mutex;
887 /* GRBM index mutex. Protects concurrent access to GRBM index */
888 struct mutex grbm_idx_mutex;
889 struct dev_pm_domain vga_pm_domain;
890 bool have_disp_power_ref;
891 bool have_atomics_support;
892
893 /* BIOS */
894 bool is_atom_fw;
895 uint8_t *bios;
896 uint32_t bios_size;
897 uint32_t bios_scratch_reg_offset;
898 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
899
900 /* Register/doorbell mmio */
901 resource_size_t rmmio_base;
902 resource_size_t rmmio_size;
903 void __iomem *rmmio;
904 /* protects concurrent MM_INDEX/DATA based register access */
905 spinlock_t mmio_idx_lock;
906 struct amdgpu_mmio_remap rmmio_remap;
907 /* protects concurrent SMC based register access */
908 spinlock_t smc_idx_lock;
909 amdgpu_rreg_t smc_rreg;
910 amdgpu_wreg_t smc_wreg;
911 /* protects concurrent PCIE register access */
912 spinlock_t pcie_idx_lock;
913 amdgpu_rreg_t pcie_rreg;
914 amdgpu_wreg_t pcie_wreg;
915 amdgpu_rreg_t pciep_rreg;
916 amdgpu_wreg_t pciep_wreg;
917 amdgpu_rreg_ext_t pcie_rreg_ext;
918 amdgpu_wreg_ext_t pcie_wreg_ext;
919 amdgpu_rreg64_t pcie_rreg64;
920 amdgpu_wreg64_t pcie_wreg64;
921 amdgpu_rreg64_ext_t pcie_rreg64_ext;
922 amdgpu_wreg64_ext_t pcie_wreg64_ext;
923 /* protects concurrent UVD register access */
924 spinlock_t uvd_ctx_idx_lock;
925 amdgpu_rreg_t uvd_ctx_rreg;
926 amdgpu_wreg_t uvd_ctx_wreg;
927 /* protects concurrent DIDT register access */
928 spinlock_t didt_idx_lock;
929 amdgpu_rreg_t didt_rreg;
930 amdgpu_wreg_t didt_wreg;
931 /* protects concurrent gc_cac register access */
932 spinlock_t gc_cac_idx_lock;
933 amdgpu_rreg_t gc_cac_rreg;
934 amdgpu_wreg_t gc_cac_wreg;
935 /* protects concurrent se_cac register access */
936 spinlock_t se_cac_idx_lock;
937 amdgpu_rreg_t se_cac_rreg;
938 amdgpu_wreg_t se_cac_wreg;
939 /* protects concurrent ENDPOINT (audio) register access */
940 spinlock_t audio_endpt_idx_lock;
941 amdgpu_block_rreg_t audio_endpt_rreg;
942 amdgpu_block_wreg_t audio_endpt_wreg;
943 struct amdgpu_doorbell doorbell;
944
945 /* clock/pll info */
946 struct amdgpu_clock clock;
947
948 /* MC */
949 struct amdgpu_gmc gmc;
950 struct amdgpu_gart gart;
951 dma_addr_t dummy_page_addr;
952 struct amdgpu_vm_manager vm_manager;
953 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
954 DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS);
955
956 /* memory management */
957 struct amdgpu_mman mman;
958 struct amdgpu_mem_scratch mem_scratch;
959 struct amdgpu_wb wb;
960 atomic64_t num_bytes_moved;
961 atomic64_t num_evictions;
962 atomic64_t num_vram_cpu_page_faults;
963 atomic_t gpu_reset_counter;
964 atomic_t vram_lost_counter;
965
966 /* data for buffer migration throttling */
967 struct {
968 spinlock_t lock;
969 s64 last_update_us;
970 s64 accum_us; /* accumulated microseconds */
971 s64 accum_us_vis; /* for visible VRAM */
972 u32 log2_max_MBps;
973 } mm_stats;
974
975 /* display */
976 bool enable_virtual_display;
977 struct amdgpu_vkms_output *amdgpu_vkms_output;
978 struct amdgpu_mode_info mode_info;
979 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
980 struct delayed_work hotplug_work;
981 struct amdgpu_irq_src crtc_irq;
982 struct amdgpu_irq_src vline0_irq;
983 struct amdgpu_irq_src vupdate_irq;
984 struct amdgpu_irq_src pageflip_irq;
985 struct amdgpu_irq_src hpd_irq;
986 struct amdgpu_irq_src dmub_trace_irq;
987 struct amdgpu_irq_src dmub_outbox_irq;
988
989 /* rings */
990 u64 fence_context;
991 unsigned num_rings;
992 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
993 struct dma_fence __rcu *gang_submit;
994 bool ib_pool_ready;
995 struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX];
996 struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
997
998 /* interrupts */
999 struct amdgpu_irq irq;
1000
1001 /* powerplay */
1002 struct amd_powerplay powerplay;
1003 struct amdgpu_pm pm;
1004 u64 cg_flags;
1005 u32 pg_flags;
1006
1007 /* nbio */
1008 struct amdgpu_nbio nbio;
1009
1010 /* hdp */
1011 struct amdgpu_hdp hdp;
1012
1013 /* smuio */
1014 struct amdgpu_smuio smuio;
1015
1016 /* mmhub */
1017 struct amdgpu_mmhub mmhub;
1018
1019 /* gfxhub */
1020 struct amdgpu_gfxhub gfxhub;
1021
1022 /* gfx */
1023 struct amdgpu_gfx gfx;
1024
1025 /* sdma */
1026 struct amdgpu_sdma sdma;
1027
1028 /* lsdma */
1029 struct amdgpu_lsdma lsdma;
1030
1031 /* uvd */
1032 struct amdgpu_uvd uvd;
1033
1034 /* vce */
1035 struct amdgpu_vce vce;
1036
1037 /* vcn */
1038 struct amdgpu_vcn vcn;
1039
1040 /* jpeg */
1041 struct amdgpu_jpeg jpeg;
1042
1043 /* vpe */
1044 struct amdgpu_vpe vpe;
1045
1046 /* umsch */
1047 struct amdgpu_umsch_mm umsch_mm;
1048 bool enable_umsch_mm;
1049
1050 /* firmwares */
1051 struct amdgpu_firmware firmware;
1052
1053 /* PSP */
1054 struct psp_context psp;
1055
1056 /* GDS */
1057 struct amdgpu_gds gds;
1058
1059 /* for userq and VM fences */
1060 struct amdgpu_seq64 seq64;
1061
1062 /* KFD */
1063 struct amdgpu_kfd_dev kfd;
1064
1065 /* UMC */
1066 struct amdgpu_umc umc;
1067
1068 /* display related functionality */
1069 struct amdgpu_display_manager dm;
1070
1071#if defined(CONFIG_DRM_AMD_ISP)
1072 /* isp */
1073 struct amdgpu_isp isp;
1074#endif
1075
1076 /* mes */
1077 bool enable_mes;
1078 bool enable_mes_kiq;
1079 bool enable_uni_mes;
1080 struct amdgpu_mes mes;
1081 struct amdgpu_mqd mqds[AMDGPU_HW_IP_NUM];
1082
1083 /* df */
1084 struct amdgpu_df df;
1085
1086 /* MCA */
1087 struct amdgpu_mca mca;
1088
1089 /* ACA */
1090 struct amdgpu_aca aca;
1091
1092 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
1093 uint32_t harvest_ip_mask;
1094 int num_ip_blocks;
1095 struct mutex mn_lock;
1096 DECLARE_HASHTABLE(mn_hash, 7);
1097
1098 /* tracking pinned memory */
1099 atomic64_t vram_pin_size;
1100 atomic64_t visible_pin_size;
1101 atomic64_t gart_pin_size;
1102
1103 /* soc15 register offset based on ip, instance and segment */
1104 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
1105 struct amdgpu_ip_map_info ip_map;
1106
1107 /* delayed work_func for deferring clockgating during resume */
1108 struct delayed_work delayed_init_work;
1109
1110 struct amdgpu_virt virt;
1111
1112 /* record hw reset is performed */
1113 bool has_hw_reset;
1114 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
1115
1116 /* s3/s4 mask */
1117 bool in_suspend;
1118 bool in_s3;
1119 bool in_s4;
1120 bool in_s0ix;
1121
1122 enum pp_mp1_state mp1_state;
1123 struct amdgpu_doorbell_index doorbell_index;
1124
1125 struct mutex notifier_lock;
1126
1127 int asic_reset_res;
1128 struct work_struct xgmi_reset_work;
1129 struct list_head reset_list;
1130
1131 long gfx_timeout;
1132 long sdma_timeout;
1133 long video_timeout;
1134 long compute_timeout;
1135 long psp_timeout;
1136
1137 uint64_t unique_id;
1138 uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
1139
1140 /* enable runtime pm on the device */
1141 bool in_runpm;
1142 bool has_pr3;
1143
1144 bool ucode_sysfs_en;
1145
1146 struct amdgpu_fru_info *fru_info;
1147 atomic_t throttling_logging_enabled;
1148 struct ratelimit_state throttling_logging_rs;
1149 uint32_t ras_hw_enabled;
1150 uint32_t ras_enabled;
1151
1152 bool no_hw_access;
1153 struct pci_saved_state *pci_state;
1154 pci_channel_state_t pci_channel_state;
1155
1156 /* Track auto wait count on s_barrier settings */
1157 bool barrier_has_auto_waitcnt;
1158
1159 struct amdgpu_reset_control *reset_cntl;
1160 uint32_t ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
1161
1162 bool ram_is_direct_mapped;
1163
1164 struct list_head ras_list;
1165
1166 struct ip_discovery_top *ip_top;
1167
1168 struct amdgpu_reset_domain *reset_domain;
1169
1170 struct mutex benchmark_mutex;
1171
1172 bool scpm_enabled;
1173 uint32_t scpm_status;
1174
1175 struct work_struct reset_work;
1176
1177 bool job_hang;
1178 bool dc_enabled;
1179 /* Mask of active clusters */
1180 uint32_t aid_mask;
1181
1182 /* Debug */
1183 bool debug_vm;
1184 bool debug_largebar;
1185 bool debug_disable_soft_recovery;
1186 bool debug_use_vram_fw_buf;
1187 bool debug_enable_ras_aca;
1188 bool debug_exp_resets;
1189
1190 bool enforce_isolation[MAX_XCP];
1191 /* Added this mutex for cleaner shader isolation between GFX and compute processes */
1192 struct mutex enforce_isolation_mutex;
1193
1194 struct amdgpu_init_level *init_lvl;
1195};
1196
1197static inline uint32_t amdgpu_ip_version(const struct amdgpu_device *adev,
1198 uint8_t ip, uint8_t inst)
1199{
1200 /* This considers only major/minor/rev and ignores
1201 * subrevision/variant fields.
1202 */
1203 return adev->ip_versions[ip][inst] & ~0xFFU;
1204}
1205
1206static inline uint32_t amdgpu_ip_version_full(const struct amdgpu_device *adev,
1207 uint8_t ip, uint8_t inst)
1208{
1209 /* This returns full version - major/minor/rev/variant/subrevision */
1210 return adev->ip_versions[ip][inst];
1211}
1212
1213static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
1214{
1215 return container_of(ddev, struct amdgpu_device, ddev);
1216}
1217
1218static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
1219{
1220 return &adev->ddev;
1221}
1222
1223static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1224{
1225 return container_of(bdev, struct amdgpu_device, mman.bdev);
1226}
1227
1228int amdgpu_device_init(struct amdgpu_device *adev,
1229 uint32_t flags);
1230void amdgpu_device_fini_hw(struct amdgpu_device *adev);
1231void amdgpu_device_fini_sw(struct amdgpu_device *adev);
1232
1233int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1234
1235void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1236 void *buf, size_t size, bool write);
1237size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1238 void *buf, size_t size, bool write);
1239
1240void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1241 void *buf, size_t size, bool write);
1242uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
1243 uint32_t inst, uint32_t reg_addr, char reg_name[],
1244 uint32_t expected_value, uint32_t mask);
1245uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1246 uint32_t reg, uint32_t acc_flags);
1247u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
1248 u64 reg_addr);
1249uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev,
1250 uint32_t reg, uint32_t acc_flags,
1251 uint32_t xcc_id);
1252void amdgpu_device_wreg(struct amdgpu_device *adev,
1253 uint32_t reg, uint32_t v,
1254 uint32_t acc_flags);
1255void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
1256 u64 reg_addr, u32 reg_data);
1257void amdgpu_device_xcc_wreg(struct amdgpu_device *adev,
1258 uint32_t reg, uint32_t v,
1259 uint32_t acc_flags,
1260 uint32_t xcc_id);
1261void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1262 uint32_t reg, uint32_t v, uint32_t xcc_id);
1263void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1264uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1265
1266u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1267 u32 reg_addr);
1268u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1269 u32 reg_addr);
1270u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev,
1271 u64 reg_addr);
1272void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1273 u32 reg_addr, u32 reg_data);
1274void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1275 u32 reg_addr, u64 reg_data);
1276void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev,
1277 u64 reg_addr, u64 reg_data);
1278u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev);
1279bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1280bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1281
1282void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev);
1283
1284int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
1285 struct amdgpu_reset_context *reset_context);
1286
1287int amdgpu_do_asic_reset(struct list_head *device_list_handle,
1288 struct amdgpu_reset_context *reset_context);
1289
1290int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context);
1291
1292int emu_soc_asic_init(struct amdgpu_device *adev);
1293
1294/*
1295 * Registers read & write functions.
1296 */
1297#define AMDGPU_REGS_NO_KIQ (1<<1)
1298#define AMDGPU_REGS_RLC (1<<2)
1299
1300#define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1301#define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1302
1303#define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg), 0)
1304#define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v), 0)
1305
1306#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1307#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1308
1309#define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1310#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1311#define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
1312#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1313#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1314#define RREG32_XCC(reg, inst) amdgpu_device_xcc_rreg(adev, (reg), 0, inst)
1315#define WREG32_XCC(reg, v, inst) amdgpu_device_xcc_wreg(adev, (reg), (v), 0, inst)
1316#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1317#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1318#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1319#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1320#define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg))
1321#define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v))
1322#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1323#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1324#define RREG64_PCIE_EXT(reg) adev->pcie_rreg64_ext(adev, (reg))
1325#define WREG64_PCIE_EXT(reg, v) adev->pcie_wreg64_ext(adev, (reg), (v))
1326#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1327#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1328#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1329#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1330#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1331#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1332#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1333#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1334#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1335#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1336#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1337#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1338#define WREG32_P(reg, val, mask) \
1339 do { \
1340 uint32_t tmp_ = RREG32(reg); \
1341 tmp_ &= (mask); \
1342 tmp_ |= ((val) & ~(mask)); \
1343 WREG32(reg, tmp_); \
1344 } while (0)
1345#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1346#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1347#define WREG32_PLL_P(reg, val, mask) \
1348 do { \
1349 uint32_t tmp_ = RREG32_PLL(reg); \
1350 tmp_ &= (mask); \
1351 tmp_ |= ((val) & ~(mask)); \
1352 WREG32_PLL(reg, tmp_); \
1353 } while (0)
1354
1355#define WREG32_SMC_P(_Reg, _Val, _Mask) \
1356 do { \
1357 u32 tmp = RREG32_SMC(_Reg); \
1358 tmp &= (_Mask); \
1359 tmp |= ((_Val) & ~(_Mask)); \
1360 WREG32_SMC(_Reg, tmp); \
1361 } while (0)
1362
1363#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
1364
1365#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1366#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1367
1368#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1369 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1370 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1371
1372#define REG_GET_FIELD(value, reg, field) \
1373 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1374
1375#define WREG32_FIELD(reg, field, val) \
1376 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1377
1378#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1379 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1380
1381#define AMDGPU_GET_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> (l))
1382/*
1383 * BIOS helpers.
1384 */
1385#define RBIOS8(i) (adev->bios[i])
1386#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1387#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1388
1389/*
1390 * ASICs macro.
1391 */
1392#define amdgpu_asic_set_vga_state(adev, state) \
1393 ((adev)->asic_funcs->set_vga_state ? (adev)->asic_funcs->set_vga_state((adev), (state)) : 0)
1394#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1395#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1396#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1397#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1398#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1399#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1400#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1401#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1402#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1403#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1404#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1405#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1406#define amdgpu_asic_flush_hdp(adev, r) \
1407 ((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
1408#define amdgpu_asic_invalidate_hdp(adev, r) \
1409 ((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \
1410 ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : (void)0))
1411#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1412#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1413#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1414#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1415#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1416#define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1417#define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1418#define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1419 ((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
1420#define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
1421
1422#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter))
1423
1424#define BIT_MASK_UPPER(i) ((i) >= BITS_PER_LONG ? 0 : ~0UL << (i))
1425#define for_each_inst(i, inst_mask) \
1426 for (i = ffs(inst_mask); i-- != 0; \
1427 i = ffs(inst_mask & BIT_MASK_UPPER(i + 1)))
1428
1429/* Common functions */
1430bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1431bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1432int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1433 struct amdgpu_job *job,
1434 struct amdgpu_reset_context *reset_context);
1435void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1436int amdgpu_device_pci_reset(struct amdgpu_device *adev);
1437bool amdgpu_device_need_post(struct amdgpu_device *adev);
1438bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev);
1439bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1440
1441void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1442 u64 num_vis_bytes);
1443int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1444void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1445 const u32 *registers,
1446 const u32 array_size);
1447
1448int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1449bool amdgpu_device_supports_atpx(struct drm_device *dev);
1450bool amdgpu_device_supports_px(struct drm_device *dev);
1451bool amdgpu_device_supports_boco(struct drm_device *dev);
1452bool amdgpu_device_supports_smart_shift(struct drm_device *dev);
1453int amdgpu_device_supports_baco(struct drm_device *dev);
1454void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev);
1455bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1456 struct amdgpu_device *peer_adev);
1457int amdgpu_device_baco_enter(struct drm_device *dev);
1458int amdgpu_device_baco_exit(struct drm_device *dev);
1459
1460void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1461 struct amdgpu_ring *ring);
1462void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1463 struct amdgpu_ring *ring);
1464
1465void amdgpu_device_halt(struct amdgpu_device *adev);
1466u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
1467 u32 reg);
1468void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
1469 u32 reg, u32 v);
1470struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev);
1471struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
1472 struct dma_fence *gang);
1473bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev);
1474ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring);
1475ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset);
1476
1477/* atpx handler */
1478#if defined(CONFIG_VGA_SWITCHEROO)
1479void amdgpu_register_atpx_handler(void);
1480void amdgpu_unregister_atpx_handler(void);
1481bool amdgpu_has_atpx_dgpu_power_cntl(void);
1482bool amdgpu_is_atpx_hybrid(void);
1483bool amdgpu_has_atpx(void);
1484#else
1485static inline void amdgpu_register_atpx_handler(void) {}
1486static inline void amdgpu_unregister_atpx_handler(void) {}
1487static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1488static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1489static inline bool amdgpu_has_atpx(void) { return false; }
1490#endif
1491
1492/*
1493 * KMS
1494 */
1495extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1496extern const int amdgpu_max_kms_ioctl;
1497
1498int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1499void amdgpu_driver_unload_kms(struct drm_device *dev);
1500int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1501void amdgpu_driver_postclose_kms(struct drm_device *dev,
1502 struct drm_file *file_priv);
1503void amdgpu_driver_release_kms(struct drm_device *dev);
1504
1505int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1506int amdgpu_device_prepare(struct drm_device *dev);
1507int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1508int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1509u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1510int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1511void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1512int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1513 struct drm_file *filp);
1514
1515/*
1516 * functions used by amdgpu_encoder.c
1517 */
1518struct amdgpu_afmt_acr {
1519 u32 clock;
1520
1521 int n_32khz;
1522 int cts_32khz;
1523
1524 int n_44_1khz;
1525 int cts_44_1khz;
1526
1527 int n_48khz;
1528 int cts_48khz;
1529
1530};
1531
1532struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1533
1534/* amdgpu_acpi.c */
1535
1536struct amdgpu_numa_info {
1537 uint64_t size;
1538 int pxm;
1539 int nid;
1540};
1541
1542/* ATCS Device/Driver State */
1543#define AMDGPU_ATCS_PSC_DEV_STATE_D0 0
1544#define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT 3
1545#define AMDGPU_ATCS_PSC_DRV_STATE_OPR 0
1546#define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR 1
1547
1548#if defined(CONFIG_ACPI)
1549int amdgpu_acpi_init(struct amdgpu_device *adev);
1550void amdgpu_acpi_fini(struct amdgpu_device *adev);
1551bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1552bool amdgpu_acpi_is_power_shift_control_supported(void);
1553int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1554 u8 perf_req, bool advertise);
1555int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1556 u8 dev_state, bool drv_state);
1557int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state);
1558int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1559int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, u64 *tmr_offset,
1560 u64 *tmr_size);
1561int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, int xcc_id,
1562 struct amdgpu_numa_info *numa_info);
1563
1564void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1565bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev);
1566void amdgpu_acpi_detect(void);
1567void amdgpu_acpi_release(void);
1568#else
1569static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1570static inline int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev,
1571 u64 *tmr_offset, u64 *tmr_size)
1572{
1573 return -EINVAL;
1574}
1575static inline int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev,
1576 int xcc_id,
1577 struct amdgpu_numa_info *numa_info)
1578{
1579 return -EINVAL;
1580}
1581static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1582static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; }
1583static inline void amdgpu_acpi_detect(void) { }
1584static inline void amdgpu_acpi_release(void) { }
1585static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
1586static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1587 u8 dev_state, bool drv_state) { return 0; }
1588static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev,
1589 enum amdgpu_ss ss_state) { return 0; }
1590static inline void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps) { }
1591#endif
1592
1593#if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
1594bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
1595bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1596void amdgpu_choose_low_power_state(struct amdgpu_device *adev);
1597#else
1598static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
1599static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1600static inline void amdgpu_choose_low_power_state(struct amdgpu_device *adev) { }
1601#endif
1602
1603void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1604void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1605
1606pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1607 pci_channel_state_t state);
1608pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1609pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1610void amdgpu_pci_resume(struct pci_dev *pdev);
1611
1612bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1613bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1614
1615bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
1616
1617int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
1618 enum amd_clockgating_state state);
1619int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
1620 enum amd_powergating_state state);
1621
1622static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1623{
1624 return amdgpu_gpu_recovery != 0 &&
1625 adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1626 adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1627 adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1628 adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1629}
1630
1631#include "amdgpu_object.h"
1632
1633static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1634{
1635 return adev->gmc.tmz_enabled;
1636}
1637
1638int amdgpu_in_reset(struct amdgpu_device *adev);
1639
1640extern const struct attribute_group amdgpu_vram_mgr_attr_group;
1641extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
1642extern const struct attribute_group amdgpu_flash_attr_group;
1643
1644void amdgpu_set_init_level(struct amdgpu_device *adev,
1645 enum amdgpu_init_lvl_id lvl);
1646#endif
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#ifdef pr_fmt
32#undef pr_fmt
33#endif
34
35#define pr_fmt(fmt) "amdgpu: " fmt
36
37#ifdef dev_fmt
38#undef dev_fmt
39#endif
40
41#define dev_fmt(fmt) "amdgpu: " fmt
42
43#include "amdgpu_ctx.h"
44
45#include <linux/atomic.h>
46#include <linux/wait.h>
47#include <linux/list.h>
48#include <linux/kref.h>
49#include <linux/rbtree.h>
50#include <linux/hashtable.h>
51#include <linux/dma-fence.h>
52
53#include <drm/ttm/ttm_bo_api.h>
54#include <drm/ttm/ttm_bo_driver.h>
55#include <drm/ttm/ttm_placement.h>
56#include <drm/ttm/ttm_module.h>
57#include <drm/ttm/ttm_execbuf_util.h>
58
59#include <drm/amdgpu_drm.h>
60#include <drm/drm_gem.h>
61#include <drm/drm_ioctl.h>
62#include <drm/gpu_scheduler.h>
63
64#include <kgd_kfd_interface.h>
65#include "dm_pp_interface.h"
66#include "kgd_pp_interface.h"
67
68#include "amd_shared.h"
69#include "amdgpu_mode.h"
70#include "amdgpu_ih.h"
71#include "amdgpu_irq.h"
72#include "amdgpu_ucode.h"
73#include "amdgpu_ttm.h"
74#include "amdgpu_psp.h"
75#include "amdgpu_gds.h"
76#include "amdgpu_sync.h"
77#include "amdgpu_ring.h"
78#include "amdgpu_vm.h"
79#include "amdgpu_dpm.h"
80#include "amdgpu_acp.h"
81#include "amdgpu_uvd.h"
82#include "amdgpu_vce.h"
83#include "amdgpu_vcn.h"
84#include "amdgpu_jpeg.h"
85#include "amdgpu_mn.h"
86#include "amdgpu_gmc.h"
87#include "amdgpu_gfx.h"
88#include "amdgpu_sdma.h"
89#include "amdgpu_nbio.h"
90#include "amdgpu_dm.h"
91#include "amdgpu_virt.h"
92#include "amdgpu_csa.h"
93#include "amdgpu_gart.h"
94#include "amdgpu_debugfs.h"
95#include "amdgpu_job.h"
96#include "amdgpu_bo_list.h"
97#include "amdgpu_gem.h"
98#include "amdgpu_doorbell.h"
99#include "amdgpu_amdkfd.h"
100#include "amdgpu_smu.h"
101#include "amdgpu_discovery.h"
102#include "amdgpu_mes.h"
103#include "amdgpu_umc.h"
104#include "amdgpu_mmhub.h"
105#include "amdgpu_df.h"
106
107#define MAX_GPU_INSTANCE 16
108
109struct amdgpu_gpu_instance
110{
111 struct amdgpu_device *adev;
112 int mgpu_fan_enabled;
113};
114
115struct amdgpu_mgpu_info
116{
117 struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE];
118 struct mutex mutex;
119 uint32_t num_gpu;
120 uint32_t num_dgpu;
121 uint32_t num_apu;
122};
123
124#define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256
125
126/*
127 * Modules parameters.
128 */
129extern int amdgpu_modeset;
130extern int amdgpu_vram_limit;
131extern int amdgpu_vis_vram_limit;
132extern int amdgpu_gart_size;
133extern int amdgpu_gtt_size;
134extern int amdgpu_moverate;
135extern int amdgpu_benchmarking;
136extern int amdgpu_testing;
137extern int amdgpu_audio;
138extern int amdgpu_disp_priority;
139extern int amdgpu_hw_i2c;
140extern int amdgpu_pcie_gen2;
141extern int amdgpu_msi;
142extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
143extern int amdgpu_dpm;
144extern int amdgpu_fw_load_type;
145extern int amdgpu_aspm;
146extern int amdgpu_runtime_pm;
147extern uint amdgpu_ip_block_mask;
148extern int amdgpu_bapm;
149extern int amdgpu_deep_color;
150extern int amdgpu_vm_size;
151extern int amdgpu_vm_block_size;
152extern int amdgpu_vm_fragment_size;
153extern int amdgpu_vm_fault_stop;
154extern int amdgpu_vm_debug;
155extern int amdgpu_vm_update_mode;
156extern int amdgpu_exp_hw_support;
157extern int amdgpu_dc;
158extern int amdgpu_sched_jobs;
159extern int amdgpu_sched_hw_submission;
160extern uint amdgpu_pcie_gen_cap;
161extern uint amdgpu_pcie_lane_cap;
162extern uint amdgpu_cg_mask;
163extern uint amdgpu_pg_mask;
164extern uint amdgpu_sdma_phase_quantum;
165extern char *amdgpu_disable_cu;
166extern char *amdgpu_virtual_display;
167extern uint amdgpu_pp_feature_mask;
168extern uint amdgpu_force_long_training;
169extern int amdgpu_job_hang_limit;
170extern int amdgpu_lbpw;
171extern int amdgpu_compute_multipipe;
172extern int amdgpu_gpu_recovery;
173extern int amdgpu_emu_mode;
174extern uint amdgpu_smu_memory_pool_size;
175extern uint amdgpu_dc_feature_mask;
176extern uint amdgpu_dc_debug_mask;
177extern uint amdgpu_dm_abm_level;
178extern struct amdgpu_mgpu_info mgpu_info;
179extern int amdgpu_ras_enable;
180extern uint amdgpu_ras_mask;
181extern int amdgpu_async_gfx_ring;
182extern int amdgpu_mcbp;
183extern int amdgpu_discovery;
184extern int amdgpu_mes;
185extern int amdgpu_noretry;
186extern int amdgpu_force_asic_type;
187#ifdef CONFIG_HSA_AMD
188extern int sched_policy;
189extern bool debug_evictions;
190#else
191static const int sched_policy = KFD_SCHED_POLICY_HWS;
192static const bool debug_evictions; /* = false */
193#endif
194
195extern int amdgpu_tmz;
196extern int amdgpu_reset_method;
197
198#ifdef CONFIG_DRM_AMDGPU_SI
199extern int amdgpu_si_support;
200#endif
201#ifdef CONFIG_DRM_AMDGPU_CIK
202extern int amdgpu_cik_support;
203#endif
204
205#define AMDGPU_VM_MAX_NUM_CTX 4096
206#define AMDGPU_SG_THRESHOLD (256*1024*1024)
207#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
208#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
209#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
210#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
211#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
212#define AMDGPUFB_CONN_LIMIT 4
213#define AMDGPU_BIOS_NUM_SCRATCH 16
214
215/* hard reset data */
216#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
217
218/* reset flags */
219#define AMDGPU_RESET_GFX (1 << 0)
220#define AMDGPU_RESET_COMPUTE (1 << 1)
221#define AMDGPU_RESET_DMA (1 << 2)
222#define AMDGPU_RESET_CP (1 << 3)
223#define AMDGPU_RESET_GRBM (1 << 4)
224#define AMDGPU_RESET_DMA1 (1 << 5)
225#define AMDGPU_RESET_RLC (1 << 6)
226#define AMDGPU_RESET_SEM (1 << 7)
227#define AMDGPU_RESET_IH (1 << 8)
228#define AMDGPU_RESET_VMC (1 << 9)
229#define AMDGPU_RESET_MC (1 << 10)
230#define AMDGPU_RESET_DISPLAY (1 << 11)
231#define AMDGPU_RESET_UVD (1 << 12)
232#define AMDGPU_RESET_VCE (1 << 13)
233#define AMDGPU_RESET_VCE1 (1 << 14)
234
235/* max cursor sizes (in pixels) */
236#define CIK_CURSOR_WIDTH 128
237#define CIK_CURSOR_HEIGHT 128
238
239struct amdgpu_device;
240struct amdgpu_ib;
241struct amdgpu_cs_parser;
242struct amdgpu_job;
243struct amdgpu_irq_src;
244struct amdgpu_fpriv;
245struct amdgpu_bo_va_mapping;
246struct amdgpu_atif;
247struct kfd_vm_fault_info;
248
249enum amdgpu_cp_irq {
250 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
251 AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
252 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
253 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
254 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
255 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
256 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
257 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
258 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
259 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
260
261 AMDGPU_CP_IRQ_LAST
262};
263
264enum amdgpu_thermal_irq {
265 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
266 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
267
268 AMDGPU_THERMAL_IRQ_LAST
269};
270
271enum amdgpu_kiq_irq {
272 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
273 AMDGPU_CP_KIQ_IRQ_LAST
274};
275
276#define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */
277#define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */
278#define MAX_KIQ_REG_TRY 80 /* 20 -> 80 */
279
280int amdgpu_device_ip_set_clockgating_state(void *dev,
281 enum amd_ip_block_type block_type,
282 enum amd_clockgating_state state);
283int amdgpu_device_ip_set_powergating_state(void *dev,
284 enum amd_ip_block_type block_type,
285 enum amd_powergating_state state);
286void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
287 u32 *flags);
288int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
289 enum amd_ip_block_type block_type);
290bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
291 enum amd_ip_block_type block_type);
292
293#define AMDGPU_MAX_IP_NUM 16
294
295struct amdgpu_ip_block_status {
296 bool valid;
297 bool sw;
298 bool hw;
299 bool late_initialized;
300 bool hang;
301};
302
303struct amdgpu_ip_block_version {
304 const enum amd_ip_block_type type;
305 const u32 major;
306 const u32 minor;
307 const u32 rev;
308 const struct amd_ip_funcs *funcs;
309};
310
311#define HW_REV(_Major, _Minor, _Rev) \
312 ((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
313
314struct amdgpu_ip_block {
315 struct amdgpu_ip_block_status status;
316 const struct amdgpu_ip_block_version *version;
317};
318
319int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
320 enum amd_ip_block_type type,
321 u32 major, u32 minor);
322
323struct amdgpu_ip_block *
324amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
325 enum amd_ip_block_type type);
326
327int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
328 const struct amdgpu_ip_block_version *ip_block_version);
329
330/*
331 * BIOS.
332 */
333bool amdgpu_get_bios(struct amdgpu_device *adev);
334bool amdgpu_read_bios(struct amdgpu_device *adev);
335
336/*
337 * Clocks
338 */
339
340#define AMDGPU_MAX_PPLL 3
341
342struct amdgpu_clock {
343 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
344 struct amdgpu_pll spll;
345 struct amdgpu_pll mpll;
346 /* 10 Khz units */
347 uint32_t default_mclk;
348 uint32_t default_sclk;
349 uint32_t default_dispclk;
350 uint32_t current_dispclk;
351 uint32_t dp_extclk;
352 uint32_t max_pixel_clock;
353};
354
355/* sub-allocation manager, it has to be protected by another lock.
356 * By conception this is an helper for other part of the driver
357 * like the indirect buffer or semaphore, which both have their
358 * locking.
359 *
360 * Principe is simple, we keep a list of sub allocation in offset
361 * order (first entry has offset == 0, last entry has the highest
362 * offset).
363 *
364 * When allocating new object we first check if there is room at
365 * the end total_size - (last_object_offset + last_object_size) >=
366 * alloc_size. If so we allocate new object there.
367 *
368 * When there is not enough room at the end, we start waiting for
369 * each sub object until we reach object_offset+object_size >=
370 * alloc_size, this object then become the sub object we return.
371 *
372 * Alignment can't be bigger than page size.
373 *
374 * Hole are not considered for allocation to keep things simple.
375 * Assumption is that there won't be hole (all object on same
376 * alignment).
377 */
378
379#define AMDGPU_SA_NUM_FENCE_LISTS 32
380
381struct amdgpu_sa_manager {
382 wait_queue_head_t wq;
383 struct amdgpu_bo *bo;
384 struct list_head *hole;
385 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
386 struct list_head olist;
387 unsigned size;
388 uint64_t gpu_addr;
389 void *cpu_ptr;
390 uint32_t domain;
391 uint32_t align;
392};
393
394/* sub-allocation buffer */
395struct amdgpu_sa_bo {
396 struct list_head olist;
397 struct list_head flist;
398 struct amdgpu_sa_manager *manager;
399 unsigned soffset;
400 unsigned eoffset;
401 struct dma_fence *fence;
402};
403
404int amdgpu_fence_slab_init(void);
405void amdgpu_fence_slab_fini(void);
406
407/*
408 * IRQS.
409 */
410
411struct amdgpu_flip_work {
412 struct delayed_work flip_work;
413 struct work_struct unpin_work;
414 struct amdgpu_device *adev;
415 int crtc_id;
416 u32 target_vblank;
417 uint64_t base;
418 struct drm_pending_vblank_event *event;
419 struct amdgpu_bo *old_abo;
420 struct dma_fence *excl;
421 unsigned shared_count;
422 struct dma_fence **shared;
423 struct dma_fence_cb cb;
424 bool async;
425};
426
427
428/*
429 * CP & rings.
430 */
431
432struct amdgpu_ib {
433 struct amdgpu_sa_bo *sa_bo;
434 uint32_t length_dw;
435 uint64_t gpu_addr;
436 uint32_t *ptr;
437 uint32_t flags;
438};
439
440extern const struct drm_sched_backend_ops amdgpu_sched_ops;
441
442/*
443 * file private structure
444 */
445
446struct amdgpu_fpriv {
447 struct amdgpu_vm vm;
448 struct amdgpu_bo_va *prt_va;
449 struct amdgpu_bo_va *csa_va;
450 struct mutex bo_list_lock;
451 struct idr bo_list_handles;
452 struct amdgpu_ctx_mgr ctx_mgr;
453};
454
455int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
456
457int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
458 unsigned size,
459 enum amdgpu_ib_pool_type pool,
460 struct amdgpu_ib *ib);
461void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
462 struct dma_fence *f);
463int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
464 struct amdgpu_ib *ibs, struct amdgpu_job *job,
465 struct dma_fence **f);
466int amdgpu_ib_pool_init(struct amdgpu_device *adev);
467void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
468int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
469
470/*
471 * CS.
472 */
473struct amdgpu_cs_chunk {
474 uint32_t chunk_id;
475 uint32_t length_dw;
476 void *kdata;
477};
478
479struct amdgpu_cs_post_dep {
480 struct drm_syncobj *syncobj;
481 struct dma_fence_chain *chain;
482 u64 point;
483};
484
485struct amdgpu_cs_parser {
486 struct amdgpu_device *adev;
487 struct drm_file *filp;
488 struct amdgpu_ctx *ctx;
489
490 /* chunks */
491 unsigned nchunks;
492 struct amdgpu_cs_chunk *chunks;
493
494 /* scheduler job object */
495 struct amdgpu_job *job;
496 struct drm_sched_entity *entity;
497
498 /* buffer objects */
499 struct ww_acquire_ctx ticket;
500 struct amdgpu_bo_list *bo_list;
501 struct amdgpu_mn *mn;
502 struct amdgpu_bo_list_entry vm_pd;
503 struct list_head validated;
504 struct dma_fence *fence;
505 uint64_t bytes_moved_threshold;
506 uint64_t bytes_moved_vis_threshold;
507 uint64_t bytes_moved;
508 uint64_t bytes_moved_vis;
509
510 /* user fence */
511 struct amdgpu_bo_list_entry uf_entry;
512
513 unsigned num_post_deps;
514 struct amdgpu_cs_post_dep *post_deps;
515};
516
517static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
518 uint32_t ib_idx, int idx)
519{
520 return p->job->ibs[ib_idx].ptr[idx];
521}
522
523static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
524 uint32_t ib_idx, int idx,
525 uint32_t value)
526{
527 p->job->ibs[ib_idx].ptr[idx] = value;
528}
529
530/*
531 * Writeback
532 */
533#define AMDGPU_MAX_WB 256 /* Reserve at most 256 WB slots for amdgpu-owned rings. */
534
535struct amdgpu_wb {
536 struct amdgpu_bo *wb_obj;
537 volatile uint32_t *wb;
538 uint64_t gpu_addr;
539 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
540 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
541};
542
543int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
544void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
545
546/*
547 * Benchmarking
548 */
549void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
550
551
552/*
553 * Testing
554 */
555void amdgpu_test_moves(struct amdgpu_device *adev);
556
557/*
558 * ASIC specific register table accessible by UMD
559 */
560struct amdgpu_allowed_register_entry {
561 uint32_t reg_offset;
562 bool grbm_indexed;
563};
564
565enum amd_reset_method {
566 AMD_RESET_METHOD_LEGACY = 0,
567 AMD_RESET_METHOD_MODE0,
568 AMD_RESET_METHOD_MODE1,
569 AMD_RESET_METHOD_MODE2,
570 AMD_RESET_METHOD_BACO
571};
572
573/*
574 * ASIC specific functions.
575 */
576struct amdgpu_asic_funcs {
577 bool (*read_disabled_bios)(struct amdgpu_device *adev);
578 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
579 u8 *bios, u32 length_bytes);
580 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
581 u32 sh_num, u32 reg_offset, u32 *value);
582 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
583 int (*reset)(struct amdgpu_device *adev);
584 enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
585 /* get the reference clock */
586 u32 (*get_xclk)(struct amdgpu_device *adev);
587 /* MM block clocks */
588 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
589 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
590 /* static power management */
591 int (*get_pcie_lanes)(struct amdgpu_device *adev);
592 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
593 /* get config memsize register */
594 u32 (*get_config_memsize)(struct amdgpu_device *adev);
595 /* flush hdp write queue */
596 void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
597 /* invalidate hdp read cache */
598 void (*invalidate_hdp)(struct amdgpu_device *adev,
599 struct amdgpu_ring *ring);
600 void (*reset_hdp_ras_error_count)(struct amdgpu_device *adev);
601 /* check if the asic needs a full reset of if soft reset will work */
602 bool (*need_full_reset)(struct amdgpu_device *adev);
603 /* initialize doorbell layout for specific asic*/
604 void (*init_doorbell_index)(struct amdgpu_device *adev);
605 /* PCIe bandwidth usage */
606 void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
607 uint64_t *count1);
608 /* do we need to reset the asic at init time (e.g., kexec) */
609 bool (*need_reset_on_init)(struct amdgpu_device *adev);
610 /* PCIe replay counter */
611 uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
612 /* device supports BACO */
613 bool (*supports_baco)(struct amdgpu_device *adev);
614};
615
616/*
617 * IOCTL.
618 */
619int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
620 struct drm_file *filp);
621
622int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
623int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
624 struct drm_file *filp);
625int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
626int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
627 struct drm_file *filp);
628
629/* VRAM scratch page for HDP bug, default vram page */
630struct amdgpu_vram_scratch {
631 struct amdgpu_bo *robj;
632 volatile uint32_t *ptr;
633 u64 gpu_addr;
634};
635
636/*
637 * ACPI
638 */
639struct amdgpu_atcs_functions {
640 bool get_ext_state;
641 bool pcie_perf_req;
642 bool pcie_dev_rdy;
643 bool pcie_bus_width;
644};
645
646struct amdgpu_atcs {
647 struct amdgpu_atcs_functions functions;
648};
649
650/*
651 * Firmware VRAM reservation
652 */
653struct amdgpu_fw_vram_usage {
654 u64 start_offset;
655 u64 size;
656 struct amdgpu_bo *reserved_bo;
657 void *va;
658};
659
660/*
661 * CGS
662 */
663struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
664void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
665
666/*
667 * Core structure, functions and helpers.
668 */
669typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
670typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
671
672typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
673typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
674
675typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
676typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
677
678struct amdgpu_mmio_remap {
679 u32 reg_offset;
680 resource_size_t bus_addr;
681};
682
683/* Define the HW IP blocks will be used in driver , add more if necessary */
684enum amd_hw_ip_block_type {
685 GC_HWIP = 1,
686 HDP_HWIP,
687 SDMA0_HWIP,
688 SDMA1_HWIP,
689 SDMA2_HWIP,
690 SDMA3_HWIP,
691 SDMA4_HWIP,
692 SDMA5_HWIP,
693 SDMA6_HWIP,
694 SDMA7_HWIP,
695 MMHUB_HWIP,
696 ATHUB_HWIP,
697 NBIO_HWIP,
698 MP0_HWIP,
699 MP1_HWIP,
700 UVD_HWIP,
701 VCN_HWIP = UVD_HWIP,
702 JPEG_HWIP = VCN_HWIP,
703 VCE_HWIP,
704 DF_HWIP,
705 DCE_HWIP,
706 OSSSYS_HWIP,
707 SMUIO_HWIP,
708 PWR_HWIP,
709 NBIF_HWIP,
710 THM_HWIP,
711 CLK_HWIP,
712 UMC_HWIP,
713 RSMU_HWIP,
714 MAX_HWIP
715};
716
717#define HWIP_MAX_INSTANCE 8
718
719struct amd_powerplay {
720 void *pp_handle;
721 const struct amd_pm_funcs *pp_funcs;
722};
723
724#define AMDGPU_RESET_MAGIC_NUM 64
725#define AMDGPU_MAX_DF_PERFMONS 4
726struct amdgpu_device {
727 struct device *dev;
728 struct drm_device *ddev;
729 struct pci_dev *pdev;
730
731#ifdef CONFIG_DRM_AMD_ACP
732 struct amdgpu_acp acp;
733#endif
734
735 /* ASIC */
736 enum amd_asic_type asic_type;
737 uint32_t family;
738 uint32_t rev_id;
739 uint32_t external_rev_id;
740 unsigned long flags;
741 unsigned long apu_flags;
742 int usec_timeout;
743 const struct amdgpu_asic_funcs *asic_funcs;
744 bool shutdown;
745 bool need_swiotlb;
746 bool accel_working;
747 struct notifier_block acpi_nb;
748 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
749 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
750 unsigned debugfs_count;
751#if defined(CONFIG_DEBUG_FS)
752 struct dentry *debugfs_preempt;
753 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
754#endif
755 struct amdgpu_atif *atif;
756 struct amdgpu_atcs atcs;
757 struct mutex srbm_mutex;
758 /* GRBM index mutex. Protects concurrent access to GRBM index */
759 struct mutex grbm_idx_mutex;
760 struct dev_pm_domain vga_pm_domain;
761 bool have_disp_power_ref;
762 bool have_atomics_support;
763
764 /* BIOS */
765 bool is_atom_fw;
766 uint8_t *bios;
767 uint32_t bios_size;
768 struct amdgpu_bo *stolen_vga_memory;
769 uint32_t bios_scratch_reg_offset;
770 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
771
772 /* Register/doorbell mmio */
773 resource_size_t rmmio_base;
774 resource_size_t rmmio_size;
775 void __iomem *rmmio;
776 /* protects concurrent MM_INDEX/DATA based register access */
777 spinlock_t mmio_idx_lock;
778 struct amdgpu_mmio_remap rmmio_remap;
779 /* protects concurrent SMC based register access */
780 spinlock_t smc_idx_lock;
781 amdgpu_rreg_t smc_rreg;
782 amdgpu_wreg_t smc_wreg;
783 /* protects concurrent PCIE register access */
784 spinlock_t pcie_idx_lock;
785 amdgpu_rreg_t pcie_rreg;
786 amdgpu_wreg_t pcie_wreg;
787 amdgpu_rreg_t pciep_rreg;
788 amdgpu_wreg_t pciep_wreg;
789 amdgpu_rreg64_t pcie_rreg64;
790 amdgpu_wreg64_t pcie_wreg64;
791 /* protects concurrent UVD register access */
792 spinlock_t uvd_ctx_idx_lock;
793 amdgpu_rreg_t uvd_ctx_rreg;
794 amdgpu_wreg_t uvd_ctx_wreg;
795 /* protects concurrent DIDT register access */
796 spinlock_t didt_idx_lock;
797 amdgpu_rreg_t didt_rreg;
798 amdgpu_wreg_t didt_wreg;
799 /* protects concurrent gc_cac register access */
800 spinlock_t gc_cac_idx_lock;
801 amdgpu_rreg_t gc_cac_rreg;
802 amdgpu_wreg_t gc_cac_wreg;
803 /* protects concurrent se_cac register access */
804 spinlock_t se_cac_idx_lock;
805 amdgpu_rreg_t se_cac_rreg;
806 amdgpu_wreg_t se_cac_wreg;
807 /* protects concurrent ENDPOINT (audio) register access */
808 spinlock_t audio_endpt_idx_lock;
809 amdgpu_block_rreg_t audio_endpt_rreg;
810 amdgpu_block_wreg_t audio_endpt_wreg;
811 void __iomem *rio_mem;
812 resource_size_t rio_mem_size;
813 struct amdgpu_doorbell doorbell;
814
815 /* clock/pll info */
816 struct amdgpu_clock clock;
817
818 /* MC */
819 struct amdgpu_gmc gmc;
820 struct amdgpu_gart gart;
821 dma_addr_t dummy_page_addr;
822 struct amdgpu_vm_manager vm_manager;
823 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
824 unsigned num_vmhubs;
825
826 /* memory management */
827 struct amdgpu_mman mman;
828 struct amdgpu_vram_scratch vram_scratch;
829 struct amdgpu_wb wb;
830 atomic64_t num_bytes_moved;
831 atomic64_t num_evictions;
832 atomic64_t num_vram_cpu_page_faults;
833 atomic_t gpu_reset_counter;
834 atomic_t vram_lost_counter;
835
836 /* data for buffer migration throttling */
837 struct {
838 spinlock_t lock;
839 s64 last_update_us;
840 s64 accum_us; /* accumulated microseconds */
841 s64 accum_us_vis; /* for visible VRAM */
842 u32 log2_max_MBps;
843 } mm_stats;
844
845 /* display */
846 bool enable_virtual_display;
847 struct amdgpu_mode_info mode_info;
848 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
849 struct work_struct hotplug_work;
850 struct amdgpu_irq_src crtc_irq;
851 struct amdgpu_irq_src vupdate_irq;
852 struct amdgpu_irq_src pageflip_irq;
853 struct amdgpu_irq_src hpd_irq;
854
855 /* rings */
856 u64 fence_context;
857 unsigned num_rings;
858 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
859 bool ib_pool_ready;
860 struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX];
861 struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
862
863 /* interrupts */
864 struct amdgpu_irq irq;
865
866 /* powerplay */
867 struct amd_powerplay powerplay;
868 bool pp_force_state_enabled;
869
870 /* smu */
871 struct smu_context smu;
872
873 /* dpm */
874 struct amdgpu_pm pm;
875 u32 cg_flags;
876 u32 pg_flags;
877
878 /* nbio */
879 struct amdgpu_nbio nbio;
880
881 /* mmhub */
882 struct amdgpu_mmhub mmhub;
883
884 /* gfx */
885 struct amdgpu_gfx gfx;
886
887 /* sdma */
888 struct amdgpu_sdma sdma;
889
890 /* uvd */
891 struct amdgpu_uvd uvd;
892
893 /* vce */
894 struct amdgpu_vce vce;
895
896 /* vcn */
897 struct amdgpu_vcn vcn;
898
899 /* jpeg */
900 struct amdgpu_jpeg jpeg;
901
902 /* firmwares */
903 struct amdgpu_firmware firmware;
904
905 /* PSP */
906 struct psp_context psp;
907
908 /* GDS */
909 struct amdgpu_gds gds;
910
911 /* KFD */
912 struct amdgpu_kfd_dev kfd;
913
914 /* UMC */
915 struct amdgpu_umc umc;
916
917 /* display related functionality */
918 struct amdgpu_display_manager dm;
919
920 /* discovery */
921 uint8_t *discovery_bin;
922 uint32_t discovery_tmr_size;
923 struct amdgpu_bo *discovery_memory;
924
925 /* mes */
926 bool enable_mes;
927 struct amdgpu_mes mes;
928
929 /* df */
930 struct amdgpu_df df;
931
932 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
933 int num_ip_blocks;
934 struct mutex mn_lock;
935 DECLARE_HASHTABLE(mn_hash, 7);
936
937 /* tracking pinned memory */
938 atomic64_t vram_pin_size;
939 atomic64_t visible_pin_size;
940 atomic64_t gart_pin_size;
941
942 /* soc15 register offset based on ip, instance and segment */
943 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
944
945 /* delayed work_func for deferring clockgating during resume */
946 struct delayed_work delayed_init_work;
947
948 struct amdgpu_virt virt;
949 /* firmware VRAM reservation */
950 struct amdgpu_fw_vram_usage fw_vram_usage;
951
952 /* link all shadow bo */
953 struct list_head shadow_list;
954 struct mutex shadow_list_lock;
955
956 /* record hw reset is performed */
957 bool has_hw_reset;
958 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
959
960 /* s3/s4 mask */
961 bool in_suspend;
962 bool in_hibernate;
963
964 bool in_gpu_reset;
965 enum pp_mp1_state mp1_state;
966 struct mutex lock_reset;
967 struct amdgpu_doorbell_index doorbell_index;
968
969 struct mutex notifier_lock;
970
971 int asic_reset_res;
972 struct work_struct xgmi_reset_work;
973
974 long gfx_timeout;
975 long sdma_timeout;
976 long video_timeout;
977 long compute_timeout;
978
979 uint64_t unique_id;
980 uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
981
982 /* enable runtime pm on the device */
983 bool runpm;
984 bool in_runpm;
985
986 bool pm_sysfs_en;
987 bool ucode_sysfs_en;
988
989 /* Chip product information */
990 char product_number[16];
991 char product_name[32];
992 char serial[20];
993
994 struct amdgpu_autodump autodump;
995
996 atomic_t throttling_logging_enabled;
997 struct ratelimit_state throttling_logging_rs;
998};
999
1000static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1001{
1002 return container_of(bdev, struct amdgpu_device, mman.bdev);
1003}
1004
1005int amdgpu_device_init(struct amdgpu_device *adev,
1006 struct drm_device *ddev,
1007 struct pci_dev *pdev,
1008 uint32_t flags);
1009void amdgpu_device_fini(struct amdgpu_device *adev);
1010int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1011
1012void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1013 uint32_t *buf, size_t size, bool write);
1014uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
1015 uint32_t acc_flags);
1016void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
1017 uint32_t acc_flags);
1018void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
1019 uint32_t acc_flags);
1020void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1021uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1022
1023u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1024void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1025
1026bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1027bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1028
1029int emu_soc_asic_init(struct amdgpu_device *adev);
1030
1031/*
1032 * Registers read & write functions.
1033 */
1034#define AMDGPU_REGS_NO_KIQ (1<<1)
1035
1036#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1037#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1038
1039#define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
1040#define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1041
1042#define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1043#define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1044
1045#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1046#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1047#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1048#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1049#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1050#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1051#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1052#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1053#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1054#define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1055#define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1056#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1057#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1058#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1059#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1060#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1061#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1062#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1063#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1064#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1065#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1066#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1067#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1068#define WREG32_P(reg, val, mask) \
1069 do { \
1070 uint32_t tmp_ = RREG32(reg); \
1071 tmp_ &= (mask); \
1072 tmp_ |= ((val) & ~(mask)); \
1073 WREG32(reg, tmp_); \
1074 } while (0)
1075#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1076#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1077#define WREG32_PLL_P(reg, val, mask) \
1078 do { \
1079 uint32_t tmp_ = RREG32_PLL(reg); \
1080 tmp_ &= (mask); \
1081 tmp_ |= ((val) & ~(mask)); \
1082 WREG32_PLL(reg, tmp_); \
1083 } while (0)
1084
1085#define WREG32_SMC_P(_Reg, _Val, _Mask) \
1086 do { \
1087 u32 tmp = RREG32_SMC(_Reg); \
1088 tmp &= (_Mask); \
1089 tmp |= ((_Val) & ~(_Mask)); \
1090 WREG32_SMC(_Reg, tmp); \
1091 } while (0)
1092
1093#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1094#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1095#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1096
1097#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1098#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1099
1100#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1101 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1102 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1103
1104#define REG_GET_FIELD(value, reg, field) \
1105 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1106
1107#define WREG32_FIELD(reg, field, val) \
1108 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1109
1110#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1111 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1112
1113/*
1114 * BIOS helpers.
1115 */
1116#define RBIOS8(i) (adev->bios[i])
1117#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1118#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1119
1120/*
1121 * ASICs macro.
1122 */
1123#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1124#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1125#define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1126#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1127#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1128#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1129#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1130#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1131#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1132#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1133#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1134#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1135#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1136#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
1137#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
1138#define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1139#define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1140#define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1141#define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1142#define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1143#define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1144
1145#define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
1146
1147/* Common functions */
1148bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1149int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1150 struct amdgpu_job* job);
1151void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1152bool amdgpu_device_need_post(struct amdgpu_device *adev);
1153
1154void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1155 u64 num_vis_bytes);
1156int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1157void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1158 const u32 *registers,
1159 const u32 array_size);
1160
1161bool amdgpu_device_supports_boco(struct drm_device *dev);
1162bool amdgpu_device_supports_baco(struct drm_device *dev);
1163bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1164 struct amdgpu_device *peer_adev);
1165int amdgpu_device_baco_enter(struct drm_device *dev);
1166int amdgpu_device_baco_exit(struct drm_device *dev);
1167
1168/* atpx handler */
1169#if defined(CONFIG_VGA_SWITCHEROO)
1170void amdgpu_register_atpx_handler(void);
1171void amdgpu_unregister_atpx_handler(void);
1172bool amdgpu_has_atpx_dgpu_power_cntl(void);
1173bool amdgpu_is_atpx_hybrid(void);
1174bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1175bool amdgpu_has_atpx(void);
1176#else
1177static inline void amdgpu_register_atpx_handler(void) {}
1178static inline void amdgpu_unregister_atpx_handler(void) {}
1179static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1180static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1181static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1182static inline bool amdgpu_has_atpx(void) { return false; }
1183#endif
1184
1185#if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
1186void *amdgpu_atpx_get_dhandle(void);
1187#else
1188static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
1189#endif
1190
1191/*
1192 * KMS
1193 */
1194extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1195extern const int amdgpu_max_kms_ioctl;
1196
1197int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
1198void amdgpu_driver_unload_kms(struct drm_device *dev);
1199void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1200int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1201void amdgpu_driver_postclose_kms(struct drm_device *dev,
1202 struct drm_file *file_priv);
1203int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1204int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1205int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1206u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1207int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1208void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1209long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1210 unsigned long arg);
1211
1212/*
1213 * functions used by amdgpu_encoder.c
1214 */
1215struct amdgpu_afmt_acr {
1216 u32 clock;
1217
1218 int n_32khz;
1219 int cts_32khz;
1220
1221 int n_44_1khz;
1222 int cts_44_1khz;
1223
1224 int n_48khz;
1225 int cts_48khz;
1226
1227};
1228
1229struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1230
1231/* amdgpu_acpi.c */
1232#if defined(CONFIG_ACPI)
1233int amdgpu_acpi_init(struct amdgpu_device *adev);
1234void amdgpu_acpi_fini(struct amdgpu_device *adev);
1235bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1236int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1237 u8 perf_req, bool advertise);
1238int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1239
1240void amdgpu_acpi_get_backlight_caps(struct amdgpu_device *adev,
1241 struct amdgpu_dm_backlight_caps *caps);
1242#else
1243static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1244static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1245#endif
1246
1247int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1248 uint64_t addr, struct amdgpu_bo **bo,
1249 struct amdgpu_bo_va_mapping **mapping);
1250
1251#if defined(CONFIG_DRM_AMD_DC)
1252int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1253#else
1254static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1255#endif
1256
1257
1258void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1259void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1260
1261#include "amdgpu_object.h"
1262
1263/* used by df_v3_6.c and amdgpu_pmu.c */
1264#define AMDGPU_PMU_ATTR(_name, _object) \
1265static ssize_t \
1266_name##_show(struct device *dev, \
1267 struct device_attribute *attr, \
1268 char *page) \
1269{ \
1270 BUILD_BUG_ON(sizeof(_object) >= PAGE_SIZE - 1); \
1271 return sprintf(page, _object "\n"); \
1272} \
1273 \
1274static struct device_attribute pmu_attr_##_name = __ATTR_RO(_name)
1275
1276static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1277{
1278 return adev->gmc.tmz_enabled;
1279}
1280
1281#endif