Linux Audio

Check our new training course

Loading...
v6.13.7
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * TQM 8540 Device Tree Source
  4 *
  5 * Copyright 2008 Freescale Semiconductor Inc.
  6 */
  7
  8/dts-v1/;
  9
 10/include/ "fsl/e500v1_power_isa.dtsi"
 11
 12/ {
 13	model = "tqc,tqm8540";
 14	compatible = "tqc,tqm8540";
 15	#address-cells = <1>;
 16	#size-cells = <1>;
 17
 18	aliases {
 19		ethernet0 = &enet0;
 20		ethernet1 = &enet1;
 21		ethernet2 = &enet2;
 22		serial0 = &serial0;
 23		serial1 = &serial1;
 24		pci0 = &pci0;
 25	};
 26
 27	cpus {
 28		#address-cells = <1>;
 29		#size-cells = <0>;
 30
 31		PowerPC,8540@0 {
 32			device_type = "cpu";
 33			reg = <0>;
 34			d-cache-line-size = <32>;
 35			i-cache-line-size = <32>;
 36			d-cache-size = <32768>;
 37			i-cache-size = <32768>;
 38			timebase-frequency = <0>;
 39			bus-frequency = <0>;
 40			clock-frequency = <0>;
 41			next-level-cache = <&L2>;
 42		};
 43	};
 44
 45	memory {
 46		device_type = "memory";
 47		reg = <0x00000000 0x10000000>;
 48	};
 49
 50	soc@e0000000 {
 51		#address-cells = <1>;
 52		#size-cells = <1>;
 53		device_type = "soc";
 54		ranges = <0x0 0xe0000000 0x100000>;
 55		bus-frequency = <0>;
 56		compatible = "fsl,mpc8540-immr", "simple-bus";
 57
 58		ecm-law@0 {
 59			compatible = "fsl,ecm-law";
 60			reg = <0x0 0x1000>;
 61			fsl,num-laws = <8>;
 62		};
 63
 64		ecm@1000 {
 65			compatible = "fsl,mpc8540-ecm", "fsl,ecm";
 66			reg = <0x1000 0x1000>;
 67			interrupts = <17 2>;
 68			interrupt-parent = <&mpic>;
 69		};
 70
 71		memory-controller@2000 {
 72			compatible = "fsl,mpc8540-memory-controller";
 73			reg = <0x2000 0x1000>;
 74			interrupt-parent = <&mpic>;
 75			interrupts = <18 2>;
 76		};
 77
 78		L2: l2-cache-controller@20000 {
 79			compatible = "fsl,mpc8540-l2-cache-controller";
 80			reg = <0x20000 0x1000>;
 81			cache-line-size = <32>;
 82			cache-size = <0x40000>;	// L2, 256K
 83			interrupt-parent = <&mpic>;
 84			interrupts = <16 2>;
 85		};
 86
 87		i2c@3000 {
 88			#address-cells = <1>;
 89			#size-cells = <0>;
 90			cell-index = <0>;
 91			compatible = "fsl-i2c";
 92			reg = <0x3000 0x100>;
 93			interrupts = <43 2>;
 94			interrupt-parent = <&mpic>;
 95			dfsrr;
 96
 97			dtt@48 {
 98				compatible = "national,lm75";
 99				reg = <0x48>;
100			};
101
102			rtc@68 {
103				compatible = "dallas,ds1337";
104				reg = <0x68>;
105			};
106		};
107
108		dma@21300 {
109			#address-cells = <1>;
110			#size-cells = <1>;
111			compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
112			reg = <0x21300 0x4>;
113			ranges = <0x0 0x21100 0x200>;
114			cell-index = <0>;
115			dma-channel@0 {
116				compatible = "fsl,mpc8540-dma-channel",
117						"fsl,eloplus-dma-channel";
118				reg = <0x0 0x80>;
119				cell-index = <0>;
120				interrupt-parent = <&mpic>;
121				interrupts = <20 2>;
122			};
123			dma-channel@80 {
124				compatible = "fsl,mpc8540-dma-channel",
125						"fsl,eloplus-dma-channel";
126				reg = <0x80 0x80>;
127				cell-index = <1>;
128				interrupt-parent = <&mpic>;
129				interrupts = <21 2>;
130			};
131			dma-channel@100 {
132				compatible = "fsl,mpc8540-dma-channel",
133						"fsl,eloplus-dma-channel";
134				reg = <0x100 0x80>;
135				cell-index = <2>;
136				interrupt-parent = <&mpic>;
137				interrupts = <22 2>;
138			};
139			dma-channel@180 {
140				compatible = "fsl,mpc8540-dma-channel",
141						"fsl,eloplus-dma-channel";
142				reg = <0x180 0x80>;
143				cell-index = <3>;
144				interrupt-parent = <&mpic>;
145				interrupts = <23 2>;
146			};
147		};
148
149		enet0: ethernet@24000 {
150			#address-cells = <1>;
151			#size-cells = <1>;
152			cell-index = <0>;
153			device_type = "network";
154			model = "TSEC";
155			compatible = "gianfar";
156			reg = <0x24000 0x1000>;
157			ranges = <0x0 0x24000 0x1000>;
158			local-mac-address = [ 00 00 00 00 00 00 ];
159			interrupts = <29 2 30 2 34 2>;
160			interrupt-parent = <&mpic>;
161			phy-handle = <&phy2>;
162
163			mdio@520 {
164				#address-cells = <1>;
165				#size-cells = <0>;
166				compatible = "fsl,gianfar-mdio";
167				reg = <0x520 0x20>;
168
169				phy1: ethernet-phy@1 {
170					interrupt-parent = <&mpic>;
171					interrupts = <8 1>;
172					reg = <1>;
173				};
174				phy2: ethernet-phy@2 {
175					interrupt-parent = <&mpic>;
176					interrupts = <8 1>;
177					reg = <2>;
178				};
179				phy3: ethernet-phy@3 {
180					interrupt-parent = <&mpic>;
181					interrupts = <8 1>;
182					reg = <3>;
183				};
184				tbi0: tbi-phy@11 {
185					reg = <0x11>;
186					device_type = "tbi-phy";
187				};
188			};
189		};
190
191		enet1: ethernet@25000 {
192			#address-cells = <1>;
193			#size-cells = <1>;
194			cell-index = <1>;
195			device_type = "network";
196			model = "TSEC";
197			compatible = "gianfar";
198			reg = <0x25000 0x1000>;
199			ranges = <0x0 0x25000 0x1000>;
200			local-mac-address = [ 00 00 00 00 00 00 ];
201			interrupts = <35 2 36 2 40 2>;
202			interrupt-parent = <&mpic>;
203			phy-handle = <&phy1>;
204
205			mdio@520 {
206				#address-cells = <1>;
207				#size-cells = <0>;
208				compatible = "fsl,gianfar-tbi";
209				reg = <0x520 0x20>;
210
211				tbi1: tbi-phy@11 {
212					reg = <0x11>;
213					device_type = "tbi-phy";
214				};
215			};
216		};
217
218		enet2: ethernet@26000 {
219			#address-cells = <1>;
220			#size-cells = <1>;
221			cell-index = <2>;
222			device_type = "network";
223			model = "FEC";
224			compatible = "gianfar";
225			reg = <0x26000 0x1000>;
226			ranges = <0x0 0x26000 0x1000>;
227			local-mac-address = [ 00 00 00 00 00 00 ];
228			interrupts = <41 2>;
229			interrupt-parent = <&mpic>;
230			phy-handle = <&phy3>;
231
232			mdio@520 {
233				#address-cells = <1>;
234				#size-cells = <0>;
235				compatible = "fsl,gianfar-tbi";
236				reg = <0x520 0x20>;
237
238				tbi2: tbi-phy@11 {
239					reg = <0x11>;
240					device_type = "tbi-phy";
241				};
242			};
243		};
244
245		serial0: serial@4500 {
246			cell-index = <0>;
247			device_type = "serial";
248			compatible = "fsl,ns16550", "ns16550";
249			reg = <0x4500 0x100>; 	// reg base, size
250			clock-frequency = <0>; 	// should we fill in in uboot?
251			interrupts = <42 2>;
252			interrupt-parent = <&mpic>;
253		};
254
255		serial1: serial@4600 {
256			cell-index = <1>;
257			device_type = "serial";
258			compatible = "fsl,ns16550", "ns16550";
259			reg = <0x4600 0x100>;	// reg base, size
260			clock-frequency = <0>; 	// should we fill in in uboot?
261			interrupts = <42 2>;
262			interrupt-parent = <&mpic>;
263		};
264
265		mpic: pic@40000 {
266			interrupt-controller;
267			#address-cells = <0>;
268			#interrupt-cells = <2>;
269			reg = <0x40000 0x40000>;
270			device_type = "open-pic";
271			compatible = "chrp,open-pic";
272		};
273	};
274
275	localbus@e0005000 {
276		#address-cells = <2>;
277		#size-cells = <1>;
278		compatible = "fsl,mpc8540-localbus", "fsl,pq3-localbus",
279			     "simple-bus";
280		reg = <0xe0005000 0x1000>;
281		interrupt-parent = <&mpic>;
282		interrupts = <19 2>;
283
284		ranges = <0x0 0x0 0xfe000000 0x02000000>;
285
286		nor@0,0 {
287			#address-cells = <1>;
288			#size-cells = <1>;
289			compatible = "cfi-flash";
290			reg = <0x0 0x0 0x02000000>;
291			bank-width = <4>;
292			device-width = <2>;
293			partition@0 {
294				label = "kernel";
295				reg = <0x00000000 0x00180000>;
296			};
297			partition@180000 {
298				label = "root";
299				reg = <0x00180000 0x01dc0000>;
300			};
301			partition@1f40000 {
302				label = "env1";
303				reg = <0x01f40000 0x00040000>;
304			};
305			partition@1f80000 {
306				label = "env2";
307				reg = <0x01f80000 0x00040000>;
308			};
309			partition@1fc0000 {
310				label = "u-boot";
311				reg = <0x01fc0000 0x00040000>;
312				read-only;
313			};
314		};
315	};
316
317	pci0: pci@e0008000 {
318		#interrupt-cells = <1>;
319		#size-cells = <2>;
320		#address-cells = <3>;
321		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
322		device_type = "pci";
323		reg = <0xe0008000 0x1000>;
324		clock-frequency = <66666666>;
325		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
326		interrupt-map = <
327				/* IDSEL 28 */
328				 0xe000 0 0 1 &mpic 2 1
329				 0xe000 0 0 2 &mpic 3 1
330				 0xe000 0 0 3 &mpic 6 1
331				 0xe000 0 0 4 &mpic 5 1
332
333				/* IDSEL 11 */
334				 0x5800 0 0 1 &mpic 6 1
335				 0x5800 0 0 2 &mpic 5 1
336				 >;
337
338		interrupt-parent = <&mpic>;
339		interrupts = <24 2>;
340		bus-range = <0 0>;
341		ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
342			  0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
343	};
344};
v5.9
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * TQM 8540 Device Tree Source
  4 *
  5 * Copyright 2008 Freescale Semiconductor Inc.
  6 */
  7
  8/dts-v1/;
  9
 
 
 10/ {
 11	model = "tqc,tqm8540";
 12	compatible = "tqc,tqm8540";
 13	#address-cells = <1>;
 14	#size-cells = <1>;
 15
 16	aliases {
 17		ethernet0 = &enet0;
 18		ethernet1 = &enet1;
 19		ethernet2 = &enet2;
 20		serial0 = &serial0;
 21		serial1 = &serial1;
 22		pci0 = &pci0;
 23	};
 24
 25	cpus {
 26		#address-cells = <1>;
 27		#size-cells = <0>;
 28
 29		PowerPC,8540@0 {
 30			device_type = "cpu";
 31			reg = <0>;
 32			d-cache-line-size = <32>;
 33			i-cache-line-size = <32>;
 34			d-cache-size = <32768>;
 35			i-cache-size = <32768>;
 36			timebase-frequency = <0>;
 37			bus-frequency = <0>;
 38			clock-frequency = <0>;
 39			next-level-cache = <&L2>;
 40		};
 41	};
 42
 43	memory {
 44		device_type = "memory";
 45		reg = <0x00000000 0x10000000>;
 46	};
 47
 48	soc@e0000000 {
 49		#address-cells = <1>;
 50		#size-cells = <1>;
 51		device_type = "soc";
 52		ranges = <0x0 0xe0000000 0x100000>;
 53		bus-frequency = <0>;
 54		compatible = "fsl,mpc8540-immr", "simple-bus";
 55
 56		ecm-law@0 {
 57			compatible = "fsl,ecm-law";
 58			reg = <0x0 0x1000>;
 59			fsl,num-laws = <8>;
 60		};
 61
 62		ecm@1000 {
 63			compatible = "fsl,mpc8540-ecm", "fsl,ecm";
 64			reg = <0x1000 0x1000>;
 65			interrupts = <17 2>;
 66			interrupt-parent = <&mpic>;
 67		};
 68
 69		memory-controller@2000 {
 70			compatible = "fsl,mpc8540-memory-controller";
 71			reg = <0x2000 0x1000>;
 72			interrupt-parent = <&mpic>;
 73			interrupts = <18 2>;
 74		};
 75
 76		L2: l2-cache-controller@20000 {
 77			compatible = "fsl,mpc8540-l2-cache-controller";
 78			reg = <0x20000 0x1000>;
 79			cache-line-size = <32>;
 80			cache-size = <0x40000>;	// L2, 256K
 81			interrupt-parent = <&mpic>;
 82			interrupts = <16 2>;
 83		};
 84
 85		i2c@3000 {
 86			#address-cells = <1>;
 87			#size-cells = <0>;
 88			cell-index = <0>;
 89			compatible = "fsl-i2c";
 90			reg = <0x3000 0x100>;
 91			interrupts = <43 2>;
 92			interrupt-parent = <&mpic>;
 93			dfsrr;
 94
 95			dtt@48 {
 96				compatible = "national,lm75";
 97				reg = <0x48>;
 98			};
 99
100			rtc@68 {
101				compatible = "dallas,ds1337";
102				reg = <0x68>;
103			};
104		};
105
106		dma@21300 {
107			#address-cells = <1>;
108			#size-cells = <1>;
109			compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
110			reg = <0x21300 0x4>;
111			ranges = <0x0 0x21100 0x200>;
112			cell-index = <0>;
113			dma-channel@0 {
114				compatible = "fsl,mpc8540-dma-channel",
115						"fsl,eloplus-dma-channel";
116				reg = <0x0 0x80>;
117				cell-index = <0>;
118				interrupt-parent = <&mpic>;
119				interrupts = <20 2>;
120			};
121			dma-channel@80 {
122				compatible = "fsl,mpc8540-dma-channel",
123						"fsl,eloplus-dma-channel";
124				reg = <0x80 0x80>;
125				cell-index = <1>;
126				interrupt-parent = <&mpic>;
127				interrupts = <21 2>;
128			};
129			dma-channel@100 {
130				compatible = "fsl,mpc8540-dma-channel",
131						"fsl,eloplus-dma-channel";
132				reg = <0x100 0x80>;
133				cell-index = <2>;
134				interrupt-parent = <&mpic>;
135				interrupts = <22 2>;
136			};
137			dma-channel@180 {
138				compatible = "fsl,mpc8540-dma-channel",
139						"fsl,eloplus-dma-channel";
140				reg = <0x180 0x80>;
141				cell-index = <3>;
142				interrupt-parent = <&mpic>;
143				interrupts = <23 2>;
144			};
145		};
146
147		enet0: ethernet@24000 {
148			#address-cells = <1>;
149			#size-cells = <1>;
150			cell-index = <0>;
151			device_type = "network";
152			model = "TSEC";
153			compatible = "gianfar";
154			reg = <0x24000 0x1000>;
155			ranges = <0x0 0x24000 0x1000>;
156			local-mac-address = [ 00 00 00 00 00 00 ];
157			interrupts = <29 2 30 2 34 2>;
158			interrupt-parent = <&mpic>;
159			phy-handle = <&phy2>;
160
161			mdio@520 {
162				#address-cells = <1>;
163				#size-cells = <0>;
164				compatible = "fsl,gianfar-mdio";
165				reg = <0x520 0x20>;
166
167				phy1: ethernet-phy@1 {
168					interrupt-parent = <&mpic>;
169					interrupts = <8 1>;
170					reg = <1>;
171				};
172				phy2: ethernet-phy@2 {
173					interrupt-parent = <&mpic>;
174					interrupts = <8 1>;
175					reg = <2>;
176				};
177				phy3: ethernet-phy@3 {
178					interrupt-parent = <&mpic>;
179					interrupts = <8 1>;
180					reg = <3>;
181				};
182				tbi0: tbi-phy@11 {
183					reg = <0x11>;
184					device_type = "tbi-phy";
185				};
186			};
187		};
188
189		enet1: ethernet@25000 {
190			#address-cells = <1>;
191			#size-cells = <1>;
192			cell-index = <1>;
193			device_type = "network";
194			model = "TSEC";
195			compatible = "gianfar";
196			reg = <0x25000 0x1000>;
197			ranges = <0x0 0x25000 0x1000>;
198			local-mac-address = [ 00 00 00 00 00 00 ];
199			interrupts = <35 2 36 2 40 2>;
200			interrupt-parent = <&mpic>;
201			phy-handle = <&phy1>;
202
203			mdio@520 {
204				#address-cells = <1>;
205				#size-cells = <0>;
206				compatible = "fsl,gianfar-tbi";
207				reg = <0x520 0x20>;
208
209				tbi1: tbi-phy@11 {
210					reg = <0x11>;
211					device_type = "tbi-phy";
212				};
213			};
214		};
215
216		enet2: ethernet@26000 {
217			#address-cells = <1>;
218			#size-cells = <1>;
219			cell-index = <2>;
220			device_type = "network";
221			model = "FEC";
222			compatible = "gianfar";
223			reg = <0x26000 0x1000>;
224			ranges = <0x0 0x26000 0x1000>;
225			local-mac-address = [ 00 00 00 00 00 00 ];
226			interrupts = <41 2>;
227			interrupt-parent = <&mpic>;
228			phy-handle = <&phy3>;
229
230			mdio@520 {
231				#address-cells = <1>;
232				#size-cells = <0>;
233				compatible = "fsl,gianfar-tbi";
234				reg = <0x520 0x20>;
235
236				tbi2: tbi-phy@11 {
237					reg = <0x11>;
238					device_type = "tbi-phy";
239				};
240			};
241		};
242
243		serial0: serial@4500 {
244			cell-index = <0>;
245			device_type = "serial";
246			compatible = "fsl,ns16550", "ns16550";
247			reg = <0x4500 0x100>; 	// reg base, size
248			clock-frequency = <0>; 	// should we fill in in uboot?
249			interrupts = <42 2>;
250			interrupt-parent = <&mpic>;
251		};
252
253		serial1: serial@4600 {
254			cell-index = <1>;
255			device_type = "serial";
256			compatible = "fsl,ns16550", "ns16550";
257			reg = <0x4600 0x100>;	// reg base, size
258			clock-frequency = <0>; 	// should we fill in in uboot?
259			interrupts = <42 2>;
260			interrupt-parent = <&mpic>;
261		};
262
263		mpic: pic@40000 {
264			interrupt-controller;
265			#address-cells = <0>;
266			#interrupt-cells = <2>;
267			reg = <0x40000 0x40000>;
268			device_type = "open-pic";
269			compatible = "chrp,open-pic";
270		};
271	};
272
273	localbus@e0005000 {
274		#address-cells = <2>;
275		#size-cells = <1>;
276		compatible = "fsl,mpc8540-localbus", "fsl,pq3-localbus",
277			     "simple-bus";
278		reg = <0xe0005000 0x1000>;
279		interrupt-parent = <&mpic>;
280		interrupts = <19 2>;
281
282		ranges = <0x0 0x0 0xfe000000 0x02000000>;
283
284		nor@0,0 {
285			#address-cells = <1>;
286			#size-cells = <1>;
287			compatible = "cfi-flash";
288			reg = <0x0 0x0 0x02000000>;
289			bank-width = <4>;
290			device-width = <2>;
291			partition@0 {
292				label = "kernel";
293				reg = <0x00000000 0x00180000>;
294			};
295			partition@180000 {
296				label = "root";
297				reg = <0x00180000 0x01dc0000>;
298			};
299			partition@1f40000 {
300				label = "env1";
301				reg = <0x01f40000 0x00040000>;
302			};
303			partition@1f80000 {
304				label = "env2";
305				reg = <0x01f80000 0x00040000>;
306			};
307			partition@1fc0000 {
308				label = "u-boot";
309				reg = <0x01fc0000 0x00040000>;
310				read-only;
311			};
312		};
313	};
314
315	pci0: pci@e0008000 {
316		#interrupt-cells = <1>;
317		#size-cells = <2>;
318		#address-cells = <3>;
319		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
320		device_type = "pci";
321		reg = <0xe0008000 0x1000>;
322		clock-frequency = <66666666>;
323		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
324		interrupt-map = <
325				/* IDSEL 28 */
326				 0xe000 0 0 1 &mpic 2 1
327				 0xe000 0 0 2 &mpic 3 1
328				 0xe000 0 0 3 &mpic 6 1
329				 0xe000 0 0 4 &mpic 5 1
330
331				/* IDSEL 11 */
332				 0x5800 0 0 1 &mpic 6 1
333				 0x5800 0 0 2 &mpic 5 1
334				 >;
335
336		interrupt-parent = <&mpic>;
337		interrupts = <24 2>;
338		bus-range = <0 0>;
339		ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
340			  0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
341	};
342};