Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 Spreadtrum Communications Inc.
4 */
5
6#include <linux/clk.h>
7#include <linux/err.h>
8#include <linux/io.h>
9#include <linux/math64.h>
10#include <linux/mod_devicetable.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/pwm.h>
14
15#define SPRD_PWM_PRESCALE 0x0
16#define SPRD_PWM_MOD 0x4
17#define SPRD_PWM_DUTY 0x8
18#define SPRD_PWM_ENABLE 0x18
19
20#define SPRD_PWM_MOD_MAX GENMASK(7, 0)
21#define SPRD_PWM_DUTY_MSK GENMASK(15, 0)
22#define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0)
23#define SPRD_PWM_ENABLE_BIT BIT(0)
24
25#define SPRD_PWM_CHN_NUM 4
26#define SPRD_PWM_REGS_SHIFT 5
27#define SPRD_PWM_CHN_CLKS_NUM 2
28#define SPRD_PWM_CHN_OUTPUT_CLK 1
29
30struct sprd_pwm_chn {
31 struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM];
32 u32 clk_rate;
33};
34
35struct sprd_pwm_chip {
36 void __iomem *base;
37 struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM];
38};
39
40static inline struct sprd_pwm_chip* sprd_pwm_from_chip(struct pwm_chip *chip)
41{
42 return pwmchip_get_drvdata(chip);
43}
44
45/*
46 * The list of clocks required by PWM channels, and each channel has 2 clocks:
47 * enable clock and pwm clock.
48 */
49static const char * const sprd_pwm_clks[] = {
50 "enable0", "pwm0",
51 "enable1", "pwm1",
52 "enable2", "pwm2",
53 "enable3", "pwm3",
54};
55
56static u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg)
57{
58 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
59
60 return readl_relaxed(spc->base + offset);
61}
62
63static void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid,
64 u32 reg, u32 val)
65{
66 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
67
68 writel_relaxed(val, spc->base + offset);
69}
70
71static int sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
72 struct pwm_state *state)
73{
74 struct sprd_pwm_chip *spc = sprd_pwm_from_chip(chip);
75 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
76 u32 val, duty, prescale;
77 u64 tmp;
78 int ret;
79
80 /*
81 * The clocks to PWM channel has to be enabled first before
82 * reading to the registers.
83 */
84 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
85 if (ret) {
86 dev_err(pwmchip_parent(chip), "failed to enable pwm%u clocks\n",
87 pwm->hwpwm);
88 return ret;
89 }
90
91 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE);
92 if (val & SPRD_PWM_ENABLE_BIT)
93 state->enabled = true;
94 else
95 state->enabled = false;
96
97 /*
98 * The hardware provides a counter that is feed by the source clock.
99 * The period length is (PRESCALE + 1) * MOD counter steps.
100 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
101 * Thus the period_ns and duty_ns calculation formula should be:
102 * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate
103 * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate
104 */
105 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE);
106 prescale = val & SPRD_PWM_PRESCALE_MSK;
107 tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX;
108 state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
109
110 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY);
111 duty = val & SPRD_PWM_DUTY_MSK;
112 tmp = (prescale + 1) * NSEC_PER_SEC * duty;
113 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
114 state->polarity = PWM_POLARITY_NORMAL;
115
116 /* Disable PWM clocks if the PWM channel is not in enable state. */
117 if (!state->enabled)
118 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
119
120 return 0;
121}
122
123static int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm,
124 int duty_ns, int period_ns)
125{
126 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
127 u32 prescale, duty;
128 u64 tmp;
129
130 /*
131 * The hardware provides a counter that is feed by the source clock.
132 * The period length is (PRESCALE + 1) * MOD counter steps.
133 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
134 *
135 * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX.
136 * The value for PRESCALE is selected such that the resulting period
137 * gets the maximal length not bigger than the requested one with the
138 * given settings (MOD = SPRD_PWM_MOD_MAX and input clock).
139 */
140 duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns;
141
142 tmp = (u64)chn->clk_rate * period_ns;
143 do_div(tmp, NSEC_PER_SEC);
144 prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1;
145 if (prescale > SPRD_PWM_PRESCALE_MSK)
146 prescale = SPRD_PWM_PRESCALE_MSK;
147
148 /*
149 * Note: Writing DUTY triggers the hardware to actually apply the
150 * values written to MOD and DUTY to the output, so must keep writing
151 * DUTY last.
152 *
153 * The hardware can ensures that current running period is completed
154 * before changing a new configuration to avoid mixed settings.
155 */
156 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale);
157 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX);
158 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty);
159
160 return 0;
161}
162
163static int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
164 const struct pwm_state *state)
165{
166 struct sprd_pwm_chip *spc = sprd_pwm_from_chip(chip);
167 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
168 struct pwm_state *cstate = &pwm->state;
169 int ret;
170
171 if (state->polarity != PWM_POLARITY_NORMAL)
172 return -EINVAL;
173
174 if (state->enabled) {
175 if (!cstate->enabled) {
176 /*
177 * The clocks to PWM channel has to be enabled first
178 * before writing to the registers.
179 */
180 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM,
181 chn->clks);
182 if (ret) {
183 dev_err(pwmchip_parent(chip),
184 "failed to enable pwm%u clocks\n",
185 pwm->hwpwm);
186 return ret;
187 }
188 }
189
190 ret = sprd_pwm_config(spc, pwm, state->duty_cycle,
191 state->period);
192 if (ret)
193 return ret;
194
195 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1);
196 } else if (cstate->enabled) {
197 /*
198 * Note: After setting SPRD_PWM_ENABLE to zero, the controller
199 * will not wait for current period to be completed, instead it
200 * will stop the PWM channel immediately.
201 */
202 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0);
203
204 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
205 }
206
207 return 0;
208}
209
210static const struct pwm_ops sprd_pwm_ops = {
211 .apply = sprd_pwm_apply,
212 .get_state = sprd_pwm_get_state,
213};
214
215static int sprd_pwm_clk_init(struct device *dev,
216 struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM])
217{
218 struct clk *clk_pwm;
219 int ret, i;
220
221 for (i = 0; i < SPRD_PWM_CHN_NUM; i++) {
222 int j;
223
224 for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j)
225 chn[i].clks[j].id =
226 sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j];
227
228 ret = devm_clk_bulk_get(dev, SPRD_PWM_CHN_CLKS_NUM,
229 chn[i].clks);
230 if (ret) {
231 if (ret == -ENOENT)
232 break;
233
234 return dev_err_probe(dev, ret,
235 "failed to get channel clocks\n");
236 }
237
238 clk_pwm = chn[i].clks[SPRD_PWM_CHN_OUTPUT_CLK].clk;
239 chn[i].clk_rate = clk_get_rate(clk_pwm);
240 }
241
242 if (!i)
243 return dev_err_probe(dev, -ENODEV, "no available PWM channels\n");
244
245 return i;
246}
247
248static int sprd_pwm_probe(struct platform_device *pdev)
249{
250 struct pwm_chip *chip;
251 struct sprd_pwm_chip *spc;
252 struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM];
253 int ret, npwm;
254
255 npwm = sprd_pwm_clk_init(&pdev->dev, chn);
256 if (npwm < 0)
257 return npwm;
258
259 chip = devm_pwmchip_alloc(&pdev->dev, npwm, sizeof(*spc));
260 if (IS_ERR(chip))
261 return PTR_ERR(chip);
262 spc = sprd_pwm_from_chip(chip);
263
264 spc->base = devm_platform_ioremap_resource(pdev, 0);
265 if (IS_ERR(spc->base))
266 return PTR_ERR(spc->base);
267
268 memcpy(spc->chn, chn, sizeof(chn));
269
270 chip->ops = &sprd_pwm_ops;
271
272 ret = devm_pwmchip_add(&pdev->dev, chip);
273 if (ret)
274 dev_err(&pdev->dev, "failed to add PWM chip\n");
275
276 return ret;
277}
278
279static const struct of_device_id sprd_pwm_of_match[] = {
280 { .compatible = "sprd,ums512-pwm", },
281 { },
282};
283MODULE_DEVICE_TABLE(of, sprd_pwm_of_match);
284
285static struct platform_driver sprd_pwm_driver = {
286 .driver = {
287 .name = "sprd-pwm",
288 .of_match_table = sprd_pwm_of_match,
289 },
290 .probe = sprd_pwm_probe,
291};
292
293module_platform_driver(sprd_pwm_driver);
294
295MODULE_DESCRIPTION("Spreadtrum PWM Driver");
296MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 Spreadtrum Communications Inc.
4 */
5
6#include <linux/clk.h>
7#include <linux/err.h>
8#include <linux/io.h>
9#include <linux/math64.h>
10#include <linux/module.h>
11#include <linux/platform_device.h>
12#include <linux/pwm.h>
13
14#define SPRD_PWM_PRESCALE 0x0
15#define SPRD_PWM_MOD 0x4
16#define SPRD_PWM_DUTY 0x8
17#define SPRD_PWM_ENABLE 0x18
18
19#define SPRD_PWM_MOD_MAX GENMASK(7, 0)
20#define SPRD_PWM_DUTY_MSK GENMASK(15, 0)
21#define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0)
22#define SPRD_PWM_ENABLE_BIT BIT(0)
23
24#define SPRD_PWM_CHN_NUM 4
25#define SPRD_PWM_REGS_SHIFT 5
26#define SPRD_PWM_CHN_CLKS_NUM 2
27#define SPRD_PWM_CHN_OUTPUT_CLK 1
28
29struct sprd_pwm_chn {
30 struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM];
31 u32 clk_rate;
32};
33
34struct sprd_pwm_chip {
35 void __iomem *base;
36 struct device *dev;
37 struct pwm_chip chip;
38 int num_pwms;
39 struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM];
40};
41
42/*
43 * The list of clocks required by PWM channels, and each channel has 2 clocks:
44 * enable clock and pwm clock.
45 */
46static const char * const sprd_pwm_clks[] = {
47 "enable0", "pwm0",
48 "enable1", "pwm1",
49 "enable2", "pwm2",
50 "enable3", "pwm3",
51};
52
53static u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg)
54{
55 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
56
57 return readl_relaxed(spc->base + offset);
58}
59
60static void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid,
61 u32 reg, u32 val)
62{
63 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
64
65 writel_relaxed(val, spc->base + offset);
66}
67
68static void sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
69 struct pwm_state *state)
70{
71 struct sprd_pwm_chip *spc =
72 container_of(chip, struct sprd_pwm_chip, chip);
73 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
74 u32 val, duty, prescale;
75 u64 tmp;
76 int ret;
77
78 /*
79 * The clocks to PWM channel has to be enabled first before
80 * reading to the registers.
81 */
82 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
83 if (ret) {
84 dev_err(spc->dev, "failed to enable pwm%u clocks\n",
85 pwm->hwpwm);
86 return;
87 }
88
89 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE);
90 if (val & SPRD_PWM_ENABLE_BIT)
91 state->enabled = true;
92 else
93 state->enabled = false;
94
95 /*
96 * The hardware provides a counter that is feed by the source clock.
97 * The period length is (PRESCALE + 1) * MOD counter steps.
98 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
99 * Thus the period_ns and duty_ns calculation formula should be:
100 * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate
101 * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate
102 */
103 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE);
104 prescale = val & SPRD_PWM_PRESCALE_MSK;
105 tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX;
106 state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
107
108 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY);
109 duty = val & SPRD_PWM_DUTY_MSK;
110 tmp = (prescale + 1) * NSEC_PER_SEC * duty;
111 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
112
113 /* Disable PWM clocks if the PWM channel is not in enable state. */
114 if (!state->enabled)
115 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
116}
117
118static int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm,
119 int duty_ns, int period_ns)
120{
121 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
122 u32 prescale, duty;
123 u64 tmp;
124
125 /*
126 * The hardware provides a counter that is feed by the source clock.
127 * The period length is (PRESCALE + 1) * MOD counter steps.
128 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
129 *
130 * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX.
131 * The value for PRESCALE is selected such that the resulting period
132 * gets the maximal length not bigger than the requested one with the
133 * given settings (MOD = SPRD_PWM_MOD_MAX and input clock).
134 */
135 duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns;
136
137 tmp = (u64)chn->clk_rate * period_ns;
138 do_div(tmp, NSEC_PER_SEC);
139 prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1;
140 if (prescale > SPRD_PWM_PRESCALE_MSK)
141 prescale = SPRD_PWM_PRESCALE_MSK;
142
143 /*
144 * Note: Writing DUTY triggers the hardware to actually apply the
145 * values written to MOD and DUTY to the output, so must keep writing
146 * DUTY last.
147 *
148 * The hardware can ensures that current running period is completed
149 * before changing a new configuration to avoid mixed settings.
150 */
151 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale);
152 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX);
153 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty);
154
155 return 0;
156}
157
158static int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
159 const struct pwm_state *state)
160{
161 struct sprd_pwm_chip *spc =
162 container_of(chip, struct sprd_pwm_chip, chip);
163 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
164 struct pwm_state *cstate = &pwm->state;
165 int ret;
166
167 if (state->enabled) {
168 if (!cstate->enabled) {
169 /*
170 * The clocks to PWM channel has to be enabled first
171 * before writing to the registers.
172 */
173 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM,
174 chn->clks);
175 if (ret) {
176 dev_err(spc->dev,
177 "failed to enable pwm%u clocks\n",
178 pwm->hwpwm);
179 return ret;
180 }
181 }
182
183 if (state->period != cstate->period ||
184 state->duty_cycle != cstate->duty_cycle) {
185 ret = sprd_pwm_config(spc, pwm, state->duty_cycle,
186 state->period);
187 if (ret)
188 return ret;
189 }
190
191 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1);
192 } else if (cstate->enabled) {
193 /*
194 * Note: After setting SPRD_PWM_ENABLE to zero, the controller
195 * will not wait for current period to be completed, instead it
196 * will stop the PWM channel immediately.
197 */
198 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0);
199
200 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
201 }
202
203 return 0;
204}
205
206static const struct pwm_ops sprd_pwm_ops = {
207 .apply = sprd_pwm_apply,
208 .get_state = sprd_pwm_get_state,
209 .owner = THIS_MODULE,
210};
211
212static int sprd_pwm_clk_init(struct sprd_pwm_chip *spc)
213{
214 struct clk *clk_pwm;
215 int ret, i;
216
217 for (i = 0; i < SPRD_PWM_CHN_NUM; i++) {
218 struct sprd_pwm_chn *chn = &spc->chn[i];
219 int j;
220
221 for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j)
222 chn->clks[j].id =
223 sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j];
224
225 ret = devm_clk_bulk_get(spc->dev, SPRD_PWM_CHN_CLKS_NUM,
226 chn->clks);
227 if (ret) {
228 if (ret == -ENOENT)
229 break;
230
231 if (ret != -EPROBE_DEFER)
232 dev_err(spc->dev,
233 "failed to get channel clocks\n");
234
235 return ret;
236 }
237
238 clk_pwm = chn->clks[SPRD_PWM_CHN_OUTPUT_CLK].clk;
239 chn->clk_rate = clk_get_rate(clk_pwm);
240 }
241
242 if (!i) {
243 dev_err(spc->dev, "no available PWM channels\n");
244 return -ENODEV;
245 }
246
247 spc->num_pwms = i;
248
249 return 0;
250}
251
252static int sprd_pwm_probe(struct platform_device *pdev)
253{
254 struct sprd_pwm_chip *spc;
255 int ret;
256
257 spc = devm_kzalloc(&pdev->dev, sizeof(*spc), GFP_KERNEL);
258 if (!spc)
259 return -ENOMEM;
260
261 spc->base = devm_platform_ioremap_resource(pdev, 0);
262 if (IS_ERR(spc->base))
263 return PTR_ERR(spc->base);
264
265 spc->dev = &pdev->dev;
266 platform_set_drvdata(pdev, spc);
267
268 ret = sprd_pwm_clk_init(spc);
269 if (ret)
270 return ret;
271
272 spc->chip.dev = &pdev->dev;
273 spc->chip.ops = &sprd_pwm_ops;
274 spc->chip.base = -1;
275 spc->chip.npwm = spc->num_pwms;
276
277 ret = pwmchip_add(&spc->chip);
278 if (ret)
279 dev_err(&pdev->dev, "failed to add PWM chip\n");
280
281 return ret;
282}
283
284static int sprd_pwm_remove(struct platform_device *pdev)
285{
286 struct sprd_pwm_chip *spc = platform_get_drvdata(pdev);
287
288 return pwmchip_remove(&spc->chip);
289}
290
291static const struct of_device_id sprd_pwm_of_match[] = {
292 { .compatible = "sprd,ums512-pwm", },
293 { },
294};
295MODULE_DEVICE_TABLE(of, sprd_pwm_of_match);
296
297static struct platform_driver sprd_pwm_driver = {
298 .driver = {
299 .name = "sprd-pwm",
300 .of_match_table = sprd_pwm_of_match,
301 },
302 .probe = sprd_pwm_probe,
303 .remove = sprd_pwm_remove,
304};
305
306module_platform_driver(sprd_pwm_driver);
307
308MODULE_DESCRIPTION("Spreadtrum PWM Driver");
309MODULE_LICENSE("GPL v2");