Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * arch/arm/mach-tegra/gpio.c
4 *
5 * Copyright (c) 2010 Google, Inc
6 * Copyright (c) 2011-2016, NVIDIA CORPORATION. All rights reserved.
7 *
8 * Author:
9 * Erik Gilling <konkers@google.com>
10 */
11
12#include <linux/err.h>
13#include <linux/init.h>
14#include <linux/irq.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/gpio/driver.h>
18#include <linux/of.h>
19#include <linux/platform_device.h>
20#include <linux/module.h>
21#include <linux/irqdomain.h>
22#include <linux/irqchip/chained_irq.h>
23#include <linux/pinctrl/consumer.h>
24#include <linux/pm.h>
25#include <linux/property.h>
26#include <linux/seq_file.h>
27
28#define GPIO_BANK(x) ((x) >> 5)
29#define GPIO_PORT(x) (((x) >> 3) & 0x3)
30#define GPIO_BIT(x) ((x) & 0x7)
31
32#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
33 GPIO_PORT(x) * 4)
34
35#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
36#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
37#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
38#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
39#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
40#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
41#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
42#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
43#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
44
45
46#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
47#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
48#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
49#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
50#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
51#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
52#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
53
54#define GPIO_INT_LVL_MASK 0x010101
55#define GPIO_INT_LVL_EDGE_RISING 0x000101
56#define GPIO_INT_LVL_EDGE_FALLING 0x000100
57#define GPIO_INT_LVL_EDGE_BOTH 0x010100
58#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
59#define GPIO_INT_LVL_LEVEL_LOW 0x000000
60
61struct tegra_gpio_info;
62
63struct tegra_gpio_bank {
64 unsigned int bank;
65
66 /*
67 * IRQ-core code uses raw locking, and thus, nested locking also
68 * should be raw in order not to trip spinlock debug warnings.
69 */
70 raw_spinlock_t lvl_lock[4];
71
72 /* Lock for updating debounce count register */
73 spinlock_t dbc_lock[4];
74
75#ifdef CONFIG_PM_SLEEP
76 u32 cnf[4];
77 u32 out[4];
78 u32 oe[4];
79 u32 int_enb[4];
80 u32 int_lvl[4];
81 u32 wake_enb[4];
82 u32 dbc_enb[4];
83#endif
84 u32 dbc_cnt[4];
85};
86
87struct tegra_gpio_soc_config {
88 bool debounce_supported;
89 u32 bank_stride;
90 u32 upper_offset;
91};
92
93struct tegra_gpio_info {
94 struct device *dev;
95 void __iomem *regs;
96 struct tegra_gpio_bank *bank_info;
97 const struct tegra_gpio_soc_config *soc;
98 struct gpio_chip gc;
99 u32 bank_count;
100 unsigned int *irqs;
101};
102
103static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
104 u32 val, u32 reg)
105{
106 writel_relaxed(val, tgi->regs + reg);
107}
108
109static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
110{
111 return readl_relaxed(tgi->regs + reg);
112}
113
114static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port,
115 unsigned int bit)
116{
117 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
118}
119
120static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
121 unsigned int gpio, u32 value)
122{
123 u32 val;
124
125 val = 0x100 << GPIO_BIT(gpio);
126 if (value)
127 val |= 1 << GPIO_BIT(gpio);
128 tegra_gpio_writel(tgi, val, reg);
129}
130
131static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio)
132{
133 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
134}
135
136static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio)
137{
138 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
139}
140
141static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset)
142{
143 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
144
145 pinctrl_gpio_free(chip, offset);
146 tegra_gpio_disable(tgi, offset);
147}
148
149static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset,
150 int value)
151{
152 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
153
154 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
155}
156
157static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset)
158{
159 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
160 unsigned int bval = BIT(GPIO_BIT(offset));
161
162 /* If gpio is in output mode then read from the out value */
163 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
164 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
165
166 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
167}
168
169static int tegra_gpio_direction_input(struct gpio_chip *chip,
170 unsigned int offset)
171{
172 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
173 int ret;
174
175 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
176 tegra_gpio_enable(tgi, offset);
177
178 ret = pinctrl_gpio_direction_input(chip, offset);
179 if (ret < 0)
180 dev_err(tgi->dev,
181 "Failed to set pinctrl input direction of GPIO %d: %d",
182 chip->base + offset, ret);
183
184 return ret;
185}
186
187static int tegra_gpio_direction_output(struct gpio_chip *chip,
188 unsigned int offset,
189 int value)
190{
191 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
192 int ret;
193
194 tegra_gpio_set(chip, offset, value);
195 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
196 tegra_gpio_enable(tgi, offset);
197
198 ret = pinctrl_gpio_direction_output(chip, offset);
199 if (ret < 0)
200 dev_err(tgi->dev,
201 "Failed to set pinctrl output direction of GPIO %d: %d",
202 chip->base + offset, ret);
203
204 return ret;
205}
206
207static int tegra_gpio_get_direction(struct gpio_chip *chip,
208 unsigned int offset)
209{
210 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
211 u32 pin_mask = BIT(GPIO_BIT(offset));
212 u32 cnf, oe;
213
214 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
215 if (!(cnf & pin_mask))
216 return -EINVAL;
217
218 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
219
220 if (oe & pin_mask)
221 return GPIO_LINE_DIRECTION_OUT;
222
223 return GPIO_LINE_DIRECTION_IN;
224}
225
226static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
227 unsigned int debounce)
228{
229 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
230 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
231 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
232 unsigned long flags;
233 unsigned int port;
234
235 if (!debounce_ms) {
236 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
237 offset, 0);
238 return 0;
239 }
240
241 debounce_ms = min(debounce_ms, 255U);
242 port = GPIO_PORT(offset);
243
244 /* There is only one debounce count register per port and hence
245 * set the maximum of current and requested debounce time.
246 */
247 spin_lock_irqsave(&bank->dbc_lock[port], flags);
248 if (bank->dbc_cnt[port] < debounce_ms) {
249 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
250 bank->dbc_cnt[port] = debounce_ms;
251 }
252 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
253
254 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
255
256 return 0;
257}
258
259static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
260 unsigned long config)
261{
262 u32 debounce;
263
264 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
265 return -ENOTSUPP;
266
267 debounce = pinconf_to_config_argument(config);
268 return tegra_gpio_set_debounce(chip, offset, debounce);
269}
270
271static void tegra_gpio_irq_ack(struct irq_data *d)
272{
273 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
274 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
275 unsigned int gpio = d->hwirq;
276
277 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
278}
279
280static void tegra_gpio_irq_mask(struct irq_data *d)
281{
282 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
283 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
284 unsigned int gpio = d->hwirq;
285
286 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
287 gpiochip_disable_irq(chip, gpio);
288}
289
290static void tegra_gpio_irq_unmask(struct irq_data *d)
291{
292 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
293 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
294 unsigned int gpio = d->hwirq;
295
296 gpiochip_enable_irq(chip, gpio);
297 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
298}
299
300static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
301{
302 unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type;
303 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
304 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
305 struct tegra_gpio_bank *bank;
306 unsigned long flags;
307 int ret;
308 u32 val;
309
310 bank = &tgi->bank_info[GPIO_BANK(d->hwirq)];
311
312 switch (type & IRQ_TYPE_SENSE_MASK) {
313 case IRQ_TYPE_EDGE_RISING:
314 lvl_type = GPIO_INT_LVL_EDGE_RISING;
315 break;
316
317 case IRQ_TYPE_EDGE_FALLING:
318 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
319 break;
320
321 case IRQ_TYPE_EDGE_BOTH:
322 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
323 break;
324
325 case IRQ_TYPE_LEVEL_HIGH:
326 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
327 break;
328
329 case IRQ_TYPE_LEVEL_LOW:
330 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
331 break;
332
333 default:
334 return -EINVAL;
335 }
336
337 raw_spin_lock_irqsave(&bank->lvl_lock[port], flags);
338
339 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
340 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
341 val |= lvl_type << GPIO_BIT(gpio);
342 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
343
344 raw_spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
345
346 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
347 tegra_gpio_enable(tgi, gpio);
348
349 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
350 if (ret) {
351 dev_err(tgi->dev,
352 "unable to lock Tegra GPIO %u as IRQ\n", gpio);
353 tegra_gpio_disable(tgi, gpio);
354 return ret;
355 }
356
357 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
358 irq_set_handler_locked(d, handle_level_irq);
359 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
360 irq_set_handler_locked(d, handle_edge_irq);
361
362 if (d->parent_data)
363 ret = irq_chip_set_type_parent(d, type);
364
365 return ret;
366}
367
368static void tegra_gpio_irq_shutdown(struct irq_data *d)
369{
370 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
371 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
372 unsigned int gpio = d->hwirq;
373
374 tegra_gpio_irq_mask(d);
375 gpiochip_unlock_as_irq(&tgi->gc, gpio);
376}
377
378static void tegra_gpio_irq_handler(struct irq_desc *desc)
379{
380 struct tegra_gpio_info *tgi = irq_desc_get_handler_data(desc);
381 struct irq_chip *chip = irq_desc_get_chip(desc);
382 struct irq_domain *domain = tgi->gc.irq.domain;
383 unsigned int irq = irq_desc_get_irq(desc);
384 struct tegra_gpio_bank *bank = NULL;
385 unsigned int port, pin, gpio, i;
386 bool unmasked = false;
387 unsigned long sta;
388 u32 lvl;
389
390 for (i = 0; i < tgi->bank_count; i++) {
391 if (tgi->irqs[i] == irq) {
392 bank = &tgi->bank_info[i];
393 break;
394 }
395 }
396
397 if (WARN_ON(bank == NULL))
398 return;
399
400 chained_irq_enter(chip, desc);
401
402 for (port = 0; port < 4; port++) {
403 gpio = tegra_gpio_compose(bank->bank, port, 0);
404 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
405 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
406 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
407
408 for_each_set_bit(pin, &sta, 8) {
409 int ret;
410
411 tegra_gpio_writel(tgi, 1 << pin,
412 GPIO_INT_CLR(tgi, gpio));
413
414 /* if gpio is edge triggered, clear condition
415 * before executing the handler so that we don't
416 * miss edges
417 */
418 if (!unmasked && lvl & (0x100 << pin)) {
419 unmasked = true;
420 chained_irq_exit(chip, desc);
421 }
422
423 ret = generic_handle_domain_irq(domain, gpio + pin);
424 WARN_RATELIMIT(ret, "hwirq = %d", gpio + pin);
425 }
426 }
427
428 if (!unmasked)
429 chained_irq_exit(chip, desc);
430}
431
432static int tegra_gpio_child_to_parent_hwirq(struct gpio_chip *chip,
433 unsigned int hwirq,
434 unsigned int type,
435 unsigned int *parent_hwirq,
436 unsigned int *parent_type)
437{
438 *parent_hwirq = chip->irq.child_offset_to_irq(chip, hwirq);
439 *parent_type = type;
440
441 return 0;
442}
443
444static int tegra_gpio_populate_parent_fwspec(struct gpio_chip *chip,
445 union gpio_irq_fwspec *gfwspec,
446 unsigned int parent_hwirq,
447 unsigned int parent_type)
448{
449 struct irq_fwspec *fwspec = &gfwspec->fwspec;
450
451 fwspec->fwnode = chip->irq.parent_domain->fwnode;
452 fwspec->param_count = 3;
453 fwspec->param[0] = 0;
454 fwspec->param[1] = parent_hwirq;
455 fwspec->param[2] = parent_type;
456
457 return 0;
458}
459
460#ifdef CONFIG_PM_SLEEP
461static int tegra_gpio_resume(struct device *dev)
462{
463 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
464 unsigned int b, p;
465
466 for (b = 0; b < tgi->bank_count; b++) {
467 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
468
469 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
470 unsigned int gpio = (b << 5) | (p << 3);
471
472 tegra_gpio_writel(tgi, bank->cnf[p],
473 GPIO_CNF(tgi, gpio));
474
475 if (tgi->soc->debounce_supported) {
476 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
477 GPIO_DBC_CNT(tgi, gpio));
478 tegra_gpio_writel(tgi, bank->dbc_enb[p],
479 GPIO_MSK_DBC_EN(tgi, gpio));
480 }
481
482 tegra_gpio_writel(tgi, bank->out[p],
483 GPIO_OUT(tgi, gpio));
484 tegra_gpio_writel(tgi, bank->oe[p],
485 GPIO_OE(tgi, gpio));
486 tegra_gpio_writel(tgi, bank->int_lvl[p],
487 GPIO_INT_LVL(tgi, gpio));
488 tegra_gpio_writel(tgi, bank->int_enb[p],
489 GPIO_INT_ENB(tgi, gpio));
490 }
491 }
492
493 return 0;
494}
495
496static int tegra_gpio_suspend(struct device *dev)
497{
498 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
499 unsigned int b, p;
500
501 for (b = 0; b < tgi->bank_count; b++) {
502 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
503
504 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
505 unsigned int gpio = (b << 5) | (p << 3);
506
507 bank->cnf[p] = tegra_gpio_readl(tgi,
508 GPIO_CNF(tgi, gpio));
509 bank->out[p] = tegra_gpio_readl(tgi,
510 GPIO_OUT(tgi, gpio));
511 bank->oe[p] = tegra_gpio_readl(tgi,
512 GPIO_OE(tgi, gpio));
513 if (tgi->soc->debounce_supported) {
514 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
515 GPIO_MSK_DBC_EN(tgi, gpio));
516 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
517 bank->dbc_enb[p];
518 }
519
520 bank->int_enb[p] = tegra_gpio_readl(tgi,
521 GPIO_INT_ENB(tgi, gpio));
522 bank->int_lvl[p] = tegra_gpio_readl(tgi,
523 GPIO_INT_LVL(tgi, gpio));
524
525 /* Enable gpio irq for wake up source */
526 tegra_gpio_writel(tgi, bank->wake_enb[p],
527 GPIO_INT_ENB(tgi, gpio));
528 }
529 }
530
531 return 0;
532}
533
534static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
535{
536 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
537 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
538 struct tegra_gpio_bank *bank;
539 unsigned int gpio = d->hwirq;
540 u32 port, bit, mask;
541 int err;
542
543 bank = &tgi->bank_info[GPIO_BANK(d->hwirq)];
544
545 port = GPIO_PORT(gpio);
546 bit = GPIO_BIT(gpio);
547 mask = BIT(bit);
548
549 err = irq_set_irq_wake(tgi->irqs[bank->bank], enable);
550 if (err)
551 return err;
552
553 if (d->parent_data) {
554 err = irq_chip_set_wake_parent(d, enable);
555 if (err) {
556 irq_set_irq_wake(tgi->irqs[bank->bank], !enable);
557 return err;
558 }
559 }
560
561 if (enable)
562 bank->wake_enb[port] |= mask;
563 else
564 bank->wake_enb[port] &= ~mask;
565
566 return 0;
567}
568#endif
569
570static int tegra_gpio_irq_set_affinity(struct irq_data *data,
571 const struct cpumask *dest,
572 bool force)
573{
574 if (data->parent_data)
575 return irq_chip_set_affinity_parent(data, dest, force);
576
577 return -EINVAL;
578}
579
580static int tegra_gpio_irq_request_resources(struct irq_data *d)
581{
582 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
583 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
584
585 tegra_gpio_enable(tgi, d->hwirq);
586
587 return gpiochip_reqres_irq(chip, d->hwirq);
588}
589
590static void tegra_gpio_irq_release_resources(struct irq_data *d)
591{
592 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
593 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
594
595 gpiochip_relres_irq(chip, d->hwirq);
596 tegra_gpio_enable(tgi, d->hwirq);
597}
598
599static void tegra_gpio_irq_print_chip(struct irq_data *d, struct seq_file *s)
600{
601 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
602
603 seq_puts(s, dev_name(chip->parent));
604}
605
606static const struct irq_chip tegra_gpio_irq_chip = {
607 .irq_shutdown = tegra_gpio_irq_shutdown,
608 .irq_ack = tegra_gpio_irq_ack,
609 .irq_mask = tegra_gpio_irq_mask,
610 .irq_unmask = tegra_gpio_irq_unmask,
611 .irq_set_type = tegra_gpio_irq_set_type,
612#ifdef CONFIG_PM_SLEEP
613 .irq_set_wake = tegra_gpio_irq_set_wake,
614#endif
615 .irq_print_chip = tegra_gpio_irq_print_chip,
616 .irq_request_resources = tegra_gpio_irq_request_resources,
617 .irq_release_resources = tegra_gpio_irq_release_resources,
618 .flags = IRQCHIP_IMMUTABLE,
619};
620
621static const struct irq_chip tegra210_gpio_irq_chip = {
622 .irq_shutdown = tegra_gpio_irq_shutdown,
623 .irq_ack = tegra_gpio_irq_ack,
624 .irq_mask = tegra_gpio_irq_mask,
625 .irq_unmask = tegra_gpio_irq_unmask,
626 .irq_set_affinity = tegra_gpio_irq_set_affinity,
627 .irq_set_type = tegra_gpio_irq_set_type,
628#ifdef CONFIG_PM_SLEEP
629 .irq_set_wake = tegra_gpio_irq_set_wake,
630#endif
631 .irq_print_chip = tegra_gpio_irq_print_chip,
632 .irq_request_resources = tegra_gpio_irq_request_resources,
633 .irq_release_resources = tegra_gpio_irq_release_resources,
634 .flags = IRQCHIP_IMMUTABLE,
635};
636
637#ifdef CONFIG_DEBUG_FS
638
639#include <linux/debugfs.h>
640
641static int tegra_dbg_gpio_show(struct seq_file *s, void *unused)
642{
643 struct tegra_gpio_info *tgi = dev_get_drvdata(s->private);
644 unsigned int i, j;
645
646 for (i = 0; i < tgi->bank_count; i++) {
647 for (j = 0; j < 4; j++) {
648 unsigned int gpio = tegra_gpio_compose(i, j, 0);
649
650 seq_printf(s,
651 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
652 i, j,
653 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
654 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
655 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
656 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
657 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
658 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
659 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
660 }
661 }
662 return 0;
663}
664
665static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
666{
667 debugfs_create_devm_seqfile(tgi->dev, "tegra_gpio", NULL,
668 tegra_dbg_gpio_show);
669}
670
671#else
672
673static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
674{
675}
676
677#endif
678
679static const struct dev_pm_ops tegra_gpio_pm_ops = {
680 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
681};
682
683static const struct of_device_id tegra_pmc_of_match[] = {
684 { .compatible = "nvidia,tegra210-pmc", },
685 { /* sentinel */ },
686};
687
688static int tegra_gpio_probe(struct platform_device *pdev)
689{
690 struct tegra_gpio_bank *bank;
691 struct tegra_gpio_info *tgi;
692 struct gpio_irq_chip *irq;
693 struct device_node *np;
694 unsigned int i, j;
695 int ret;
696
697 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
698 if (!tgi)
699 return -ENODEV;
700
701 tgi->soc = of_device_get_match_data(&pdev->dev);
702 tgi->dev = &pdev->dev;
703
704 ret = platform_irq_count(pdev);
705 if (ret < 0)
706 return ret;
707
708 tgi->bank_count = ret;
709
710 if (!tgi->bank_count) {
711 dev_err(&pdev->dev, "Missing IRQ resource\n");
712 return -ENODEV;
713 }
714
715 tgi->gc.label = "tegra-gpio";
716 tgi->gc.request = pinctrl_gpio_request;
717 tgi->gc.free = tegra_gpio_free;
718 tgi->gc.direction_input = tegra_gpio_direction_input;
719 tgi->gc.get = tegra_gpio_get;
720 tgi->gc.direction_output = tegra_gpio_direction_output;
721 tgi->gc.set = tegra_gpio_set;
722 tgi->gc.get_direction = tegra_gpio_get_direction;
723 tgi->gc.base = 0;
724 tgi->gc.ngpio = tgi->bank_count * 32;
725 tgi->gc.parent = &pdev->dev;
726
727 platform_set_drvdata(pdev, tgi);
728
729 if (tgi->soc->debounce_supported)
730 tgi->gc.set_config = tegra_gpio_set_config;
731
732 tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count,
733 sizeof(*tgi->bank_info), GFP_KERNEL);
734 if (!tgi->bank_info)
735 return -ENOMEM;
736
737 tgi->irqs = devm_kcalloc(&pdev->dev, tgi->bank_count,
738 sizeof(*tgi->irqs), GFP_KERNEL);
739 if (!tgi->irqs)
740 return -ENOMEM;
741
742 for (i = 0; i < tgi->bank_count; i++) {
743 ret = platform_get_irq(pdev, i);
744 if (ret < 0)
745 return ret;
746
747 bank = &tgi->bank_info[i];
748 bank->bank = i;
749
750 tgi->irqs[i] = ret;
751
752 for (j = 0; j < 4; j++) {
753 raw_spin_lock_init(&bank->lvl_lock[j]);
754 spin_lock_init(&bank->dbc_lock[j]);
755 }
756 }
757
758 irq = &tgi->gc.irq;
759 irq->fwnode = dev_fwnode(&pdev->dev);
760 irq->child_to_parent_hwirq = tegra_gpio_child_to_parent_hwirq;
761 irq->populate_parent_alloc_arg = tegra_gpio_populate_parent_fwspec;
762 irq->handler = handle_simple_irq;
763 irq->default_type = IRQ_TYPE_NONE;
764 irq->parent_handler = tegra_gpio_irq_handler;
765 irq->parent_handler_data = tgi;
766 irq->num_parents = tgi->bank_count;
767 irq->parents = tgi->irqs;
768
769 np = of_find_matching_node(NULL, tegra_pmc_of_match);
770 if (np) {
771 irq->parent_domain = irq_find_host(np);
772 of_node_put(np);
773
774 if (!irq->parent_domain)
775 return -EPROBE_DEFER;
776
777 gpio_irq_chip_set_chip(irq, &tegra210_gpio_irq_chip);
778 } else {
779 gpio_irq_chip_set_chip(irq, &tegra_gpio_irq_chip);
780 }
781
782 tgi->regs = devm_platform_ioremap_resource(pdev, 0);
783 if (IS_ERR(tgi->regs))
784 return PTR_ERR(tgi->regs);
785
786 for (i = 0; i < tgi->bank_count; i++) {
787 for (j = 0; j < 4; j++) {
788 int gpio = tegra_gpio_compose(i, j, 0);
789
790 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
791 }
792 }
793
794 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
795 if (ret < 0)
796 return ret;
797
798 tegra_gpio_debuginit(tgi);
799
800 return 0;
801}
802
803static const struct tegra_gpio_soc_config tegra20_gpio_config = {
804 .bank_stride = 0x80,
805 .upper_offset = 0x800,
806};
807
808static const struct tegra_gpio_soc_config tegra30_gpio_config = {
809 .bank_stride = 0x100,
810 .upper_offset = 0x80,
811};
812
813static const struct tegra_gpio_soc_config tegra210_gpio_config = {
814 .debounce_supported = true,
815 .bank_stride = 0x100,
816 .upper_offset = 0x80,
817};
818
819static const struct of_device_id tegra_gpio_of_match[] = {
820 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
821 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
822 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
823 { },
824};
825MODULE_DEVICE_TABLE(of, tegra_gpio_of_match);
826
827static struct platform_driver tegra_gpio_driver = {
828 .driver = {
829 .name = "tegra-gpio",
830 .pm = &tegra_gpio_pm_ops,
831 .of_match_table = tegra_gpio_of_match,
832 },
833 .probe = tegra_gpio_probe,
834};
835module_platform_driver(tegra_gpio_driver);
836
837MODULE_DESCRIPTION("NVIDIA Tegra GPIO controller driver");
838MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
839MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
840MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
841MODULE_AUTHOR("Erik Gilling <konkers@google.com>");
842MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * arch/arm/mach-tegra/gpio.c
4 *
5 * Copyright (c) 2010 Google, Inc
6 * Copyright (c) 2011-2016, NVIDIA CORPORATION. All rights reserved.
7 *
8 * Author:
9 * Erik Gilling <konkers@google.com>
10 */
11
12#include <linux/err.h>
13#include <linux/init.h>
14#include <linux/irq.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/gpio/driver.h>
18#include <linux/of_device.h>
19#include <linux/platform_device.h>
20#include <linux/module.h>
21#include <linux/irqdomain.h>
22#include <linux/irqchip/chained_irq.h>
23#include <linux/pinctrl/consumer.h>
24#include <linux/pm.h>
25
26#define GPIO_BANK(x) ((x) >> 5)
27#define GPIO_PORT(x) (((x) >> 3) & 0x3)
28#define GPIO_BIT(x) ((x) & 0x7)
29
30#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
31 GPIO_PORT(x) * 4)
32
33#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
34#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
35#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
36#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
37#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
38#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
39#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
40#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
41#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
42
43
44#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
45#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
46#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
47#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
48#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
49#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
50#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
51
52#define GPIO_INT_LVL_MASK 0x010101
53#define GPIO_INT_LVL_EDGE_RISING 0x000101
54#define GPIO_INT_LVL_EDGE_FALLING 0x000100
55#define GPIO_INT_LVL_EDGE_BOTH 0x010100
56#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
57#define GPIO_INT_LVL_LEVEL_LOW 0x000000
58
59struct tegra_gpio_info;
60
61struct tegra_gpio_bank {
62 unsigned int bank;
63 unsigned int irq;
64 spinlock_t lvl_lock[4];
65 spinlock_t dbc_lock[4]; /* Lock for updating debounce count register */
66#ifdef CONFIG_PM_SLEEP
67 u32 cnf[4];
68 u32 out[4];
69 u32 oe[4];
70 u32 int_enb[4];
71 u32 int_lvl[4];
72 u32 wake_enb[4];
73 u32 dbc_enb[4];
74#endif
75 u32 dbc_cnt[4];
76 struct tegra_gpio_info *tgi;
77};
78
79struct tegra_gpio_soc_config {
80 bool debounce_supported;
81 u32 bank_stride;
82 u32 upper_offset;
83};
84
85struct tegra_gpio_info {
86 struct device *dev;
87 void __iomem *regs;
88 struct irq_domain *irq_domain;
89 struct tegra_gpio_bank *bank_info;
90 const struct tegra_gpio_soc_config *soc;
91 struct gpio_chip gc;
92 struct irq_chip ic;
93 u32 bank_count;
94};
95
96static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
97 u32 val, u32 reg)
98{
99 writel_relaxed(val, tgi->regs + reg);
100}
101
102static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
103{
104 return readl_relaxed(tgi->regs + reg);
105}
106
107static unsigned int tegra_gpio_compose(unsigned int bank, unsigned int port,
108 unsigned int bit)
109{
110 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
111}
112
113static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
114 unsigned int gpio, u32 value)
115{
116 u32 val;
117
118 val = 0x100 << GPIO_BIT(gpio);
119 if (value)
120 val |= 1 << GPIO_BIT(gpio);
121 tegra_gpio_writel(tgi, val, reg);
122}
123
124static void tegra_gpio_enable(struct tegra_gpio_info *tgi, unsigned int gpio)
125{
126 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
127}
128
129static void tegra_gpio_disable(struct tegra_gpio_info *tgi, unsigned int gpio)
130{
131 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
132}
133
134static int tegra_gpio_request(struct gpio_chip *chip, unsigned int offset)
135{
136 return pinctrl_gpio_request(chip->base + offset);
137}
138
139static void tegra_gpio_free(struct gpio_chip *chip, unsigned int offset)
140{
141 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
142
143 pinctrl_gpio_free(chip->base + offset);
144 tegra_gpio_disable(tgi, offset);
145}
146
147static void tegra_gpio_set(struct gpio_chip *chip, unsigned int offset,
148 int value)
149{
150 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
151
152 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
153}
154
155static int tegra_gpio_get(struct gpio_chip *chip, unsigned int offset)
156{
157 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
158 unsigned int bval = BIT(GPIO_BIT(offset));
159
160 /* If gpio is in output mode then read from the out value */
161 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
162 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
163
164 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
165}
166
167static int tegra_gpio_direction_input(struct gpio_chip *chip,
168 unsigned int offset)
169{
170 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
171 int ret;
172
173 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
174 tegra_gpio_enable(tgi, offset);
175
176 ret = pinctrl_gpio_direction_input(chip->base + offset);
177 if (ret < 0)
178 dev_err(tgi->dev,
179 "Failed to set pinctrl input direction of GPIO %d: %d",
180 chip->base + offset, ret);
181
182 return ret;
183}
184
185static int tegra_gpio_direction_output(struct gpio_chip *chip,
186 unsigned int offset,
187 int value)
188{
189 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
190 int ret;
191
192 tegra_gpio_set(chip, offset, value);
193 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
194 tegra_gpio_enable(tgi, offset);
195
196 ret = pinctrl_gpio_direction_output(chip->base + offset);
197 if (ret < 0)
198 dev_err(tgi->dev,
199 "Failed to set pinctrl output direction of GPIO %d: %d",
200 chip->base + offset, ret);
201
202 return ret;
203}
204
205static int tegra_gpio_get_direction(struct gpio_chip *chip,
206 unsigned int offset)
207{
208 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
209 u32 pin_mask = BIT(GPIO_BIT(offset));
210 u32 cnf, oe;
211
212 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
213 if (!(cnf & pin_mask))
214 return -EINVAL;
215
216 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
217
218 if (oe & pin_mask)
219 return GPIO_LINE_DIRECTION_OUT;
220
221 return GPIO_LINE_DIRECTION_IN;
222}
223
224static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
225 unsigned int debounce)
226{
227 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
228 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
229 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
230 unsigned long flags;
231 unsigned int port;
232
233 if (!debounce_ms) {
234 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
235 offset, 0);
236 return 0;
237 }
238
239 debounce_ms = min(debounce_ms, 255U);
240 port = GPIO_PORT(offset);
241
242 /* There is only one debounce count register per port and hence
243 * set the maximum of current and requested debounce time.
244 */
245 spin_lock_irqsave(&bank->dbc_lock[port], flags);
246 if (bank->dbc_cnt[port] < debounce_ms) {
247 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
248 bank->dbc_cnt[port] = debounce_ms;
249 }
250 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
251
252 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
253
254 return 0;
255}
256
257static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
258 unsigned long config)
259{
260 u32 debounce;
261
262 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
263 return -ENOTSUPP;
264
265 debounce = pinconf_to_config_argument(config);
266 return tegra_gpio_set_debounce(chip, offset, debounce);
267}
268
269static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
270{
271 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
272
273 return irq_find_mapping(tgi->irq_domain, offset);
274}
275
276static void tegra_gpio_irq_ack(struct irq_data *d)
277{
278 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
279 struct tegra_gpio_info *tgi = bank->tgi;
280 unsigned int gpio = d->hwirq;
281
282 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
283}
284
285static void tegra_gpio_irq_mask(struct irq_data *d)
286{
287 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
288 struct tegra_gpio_info *tgi = bank->tgi;
289 unsigned int gpio = d->hwirq;
290
291 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
292}
293
294static void tegra_gpio_irq_unmask(struct irq_data *d)
295{
296 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
297 struct tegra_gpio_info *tgi = bank->tgi;
298 unsigned int gpio = d->hwirq;
299
300 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
301}
302
303static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
304{
305 unsigned int gpio = d->hwirq, port = GPIO_PORT(gpio), lvl_type;
306 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
307 struct tegra_gpio_info *tgi = bank->tgi;
308 unsigned long flags;
309 u32 val;
310 int ret;
311
312 switch (type & IRQ_TYPE_SENSE_MASK) {
313 case IRQ_TYPE_EDGE_RISING:
314 lvl_type = GPIO_INT_LVL_EDGE_RISING;
315 break;
316
317 case IRQ_TYPE_EDGE_FALLING:
318 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
319 break;
320
321 case IRQ_TYPE_EDGE_BOTH:
322 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
323 break;
324
325 case IRQ_TYPE_LEVEL_HIGH:
326 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
327 break;
328
329 case IRQ_TYPE_LEVEL_LOW:
330 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
331 break;
332
333 default:
334 return -EINVAL;
335 }
336
337 spin_lock_irqsave(&bank->lvl_lock[port], flags);
338
339 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
340 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
341 val |= lvl_type << GPIO_BIT(gpio);
342 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
343
344 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
345
346 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
347 tegra_gpio_enable(tgi, gpio);
348
349 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
350 if (ret) {
351 dev_err(tgi->dev,
352 "unable to lock Tegra GPIO %u as IRQ\n", gpio);
353 tegra_gpio_disable(tgi, gpio);
354 return ret;
355 }
356
357 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
358 irq_set_handler_locked(d, handle_level_irq);
359 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
360 irq_set_handler_locked(d, handle_edge_irq);
361
362 return 0;
363}
364
365static void tegra_gpio_irq_shutdown(struct irq_data *d)
366{
367 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
368 struct tegra_gpio_info *tgi = bank->tgi;
369 unsigned int gpio = d->hwirq;
370
371 tegra_gpio_irq_mask(d);
372 gpiochip_unlock_as_irq(&tgi->gc, gpio);
373}
374
375static void tegra_gpio_irq_handler(struct irq_desc *desc)
376{
377 unsigned int port, pin, gpio;
378 bool unmasked = false;
379 u32 lvl;
380 unsigned long sta;
381 struct irq_chip *chip = irq_desc_get_chip(desc);
382 struct tegra_gpio_bank *bank = irq_desc_get_handler_data(desc);
383 struct tegra_gpio_info *tgi = bank->tgi;
384
385 chained_irq_enter(chip, desc);
386
387 for (port = 0; port < 4; port++) {
388 gpio = tegra_gpio_compose(bank->bank, port, 0);
389 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
390 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
391 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
392
393 for_each_set_bit(pin, &sta, 8) {
394 tegra_gpio_writel(tgi, 1 << pin,
395 GPIO_INT_CLR(tgi, gpio));
396
397 /* if gpio is edge triggered, clear condition
398 * before executing the handler so that we don't
399 * miss edges
400 */
401 if (!unmasked && lvl & (0x100 << pin)) {
402 unmasked = true;
403 chained_irq_exit(chip, desc);
404 }
405
406 generic_handle_irq(irq_find_mapping(tgi->irq_domain,
407 gpio + pin));
408 }
409 }
410
411 if (!unmasked)
412 chained_irq_exit(chip, desc);
413
414}
415
416#ifdef CONFIG_PM_SLEEP
417static int tegra_gpio_resume(struct device *dev)
418{
419 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
420 unsigned int b, p;
421
422 for (b = 0; b < tgi->bank_count; b++) {
423 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
424
425 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
426 unsigned int gpio = (b << 5) | (p << 3);
427
428 tegra_gpio_writel(tgi, bank->cnf[p],
429 GPIO_CNF(tgi, gpio));
430
431 if (tgi->soc->debounce_supported) {
432 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
433 GPIO_DBC_CNT(tgi, gpio));
434 tegra_gpio_writel(tgi, bank->dbc_enb[p],
435 GPIO_MSK_DBC_EN(tgi, gpio));
436 }
437
438 tegra_gpio_writel(tgi, bank->out[p],
439 GPIO_OUT(tgi, gpio));
440 tegra_gpio_writel(tgi, bank->oe[p],
441 GPIO_OE(tgi, gpio));
442 tegra_gpio_writel(tgi, bank->int_lvl[p],
443 GPIO_INT_LVL(tgi, gpio));
444 tegra_gpio_writel(tgi, bank->int_enb[p],
445 GPIO_INT_ENB(tgi, gpio));
446 }
447 }
448
449 return 0;
450}
451
452static int tegra_gpio_suspend(struct device *dev)
453{
454 struct tegra_gpio_info *tgi = dev_get_drvdata(dev);
455 unsigned int b, p;
456
457 for (b = 0; b < tgi->bank_count; b++) {
458 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
459
460 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
461 unsigned int gpio = (b << 5) | (p << 3);
462
463 bank->cnf[p] = tegra_gpio_readl(tgi,
464 GPIO_CNF(tgi, gpio));
465 bank->out[p] = tegra_gpio_readl(tgi,
466 GPIO_OUT(tgi, gpio));
467 bank->oe[p] = tegra_gpio_readl(tgi,
468 GPIO_OE(tgi, gpio));
469 if (tgi->soc->debounce_supported) {
470 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
471 GPIO_MSK_DBC_EN(tgi, gpio));
472 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
473 bank->dbc_enb[p];
474 }
475
476 bank->int_enb[p] = tegra_gpio_readl(tgi,
477 GPIO_INT_ENB(tgi, gpio));
478 bank->int_lvl[p] = tegra_gpio_readl(tgi,
479 GPIO_INT_LVL(tgi, gpio));
480
481 /* Enable gpio irq for wake up source */
482 tegra_gpio_writel(tgi, bank->wake_enb[p],
483 GPIO_INT_ENB(tgi, gpio));
484 }
485 }
486
487 return 0;
488}
489
490static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
491{
492 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
493 unsigned int gpio = d->hwirq;
494 u32 port, bit, mask;
495 int err;
496
497 err = irq_set_irq_wake(bank->irq, enable);
498 if (err)
499 return err;
500
501 port = GPIO_PORT(gpio);
502 bit = GPIO_BIT(gpio);
503 mask = BIT(bit);
504
505 if (enable)
506 bank->wake_enb[port] |= mask;
507 else
508 bank->wake_enb[port] &= ~mask;
509
510 return 0;
511}
512#endif
513
514#ifdef CONFIG_DEBUG_FS
515
516#include <linux/debugfs.h>
517#include <linux/seq_file.h>
518
519static int tegra_dbg_gpio_show(struct seq_file *s, void *unused)
520{
521 struct tegra_gpio_info *tgi = s->private;
522 unsigned int i, j;
523
524 for (i = 0; i < tgi->bank_count; i++) {
525 for (j = 0; j < 4; j++) {
526 unsigned int gpio = tegra_gpio_compose(i, j, 0);
527
528 seq_printf(s,
529 "%u:%u %02x %02x %02x %02x %02x %02x %06x\n",
530 i, j,
531 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
532 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
533 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
534 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
535 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
536 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
537 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
538 }
539 }
540 return 0;
541}
542
543DEFINE_SHOW_ATTRIBUTE(tegra_dbg_gpio);
544
545static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
546{
547 debugfs_create_file("tegra_gpio", 0444, NULL, tgi,
548 &tegra_dbg_gpio_fops);
549}
550
551#else
552
553static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
554{
555}
556
557#endif
558
559static const struct dev_pm_ops tegra_gpio_pm_ops = {
560 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
561};
562
563static int tegra_gpio_probe(struct platform_device *pdev)
564{
565 struct tegra_gpio_info *tgi;
566 struct tegra_gpio_bank *bank;
567 unsigned int gpio, i, j;
568 int ret;
569
570 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
571 if (!tgi)
572 return -ENODEV;
573
574 tgi->soc = of_device_get_match_data(&pdev->dev);
575 tgi->dev = &pdev->dev;
576
577 ret = platform_irq_count(pdev);
578 if (ret < 0)
579 return ret;
580
581 tgi->bank_count = ret;
582
583 if (!tgi->bank_count) {
584 dev_err(&pdev->dev, "Missing IRQ resource\n");
585 return -ENODEV;
586 }
587
588 tgi->gc.label = "tegra-gpio";
589 tgi->gc.request = tegra_gpio_request;
590 tgi->gc.free = tegra_gpio_free;
591 tgi->gc.direction_input = tegra_gpio_direction_input;
592 tgi->gc.get = tegra_gpio_get;
593 tgi->gc.direction_output = tegra_gpio_direction_output;
594 tgi->gc.set = tegra_gpio_set;
595 tgi->gc.get_direction = tegra_gpio_get_direction;
596 tgi->gc.to_irq = tegra_gpio_to_irq;
597 tgi->gc.base = 0;
598 tgi->gc.ngpio = tgi->bank_count * 32;
599 tgi->gc.parent = &pdev->dev;
600 tgi->gc.of_node = pdev->dev.of_node;
601
602 tgi->ic.name = "GPIO";
603 tgi->ic.irq_ack = tegra_gpio_irq_ack;
604 tgi->ic.irq_mask = tegra_gpio_irq_mask;
605 tgi->ic.irq_unmask = tegra_gpio_irq_unmask;
606 tgi->ic.irq_set_type = tegra_gpio_irq_set_type;
607 tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown;
608#ifdef CONFIG_PM_SLEEP
609 tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake;
610#endif
611
612 platform_set_drvdata(pdev, tgi);
613
614 if (tgi->soc->debounce_supported)
615 tgi->gc.set_config = tegra_gpio_set_config;
616
617 tgi->bank_info = devm_kcalloc(&pdev->dev, tgi->bank_count,
618 sizeof(*tgi->bank_info), GFP_KERNEL);
619 if (!tgi->bank_info)
620 return -ENOMEM;
621
622 tgi->irq_domain = irq_domain_add_linear(pdev->dev.of_node,
623 tgi->gc.ngpio,
624 &irq_domain_simple_ops, NULL);
625 if (!tgi->irq_domain)
626 return -ENODEV;
627
628 for (i = 0; i < tgi->bank_count; i++) {
629 ret = platform_get_irq(pdev, i);
630 if (ret < 0)
631 return ret;
632
633 bank = &tgi->bank_info[i];
634 bank->bank = i;
635 bank->irq = ret;
636 bank->tgi = tgi;
637 }
638
639 tgi->regs = devm_platform_ioremap_resource(pdev, 0);
640 if (IS_ERR(tgi->regs))
641 return PTR_ERR(tgi->regs);
642
643 for (i = 0; i < tgi->bank_count; i++) {
644 for (j = 0; j < 4; j++) {
645 int gpio = tegra_gpio_compose(i, j, 0);
646
647 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
648 }
649 }
650
651 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
652 if (ret < 0) {
653 irq_domain_remove(tgi->irq_domain);
654 return ret;
655 }
656
657 for (gpio = 0; gpio < tgi->gc.ngpio; gpio++) {
658 int irq = irq_create_mapping(tgi->irq_domain, gpio);
659 /* No validity check; all Tegra GPIOs are valid IRQs */
660
661 bank = &tgi->bank_info[GPIO_BANK(gpio)];
662
663 irq_set_chip_data(irq, bank);
664 irq_set_chip_and_handler(irq, &tgi->ic, handle_simple_irq);
665 }
666
667 for (i = 0; i < tgi->bank_count; i++) {
668 bank = &tgi->bank_info[i];
669
670 irq_set_chained_handler_and_data(bank->irq,
671 tegra_gpio_irq_handler, bank);
672
673 for (j = 0; j < 4; j++) {
674 spin_lock_init(&bank->lvl_lock[j]);
675 spin_lock_init(&bank->dbc_lock[j]);
676 }
677 }
678
679 tegra_gpio_debuginit(tgi);
680
681 return 0;
682}
683
684static const struct tegra_gpio_soc_config tegra20_gpio_config = {
685 .bank_stride = 0x80,
686 .upper_offset = 0x800,
687};
688
689static const struct tegra_gpio_soc_config tegra30_gpio_config = {
690 .bank_stride = 0x100,
691 .upper_offset = 0x80,
692};
693
694static const struct tegra_gpio_soc_config tegra210_gpio_config = {
695 .debounce_supported = true,
696 .bank_stride = 0x100,
697 .upper_offset = 0x80,
698};
699
700static const struct of_device_id tegra_gpio_of_match[] = {
701 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
702 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
703 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
704 { },
705};
706
707static struct platform_driver tegra_gpio_driver = {
708 .driver = {
709 .name = "tegra-gpio",
710 .pm = &tegra_gpio_pm_ops,
711 .of_match_table = tegra_gpio_of_match,
712 },
713 .probe = tegra_gpio_probe,
714};
715
716static int __init tegra_gpio_init(void)
717{
718 return platform_driver_register(&tegra_gpio_driver);
719}
720subsys_initcall(tegra_gpio_init);