Loading...
Note: File does not exist in v6.13.7.
1// SPDX-License-Identifier: GPL-2.0 OR MIT
2/*
3 * Copyright 2014 Carlo Caione <carlo@caione.org>
4 */
5
6#include <dt-bindings/clock/meson8-ddr-clkc.h>
7#include <dt-bindings/clock/meson8b-clkc.h>
8#include <dt-bindings/gpio/meson8-gpio.h>
9#include <dt-bindings/power/meson8-power.h>
10#include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
11#include <dt-bindings/reset/amlogic,meson8b-reset.h>
12#include "meson.dtsi"
13
14/ {
15 model = "Amlogic Meson8 SoC";
16 compatible = "amlogic,meson8";
17
18 cpus {
19 #address-cells = <1>;
20 #size-cells = <0>;
21
22 cpu0: cpu@200 {
23 device_type = "cpu";
24 compatible = "arm,cortex-a9";
25 next-level-cache = <&L2>;
26 reg = <0x200>;
27 enable-method = "amlogic,meson8-smp";
28 resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
29 operating-points-v2 = <&cpu_opp_table>;
30 clocks = <&clkc CLKID_CPUCLK>;
31 };
32
33 cpu1: cpu@201 {
34 device_type = "cpu";
35 compatible = "arm,cortex-a9";
36 next-level-cache = <&L2>;
37 reg = <0x201>;
38 enable-method = "amlogic,meson8-smp";
39 resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
40 operating-points-v2 = <&cpu_opp_table>;
41 clocks = <&clkc CLKID_CPUCLK>;
42 };
43
44 cpu2: cpu@202 {
45 device_type = "cpu";
46 compatible = "arm,cortex-a9";
47 next-level-cache = <&L2>;
48 reg = <0x202>;
49 enable-method = "amlogic,meson8-smp";
50 resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
51 operating-points-v2 = <&cpu_opp_table>;
52 clocks = <&clkc CLKID_CPUCLK>;
53 };
54
55 cpu3: cpu@203 {
56 device_type = "cpu";
57 compatible = "arm,cortex-a9";
58 next-level-cache = <&L2>;
59 reg = <0x203>;
60 enable-method = "amlogic,meson8-smp";
61 resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
62 operating-points-v2 = <&cpu_opp_table>;
63 clocks = <&clkc CLKID_CPUCLK>;
64 };
65 };
66
67 cpu_opp_table: opp-table {
68 compatible = "operating-points-v2";
69 opp-shared;
70
71 opp-96000000 {
72 opp-hz = /bits/ 64 <96000000>;
73 opp-microvolt = <825000>;
74 };
75 opp-192000000 {
76 opp-hz = /bits/ 64 <192000000>;
77 opp-microvolt = <825000>;
78 };
79 opp-312000000 {
80 opp-hz = /bits/ 64 <312000000>;
81 opp-microvolt = <825000>;
82 };
83 opp-408000000 {
84 opp-hz = /bits/ 64 <408000000>;
85 opp-microvolt = <825000>;
86 };
87 opp-504000000 {
88 opp-hz = /bits/ 64 <504000000>;
89 opp-microvolt = <825000>;
90 };
91 opp-600000000 {
92 opp-hz = /bits/ 64 <600000000>;
93 opp-microvolt = <850000>;
94 };
95 opp-720000000 {
96 opp-hz = /bits/ 64 <720000000>;
97 opp-microvolt = <850000>;
98 };
99 opp-816000000 {
100 opp-hz = /bits/ 64 <816000000>;
101 opp-microvolt = <875000>;
102 };
103 opp-1008000000 {
104 opp-hz = /bits/ 64 <1008000000>;
105 opp-microvolt = <925000>;
106 };
107 opp-1200000000 {
108 opp-hz = /bits/ 64 <1200000000>;
109 opp-microvolt = <975000>;
110 };
111 opp-1416000000 {
112 opp-hz = /bits/ 64 <1416000000>;
113 opp-microvolt = <1025000>;
114 };
115 opp-1608000000 {
116 opp-hz = /bits/ 64 <1608000000>;
117 opp-microvolt = <1100000>;
118 };
119 opp-1800000000 {
120 status = "disabled";
121 opp-hz = /bits/ 64 <1800000000>;
122 opp-microvolt = <1125000>;
123 };
124 opp-1992000000 {
125 status = "disabled";
126 opp-hz = /bits/ 64 <1992000000>;
127 opp-microvolt = <1150000>;
128 };
129 };
130
131 gpu_opp_table: gpu-opp-table {
132 compatible = "operating-points-v2";
133
134 opp-182142857 {
135 opp-hz = /bits/ 64 <182142857>;
136 opp-microvolt = <1150000>;
137 };
138 opp-318750000 {
139 opp-hz = /bits/ 64 <318750000>;
140 opp-microvolt = <1150000>;
141 };
142 opp-425000000 {
143 opp-hz = /bits/ 64 <425000000>;
144 opp-microvolt = <1150000>;
145 };
146 opp-510000000 {
147 opp-hz = /bits/ 64 <510000000>;
148 opp-microvolt = <1150000>;
149 };
150 opp-637500000 {
151 opp-hz = /bits/ 64 <637500000>;
152 opp-microvolt = <1150000>;
153 turbo-mode;
154 };
155 };
156
157 pmu {
158 compatible = "arm,cortex-a9-pmu";
159 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
160 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
161 <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
162 <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
163 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
164 };
165
166 reserved-memory {
167 #address-cells = <1>;
168 #size-cells = <1>;
169 ranges;
170
171 /* 2 MiB reserved for Hardware ROM Firmware? */
172 hwrom@0 {
173 reg = <0x0 0x200000>;
174 no-map;
175 };
176
177 /*
178 * 1 MiB reserved for the "ARM Power Firmware": this is ARM
179 * code which is responsible for system suspend. It loads a
180 * piece of ARC code ("arc_power" in the vendor u-boot tree)
181 * into SRAM, executes that and shuts down the (last) ARM core.
182 * The arc_power firmware then checks various wakeup sources
183 * (IR remote receiver, HDMI CEC, WIFI and Bluetooth wakeup or
184 * simply the power key) and re-starts the ARM core once it
185 * detects a wakeup request.
186 */
187 power-firmware@4f00000 {
188 reg = <0x4f00000 0x100000>;
189 no-map;
190 };
191 };
192
193 mmcbus: bus@c8000000 {
194 compatible = "simple-bus";
195 reg = <0xc8000000 0x8000>;
196 #address-cells = <1>;
197 #size-cells = <1>;
198 ranges = <0x0 0xc8000000 0x8000>;
199
200 ddr_clkc: clock-controller@400 {
201 compatible = "amlogic,meson8-ddr-clkc";
202 reg = <0x400 0x20>;
203 clocks = <&xtal>;
204 clock-names = "xtal";
205 #clock-cells = <1>;
206 };
207
208 dmcbus: bus@6000 {
209 compatible = "simple-bus";
210 reg = <0x6000 0x400>;
211 #address-cells = <1>;
212 #size-cells = <1>;
213 ranges = <0x0 0x6000 0x400>;
214
215 canvas: video-lut@20 {
216 compatible = "amlogic,meson8-canvas",
217 "amlogic,canvas";
218 reg = <0x20 0x14>;
219 };
220 };
221 };
222
223 apb: bus@d0000000 {
224 compatible = "simple-bus";
225 reg = <0xd0000000 0x200000>;
226 #address-cells = <1>;
227 #size-cells = <1>;
228 ranges = <0x0 0xd0000000 0x200000>;
229
230 mali: gpu@c0000 {
231 compatible = "amlogic,meson8-mali", "arm,mali-450";
232 reg = <0xc0000 0x40000>;
233 interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
235 <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
236 <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
237 <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
238 <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
239 <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
240 <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
241 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
242 <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
243 <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
244 <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
245 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
246 <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
247 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
248 <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
249 <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
250 <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>;
251 interrupt-names = "gp", "gpmmu", "pp", "pmu",
252 "pp0", "ppmmu0", "pp1", "ppmmu1",
253 "pp2", "ppmmu2", "pp4", "ppmmu4",
254 "pp5", "ppmmu5", "pp6", "ppmmu6";
255 resets = <&reset RESET_MALI>;
256 clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_MALI>;
257 clock-names = "bus", "core";
258 operating-points-v2 = <&gpu_opp_table>;
259 };
260 };
261}; /* end of / */
262
263&aobus {
264 pmu: pmu@e0 {
265 compatible = "amlogic,meson8-pmu", "syscon";
266 reg = <0xe0 0x18>;
267 };
268
269 pinctrl_aobus: pinctrl@84 {
270 compatible = "amlogic,meson8-aobus-pinctrl";
271 reg = <0x84 0xc>;
272 #address-cells = <1>;
273 #size-cells = <1>;
274 ranges;
275
276 gpio_ao: ao-bank@14 {
277 reg = <0x14 0x4>,
278 <0x2c 0x4>,
279 <0x24 0x8>;
280 reg-names = "mux", "pull", "gpio";
281 gpio-controller;
282 #gpio-cells = <2>;
283 gpio-ranges = <&pinctrl_aobus 0 0 16>;
284 };
285
286 uart_ao_a_pins: uart_ao_a {
287 mux {
288 groups = "uart_tx_ao_a", "uart_rx_ao_a";
289 function = "uart_ao";
290 bias-disable;
291 };
292 };
293
294 i2c_ao_pins: i2c_mst_ao {
295 mux {
296 groups = "i2c_mst_sck_ao", "i2c_mst_sda_ao";
297 function = "i2c_mst_ao";
298 bias-disable;
299 };
300 };
301
302 ir_recv_pins: remote {
303 mux {
304 groups = "remote_input";
305 function = "remote";
306 bias-disable;
307 };
308 };
309
310 pwm_f_ao_pins: pwm-f-ao {
311 mux {
312 groups = "pwm_f_ao";
313 function = "pwm_f_ao";
314 bias-disable;
315 };
316 };
317 };
318};
319
320&cbus {
321 reset: reset-controller@4404 {
322 compatible = "amlogic,meson8b-reset";
323 reg = <0x4404 0x9c>;
324 #reset-cells = <1>;
325 };
326
327 analog_top: analog-top@81a8 {
328 compatible = "amlogic,meson8-analog-top", "syscon";
329 reg = <0x81a8 0x14>;
330 };
331
332 pwm_ef: pwm@86c0 {
333 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
334 reg = <0x86c0 0x10>;
335 #pwm-cells = <3>;
336 status = "disabled";
337 };
338
339 clock-measure@8758 {
340 compatible = "amlogic,meson8-clk-measure";
341 reg = <0x8758 0x1c>;
342 };
343
344 pinctrl_cbus: pinctrl@9880 {
345 compatible = "amlogic,meson8-cbus-pinctrl";
346 reg = <0x9880 0x10>;
347 #address-cells = <1>;
348 #size-cells = <1>;
349 ranges;
350
351 gpio: banks@80b0 {
352 reg = <0x80b0 0x28>,
353 <0x80e8 0x18>,
354 <0x8120 0x18>,
355 <0x8030 0x30>;
356 reg-names = "mux", "pull", "pull-enable", "gpio";
357 gpio-controller;
358 #gpio-cells = <2>;
359 gpio-ranges = <&pinctrl_cbus 0 0 120>;
360 };
361
362 sd_a_pins: sd-a {
363 mux {
364 groups = "sd_d0_a", "sd_d1_a", "sd_d2_a",
365 "sd_d3_a", "sd_clk_a", "sd_cmd_a";
366 function = "sd_a";
367 bias-disable;
368 };
369 };
370
371 sd_b_pins: sd-b {
372 mux {
373 groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
374 "sd_d3_b", "sd_clk_b", "sd_cmd_b";
375 function = "sd_b";
376 bias-disable;
377 };
378 };
379
380 sd_c_pins: sd-c {
381 mux {
382 groups = "sd_d0_c", "sd_d1_c", "sd_d2_c",
383 "sd_d3_c", "sd_clk_c", "sd_cmd_c";
384 function = "sd_c";
385 bias-disable;
386 };
387 };
388
389 sdxc_b_pins: sdxc-b {
390 mux {
391 groups = "sdxc_d0_b", "sdxc_d13_b",
392 "sdxc_clk_b", "sdxc_cmd_b";
393 function = "sdxc_b";
394 bias-pull-up;
395 };
396 };
397
398 spi_nor_pins: nor {
399 mux {
400 groups = "nor_d", "nor_q", "nor_c", "nor_cs";
401 function = "nor";
402 bias-disable;
403 };
404 };
405
406 eth_pins: ethernet {
407 mux {
408 groups = "eth_tx_clk_50m", "eth_tx_en",
409 "eth_txd1", "eth_txd0",
410 "eth_rx_clk_in", "eth_rx_dv",
411 "eth_rxd1", "eth_rxd0", "eth_mdio",
412 "eth_mdc";
413 function = "ethernet";
414 bias-disable;
415 };
416 };
417
418 pwm_e_pins: pwm-e {
419 mux {
420 groups = "pwm_e";
421 function = "pwm_e";
422 bias-disable;
423 };
424 };
425
426 uart_a1_pins: uart-a1 {
427 mux {
428 groups = "uart_tx_a1",
429 "uart_rx_a1";
430 function = "uart_a";
431 bias-disable;
432 };
433 };
434
435 uart_a1_cts_rts_pins: uart-a1-cts-rts {
436 mux {
437 groups = "uart_cts_a1",
438 "uart_rts_a1";
439 function = "uart_a";
440 bias-disable;
441 };
442 };
443 };
444};
445
446&ahb_sram {
447 smp-sram@1ff80 {
448 compatible = "amlogic,meson8-smp-sram";
449 reg = <0x1ff80 0x8>;
450 };
451};
452
453&efuse {
454 compatible = "amlogic,meson8-efuse";
455 clocks = <&clkc CLKID_EFUSE>;
456 clock-names = "core";
457
458 temperature_calib: calib@1f4 {
459 /* only the upper two bytes are relevant */
460 reg = <0x1f4 0x4>;
461 };
462};
463
464ðmac {
465 clocks = <&clkc CLKID_ETH>;
466 clock-names = "stmmaceth";
467
468 power-domains = <&pwrc PWRC_MESON8_ETHERNET_MEM_ID>;
469};
470
471&gpio_intc {
472 compatible = "amlogic,meson8-gpio-intc", "amlogic,meson-gpio-intc";
473 status = "okay";
474};
475
476&hhi {
477 clkc: clock-controller {
478 compatible = "amlogic,meson8-clkc";
479 clocks = <&xtal>, <&ddr_clkc DDR_CLKID_DDR_PLL>;
480 clock-names = "xtal", "ddr_pll";
481 #clock-cells = <1>;
482 #reset-cells = <1>;
483 };
484
485 pwrc: power-controller {
486 compatible = "amlogic,meson8-pwrc";
487 #power-domain-cells = <1>;
488 amlogic,ao-sysctrl = <&pmu>;
489 clocks = <&clkc CLKID_VPU>;
490 clock-names = "vpu";
491 assigned-clocks = <&clkc CLKID_VPU>;
492 assigned-clock-rates = <364285714>;
493 };
494};
495
496&hwrng {
497 compatible = "amlogic,meson8-rng", "amlogic,meson-rng";
498 clocks = <&clkc CLKID_RNG0>;
499 clock-names = "core";
500};
501
502&i2c_AO {
503 clocks = <&clkc CLKID_CLK81>;
504};
505
506&i2c_A {
507 clocks = <&clkc CLKID_CLK81>;
508};
509
510&i2c_B {
511 clocks = <&clkc CLKID_CLK81>;
512};
513
514&L2 {
515 arm,data-latency = <3 3 3>;
516 arm,tag-latency = <2 2 2>;
517 arm,filter-ranges = <0x100000 0xc0000000>;
518 prefetch-data = <1>;
519 prefetch-instr = <1>;
520 arm,shared-override;
521};
522
523&periph {
524 scu@0 {
525 compatible = "arm,cortex-a9-scu";
526 reg = <0x0 0x100>;
527 };
528
529 timer@200 {
530 compatible = "arm,cortex-a9-global-timer";
531 reg = <0x200 0x20>;
532 interrupts = <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
533 clocks = <&clkc CLKID_PERIPH>;
534
535 /*
536 * the arm_global_timer driver currently does not handle clock
537 * rate changes. Keep it disabled for now.
538 */
539 status = "disabled";
540 };
541
542 timer@600 {
543 compatible = "arm,cortex-a9-twd-timer";
544 reg = <0x600 0x20>;
545 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
546 clocks = <&clkc CLKID_PERIPH>;
547 };
548};
549
550&pwm_ab {
551 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
552};
553
554&pwm_cd {
555 compatible = "amlogic,meson8-pwm", "amlogic,meson8b-pwm";
556};
557
558&rtc {
559 compatible = "amlogic,meson8-rtc";
560 resets = <&reset RESET_RTC>;
561};
562
563&saradc {
564 compatible = "amlogic,meson8-saradc", "amlogic,meson-saradc";
565 clocks = <&xtal>, <&clkc CLKID_SAR_ADC>;
566 clock-names = "clkin", "core";
567 amlogic,hhi-sysctrl = <&hhi>;
568 nvmem-cells = <&temperature_calib>;
569 nvmem-cell-names = "temperature_calib";
570};
571
572&sdhc {
573 compatible = "amlogic,meson8-sdhc", "amlogic,meson-mx-sdhc";
574 clocks = <&xtal>,
575 <&clkc CLKID_FCLK_DIV4>,
576 <&clkc CLKID_FCLK_DIV3>,
577 <&clkc CLKID_FCLK_DIV5>,
578 <&clkc CLKID_SDHC>;
579 clock-names = "clkin0", "clkin1", "clkin2", "clkin3", "pclk";
580};
581
582&sdio {
583 compatible = "amlogic,meson8-sdio", "amlogic,meson-mx-sdio";
584 clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
585 clock-names = "core", "clkin";
586};
587
588&spifc {
589 clocks = <&clkc CLKID_CLK81>;
590};
591
592&timer_abcde {
593 clocks = <&xtal>, <&clkc CLKID_CLK81>;
594 clock-names = "xtal", "pclk";
595};
596
597&uart_AO {
598 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
599 clocks = <&clkc CLKID_CLK81>, <&xtal>, <&clkc CLKID_CLK81>;
600 clock-names = "baud", "xtal", "pclk";
601};
602
603&uart_A {
604 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
605 clocks = <&clkc CLKID_CLK81>, <&xtal>, <&clkc CLKID_UART0>;
606 clock-names = "baud", "xtal", "pclk";
607};
608
609&uart_B {
610 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
611 clocks = <&clkc CLKID_CLK81>, <&xtal>, <&clkc CLKID_UART1>;
612 clock-names = "baud", "xtal", "pclk";
613};
614
615&uart_C {
616 compatible = "amlogic,meson8-uart", "amlogic,meson-uart";
617 clocks = <&clkc CLKID_CLK81>, <&xtal>, <&clkc CLKID_UART2>;
618 clock-names = "baud", "xtal", "pclk";
619};
620
621&usb0 {
622 compatible = "amlogic,meson8-usb", "snps,dwc2";
623 clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
624 clock-names = "otg";
625};
626
627&usb1 {
628 compatible = "amlogic,meson8-usb", "snps,dwc2";
629 clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
630 clock-names = "otg";
631};
632
633&usb0_phy {
634 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
635 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
636 clock-names = "usb_general", "usb";
637 resets = <&reset RESET_USB_OTG>;
638};
639
640&usb1_phy {
641 compatible = "amlogic,meson8-usb2-phy", "amlogic,meson-mx-usb2-phy";
642 clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
643 clock-names = "usb_general", "usb";
644 resets = <&reset RESET_USB_OTG>;
645};