Loading...
1// SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause
2/*
3 * Copyright (c) 2011, 2012, Qualcomm Atheros Communications Inc.
4 * Copyright (c) 2014, I2SE GmbH
5 */
6
7/* This module implements the Qualcomm Atheros SPI protocol for
8 * kernel-based SPI device; it is essentially an Ethernet-to-SPI
9 * serial converter;
10 */
11
12#include <linux/errno.h>
13#include <linux/etherdevice.h>
14#include <linux/if_arp.h>
15#include <linux/if_ether.h>
16#include <linux/init.h>
17#include <linux/interrupt.h>
18#include <linux/jiffies.h>
19#include <linux/kernel.h>
20#include <linux/kthread.h>
21#include <linux/module.h>
22#include <linux/moduleparam.h>
23#include <linux/netdevice.h>
24#include <linux/of.h>
25#include <linux/of_net.h>
26#include <linux/sched.h>
27#include <linux/skbuff.h>
28#include <linux/spi/spi.h>
29#include <linux/types.h>
30
31#include "qca_7k.h"
32#include "qca_7k_common.h"
33#include "qca_debug.h"
34#include "qca_spi.h"
35
36#define MAX_DMA_BURST_LEN 5000
37
38#define SPI_INTR 0
39#define SPI_RESET 1
40
41/* Modules parameters */
42#define QCASPI_CLK_SPEED_MIN 1000000
43#define QCASPI_CLK_SPEED_MAX 16000000
44#define QCASPI_CLK_SPEED 8000000
45static int qcaspi_clkspeed;
46module_param(qcaspi_clkspeed, int, 0);
47MODULE_PARM_DESC(qcaspi_clkspeed, "SPI bus clock speed (Hz). Use 1000000-16000000.");
48
49#define QCASPI_BURST_LEN_MIN 1
50#define QCASPI_BURST_LEN_MAX MAX_DMA_BURST_LEN
51static int qcaspi_burst_len = MAX_DMA_BURST_LEN;
52module_param(qcaspi_burst_len, int, 0);
53MODULE_PARM_DESC(qcaspi_burst_len, "Number of data bytes per burst. Use 1-5000.");
54
55#define QCASPI_PLUGGABLE_MIN 0
56#define QCASPI_PLUGGABLE_MAX 1
57static int qcaspi_pluggable = QCASPI_PLUGGABLE_MAX;
58module_param(qcaspi_pluggable, int, 0);
59MODULE_PARM_DESC(qcaspi_pluggable, "Pluggable SPI connection (yes/no).");
60
61#define QCASPI_WRITE_VERIFY_MIN 0
62#define QCASPI_WRITE_VERIFY_MAX 3
63static int wr_verify = QCASPI_WRITE_VERIFY_MIN;
64module_param(wr_verify, int, 0);
65MODULE_PARM_DESC(wr_verify, "SPI register write verify trails. Use 0-3.");
66
67#define QCASPI_TX_TIMEOUT (1 * HZ)
68#define QCASPI_QCA7K_REBOOT_TIME_MS 1000
69
70static void
71start_spi_intr_handling(struct qcaspi *qca, u16 *intr_cause)
72{
73 *intr_cause = 0;
74
75 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, 0, wr_verify);
76 qcaspi_read_register(qca, SPI_REG_INTR_CAUSE, intr_cause);
77 netdev_dbg(qca->net_dev, "interrupts: 0x%04x\n", *intr_cause);
78}
79
80static void
81end_spi_intr_handling(struct qcaspi *qca, u16 intr_cause)
82{
83 u16 intr_enable = (SPI_INT_CPU_ON |
84 SPI_INT_PKT_AVLBL |
85 SPI_INT_RDBUF_ERR |
86 SPI_INT_WRBUF_ERR);
87
88 qcaspi_write_register(qca, SPI_REG_INTR_CAUSE, intr_cause, 0);
89 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, intr_enable, wr_verify);
90 netdev_dbg(qca->net_dev, "acking int: 0x%04x\n", intr_cause);
91}
92
93static u32
94qcaspi_write_burst(struct qcaspi *qca, u8 *src, u32 len)
95{
96 __be16 cmd;
97 struct spi_message msg;
98 struct spi_transfer transfer[2];
99 int ret;
100
101 memset(&transfer, 0, sizeof(transfer));
102 spi_message_init(&msg);
103
104 cmd = cpu_to_be16(QCA7K_SPI_WRITE | QCA7K_SPI_EXTERNAL);
105 transfer[0].tx_buf = &cmd;
106 transfer[0].len = QCASPI_CMD_LEN;
107 transfer[1].tx_buf = src;
108 transfer[1].len = len;
109
110 spi_message_add_tail(&transfer[0], &msg);
111 spi_message_add_tail(&transfer[1], &msg);
112 ret = spi_sync(qca->spi_dev, &msg);
113
114 if (ret || (msg.actual_length != QCASPI_CMD_LEN + len)) {
115 qcaspi_spi_error(qca);
116 return 0;
117 }
118
119 return len;
120}
121
122static u32
123qcaspi_write_legacy(struct qcaspi *qca, u8 *src, u32 len)
124{
125 struct spi_message msg;
126 struct spi_transfer transfer;
127 int ret;
128
129 memset(&transfer, 0, sizeof(transfer));
130 spi_message_init(&msg);
131
132 transfer.tx_buf = src;
133 transfer.len = len;
134
135 spi_message_add_tail(&transfer, &msg);
136 ret = spi_sync(qca->spi_dev, &msg);
137
138 if (ret || (msg.actual_length != len)) {
139 qcaspi_spi_error(qca);
140 return 0;
141 }
142
143 return len;
144}
145
146static u32
147qcaspi_read_burst(struct qcaspi *qca, u8 *dst, u32 len)
148{
149 struct spi_message msg;
150 __be16 cmd;
151 struct spi_transfer transfer[2];
152 int ret;
153
154 memset(&transfer, 0, sizeof(transfer));
155 spi_message_init(&msg);
156
157 cmd = cpu_to_be16(QCA7K_SPI_READ | QCA7K_SPI_EXTERNAL);
158 transfer[0].tx_buf = &cmd;
159 transfer[0].len = QCASPI_CMD_LEN;
160 transfer[1].rx_buf = dst;
161 transfer[1].len = len;
162
163 spi_message_add_tail(&transfer[0], &msg);
164 spi_message_add_tail(&transfer[1], &msg);
165 ret = spi_sync(qca->spi_dev, &msg);
166
167 if (ret || (msg.actual_length != QCASPI_CMD_LEN + len)) {
168 qcaspi_spi_error(qca);
169 return 0;
170 }
171
172 return len;
173}
174
175static u32
176qcaspi_read_legacy(struct qcaspi *qca, u8 *dst, u32 len)
177{
178 struct spi_message msg;
179 struct spi_transfer transfer;
180 int ret;
181
182 memset(&transfer, 0, sizeof(transfer));
183 spi_message_init(&msg);
184
185 transfer.rx_buf = dst;
186 transfer.len = len;
187
188 spi_message_add_tail(&transfer, &msg);
189 ret = spi_sync(qca->spi_dev, &msg);
190
191 if (ret || (msg.actual_length != len)) {
192 qcaspi_spi_error(qca);
193 return 0;
194 }
195
196 return len;
197}
198
199static int
200qcaspi_tx_cmd(struct qcaspi *qca, u16 cmd)
201{
202 __be16 tx_data;
203 struct spi_message msg;
204 struct spi_transfer transfer;
205 int ret;
206
207 memset(&transfer, 0, sizeof(transfer));
208
209 spi_message_init(&msg);
210
211 tx_data = cpu_to_be16(cmd);
212 transfer.len = sizeof(cmd);
213 transfer.tx_buf = &tx_data;
214 spi_message_add_tail(&transfer, &msg);
215
216 ret = spi_sync(qca->spi_dev, &msg);
217
218 if (!ret)
219 ret = msg.status;
220
221 if (ret)
222 qcaspi_spi_error(qca);
223
224 return ret;
225}
226
227static int
228qcaspi_tx_frame(struct qcaspi *qca, struct sk_buff *skb)
229{
230 u32 count;
231 u32 written;
232 u32 offset;
233 u32 len;
234
235 len = skb->len;
236
237 qcaspi_write_register(qca, SPI_REG_BFR_SIZE, len, wr_verify);
238 if (qca->legacy_mode)
239 qcaspi_tx_cmd(qca, QCA7K_SPI_WRITE | QCA7K_SPI_EXTERNAL);
240
241 offset = 0;
242 while (len) {
243 count = len;
244 if (count > qca->burst_len)
245 count = qca->burst_len;
246
247 if (qca->legacy_mode) {
248 written = qcaspi_write_legacy(qca,
249 skb->data + offset,
250 count);
251 } else {
252 written = qcaspi_write_burst(qca,
253 skb->data + offset,
254 count);
255 }
256
257 if (written != count)
258 return -1;
259
260 offset += count;
261 len -= count;
262 }
263
264 return 0;
265}
266
267static int
268qcaspi_transmit(struct qcaspi *qca)
269{
270 struct net_device_stats *n_stats = &qca->net_dev->stats;
271 u16 available = 0;
272 u32 pkt_len;
273 u16 new_head;
274 u16 packets = 0;
275
276 if (qca->txr.skb[qca->txr.head] == NULL)
277 return 0;
278
279 qcaspi_read_register(qca, SPI_REG_WRBUF_SPC_AVA, &available);
280
281 if (available > QCASPI_HW_BUF_LEN) {
282 /* This could only happen by interferences on the SPI line.
283 * So retry later ...
284 */
285 qca->stats.buf_avail_err++;
286 return -1;
287 }
288
289 while (qca->txr.skb[qca->txr.head]) {
290 pkt_len = qca->txr.skb[qca->txr.head]->len + QCASPI_HW_PKT_LEN;
291
292 if (available < pkt_len) {
293 if (packets == 0)
294 qca->stats.write_buf_miss++;
295 break;
296 }
297
298 if (qcaspi_tx_frame(qca, qca->txr.skb[qca->txr.head]) == -1) {
299 qca->stats.write_err++;
300 return -1;
301 }
302
303 packets++;
304 n_stats->tx_packets++;
305 n_stats->tx_bytes += qca->txr.skb[qca->txr.head]->len;
306 available -= pkt_len;
307
308 /* remove the skb from the queue */
309 /* XXX After inconsistent lock states netif_tx_lock()
310 * has been replaced by netif_tx_lock_bh() and so on.
311 */
312 netif_tx_lock_bh(qca->net_dev);
313 dev_kfree_skb(qca->txr.skb[qca->txr.head]);
314 qca->txr.skb[qca->txr.head] = NULL;
315 qca->txr.size -= pkt_len;
316 new_head = qca->txr.head + 1;
317 if (new_head >= qca->txr.count)
318 new_head = 0;
319 qca->txr.head = new_head;
320 if (netif_queue_stopped(qca->net_dev))
321 netif_wake_queue(qca->net_dev);
322 netif_tx_unlock_bh(qca->net_dev);
323 }
324
325 return 0;
326}
327
328static int
329qcaspi_receive(struct qcaspi *qca)
330{
331 struct net_device *net_dev = qca->net_dev;
332 struct net_device_stats *n_stats = &net_dev->stats;
333 u16 available = 0;
334 u32 bytes_read;
335 u8 *cp;
336
337 /* Allocate rx SKB if we don't have one available. */
338 if (!qca->rx_skb) {
339 qca->rx_skb = netdev_alloc_skb_ip_align(net_dev,
340 net_dev->mtu +
341 VLAN_ETH_HLEN);
342 if (!qca->rx_skb) {
343 netdev_dbg(net_dev, "out of RX resources\n");
344 qca->stats.out_of_mem++;
345 return -1;
346 }
347 }
348
349 /* Read the packet size. */
350 qcaspi_read_register(qca, SPI_REG_RDBUF_BYTE_AVA, &available);
351
352 netdev_dbg(net_dev, "qcaspi_receive: SPI_REG_RDBUF_BYTE_AVA: Value: %04x\n",
353 available);
354
355 if (available > QCASPI_HW_BUF_LEN + QCASPI_HW_PKT_LEN) {
356 /* This could only happen by interferences on the SPI line.
357 * So retry later ...
358 */
359 qca->stats.buf_avail_err++;
360 return -1;
361 } else if (available == 0) {
362 netdev_dbg(net_dev, "qcaspi_receive called without any data being available!\n");
363 return -1;
364 }
365
366 qcaspi_write_register(qca, SPI_REG_BFR_SIZE, available, wr_verify);
367
368 if (qca->legacy_mode)
369 qcaspi_tx_cmd(qca, QCA7K_SPI_READ | QCA7K_SPI_EXTERNAL);
370
371 while (available) {
372 u32 count = available;
373
374 if (count > qca->burst_len)
375 count = qca->burst_len;
376
377 if (qca->legacy_mode) {
378 bytes_read = qcaspi_read_legacy(qca, qca->rx_buffer,
379 count);
380 } else {
381 bytes_read = qcaspi_read_burst(qca, qca->rx_buffer,
382 count);
383 }
384
385 netdev_dbg(net_dev, "available: %d, byte read: %d\n",
386 available, bytes_read);
387
388 if (bytes_read) {
389 available -= bytes_read;
390 } else {
391 qca->stats.read_err++;
392 return -1;
393 }
394
395 cp = qca->rx_buffer;
396
397 while ((bytes_read--) && (qca->rx_skb)) {
398 s32 retcode;
399
400 retcode = qcafrm_fsm_decode(&qca->frm_handle,
401 qca->rx_skb->data,
402 skb_tailroom(qca->rx_skb),
403 *cp);
404 cp++;
405 switch (retcode) {
406 case QCAFRM_GATHER:
407 case QCAFRM_NOHEAD:
408 break;
409 case QCAFRM_NOTAIL:
410 netdev_dbg(net_dev, "no RX tail\n");
411 n_stats->rx_errors++;
412 n_stats->rx_dropped++;
413 break;
414 case QCAFRM_INVLEN:
415 netdev_dbg(net_dev, "invalid RX length\n");
416 n_stats->rx_errors++;
417 n_stats->rx_dropped++;
418 break;
419 default:
420 qca->rx_skb->dev = qca->net_dev;
421 n_stats->rx_packets++;
422 n_stats->rx_bytes += retcode;
423 skb_put(qca->rx_skb, retcode);
424 qca->rx_skb->protocol = eth_type_trans(
425 qca->rx_skb, qca->rx_skb->dev);
426 skb_checksum_none_assert(qca->rx_skb);
427 netif_rx(qca->rx_skb);
428 qca->rx_skb = netdev_alloc_skb_ip_align(net_dev,
429 net_dev->mtu + VLAN_ETH_HLEN);
430 if (!qca->rx_skb) {
431 netdev_dbg(net_dev, "out of RX resources\n");
432 n_stats->rx_errors++;
433 qca->stats.out_of_mem++;
434 break;
435 }
436 }
437 }
438 }
439
440 return 0;
441}
442
443/* Check that tx ring stores only so much bytes
444 * that fit into the internal QCA buffer.
445 */
446
447static int
448qcaspi_tx_ring_has_space(struct tx_ring *txr)
449{
450 if (txr->skb[txr->tail])
451 return 0;
452
453 return (txr->size + QCAFRM_MAX_LEN < QCASPI_HW_BUF_LEN) ? 1 : 0;
454}
455
456/* Flush the tx ring. This function is only safe to
457 * call from the qcaspi_spi_thread.
458 */
459
460static void
461qcaspi_flush_tx_ring(struct qcaspi *qca)
462{
463 int i;
464
465 /* XXX After inconsistent lock states netif_tx_lock()
466 * has been replaced by netif_tx_lock_bh() and so on.
467 */
468 netif_tx_lock_bh(qca->net_dev);
469 for (i = 0; i < QCASPI_TX_RING_MAX_LEN; i++) {
470 if (qca->txr.skb[i]) {
471 dev_kfree_skb(qca->txr.skb[i]);
472 qca->txr.skb[i] = NULL;
473 qca->net_dev->stats.tx_dropped++;
474 }
475 }
476 qca->txr.tail = 0;
477 qca->txr.head = 0;
478 qca->txr.size = 0;
479 netif_tx_unlock_bh(qca->net_dev);
480}
481
482static void
483qcaspi_qca7k_sync(struct qcaspi *qca, int event)
484{
485 u16 signature = 0;
486 u16 spi_config;
487 u16 wrbuf_space = 0;
488
489 if (event == QCASPI_EVENT_CPUON) {
490 /* Read signature twice, if not valid
491 * go back to unknown state.
492 */
493 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
494 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
495 if (signature != QCASPI_GOOD_SIGNATURE) {
496 if (qca->sync == QCASPI_SYNC_READY)
497 qca->stats.bad_signature++;
498
499 set_bit(SPI_RESET, &qca->flags);
500 netdev_dbg(qca->net_dev, "sync: got CPU on, but signature was invalid, restart\n");
501 return;
502 } else {
503 /* ensure that the WRBUF is empty */
504 qcaspi_read_register(qca, SPI_REG_WRBUF_SPC_AVA,
505 &wrbuf_space);
506 if (wrbuf_space != QCASPI_HW_BUF_LEN) {
507 netdev_dbg(qca->net_dev, "sync: got CPU on, but wrbuf not empty. reset!\n");
508 qca->sync = QCASPI_SYNC_UNKNOWN;
509 qca->stats.buf_avail_err++;
510 } else {
511 netdev_dbg(qca->net_dev, "sync: got CPU on, now in sync\n");
512 qca->sync = QCASPI_SYNC_READY;
513 return;
514 }
515 }
516 } else {
517 /* Handle reset only on QCASPI_EVENT_UPDATE */
518 if (test_and_clear_bit(SPI_RESET, &qca->flags))
519 qca->sync = QCASPI_SYNC_UNKNOWN;
520 }
521
522 switch (qca->sync) {
523 case QCASPI_SYNC_READY:
524 /* Check signature twice, if not valid go to unknown state. */
525 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
526 if (signature != QCASPI_GOOD_SIGNATURE)
527 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
528
529 if (signature != QCASPI_GOOD_SIGNATURE) {
530 set_bit(SPI_RESET, &qca->flags);
531 qca->stats.bad_signature++;
532 netdev_dbg(qca->net_dev, "sync: bad signature, restart\n");
533 /* don't reset right away */
534 return;
535 }
536 break;
537 case QCASPI_SYNC_UNKNOWN:
538 /* Read signature, if not valid stay in unknown state */
539 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
540 if (signature != QCASPI_GOOD_SIGNATURE) {
541 netdev_dbg(qca->net_dev, "sync: could not read signature to reset device, retry.\n");
542 return;
543 }
544
545 /* TODO: use GPIO to reset QCA7000 in legacy mode*/
546 netdev_dbg(qca->net_dev, "sync: resetting device.\n");
547 qcaspi_read_register(qca, SPI_REG_SPI_CONFIG, &spi_config);
548 spi_config |= QCASPI_SLAVE_RESET_BIT;
549 qcaspi_write_register(qca, SPI_REG_SPI_CONFIG, spi_config, 0);
550
551 qca->sync = QCASPI_SYNC_RESET;
552 qca->stats.trig_reset++;
553 qca->reset_count = 0;
554 break;
555 case QCASPI_SYNC_RESET:
556 qca->reset_count++;
557 netdev_dbg(qca->net_dev, "sync: waiting for CPU on, count %u.\n",
558 qca->reset_count);
559 if (qca->reset_count >= QCASPI_RESET_TIMEOUT) {
560 /* reset did not seem to take place, try again */
561 set_bit(SPI_RESET, &qca->flags);
562 qca->stats.reset_timeout++;
563 netdev_dbg(qca->net_dev, "sync: reset timeout, restarting process.\n");
564 }
565 break;
566 }
567}
568
569static int
570qcaspi_spi_thread(void *data)
571{
572 struct qcaspi *qca = data;
573 u16 intr_cause = 0;
574
575 netdev_info(qca->net_dev, "SPI thread created\n");
576 while (!kthread_should_stop()) {
577 set_current_state(TASK_INTERRUPTIBLE);
578 if (kthread_should_park()) {
579 netif_tx_disable(qca->net_dev);
580 netif_carrier_off(qca->net_dev);
581 qcaspi_flush_tx_ring(qca);
582 kthread_parkme();
583 if (qca->sync == QCASPI_SYNC_READY) {
584 netif_carrier_on(qca->net_dev);
585 netif_wake_queue(qca->net_dev);
586 }
587 continue;
588 }
589
590 if (!qca->flags &&
591 !qca->txr.skb[qca->txr.head])
592 schedule();
593
594 set_current_state(TASK_RUNNING);
595
596 netdev_dbg(qca->net_dev, "have work to do. int: %lu, tx_skb: %p\n",
597 qca->flags,
598 qca->txr.skb[qca->txr.head]);
599
600 qcaspi_qca7k_sync(qca, QCASPI_EVENT_UPDATE);
601
602 if (qca->sync != QCASPI_SYNC_READY) {
603 netdev_dbg(qca->net_dev, "sync: not ready %u, turn off carrier and flush\n",
604 (unsigned int)qca->sync);
605 netif_stop_queue(qca->net_dev);
606 netif_carrier_off(qca->net_dev);
607 qcaspi_flush_tx_ring(qca);
608 msleep(QCASPI_QCA7K_REBOOT_TIME_MS);
609 }
610
611 if (test_and_clear_bit(SPI_INTR, &qca->flags)) {
612 start_spi_intr_handling(qca, &intr_cause);
613
614 if (intr_cause & SPI_INT_CPU_ON) {
615 qcaspi_qca7k_sync(qca, QCASPI_EVENT_CPUON);
616
617 /* Frame decoding in progress */
618 if (qca->frm_handle.state != qca->frm_handle.init)
619 qca->net_dev->stats.rx_dropped++;
620
621 qcafrm_fsm_init_spi(&qca->frm_handle);
622 qca->stats.device_reset++;
623
624 /* not synced. */
625 if (qca->sync != QCASPI_SYNC_READY)
626 continue;
627
628 netif_wake_queue(qca->net_dev);
629 netif_carrier_on(qca->net_dev);
630 }
631
632 if (intr_cause & SPI_INT_RDBUF_ERR) {
633 /* restart sync */
634 netdev_dbg(qca->net_dev, "===> rdbuf error!\n");
635 qca->stats.read_buf_err++;
636 set_bit(SPI_RESET, &qca->flags);
637 continue;
638 }
639
640 if (intr_cause & SPI_INT_WRBUF_ERR) {
641 /* restart sync */
642 netdev_dbg(qca->net_dev, "===> wrbuf error!\n");
643 qca->stats.write_buf_err++;
644 set_bit(SPI_RESET, &qca->flags);
645 continue;
646 }
647
648 /* can only handle other interrupts
649 * if sync has occurred
650 */
651 if (qca->sync == QCASPI_SYNC_READY) {
652 if (intr_cause & SPI_INT_PKT_AVLBL)
653 qcaspi_receive(qca);
654 }
655
656 end_spi_intr_handling(qca, intr_cause);
657 }
658
659 if (qca->sync == QCASPI_SYNC_READY)
660 qcaspi_transmit(qca);
661 }
662 set_current_state(TASK_RUNNING);
663 netdev_info(qca->net_dev, "SPI thread exit\n");
664
665 return 0;
666}
667
668static irqreturn_t
669qcaspi_intr_handler(int irq, void *data)
670{
671 struct qcaspi *qca = data;
672
673 set_bit(SPI_INTR, &qca->flags);
674 if (qca->spi_thread)
675 wake_up_process(qca->spi_thread);
676
677 return IRQ_HANDLED;
678}
679
680static int
681qcaspi_netdev_open(struct net_device *dev)
682{
683 struct qcaspi *qca = netdev_priv(dev);
684 struct task_struct *thread;
685
686 if (!qca)
687 return -EINVAL;
688
689 set_bit(SPI_INTR, &qca->flags);
690 qca->sync = QCASPI_SYNC_UNKNOWN;
691 qcafrm_fsm_init_spi(&qca->frm_handle);
692
693 thread = kthread_run((void *)qcaspi_spi_thread,
694 qca, "%s", dev->name);
695
696 if (IS_ERR(thread)) {
697 netdev_err(dev, "%s: unable to start kernel thread.\n",
698 QCASPI_DRV_NAME);
699 return PTR_ERR(thread);
700 }
701
702 qca->spi_thread = thread;
703
704 enable_irq(qca->spi_dev->irq);
705
706 /* SPI thread takes care of TX queue */
707
708 return 0;
709}
710
711static int
712qcaspi_netdev_close(struct net_device *dev)
713{
714 struct qcaspi *qca = netdev_priv(dev);
715
716 netif_stop_queue(dev);
717
718 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, 0, wr_verify);
719 disable_irq(qca->spi_dev->irq);
720
721 if (qca->spi_thread) {
722 kthread_stop(qca->spi_thread);
723 qca->spi_thread = NULL;
724 }
725 qcaspi_flush_tx_ring(qca);
726
727 return 0;
728}
729
730static netdev_tx_t
731qcaspi_netdev_xmit(struct sk_buff *skb, struct net_device *dev)
732{
733 u32 frame_len;
734 u8 *ptmp;
735 struct qcaspi *qca = netdev_priv(dev);
736 u16 new_tail;
737 struct sk_buff *tskb;
738 u8 pad_len = 0;
739
740 if (skb->len < QCAFRM_MIN_LEN)
741 pad_len = QCAFRM_MIN_LEN - skb->len;
742
743 if (qca->txr.skb[qca->txr.tail]) {
744 netdev_warn(qca->net_dev, "queue was unexpectedly full!\n");
745 netif_stop_queue(qca->net_dev);
746 qca->stats.ring_full++;
747 return NETDEV_TX_BUSY;
748 }
749
750 if ((skb_headroom(skb) < QCAFRM_HEADER_LEN) ||
751 (skb_tailroom(skb) < QCAFRM_FOOTER_LEN + pad_len)) {
752 tskb = skb_copy_expand(skb, QCAFRM_HEADER_LEN,
753 QCAFRM_FOOTER_LEN + pad_len, GFP_ATOMIC);
754 if (!tskb) {
755 qca->stats.out_of_mem++;
756 return NETDEV_TX_BUSY;
757 }
758 dev_kfree_skb(skb);
759 skb = tskb;
760 }
761
762 frame_len = skb->len + pad_len;
763
764 ptmp = skb_push(skb, QCAFRM_HEADER_LEN);
765 qcafrm_create_header(ptmp, frame_len);
766
767 if (pad_len) {
768 ptmp = skb_put_zero(skb, pad_len);
769 }
770
771 ptmp = skb_put(skb, QCAFRM_FOOTER_LEN);
772 qcafrm_create_footer(ptmp);
773
774 netdev_dbg(qca->net_dev, "Tx-ing packet: Size: 0x%08x\n",
775 skb->len);
776
777 qca->txr.size += skb->len + QCASPI_HW_PKT_LEN;
778
779 new_tail = qca->txr.tail + 1;
780 if (new_tail >= qca->txr.count)
781 new_tail = 0;
782
783 qca->txr.skb[qca->txr.tail] = skb;
784 qca->txr.tail = new_tail;
785
786 if (!qcaspi_tx_ring_has_space(&qca->txr)) {
787 netif_stop_queue(qca->net_dev);
788 qca->stats.ring_full++;
789 }
790
791 netif_trans_update(dev);
792
793 if (qca->spi_thread)
794 wake_up_process(qca->spi_thread);
795
796 return NETDEV_TX_OK;
797}
798
799static void
800qcaspi_netdev_tx_timeout(struct net_device *dev, unsigned int txqueue)
801{
802 struct qcaspi *qca = netdev_priv(dev);
803
804 netdev_info(qca->net_dev, "Transmit timeout at %ld, latency %ld\n",
805 jiffies, jiffies - dev_trans_start(dev));
806 qca->net_dev->stats.tx_errors++;
807 /* Trigger tx queue flush and QCA7000 reset */
808 set_bit(SPI_RESET, &qca->flags);
809
810 if (qca->spi_thread)
811 wake_up_process(qca->spi_thread);
812}
813
814static int
815qcaspi_netdev_init(struct net_device *dev)
816{
817 struct qcaspi *qca = netdev_priv(dev);
818
819 dev->mtu = QCAFRM_MAX_MTU;
820 dev->type = ARPHRD_ETHER;
821 qca->burst_len = qcaspi_burst_len;
822 qca->spi_thread = NULL;
823 qca->buffer_size = (QCAFRM_MAX_MTU + VLAN_ETH_HLEN + QCAFRM_HEADER_LEN +
824 QCAFRM_FOOTER_LEN + QCASPI_HW_PKT_LEN) * QCASPI_RX_MAX_FRAMES;
825
826 memset(&qca->stats, 0, sizeof(struct qcaspi_stats));
827
828 qca->rx_buffer = kmalloc(qca->buffer_size, GFP_KERNEL);
829 if (!qca->rx_buffer)
830 return -ENOBUFS;
831
832 qca->rx_skb = netdev_alloc_skb_ip_align(dev, qca->net_dev->mtu +
833 VLAN_ETH_HLEN);
834 if (!qca->rx_skb) {
835 kfree(qca->rx_buffer);
836 netdev_info(qca->net_dev, "Failed to allocate RX sk_buff.\n");
837 return -ENOBUFS;
838 }
839
840 return 0;
841}
842
843static void
844qcaspi_netdev_uninit(struct net_device *dev)
845{
846 struct qcaspi *qca = netdev_priv(dev);
847
848 kfree(qca->rx_buffer);
849 qca->buffer_size = 0;
850 dev_kfree_skb(qca->rx_skb);
851}
852
853static const struct net_device_ops qcaspi_netdev_ops = {
854 .ndo_init = qcaspi_netdev_init,
855 .ndo_uninit = qcaspi_netdev_uninit,
856 .ndo_open = qcaspi_netdev_open,
857 .ndo_stop = qcaspi_netdev_close,
858 .ndo_start_xmit = qcaspi_netdev_xmit,
859 .ndo_set_mac_address = eth_mac_addr,
860 .ndo_tx_timeout = qcaspi_netdev_tx_timeout,
861 .ndo_validate_addr = eth_validate_addr,
862};
863
864static void
865qcaspi_netdev_setup(struct net_device *dev)
866{
867 struct qcaspi *qca = NULL;
868
869 dev->netdev_ops = &qcaspi_netdev_ops;
870 qcaspi_set_ethtool_ops(dev);
871 dev->watchdog_timeo = QCASPI_TX_TIMEOUT;
872 dev->priv_flags &= ~IFF_TX_SKB_SHARING;
873 dev->needed_tailroom = ALIGN(QCAFRM_FOOTER_LEN + QCAFRM_MIN_LEN, 4);
874 dev->needed_headroom = ALIGN(QCAFRM_HEADER_LEN, 4);
875 dev->tx_queue_len = 100;
876
877 /* MTU range: 46 - 1500 */
878 dev->min_mtu = QCAFRM_MIN_MTU;
879 dev->max_mtu = QCAFRM_MAX_MTU;
880
881 qca = netdev_priv(dev);
882 memset(qca, 0, sizeof(struct qcaspi));
883
884 memset(&qca->txr, 0, sizeof(qca->txr));
885 qca->txr.count = QCASPI_TX_RING_MAX_LEN;
886}
887
888static const struct of_device_id qca_spi_of_match[] = {
889 { .compatible = "qca,qca7000" },
890 { /* sentinel */ }
891};
892MODULE_DEVICE_TABLE(of, qca_spi_of_match);
893
894static int
895qca_spi_probe(struct spi_device *spi)
896{
897 struct qcaspi *qca = NULL;
898 struct net_device *qcaspi_devs = NULL;
899 u8 legacy_mode = 0;
900 u16 signature;
901 int ret;
902
903 if (!spi->dev.of_node) {
904 dev_err(&spi->dev, "Missing device tree\n");
905 return -EINVAL;
906 }
907
908 legacy_mode = of_property_read_bool(spi->dev.of_node,
909 "qca,legacy-mode");
910
911 if (qcaspi_clkspeed)
912 spi->max_speed_hz = qcaspi_clkspeed;
913 else if (!spi->max_speed_hz)
914 spi->max_speed_hz = QCASPI_CLK_SPEED;
915
916 if (spi->max_speed_hz < QCASPI_CLK_SPEED_MIN ||
917 spi->max_speed_hz > QCASPI_CLK_SPEED_MAX) {
918 dev_err(&spi->dev, "Invalid clkspeed: %u\n",
919 spi->max_speed_hz);
920 return -EINVAL;
921 }
922
923 if ((qcaspi_burst_len < QCASPI_BURST_LEN_MIN) ||
924 (qcaspi_burst_len > QCASPI_BURST_LEN_MAX)) {
925 dev_err(&spi->dev, "Invalid burst len: %d\n",
926 qcaspi_burst_len);
927 return -EINVAL;
928 }
929
930 if ((qcaspi_pluggable < QCASPI_PLUGGABLE_MIN) ||
931 (qcaspi_pluggable > QCASPI_PLUGGABLE_MAX)) {
932 dev_err(&spi->dev, "Invalid pluggable: %d\n",
933 qcaspi_pluggable);
934 return -EINVAL;
935 }
936
937 if (wr_verify < QCASPI_WRITE_VERIFY_MIN ||
938 wr_verify > QCASPI_WRITE_VERIFY_MAX) {
939 dev_err(&spi->dev, "Invalid write verify: %d\n",
940 wr_verify);
941 return -EINVAL;
942 }
943
944 dev_info(&spi->dev, "ver=%s, clkspeed=%u, burst_len=%d, pluggable=%d\n",
945 QCASPI_DRV_VERSION,
946 spi->max_speed_hz,
947 qcaspi_burst_len,
948 qcaspi_pluggable);
949
950 spi->mode = SPI_MODE_3;
951 if (spi_setup(spi) < 0) {
952 dev_err(&spi->dev, "Unable to setup SPI device\n");
953 return -EFAULT;
954 }
955
956 qcaspi_devs = alloc_etherdev(sizeof(struct qcaspi));
957 if (!qcaspi_devs)
958 return -ENOMEM;
959
960 qcaspi_netdev_setup(qcaspi_devs);
961 SET_NETDEV_DEV(qcaspi_devs, &spi->dev);
962
963 qca = netdev_priv(qcaspi_devs);
964 if (!qca) {
965 free_netdev(qcaspi_devs);
966 dev_err(&spi->dev, "Fail to retrieve private structure\n");
967 return -ENOMEM;
968 }
969 qca->net_dev = qcaspi_devs;
970 qca->spi_dev = spi;
971 qca->legacy_mode = legacy_mode;
972
973 spi_set_drvdata(spi, qcaspi_devs);
974
975 ret = devm_request_irq(&spi->dev, spi->irq, qcaspi_intr_handler,
976 IRQF_NO_AUTOEN, qca->net_dev->name, qca);
977 if (ret) {
978 dev_err(&spi->dev, "Unable to get IRQ %d (irqval=%d).\n",
979 spi->irq, ret);
980 free_netdev(qcaspi_devs);
981 return ret;
982 }
983
984 ret = of_get_ethdev_address(spi->dev.of_node, qca->net_dev);
985 if (ret) {
986 eth_hw_addr_random(qca->net_dev);
987 dev_info(&spi->dev, "Using random MAC address: %pM\n",
988 qca->net_dev->dev_addr);
989 }
990
991 netif_carrier_off(qca->net_dev);
992
993 if (!qcaspi_pluggable) {
994 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
995 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
996
997 if (signature != QCASPI_GOOD_SIGNATURE) {
998 dev_err(&spi->dev, "Invalid signature (expected 0x%04x, read 0x%04x)\n",
999 QCASPI_GOOD_SIGNATURE, signature);
1000 free_netdev(qcaspi_devs);
1001 return -EFAULT;
1002 }
1003 }
1004
1005 if (register_netdev(qcaspi_devs)) {
1006 dev_err(&spi->dev, "Unable to register net device %s\n",
1007 qcaspi_devs->name);
1008 free_netdev(qcaspi_devs);
1009 return -EFAULT;
1010 }
1011
1012 qcaspi_init_device_debugfs(qca);
1013
1014 return 0;
1015}
1016
1017static void
1018qca_spi_remove(struct spi_device *spi)
1019{
1020 struct net_device *qcaspi_devs = spi_get_drvdata(spi);
1021 struct qcaspi *qca = netdev_priv(qcaspi_devs);
1022
1023 qcaspi_remove_device_debugfs(qca);
1024
1025 unregister_netdev(qcaspi_devs);
1026 free_netdev(qcaspi_devs);
1027}
1028
1029static const struct spi_device_id qca_spi_id[] = {
1030 { "qca7000", 0 },
1031 { /* sentinel */ }
1032};
1033MODULE_DEVICE_TABLE(spi, qca_spi_id);
1034
1035static struct spi_driver qca_spi_driver = {
1036 .driver = {
1037 .name = QCASPI_DRV_NAME,
1038 .of_match_table = qca_spi_of_match,
1039 },
1040 .id_table = qca_spi_id,
1041 .probe = qca_spi_probe,
1042 .remove = qca_spi_remove,
1043};
1044module_spi_driver(qca_spi_driver);
1045
1046MODULE_DESCRIPTION("Qualcomm Atheros QCA7000 SPI Driver");
1047MODULE_AUTHOR("Qualcomm Atheros Communications");
1048MODULE_AUTHOR("Stefan Wahren <wahrenst@gmx.net>");
1049MODULE_LICENSE("Dual BSD/GPL");
1050MODULE_VERSION(QCASPI_DRV_VERSION);
1/*
2 * Copyright (c) 2011, 2012, Qualcomm Atheros Communications Inc.
3 * Copyright (c) 2014, I2SE GmbH
4 *
5 * Permission to use, copy, modify, and/or distribute this software
6 * for any purpose with or without fee is hereby granted, provided
7 * that the above copyright notice and this permission notice appear
8 * in all copies.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
11 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
12 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL
13 * THE AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR
14 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM
15 * LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT,
16 * NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
17 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 */
19
20/* This module implements the Qualcomm Atheros SPI protocol for
21 * kernel-based SPI device; it is essentially an Ethernet-to-SPI
22 * serial converter;
23 */
24
25#include <linux/errno.h>
26#include <linux/etherdevice.h>
27#include <linux/if_arp.h>
28#include <linux/if_ether.h>
29#include <linux/init.h>
30#include <linux/interrupt.h>
31#include <linux/jiffies.h>
32#include <linux/kernel.h>
33#include <linux/kthread.h>
34#include <linux/module.h>
35#include <linux/moduleparam.h>
36#include <linux/netdevice.h>
37#include <linux/of.h>
38#include <linux/of_device.h>
39#include <linux/of_net.h>
40#include <linux/sched.h>
41#include <linux/skbuff.h>
42#include <linux/spi/spi.h>
43#include <linux/types.h>
44
45#include "qca_7k.h"
46#include "qca_7k_common.h"
47#include "qca_debug.h"
48#include "qca_spi.h"
49
50#define MAX_DMA_BURST_LEN 5000
51
52/* Modules parameters */
53#define QCASPI_CLK_SPEED_MIN 1000000
54#define QCASPI_CLK_SPEED_MAX 16000000
55#define QCASPI_CLK_SPEED 8000000
56static int qcaspi_clkspeed;
57module_param(qcaspi_clkspeed, int, 0);
58MODULE_PARM_DESC(qcaspi_clkspeed, "SPI bus clock speed (Hz). Use 1000000-16000000.");
59
60#define QCASPI_BURST_LEN_MIN 1
61#define QCASPI_BURST_LEN_MAX MAX_DMA_BURST_LEN
62static int qcaspi_burst_len = MAX_DMA_BURST_LEN;
63module_param(qcaspi_burst_len, int, 0);
64MODULE_PARM_DESC(qcaspi_burst_len, "Number of data bytes per burst. Use 1-5000.");
65
66#define QCASPI_PLUGGABLE_MIN 0
67#define QCASPI_PLUGGABLE_MAX 1
68static int qcaspi_pluggable = QCASPI_PLUGGABLE_MIN;
69module_param(qcaspi_pluggable, int, 0);
70MODULE_PARM_DESC(qcaspi_pluggable, "Pluggable SPI connection (yes/no).");
71
72#define QCASPI_WRITE_VERIFY_MIN 0
73#define QCASPI_WRITE_VERIFY_MAX 3
74static int wr_verify = QCASPI_WRITE_VERIFY_MIN;
75module_param(wr_verify, int, 0);
76MODULE_PARM_DESC(wr_verify, "SPI register write verify trails. Use 0-3.");
77
78#define QCASPI_TX_TIMEOUT (1 * HZ)
79#define QCASPI_QCA7K_REBOOT_TIME_MS 1000
80
81static void
82start_spi_intr_handling(struct qcaspi *qca, u16 *intr_cause)
83{
84 *intr_cause = 0;
85
86 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, 0, wr_verify);
87 qcaspi_read_register(qca, SPI_REG_INTR_CAUSE, intr_cause);
88 netdev_dbg(qca->net_dev, "interrupts: 0x%04x\n", *intr_cause);
89}
90
91static void
92end_spi_intr_handling(struct qcaspi *qca, u16 intr_cause)
93{
94 u16 intr_enable = (SPI_INT_CPU_ON |
95 SPI_INT_PKT_AVLBL |
96 SPI_INT_RDBUF_ERR |
97 SPI_INT_WRBUF_ERR);
98
99 qcaspi_write_register(qca, SPI_REG_INTR_CAUSE, intr_cause, 0);
100 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, intr_enable, wr_verify);
101 netdev_dbg(qca->net_dev, "acking int: 0x%04x\n", intr_cause);
102}
103
104static u32
105qcaspi_write_burst(struct qcaspi *qca, u8 *src, u32 len)
106{
107 __be16 cmd;
108 struct spi_message msg;
109 struct spi_transfer transfer[2];
110 int ret;
111
112 memset(&transfer, 0, sizeof(transfer));
113 spi_message_init(&msg);
114
115 cmd = cpu_to_be16(QCA7K_SPI_WRITE | QCA7K_SPI_EXTERNAL);
116 transfer[0].tx_buf = &cmd;
117 transfer[0].len = QCASPI_CMD_LEN;
118 transfer[1].tx_buf = src;
119 transfer[1].len = len;
120
121 spi_message_add_tail(&transfer[0], &msg);
122 spi_message_add_tail(&transfer[1], &msg);
123 ret = spi_sync(qca->spi_dev, &msg);
124
125 if (ret || (msg.actual_length != QCASPI_CMD_LEN + len)) {
126 qcaspi_spi_error(qca);
127 return 0;
128 }
129
130 return len;
131}
132
133static u32
134qcaspi_write_legacy(struct qcaspi *qca, u8 *src, u32 len)
135{
136 struct spi_message msg;
137 struct spi_transfer transfer;
138 int ret;
139
140 memset(&transfer, 0, sizeof(transfer));
141 spi_message_init(&msg);
142
143 transfer.tx_buf = src;
144 transfer.len = len;
145
146 spi_message_add_tail(&transfer, &msg);
147 ret = spi_sync(qca->spi_dev, &msg);
148
149 if (ret || (msg.actual_length != len)) {
150 qcaspi_spi_error(qca);
151 return 0;
152 }
153
154 return len;
155}
156
157static u32
158qcaspi_read_burst(struct qcaspi *qca, u8 *dst, u32 len)
159{
160 struct spi_message msg;
161 __be16 cmd;
162 struct spi_transfer transfer[2];
163 int ret;
164
165 memset(&transfer, 0, sizeof(transfer));
166 spi_message_init(&msg);
167
168 cmd = cpu_to_be16(QCA7K_SPI_READ | QCA7K_SPI_EXTERNAL);
169 transfer[0].tx_buf = &cmd;
170 transfer[0].len = QCASPI_CMD_LEN;
171 transfer[1].rx_buf = dst;
172 transfer[1].len = len;
173
174 spi_message_add_tail(&transfer[0], &msg);
175 spi_message_add_tail(&transfer[1], &msg);
176 ret = spi_sync(qca->spi_dev, &msg);
177
178 if (ret || (msg.actual_length != QCASPI_CMD_LEN + len)) {
179 qcaspi_spi_error(qca);
180 return 0;
181 }
182
183 return len;
184}
185
186static u32
187qcaspi_read_legacy(struct qcaspi *qca, u8 *dst, u32 len)
188{
189 struct spi_message msg;
190 struct spi_transfer transfer;
191 int ret;
192
193 memset(&transfer, 0, sizeof(transfer));
194 spi_message_init(&msg);
195
196 transfer.rx_buf = dst;
197 transfer.len = len;
198
199 spi_message_add_tail(&transfer, &msg);
200 ret = spi_sync(qca->spi_dev, &msg);
201
202 if (ret || (msg.actual_length != len)) {
203 qcaspi_spi_error(qca);
204 return 0;
205 }
206
207 return len;
208}
209
210static int
211qcaspi_tx_cmd(struct qcaspi *qca, u16 cmd)
212{
213 __be16 tx_data;
214 struct spi_message msg;
215 struct spi_transfer transfer;
216 int ret;
217
218 memset(&transfer, 0, sizeof(transfer));
219
220 spi_message_init(&msg);
221
222 tx_data = cpu_to_be16(cmd);
223 transfer.len = sizeof(cmd);
224 transfer.tx_buf = &tx_data;
225 spi_message_add_tail(&transfer, &msg);
226
227 ret = spi_sync(qca->spi_dev, &msg);
228
229 if (!ret)
230 ret = msg.status;
231
232 if (ret)
233 qcaspi_spi_error(qca);
234
235 return ret;
236}
237
238static int
239qcaspi_tx_frame(struct qcaspi *qca, struct sk_buff *skb)
240{
241 u32 count;
242 u32 written;
243 u32 offset;
244 u32 len;
245
246 len = skb->len;
247
248 qcaspi_write_register(qca, SPI_REG_BFR_SIZE, len, wr_verify);
249 if (qca->legacy_mode)
250 qcaspi_tx_cmd(qca, QCA7K_SPI_WRITE | QCA7K_SPI_EXTERNAL);
251
252 offset = 0;
253 while (len) {
254 count = len;
255 if (count > qca->burst_len)
256 count = qca->burst_len;
257
258 if (qca->legacy_mode) {
259 written = qcaspi_write_legacy(qca,
260 skb->data + offset,
261 count);
262 } else {
263 written = qcaspi_write_burst(qca,
264 skb->data + offset,
265 count);
266 }
267
268 if (written != count)
269 return -1;
270
271 offset += count;
272 len -= count;
273 }
274
275 return 0;
276}
277
278static int
279qcaspi_transmit(struct qcaspi *qca)
280{
281 struct net_device_stats *n_stats = &qca->net_dev->stats;
282 u16 available = 0;
283 u32 pkt_len;
284 u16 new_head;
285 u16 packets = 0;
286
287 if (qca->txr.skb[qca->txr.head] == NULL)
288 return 0;
289
290 qcaspi_read_register(qca, SPI_REG_WRBUF_SPC_AVA, &available);
291
292 if (available > QCASPI_HW_BUF_LEN) {
293 /* This could only happen by interferences on the SPI line.
294 * So retry later ...
295 */
296 qca->stats.buf_avail_err++;
297 return -1;
298 }
299
300 while (qca->txr.skb[qca->txr.head]) {
301 pkt_len = qca->txr.skb[qca->txr.head]->len + QCASPI_HW_PKT_LEN;
302
303 if (available < pkt_len) {
304 if (packets == 0)
305 qca->stats.write_buf_miss++;
306 break;
307 }
308
309 if (qcaspi_tx_frame(qca, qca->txr.skb[qca->txr.head]) == -1) {
310 qca->stats.write_err++;
311 return -1;
312 }
313
314 packets++;
315 n_stats->tx_packets++;
316 n_stats->tx_bytes += qca->txr.skb[qca->txr.head]->len;
317 available -= pkt_len;
318
319 /* remove the skb from the queue */
320 /* XXX After inconsistent lock states netif_tx_lock()
321 * has been replaced by netif_tx_lock_bh() and so on.
322 */
323 netif_tx_lock_bh(qca->net_dev);
324 dev_kfree_skb(qca->txr.skb[qca->txr.head]);
325 qca->txr.skb[qca->txr.head] = NULL;
326 qca->txr.size -= pkt_len;
327 new_head = qca->txr.head + 1;
328 if (new_head >= qca->txr.count)
329 new_head = 0;
330 qca->txr.head = new_head;
331 if (netif_queue_stopped(qca->net_dev))
332 netif_wake_queue(qca->net_dev);
333 netif_tx_unlock_bh(qca->net_dev);
334 }
335
336 return 0;
337}
338
339static int
340qcaspi_receive(struct qcaspi *qca)
341{
342 struct net_device *net_dev = qca->net_dev;
343 struct net_device_stats *n_stats = &net_dev->stats;
344 u16 available = 0;
345 u32 bytes_read;
346 u8 *cp;
347
348 /* Allocate rx SKB if we don't have one available. */
349 if (!qca->rx_skb) {
350 qca->rx_skb = netdev_alloc_skb_ip_align(net_dev,
351 net_dev->mtu +
352 VLAN_ETH_HLEN);
353 if (!qca->rx_skb) {
354 netdev_dbg(net_dev, "out of RX resources\n");
355 qca->stats.out_of_mem++;
356 return -1;
357 }
358 }
359
360 /* Read the packet size. */
361 qcaspi_read_register(qca, SPI_REG_RDBUF_BYTE_AVA, &available);
362
363 netdev_dbg(net_dev, "qcaspi_receive: SPI_REG_RDBUF_BYTE_AVA: Value: %08x\n",
364 available);
365
366 if (available > QCASPI_HW_BUF_LEN + QCASPI_HW_PKT_LEN) {
367 /* This could only happen by interferences on the SPI line.
368 * So retry later ...
369 */
370 qca->stats.buf_avail_err++;
371 return -1;
372 } else if (available == 0) {
373 netdev_dbg(net_dev, "qcaspi_receive called without any data being available!\n");
374 return -1;
375 }
376
377 qcaspi_write_register(qca, SPI_REG_BFR_SIZE, available, wr_verify);
378
379 if (qca->legacy_mode)
380 qcaspi_tx_cmd(qca, QCA7K_SPI_READ | QCA7K_SPI_EXTERNAL);
381
382 while (available) {
383 u32 count = available;
384
385 if (count > qca->burst_len)
386 count = qca->burst_len;
387
388 if (qca->legacy_mode) {
389 bytes_read = qcaspi_read_legacy(qca, qca->rx_buffer,
390 count);
391 } else {
392 bytes_read = qcaspi_read_burst(qca, qca->rx_buffer,
393 count);
394 }
395
396 netdev_dbg(net_dev, "available: %d, byte read: %d\n",
397 available, bytes_read);
398
399 if (bytes_read) {
400 available -= bytes_read;
401 } else {
402 qca->stats.read_err++;
403 return -1;
404 }
405
406 cp = qca->rx_buffer;
407
408 while ((bytes_read--) && (qca->rx_skb)) {
409 s32 retcode;
410
411 retcode = qcafrm_fsm_decode(&qca->frm_handle,
412 qca->rx_skb->data,
413 skb_tailroom(qca->rx_skb),
414 *cp);
415 cp++;
416 switch (retcode) {
417 case QCAFRM_GATHER:
418 case QCAFRM_NOHEAD:
419 break;
420 case QCAFRM_NOTAIL:
421 netdev_dbg(net_dev, "no RX tail\n");
422 n_stats->rx_errors++;
423 n_stats->rx_dropped++;
424 break;
425 case QCAFRM_INVLEN:
426 netdev_dbg(net_dev, "invalid RX length\n");
427 n_stats->rx_errors++;
428 n_stats->rx_dropped++;
429 break;
430 default:
431 qca->rx_skb->dev = qca->net_dev;
432 n_stats->rx_packets++;
433 n_stats->rx_bytes += retcode;
434 skb_put(qca->rx_skb, retcode);
435 qca->rx_skb->protocol = eth_type_trans(
436 qca->rx_skb, qca->rx_skb->dev);
437 qca->rx_skb->ip_summed = CHECKSUM_UNNECESSARY;
438 netif_rx_ni(qca->rx_skb);
439 qca->rx_skb = netdev_alloc_skb_ip_align(net_dev,
440 net_dev->mtu + VLAN_ETH_HLEN);
441 if (!qca->rx_skb) {
442 netdev_dbg(net_dev, "out of RX resources\n");
443 n_stats->rx_errors++;
444 qca->stats.out_of_mem++;
445 break;
446 }
447 }
448 }
449 }
450
451 return 0;
452}
453
454/* Check that tx ring stores only so much bytes
455 * that fit into the internal QCA buffer.
456 */
457
458static int
459qcaspi_tx_ring_has_space(struct tx_ring *txr)
460{
461 if (txr->skb[txr->tail])
462 return 0;
463
464 return (txr->size + QCAFRM_MAX_LEN < QCASPI_HW_BUF_LEN) ? 1 : 0;
465}
466
467/* Flush the tx ring. This function is only safe to
468 * call from the qcaspi_spi_thread.
469 */
470
471static void
472qcaspi_flush_tx_ring(struct qcaspi *qca)
473{
474 int i;
475
476 /* XXX After inconsistent lock states netif_tx_lock()
477 * has been replaced by netif_tx_lock_bh() and so on.
478 */
479 netif_tx_lock_bh(qca->net_dev);
480 for (i = 0; i < TX_RING_MAX_LEN; i++) {
481 if (qca->txr.skb[i]) {
482 dev_kfree_skb(qca->txr.skb[i]);
483 qca->txr.skb[i] = NULL;
484 qca->net_dev->stats.tx_dropped++;
485 }
486 }
487 qca->txr.tail = 0;
488 qca->txr.head = 0;
489 qca->txr.size = 0;
490 netif_tx_unlock_bh(qca->net_dev);
491}
492
493static void
494qcaspi_qca7k_sync(struct qcaspi *qca, int event)
495{
496 u16 signature = 0;
497 u16 spi_config;
498 u16 wrbuf_space = 0;
499
500 if (event == QCASPI_EVENT_CPUON) {
501 /* Read signature twice, if not valid
502 * go back to unknown state.
503 */
504 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
505 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
506 if (signature != QCASPI_GOOD_SIGNATURE) {
507 qca->sync = QCASPI_SYNC_UNKNOWN;
508 netdev_dbg(qca->net_dev, "sync: got CPU on, but signature was invalid, restart\n");
509 } else {
510 /* ensure that the WRBUF is empty */
511 qcaspi_read_register(qca, SPI_REG_WRBUF_SPC_AVA,
512 &wrbuf_space);
513 if (wrbuf_space != QCASPI_HW_BUF_LEN) {
514 netdev_dbg(qca->net_dev, "sync: got CPU on, but wrbuf not empty. reset!\n");
515 qca->sync = QCASPI_SYNC_UNKNOWN;
516 } else {
517 netdev_dbg(qca->net_dev, "sync: got CPU on, now in sync\n");
518 qca->sync = QCASPI_SYNC_READY;
519 return;
520 }
521 }
522 }
523
524 switch (qca->sync) {
525 case QCASPI_SYNC_READY:
526 /* Read signature, if not valid go to unknown state. */
527 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
528 if (signature != QCASPI_GOOD_SIGNATURE) {
529 qca->sync = QCASPI_SYNC_UNKNOWN;
530 netdev_dbg(qca->net_dev, "sync: bad signature, restart\n");
531 /* don't reset right away */
532 return;
533 }
534 break;
535 case QCASPI_SYNC_UNKNOWN:
536 /* Read signature, if not valid stay in unknown state */
537 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
538 if (signature != QCASPI_GOOD_SIGNATURE) {
539 netdev_dbg(qca->net_dev, "sync: could not read signature to reset device, retry.\n");
540 return;
541 }
542
543 /* TODO: use GPIO to reset QCA7000 in legacy mode*/
544 netdev_dbg(qca->net_dev, "sync: resetting device.\n");
545 qcaspi_read_register(qca, SPI_REG_SPI_CONFIG, &spi_config);
546 spi_config |= QCASPI_SLAVE_RESET_BIT;
547 qcaspi_write_register(qca, SPI_REG_SPI_CONFIG, spi_config, 0);
548
549 qca->sync = QCASPI_SYNC_RESET;
550 qca->stats.trig_reset++;
551 qca->reset_count = 0;
552 break;
553 case QCASPI_SYNC_RESET:
554 qca->reset_count++;
555 netdev_dbg(qca->net_dev, "sync: waiting for CPU on, count %u.\n",
556 qca->reset_count);
557 if (qca->reset_count >= QCASPI_RESET_TIMEOUT) {
558 /* reset did not seem to take place, try again */
559 qca->sync = QCASPI_SYNC_UNKNOWN;
560 qca->stats.reset_timeout++;
561 netdev_dbg(qca->net_dev, "sync: reset timeout, restarting process.\n");
562 }
563 break;
564 }
565}
566
567static int
568qcaspi_spi_thread(void *data)
569{
570 struct qcaspi *qca = data;
571 u16 intr_cause = 0;
572
573 netdev_info(qca->net_dev, "SPI thread created\n");
574 while (!kthread_should_stop()) {
575 set_current_state(TASK_INTERRUPTIBLE);
576 if ((qca->intr_req == qca->intr_svc) &&
577 (qca->txr.skb[qca->txr.head] == NULL) &&
578 (qca->sync == QCASPI_SYNC_READY))
579 schedule();
580
581 set_current_state(TASK_RUNNING);
582
583 netdev_dbg(qca->net_dev, "have work to do. int: %d, tx_skb: %p\n",
584 qca->intr_req - qca->intr_svc,
585 qca->txr.skb[qca->txr.head]);
586
587 qcaspi_qca7k_sync(qca, QCASPI_EVENT_UPDATE);
588
589 if (qca->sync != QCASPI_SYNC_READY) {
590 netdev_dbg(qca->net_dev, "sync: not ready %u, turn off carrier and flush\n",
591 (unsigned int)qca->sync);
592 netif_stop_queue(qca->net_dev);
593 netif_carrier_off(qca->net_dev);
594 qcaspi_flush_tx_ring(qca);
595 msleep(QCASPI_QCA7K_REBOOT_TIME_MS);
596 }
597
598 if (qca->intr_svc != qca->intr_req) {
599 qca->intr_svc = qca->intr_req;
600 start_spi_intr_handling(qca, &intr_cause);
601
602 if (intr_cause & SPI_INT_CPU_ON) {
603 qcaspi_qca7k_sync(qca, QCASPI_EVENT_CPUON);
604
605 /* not synced. */
606 if (qca->sync != QCASPI_SYNC_READY)
607 continue;
608
609 qca->stats.device_reset++;
610 netif_wake_queue(qca->net_dev);
611 netif_carrier_on(qca->net_dev);
612 }
613
614 if (intr_cause & SPI_INT_RDBUF_ERR) {
615 /* restart sync */
616 netdev_dbg(qca->net_dev, "===> rdbuf error!\n");
617 qca->stats.read_buf_err++;
618 qca->sync = QCASPI_SYNC_UNKNOWN;
619 continue;
620 }
621
622 if (intr_cause & SPI_INT_WRBUF_ERR) {
623 /* restart sync */
624 netdev_dbg(qca->net_dev, "===> wrbuf error!\n");
625 qca->stats.write_buf_err++;
626 qca->sync = QCASPI_SYNC_UNKNOWN;
627 continue;
628 }
629
630 /* can only handle other interrupts
631 * if sync has occurred
632 */
633 if (qca->sync == QCASPI_SYNC_READY) {
634 if (intr_cause & SPI_INT_PKT_AVLBL)
635 qcaspi_receive(qca);
636 }
637
638 end_spi_intr_handling(qca, intr_cause);
639 }
640
641 if (qca->sync == QCASPI_SYNC_READY)
642 qcaspi_transmit(qca);
643 }
644 set_current_state(TASK_RUNNING);
645 netdev_info(qca->net_dev, "SPI thread exit\n");
646
647 return 0;
648}
649
650static irqreturn_t
651qcaspi_intr_handler(int irq, void *data)
652{
653 struct qcaspi *qca = data;
654
655 qca->intr_req++;
656 if (qca->spi_thread &&
657 qca->spi_thread->state != TASK_RUNNING)
658 wake_up_process(qca->spi_thread);
659
660 return IRQ_HANDLED;
661}
662
663static int
664qcaspi_netdev_open(struct net_device *dev)
665{
666 struct qcaspi *qca = netdev_priv(dev);
667 int ret = 0;
668
669 if (!qca)
670 return -EINVAL;
671
672 qca->intr_req = 1;
673 qca->intr_svc = 0;
674 qca->sync = QCASPI_SYNC_UNKNOWN;
675 qcafrm_fsm_init_spi(&qca->frm_handle);
676
677 qca->spi_thread = kthread_run((void *)qcaspi_spi_thread,
678 qca, "%s", dev->name);
679
680 if (IS_ERR(qca->spi_thread)) {
681 netdev_err(dev, "%s: unable to start kernel thread.\n",
682 QCASPI_DRV_NAME);
683 return PTR_ERR(qca->spi_thread);
684 }
685
686 ret = request_irq(qca->spi_dev->irq, qcaspi_intr_handler, 0,
687 dev->name, qca);
688 if (ret) {
689 netdev_err(dev, "%s: unable to get IRQ %d (irqval=%d).\n",
690 QCASPI_DRV_NAME, qca->spi_dev->irq, ret);
691 kthread_stop(qca->spi_thread);
692 return ret;
693 }
694
695 /* SPI thread takes care of TX queue */
696
697 return 0;
698}
699
700static int
701qcaspi_netdev_close(struct net_device *dev)
702{
703 struct qcaspi *qca = netdev_priv(dev);
704
705 netif_stop_queue(dev);
706
707 qcaspi_write_register(qca, SPI_REG_INTR_ENABLE, 0, wr_verify);
708 free_irq(qca->spi_dev->irq, qca);
709
710 kthread_stop(qca->spi_thread);
711 qca->spi_thread = NULL;
712 qcaspi_flush_tx_ring(qca);
713
714 return 0;
715}
716
717static netdev_tx_t
718qcaspi_netdev_xmit(struct sk_buff *skb, struct net_device *dev)
719{
720 u32 frame_len;
721 u8 *ptmp;
722 struct qcaspi *qca = netdev_priv(dev);
723 u16 new_tail;
724 struct sk_buff *tskb;
725 u8 pad_len = 0;
726
727 if (skb->len < QCAFRM_MIN_LEN)
728 pad_len = QCAFRM_MIN_LEN - skb->len;
729
730 if (qca->txr.skb[qca->txr.tail]) {
731 netdev_warn(qca->net_dev, "queue was unexpectedly full!\n");
732 netif_stop_queue(qca->net_dev);
733 qca->stats.ring_full++;
734 return NETDEV_TX_BUSY;
735 }
736
737 if ((skb_headroom(skb) < QCAFRM_HEADER_LEN) ||
738 (skb_tailroom(skb) < QCAFRM_FOOTER_LEN + pad_len)) {
739 tskb = skb_copy_expand(skb, QCAFRM_HEADER_LEN,
740 QCAFRM_FOOTER_LEN + pad_len, GFP_ATOMIC);
741 if (!tskb) {
742 qca->stats.out_of_mem++;
743 return NETDEV_TX_BUSY;
744 }
745 dev_kfree_skb(skb);
746 skb = tskb;
747 }
748
749 frame_len = skb->len + pad_len;
750
751 ptmp = skb_push(skb, QCAFRM_HEADER_LEN);
752 qcafrm_create_header(ptmp, frame_len);
753
754 if (pad_len) {
755 ptmp = skb_put_zero(skb, pad_len);
756 }
757
758 ptmp = skb_put(skb, QCAFRM_FOOTER_LEN);
759 qcafrm_create_footer(ptmp);
760
761 netdev_dbg(qca->net_dev, "Tx-ing packet: Size: 0x%08x\n",
762 skb->len);
763
764 qca->txr.size += skb->len + QCASPI_HW_PKT_LEN;
765
766 new_tail = qca->txr.tail + 1;
767 if (new_tail >= qca->txr.count)
768 new_tail = 0;
769
770 qca->txr.skb[qca->txr.tail] = skb;
771 qca->txr.tail = new_tail;
772
773 if (!qcaspi_tx_ring_has_space(&qca->txr)) {
774 netif_stop_queue(qca->net_dev);
775 qca->stats.ring_full++;
776 }
777
778 netif_trans_update(dev);
779
780 if (qca->spi_thread &&
781 qca->spi_thread->state != TASK_RUNNING)
782 wake_up_process(qca->spi_thread);
783
784 return NETDEV_TX_OK;
785}
786
787static void
788qcaspi_netdev_tx_timeout(struct net_device *dev)
789{
790 struct qcaspi *qca = netdev_priv(dev);
791
792 netdev_info(qca->net_dev, "Transmit timeout at %ld, latency %ld\n",
793 jiffies, jiffies - dev_trans_start(dev));
794 qca->net_dev->stats.tx_errors++;
795 /* Trigger tx queue flush and QCA7000 reset */
796 qca->sync = QCASPI_SYNC_UNKNOWN;
797
798 if (qca->spi_thread)
799 wake_up_process(qca->spi_thread);
800}
801
802static int
803qcaspi_netdev_init(struct net_device *dev)
804{
805 struct qcaspi *qca = netdev_priv(dev);
806
807 dev->mtu = QCAFRM_MAX_MTU;
808 dev->type = ARPHRD_ETHER;
809 qca->clkspeed = qcaspi_clkspeed;
810 qca->burst_len = qcaspi_burst_len;
811 qca->spi_thread = NULL;
812 qca->buffer_size = (dev->mtu + VLAN_ETH_HLEN + QCAFRM_HEADER_LEN +
813 QCAFRM_FOOTER_LEN + 4) * 4;
814
815 memset(&qca->stats, 0, sizeof(struct qcaspi_stats));
816
817 qca->rx_buffer = kmalloc(qca->buffer_size, GFP_KERNEL);
818 if (!qca->rx_buffer)
819 return -ENOBUFS;
820
821 qca->rx_skb = netdev_alloc_skb_ip_align(dev, qca->net_dev->mtu +
822 VLAN_ETH_HLEN);
823 if (!qca->rx_skb) {
824 kfree(qca->rx_buffer);
825 netdev_info(qca->net_dev, "Failed to allocate RX sk_buff.\n");
826 return -ENOBUFS;
827 }
828
829 return 0;
830}
831
832static void
833qcaspi_netdev_uninit(struct net_device *dev)
834{
835 struct qcaspi *qca = netdev_priv(dev);
836
837 kfree(qca->rx_buffer);
838 qca->buffer_size = 0;
839 dev_kfree_skb(qca->rx_skb);
840}
841
842static const struct net_device_ops qcaspi_netdev_ops = {
843 .ndo_init = qcaspi_netdev_init,
844 .ndo_uninit = qcaspi_netdev_uninit,
845 .ndo_open = qcaspi_netdev_open,
846 .ndo_stop = qcaspi_netdev_close,
847 .ndo_start_xmit = qcaspi_netdev_xmit,
848 .ndo_set_mac_address = eth_mac_addr,
849 .ndo_tx_timeout = qcaspi_netdev_tx_timeout,
850 .ndo_validate_addr = eth_validate_addr,
851};
852
853static void
854qcaspi_netdev_setup(struct net_device *dev)
855{
856 struct qcaspi *qca = NULL;
857
858 dev->netdev_ops = &qcaspi_netdev_ops;
859 qcaspi_set_ethtool_ops(dev);
860 dev->watchdog_timeo = QCASPI_TX_TIMEOUT;
861 dev->priv_flags &= ~IFF_TX_SKB_SHARING;
862 dev->tx_queue_len = 100;
863
864 /* MTU range: 46 - 1500 */
865 dev->min_mtu = QCAFRM_MIN_MTU;
866 dev->max_mtu = QCAFRM_MAX_MTU;
867
868 qca = netdev_priv(dev);
869 memset(qca, 0, sizeof(struct qcaspi));
870
871 memset(&qca->txr, 0, sizeof(qca->txr));
872 qca->txr.count = TX_RING_MAX_LEN;
873}
874
875static const struct of_device_id qca_spi_of_match[] = {
876 { .compatible = "qca,qca7000" },
877 { /* sentinel */ }
878};
879MODULE_DEVICE_TABLE(of, qca_spi_of_match);
880
881static int
882qca_spi_probe(struct spi_device *spi)
883{
884 struct qcaspi *qca = NULL;
885 struct net_device *qcaspi_devs = NULL;
886 u8 legacy_mode = 0;
887 u16 signature;
888 const char *mac;
889
890 if (!spi->dev.of_node) {
891 dev_err(&spi->dev, "Missing device tree\n");
892 return -EINVAL;
893 }
894
895 legacy_mode = of_property_read_bool(spi->dev.of_node,
896 "qca,legacy-mode");
897
898 if (qcaspi_clkspeed == 0) {
899 if (spi->max_speed_hz)
900 qcaspi_clkspeed = spi->max_speed_hz;
901 else
902 qcaspi_clkspeed = QCASPI_CLK_SPEED;
903 }
904
905 if ((qcaspi_clkspeed < QCASPI_CLK_SPEED_MIN) ||
906 (qcaspi_clkspeed > QCASPI_CLK_SPEED_MAX)) {
907 dev_err(&spi->dev, "Invalid clkspeed: %d\n",
908 qcaspi_clkspeed);
909 return -EINVAL;
910 }
911
912 if ((qcaspi_burst_len < QCASPI_BURST_LEN_MIN) ||
913 (qcaspi_burst_len > QCASPI_BURST_LEN_MAX)) {
914 dev_err(&spi->dev, "Invalid burst len: %d\n",
915 qcaspi_burst_len);
916 return -EINVAL;
917 }
918
919 if ((qcaspi_pluggable < QCASPI_PLUGGABLE_MIN) ||
920 (qcaspi_pluggable > QCASPI_PLUGGABLE_MAX)) {
921 dev_err(&spi->dev, "Invalid pluggable: %d\n",
922 qcaspi_pluggable);
923 return -EINVAL;
924 }
925
926 if (wr_verify < QCASPI_WRITE_VERIFY_MIN ||
927 wr_verify > QCASPI_WRITE_VERIFY_MAX) {
928 dev_err(&spi->dev, "Invalid write verify: %d\n",
929 wr_verify);
930 return -EINVAL;
931 }
932
933 dev_info(&spi->dev, "ver=%s, clkspeed=%d, burst_len=%d, pluggable=%d\n",
934 QCASPI_DRV_VERSION,
935 qcaspi_clkspeed,
936 qcaspi_burst_len,
937 qcaspi_pluggable);
938
939 spi->mode = SPI_MODE_3;
940 spi->max_speed_hz = qcaspi_clkspeed;
941 if (spi_setup(spi) < 0) {
942 dev_err(&spi->dev, "Unable to setup SPI device\n");
943 return -EFAULT;
944 }
945
946 qcaspi_devs = alloc_etherdev(sizeof(struct qcaspi));
947 if (!qcaspi_devs)
948 return -ENOMEM;
949
950 qcaspi_netdev_setup(qcaspi_devs);
951 SET_NETDEV_DEV(qcaspi_devs, &spi->dev);
952
953 qca = netdev_priv(qcaspi_devs);
954 if (!qca) {
955 free_netdev(qcaspi_devs);
956 dev_err(&spi->dev, "Fail to retrieve private structure\n");
957 return -ENOMEM;
958 }
959 qca->net_dev = qcaspi_devs;
960 qca->spi_dev = spi;
961 qca->legacy_mode = legacy_mode;
962
963 spi_set_drvdata(spi, qcaspi_devs);
964
965 mac = of_get_mac_address(spi->dev.of_node);
966
967 if (!IS_ERR(mac))
968 ether_addr_copy(qca->net_dev->dev_addr, mac);
969
970 if (!is_valid_ether_addr(qca->net_dev->dev_addr)) {
971 eth_hw_addr_random(qca->net_dev);
972 dev_info(&spi->dev, "Using random MAC address: %pM\n",
973 qca->net_dev->dev_addr);
974 }
975
976 netif_carrier_off(qca->net_dev);
977
978 if (!qcaspi_pluggable) {
979 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
980 qcaspi_read_register(qca, SPI_REG_SIGNATURE, &signature);
981
982 if (signature != QCASPI_GOOD_SIGNATURE) {
983 dev_err(&spi->dev, "Invalid signature (0x%04X)\n",
984 signature);
985 free_netdev(qcaspi_devs);
986 return -EFAULT;
987 }
988 }
989
990 if (register_netdev(qcaspi_devs)) {
991 dev_err(&spi->dev, "Unable to register net device %s\n",
992 qcaspi_devs->name);
993 free_netdev(qcaspi_devs);
994 return -EFAULT;
995 }
996
997 qcaspi_init_device_debugfs(qca);
998
999 return 0;
1000}
1001
1002static int
1003qca_spi_remove(struct spi_device *spi)
1004{
1005 struct net_device *qcaspi_devs = spi_get_drvdata(spi);
1006 struct qcaspi *qca = netdev_priv(qcaspi_devs);
1007
1008 qcaspi_remove_device_debugfs(qca);
1009
1010 unregister_netdev(qcaspi_devs);
1011 free_netdev(qcaspi_devs);
1012
1013 return 0;
1014}
1015
1016static const struct spi_device_id qca_spi_id[] = {
1017 { "qca7000", 0 },
1018 { /* sentinel */ }
1019};
1020MODULE_DEVICE_TABLE(spi, qca_spi_id);
1021
1022static struct spi_driver qca_spi_driver = {
1023 .driver = {
1024 .name = QCASPI_DRV_NAME,
1025 .of_match_table = qca_spi_of_match,
1026 },
1027 .id_table = qca_spi_id,
1028 .probe = qca_spi_probe,
1029 .remove = qca_spi_remove,
1030};
1031module_spi_driver(qca_spi_driver);
1032
1033MODULE_DESCRIPTION("Qualcomm Atheros QCA7000 SPI Driver");
1034MODULE_AUTHOR("Qualcomm Atheros Communications");
1035MODULE_AUTHOR("Stefan Wahren <stefan.wahren@i2se.com>");
1036MODULE_LICENSE("Dual BSD/GPL");
1037MODULE_VERSION(QCASPI_DRV_VERSION);