Loading...
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright 2013 Freescale Semiconductor, Inc.
4// Copyright 2020 NXP
5//
6// Freescale DSPI driver
7// This file contains a driver for the Freescale DSPI
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/dmaengine.h>
12#include <linux/dma-mapping.h>
13#include <linux/interrupt.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/of.h>
17#include <linux/platform_device.h>
18#include <linux/pinctrl/consumer.h>
19#include <linux/regmap.h>
20#include <linux/spi/spi.h>
21#include <linux/spi/spi-fsl-dspi.h>
22
23#define DRIVER_NAME "fsl-dspi"
24
25#define SPI_MCR 0x00
26#define SPI_MCR_HOST BIT(31)
27#define SPI_MCR_PCSIS(x) ((x) << 16)
28#define SPI_MCR_CLR_TXF BIT(11)
29#define SPI_MCR_CLR_RXF BIT(10)
30#define SPI_MCR_XSPI BIT(3)
31#define SPI_MCR_DIS_TXF BIT(13)
32#define SPI_MCR_DIS_RXF BIT(12)
33#define SPI_MCR_HALT BIT(0)
34
35#define SPI_TCR 0x08
36#define SPI_TCR_GET_TCNT(x) (((x) & GENMASK(31, 16)) >> 16)
37
38#define SPI_CTAR(x) (0x0c + (((x) & GENMASK(1, 0)) * 4))
39#define SPI_CTAR_FMSZ(x) (((x) << 27) & GENMASK(30, 27))
40#define SPI_CTAR_CPOL BIT(26)
41#define SPI_CTAR_CPHA BIT(25)
42#define SPI_CTAR_LSBFE BIT(24)
43#define SPI_CTAR_PCSSCK(x) (((x) << 22) & GENMASK(23, 22))
44#define SPI_CTAR_PASC(x) (((x) << 20) & GENMASK(21, 20))
45#define SPI_CTAR_PDT(x) (((x) << 18) & GENMASK(19, 18))
46#define SPI_CTAR_PBR(x) (((x) << 16) & GENMASK(17, 16))
47#define SPI_CTAR_CSSCK(x) (((x) << 12) & GENMASK(15, 12))
48#define SPI_CTAR_ASC(x) (((x) << 8) & GENMASK(11, 8))
49#define SPI_CTAR_DT(x) (((x) << 4) & GENMASK(7, 4))
50#define SPI_CTAR_BR(x) ((x) & GENMASK(3, 0))
51#define SPI_CTAR_SCALE_BITS 0xf
52
53#define SPI_CTAR0_SLAVE 0x0c
54
55#define SPI_SR 0x2c
56#define SPI_SR_TCFQF BIT(31)
57#define SPI_SR_TFUF BIT(27)
58#define SPI_SR_TFFF BIT(25)
59#define SPI_SR_CMDTCF BIT(23)
60#define SPI_SR_SPEF BIT(21)
61#define SPI_SR_RFOF BIT(19)
62#define SPI_SR_TFIWF BIT(18)
63#define SPI_SR_RFDF BIT(17)
64#define SPI_SR_CMDFFF BIT(16)
65#define SPI_SR_CLEAR (SPI_SR_TCFQF | \
66 SPI_SR_TFUF | SPI_SR_TFFF | \
67 SPI_SR_CMDTCF | SPI_SR_SPEF | \
68 SPI_SR_RFOF | SPI_SR_TFIWF | \
69 SPI_SR_RFDF | SPI_SR_CMDFFF)
70
71#define SPI_RSER_TFFFE BIT(25)
72#define SPI_RSER_TFFFD BIT(24)
73#define SPI_RSER_RFDFE BIT(17)
74#define SPI_RSER_RFDFD BIT(16)
75
76#define SPI_RSER 0x30
77#define SPI_RSER_TCFQE BIT(31)
78#define SPI_RSER_CMDTCFE BIT(23)
79
80#define SPI_PUSHR 0x34
81#define SPI_PUSHR_CMD_CONT BIT(15)
82#define SPI_PUSHR_CMD_CTAS(x) (((x) << 12 & GENMASK(14, 12)))
83#define SPI_PUSHR_CMD_EOQ BIT(11)
84#define SPI_PUSHR_CMD_CTCNT BIT(10)
85#define SPI_PUSHR_CMD_PCS(x) (BIT(x) & GENMASK(5, 0))
86
87#define SPI_PUSHR_SLAVE 0x34
88
89#define SPI_POPR 0x38
90
91#define SPI_TXFR0 0x3c
92#define SPI_TXFR1 0x40
93#define SPI_TXFR2 0x44
94#define SPI_TXFR3 0x48
95#define SPI_RXFR0 0x7c
96#define SPI_RXFR1 0x80
97#define SPI_RXFR2 0x84
98#define SPI_RXFR3 0x88
99
100#define SPI_CTARE(x) (0x11c + (((x) & GENMASK(1, 0)) * 4))
101#define SPI_CTARE_FMSZE(x) (((x) & 0x1) << 16)
102#define SPI_CTARE_DTCP(x) ((x) & 0x7ff)
103
104#define SPI_SREX 0x13c
105
106#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
107#define SPI_FRAME_EBITS(bits) SPI_CTARE_FMSZE(((bits) - 1) >> 4)
108
109#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
110
111struct chip_data {
112 u32 ctar_val;
113};
114
115enum dspi_trans_mode {
116 DSPI_XSPI_MODE,
117 DSPI_DMA_MODE,
118};
119
120struct fsl_dspi_devtype_data {
121 enum dspi_trans_mode trans_mode;
122 u8 max_clock_factor;
123 int fifo_size;
124};
125
126enum {
127 LS1021A,
128 LS1012A,
129 LS1028A,
130 LS1043A,
131 LS1046A,
132 LS2080A,
133 LS2085A,
134 LX2160A,
135 MCF5441X,
136 VF610,
137};
138
139static const struct fsl_dspi_devtype_data devtype_data[] = {
140 [VF610] = {
141 .trans_mode = DSPI_DMA_MODE,
142 .max_clock_factor = 2,
143 .fifo_size = 4,
144 },
145 [LS1021A] = {
146 /* Has A-011218 DMA erratum */
147 .trans_mode = DSPI_XSPI_MODE,
148 .max_clock_factor = 8,
149 .fifo_size = 4,
150 },
151 [LS1012A] = {
152 /* Has A-011218 DMA erratum */
153 .trans_mode = DSPI_XSPI_MODE,
154 .max_clock_factor = 8,
155 .fifo_size = 16,
156 },
157 [LS1028A] = {
158 .trans_mode = DSPI_XSPI_MODE,
159 .max_clock_factor = 8,
160 .fifo_size = 4,
161 },
162 [LS1043A] = {
163 /* Has A-011218 DMA erratum */
164 .trans_mode = DSPI_XSPI_MODE,
165 .max_clock_factor = 8,
166 .fifo_size = 16,
167 },
168 [LS1046A] = {
169 /* Has A-011218 DMA erratum */
170 .trans_mode = DSPI_XSPI_MODE,
171 .max_clock_factor = 8,
172 .fifo_size = 16,
173 },
174 [LS2080A] = {
175 .trans_mode = DSPI_XSPI_MODE,
176 .max_clock_factor = 8,
177 .fifo_size = 4,
178 },
179 [LS2085A] = {
180 .trans_mode = DSPI_XSPI_MODE,
181 .max_clock_factor = 8,
182 .fifo_size = 4,
183 },
184 [LX2160A] = {
185 .trans_mode = DSPI_XSPI_MODE,
186 .max_clock_factor = 8,
187 .fifo_size = 4,
188 },
189 [MCF5441X] = {
190 .trans_mode = DSPI_DMA_MODE,
191 .max_clock_factor = 8,
192 .fifo_size = 16,
193 },
194};
195
196struct fsl_dspi_dma {
197 u32 *tx_dma_buf;
198 struct dma_chan *chan_tx;
199 dma_addr_t tx_dma_phys;
200 struct completion cmd_tx_complete;
201 struct dma_async_tx_descriptor *tx_desc;
202
203 u32 *rx_dma_buf;
204 struct dma_chan *chan_rx;
205 dma_addr_t rx_dma_phys;
206 struct completion cmd_rx_complete;
207 struct dma_async_tx_descriptor *rx_desc;
208};
209
210struct fsl_dspi {
211 struct spi_controller *ctlr;
212 struct platform_device *pdev;
213
214 struct regmap *regmap;
215 struct regmap *regmap_pushr;
216 int irq;
217 struct clk *clk;
218
219 struct spi_transfer *cur_transfer;
220 struct spi_message *cur_msg;
221 struct chip_data *cur_chip;
222 size_t progress;
223 size_t len;
224 const void *tx;
225 void *rx;
226 u16 tx_cmd;
227 const struct fsl_dspi_devtype_data *devtype_data;
228
229 struct completion xfer_done;
230
231 struct fsl_dspi_dma *dma;
232
233 int oper_word_size;
234 int oper_bits_per_word;
235
236 int words_in_flight;
237
238 /*
239 * Offsets for CMD and TXDATA within SPI_PUSHR when accessed
240 * individually (in XSPI mode)
241 */
242 int pushr_cmd;
243 int pushr_tx;
244
245 void (*host_to_dev)(struct fsl_dspi *dspi, u32 *txdata);
246 void (*dev_to_host)(struct fsl_dspi *dspi, u32 rxdata);
247};
248
249static void dspi_native_host_to_dev(struct fsl_dspi *dspi, u32 *txdata)
250{
251 switch (dspi->oper_word_size) {
252 case 1:
253 *txdata = *(u8 *)dspi->tx;
254 break;
255 case 2:
256 *txdata = *(u16 *)dspi->tx;
257 break;
258 case 4:
259 *txdata = *(u32 *)dspi->tx;
260 break;
261 }
262 dspi->tx += dspi->oper_word_size;
263}
264
265static void dspi_native_dev_to_host(struct fsl_dspi *dspi, u32 rxdata)
266{
267 switch (dspi->oper_word_size) {
268 case 1:
269 *(u8 *)dspi->rx = rxdata;
270 break;
271 case 2:
272 *(u16 *)dspi->rx = rxdata;
273 break;
274 case 4:
275 *(u32 *)dspi->rx = rxdata;
276 break;
277 }
278 dspi->rx += dspi->oper_word_size;
279}
280
281static void dspi_8on32_host_to_dev(struct fsl_dspi *dspi, u32 *txdata)
282{
283 *txdata = (__force u32)cpu_to_be32(*(u32 *)dspi->tx);
284 dspi->tx += sizeof(u32);
285}
286
287static void dspi_8on32_dev_to_host(struct fsl_dspi *dspi, u32 rxdata)
288{
289 *(u32 *)dspi->rx = be32_to_cpu((__force __be32)rxdata);
290 dspi->rx += sizeof(u32);
291}
292
293static void dspi_8on16_host_to_dev(struct fsl_dspi *dspi, u32 *txdata)
294{
295 *txdata = (__force u32)cpu_to_be16(*(u16 *)dspi->tx);
296 dspi->tx += sizeof(u16);
297}
298
299static void dspi_8on16_dev_to_host(struct fsl_dspi *dspi, u32 rxdata)
300{
301 *(u16 *)dspi->rx = be16_to_cpu((__force __be16)rxdata);
302 dspi->rx += sizeof(u16);
303}
304
305static void dspi_16on32_host_to_dev(struct fsl_dspi *dspi, u32 *txdata)
306{
307 u16 hi = *(u16 *)dspi->tx;
308 u16 lo = *(u16 *)(dspi->tx + 2);
309
310 *txdata = (u32)hi << 16 | lo;
311 dspi->tx += sizeof(u32);
312}
313
314static void dspi_16on32_dev_to_host(struct fsl_dspi *dspi, u32 rxdata)
315{
316 u16 hi = rxdata & 0xffff;
317 u16 lo = rxdata >> 16;
318
319 *(u16 *)dspi->rx = lo;
320 *(u16 *)(dspi->rx + 2) = hi;
321 dspi->rx += sizeof(u32);
322}
323
324/*
325 * Pop one word from the TX buffer for pushing into the
326 * PUSHR register (TX FIFO)
327 */
328static u32 dspi_pop_tx(struct fsl_dspi *dspi)
329{
330 u32 txdata = 0;
331
332 if (dspi->tx)
333 dspi->host_to_dev(dspi, &txdata);
334 dspi->len -= dspi->oper_word_size;
335 return txdata;
336}
337
338/* Prepare one TX FIFO entry (txdata plus cmd) */
339static u32 dspi_pop_tx_pushr(struct fsl_dspi *dspi)
340{
341 u16 cmd = dspi->tx_cmd, data = dspi_pop_tx(dspi);
342
343 if (spi_controller_is_target(dspi->ctlr))
344 return data;
345
346 if (dspi->len > 0)
347 cmd |= SPI_PUSHR_CMD_CONT;
348 return cmd << 16 | data;
349}
350
351/* Push one word to the RX buffer from the POPR register (RX FIFO) */
352static void dspi_push_rx(struct fsl_dspi *dspi, u32 rxdata)
353{
354 if (!dspi->rx)
355 return;
356 dspi->dev_to_host(dspi, rxdata);
357}
358
359static void dspi_tx_dma_callback(void *arg)
360{
361 struct fsl_dspi *dspi = arg;
362 struct fsl_dspi_dma *dma = dspi->dma;
363
364 complete(&dma->cmd_tx_complete);
365}
366
367static void dspi_rx_dma_callback(void *arg)
368{
369 struct fsl_dspi *dspi = arg;
370 struct fsl_dspi_dma *dma = dspi->dma;
371 int i;
372
373 if (dspi->rx) {
374 for (i = 0; i < dspi->words_in_flight; i++)
375 dspi_push_rx(dspi, dspi->dma->rx_dma_buf[i]);
376 }
377
378 complete(&dma->cmd_rx_complete);
379}
380
381static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
382{
383 struct device *dev = &dspi->pdev->dev;
384 struct fsl_dspi_dma *dma = dspi->dma;
385 int time_left;
386 int i;
387
388 for (i = 0; i < dspi->words_in_flight; i++)
389 dspi->dma->tx_dma_buf[i] = dspi_pop_tx_pushr(dspi);
390
391 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
392 dma->tx_dma_phys,
393 dspi->words_in_flight *
394 DMA_SLAVE_BUSWIDTH_4_BYTES,
395 DMA_MEM_TO_DEV,
396 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
397 if (!dma->tx_desc) {
398 dev_err(dev, "Not able to get desc for DMA xfer\n");
399 return -EIO;
400 }
401
402 dma->tx_desc->callback = dspi_tx_dma_callback;
403 dma->tx_desc->callback_param = dspi;
404 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
405 dev_err(dev, "DMA submit failed\n");
406 return -EINVAL;
407 }
408
409 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
410 dma->rx_dma_phys,
411 dspi->words_in_flight *
412 DMA_SLAVE_BUSWIDTH_4_BYTES,
413 DMA_DEV_TO_MEM,
414 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
415 if (!dma->rx_desc) {
416 dev_err(dev, "Not able to get desc for DMA xfer\n");
417 return -EIO;
418 }
419
420 dma->rx_desc->callback = dspi_rx_dma_callback;
421 dma->rx_desc->callback_param = dspi;
422 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
423 dev_err(dev, "DMA submit failed\n");
424 return -EINVAL;
425 }
426
427 reinit_completion(&dspi->dma->cmd_rx_complete);
428 reinit_completion(&dspi->dma->cmd_tx_complete);
429
430 dma_async_issue_pending(dma->chan_rx);
431 dma_async_issue_pending(dma->chan_tx);
432
433 if (spi_controller_is_target(dspi->ctlr)) {
434 wait_for_completion_interruptible(&dspi->dma->cmd_rx_complete);
435 return 0;
436 }
437
438 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
439 DMA_COMPLETION_TIMEOUT);
440 if (time_left == 0) {
441 dev_err(dev, "DMA tx timeout\n");
442 dmaengine_terminate_all(dma->chan_tx);
443 dmaengine_terminate_all(dma->chan_rx);
444 return -ETIMEDOUT;
445 }
446
447 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
448 DMA_COMPLETION_TIMEOUT);
449 if (time_left == 0) {
450 dev_err(dev, "DMA rx timeout\n");
451 dmaengine_terminate_all(dma->chan_tx);
452 dmaengine_terminate_all(dma->chan_rx);
453 return -ETIMEDOUT;
454 }
455
456 return 0;
457}
458
459static void dspi_setup_accel(struct fsl_dspi *dspi);
460
461static int dspi_dma_xfer(struct fsl_dspi *dspi)
462{
463 struct spi_message *message = dspi->cur_msg;
464 struct device *dev = &dspi->pdev->dev;
465 int ret = 0;
466
467 /*
468 * dspi->len gets decremented by dspi_pop_tx_pushr in
469 * dspi_next_xfer_dma_submit
470 */
471 while (dspi->len) {
472 /* Figure out operational bits-per-word for this chunk */
473 dspi_setup_accel(dspi);
474
475 dspi->words_in_flight = dspi->len / dspi->oper_word_size;
476 if (dspi->words_in_flight > dspi->devtype_data->fifo_size)
477 dspi->words_in_flight = dspi->devtype_data->fifo_size;
478
479 message->actual_length += dspi->words_in_flight *
480 dspi->oper_word_size;
481
482 ret = dspi_next_xfer_dma_submit(dspi);
483 if (ret) {
484 dev_err(dev, "DMA transfer failed\n");
485 break;
486 }
487 }
488
489 return ret;
490}
491
492static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
493{
494 int dma_bufsize = dspi->devtype_data->fifo_size * 2;
495 struct device *dev = &dspi->pdev->dev;
496 struct dma_slave_config cfg;
497 struct fsl_dspi_dma *dma;
498 int ret;
499
500 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
501 if (!dma)
502 return -ENOMEM;
503
504 dma->chan_rx = dma_request_chan(dev, "rx");
505 if (IS_ERR(dma->chan_rx))
506 return dev_err_probe(dev, PTR_ERR(dma->chan_rx), "rx dma channel not available\n");
507
508 dma->chan_tx = dma_request_chan(dev, "tx");
509 if (IS_ERR(dma->chan_tx)) {
510 ret = dev_err_probe(dev, PTR_ERR(dma->chan_tx), "tx dma channel not available\n");
511 goto err_tx_channel;
512 }
513
514 dma->tx_dma_buf = dma_alloc_coherent(dma->chan_tx->device->dev,
515 dma_bufsize, &dma->tx_dma_phys,
516 GFP_KERNEL);
517 if (!dma->tx_dma_buf) {
518 ret = -ENOMEM;
519 goto err_tx_dma_buf;
520 }
521
522 dma->rx_dma_buf = dma_alloc_coherent(dma->chan_rx->device->dev,
523 dma_bufsize, &dma->rx_dma_phys,
524 GFP_KERNEL);
525 if (!dma->rx_dma_buf) {
526 ret = -ENOMEM;
527 goto err_rx_dma_buf;
528 }
529
530 memset(&cfg, 0, sizeof(cfg));
531 cfg.src_addr = phy_addr + SPI_POPR;
532 cfg.dst_addr = phy_addr + SPI_PUSHR;
533 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
534 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
535 cfg.src_maxburst = 1;
536 cfg.dst_maxburst = 1;
537
538 cfg.direction = DMA_DEV_TO_MEM;
539 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
540 if (ret) {
541 dev_err_probe(dev, ret, "can't configure rx dma channel\n");
542 goto err_slave_config;
543 }
544
545 cfg.direction = DMA_MEM_TO_DEV;
546 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
547 if (ret) {
548 dev_err_probe(dev, ret, "can't configure tx dma channel\n");
549 goto err_slave_config;
550 }
551
552 dspi->dma = dma;
553 init_completion(&dma->cmd_tx_complete);
554 init_completion(&dma->cmd_rx_complete);
555
556 return 0;
557
558err_slave_config:
559 dma_free_coherent(dma->chan_rx->device->dev,
560 dma_bufsize, dma->rx_dma_buf, dma->rx_dma_phys);
561err_rx_dma_buf:
562 dma_free_coherent(dma->chan_tx->device->dev,
563 dma_bufsize, dma->tx_dma_buf, dma->tx_dma_phys);
564err_tx_dma_buf:
565 dma_release_channel(dma->chan_tx);
566err_tx_channel:
567 dma_release_channel(dma->chan_rx);
568
569 devm_kfree(dev, dma);
570 dspi->dma = NULL;
571
572 return ret;
573}
574
575static void dspi_release_dma(struct fsl_dspi *dspi)
576{
577 int dma_bufsize = dspi->devtype_data->fifo_size * 2;
578 struct fsl_dspi_dma *dma = dspi->dma;
579
580 if (!dma)
581 return;
582
583 if (dma->chan_tx) {
584 dma_free_coherent(dma->chan_tx->device->dev, dma_bufsize,
585 dma->tx_dma_buf, dma->tx_dma_phys);
586 dma_release_channel(dma->chan_tx);
587 }
588
589 if (dma->chan_rx) {
590 dma_free_coherent(dma->chan_rx->device->dev, dma_bufsize,
591 dma->rx_dma_buf, dma->rx_dma_phys);
592 dma_release_channel(dma->chan_rx);
593 }
594}
595
596static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
597 unsigned long clkrate)
598{
599 /* Valid baud rate pre-scaler values */
600 int pbr_tbl[4] = {2, 3, 5, 7};
601 int brs[16] = { 2, 4, 6, 8,
602 16, 32, 64, 128,
603 256, 512, 1024, 2048,
604 4096, 8192, 16384, 32768 };
605 int scale_needed, scale, minscale = INT_MAX;
606 int i, j;
607
608 scale_needed = clkrate / speed_hz;
609 if (clkrate % speed_hz)
610 scale_needed++;
611
612 for (i = 0; i < ARRAY_SIZE(brs); i++)
613 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
614 scale = brs[i] * pbr_tbl[j];
615 if (scale >= scale_needed) {
616 if (scale < minscale) {
617 minscale = scale;
618 *br = i;
619 *pbr = j;
620 }
621 break;
622 }
623 }
624
625 if (minscale == INT_MAX) {
626 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
627 speed_hz, clkrate);
628 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
629 *br = ARRAY_SIZE(brs) - 1;
630 }
631}
632
633static void ns_delay_scale(char *psc, char *sc, int delay_ns,
634 unsigned long clkrate)
635{
636 int scale_needed, scale, minscale = INT_MAX;
637 int pscale_tbl[4] = {1, 3, 5, 7};
638 u32 remainder;
639 int i, j;
640
641 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
642 &remainder);
643 if (remainder)
644 scale_needed++;
645
646 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
647 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
648 scale = pscale_tbl[i] * (2 << j);
649 if (scale >= scale_needed) {
650 if (scale < minscale) {
651 minscale = scale;
652 *psc = i;
653 *sc = j;
654 }
655 break;
656 }
657 }
658
659 if (minscale == INT_MAX) {
660 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
661 delay_ns, clkrate);
662 *psc = ARRAY_SIZE(pscale_tbl) - 1;
663 *sc = SPI_CTAR_SCALE_BITS;
664 }
665}
666
667static void dspi_pushr_cmd_write(struct fsl_dspi *dspi, u16 cmd)
668{
669 /*
670 * The only time when the PCS doesn't need continuation after this word
671 * is when it's last. We need to look ahead, because we actually call
672 * dspi_pop_tx (the function that decrements dspi->len) _after_
673 * dspi_pushr_cmd_write with XSPI mode. As for how much in advance? One
674 * word is enough. If there's more to transmit than that,
675 * dspi_xspi_write will know to split the FIFO writes in 2, and
676 * generate a new PUSHR command with the final word that will have PCS
677 * deasserted (not continued) here.
678 */
679 if (dspi->len > dspi->oper_word_size)
680 cmd |= SPI_PUSHR_CMD_CONT;
681 regmap_write(dspi->regmap_pushr, dspi->pushr_cmd, cmd);
682}
683
684static void dspi_pushr_txdata_write(struct fsl_dspi *dspi, u16 txdata)
685{
686 regmap_write(dspi->regmap_pushr, dspi->pushr_tx, txdata);
687}
688
689static void dspi_xspi_fifo_write(struct fsl_dspi *dspi, int num_words)
690{
691 int num_bytes = num_words * dspi->oper_word_size;
692 u16 tx_cmd = dspi->tx_cmd;
693
694 /*
695 * If the PCS needs to de-assert (i.e. we're at the end of the buffer
696 * and cs_change does not want the PCS to stay on), then we need a new
697 * PUSHR command, since this one (for the body of the buffer)
698 * necessarily has the CONT bit set.
699 * So send one word less during this go, to force a split and a command
700 * with a single word next time, when CONT will be unset.
701 */
702 if (!(dspi->tx_cmd & SPI_PUSHR_CMD_CONT) && num_bytes == dspi->len)
703 tx_cmd |= SPI_PUSHR_CMD_EOQ;
704
705 /* Update CTARE */
706 regmap_write(dspi->regmap, SPI_CTARE(0),
707 SPI_FRAME_EBITS(dspi->oper_bits_per_word) |
708 SPI_CTARE_DTCP(num_words));
709
710 /*
711 * Write the CMD FIFO entry first, and then the two
712 * corresponding TX FIFO entries (or one...).
713 */
714 dspi_pushr_cmd_write(dspi, tx_cmd);
715
716 /* Fill TX FIFO with as many transfers as possible */
717 while (num_words--) {
718 u32 data = dspi_pop_tx(dspi);
719
720 dspi_pushr_txdata_write(dspi, data & 0xFFFF);
721 if (dspi->oper_bits_per_word > 16)
722 dspi_pushr_txdata_write(dspi, data >> 16);
723 }
724}
725
726static u32 dspi_popr_read(struct fsl_dspi *dspi)
727{
728 u32 rxdata = 0;
729
730 regmap_read(dspi->regmap, SPI_POPR, &rxdata);
731 return rxdata;
732}
733
734static void dspi_fifo_read(struct fsl_dspi *dspi)
735{
736 int num_fifo_entries = dspi->words_in_flight;
737
738 /* Read one FIFO entry and push to rx buffer */
739 while (num_fifo_entries--)
740 dspi_push_rx(dspi, dspi_popr_read(dspi));
741}
742
743static void dspi_setup_accel(struct fsl_dspi *dspi)
744{
745 struct spi_transfer *xfer = dspi->cur_transfer;
746 bool odd = !!(dspi->len & 1);
747
748 /* No accel for frames not multiple of 8 bits at the moment */
749 if (xfer->bits_per_word % 8)
750 goto no_accel;
751
752 if (!odd && dspi->len <= dspi->devtype_data->fifo_size * 2) {
753 dspi->oper_bits_per_word = 16;
754 } else if (odd && dspi->len <= dspi->devtype_data->fifo_size) {
755 dspi->oper_bits_per_word = 8;
756 } else {
757 /* Start off with maximum supported by hardware */
758 if (dspi->devtype_data->trans_mode == DSPI_XSPI_MODE)
759 dspi->oper_bits_per_word = 32;
760 else
761 dspi->oper_bits_per_word = 16;
762
763 /*
764 * And go down only if the buffer can't be sent with
765 * words this big
766 */
767 do {
768 if (dspi->len >= DIV_ROUND_UP(dspi->oper_bits_per_word, 8))
769 break;
770
771 dspi->oper_bits_per_word /= 2;
772 } while (dspi->oper_bits_per_word > 8);
773 }
774
775 if (xfer->bits_per_word == 8 && dspi->oper_bits_per_word == 32) {
776 dspi->dev_to_host = dspi_8on32_dev_to_host;
777 dspi->host_to_dev = dspi_8on32_host_to_dev;
778 } else if (xfer->bits_per_word == 8 && dspi->oper_bits_per_word == 16) {
779 dspi->dev_to_host = dspi_8on16_dev_to_host;
780 dspi->host_to_dev = dspi_8on16_host_to_dev;
781 } else if (xfer->bits_per_word == 16 && dspi->oper_bits_per_word == 32) {
782 dspi->dev_to_host = dspi_16on32_dev_to_host;
783 dspi->host_to_dev = dspi_16on32_host_to_dev;
784 } else {
785no_accel:
786 dspi->dev_to_host = dspi_native_dev_to_host;
787 dspi->host_to_dev = dspi_native_host_to_dev;
788 dspi->oper_bits_per_word = xfer->bits_per_word;
789 }
790
791 dspi->oper_word_size = DIV_ROUND_UP(dspi->oper_bits_per_word, 8);
792
793 /*
794 * Update CTAR here (code is common for XSPI and DMA modes).
795 * We will update CTARE in the portion specific to XSPI, when we
796 * also know the preload value (DTCP).
797 */
798 regmap_write(dspi->regmap, SPI_CTAR(0),
799 dspi->cur_chip->ctar_val |
800 SPI_FRAME_BITS(dspi->oper_bits_per_word));
801}
802
803static void dspi_fifo_write(struct fsl_dspi *dspi)
804{
805 int num_fifo_entries = dspi->devtype_data->fifo_size;
806 struct spi_transfer *xfer = dspi->cur_transfer;
807 struct spi_message *msg = dspi->cur_msg;
808 int num_words, num_bytes;
809
810 dspi_setup_accel(dspi);
811
812 /* In XSPI mode each 32-bit word occupies 2 TX FIFO entries */
813 if (dspi->oper_word_size == 4)
814 num_fifo_entries /= 2;
815
816 /*
817 * Integer division intentionally trims off odd (or non-multiple of 4)
818 * numbers of bytes at the end of the buffer, which will be sent next
819 * time using a smaller oper_word_size.
820 */
821 num_words = dspi->len / dspi->oper_word_size;
822 if (num_words > num_fifo_entries)
823 num_words = num_fifo_entries;
824
825 /* Update total number of bytes that were transferred */
826 num_bytes = num_words * dspi->oper_word_size;
827 msg->actual_length += num_bytes;
828 dspi->progress += num_bytes / DIV_ROUND_UP(xfer->bits_per_word, 8);
829
830 /*
831 * Update shared variable for use in the next interrupt (both in
832 * dspi_fifo_read and in dspi_fifo_write).
833 */
834 dspi->words_in_flight = num_words;
835
836 spi_take_timestamp_pre(dspi->ctlr, xfer, dspi->progress, !dspi->irq);
837
838 dspi_xspi_fifo_write(dspi, num_words);
839 /*
840 * Everything after this point is in a potential race with the next
841 * interrupt, so we must never use dspi->words_in_flight again since it
842 * might already be modified by the next dspi_fifo_write.
843 */
844
845 spi_take_timestamp_post(dspi->ctlr, dspi->cur_transfer,
846 dspi->progress, !dspi->irq);
847}
848
849static int dspi_rxtx(struct fsl_dspi *dspi)
850{
851 dspi_fifo_read(dspi);
852
853 if (!dspi->len)
854 /* Success! */
855 return 0;
856
857 dspi_fifo_write(dspi);
858
859 return -EINPROGRESS;
860}
861
862static int dspi_poll(struct fsl_dspi *dspi)
863{
864 int tries = 1000;
865 u32 spi_sr;
866
867 do {
868 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
869 regmap_write(dspi->regmap, SPI_SR, spi_sr);
870
871 if (spi_sr & SPI_SR_CMDTCF)
872 break;
873 } while (--tries);
874
875 if (!tries)
876 return -ETIMEDOUT;
877
878 return dspi_rxtx(dspi);
879}
880
881static irqreturn_t dspi_interrupt(int irq, void *dev_id)
882{
883 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
884 u32 spi_sr;
885
886 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
887 regmap_write(dspi->regmap, SPI_SR, spi_sr);
888
889 if (!(spi_sr & SPI_SR_CMDTCF))
890 return IRQ_NONE;
891
892 if (dspi_rxtx(dspi) == 0)
893 complete(&dspi->xfer_done);
894
895 return IRQ_HANDLED;
896}
897
898static void dspi_assert_cs(struct spi_device *spi, bool *cs)
899{
900 if (!spi_get_csgpiod(spi, 0) || *cs)
901 return;
902
903 gpiod_set_value_cansleep(spi_get_csgpiod(spi, 0), true);
904 *cs = true;
905}
906
907static void dspi_deassert_cs(struct spi_device *spi, bool *cs)
908{
909 if (!spi_get_csgpiod(spi, 0) || !*cs)
910 return;
911
912 gpiod_set_value_cansleep(spi_get_csgpiod(spi, 0), false);
913 *cs = false;
914}
915
916static int dspi_transfer_one_message(struct spi_controller *ctlr,
917 struct spi_message *message)
918{
919 struct fsl_dspi *dspi = spi_controller_get_devdata(ctlr);
920 struct spi_device *spi = message->spi;
921 struct spi_transfer *transfer;
922 bool cs = false;
923 int status = 0;
924
925 message->actual_length = 0;
926
927 list_for_each_entry(transfer, &message->transfers, transfer_list) {
928 dspi->cur_transfer = transfer;
929 dspi->cur_msg = message;
930 dspi->cur_chip = spi_get_ctldata(spi);
931
932 dspi_assert_cs(spi, &cs);
933
934 /* Prepare command word for CMD FIFO */
935 dspi->tx_cmd = SPI_PUSHR_CMD_CTAS(0);
936 if (!spi_get_csgpiod(spi, 0))
937 dspi->tx_cmd |= SPI_PUSHR_CMD_PCS(spi_get_chipselect(spi, 0));
938
939 if (list_is_last(&dspi->cur_transfer->transfer_list,
940 &dspi->cur_msg->transfers)) {
941 /* Leave PCS activated after last transfer when
942 * cs_change is set.
943 */
944 if (transfer->cs_change)
945 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
946 } else {
947 /* Keep PCS active between transfers in same message
948 * when cs_change is not set, and de-activate PCS
949 * between transfers in the same message when
950 * cs_change is set.
951 */
952 if (!transfer->cs_change)
953 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
954 }
955
956 dspi->tx = transfer->tx_buf;
957 dspi->rx = transfer->rx_buf;
958 dspi->len = transfer->len;
959 dspi->progress = 0;
960
961 regmap_update_bits(dspi->regmap, SPI_MCR,
962 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
963 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
964
965 spi_take_timestamp_pre(dspi->ctlr, dspi->cur_transfer,
966 dspi->progress, !dspi->irq);
967
968 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
969 status = dspi_dma_xfer(dspi);
970 } else {
971 dspi_fifo_write(dspi);
972
973 if (dspi->irq) {
974 wait_for_completion(&dspi->xfer_done);
975 reinit_completion(&dspi->xfer_done);
976 } else {
977 do {
978 status = dspi_poll(dspi);
979 } while (status == -EINPROGRESS);
980 }
981 }
982 if (status)
983 break;
984
985 spi_transfer_delay_exec(transfer);
986
987 if (!(dspi->tx_cmd & SPI_PUSHR_CMD_CONT))
988 dspi_deassert_cs(spi, &cs);
989 }
990
991 message->status = status;
992 spi_finalize_current_message(ctlr);
993
994 return status;
995}
996
997static int dspi_setup(struct spi_device *spi)
998{
999 struct fsl_dspi *dspi = spi_controller_get_devdata(spi->controller);
1000 u32 period_ns = DIV_ROUND_UP(NSEC_PER_SEC, spi->max_speed_hz);
1001 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
1002 u32 quarter_period_ns = DIV_ROUND_UP(period_ns, 4);
1003 u32 cs_sck_delay = 0, sck_cs_delay = 0;
1004 struct fsl_dspi_platform_data *pdata;
1005 unsigned char pasc = 0, asc = 0;
1006 struct gpio_desc *gpio_cs;
1007 struct chip_data *chip;
1008 unsigned long clkrate;
1009 bool cs = true;
1010 int val;
1011
1012 /* Only alloc on first setup */
1013 chip = spi_get_ctldata(spi);
1014 if (chip == NULL) {
1015 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
1016 if (!chip)
1017 return -ENOMEM;
1018 }
1019
1020 pdata = dev_get_platdata(&dspi->pdev->dev);
1021
1022 if (!pdata) {
1023 val = spi_delay_to_ns(&spi->cs_setup, NULL);
1024 cs_sck_delay = val >= 0 ? val : 0;
1025 if (!cs_sck_delay)
1026 of_property_read_u32(spi->dev.of_node,
1027 "fsl,spi-cs-sck-delay",
1028 &cs_sck_delay);
1029
1030 val = spi_delay_to_ns(&spi->cs_hold, NULL);
1031 sck_cs_delay = val >= 0 ? val : 0;
1032 if (!sck_cs_delay)
1033 of_property_read_u32(spi->dev.of_node,
1034 "fsl,spi-sck-cs-delay",
1035 &sck_cs_delay);
1036 } else {
1037 cs_sck_delay = pdata->cs_sck_delay;
1038 sck_cs_delay = pdata->sck_cs_delay;
1039 }
1040
1041 /* Since tCSC and tASC apply to continuous transfers too, avoid SCK
1042 * glitches of half a cycle by never allowing tCSC + tASC to go below
1043 * half a SCK period.
1044 */
1045 if (cs_sck_delay < quarter_period_ns)
1046 cs_sck_delay = quarter_period_ns;
1047 if (sck_cs_delay < quarter_period_ns)
1048 sck_cs_delay = quarter_period_ns;
1049
1050 dev_dbg(&spi->dev,
1051 "DSPI controller timing params: CS-to-SCK delay %u ns, SCK-to-CS delay %u ns\n",
1052 cs_sck_delay, sck_cs_delay);
1053
1054 clkrate = clk_get_rate(dspi->clk);
1055 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
1056
1057 /* Set PCS to SCK delay scale values */
1058 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
1059
1060 /* Set After SCK delay scale values */
1061 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
1062
1063 chip->ctar_val = 0;
1064 if (spi->mode & SPI_CPOL)
1065 chip->ctar_val |= SPI_CTAR_CPOL;
1066 if (spi->mode & SPI_CPHA)
1067 chip->ctar_val |= SPI_CTAR_CPHA;
1068
1069 if (!spi_controller_is_target(dspi->ctlr)) {
1070 chip->ctar_val |= SPI_CTAR_PCSSCK(pcssck) |
1071 SPI_CTAR_CSSCK(cssck) |
1072 SPI_CTAR_PASC(pasc) |
1073 SPI_CTAR_ASC(asc) |
1074 SPI_CTAR_PBR(pbr) |
1075 SPI_CTAR_BR(br);
1076
1077 if (spi->mode & SPI_LSB_FIRST)
1078 chip->ctar_val |= SPI_CTAR_LSBFE;
1079 }
1080
1081 gpio_cs = spi_get_csgpiod(spi, 0);
1082 if (gpio_cs)
1083 gpiod_direction_output(gpio_cs, false);
1084
1085 dspi_deassert_cs(spi, &cs);
1086
1087 spi_set_ctldata(spi, chip);
1088
1089 return 0;
1090}
1091
1092static void dspi_cleanup(struct spi_device *spi)
1093{
1094 struct chip_data *chip = spi_get_ctldata(spi);
1095
1096 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
1097 spi->controller->bus_num, spi_get_chipselect(spi, 0));
1098
1099 kfree(chip);
1100}
1101
1102static const struct of_device_id fsl_dspi_dt_ids[] = {
1103 {
1104 .compatible = "fsl,vf610-dspi",
1105 .data = &devtype_data[VF610],
1106 }, {
1107 .compatible = "fsl,ls1021a-v1.0-dspi",
1108 .data = &devtype_data[LS1021A],
1109 }, {
1110 .compatible = "fsl,ls1012a-dspi",
1111 .data = &devtype_data[LS1012A],
1112 }, {
1113 .compatible = "fsl,ls1028a-dspi",
1114 .data = &devtype_data[LS1028A],
1115 }, {
1116 .compatible = "fsl,ls1043a-dspi",
1117 .data = &devtype_data[LS1043A],
1118 }, {
1119 .compatible = "fsl,ls1046a-dspi",
1120 .data = &devtype_data[LS1046A],
1121 }, {
1122 .compatible = "fsl,ls2080a-dspi",
1123 .data = &devtype_data[LS2080A],
1124 }, {
1125 .compatible = "fsl,ls2085a-dspi",
1126 .data = &devtype_data[LS2085A],
1127 }, {
1128 .compatible = "fsl,lx2160a-dspi",
1129 .data = &devtype_data[LX2160A],
1130 },
1131 { /* sentinel */ }
1132};
1133MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
1134
1135#ifdef CONFIG_PM_SLEEP
1136static int dspi_suspend(struct device *dev)
1137{
1138 struct fsl_dspi *dspi = dev_get_drvdata(dev);
1139
1140 if (dspi->irq)
1141 disable_irq(dspi->irq);
1142 spi_controller_suspend(dspi->ctlr);
1143 clk_disable_unprepare(dspi->clk);
1144
1145 pinctrl_pm_select_sleep_state(dev);
1146
1147 return 0;
1148}
1149
1150static int dspi_resume(struct device *dev)
1151{
1152 struct fsl_dspi *dspi = dev_get_drvdata(dev);
1153 int ret;
1154
1155 pinctrl_pm_select_default_state(dev);
1156
1157 ret = clk_prepare_enable(dspi->clk);
1158 if (ret)
1159 return ret;
1160 spi_controller_resume(dspi->ctlr);
1161 if (dspi->irq)
1162 enable_irq(dspi->irq);
1163
1164 return 0;
1165}
1166#endif /* CONFIG_PM_SLEEP */
1167
1168static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
1169
1170static const struct regmap_range dspi_volatile_ranges[] = {
1171 regmap_reg_range(SPI_MCR, SPI_TCR),
1172 regmap_reg_range(SPI_SR, SPI_SR),
1173 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
1174};
1175
1176static const struct regmap_access_table dspi_volatile_table = {
1177 .yes_ranges = dspi_volatile_ranges,
1178 .n_yes_ranges = ARRAY_SIZE(dspi_volatile_ranges),
1179};
1180
1181static const struct regmap_config dspi_regmap_config = {
1182 .reg_bits = 32,
1183 .val_bits = 32,
1184 .reg_stride = 4,
1185 .max_register = 0x88,
1186 .volatile_table = &dspi_volatile_table,
1187};
1188
1189static const struct regmap_range dspi_xspi_volatile_ranges[] = {
1190 regmap_reg_range(SPI_MCR, SPI_TCR),
1191 regmap_reg_range(SPI_SR, SPI_SR),
1192 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
1193 regmap_reg_range(SPI_SREX, SPI_SREX),
1194};
1195
1196static const struct regmap_access_table dspi_xspi_volatile_table = {
1197 .yes_ranges = dspi_xspi_volatile_ranges,
1198 .n_yes_ranges = ARRAY_SIZE(dspi_xspi_volatile_ranges),
1199};
1200
1201static const struct regmap_config dspi_xspi_regmap_config[] = {
1202 {
1203 .reg_bits = 32,
1204 .val_bits = 32,
1205 .reg_stride = 4,
1206 .max_register = 0x13c,
1207 .volatile_table = &dspi_xspi_volatile_table,
1208 },
1209 {
1210 .name = "pushr",
1211 .reg_bits = 16,
1212 .val_bits = 16,
1213 .reg_stride = 2,
1214 .max_register = 0x2,
1215 },
1216};
1217
1218static int dspi_init(struct fsl_dspi *dspi)
1219{
1220 unsigned int mcr;
1221
1222 /* Set idle states for all chip select signals to high */
1223 mcr = SPI_MCR_PCSIS(GENMASK(dspi->ctlr->max_native_cs - 1, 0));
1224
1225 if (dspi->devtype_data->trans_mode == DSPI_XSPI_MODE)
1226 mcr |= SPI_MCR_XSPI;
1227 if (!spi_controller_is_target(dspi->ctlr))
1228 mcr |= SPI_MCR_HOST;
1229
1230 regmap_write(dspi->regmap, SPI_MCR, mcr);
1231 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
1232
1233 switch (dspi->devtype_data->trans_mode) {
1234 case DSPI_XSPI_MODE:
1235 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_CMDTCFE);
1236 break;
1237 case DSPI_DMA_MODE:
1238 regmap_write(dspi->regmap, SPI_RSER,
1239 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
1240 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
1241 break;
1242 default:
1243 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
1244 dspi->devtype_data->trans_mode);
1245 return -EINVAL;
1246 }
1247
1248 return 0;
1249}
1250
1251static int dspi_target_abort(struct spi_controller *host)
1252{
1253 struct fsl_dspi *dspi = spi_controller_get_devdata(host);
1254
1255 /*
1256 * Terminate all pending DMA transactions for the SPI working
1257 * in TARGET mode.
1258 */
1259 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
1260 dmaengine_terminate_sync(dspi->dma->chan_rx);
1261 dmaengine_terminate_sync(dspi->dma->chan_tx);
1262 }
1263
1264 /* Clear the internal DSPI RX and TX FIFO buffers */
1265 regmap_update_bits(dspi->regmap, SPI_MCR,
1266 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
1267 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
1268
1269 return 0;
1270}
1271
1272static int dspi_probe(struct platform_device *pdev)
1273{
1274 struct device_node *np = pdev->dev.of_node;
1275 const struct regmap_config *regmap_config;
1276 struct fsl_dspi_platform_data *pdata;
1277 struct spi_controller *ctlr;
1278 int ret, cs_num, bus_num = -1;
1279 struct fsl_dspi *dspi;
1280 struct resource *res;
1281 void __iomem *base;
1282 bool big_endian;
1283
1284 dspi = devm_kzalloc(&pdev->dev, sizeof(*dspi), GFP_KERNEL);
1285 if (!dspi)
1286 return -ENOMEM;
1287
1288 ctlr = spi_alloc_host(&pdev->dev, 0);
1289 if (!ctlr)
1290 return -ENOMEM;
1291
1292 spi_controller_set_devdata(ctlr, dspi);
1293 platform_set_drvdata(pdev, dspi);
1294
1295 dspi->pdev = pdev;
1296 dspi->ctlr = ctlr;
1297
1298 ctlr->setup = dspi_setup;
1299 ctlr->transfer_one_message = dspi_transfer_one_message;
1300 ctlr->dev.of_node = pdev->dev.of_node;
1301
1302 ctlr->cleanup = dspi_cleanup;
1303 ctlr->target_abort = dspi_target_abort;
1304 ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1305 ctlr->use_gpio_descriptors = true;
1306
1307 pdata = dev_get_platdata(&pdev->dev);
1308 if (pdata) {
1309 ctlr->num_chipselect = ctlr->max_native_cs = pdata->cs_num;
1310 ctlr->bus_num = pdata->bus_num;
1311
1312 /* Only Coldfire uses platform data */
1313 dspi->devtype_data = &devtype_data[MCF5441X];
1314 big_endian = true;
1315 } else {
1316
1317 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
1318 if (ret < 0) {
1319 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
1320 goto out_ctlr_put;
1321 }
1322 ctlr->num_chipselect = ctlr->max_native_cs = cs_num;
1323
1324 of_property_read_u32(np, "bus-num", &bus_num);
1325 ctlr->bus_num = bus_num;
1326
1327 if (of_property_read_bool(np, "spi-slave"))
1328 ctlr->target = true;
1329
1330 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
1331 if (!dspi->devtype_data) {
1332 dev_err(&pdev->dev, "can't get devtype_data\n");
1333 ret = -EFAULT;
1334 goto out_ctlr_put;
1335 }
1336
1337 big_endian = of_device_is_big_endian(np);
1338 }
1339 if (big_endian) {
1340 dspi->pushr_cmd = 0;
1341 dspi->pushr_tx = 2;
1342 } else {
1343 dspi->pushr_cmd = 2;
1344 dspi->pushr_tx = 0;
1345 }
1346
1347 if (dspi->devtype_data->trans_mode == DSPI_XSPI_MODE)
1348 ctlr->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1349 else
1350 ctlr->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1351
1352 base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1353 if (IS_ERR(base)) {
1354 ret = PTR_ERR(base);
1355 goto out_ctlr_put;
1356 }
1357
1358 if (dspi->devtype_data->trans_mode == DSPI_XSPI_MODE)
1359 regmap_config = &dspi_xspi_regmap_config[0];
1360 else
1361 regmap_config = &dspi_regmap_config;
1362 dspi->regmap = devm_regmap_init_mmio(&pdev->dev, base, regmap_config);
1363 if (IS_ERR(dspi->regmap)) {
1364 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
1365 PTR_ERR(dspi->regmap));
1366 ret = PTR_ERR(dspi->regmap);
1367 goto out_ctlr_put;
1368 }
1369
1370 if (dspi->devtype_data->trans_mode == DSPI_XSPI_MODE) {
1371 dspi->regmap_pushr = devm_regmap_init_mmio(
1372 &pdev->dev, base + SPI_PUSHR,
1373 &dspi_xspi_regmap_config[1]);
1374 if (IS_ERR(dspi->regmap_pushr)) {
1375 dev_err(&pdev->dev,
1376 "failed to init pushr regmap: %ld\n",
1377 PTR_ERR(dspi->regmap_pushr));
1378 ret = PTR_ERR(dspi->regmap_pushr);
1379 goto out_ctlr_put;
1380 }
1381 }
1382
1383 dspi->clk = devm_clk_get_enabled(&pdev->dev, "dspi");
1384 if (IS_ERR(dspi->clk)) {
1385 ret = PTR_ERR(dspi->clk);
1386 dev_err(&pdev->dev, "unable to get clock\n");
1387 goto out_ctlr_put;
1388 }
1389
1390 ret = dspi_init(dspi);
1391 if (ret)
1392 goto out_ctlr_put;
1393
1394 dspi->irq = platform_get_irq(pdev, 0);
1395 if (dspi->irq <= 0) {
1396 dev_info(&pdev->dev,
1397 "can't get platform irq, using poll mode\n");
1398 dspi->irq = 0;
1399 goto poll_mode;
1400 }
1401
1402 init_completion(&dspi->xfer_done);
1403
1404 ret = request_threaded_irq(dspi->irq, dspi_interrupt, NULL,
1405 IRQF_SHARED, pdev->name, dspi);
1406 if (ret < 0) {
1407 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
1408 goto out_ctlr_put;
1409 }
1410
1411poll_mode:
1412
1413 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
1414 ret = dspi_request_dma(dspi, res->start);
1415 if (ret < 0) {
1416 dev_err(&pdev->dev, "can't get dma channels\n");
1417 goto out_free_irq;
1418 }
1419 }
1420
1421 ctlr->max_speed_hz =
1422 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
1423
1424 if (dspi->devtype_data->trans_mode != DSPI_DMA_MODE)
1425 ctlr->ptp_sts_supported = true;
1426
1427 ret = spi_register_controller(ctlr);
1428 if (ret != 0) {
1429 dev_err(&pdev->dev, "Problem registering DSPI ctlr\n");
1430 goto out_release_dma;
1431 }
1432
1433 return ret;
1434
1435out_release_dma:
1436 dspi_release_dma(dspi);
1437out_free_irq:
1438 if (dspi->irq)
1439 free_irq(dspi->irq, dspi);
1440out_ctlr_put:
1441 spi_controller_put(ctlr);
1442
1443 return ret;
1444}
1445
1446static void dspi_remove(struct platform_device *pdev)
1447{
1448 struct fsl_dspi *dspi = platform_get_drvdata(pdev);
1449
1450 /* Disconnect from the SPI framework */
1451 spi_unregister_controller(dspi->ctlr);
1452
1453 /* Disable RX and TX */
1454 regmap_update_bits(dspi->regmap, SPI_MCR,
1455 SPI_MCR_DIS_TXF | SPI_MCR_DIS_RXF,
1456 SPI_MCR_DIS_TXF | SPI_MCR_DIS_RXF);
1457
1458 /* Stop Running */
1459 regmap_update_bits(dspi->regmap, SPI_MCR, SPI_MCR_HALT, SPI_MCR_HALT);
1460
1461 dspi_release_dma(dspi);
1462 if (dspi->irq)
1463 free_irq(dspi->irq, dspi);
1464}
1465
1466static void dspi_shutdown(struct platform_device *pdev)
1467{
1468 dspi_remove(pdev);
1469}
1470
1471static struct platform_driver fsl_dspi_driver = {
1472 .driver.name = DRIVER_NAME,
1473 .driver.of_match_table = fsl_dspi_dt_ids,
1474 .driver.pm = &dspi_pm,
1475 .probe = dspi_probe,
1476 .remove = dspi_remove,
1477 .shutdown = dspi_shutdown,
1478};
1479module_platform_driver(fsl_dspi_driver);
1480
1481MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
1482MODULE_LICENSE("GPL");
1483MODULE_ALIAS("platform:" DRIVER_NAME);
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright 2013 Freescale Semiconductor, Inc.
4//
5// Freescale DSPI driver
6// This file contains a driver for the Freescale DSPI
7
8#include <linux/clk.h>
9#include <linux/delay.h>
10#include <linux/dmaengine.h>
11#include <linux/dma-mapping.h>
12#include <linux/interrupt.h>
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/of_device.h>
16#include <linux/pinctrl/consumer.h>
17#include <linux/regmap.h>
18#include <linux/spi/spi.h>
19#include <linux/spi/spi-fsl-dspi.h>
20
21#define DRIVER_NAME "fsl-dspi"
22
23#ifdef CONFIG_M5441x
24#define DSPI_FIFO_SIZE 16
25#else
26#define DSPI_FIFO_SIZE 4
27#endif
28#define DSPI_DMA_BUFSIZE (DSPI_FIFO_SIZE * 1024)
29
30#define SPI_MCR 0x00
31#define SPI_MCR_MASTER BIT(31)
32#define SPI_MCR_PCSIS (0x3F << 16)
33#define SPI_MCR_CLR_TXF BIT(11)
34#define SPI_MCR_CLR_RXF BIT(10)
35#define SPI_MCR_XSPI BIT(3)
36
37#define SPI_TCR 0x08
38#define SPI_TCR_GET_TCNT(x) (((x) & GENMASK(31, 16)) >> 16)
39
40#define SPI_CTAR(x) (0x0c + (((x) & GENMASK(1, 0)) * 4))
41#define SPI_CTAR_FMSZ(x) (((x) << 27) & GENMASK(30, 27))
42#define SPI_CTAR_CPOL BIT(26)
43#define SPI_CTAR_CPHA BIT(25)
44#define SPI_CTAR_LSBFE BIT(24)
45#define SPI_CTAR_PCSSCK(x) (((x) << 22) & GENMASK(23, 22))
46#define SPI_CTAR_PASC(x) (((x) << 20) & GENMASK(21, 20))
47#define SPI_CTAR_PDT(x) (((x) << 18) & GENMASK(19, 18))
48#define SPI_CTAR_PBR(x) (((x) << 16) & GENMASK(17, 16))
49#define SPI_CTAR_CSSCK(x) (((x) << 12) & GENMASK(15, 12))
50#define SPI_CTAR_ASC(x) (((x) << 8) & GENMASK(11, 8))
51#define SPI_CTAR_DT(x) (((x) << 4) & GENMASK(7, 4))
52#define SPI_CTAR_BR(x) ((x) & GENMASK(3, 0))
53#define SPI_CTAR_SCALE_BITS 0xf
54
55#define SPI_CTAR0_SLAVE 0x0c
56
57#define SPI_SR 0x2c
58#define SPI_SR_TCFQF BIT(31)
59#define SPI_SR_EOQF BIT(28)
60#define SPI_SR_TFUF BIT(27)
61#define SPI_SR_TFFF BIT(25)
62#define SPI_SR_CMDTCF BIT(23)
63#define SPI_SR_SPEF BIT(21)
64#define SPI_SR_RFOF BIT(19)
65#define SPI_SR_TFIWF BIT(18)
66#define SPI_SR_RFDF BIT(17)
67#define SPI_SR_CMDFFF BIT(16)
68#define SPI_SR_CLEAR (SPI_SR_TCFQF | SPI_SR_EOQF | \
69 SPI_SR_TFUF | SPI_SR_TFFF | \
70 SPI_SR_CMDTCF | SPI_SR_SPEF | \
71 SPI_SR_RFOF | SPI_SR_TFIWF | \
72 SPI_SR_RFDF | SPI_SR_CMDFFF)
73
74#define SPI_RSER_TFFFE BIT(25)
75#define SPI_RSER_TFFFD BIT(24)
76#define SPI_RSER_RFDFE BIT(17)
77#define SPI_RSER_RFDFD BIT(16)
78
79#define SPI_RSER 0x30
80#define SPI_RSER_TCFQE BIT(31)
81#define SPI_RSER_EOQFE BIT(28)
82
83#define SPI_PUSHR 0x34
84#define SPI_PUSHR_CMD_CONT BIT(15)
85#define SPI_PUSHR_CMD_CTAS(x) (((x) << 12 & GENMASK(14, 12)))
86#define SPI_PUSHR_CMD_EOQ BIT(11)
87#define SPI_PUSHR_CMD_CTCNT BIT(10)
88#define SPI_PUSHR_CMD_PCS(x) (BIT(x) & GENMASK(5, 0))
89
90#define SPI_PUSHR_SLAVE 0x34
91
92#define SPI_POPR 0x38
93
94#define SPI_TXFR0 0x3c
95#define SPI_TXFR1 0x40
96#define SPI_TXFR2 0x44
97#define SPI_TXFR3 0x48
98#define SPI_RXFR0 0x7c
99#define SPI_RXFR1 0x80
100#define SPI_RXFR2 0x84
101#define SPI_RXFR3 0x88
102
103#define SPI_CTARE(x) (0x11c + (((x) & GENMASK(1, 0)) * 4))
104#define SPI_CTARE_FMSZE(x) (((x) & 0x1) << 16)
105#define SPI_CTARE_DTCP(x) ((x) & 0x7ff)
106
107#define SPI_SREX 0x13c
108
109#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
110#define SPI_FRAME_EBITS(bits) SPI_CTARE_FMSZE(((bits) - 1) >> 4)
111
112/* Register offsets for regmap_pushr */
113#define PUSHR_CMD 0x0
114#define PUSHR_TX 0x2
115
116#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
117
118struct chip_data {
119 u32 ctar_val;
120 u16 void_write_data;
121};
122
123enum dspi_trans_mode {
124 DSPI_EOQ_MODE = 0,
125 DSPI_TCFQ_MODE,
126 DSPI_DMA_MODE,
127};
128
129struct fsl_dspi_devtype_data {
130 enum dspi_trans_mode trans_mode;
131 u8 max_clock_factor;
132 bool xspi_mode;
133};
134
135static const struct fsl_dspi_devtype_data vf610_data = {
136 .trans_mode = DSPI_DMA_MODE,
137 .max_clock_factor = 2,
138};
139
140static const struct fsl_dspi_devtype_data ls1021a_v1_data = {
141 .trans_mode = DSPI_TCFQ_MODE,
142 .max_clock_factor = 8,
143 .xspi_mode = true,
144};
145
146static const struct fsl_dspi_devtype_data ls2085a_data = {
147 .trans_mode = DSPI_TCFQ_MODE,
148 .max_clock_factor = 8,
149};
150
151static const struct fsl_dspi_devtype_data coldfire_data = {
152 .trans_mode = DSPI_EOQ_MODE,
153 .max_clock_factor = 8,
154};
155
156struct fsl_dspi_dma {
157 /* Length of transfer in words of DSPI_FIFO_SIZE */
158 u32 curr_xfer_len;
159
160 u32 *tx_dma_buf;
161 struct dma_chan *chan_tx;
162 dma_addr_t tx_dma_phys;
163 struct completion cmd_tx_complete;
164 struct dma_async_tx_descriptor *tx_desc;
165
166 u32 *rx_dma_buf;
167 struct dma_chan *chan_rx;
168 dma_addr_t rx_dma_phys;
169 struct completion cmd_rx_complete;
170 struct dma_async_tx_descriptor *rx_desc;
171};
172
173struct fsl_dspi {
174 struct spi_controller *ctlr;
175 struct platform_device *pdev;
176
177 struct regmap *regmap;
178 struct regmap *regmap_pushr;
179 int irq;
180 struct clk *clk;
181
182 struct spi_transfer *cur_transfer;
183 struct spi_message *cur_msg;
184 struct chip_data *cur_chip;
185 size_t len;
186 const void *tx;
187 void *rx;
188 void *rx_end;
189 u16 void_write_data;
190 u16 tx_cmd;
191 u8 bits_per_word;
192 u8 bytes_per_word;
193 const struct fsl_dspi_devtype_data *devtype_data;
194
195 wait_queue_head_t waitq;
196 u32 waitflags;
197
198 struct fsl_dspi_dma *dma;
199};
200
201static u32 dspi_pop_tx(struct fsl_dspi *dspi)
202{
203 u32 txdata = 0;
204
205 if (dspi->tx) {
206 if (dspi->bytes_per_word == 1)
207 txdata = *(u8 *)dspi->tx;
208 else if (dspi->bytes_per_word == 2)
209 txdata = *(u16 *)dspi->tx;
210 else /* dspi->bytes_per_word == 4 */
211 txdata = *(u32 *)dspi->tx;
212 dspi->tx += dspi->bytes_per_word;
213 }
214 dspi->len -= dspi->bytes_per_word;
215 return txdata;
216}
217
218static u32 dspi_pop_tx_pushr(struct fsl_dspi *dspi)
219{
220 u16 cmd = dspi->tx_cmd, data = dspi_pop_tx(dspi);
221
222 if (spi_controller_is_slave(dspi->ctlr))
223 return data;
224
225 if (dspi->len > 0)
226 cmd |= SPI_PUSHR_CMD_CONT;
227 return cmd << 16 | data;
228}
229
230static void dspi_push_rx(struct fsl_dspi *dspi, u32 rxdata)
231{
232 if (!dspi->rx)
233 return;
234
235 /* Mask off undefined bits */
236 rxdata &= (1 << dspi->bits_per_word) - 1;
237
238 if (dspi->bytes_per_word == 1)
239 *(u8 *)dspi->rx = rxdata;
240 else if (dspi->bytes_per_word == 2)
241 *(u16 *)dspi->rx = rxdata;
242 else /* dspi->bytes_per_word == 4 */
243 *(u32 *)dspi->rx = rxdata;
244 dspi->rx += dspi->bytes_per_word;
245}
246
247static void dspi_tx_dma_callback(void *arg)
248{
249 struct fsl_dspi *dspi = arg;
250 struct fsl_dspi_dma *dma = dspi->dma;
251
252 complete(&dma->cmd_tx_complete);
253}
254
255static void dspi_rx_dma_callback(void *arg)
256{
257 struct fsl_dspi *dspi = arg;
258 struct fsl_dspi_dma *dma = dspi->dma;
259 int i;
260
261 if (dspi->rx) {
262 for (i = 0; i < dma->curr_xfer_len; i++)
263 dspi_push_rx(dspi, dspi->dma->rx_dma_buf[i]);
264 }
265
266 complete(&dma->cmd_rx_complete);
267}
268
269static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
270{
271 struct device *dev = &dspi->pdev->dev;
272 struct fsl_dspi_dma *dma = dspi->dma;
273 int time_left;
274 int i;
275
276 for (i = 0; i < dma->curr_xfer_len; i++)
277 dspi->dma->tx_dma_buf[i] = dspi_pop_tx_pushr(dspi);
278
279 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
280 dma->tx_dma_phys,
281 dma->curr_xfer_len *
282 DMA_SLAVE_BUSWIDTH_4_BYTES,
283 DMA_MEM_TO_DEV,
284 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
285 if (!dma->tx_desc) {
286 dev_err(dev, "Not able to get desc for DMA xfer\n");
287 return -EIO;
288 }
289
290 dma->tx_desc->callback = dspi_tx_dma_callback;
291 dma->tx_desc->callback_param = dspi;
292 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
293 dev_err(dev, "DMA submit failed\n");
294 return -EINVAL;
295 }
296
297 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
298 dma->rx_dma_phys,
299 dma->curr_xfer_len *
300 DMA_SLAVE_BUSWIDTH_4_BYTES,
301 DMA_DEV_TO_MEM,
302 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
303 if (!dma->rx_desc) {
304 dev_err(dev, "Not able to get desc for DMA xfer\n");
305 return -EIO;
306 }
307
308 dma->rx_desc->callback = dspi_rx_dma_callback;
309 dma->rx_desc->callback_param = dspi;
310 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
311 dev_err(dev, "DMA submit failed\n");
312 return -EINVAL;
313 }
314
315 reinit_completion(&dspi->dma->cmd_rx_complete);
316 reinit_completion(&dspi->dma->cmd_tx_complete);
317
318 dma_async_issue_pending(dma->chan_rx);
319 dma_async_issue_pending(dma->chan_tx);
320
321 if (spi_controller_is_slave(dspi->ctlr)) {
322 wait_for_completion_interruptible(&dspi->dma->cmd_rx_complete);
323 return 0;
324 }
325
326 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
327 DMA_COMPLETION_TIMEOUT);
328 if (time_left == 0) {
329 dev_err(dev, "DMA tx timeout\n");
330 dmaengine_terminate_all(dma->chan_tx);
331 dmaengine_terminate_all(dma->chan_rx);
332 return -ETIMEDOUT;
333 }
334
335 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
336 DMA_COMPLETION_TIMEOUT);
337 if (time_left == 0) {
338 dev_err(dev, "DMA rx timeout\n");
339 dmaengine_terminate_all(dma->chan_tx);
340 dmaengine_terminate_all(dma->chan_rx);
341 return -ETIMEDOUT;
342 }
343
344 return 0;
345}
346
347static int dspi_dma_xfer(struct fsl_dspi *dspi)
348{
349 struct spi_message *message = dspi->cur_msg;
350 struct device *dev = &dspi->pdev->dev;
351 struct fsl_dspi_dma *dma = dspi->dma;
352 int curr_remaining_bytes;
353 int bytes_per_buffer;
354 int ret = 0;
355
356 curr_remaining_bytes = dspi->len;
357 bytes_per_buffer = DSPI_DMA_BUFSIZE / DSPI_FIFO_SIZE;
358 while (curr_remaining_bytes) {
359 /* Check if current transfer fits the DMA buffer */
360 dma->curr_xfer_len = curr_remaining_bytes
361 / dspi->bytes_per_word;
362 if (dma->curr_xfer_len > bytes_per_buffer)
363 dma->curr_xfer_len = bytes_per_buffer;
364
365 ret = dspi_next_xfer_dma_submit(dspi);
366 if (ret) {
367 dev_err(dev, "DMA transfer failed\n");
368 goto exit;
369
370 } else {
371 const int len =
372 dma->curr_xfer_len * dspi->bytes_per_word;
373 curr_remaining_bytes -= len;
374 message->actual_length += len;
375 if (curr_remaining_bytes < 0)
376 curr_remaining_bytes = 0;
377 }
378 }
379
380exit:
381 return ret;
382}
383
384static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
385{
386 struct device *dev = &dspi->pdev->dev;
387 struct dma_slave_config cfg;
388 struct fsl_dspi_dma *dma;
389 int ret;
390
391 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
392 if (!dma)
393 return -ENOMEM;
394
395 dma->chan_rx = dma_request_slave_channel(dev, "rx");
396 if (!dma->chan_rx) {
397 dev_err(dev, "rx dma channel not available\n");
398 ret = -ENODEV;
399 return ret;
400 }
401
402 dma->chan_tx = dma_request_slave_channel(dev, "tx");
403 if (!dma->chan_tx) {
404 dev_err(dev, "tx dma channel not available\n");
405 ret = -ENODEV;
406 goto err_tx_channel;
407 }
408
409 dma->tx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
410 &dma->tx_dma_phys, GFP_KERNEL);
411 if (!dma->tx_dma_buf) {
412 ret = -ENOMEM;
413 goto err_tx_dma_buf;
414 }
415
416 dma->rx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
417 &dma->rx_dma_phys, GFP_KERNEL);
418 if (!dma->rx_dma_buf) {
419 ret = -ENOMEM;
420 goto err_rx_dma_buf;
421 }
422
423 cfg.src_addr = phy_addr + SPI_POPR;
424 cfg.dst_addr = phy_addr + SPI_PUSHR;
425 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
426 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
427 cfg.src_maxburst = 1;
428 cfg.dst_maxburst = 1;
429
430 cfg.direction = DMA_DEV_TO_MEM;
431 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
432 if (ret) {
433 dev_err(dev, "can't configure rx dma channel\n");
434 ret = -EINVAL;
435 goto err_slave_config;
436 }
437
438 cfg.direction = DMA_MEM_TO_DEV;
439 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
440 if (ret) {
441 dev_err(dev, "can't configure tx dma channel\n");
442 ret = -EINVAL;
443 goto err_slave_config;
444 }
445
446 dspi->dma = dma;
447 init_completion(&dma->cmd_tx_complete);
448 init_completion(&dma->cmd_rx_complete);
449
450 return 0;
451
452err_slave_config:
453 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
454 dma->rx_dma_buf, dma->rx_dma_phys);
455err_rx_dma_buf:
456 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
457 dma->tx_dma_buf, dma->tx_dma_phys);
458err_tx_dma_buf:
459 dma_release_channel(dma->chan_tx);
460err_tx_channel:
461 dma_release_channel(dma->chan_rx);
462
463 devm_kfree(dev, dma);
464 dspi->dma = NULL;
465
466 return ret;
467}
468
469static void dspi_release_dma(struct fsl_dspi *dspi)
470{
471 struct fsl_dspi_dma *dma = dspi->dma;
472 struct device *dev = &dspi->pdev->dev;
473
474 if (!dma)
475 return;
476
477 if (dma->chan_tx) {
478 dma_unmap_single(dev, dma->tx_dma_phys,
479 DSPI_DMA_BUFSIZE, DMA_TO_DEVICE);
480 dma_release_channel(dma->chan_tx);
481 }
482
483 if (dma->chan_rx) {
484 dma_unmap_single(dev, dma->rx_dma_phys,
485 DSPI_DMA_BUFSIZE, DMA_FROM_DEVICE);
486 dma_release_channel(dma->chan_rx);
487 }
488}
489
490static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
491 unsigned long clkrate)
492{
493 /* Valid baud rate pre-scaler values */
494 int pbr_tbl[4] = {2, 3, 5, 7};
495 int brs[16] = { 2, 4, 6, 8,
496 16, 32, 64, 128,
497 256, 512, 1024, 2048,
498 4096, 8192, 16384, 32768 };
499 int scale_needed, scale, minscale = INT_MAX;
500 int i, j;
501
502 scale_needed = clkrate / speed_hz;
503 if (clkrate % speed_hz)
504 scale_needed++;
505
506 for (i = 0; i < ARRAY_SIZE(brs); i++)
507 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
508 scale = brs[i] * pbr_tbl[j];
509 if (scale >= scale_needed) {
510 if (scale < minscale) {
511 minscale = scale;
512 *br = i;
513 *pbr = j;
514 }
515 break;
516 }
517 }
518
519 if (minscale == INT_MAX) {
520 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
521 speed_hz, clkrate);
522 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
523 *br = ARRAY_SIZE(brs) - 1;
524 }
525}
526
527static void ns_delay_scale(char *psc, char *sc, int delay_ns,
528 unsigned long clkrate)
529{
530 int scale_needed, scale, minscale = INT_MAX;
531 int pscale_tbl[4] = {1, 3, 5, 7};
532 u32 remainder;
533 int i, j;
534
535 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
536 &remainder);
537 if (remainder)
538 scale_needed++;
539
540 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
541 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
542 scale = pscale_tbl[i] * (2 << j);
543 if (scale >= scale_needed) {
544 if (scale < minscale) {
545 minscale = scale;
546 *psc = i;
547 *sc = j;
548 }
549 break;
550 }
551 }
552
553 if (minscale == INT_MAX) {
554 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
555 delay_ns, clkrate);
556 *psc = ARRAY_SIZE(pscale_tbl) - 1;
557 *sc = SPI_CTAR_SCALE_BITS;
558 }
559}
560
561static void fifo_write(struct fsl_dspi *dspi)
562{
563 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pop_tx_pushr(dspi));
564}
565
566static void cmd_fifo_write(struct fsl_dspi *dspi)
567{
568 u16 cmd = dspi->tx_cmd;
569
570 if (dspi->len > 0)
571 cmd |= SPI_PUSHR_CMD_CONT;
572 regmap_write(dspi->regmap_pushr, PUSHR_CMD, cmd);
573}
574
575static void tx_fifo_write(struct fsl_dspi *dspi, u16 txdata)
576{
577 regmap_write(dspi->regmap_pushr, PUSHR_TX, txdata);
578}
579
580static void dspi_tcfq_write(struct fsl_dspi *dspi)
581{
582 /* Clear transfer count */
583 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
584
585 if (dspi->devtype_data->xspi_mode && dspi->bits_per_word > 16) {
586 /* Write two TX FIFO entries first, and then the corresponding
587 * CMD FIFO entry.
588 */
589 u32 data = dspi_pop_tx(dspi);
590
591 if (dspi->cur_chip->ctar_val & SPI_CTAR_LSBFE) {
592 /* LSB */
593 tx_fifo_write(dspi, data & 0xFFFF);
594 tx_fifo_write(dspi, data >> 16);
595 } else {
596 /* MSB */
597 tx_fifo_write(dspi, data >> 16);
598 tx_fifo_write(dspi, data & 0xFFFF);
599 }
600 cmd_fifo_write(dspi);
601 } else {
602 /* Write one entry to both TX FIFO and CMD FIFO
603 * simultaneously.
604 */
605 fifo_write(dspi);
606 }
607}
608
609static u32 fifo_read(struct fsl_dspi *dspi)
610{
611 u32 rxdata = 0;
612
613 regmap_read(dspi->regmap, SPI_POPR, &rxdata);
614 return rxdata;
615}
616
617static void dspi_tcfq_read(struct fsl_dspi *dspi)
618{
619 dspi_push_rx(dspi, fifo_read(dspi));
620}
621
622static void dspi_eoq_write(struct fsl_dspi *dspi)
623{
624 int fifo_size = DSPI_FIFO_SIZE;
625 u16 xfer_cmd = dspi->tx_cmd;
626
627 /* Fill TX FIFO with as many transfers as possible */
628 while (dspi->len && fifo_size--) {
629 dspi->tx_cmd = xfer_cmd;
630 /* Request EOQF for last transfer in FIFO */
631 if (dspi->len == dspi->bytes_per_word || fifo_size == 0)
632 dspi->tx_cmd |= SPI_PUSHR_CMD_EOQ;
633 /* Clear transfer count for first transfer in FIFO */
634 if (fifo_size == (DSPI_FIFO_SIZE - 1))
635 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
636 /* Write combined TX FIFO and CMD FIFO entry */
637 fifo_write(dspi);
638 }
639}
640
641static void dspi_eoq_read(struct fsl_dspi *dspi)
642{
643 int fifo_size = DSPI_FIFO_SIZE;
644
645 /* Read one FIFO entry and push to rx buffer */
646 while ((dspi->rx < dspi->rx_end) && fifo_size--)
647 dspi_push_rx(dspi, fifo_read(dspi));
648}
649
650static int dspi_rxtx(struct fsl_dspi *dspi)
651{
652 struct spi_message *msg = dspi->cur_msg;
653 enum dspi_trans_mode trans_mode;
654 u16 spi_tcnt;
655 u32 spi_tcr;
656
657 /* Get transfer counter (in number of SPI transfers). It was
658 * reset to 0 when transfer(s) were started.
659 */
660 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
661 spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
662 /* Update total number of bytes that were transferred */
663 msg->actual_length += spi_tcnt * dspi->bytes_per_word;
664
665 trans_mode = dspi->devtype_data->trans_mode;
666 if (trans_mode == DSPI_EOQ_MODE)
667 dspi_eoq_read(dspi);
668 else if (trans_mode == DSPI_TCFQ_MODE)
669 dspi_tcfq_read(dspi);
670
671 if (!dspi->len)
672 /* Success! */
673 return 0;
674
675 if (trans_mode == DSPI_EOQ_MODE)
676 dspi_eoq_write(dspi);
677 else if (trans_mode == DSPI_TCFQ_MODE)
678 dspi_tcfq_write(dspi);
679
680 return -EINPROGRESS;
681}
682
683static int dspi_poll(struct fsl_dspi *dspi)
684{
685 int tries = 1000;
686 u32 spi_sr;
687
688 do {
689 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
690 regmap_write(dspi->regmap, SPI_SR, spi_sr);
691
692 if (spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF))
693 break;
694 } while (--tries);
695
696 if (!tries)
697 return -ETIMEDOUT;
698
699 return dspi_rxtx(dspi);
700}
701
702static irqreturn_t dspi_interrupt(int irq, void *dev_id)
703{
704 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
705 u32 spi_sr;
706
707 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
708 regmap_write(dspi->regmap, SPI_SR, spi_sr);
709
710 if (!(spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF)))
711 return IRQ_NONE;
712
713 if (dspi_rxtx(dspi) == 0) {
714 dspi->waitflags = 1;
715 wake_up_interruptible(&dspi->waitq);
716 }
717
718 return IRQ_HANDLED;
719}
720
721static int dspi_transfer_one_message(struct spi_controller *ctlr,
722 struct spi_message *message)
723{
724 struct fsl_dspi *dspi = spi_controller_get_devdata(ctlr);
725 struct spi_device *spi = message->spi;
726 enum dspi_trans_mode trans_mode;
727 struct spi_transfer *transfer;
728 int status = 0;
729
730 message->actual_length = 0;
731
732 list_for_each_entry(transfer, &message->transfers, transfer_list) {
733 dspi->cur_transfer = transfer;
734 dspi->cur_msg = message;
735 dspi->cur_chip = spi_get_ctldata(spi);
736 /* Prepare command word for CMD FIFO */
737 dspi->tx_cmd = SPI_PUSHR_CMD_CTAS(0) |
738 SPI_PUSHR_CMD_PCS(spi->chip_select);
739 if (list_is_last(&dspi->cur_transfer->transfer_list,
740 &dspi->cur_msg->transfers)) {
741 /* Leave PCS activated after last transfer when
742 * cs_change is set.
743 */
744 if (transfer->cs_change)
745 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
746 } else {
747 /* Keep PCS active between transfers in same message
748 * when cs_change is not set, and de-activate PCS
749 * between transfers in the same message when
750 * cs_change is set.
751 */
752 if (!transfer->cs_change)
753 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
754 }
755
756 dspi->void_write_data = dspi->cur_chip->void_write_data;
757
758 dspi->tx = transfer->tx_buf;
759 dspi->rx = transfer->rx_buf;
760 dspi->rx_end = dspi->rx + transfer->len;
761 dspi->len = transfer->len;
762 /* Validated transfer specific frame size (defaults applied) */
763 dspi->bits_per_word = transfer->bits_per_word;
764 if (transfer->bits_per_word <= 8)
765 dspi->bytes_per_word = 1;
766 else if (transfer->bits_per_word <= 16)
767 dspi->bytes_per_word = 2;
768 else
769 dspi->bytes_per_word = 4;
770
771 regmap_update_bits(dspi->regmap, SPI_MCR,
772 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
773 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
774 regmap_write(dspi->regmap, SPI_CTAR(0),
775 dspi->cur_chip->ctar_val |
776 SPI_FRAME_BITS(transfer->bits_per_word));
777 if (dspi->devtype_data->xspi_mode)
778 regmap_write(dspi->regmap, SPI_CTARE(0),
779 SPI_FRAME_EBITS(transfer->bits_per_word) |
780 SPI_CTARE_DTCP(1));
781
782 trans_mode = dspi->devtype_data->trans_mode;
783 switch (trans_mode) {
784 case DSPI_EOQ_MODE:
785 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_EOQFE);
786 dspi_eoq_write(dspi);
787 break;
788 case DSPI_TCFQ_MODE:
789 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_TCFQE);
790 dspi_tcfq_write(dspi);
791 break;
792 case DSPI_DMA_MODE:
793 regmap_write(dspi->regmap, SPI_RSER,
794 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
795 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
796 status = dspi_dma_xfer(dspi);
797 break;
798 default:
799 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
800 trans_mode);
801 status = -EINVAL;
802 goto out;
803 }
804
805 if (!dspi->irq) {
806 do {
807 status = dspi_poll(dspi);
808 } while (status == -EINPROGRESS);
809 } else if (trans_mode != DSPI_DMA_MODE) {
810 status = wait_event_interruptible(dspi->waitq,
811 dspi->waitflags);
812 dspi->waitflags = 0;
813 }
814 if (status)
815 dev_err(&dspi->pdev->dev,
816 "Waiting for transfer to complete failed!\n");
817
818 if (transfer->delay_usecs)
819 udelay(transfer->delay_usecs);
820 }
821
822out:
823 message->status = status;
824 spi_finalize_current_message(ctlr);
825
826 return status;
827}
828
829static int dspi_setup(struct spi_device *spi)
830{
831 struct fsl_dspi *dspi = spi_controller_get_devdata(spi->controller);
832 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
833 u32 cs_sck_delay = 0, sck_cs_delay = 0;
834 struct fsl_dspi_platform_data *pdata;
835 unsigned char pasc = 0, asc = 0;
836 struct chip_data *chip;
837 unsigned long clkrate;
838
839 /* Only alloc on first setup */
840 chip = spi_get_ctldata(spi);
841 if (chip == NULL) {
842 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
843 if (!chip)
844 return -ENOMEM;
845 }
846
847 pdata = dev_get_platdata(&dspi->pdev->dev);
848
849 if (!pdata) {
850 of_property_read_u32(spi->dev.of_node, "fsl,spi-cs-sck-delay",
851 &cs_sck_delay);
852
853 of_property_read_u32(spi->dev.of_node, "fsl,spi-sck-cs-delay",
854 &sck_cs_delay);
855 } else {
856 cs_sck_delay = pdata->cs_sck_delay;
857 sck_cs_delay = pdata->sck_cs_delay;
858 }
859
860 chip->void_write_data = 0;
861
862 clkrate = clk_get_rate(dspi->clk);
863 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
864
865 /* Set PCS to SCK delay scale values */
866 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
867
868 /* Set After SCK delay scale values */
869 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
870
871 chip->ctar_val = 0;
872 if (spi->mode & SPI_CPOL)
873 chip->ctar_val |= SPI_CTAR_CPOL;
874 if (spi->mode & SPI_CPHA)
875 chip->ctar_val |= SPI_CTAR_CPHA;
876
877 if (!spi_controller_is_slave(dspi->ctlr)) {
878 chip->ctar_val |= SPI_CTAR_PCSSCK(pcssck) |
879 SPI_CTAR_CSSCK(cssck) |
880 SPI_CTAR_PASC(pasc) |
881 SPI_CTAR_ASC(asc) |
882 SPI_CTAR_PBR(pbr) |
883 SPI_CTAR_BR(br);
884
885 if (spi->mode & SPI_LSB_FIRST)
886 chip->ctar_val |= SPI_CTAR_LSBFE;
887 }
888
889 spi_set_ctldata(spi, chip);
890
891 return 0;
892}
893
894static void dspi_cleanup(struct spi_device *spi)
895{
896 struct chip_data *chip = spi_get_ctldata((struct spi_device *)spi);
897
898 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
899 spi->controller->bus_num, spi->chip_select);
900
901 kfree(chip);
902}
903
904static const struct of_device_id fsl_dspi_dt_ids[] = {
905 { .compatible = "fsl,vf610-dspi", .data = &vf610_data, },
906 { .compatible = "fsl,ls1021a-v1.0-dspi", .data = &ls1021a_v1_data, },
907 { .compatible = "fsl,ls2085a-dspi", .data = &ls2085a_data, },
908 { /* sentinel */ }
909};
910MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
911
912#ifdef CONFIG_PM_SLEEP
913static int dspi_suspend(struct device *dev)
914{
915 struct spi_controller *ctlr = dev_get_drvdata(dev);
916 struct fsl_dspi *dspi = spi_controller_get_devdata(ctlr);
917
918 spi_controller_suspend(ctlr);
919 clk_disable_unprepare(dspi->clk);
920
921 pinctrl_pm_select_sleep_state(dev);
922
923 return 0;
924}
925
926static int dspi_resume(struct device *dev)
927{
928 struct spi_controller *ctlr = dev_get_drvdata(dev);
929 struct fsl_dspi *dspi = spi_controller_get_devdata(ctlr);
930 int ret;
931
932 pinctrl_pm_select_default_state(dev);
933
934 ret = clk_prepare_enable(dspi->clk);
935 if (ret)
936 return ret;
937 spi_controller_resume(ctlr);
938
939 return 0;
940}
941#endif /* CONFIG_PM_SLEEP */
942
943static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
944
945static const struct regmap_range dspi_volatile_ranges[] = {
946 regmap_reg_range(SPI_MCR, SPI_TCR),
947 regmap_reg_range(SPI_SR, SPI_SR),
948 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
949};
950
951static const struct regmap_access_table dspi_volatile_table = {
952 .yes_ranges = dspi_volatile_ranges,
953 .n_yes_ranges = ARRAY_SIZE(dspi_volatile_ranges),
954};
955
956static const struct regmap_config dspi_regmap_config = {
957 .reg_bits = 32,
958 .val_bits = 32,
959 .reg_stride = 4,
960 .max_register = 0x88,
961 .volatile_table = &dspi_volatile_table,
962};
963
964static const struct regmap_range dspi_xspi_volatile_ranges[] = {
965 regmap_reg_range(SPI_MCR, SPI_TCR),
966 regmap_reg_range(SPI_SR, SPI_SR),
967 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
968 regmap_reg_range(SPI_SREX, SPI_SREX),
969};
970
971static const struct regmap_access_table dspi_xspi_volatile_table = {
972 .yes_ranges = dspi_xspi_volatile_ranges,
973 .n_yes_ranges = ARRAY_SIZE(dspi_xspi_volatile_ranges),
974};
975
976static const struct regmap_config dspi_xspi_regmap_config[] = {
977 {
978 .reg_bits = 32,
979 .val_bits = 32,
980 .reg_stride = 4,
981 .max_register = 0x13c,
982 .volatile_table = &dspi_xspi_volatile_table,
983 },
984 {
985 .name = "pushr",
986 .reg_bits = 16,
987 .val_bits = 16,
988 .reg_stride = 2,
989 .max_register = 0x2,
990 },
991};
992
993static void dspi_init(struct fsl_dspi *dspi)
994{
995 unsigned int mcr = SPI_MCR_PCSIS;
996
997 if (dspi->devtype_data->xspi_mode)
998 mcr |= SPI_MCR_XSPI;
999 if (!spi_controller_is_slave(dspi->ctlr))
1000 mcr |= SPI_MCR_MASTER;
1001
1002 regmap_write(dspi->regmap, SPI_MCR, mcr);
1003 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
1004 if (dspi->devtype_data->xspi_mode)
1005 regmap_write(dspi->regmap, SPI_CTARE(0),
1006 SPI_CTARE_FMSZE(0) | SPI_CTARE_DTCP(1));
1007}
1008
1009static int dspi_probe(struct platform_device *pdev)
1010{
1011 struct device_node *np = pdev->dev.of_node;
1012 const struct regmap_config *regmap_config;
1013 struct fsl_dspi_platform_data *pdata;
1014 struct spi_controller *ctlr;
1015 int ret, cs_num, bus_num;
1016 struct fsl_dspi *dspi;
1017 struct resource *res;
1018 void __iomem *base;
1019
1020 ctlr = spi_alloc_master(&pdev->dev, sizeof(struct fsl_dspi));
1021 if (!ctlr)
1022 return -ENOMEM;
1023
1024 dspi = spi_controller_get_devdata(ctlr);
1025 dspi->pdev = pdev;
1026 dspi->ctlr = ctlr;
1027
1028 ctlr->setup = dspi_setup;
1029 ctlr->transfer_one_message = dspi_transfer_one_message;
1030 ctlr->dev.of_node = pdev->dev.of_node;
1031
1032 ctlr->cleanup = dspi_cleanup;
1033 ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1034
1035 pdata = dev_get_platdata(&pdev->dev);
1036 if (pdata) {
1037 ctlr->num_chipselect = pdata->cs_num;
1038 ctlr->bus_num = pdata->bus_num;
1039
1040 dspi->devtype_data = &coldfire_data;
1041 } else {
1042
1043 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
1044 if (ret < 0) {
1045 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
1046 goto out_ctlr_put;
1047 }
1048 ctlr->num_chipselect = cs_num;
1049
1050 ret = of_property_read_u32(np, "bus-num", &bus_num);
1051 if (ret < 0) {
1052 dev_err(&pdev->dev, "can't get bus-num\n");
1053 goto out_ctlr_put;
1054 }
1055 ctlr->bus_num = bus_num;
1056
1057 if (of_property_read_bool(np, "spi-slave"))
1058 ctlr->slave = true;
1059
1060 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
1061 if (!dspi->devtype_data) {
1062 dev_err(&pdev->dev, "can't get devtype_data\n");
1063 ret = -EFAULT;
1064 goto out_ctlr_put;
1065 }
1066 }
1067
1068 if (dspi->devtype_data->xspi_mode)
1069 ctlr->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1070 else
1071 ctlr->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1072
1073 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1074 base = devm_ioremap_resource(&pdev->dev, res);
1075 if (IS_ERR(base)) {
1076 ret = PTR_ERR(base);
1077 goto out_ctlr_put;
1078 }
1079
1080 if (dspi->devtype_data->xspi_mode)
1081 regmap_config = &dspi_xspi_regmap_config[0];
1082 else
1083 regmap_config = &dspi_regmap_config;
1084 dspi->regmap = devm_regmap_init_mmio(&pdev->dev, base, regmap_config);
1085 if (IS_ERR(dspi->regmap)) {
1086 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
1087 PTR_ERR(dspi->regmap));
1088 ret = PTR_ERR(dspi->regmap);
1089 goto out_ctlr_put;
1090 }
1091
1092 if (dspi->devtype_data->xspi_mode) {
1093 dspi->regmap_pushr = devm_regmap_init_mmio(
1094 &pdev->dev, base + SPI_PUSHR,
1095 &dspi_xspi_regmap_config[1]);
1096 if (IS_ERR(dspi->regmap_pushr)) {
1097 dev_err(&pdev->dev,
1098 "failed to init pushr regmap: %ld\n",
1099 PTR_ERR(dspi->regmap_pushr));
1100 ret = PTR_ERR(dspi->regmap_pushr);
1101 goto out_ctlr_put;
1102 }
1103 }
1104
1105 dspi->clk = devm_clk_get(&pdev->dev, "dspi");
1106 if (IS_ERR(dspi->clk)) {
1107 ret = PTR_ERR(dspi->clk);
1108 dev_err(&pdev->dev, "unable to get clock\n");
1109 goto out_ctlr_put;
1110 }
1111 ret = clk_prepare_enable(dspi->clk);
1112 if (ret)
1113 goto out_ctlr_put;
1114
1115 dspi_init(dspi);
1116
1117 dspi->irq = platform_get_irq(pdev, 0);
1118 if (dspi->irq <= 0) {
1119 dev_info(&pdev->dev,
1120 "can't get platform irq, using poll mode\n");
1121 dspi->irq = 0;
1122 goto poll_mode;
1123 }
1124
1125 ret = devm_request_irq(&pdev->dev, dspi->irq, dspi_interrupt,
1126 IRQF_SHARED, pdev->name, dspi);
1127 if (ret < 0) {
1128 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
1129 goto out_clk_put;
1130 }
1131
1132 init_waitqueue_head(&dspi->waitq);
1133
1134poll_mode:
1135 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
1136 ret = dspi_request_dma(dspi, res->start);
1137 if (ret < 0) {
1138 dev_err(&pdev->dev, "can't get dma channels\n");
1139 goto out_clk_put;
1140 }
1141 }
1142
1143 ctlr->max_speed_hz =
1144 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
1145
1146 platform_set_drvdata(pdev, ctlr);
1147
1148 ret = spi_register_controller(ctlr);
1149 if (ret != 0) {
1150 dev_err(&pdev->dev, "Problem registering DSPI ctlr\n");
1151 goto out_clk_put;
1152 }
1153
1154 return ret;
1155
1156out_clk_put:
1157 clk_disable_unprepare(dspi->clk);
1158out_ctlr_put:
1159 spi_controller_put(ctlr);
1160
1161 return ret;
1162}
1163
1164static int dspi_remove(struct platform_device *pdev)
1165{
1166 struct spi_controller *ctlr = platform_get_drvdata(pdev);
1167 struct fsl_dspi *dspi = spi_controller_get_devdata(ctlr);
1168
1169 /* Disconnect from the SPI framework */
1170 dspi_release_dma(dspi);
1171 clk_disable_unprepare(dspi->clk);
1172 spi_unregister_controller(dspi->ctlr);
1173
1174 return 0;
1175}
1176
1177static struct platform_driver fsl_dspi_driver = {
1178 .driver.name = DRIVER_NAME,
1179 .driver.of_match_table = fsl_dspi_dt_ids,
1180 .driver.owner = THIS_MODULE,
1181 .driver.pm = &dspi_pm,
1182 .probe = dspi_probe,
1183 .remove = dspi_remove,
1184};
1185module_platform_driver(fsl_dspi_driver);
1186
1187MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
1188MODULE_LICENSE("GPL");
1189MODULE_ALIAS("platform:" DRIVER_NAME);