Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
4 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 *
6 * Based on the 64360 driver from:
7 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
8 * Rabeeh Khoury <rabeeh@marvell.com>
9 *
10 * Copyright (C) 2003 PMC-Sierra, Inc.,
11 * written by Manish Lachwani
12 *
13 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 *
15 * Copyright (C) 2004-2006 MontaVista Software, Inc.
16 * Dale Farnsworth <dale@farnsworth.org>
17 *
18 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
19 * <sjhill@realitydiluted.com>
20 *
21 * Copyright (C) 2007-2008 Marvell Semiconductor
22 * Lennert Buytenhek <buytenh@marvell.com>
23 *
24 * Copyright (C) 2013 Michael Stapelberg <michael@stapelberg.de>
25 */
26
27#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28
29#include <linux/init.h>
30#include <linux/dma-mapping.h>
31#include <linux/in.h>
32#include <linux/ip.h>
33#include <net/tso.h>
34#include <linux/tcp.h>
35#include <linux/udp.h>
36#include <linux/etherdevice.h>
37#include <linux/delay.h>
38#include <linux/ethtool.h>
39#include <linux/platform_device.h>
40#include <linux/module.h>
41#include <linux/kernel.h>
42#include <linux/spinlock.h>
43#include <linux/workqueue.h>
44#include <linux/phy.h>
45#include <linux/mv643xx_eth.h>
46#include <linux/io.h>
47#include <linux/interrupt.h>
48#include <linux/types.h>
49#include <linux/slab.h>
50#include <linux/clk.h>
51#include <linux/of.h>
52#include <linux/of_irq.h>
53#include <linux/of_net.h>
54#include <linux/of_mdio.h>
55
56static char mv643xx_eth_driver_name[] = "mv643xx_eth";
57static char mv643xx_eth_driver_version[] = "1.4";
58
59
60/*
61 * Registers shared between all ports.
62 */
63#define PHY_ADDR 0x0000
64#define WINDOW_BASE(w) (0x0200 + ((w) << 3))
65#define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
66#define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
67#define WINDOW_BAR_ENABLE 0x0290
68#define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
69
70/*
71 * Main per-port registers. These live at offset 0x0400 for
72 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
73 */
74#define PORT_CONFIG 0x0000
75#define UNICAST_PROMISCUOUS_MODE 0x00000001
76#define PORT_CONFIG_EXT 0x0004
77#define MAC_ADDR_LOW 0x0014
78#define MAC_ADDR_HIGH 0x0018
79#define SDMA_CONFIG 0x001c
80#define TX_BURST_SIZE_16_64BIT 0x01000000
81#define TX_BURST_SIZE_4_64BIT 0x00800000
82#define BLM_TX_NO_SWAP 0x00000020
83#define BLM_RX_NO_SWAP 0x00000010
84#define RX_BURST_SIZE_16_64BIT 0x00000008
85#define RX_BURST_SIZE_4_64BIT 0x00000004
86#define PORT_SERIAL_CONTROL 0x003c
87#define SET_MII_SPEED_TO_100 0x01000000
88#define SET_GMII_SPEED_TO_1000 0x00800000
89#define SET_FULL_DUPLEX_MODE 0x00200000
90#define MAX_RX_PACKET_9700BYTE 0x000a0000
91#define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
92#define DO_NOT_FORCE_LINK_FAIL 0x00000400
93#define SERIAL_PORT_CONTROL_RESERVED 0x00000200
94#define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
95#define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
96#define FORCE_LINK_PASS 0x00000002
97#define SERIAL_PORT_ENABLE 0x00000001
98#define PORT_STATUS 0x0044
99#define TX_FIFO_EMPTY 0x00000400
100#define TX_IN_PROGRESS 0x00000080
101#define PORT_SPEED_MASK 0x00000030
102#define PORT_SPEED_1000 0x00000010
103#define PORT_SPEED_100 0x00000020
104#define PORT_SPEED_10 0x00000000
105#define FLOW_CONTROL_ENABLED 0x00000008
106#define FULL_DUPLEX 0x00000004
107#define LINK_UP 0x00000002
108#define TXQ_COMMAND 0x0048
109#define TXQ_FIX_PRIO_CONF 0x004c
110#define PORT_SERIAL_CONTROL1 0x004c
111#define RGMII_EN 0x00000008
112#define CLK125_BYPASS_EN 0x00000010
113#define TX_BW_RATE 0x0050
114#define TX_BW_MTU 0x0058
115#define TX_BW_BURST 0x005c
116#define INT_CAUSE 0x0060
117#define INT_TX_END 0x07f80000
118#define INT_TX_END_0 0x00080000
119#define INT_RX 0x000003fc
120#define INT_RX_0 0x00000004
121#define INT_EXT 0x00000002
122#define INT_CAUSE_EXT 0x0064
123#define INT_EXT_LINK_PHY 0x00110000
124#define INT_EXT_TX 0x000000ff
125#define INT_MASK 0x0068
126#define INT_MASK_EXT 0x006c
127#define TX_FIFO_URGENT_THRESHOLD 0x0074
128#define RX_DISCARD_FRAME_CNT 0x0084
129#define RX_OVERRUN_FRAME_CNT 0x0088
130#define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
131#define TX_BW_RATE_MOVED 0x00e0
132#define TX_BW_MTU_MOVED 0x00e8
133#define TX_BW_BURST_MOVED 0x00ec
134#define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
135#define RXQ_COMMAND 0x0280
136#define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
137#define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
138#define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
139#define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
140
141/*
142 * Misc per-port registers.
143 */
144#define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
145#define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
146#define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
147#define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
148
149
150/*
151 * SDMA configuration register default value.
152 */
153#if defined(__BIG_ENDIAN)
154#define PORT_SDMA_CONFIG_DEFAULT_VALUE \
155 (RX_BURST_SIZE_4_64BIT | \
156 TX_BURST_SIZE_4_64BIT)
157#elif defined(__LITTLE_ENDIAN)
158#define PORT_SDMA_CONFIG_DEFAULT_VALUE \
159 (RX_BURST_SIZE_4_64BIT | \
160 BLM_RX_NO_SWAP | \
161 BLM_TX_NO_SWAP | \
162 TX_BURST_SIZE_4_64BIT)
163#else
164#error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
165#endif
166
167
168/*
169 * Misc definitions.
170 */
171#define DEFAULT_RX_QUEUE_SIZE 128
172#define DEFAULT_TX_QUEUE_SIZE 512
173#define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
174
175/* Max number of allowed TCP segments for software TSO */
176#define MV643XX_MAX_TSO_SEGS 100
177#define MV643XX_MAX_SKB_DESCS (MV643XX_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
178
179#define IS_TSO_HEADER(txq, addr) \
180 ((addr >= txq->tso_hdrs_dma) && \
181 (addr < txq->tso_hdrs_dma + txq->tx_ring_size * TSO_HEADER_SIZE))
182
183#define DESC_DMA_MAP_SINGLE 0
184#define DESC_DMA_MAP_PAGE 1
185
186/*
187 * RX/TX descriptors.
188 */
189#if defined(__BIG_ENDIAN)
190struct rx_desc {
191 u16 byte_cnt; /* Descriptor buffer byte count */
192 u16 buf_size; /* Buffer size */
193 u32 cmd_sts; /* Descriptor command status */
194 u32 next_desc_ptr; /* Next descriptor pointer */
195 u32 buf_ptr; /* Descriptor buffer pointer */
196};
197
198struct tx_desc {
199 u16 byte_cnt; /* buffer byte count */
200 u16 l4i_chk; /* CPU provided TCP checksum */
201 u32 cmd_sts; /* Command/status field */
202 u32 next_desc_ptr; /* Pointer to next descriptor */
203 u32 buf_ptr; /* pointer to buffer for this descriptor*/
204};
205#elif defined(__LITTLE_ENDIAN)
206struct rx_desc {
207 u32 cmd_sts; /* Descriptor command status */
208 u16 buf_size; /* Buffer size */
209 u16 byte_cnt; /* Descriptor buffer byte count */
210 u32 buf_ptr; /* Descriptor buffer pointer */
211 u32 next_desc_ptr; /* Next descriptor pointer */
212};
213
214struct tx_desc {
215 u32 cmd_sts; /* Command/status field */
216 u16 l4i_chk; /* CPU provided TCP checksum */
217 u16 byte_cnt; /* buffer byte count */
218 u32 buf_ptr; /* pointer to buffer for this descriptor*/
219 u32 next_desc_ptr; /* Pointer to next descriptor */
220};
221#else
222#error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
223#endif
224
225/* RX & TX descriptor command */
226#define BUFFER_OWNED_BY_DMA 0x80000000
227
228/* RX & TX descriptor status */
229#define ERROR_SUMMARY 0x00000001
230
231/* RX descriptor status */
232#define LAYER_4_CHECKSUM_OK 0x40000000
233#define RX_ENABLE_INTERRUPT 0x20000000
234#define RX_FIRST_DESC 0x08000000
235#define RX_LAST_DESC 0x04000000
236#define RX_IP_HDR_OK 0x02000000
237#define RX_PKT_IS_IPV4 0x01000000
238#define RX_PKT_IS_ETHERNETV2 0x00800000
239#define RX_PKT_LAYER4_TYPE_MASK 0x00600000
240#define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
241#define RX_PKT_IS_VLAN_TAGGED 0x00080000
242
243/* TX descriptor command */
244#define TX_ENABLE_INTERRUPT 0x00800000
245#define GEN_CRC 0x00400000
246#define TX_FIRST_DESC 0x00200000
247#define TX_LAST_DESC 0x00100000
248#define ZERO_PADDING 0x00080000
249#define GEN_IP_V4_CHECKSUM 0x00040000
250#define GEN_TCP_UDP_CHECKSUM 0x00020000
251#define UDP_FRAME 0x00010000
252#define MAC_HDR_EXTRA_4_BYTES 0x00008000
253#define GEN_TCP_UDP_CHK_FULL 0x00000400
254#define MAC_HDR_EXTRA_8_BYTES 0x00000200
255
256#define TX_IHL_SHIFT 11
257
258
259/* global *******************************************************************/
260struct mv643xx_eth_shared_private {
261 /*
262 * Ethernet controller base address.
263 */
264 void __iomem *base;
265
266 /*
267 * Per-port MBUS window access register value.
268 */
269 u32 win_protect;
270
271 /*
272 * Hardware-specific parameters.
273 */
274 int extended_rx_coal_limit;
275 int tx_bw_control;
276 int tx_csum_limit;
277 struct clk *clk;
278};
279
280#define TX_BW_CONTROL_ABSENT 0
281#define TX_BW_CONTROL_OLD_LAYOUT 1
282#define TX_BW_CONTROL_NEW_LAYOUT 2
283
284static int mv643xx_eth_open(struct net_device *dev);
285static int mv643xx_eth_stop(struct net_device *dev);
286
287
288/* per-port *****************************************************************/
289struct mib_counters {
290 u64 good_octets_received;
291 u32 bad_octets_received;
292 u32 internal_mac_transmit_err;
293 u32 good_frames_received;
294 u32 bad_frames_received;
295 u32 broadcast_frames_received;
296 u32 multicast_frames_received;
297 u32 frames_64_octets;
298 u32 frames_65_to_127_octets;
299 u32 frames_128_to_255_octets;
300 u32 frames_256_to_511_octets;
301 u32 frames_512_to_1023_octets;
302 u32 frames_1024_to_max_octets;
303 u64 good_octets_sent;
304 u32 good_frames_sent;
305 u32 excessive_collision;
306 u32 multicast_frames_sent;
307 u32 broadcast_frames_sent;
308 u32 unrec_mac_control_received;
309 u32 fc_sent;
310 u32 good_fc_received;
311 u32 bad_fc_received;
312 u32 undersize_received;
313 u32 fragments_received;
314 u32 oversize_received;
315 u32 jabber_received;
316 u32 mac_receive_error;
317 u32 bad_crc_event;
318 u32 collision;
319 u32 late_collision;
320 /* Non MIB hardware counters */
321 u32 rx_discard;
322 u32 rx_overrun;
323};
324
325struct rx_queue {
326 int index;
327
328 int rx_ring_size;
329
330 int rx_desc_count;
331 int rx_curr_desc;
332 int rx_used_desc;
333
334 struct rx_desc *rx_desc_area;
335 dma_addr_t rx_desc_dma;
336 int rx_desc_area_size;
337 struct sk_buff **rx_skb;
338};
339
340struct tx_queue {
341 int index;
342
343 int tx_ring_size;
344
345 int tx_desc_count;
346 int tx_curr_desc;
347 int tx_used_desc;
348
349 int tx_stop_threshold;
350 int tx_wake_threshold;
351
352 char *tso_hdrs;
353 dma_addr_t tso_hdrs_dma;
354
355 struct tx_desc *tx_desc_area;
356 char *tx_desc_mapping; /* array to track the type of the dma mapping */
357 dma_addr_t tx_desc_dma;
358 int tx_desc_area_size;
359
360 struct sk_buff_head tx_skb;
361
362 unsigned long tx_packets;
363 unsigned long tx_bytes;
364 unsigned long tx_dropped;
365};
366
367struct mv643xx_eth_private {
368 struct mv643xx_eth_shared_private *shared;
369 void __iomem *base;
370 int port_num;
371
372 struct net_device *dev;
373
374 struct timer_list mib_counters_timer;
375 spinlock_t mib_counters_lock;
376 struct mib_counters mib_counters;
377
378 struct work_struct tx_timeout_task;
379
380 struct napi_struct napi;
381 u32 int_mask;
382 u8 oom;
383 u8 work_link;
384 u8 work_tx;
385 u8 work_tx_end;
386 u8 work_rx;
387 u8 work_rx_refill;
388
389 int skb_size;
390
391 /*
392 * RX state.
393 */
394 int rx_ring_size;
395 unsigned long rx_desc_sram_addr;
396 int rx_desc_sram_size;
397 int rxq_count;
398 struct timer_list rx_oom;
399 struct rx_queue rxq[8];
400
401 /*
402 * TX state.
403 */
404 int tx_ring_size;
405 unsigned long tx_desc_sram_addr;
406 int tx_desc_sram_size;
407 int txq_count;
408 struct tx_queue txq[8];
409
410 /*
411 * Hardware-specific parameters.
412 */
413 struct clk *clk;
414 unsigned int t_clk;
415};
416
417
418/* port register accessors **************************************************/
419static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
420{
421 return readl(mp->shared->base + offset);
422}
423
424static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
425{
426 return readl(mp->base + offset);
427}
428
429static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
430{
431 writel(data, mp->shared->base + offset);
432}
433
434static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
435{
436 writel(data, mp->base + offset);
437}
438
439
440/* rxq/txq helper functions *************************************************/
441static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
442{
443 return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
444}
445
446static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
447{
448 return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
449}
450
451static void rxq_enable(struct rx_queue *rxq)
452{
453 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
454 wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
455}
456
457static void rxq_disable(struct rx_queue *rxq)
458{
459 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
460 u8 mask = 1 << rxq->index;
461
462 wrlp(mp, RXQ_COMMAND, mask << 8);
463 while (rdlp(mp, RXQ_COMMAND) & mask)
464 udelay(10);
465}
466
467static void txq_reset_hw_ptr(struct tx_queue *txq)
468{
469 struct mv643xx_eth_private *mp = txq_to_mp(txq);
470 u32 addr;
471
472 addr = (u32)txq->tx_desc_dma;
473 addr += txq->tx_curr_desc * sizeof(struct tx_desc);
474 wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
475}
476
477static void txq_enable(struct tx_queue *txq)
478{
479 struct mv643xx_eth_private *mp = txq_to_mp(txq);
480 wrlp(mp, TXQ_COMMAND, 1 << txq->index);
481}
482
483static void txq_disable(struct tx_queue *txq)
484{
485 struct mv643xx_eth_private *mp = txq_to_mp(txq);
486 u8 mask = 1 << txq->index;
487
488 wrlp(mp, TXQ_COMMAND, mask << 8);
489 while (rdlp(mp, TXQ_COMMAND) & mask)
490 udelay(10);
491}
492
493static void txq_maybe_wake(struct tx_queue *txq)
494{
495 struct mv643xx_eth_private *mp = txq_to_mp(txq);
496 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
497
498 if (netif_tx_queue_stopped(nq)) {
499 __netif_tx_lock(nq, smp_processor_id());
500 if (txq->tx_desc_count <= txq->tx_wake_threshold)
501 netif_tx_wake_queue(nq);
502 __netif_tx_unlock(nq);
503 }
504}
505
506static int rxq_process(struct rx_queue *rxq, int budget)
507{
508 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
509 struct net_device_stats *stats = &mp->dev->stats;
510 int rx;
511
512 rx = 0;
513 while (rx < budget && rxq->rx_desc_count) {
514 struct rx_desc *rx_desc;
515 unsigned int cmd_sts;
516 struct sk_buff *skb;
517 u16 byte_cnt;
518
519 rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
520
521 cmd_sts = rx_desc->cmd_sts;
522 if (cmd_sts & BUFFER_OWNED_BY_DMA)
523 break;
524 rmb();
525
526 skb = rxq->rx_skb[rxq->rx_curr_desc];
527 rxq->rx_skb[rxq->rx_curr_desc] = NULL;
528
529 rxq->rx_curr_desc++;
530 if (rxq->rx_curr_desc == rxq->rx_ring_size)
531 rxq->rx_curr_desc = 0;
532
533 dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
534 rx_desc->buf_size, DMA_FROM_DEVICE);
535 rxq->rx_desc_count--;
536 rx++;
537
538 mp->work_rx_refill |= 1 << rxq->index;
539
540 byte_cnt = rx_desc->byte_cnt;
541
542 /*
543 * Update statistics.
544 *
545 * Note that the descriptor byte count includes 2 dummy
546 * bytes automatically inserted by the hardware at the
547 * start of the packet (which we don't count), and a 4
548 * byte CRC at the end of the packet (which we do count).
549 */
550 stats->rx_packets++;
551 stats->rx_bytes += byte_cnt - 2;
552
553 /*
554 * In case we received a packet without first / last bits
555 * on, or the error summary bit is set, the packet needs
556 * to be dropped.
557 */
558 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
559 != (RX_FIRST_DESC | RX_LAST_DESC))
560 goto err;
561
562 /*
563 * The -4 is for the CRC in the trailer of the
564 * received packet
565 */
566 skb_put(skb, byte_cnt - 2 - 4);
567
568 if (cmd_sts & LAYER_4_CHECKSUM_OK)
569 skb->ip_summed = CHECKSUM_UNNECESSARY;
570 skb->protocol = eth_type_trans(skb, mp->dev);
571
572 napi_gro_receive(&mp->napi, skb);
573
574 continue;
575
576err:
577 stats->rx_dropped++;
578
579 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
580 (RX_FIRST_DESC | RX_LAST_DESC)) {
581 if (net_ratelimit())
582 netdev_err(mp->dev,
583 "received packet spanning multiple descriptors\n");
584 }
585
586 if (cmd_sts & ERROR_SUMMARY)
587 stats->rx_errors++;
588
589 dev_kfree_skb(skb);
590 }
591
592 if (rx < budget)
593 mp->work_rx &= ~(1 << rxq->index);
594
595 return rx;
596}
597
598static int rxq_refill(struct rx_queue *rxq, int budget)
599{
600 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
601 int refilled;
602
603 refilled = 0;
604 while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
605 struct sk_buff *skb;
606 int rx;
607 struct rx_desc *rx_desc;
608 int size;
609
610 skb = netdev_alloc_skb(mp->dev, mp->skb_size);
611
612 if (skb == NULL) {
613 mp->oom = 1;
614 goto oom;
615 }
616
617 if (SKB_DMA_REALIGN)
618 skb_reserve(skb, SKB_DMA_REALIGN);
619
620 refilled++;
621 rxq->rx_desc_count++;
622
623 rx = rxq->rx_used_desc++;
624 if (rxq->rx_used_desc == rxq->rx_ring_size)
625 rxq->rx_used_desc = 0;
626
627 rx_desc = rxq->rx_desc_area + rx;
628
629 size = skb_end_pointer(skb) - skb->data;
630 rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
631 skb->data, size,
632 DMA_FROM_DEVICE);
633 rx_desc->buf_size = size;
634 rxq->rx_skb[rx] = skb;
635 wmb();
636 rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
637 wmb();
638
639 /*
640 * The hardware automatically prepends 2 bytes of
641 * dummy data to each received packet, so that the
642 * IP header ends up 16-byte aligned.
643 */
644 skb_reserve(skb, 2);
645 }
646
647 if (refilled < budget)
648 mp->work_rx_refill &= ~(1 << rxq->index);
649
650oom:
651 return refilled;
652}
653
654
655/* tx ***********************************************************************/
656static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
657{
658 int frag;
659
660 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
661 const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
662
663 if (skb_frag_size(fragp) <= 8 && skb_frag_off(fragp) & 7)
664 return 1;
665 }
666
667 return 0;
668}
669
670static int skb_tx_csum(struct mv643xx_eth_private *mp, struct sk_buff *skb,
671 u16 *l4i_chk, u32 *command, int length)
672{
673 int ret;
674 u32 cmd = 0;
675
676 if (skb->ip_summed == CHECKSUM_PARTIAL) {
677 int hdr_len;
678 int tag_bytes;
679
680 BUG_ON(skb->protocol != htons(ETH_P_IP) &&
681 skb->protocol != htons(ETH_P_8021Q));
682
683 hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
684 tag_bytes = hdr_len - ETH_HLEN;
685
686 if (length - hdr_len > mp->shared->tx_csum_limit ||
687 unlikely(tag_bytes & ~12)) {
688 ret = skb_checksum_help(skb);
689 if (!ret)
690 goto no_csum;
691 return ret;
692 }
693
694 if (tag_bytes & 4)
695 cmd |= MAC_HDR_EXTRA_4_BYTES;
696 if (tag_bytes & 8)
697 cmd |= MAC_HDR_EXTRA_8_BYTES;
698
699 cmd |= GEN_TCP_UDP_CHECKSUM | GEN_TCP_UDP_CHK_FULL |
700 GEN_IP_V4_CHECKSUM |
701 ip_hdr(skb)->ihl << TX_IHL_SHIFT;
702
703 /* TODO: Revisit this. With the usage of GEN_TCP_UDP_CHK_FULL
704 * it seems we don't need to pass the initial checksum.
705 */
706 switch (ip_hdr(skb)->protocol) {
707 case IPPROTO_UDP:
708 cmd |= UDP_FRAME;
709 *l4i_chk = 0;
710 break;
711 case IPPROTO_TCP:
712 *l4i_chk = 0;
713 break;
714 default:
715 WARN(1, "protocol not supported");
716 }
717 } else {
718no_csum:
719 /* Errata BTS #50, IHL must be 5 if no HW checksum */
720 cmd |= 5 << TX_IHL_SHIFT;
721 }
722 *command = cmd;
723 return 0;
724}
725
726static inline int
727txq_put_data_tso(struct net_device *dev, struct tx_queue *txq,
728 struct sk_buff *skb, char *data, int length,
729 bool last_tcp, bool is_last)
730{
731 int tx_index;
732 u32 cmd_sts;
733 struct tx_desc *desc;
734
735 tx_index = txq->tx_curr_desc++;
736 if (txq->tx_curr_desc == txq->tx_ring_size)
737 txq->tx_curr_desc = 0;
738 desc = &txq->tx_desc_area[tx_index];
739 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
740
741 desc->l4i_chk = 0;
742 desc->byte_cnt = length;
743
744 if (length <= 8 && (uintptr_t)data & 0x7) {
745 /* Copy unaligned small data fragment to TSO header data area */
746 memcpy(txq->tso_hdrs + tx_index * TSO_HEADER_SIZE,
747 data, length);
748 desc->buf_ptr = txq->tso_hdrs_dma
749 + tx_index * TSO_HEADER_SIZE;
750 } else {
751 /* Alignment is okay, map buffer and hand off to hardware */
752 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
753 desc->buf_ptr = dma_map_single(dev->dev.parent, data,
754 length, DMA_TO_DEVICE);
755 if (unlikely(dma_mapping_error(dev->dev.parent,
756 desc->buf_ptr))) {
757 WARN(1, "dma_map_single failed!\n");
758 return -ENOMEM;
759 }
760 }
761
762 cmd_sts = BUFFER_OWNED_BY_DMA;
763 if (last_tcp) {
764 /* last descriptor in the TCP packet */
765 cmd_sts |= ZERO_PADDING | TX_LAST_DESC;
766 /* last descriptor in SKB */
767 if (is_last)
768 cmd_sts |= TX_ENABLE_INTERRUPT;
769 }
770 desc->cmd_sts = cmd_sts;
771 return 0;
772}
773
774static inline void
775txq_put_hdr_tso(struct sk_buff *skb, struct tx_queue *txq, int length,
776 u32 *first_cmd_sts, bool first_desc)
777{
778 struct mv643xx_eth_private *mp = txq_to_mp(txq);
779 int hdr_len = skb_tcp_all_headers(skb);
780 int tx_index;
781 struct tx_desc *desc;
782 int ret;
783 u32 cmd_csum = 0;
784 u16 l4i_chk = 0;
785 u32 cmd_sts;
786
787 tx_index = txq->tx_curr_desc;
788 desc = &txq->tx_desc_area[tx_index];
789
790 ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_csum, length);
791 if (ret)
792 WARN(1, "failed to prepare checksum!");
793
794 /* Should we set this? Can't use the value from skb_tx_csum()
795 * as it's not the correct initial L4 checksum to use.
796 */
797 desc->l4i_chk = 0;
798
799 desc->byte_cnt = hdr_len;
800 desc->buf_ptr = txq->tso_hdrs_dma +
801 txq->tx_curr_desc * TSO_HEADER_SIZE;
802 cmd_sts = cmd_csum | BUFFER_OWNED_BY_DMA | TX_FIRST_DESC |
803 GEN_CRC;
804
805 /* Defer updating the first command descriptor until all
806 * following descriptors have been written.
807 */
808 if (first_desc)
809 *first_cmd_sts = cmd_sts;
810 else
811 desc->cmd_sts = cmd_sts;
812
813 txq->tx_curr_desc++;
814 if (txq->tx_curr_desc == txq->tx_ring_size)
815 txq->tx_curr_desc = 0;
816}
817
818static int txq_submit_tso(struct tx_queue *txq, struct sk_buff *skb,
819 struct net_device *dev)
820{
821 struct mv643xx_eth_private *mp = txq_to_mp(txq);
822 int hdr_len, total_len, data_left, ret;
823 int desc_count = 0;
824 struct tso_t tso;
825 struct tx_desc *first_tx_desc;
826 u32 first_cmd_sts = 0;
827
828 /* Count needed descriptors */
829 if ((txq->tx_desc_count + tso_count_descs(skb)) >= txq->tx_ring_size) {
830 netdev_dbg(dev, "not enough descriptors for TSO!\n");
831 return -EBUSY;
832 }
833
834 first_tx_desc = &txq->tx_desc_area[txq->tx_curr_desc];
835
836 /* Initialize the TSO handler, and prepare the first payload */
837 hdr_len = tso_start(skb, &tso);
838
839 total_len = skb->len - hdr_len;
840 while (total_len > 0) {
841 bool first_desc = (desc_count == 0);
842 char *hdr;
843
844 data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
845 total_len -= data_left;
846 desc_count++;
847
848 /* prepare packet headers: MAC + IP + TCP */
849 hdr = txq->tso_hdrs + txq->tx_curr_desc * TSO_HEADER_SIZE;
850 tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
851 txq_put_hdr_tso(skb, txq, data_left, &first_cmd_sts,
852 first_desc);
853
854 while (data_left > 0) {
855 int size;
856 desc_count++;
857
858 size = min_t(int, tso.size, data_left);
859 ret = txq_put_data_tso(dev, txq, skb, tso.data, size,
860 size == data_left,
861 total_len == 0);
862 if (ret)
863 goto err_release;
864 data_left -= size;
865 tso_build_data(skb, &tso, size);
866 }
867 }
868
869 __skb_queue_tail(&txq->tx_skb, skb);
870 skb_tx_timestamp(skb);
871
872 /* ensure all other descriptors are written before first cmd_sts */
873 wmb();
874 first_tx_desc->cmd_sts = first_cmd_sts;
875
876 /* clear TX_END status */
877 mp->work_tx_end &= ~(1 << txq->index);
878
879 /* ensure all descriptors are written before poking hardware */
880 wmb();
881 txq_enable(txq);
882 txq->tx_desc_count += desc_count;
883 return 0;
884err_release:
885 /* TODO: Release all used data descriptors; header descriptors must not
886 * be DMA-unmapped.
887 */
888 return ret;
889}
890
891static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
892{
893 struct mv643xx_eth_private *mp = txq_to_mp(txq);
894 int nr_frags = skb_shinfo(skb)->nr_frags;
895 int frag;
896
897 for (frag = 0; frag < nr_frags; frag++) {
898 skb_frag_t *this_frag;
899 int tx_index;
900 struct tx_desc *desc;
901
902 this_frag = &skb_shinfo(skb)->frags[frag];
903 tx_index = txq->tx_curr_desc++;
904 if (txq->tx_curr_desc == txq->tx_ring_size)
905 txq->tx_curr_desc = 0;
906 desc = &txq->tx_desc_area[tx_index];
907 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_PAGE;
908
909 /*
910 * The last fragment will generate an interrupt
911 * which will free the skb on TX completion.
912 */
913 if (frag == nr_frags - 1) {
914 desc->cmd_sts = BUFFER_OWNED_BY_DMA |
915 ZERO_PADDING | TX_LAST_DESC |
916 TX_ENABLE_INTERRUPT;
917 } else {
918 desc->cmd_sts = BUFFER_OWNED_BY_DMA;
919 }
920
921 desc->l4i_chk = 0;
922 desc->byte_cnt = skb_frag_size(this_frag);
923 desc->buf_ptr = skb_frag_dma_map(mp->dev->dev.parent,
924 this_frag, 0, desc->byte_cnt,
925 DMA_TO_DEVICE);
926 }
927}
928
929static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb,
930 struct net_device *dev)
931{
932 struct mv643xx_eth_private *mp = txq_to_mp(txq);
933 int nr_frags = skb_shinfo(skb)->nr_frags;
934 int tx_index;
935 struct tx_desc *desc;
936 u32 cmd_sts;
937 u16 l4i_chk;
938 int length, ret;
939
940 cmd_sts = 0;
941 l4i_chk = 0;
942
943 if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
944 if (net_ratelimit())
945 netdev_err(dev, "tx queue full?!\n");
946 return -EBUSY;
947 }
948
949 ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_sts, skb->len);
950 if (ret)
951 return ret;
952 cmd_sts |= TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
953
954 tx_index = txq->tx_curr_desc++;
955 if (txq->tx_curr_desc == txq->tx_ring_size)
956 txq->tx_curr_desc = 0;
957 desc = &txq->tx_desc_area[tx_index];
958 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
959
960 if (nr_frags) {
961 txq_submit_frag_skb(txq, skb);
962 length = skb_headlen(skb);
963 } else {
964 cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
965 length = skb->len;
966 }
967
968 desc->l4i_chk = l4i_chk;
969 desc->byte_cnt = length;
970 desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
971 length, DMA_TO_DEVICE);
972
973 __skb_queue_tail(&txq->tx_skb, skb);
974
975 skb_tx_timestamp(skb);
976
977 /* ensure all other descriptors are written before first cmd_sts */
978 wmb();
979 desc->cmd_sts = cmd_sts;
980
981 /* clear TX_END status */
982 mp->work_tx_end &= ~(1 << txq->index);
983
984 /* ensure all descriptors are written before poking hardware */
985 wmb();
986 txq_enable(txq);
987
988 txq->tx_desc_count += nr_frags + 1;
989
990 return 0;
991}
992
993static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
994{
995 struct mv643xx_eth_private *mp = netdev_priv(dev);
996 int length, queue, ret;
997 struct tx_queue *txq;
998 struct netdev_queue *nq;
999
1000 queue = skb_get_queue_mapping(skb);
1001 txq = mp->txq + queue;
1002 nq = netdev_get_tx_queue(dev, queue);
1003
1004 if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
1005 netdev_printk(KERN_DEBUG, dev,
1006 "failed to linearize skb with tiny unaligned fragment\n");
1007 return NETDEV_TX_BUSY;
1008 }
1009
1010 length = skb->len;
1011
1012 if (skb_is_gso(skb))
1013 ret = txq_submit_tso(txq, skb, dev);
1014 else
1015 ret = txq_submit_skb(txq, skb, dev);
1016 if (!ret) {
1017 txq->tx_bytes += length;
1018 txq->tx_packets++;
1019
1020 if (txq->tx_desc_count >= txq->tx_stop_threshold)
1021 netif_tx_stop_queue(nq);
1022 } else {
1023 txq->tx_dropped++;
1024 dev_kfree_skb_any(skb);
1025 }
1026
1027 return NETDEV_TX_OK;
1028}
1029
1030
1031/* tx napi ******************************************************************/
1032static void txq_kick(struct tx_queue *txq)
1033{
1034 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1035 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1036 u32 hw_desc_ptr;
1037 u32 expected_ptr;
1038
1039 __netif_tx_lock(nq, smp_processor_id());
1040
1041 if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
1042 goto out;
1043
1044 hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
1045 expected_ptr = (u32)txq->tx_desc_dma +
1046 txq->tx_curr_desc * sizeof(struct tx_desc);
1047
1048 if (hw_desc_ptr != expected_ptr)
1049 txq_enable(txq);
1050
1051out:
1052 __netif_tx_unlock(nq);
1053
1054 mp->work_tx_end &= ~(1 << txq->index);
1055}
1056
1057static int txq_reclaim(struct tx_queue *txq, int budget, int force)
1058{
1059 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1060 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1061 int reclaimed;
1062
1063 __netif_tx_lock_bh(nq);
1064
1065 reclaimed = 0;
1066 while (reclaimed < budget && txq->tx_desc_count > 0) {
1067 int tx_index;
1068 struct tx_desc *desc;
1069 u32 cmd_sts;
1070 char desc_dma_map;
1071
1072 tx_index = txq->tx_used_desc;
1073 desc = &txq->tx_desc_area[tx_index];
1074 desc_dma_map = txq->tx_desc_mapping[tx_index];
1075
1076 cmd_sts = desc->cmd_sts;
1077
1078 if (cmd_sts & BUFFER_OWNED_BY_DMA) {
1079 if (!force)
1080 break;
1081 desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
1082 }
1083
1084 txq->tx_used_desc = tx_index + 1;
1085 if (txq->tx_used_desc == txq->tx_ring_size)
1086 txq->tx_used_desc = 0;
1087
1088 reclaimed++;
1089 txq->tx_desc_count--;
1090
1091 if (!IS_TSO_HEADER(txq, desc->buf_ptr)) {
1092
1093 if (desc_dma_map == DESC_DMA_MAP_PAGE)
1094 dma_unmap_page(mp->dev->dev.parent,
1095 desc->buf_ptr,
1096 desc->byte_cnt,
1097 DMA_TO_DEVICE);
1098 else
1099 dma_unmap_single(mp->dev->dev.parent,
1100 desc->buf_ptr,
1101 desc->byte_cnt,
1102 DMA_TO_DEVICE);
1103 }
1104
1105 if (cmd_sts & TX_ENABLE_INTERRUPT) {
1106 struct sk_buff *skb = __skb_dequeue(&txq->tx_skb);
1107
1108 if (!WARN_ON(!skb))
1109 dev_consume_skb_any(skb);
1110 }
1111
1112 if (cmd_sts & ERROR_SUMMARY) {
1113 netdev_info(mp->dev, "tx error\n");
1114 mp->dev->stats.tx_errors++;
1115 }
1116
1117 }
1118
1119 __netif_tx_unlock_bh(nq);
1120
1121 if (reclaimed < budget)
1122 mp->work_tx &= ~(1 << txq->index);
1123
1124 return reclaimed;
1125}
1126
1127
1128/* tx rate control **********************************************************/
1129/*
1130 * Set total maximum TX rate (shared by all TX queues for this port)
1131 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
1132 */
1133static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
1134{
1135 int token_rate;
1136 int mtu;
1137 int bucket_size;
1138
1139 token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1140 if (token_rate > 1023)
1141 token_rate = 1023;
1142
1143 mtu = (mp->dev->mtu + 255) >> 8;
1144 if (mtu > 63)
1145 mtu = 63;
1146
1147 bucket_size = (burst + 255) >> 8;
1148 if (bucket_size > 65535)
1149 bucket_size = 65535;
1150
1151 switch (mp->shared->tx_bw_control) {
1152 case TX_BW_CONTROL_OLD_LAYOUT:
1153 wrlp(mp, TX_BW_RATE, token_rate);
1154 wrlp(mp, TX_BW_MTU, mtu);
1155 wrlp(mp, TX_BW_BURST, bucket_size);
1156 break;
1157 case TX_BW_CONTROL_NEW_LAYOUT:
1158 wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1159 wrlp(mp, TX_BW_MTU_MOVED, mtu);
1160 wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1161 break;
1162 }
1163}
1164
1165static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1166{
1167 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1168 int token_rate;
1169 int bucket_size;
1170
1171 token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1172 if (token_rate > 1023)
1173 token_rate = 1023;
1174
1175 bucket_size = (burst + 255) >> 8;
1176 if (bucket_size > 65535)
1177 bucket_size = 65535;
1178
1179 wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1180 wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1181}
1182
1183static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1184{
1185 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1186 int off;
1187 u32 val;
1188
1189 /*
1190 * Turn on fixed priority mode.
1191 */
1192 off = 0;
1193 switch (mp->shared->tx_bw_control) {
1194 case TX_BW_CONTROL_OLD_LAYOUT:
1195 off = TXQ_FIX_PRIO_CONF;
1196 break;
1197 case TX_BW_CONTROL_NEW_LAYOUT:
1198 off = TXQ_FIX_PRIO_CONF_MOVED;
1199 break;
1200 }
1201
1202 if (off) {
1203 val = rdlp(mp, off);
1204 val |= 1 << txq->index;
1205 wrlp(mp, off, val);
1206 }
1207}
1208
1209
1210/* mii management interface *************************************************/
1211static void mv643xx_eth_adjust_link(struct net_device *dev)
1212{
1213 struct mv643xx_eth_private *mp = netdev_priv(dev);
1214 u32 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
1215 u32 autoneg_disable = FORCE_LINK_PASS |
1216 DISABLE_AUTO_NEG_SPEED_GMII |
1217 DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
1218 DISABLE_AUTO_NEG_FOR_DUPLEX;
1219
1220 if (dev->phydev->autoneg == AUTONEG_ENABLE) {
1221 /* enable auto negotiation */
1222 pscr &= ~autoneg_disable;
1223 goto out_write;
1224 }
1225
1226 pscr |= autoneg_disable;
1227
1228 if (dev->phydev->speed == SPEED_1000) {
1229 /* force gigabit, half duplex not supported */
1230 pscr |= SET_GMII_SPEED_TO_1000;
1231 pscr |= SET_FULL_DUPLEX_MODE;
1232 goto out_write;
1233 }
1234
1235 pscr &= ~SET_GMII_SPEED_TO_1000;
1236
1237 if (dev->phydev->speed == SPEED_100)
1238 pscr |= SET_MII_SPEED_TO_100;
1239 else
1240 pscr &= ~SET_MII_SPEED_TO_100;
1241
1242 if (dev->phydev->duplex == DUPLEX_FULL)
1243 pscr |= SET_FULL_DUPLEX_MODE;
1244 else
1245 pscr &= ~SET_FULL_DUPLEX_MODE;
1246
1247out_write:
1248 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
1249}
1250
1251/* statistics ***************************************************************/
1252static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1253{
1254 struct mv643xx_eth_private *mp = netdev_priv(dev);
1255 struct net_device_stats *stats = &dev->stats;
1256 unsigned long tx_packets = 0;
1257 unsigned long tx_bytes = 0;
1258 unsigned long tx_dropped = 0;
1259 int i;
1260
1261 for (i = 0; i < mp->txq_count; i++) {
1262 struct tx_queue *txq = mp->txq + i;
1263
1264 tx_packets += txq->tx_packets;
1265 tx_bytes += txq->tx_bytes;
1266 tx_dropped += txq->tx_dropped;
1267 }
1268
1269 stats->tx_packets = tx_packets;
1270 stats->tx_bytes = tx_bytes;
1271 stats->tx_dropped = tx_dropped;
1272
1273 return stats;
1274}
1275
1276static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1277{
1278 return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1279}
1280
1281static void mib_counters_clear(struct mv643xx_eth_private *mp)
1282{
1283 int i;
1284
1285 for (i = 0; i < 0x80; i += 4)
1286 mib_read(mp, i);
1287
1288 /* Clear non MIB hw counters also */
1289 rdlp(mp, RX_DISCARD_FRAME_CNT);
1290 rdlp(mp, RX_OVERRUN_FRAME_CNT);
1291}
1292
1293static void mib_counters_update(struct mv643xx_eth_private *mp)
1294{
1295 struct mib_counters *p = &mp->mib_counters;
1296
1297 spin_lock_bh(&mp->mib_counters_lock);
1298 p->good_octets_received += mib_read(mp, 0x00);
1299 p->bad_octets_received += mib_read(mp, 0x08);
1300 p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1301 p->good_frames_received += mib_read(mp, 0x10);
1302 p->bad_frames_received += mib_read(mp, 0x14);
1303 p->broadcast_frames_received += mib_read(mp, 0x18);
1304 p->multicast_frames_received += mib_read(mp, 0x1c);
1305 p->frames_64_octets += mib_read(mp, 0x20);
1306 p->frames_65_to_127_octets += mib_read(mp, 0x24);
1307 p->frames_128_to_255_octets += mib_read(mp, 0x28);
1308 p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1309 p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1310 p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1311 p->good_octets_sent += mib_read(mp, 0x38);
1312 p->good_frames_sent += mib_read(mp, 0x40);
1313 p->excessive_collision += mib_read(mp, 0x44);
1314 p->multicast_frames_sent += mib_read(mp, 0x48);
1315 p->broadcast_frames_sent += mib_read(mp, 0x4c);
1316 p->unrec_mac_control_received += mib_read(mp, 0x50);
1317 p->fc_sent += mib_read(mp, 0x54);
1318 p->good_fc_received += mib_read(mp, 0x58);
1319 p->bad_fc_received += mib_read(mp, 0x5c);
1320 p->undersize_received += mib_read(mp, 0x60);
1321 p->fragments_received += mib_read(mp, 0x64);
1322 p->oversize_received += mib_read(mp, 0x68);
1323 p->jabber_received += mib_read(mp, 0x6c);
1324 p->mac_receive_error += mib_read(mp, 0x70);
1325 p->bad_crc_event += mib_read(mp, 0x74);
1326 p->collision += mib_read(mp, 0x78);
1327 p->late_collision += mib_read(mp, 0x7c);
1328 /* Non MIB hardware counters */
1329 p->rx_discard += rdlp(mp, RX_DISCARD_FRAME_CNT);
1330 p->rx_overrun += rdlp(mp, RX_OVERRUN_FRAME_CNT);
1331 spin_unlock_bh(&mp->mib_counters_lock);
1332}
1333
1334static void mib_counters_timer_wrapper(struct timer_list *t)
1335{
1336 struct mv643xx_eth_private *mp = from_timer(mp, t, mib_counters_timer);
1337 mib_counters_update(mp);
1338 mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1339}
1340
1341
1342/* interrupt coalescing *****************************************************/
1343/*
1344 * Hardware coalescing parameters are set in units of 64 t_clk
1345 * cycles. I.e.:
1346 *
1347 * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1348 *
1349 * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1350 *
1351 * In the ->set*() methods, we round the computed register value
1352 * to the nearest integer.
1353 */
1354static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1355{
1356 u32 val = rdlp(mp, SDMA_CONFIG);
1357 u64 temp;
1358
1359 if (mp->shared->extended_rx_coal_limit)
1360 temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1361 else
1362 temp = (val & 0x003fff00) >> 8;
1363
1364 temp *= 64000000;
1365 temp += mp->t_clk / 2;
1366 do_div(temp, mp->t_clk);
1367
1368 return (unsigned int)temp;
1369}
1370
1371static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1372{
1373 u64 temp;
1374 u32 val;
1375
1376 temp = (u64)usec * mp->t_clk;
1377 temp += 31999999;
1378 do_div(temp, 64000000);
1379
1380 val = rdlp(mp, SDMA_CONFIG);
1381 if (mp->shared->extended_rx_coal_limit) {
1382 if (temp > 0xffff)
1383 temp = 0xffff;
1384 val &= ~0x023fff80;
1385 val |= (temp & 0x8000) << 10;
1386 val |= (temp & 0x7fff) << 7;
1387 } else {
1388 if (temp > 0x3fff)
1389 temp = 0x3fff;
1390 val &= ~0x003fff00;
1391 val |= (temp & 0x3fff) << 8;
1392 }
1393 wrlp(mp, SDMA_CONFIG, val);
1394}
1395
1396static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1397{
1398 u64 temp;
1399
1400 temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1401 temp *= 64000000;
1402 temp += mp->t_clk / 2;
1403 do_div(temp, mp->t_clk);
1404
1405 return (unsigned int)temp;
1406}
1407
1408static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1409{
1410 u64 temp;
1411
1412 temp = (u64)usec * mp->t_clk;
1413 temp += 31999999;
1414 do_div(temp, 64000000);
1415
1416 if (temp > 0x3fff)
1417 temp = 0x3fff;
1418
1419 wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1420}
1421
1422
1423/* ethtool ******************************************************************/
1424struct mv643xx_eth_stats {
1425 char stat_string[ETH_GSTRING_LEN];
1426 int sizeof_stat;
1427 int netdev_off;
1428 int mp_off;
1429};
1430
1431#define SSTAT(m) \
1432 { #m, sizeof_field(struct net_device_stats, m), \
1433 offsetof(struct net_device, stats.m), -1 }
1434
1435#define MIBSTAT(m) \
1436 { #m, sizeof_field(struct mib_counters, m), \
1437 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1438
1439static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1440 SSTAT(rx_packets),
1441 SSTAT(tx_packets),
1442 SSTAT(rx_bytes),
1443 SSTAT(tx_bytes),
1444 SSTAT(rx_errors),
1445 SSTAT(tx_errors),
1446 SSTAT(rx_dropped),
1447 SSTAT(tx_dropped),
1448 MIBSTAT(good_octets_received),
1449 MIBSTAT(bad_octets_received),
1450 MIBSTAT(internal_mac_transmit_err),
1451 MIBSTAT(good_frames_received),
1452 MIBSTAT(bad_frames_received),
1453 MIBSTAT(broadcast_frames_received),
1454 MIBSTAT(multicast_frames_received),
1455 MIBSTAT(frames_64_octets),
1456 MIBSTAT(frames_65_to_127_octets),
1457 MIBSTAT(frames_128_to_255_octets),
1458 MIBSTAT(frames_256_to_511_octets),
1459 MIBSTAT(frames_512_to_1023_octets),
1460 MIBSTAT(frames_1024_to_max_octets),
1461 MIBSTAT(good_octets_sent),
1462 MIBSTAT(good_frames_sent),
1463 MIBSTAT(excessive_collision),
1464 MIBSTAT(multicast_frames_sent),
1465 MIBSTAT(broadcast_frames_sent),
1466 MIBSTAT(unrec_mac_control_received),
1467 MIBSTAT(fc_sent),
1468 MIBSTAT(good_fc_received),
1469 MIBSTAT(bad_fc_received),
1470 MIBSTAT(undersize_received),
1471 MIBSTAT(fragments_received),
1472 MIBSTAT(oversize_received),
1473 MIBSTAT(jabber_received),
1474 MIBSTAT(mac_receive_error),
1475 MIBSTAT(bad_crc_event),
1476 MIBSTAT(collision),
1477 MIBSTAT(late_collision),
1478 MIBSTAT(rx_discard),
1479 MIBSTAT(rx_overrun),
1480};
1481
1482static int
1483mv643xx_eth_get_link_ksettings_phy(struct mv643xx_eth_private *mp,
1484 struct ethtool_link_ksettings *cmd)
1485{
1486 struct net_device *dev = mp->dev;
1487
1488 phy_ethtool_ksettings_get(dev->phydev, cmd);
1489
1490 /*
1491 * The MAC does not support 1000baseT_Half.
1492 */
1493 linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1494 cmd->link_modes.supported);
1495 linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1496 cmd->link_modes.advertising);
1497
1498 return 0;
1499}
1500
1501static int
1502mv643xx_eth_get_link_ksettings_phyless(struct mv643xx_eth_private *mp,
1503 struct ethtool_link_ksettings *cmd)
1504{
1505 u32 port_status;
1506 u32 supported, advertising;
1507
1508 port_status = rdlp(mp, PORT_STATUS);
1509
1510 supported = SUPPORTED_MII;
1511 advertising = ADVERTISED_MII;
1512 switch (port_status & PORT_SPEED_MASK) {
1513 case PORT_SPEED_10:
1514 cmd->base.speed = SPEED_10;
1515 break;
1516 case PORT_SPEED_100:
1517 cmd->base.speed = SPEED_100;
1518 break;
1519 case PORT_SPEED_1000:
1520 cmd->base.speed = SPEED_1000;
1521 break;
1522 default:
1523 cmd->base.speed = -1;
1524 break;
1525 }
1526 cmd->base.duplex = (port_status & FULL_DUPLEX) ?
1527 DUPLEX_FULL : DUPLEX_HALF;
1528 cmd->base.port = PORT_MII;
1529 cmd->base.phy_address = 0;
1530 cmd->base.autoneg = AUTONEG_DISABLE;
1531
1532 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1533 supported);
1534 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1535 advertising);
1536
1537 return 0;
1538}
1539
1540static void
1541mv643xx_eth_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1542{
1543 wol->supported = 0;
1544 wol->wolopts = 0;
1545 if (dev->phydev)
1546 phy_ethtool_get_wol(dev->phydev, wol);
1547}
1548
1549static int
1550mv643xx_eth_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1551{
1552 int err;
1553
1554 if (!dev->phydev)
1555 return -EOPNOTSUPP;
1556
1557 err = phy_ethtool_set_wol(dev->phydev, wol);
1558 /* Given that mv643xx_eth works without the marvell-specific PHY driver,
1559 * this debugging hint is useful to have.
1560 */
1561 if (err == -EOPNOTSUPP)
1562 netdev_info(dev, "The PHY does not support set_wol, was CONFIG_MARVELL_PHY enabled?\n");
1563 return err;
1564}
1565
1566static int
1567mv643xx_eth_get_link_ksettings(struct net_device *dev,
1568 struct ethtool_link_ksettings *cmd)
1569{
1570 struct mv643xx_eth_private *mp = netdev_priv(dev);
1571
1572 if (dev->phydev)
1573 return mv643xx_eth_get_link_ksettings_phy(mp, cmd);
1574 else
1575 return mv643xx_eth_get_link_ksettings_phyless(mp, cmd);
1576}
1577
1578static int
1579mv643xx_eth_set_link_ksettings(struct net_device *dev,
1580 const struct ethtool_link_ksettings *cmd)
1581{
1582 struct ethtool_link_ksettings c = *cmd;
1583 u32 advertising;
1584 int ret;
1585
1586 if (!dev->phydev)
1587 return -EINVAL;
1588
1589 /*
1590 * The MAC does not support 1000baseT_Half.
1591 */
1592 ethtool_convert_link_mode_to_legacy_u32(&advertising,
1593 c.link_modes.advertising);
1594 advertising &= ~ADVERTISED_1000baseT_Half;
1595 ethtool_convert_legacy_u32_to_link_mode(c.link_modes.advertising,
1596 advertising);
1597
1598 ret = phy_ethtool_ksettings_set(dev->phydev, &c);
1599 if (!ret)
1600 mv643xx_eth_adjust_link(dev);
1601 return ret;
1602}
1603
1604static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1605 struct ethtool_drvinfo *drvinfo)
1606{
1607 strscpy(drvinfo->driver, mv643xx_eth_driver_name,
1608 sizeof(drvinfo->driver));
1609 strscpy(drvinfo->version, mv643xx_eth_driver_version,
1610 sizeof(drvinfo->version));
1611 strscpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
1612 strscpy(drvinfo->bus_info, "platform", sizeof(drvinfo->bus_info));
1613}
1614
1615static int mv643xx_eth_get_coalesce(struct net_device *dev,
1616 struct ethtool_coalesce *ec,
1617 struct kernel_ethtool_coalesce *kernel_coal,
1618 struct netlink_ext_ack *extack)
1619{
1620 struct mv643xx_eth_private *mp = netdev_priv(dev);
1621
1622 ec->rx_coalesce_usecs = get_rx_coal(mp);
1623 ec->tx_coalesce_usecs = get_tx_coal(mp);
1624
1625 return 0;
1626}
1627
1628static int mv643xx_eth_set_coalesce(struct net_device *dev,
1629 struct ethtool_coalesce *ec,
1630 struct kernel_ethtool_coalesce *kernel_coal,
1631 struct netlink_ext_ack *extack)
1632{
1633 struct mv643xx_eth_private *mp = netdev_priv(dev);
1634
1635 set_rx_coal(mp, ec->rx_coalesce_usecs);
1636 set_tx_coal(mp, ec->tx_coalesce_usecs);
1637
1638 return 0;
1639}
1640
1641static void
1642mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er,
1643 struct kernel_ethtool_ringparam *kernel_er,
1644 struct netlink_ext_ack *extack)
1645{
1646 struct mv643xx_eth_private *mp = netdev_priv(dev);
1647
1648 er->rx_max_pending = 4096;
1649 er->tx_max_pending = 4096;
1650
1651 er->rx_pending = mp->rx_ring_size;
1652 er->tx_pending = mp->tx_ring_size;
1653}
1654
1655static int
1656mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er,
1657 struct kernel_ethtool_ringparam *kernel_er,
1658 struct netlink_ext_ack *extack)
1659{
1660 struct mv643xx_eth_private *mp = netdev_priv(dev);
1661
1662 if (er->rx_mini_pending || er->rx_jumbo_pending)
1663 return -EINVAL;
1664
1665 mp->rx_ring_size = min(er->rx_pending, 4096U);
1666 mp->tx_ring_size = clamp_t(unsigned int, er->tx_pending,
1667 MV643XX_MAX_SKB_DESCS * 2, 4096);
1668 if (mp->tx_ring_size != er->tx_pending)
1669 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
1670 mp->tx_ring_size, er->tx_pending);
1671
1672 if (netif_running(dev)) {
1673 mv643xx_eth_stop(dev);
1674 if (mv643xx_eth_open(dev)) {
1675 netdev_err(dev,
1676 "fatal error on re-opening device after ring param change\n");
1677 return -ENOMEM;
1678 }
1679 }
1680
1681 return 0;
1682}
1683
1684
1685static int
1686mv643xx_eth_set_features(struct net_device *dev, netdev_features_t features)
1687{
1688 struct mv643xx_eth_private *mp = netdev_priv(dev);
1689 bool rx_csum = features & NETIF_F_RXCSUM;
1690
1691 wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1692
1693 return 0;
1694}
1695
1696static void mv643xx_eth_get_strings(struct net_device *dev,
1697 uint32_t stringset, uint8_t *data)
1698{
1699 int i;
1700
1701 if (stringset == ETH_SS_STATS)
1702 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++)
1703 ethtool_puts(&data, mv643xx_eth_stats[i].stat_string);
1704}
1705
1706static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1707 struct ethtool_stats *stats,
1708 uint64_t *data)
1709{
1710 struct mv643xx_eth_private *mp = netdev_priv(dev);
1711 int i;
1712
1713 mv643xx_eth_get_stats(dev);
1714 mib_counters_update(mp);
1715
1716 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1717 const struct mv643xx_eth_stats *stat;
1718 void *p;
1719
1720 stat = mv643xx_eth_stats + i;
1721
1722 if (stat->netdev_off >= 0)
1723 p = ((void *)mp->dev) + stat->netdev_off;
1724 else
1725 p = ((void *)mp) + stat->mp_off;
1726
1727 data[i] = (stat->sizeof_stat == 8) ?
1728 *(uint64_t *)p : *(uint32_t *)p;
1729 }
1730}
1731
1732static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1733{
1734 if (sset == ETH_SS_STATS)
1735 return ARRAY_SIZE(mv643xx_eth_stats);
1736
1737 return -EOPNOTSUPP;
1738}
1739
1740static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1741 .supported_coalesce_params = ETHTOOL_COALESCE_USECS,
1742 .get_drvinfo = mv643xx_eth_get_drvinfo,
1743 .nway_reset = phy_ethtool_nway_reset,
1744 .get_link = ethtool_op_get_link,
1745 .get_coalesce = mv643xx_eth_get_coalesce,
1746 .set_coalesce = mv643xx_eth_set_coalesce,
1747 .get_ringparam = mv643xx_eth_get_ringparam,
1748 .set_ringparam = mv643xx_eth_set_ringparam,
1749 .get_strings = mv643xx_eth_get_strings,
1750 .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1751 .get_sset_count = mv643xx_eth_get_sset_count,
1752 .get_ts_info = ethtool_op_get_ts_info,
1753 .get_wol = mv643xx_eth_get_wol,
1754 .set_wol = mv643xx_eth_set_wol,
1755 .get_link_ksettings = mv643xx_eth_get_link_ksettings,
1756 .set_link_ksettings = mv643xx_eth_set_link_ksettings,
1757};
1758
1759
1760/* address handling *********************************************************/
1761static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1762{
1763 unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1764 unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1765
1766 addr[0] = (mac_h >> 24) & 0xff;
1767 addr[1] = (mac_h >> 16) & 0xff;
1768 addr[2] = (mac_h >> 8) & 0xff;
1769 addr[3] = mac_h & 0xff;
1770 addr[4] = (mac_l >> 8) & 0xff;
1771 addr[5] = mac_l & 0xff;
1772}
1773
1774static void uc_addr_set(struct mv643xx_eth_private *mp, const u8 *addr)
1775{
1776 wrlp(mp, MAC_ADDR_HIGH,
1777 (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1778 wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1779}
1780
1781static u32 uc_addr_filter_mask(struct net_device *dev)
1782{
1783 struct netdev_hw_addr *ha;
1784 u32 nibbles;
1785
1786 if (dev->flags & IFF_PROMISC)
1787 return 0;
1788
1789 nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1790 netdev_for_each_uc_addr(ha, dev) {
1791 if (memcmp(dev->dev_addr, ha->addr, 5))
1792 return 0;
1793 if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
1794 return 0;
1795
1796 nibbles |= 1 << (ha->addr[5] & 0x0f);
1797 }
1798
1799 return nibbles;
1800}
1801
1802static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1803{
1804 struct mv643xx_eth_private *mp = netdev_priv(dev);
1805 u32 port_config;
1806 u32 nibbles;
1807 int i;
1808
1809 uc_addr_set(mp, dev->dev_addr);
1810
1811 port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
1812
1813 nibbles = uc_addr_filter_mask(dev);
1814 if (!nibbles) {
1815 port_config |= UNICAST_PROMISCUOUS_MODE;
1816 nibbles = 0xffff;
1817 }
1818
1819 for (i = 0; i < 16; i += 4) {
1820 int off = UNICAST_TABLE(mp->port_num) + i;
1821 u32 v;
1822
1823 v = 0;
1824 if (nibbles & 1)
1825 v |= 0x00000001;
1826 if (nibbles & 2)
1827 v |= 0x00000100;
1828 if (nibbles & 4)
1829 v |= 0x00010000;
1830 if (nibbles & 8)
1831 v |= 0x01000000;
1832 nibbles >>= 4;
1833
1834 wrl(mp, off, v);
1835 }
1836
1837 wrlp(mp, PORT_CONFIG, port_config);
1838}
1839
1840static int addr_crc(unsigned char *addr)
1841{
1842 int crc = 0;
1843 int i;
1844
1845 for (i = 0; i < 6; i++) {
1846 int j;
1847
1848 crc = (crc ^ addr[i]) << 8;
1849 for (j = 7; j >= 0; j--) {
1850 if (crc & (0x100 << j))
1851 crc ^= 0x107 << j;
1852 }
1853 }
1854
1855 return crc;
1856}
1857
1858static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1859{
1860 struct mv643xx_eth_private *mp = netdev_priv(dev);
1861 u32 *mc_spec;
1862 u32 *mc_other;
1863 struct netdev_hw_addr *ha;
1864 int i;
1865
1866 if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI))
1867 goto promiscuous;
1868
1869 /* Allocate both mc_spec and mc_other tables */
1870 mc_spec = kcalloc(128, sizeof(u32), GFP_ATOMIC);
1871 if (!mc_spec)
1872 goto promiscuous;
1873 mc_other = &mc_spec[64];
1874
1875 netdev_for_each_mc_addr(ha, dev) {
1876 u8 *a = ha->addr;
1877 u32 *table;
1878 u8 entry;
1879
1880 if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1881 table = mc_spec;
1882 entry = a[5];
1883 } else {
1884 table = mc_other;
1885 entry = addr_crc(a);
1886 }
1887
1888 table[entry >> 2] |= 1 << (8 * (entry & 3));
1889 }
1890
1891 for (i = 0; i < 64; i++) {
1892 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1893 mc_spec[i]);
1894 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1895 mc_other[i]);
1896 }
1897
1898 kfree(mc_spec);
1899 return;
1900
1901promiscuous:
1902 for (i = 0; i < 64; i++) {
1903 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1904 0x01010101u);
1905 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1906 0x01010101u);
1907 }
1908}
1909
1910static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1911{
1912 mv643xx_eth_program_unicast_filter(dev);
1913 mv643xx_eth_program_multicast_filter(dev);
1914}
1915
1916static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1917{
1918 struct sockaddr *sa = addr;
1919
1920 if (!is_valid_ether_addr(sa->sa_data))
1921 return -EADDRNOTAVAIL;
1922
1923 eth_hw_addr_set(dev, sa->sa_data);
1924
1925 netif_addr_lock_bh(dev);
1926 mv643xx_eth_program_unicast_filter(dev);
1927 netif_addr_unlock_bh(dev);
1928
1929 return 0;
1930}
1931
1932
1933/* rx/tx queue initialisation ***********************************************/
1934static int rxq_init(struct mv643xx_eth_private *mp, int index)
1935{
1936 struct rx_queue *rxq = mp->rxq + index;
1937 struct rx_desc *rx_desc;
1938 int size;
1939 int i;
1940
1941 rxq->index = index;
1942
1943 rxq->rx_ring_size = mp->rx_ring_size;
1944
1945 rxq->rx_desc_count = 0;
1946 rxq->rx_curr_desc = 0;
1947 rxq->rx_used_desc = 0;
1948
1949 size = rxq->rx_ring_size * sizeof(struct rx_desc);
1950
1951 if (index == 0 && size <= mp->rx_desc_sram_size) {
1952 rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1953 mp->rx_desc_sram_size);
1954 rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1955 } else {
1956 rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1957 size, &rxq->rx_desc_dma,
1958 GFP_KERNEL);
1959 }
1960
1961 if (rxq->rx_desc_area == NULL) {
1962 netdev_err(mp->dev,
1963 "can't allocate rx ring (%d bytes)\n", size);
1964 goto out;
1965 }
1966 memset(rxq->rx_desc_area, 0, size);
1967
1968 rxq->rx_desc_area_size = size;
1969 rxq->rx_skb = kcalloc(rxq->rx_ring_size, sizeof(*rxq->rx_skb),
1970 GFP_KERNEL);
1971 if (rxq->rx_skb == NULL)
1972 goto out_free;
1973
1974 rx_desc = rxq->rx_desc_area;
1975 for (i = 0; i < rxq->rx_ring_size; i++) {
1976 int nexti;
1977
1978 nexti = i + 1;
1979 if (nexti == rxq->rx_ring_size)
1980 nexti = 0;
1981
1982 rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1983 nexti * sizeof(struct rx_desc);
1984 }
1985
1986 return 0;
1987
1988
1989out_free:
1990 if (index == 0 && size <= mp->rx_desc_sram_size)
1991 iounmap(rxq->rx_desc_area);
1992 else
1993 dma_free_coherent(mp->dev->dev.parent, size,
1994 rxq->rx_desc_area,
1995 rxq->rx_desc_dma);
1996
1997out:
1998 return -ENOMEM;
1999}
2000
2001static void rxq_deinit(struct rx_queue *rxq)
2002{
2003 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
2004 int i;
2005
2006 rxq_disable(rxq);
2007
2008 for (i = 0; i < rxq->rx_ring_size; i++) {
2009 if (rxq->rx_skb[i]) {
2010 dev_consume_skb_any(rxq->rx_skb[i]);
2011 rxq->rx_desc_count--;
2012 }
2013 }
2014
2015 if (rxq->rx_desc_count) {
2016 netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
2017 rxq->rx_desc_count);
2018 }
2019
2020 if (rxq->index == 0 &&
2021 rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
2022 iounmap(rxq->rx_desc_area);
2023 else
2024 dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
2025 rxq->rx_desc_area, rxq->rx_desc_dma);
2026
2027 kfree(rxq->rx_skb);
2028}
2029
2030static int txq_init(struct mv643xx_eth_private *mp, int index)
2031{
2032 struct tx_queue *txq = mp->txq + index;
2033 struct tx_desc *tx_desc;
2034 int size;
2035 int ret;
2036 int i;
2037
2038 txq->index = index;
2039
2040 txq->tx_ring_size = mp->tx_ring_size;
2041
2042 /* A queue must always have room for at least one skb.
2043 * Therefore, stop the queue when the free entries reaches
2044 * the maximum number of descriptors per skb.
2045 */
2046 txq->tx_stop_threshold = txq->tx_ring_size - MV643XX_MAX_SKB_DESCS;
2047 txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
2048
2049 txq->tx_desc_count = 0;
2050 txq->tx_curr_desc = 0;
2051 txq->tx_used_desc = 0;
2052
2053 size = txq->tx_ring_size * sizeof(struct tx_desc);
2054
2055 if (index == 0 && size <= mp->tx_desc_sram_size) {
2056 txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
2057 mp->tx_desc_sram_size);
2058 txq->tx_desc_dma = mp->tx_desc_sram_addr;
2059 } else {
2060 txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
2061 size, &txq->tx_desc_dma,
2062 GFP_KERNEL);
2063 }
2064
2065 if (txq->tx_desc_area == NULL) {
2066 netdev_err(mp->dev,
2067 "can't allocate tx ring (%d bytes)\n", size);
2068 return -ENOMEM;
2069 }
2070 memset(txq->tx_desc_area, 0, size);
2071
2072 txq->tx_desc_area_size = size;
2073
2074 tx_desc = txq->tx_desc_area;
2075 for (i = 0; i < txq->tx_ring_size; i++) {
2076 struct tx_desc *txd = tx_desc + i;
2077 int nexti;
2078
2079 nexti = i + 1;
2080 if (nexti == txq->tx_ring_size)
2081 nexti = 0;
2082
2083 txd->cmd_sts = 0;
2084 txd->next_desc_ptr = txq->tx_desc_dma +
2085 nexti * sizeof(struct tx_desc);
2086 }
2087
2088 txq->tx_desc_mapping = kcalloc(txq->tx_ring_size, sizeof(char),
2089 GFP_KERNEL);
2090 if (!txq->tx_desc_mapping) {
2091 ret = -ENOMEM;
2092 goto err_free_desc_area;
2093 }
2094
2095 /* Allocate DMA buffers for TSO MAC/IP/TCP headers */
2096 txq->tso_hdrs = dma_alloc_coherent(mp->dev->dev.parent,
2097 txq->tx_ring_size * TSO_HEADER_SIZE,
2098 &txq->tso_hdrs_dma, GFP_KERNEL);
2099 if (txq->tso_hdrs == NULL) {
2100 ret = -ENOMEM;
2101 goto err_free_desc_mapping;
2102 }
2103 skb_queue_head_init(&txq->tx_skb);
2104
2105 return 0;
2106
2107err_free_desc_mapping:
2108 kfree(txq->tx_desc_mapping);
2109err_free_desc_area:
2110 if (index == 0 && size <= mp->tx_desc_sram_size)
2111 iounmap(txq->tx_desc_area);
2112 else
2113 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2114 txq->tx_desc_area, txq->tx_desc_dma);
2115 return ret;
2116}
2117
2118static void txq_deinit(struct tx_queue *txq)
2119{
2120 struct mv643xx_eth_private *mp = txq_to_mp(txq);
2121
2122 txq_disable(txq);
2123 txq_reclaim(txq, txq->tx_ring_size, 1);
2124
2125 BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2126
2127 if (txq->index == 0 &&
2128 txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2129 iounmap(txq->tx_desc_area);
2130 else
2131 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2132 txq->tx_desc_area, txq->tx_desc_dma);
2133 kfree(txq->tx_desc_mapping);
2134
2135 if (txq->tso_hdrs)
2136 dma_free_coherent(mp->dev->dev.parent,
2137 txq->tx_ring_size * TSO_HEADER_SIZE,
2138 txq->tso_hdrs, txq->tso_hdrs_dma);
2139}
2140
2141
2142/* netdev ops and related ***************************************************/
2143static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2144{
2145 u32 int_cause;
2146 u32 int_cause_ext;
2147
2148 int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
2149 if (int_cause == 0)
2150 return 0;
2151
2152 int_cause_ext = 0;
2153 if (int_cause & INT_EXT) {
2154 int_cause &= ~INT_EXT;
2155 int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2156 }
2157
2158 if (int_cause) {
2159 wrlp(mp, INT_CAUSE, ~int_cause);
2160 mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2161 ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2162 mp->work_rx |= (int_cause & INT_RX) >> 2;
2163 }
2164
2165 int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2166 if (int_cause_ext) {
2167 wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2168 if (int_cause_ext & INT_EXT_LINK_PHY)
2169 mp->work_link = 1;
2170 mp->work_tx |= int_cause_ext & INT_EXT_TX;
2171 }
2172
2173 return 1;
2174}
2175
2176static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2177{
2178 struct net_device *dev = (struct net_device *)dev_id;
2179 struct mv643xx_eth_private *mp = netdev_priv(dev);
2180
2181 if (unlikely(!mv643xx_eth_collect_events(mp)))
2182 return IRQ_NONE;
2183
2184 wrlp(mp, INT_MASK, 0);
2185 napi_schedule(&mp->napi);
2186
2187 return IRQ_HANDLED;
2188}
2189
2190static void handle_link_event(struct mv643xx_eth_private *mp)
2191{
2192 struct net_device *dev = mp->dev;
2193 u32 port_status;
2194 int speed;
2195 int duplex;
2196 int fc;
2197
2198 port_status = rdlp(mp, PORT_STATUS);
2199 if (!(port_status & LINK_UP)) {
2200 if (netif_carrier_ok(dev)) {
2201 int i;
2202
2203 netdev_info(dev, "link down\n");
2204
2205 netif_carrier_off(dev);
2206
2207 for (i = 0; i < mp->txq_count; i++) {
2208 struct tx_queue *txq = mp->txq + i;
2209
2210 txq_reclaim(txq, txq->tx_ring_size, 1);
2211 txq_reset_hw_ptr(txq);
2212 }
2213 }
2214 return;
2215 }
2216
2217 switch (port_status & PORT_SPEED_MASK) {
2218 case PORT_SPEED_10:
2219 speed = 10;
2220 break;
2221 case PORT_SPEED_100:
2222 speed = 100;
2223 break;
2224 case PORT_SPEED_1000:
2225 speed = 1000;
2226 break;
2227 default:
2228 speed = -1;
2229 break;
2230 }
2231 duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2232 fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2233
2234 netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
2235 speed, duplex ? "full" : "half", fc ? "en" : "dis");
2236
2237 if (!netif_carrier_ok(dev))
2238 netif_carrier_on(dev);
2239}
2240
2241static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2242{
2243 struct mv643xx_eth_private *mp;
2244 int work_done;
2245
2246 mp = container_of(napi, struct mv643xx_eth_private, napi);
2247
2248 if (unlikely(mp->oom)) {
2249 mp->oom = 0;
2250 del_timer(&mp->rx_oom);
2251 }
2252
2253 work_done = 0;
2254 while (work_done < budget) {
2255 u8 queue_mask;
2256 int queue;
2257 int work_tbd;
2258
2259 if (mp->work_link) {
2260 mp->work_link = 0;
2261 handle_link_event(mp);
2262 work_done++;
2263 continue;
2264 }
2265
2266 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2267 if (likely(!mp->oom))
2268 queue_mask |= mp->work_rx_refill;
2269
2270 if (!queue_mask) {
2271 if (mv643xx_eth_collect_events(mp))
2272 continue;
2273 break;
2274 }
2275
2276 queue = fls(queue_mask) - 1;
2277 queue_mask = 1 << queue;
2278
2279 work_tbd = budget - work_done;
2280 if (work_tbd > 16)
2281 work_tbd = 16;
2282
2283 if (mp->work_tx_end & queue_mask) {
2284 txq_kick(mp->txq + queue);
2285 } else if (mp->work_tx & queue_mask) {
2286 work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2287 txq_maybe_wake(mp->txq + queue);
2288 } else if (mp->work_rx & queue_mask) {
2289 work_done += rxq_process(mp->rxq + queue, work_tbd);
2290 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2291 work_done += rxq_refill(mp->rxq + queue, work_tbd);
2292 } else {
2293 BUG();
2294 }
2295 }
2296
2297 if (work_done < budget) {
2298 if (mp->oom)
2299 mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2300 napi_complete_done(napi, work_done);
2301 wrlp(mp, INT_MASK, mp->int_mask);
2302 }
2303
2304 return work_done;
2305}
2306
2307static inline void oom_timer_wrapper(struct timer_list *t)
2308{
2309 struct mv643xx_eth_private *mp = from_timer(mp, t, rx_oom);
2310
2311 napi_schedule(&mp->napi);
2312}
2313
2314static void port_start(struct mv643xx_eth_private *mp)
2315{
2316 struct net_device *dev = mp->dev;
2317 u32 pscr;
2318 int i;
2319
2320 /*
2321 * Perform PHY reset, if there is a PHY.
2322 */
2323 if (dev->phydev) {
2324 struct ethtool_link_ksettings cmd;
2325
2326 mv643xx_eth_get_link_ksettings(dev, &cmd);
2327 phy_init_hw(dev->phydev);
2328 mv643xx_eth_set_link_ksettings(
2329 dev, (const struct ethtool_link_ksettings *)&cmd);
2330 phy_start(dev->phydev);
2331 }
2332
2333 /*
2334 * Configure basic link parameters.
2335 */
2336 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2337
2338 pscr |= SERIAL_PORT_ENABLE;
2339 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2340
2341 pscr |= DO_NOT_FORCE_LINK_FAIL;
2342 if (!dev->phydev)
2343 pscr |= FORCE_LINK_PASS;
2344 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2345
2346 /*
2347 * Configure TX path and queues.
2348 */
2349 tx_set_rate(mp, 1000000000, 16777216);
2350 for (i = 0; i < mp->txq_count; i++) {
2351 struct tx_queue *txq = mp->txq + i;
2352
2353 txq_reset_hw_ptr(txq);
2354 txq_set_rate(txq, 1000000000, 16777216);
2355 txq_set_fixed_prio_mode(txq);
2356 }
2357
2358 /*
2359 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2360 * frames to RX queue #0, and include the pseudo-header when
2361 * calculating receive checksums.
2362 */
2363 mv643xx_eth_set_features(mp->dev, mp->dev->features);
2364
2365 /*
2366 * Treat BPDUs as normal multicasts, and disable partition mode.
2367 */
2368 wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2369
2370 /*
2371 * Add configured unicast addresses to address filter table.
2372 */
2373 mv643xx_eth_program_unicast_filter(mp->dev);
2374
2375 /*
2376 * Enable the receive queues.
2377 */
2378 for (i = 0; i < mp->rxq_count; i++) {
2379 struct rx_queue *rxq = mp->rxq + i;
2380 u32 addr;
2381
2382 addr = (u32)rxq->rx_desc_dma;
2383 addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2384 wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2385
2386 rxq_enable(rxq);
2387 }
2388}
2389
2390static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2391{
2392 int skb_size;
2393
2394 /*
2395 * Reserve 2+14 bytes for an ethernet header (the hardware
2396 * automatically prepends 2 bytes of dummy data to each
2397 * received packet), 16 bytes for up to four VLAN tags, and
2398 * 4 bytes for the trailing FCS -- 36 bytes total.
2399 */
2400 skb_size = mp->dev->mtu + 36;
2401
2402 /*
2403 * Make sure that the skb size is a multiple of 8 bytes, as
2404 * the lower three bits of the receive descriptor's buffer
2405 * size field are ignored by the hardware.
2406 */
2407 mp->skb_size = (skb_size + 7) & ~7;
2408
2409 /*
2410 * If NET_SKB_PAD is smaller than a cache line,
2411 * netdev_alloc_skb() will cause skb->data to be misaligned
2412 * to a cache line boundary. If this is the case, include
2413 * some extra space to allow re-aligning the data area.
2414 */
2415 mp->skb_size += SKB_DMA_REALIGN;
2416}
2417
2418static int mv643xx_eth_open(struct net_device *dev)
2419{
2420 struct mv643xx_eth_private *mp = netdev_priv(dev);
2421 int err;
2422 int i;
2423
2424 wrlp(mp, INT_CAUSE, 0);
2425 wrlp(mp, INT_CAUSE_EXT, 0);
2426 rdlp(mp, INT_CAUSE_EXT);
2427
2428 err = request_irq(dev->irq, mv643xx_eth_irq,
2429 IRQF_SHARED, dev->name, dev);
2430 if (err) {
2431 netdev_err(dev, "can't assign irq\n");
2432 return -EAGAIN;
2433 }
2434
2435 mv643xx_eth_recalc_skb_size(mp);
2436
2437 napi_enable(&mp->napi);
2438
2439 mp->int_mask = INT_EXT;
2440
2441 for (i = 0; i < mp->rxq_count; i++) {
2442 err = rxq_init(mp, i);
2443 if (err) {
2444 while (--i >= 0)
2445 rxq_deinit(mp->rxq + i);
2446 goto out;
2447 }
2448
2449 rxq_refill(mp->rxq + i, INT_MAX);
2450 mp->int_mask |= INT_RX_0 << i;
2451 }
2452
2453 if (mp->oom) {
2454 mp->rx_oom.expires = jiffies + (HZ / 10);
2455 add_timer(&mp->rx_oom);
2456 }
2457
2458 for (i = 0; i < mp->txq_count; i++) {
2459 err = txq_init(mp, i);
2460 if (err) {
2461 while (--i >= 0)
2462 txq_deinit(mp->txq + i);
2463 goto out_free;
2464 }
2465 mp->int_mask |= INT_TX_END_0 << i;
2466 }
2467
2468 add_timer(&mp->mib_counters_timer);
2469 port_start(mp);
2470
2471 wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2472 wrlp(mp, INT_MASK, mp->int_mask);
2473
2474 return 0;
2475
2476
2477out_free:
2478 for (i = 0; i < mp->rxq_count; i++)
2479 rxq_deinit(mp->rxq + i);
2480out:
2481 napi_disable(&mp->napi);
2482 free_irq(dev->irq, dev);
2483
2484 return err;
2485}
2486
2487static void port_reset(struct mv643xx_eth_private *mp)
2488{
2489 unsigned int data;
2490 int i;
2491
2492 for (i = 0; i < mp->rxq_count; i++)
2493 rxq_disable(mp->rxq + i);
2494 for (i = 0; i < mp->txq_count; i++)
2495 txq_disable(mp->txq + i);
2496
2497 while (1) {
2498 u32 ps = rdlp(mp, PORT_STATUS);
2499
2500 if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2501 break;
2502 udelay(10);
2503 }
2504
2505 /* Reset the Enable bit in the Configuration Register */
2506 data = rdlp(mp, PORT_SERIAL_CONTROL);
2507 data &= ~(SERIAL_PORT_ENABLE |
2508 DO_NOT_FORCE_LINK_FAIL |
2509 FORCE_LINK_PASS);
2510 wrlp(mp, PORT_SERIAL_CONTROL, data);
2511}
2512
2513static int mv643xx_eth_stop(struct net_device *dev)
2514{
2515 struct mv643xx_eth_private *mp = netdev_priv(dev);
2516 int i;
2517
2518 wrlp(mp, INT_MASK_EXT, 0x00000000);
2519 wrlp(mp, INT_MASK, 0x00000000);
2520 rdlp(mp, INT_MASK);
2521
2522 napi_disable(&mp->napi);
2523
2524 del_timer_sync(&mp->rx_oom);
2525
2526 netif_carrier_off(dev);
2527 if (dev->phydev)
2528 phy_stop(dev->phydev);
2529 free_irq(dev->irq, dev);
2530
2531 port_reset(mp);
2532 mv643xx_eth_get_stats(dev);
2533 mib_counters_update(mp);
2534 del_timer_sync(&mp->mib_counters_timer);
2535
2536 for (i = 0; i < mp->rxq_count; i++)
2537 rxq_deinit(mp->rxq + i);
2538 for (i = 0; i < mp->txq_count; i++)
2539 txq_deinit(mp->txq + i);
2540
2541 return 0;
2542}
2543
2544static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2545{
2546 int ret;
2547
2548 if (!dev->phydev)
2549 return -ENOTSUPP;
2550
2551 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
2552 if (!ret)
2553 mv643xx_eth_adjust_link(dev);
2554 return ret;
2555}
2556
2557static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2558{
2559 struct mv643xx_eth_private *mp = netdev_priv(dev);
2560
2561 WRITE_ONCE(dev->mtu, new_mtu);
2562 mv643xx_eth_recalc_skb_size(mp);
2563 tx_set_rate(mp, 1000000000, 16777216);
2564
2565 if (!netif_running(dev))
2566 return 0;
2567
2568 /*
2569 * Stop and then re-open the interface. This will allocate RX
2570 * skbs of the new MTU.
2571 * There is a possible danger that the open will not succeed,
2572 * due to memory being full.
2573 */
2574 mv643xx_eth_stop(dev);
2575 if (mv643xx_eth_open(dev)) {
2576 netdev_err(dev,
2577 "fatal error on re-opening device after MTU change\n");
2578 }
2579
2580 return 0;
2581}
2582
2583static void tx_timeout_task(struct work_struct *ugly)
2584{
2585 struct mv643xx_eth_private *mp;
2586
2587 mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2588 if (netif_running(mp->dev)) {
2589 netif_tx_stop_all_queues(mp->dev);
2590 port_reset(mp);
2591 port_start(mp);
2592 netif_tx_wake_all_queues(mp->dev);
2593 }
2594}
2595
2596static void mv643xx_eth_tx_timeout(struct net_device *dev, unsigned int txqueue)
2597{
2598 struct mv643xx_eth_private *mp = netdev_priv(dev);
2599
2600 netdev_info(dev, "tx timeout\n");
2601
2602 schedule_work(&mp->tx_timeout_task);
2603}
2604
2605#ifdef CONFIG_NET_POLL_CONTROLLER
2606static void mv643xx_eth_netpoll(struct net_device *dev)
2607{
2608 struct mv643xx_eth_private *mp = netdev_priv(dev);
2609
2610 wrlp(mp, INT_MASK, 0x00000000);
2611 rdlp(mp, INT_MASK);
2612
2613 mv643xx_eth_irq(dev->irq, dev);
2614
2615 wrlp(mp, INT_MASK, mp->int_mask);
2616}
2617#endif
2618
2619
2620/* platform glue ************************************************************/
2621static void
2622mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2623 const struct mbus_dram_target_info *dram)
2624{
2625 void __iomem *base = msp->base;
2626 u32 win_enable;
2627 u32 win_protect;
2628 int i;
2629
2630 for (i = 0; i < 6; i++) {
2631 writel(0, base + WINDOW_BASE(i));
2632 writel(0, base + WINDOW_SIZE(i));
2633 if (i < 4)
2634 writel(0, base + WINDOW_REMAP_HIGH(i));
2635 }
2636
2637 win_enable = 0x3f;
2638 win_protect = 0;
2639
2640 for (i = 0; i < dram->num_cs; i++) {
2641 const struct mbus_dram_window *cs = dram->cs + i;
2642
2643 writel((cs->base & 0xffff0000) |
2644 (cs->mbus_attr << 8) |
2645 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2646 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2647
2648 win_enable &= ~(1 << i);
2649 win_protect |= 3 << (2 * i);
2650 }
2651
2652 writel(win_enable, base + WINDOW_BAR_ENABLE);
2653 msp->win_protect = win_protect;
2654}
2655
2656static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2657{
2658 /*
2659 * Check whether we have a 14-bit coal limit field in bits
2660 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2661 * SDMA config register.
2662 */
2663 writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2664 if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2665 msp->extended_rx_coal_limit = 1;
2666 else
2667 msp->extended_rx_coal_limit = 0;
2668
2669 /*
2670 * Check whether the MAC supports TX rate control, and if
2671 * yes, whether its associated registers are in the old or
2672 * the new place.
2673 */
2674 writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2675 if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2676 msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2677 } else {
2678 writel(7, msp->base + 0x0400 + TX_BW_RATE);
2679 if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2680 msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2681 else
2682 msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2683 }
2684}
2685
2686#if defined(CONFIG_OF)
2687static const struct of_device_id mv643xx_eth_shared_ids[] = {
2688 { .compatible = "marvell,orion-eth", },
2689 { .compatible = "marvell,kirkwood-eth", },
2690 { }
2691};
2692MODULE_DEVICE_TABLE(of, mv643xx_eth_shared_ids);
2693#endif
2694
2695#ifdef CONFIG_OF_IRQ
2696#define mv643xx_eth_property(_np, _name, _v) \
2697 do { \
2698 u32 tmp; \
2699 if (!of_property_read_u32(_np, "marvell," _name, &tmp)) \
2700 _v = tmp; \
2701 } while (0)
2702
2703static struct platform_device *port_platdev[3];
2704
2705static void mv643xx_eth_shared_of_remove(void)
2706{
2707 struct mv643xx_eth_platform_data *pd;
2708 int n;
2709
2710 for (n = 0; n < 3; n++) {
2711 if (!port_platdev[n])
2712 continue;
2713 pd = dev_get_platdata(&port_platdev[n]->dev);
2714 if (pd)
2715 of_node_put(pd->phy_node);
2716 platform_device_del(port_platdev[n]);
2717 port_platdev[n] = NULL;
2718 }
2719}
2720
2721static int mv643xx_eth_shared_of_add_port(struct platform_device *pdev,
2722 struct device_node *pnp)
2723{
2724 struct platform_device *ppdev;
2725 struct mv643xx_eth_platform_data ppd;
2726 struct resource res;
2727 int ret;
2728 int dev_num = 0;
2729
2730 memset(&ppd, 0, sizeof(ppd));
2731 ppd.shared = pdev;
2732
2733 memset(&res, 0, sizeof(res));
2734 if (of_irq_to_resource(pnp, 0, &res) <= 0) {
2735 dev_err(&pdev->dev, "missing interrupt on %pOFn\n", pnp);
2736 return -EINVAL;
2737 }
2738
2739 if (of_property_read_u32(pnp, "reg", &ppd.port_number)) {
2740 dev_err(&pdev->dev, "missing reg property on %pOFn\n", pnp);
2741 return -EINVAL;
2742 }
2743
2744 if (ppd.port_number >= 3) {
2745 dev_err(&pdev->dev, "invalid reg property on %pOFn\n", pnp);
2746 return -EINVAL;
2747 }
2748
2749 while (dev_num < 3 && port_platdev[dev_num])
2750 dev_num++;
2751
2752 if (dev_num == 3) {
2753 dev_err(&pdev->dev, "too many ports registered\n");
2754 return -EINVAL;
2755 }
2756
2757 ret = of_get_mac_address(pnp, ppd.mac_addr);
2758 if (ret == -EPROBE_DEFER)
2759 return ret;
2760
2761 mv643xx_eth_property(pnp, "tx-queue-size", ppd.tx_queue_size);
2762 mv643xx_eth_property(pnp, "tx-sram-addr", ppd.tx_sram_addr);
2763 mv643xx_eth_property(pnp, "tx-sram-size", ppd.tx_sram_size);
2764 mv643xx_eth_property(pnp, "rx-queue-size", ppd.rx_queue_size);
2765 mv643xx_eth_property(pnp, "rx-sram-addr", ppd.rx_sram_addr);
2766 mv643xx_eth_property(pnp, "rx-sram-size", ppd.rx_sram_size);
2767
2768 of_get_phy_mode(pnp, &ppd.interface);
2769
2770 ppd.phy_node = of_parse_phandle(pnp, "phy-handle", 0);
2771 if (!ppd.phy_node) {
2772 ppd.phy_addr = MV643XX_ETH_PHY_NONE;
2773 of_property_read_u32(pnp, "speed", &ppd.speed);
2774 of_property_read_u32(pnp, "duplex", &ppd.duplex);
2775 }
2776
2777 ppdev = platform_device_alloc(MV643XX_ETH_NAME, dev_num);
2778 if (!ppdev) {
2779 ret = -ENOMEM;
2780 goto put_err;
2781 }
2782 ppdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
2783 ppdev->dev.of_node = pnp;
2784
2785 ret = platform_device_add_resources(ppdev, &res, 1);
2786 if (ret)
2787 goto port_err;
2788
2789 ret = platform_device_add_data(ppdev, &ppd, sizeof(ppd));
2790 if (ret)
2791 goto port_err;
2792
2793 ret = platform_device_add(ppdev);
2794 if (ret)
2795 goto port_err;
2796
2797 port_platdev[dev_num] = ppdev;
2798
2799 return 0;
2800
2801port_err:
2802 platform_device_put(ppdev);
2803put_err:
2804 of_node_put(ppd.phy_node);
2805 return ret;
2806}
2807
2808static int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2809{
2810 struct mv643xx_eth_shared_platform_data *pd;
2811 struct device_node *np = pdev->dev.of_node;
2812 int ret;
2813
2814 /* bail out if not registered from DT */
2815 if (!np)
2816 return 0;
2817
2818 pd = devm_kzalloc(&pdev->dev, sizeof(*pd), GFP_KERNEL);
2819 if (!pd)
2820 return -ENOMEM;
2821 pdev->dev.platform_data = pd;
2822
2823 mv643xx_eth_property(np, "tx-checksum-limit", pd->tx_csum_limit);
2824
2825 for_each_available_child_of_node_scoped(np, pnp) {
2826 ret = mv643xx_eth_shared_of_add_port(pdev, pnp);
2827 if (ret) {
2828 mv643xx_eth_shared_of_remove();
2829 return ret;
2830 }
2831 }
2832 return 0;
2833}
2834
2835#else
2836static inline int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2837{
2838 return 0;
2839}
2840
2841static inline void mv643xx_eth_shared_of_remove(void)
2842{
2843}
2844#endif
2845
2846static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2847{
2848 static int mv643xx_eth_version_printed;
2849 struct mv643xx_eth_shared_platform_data *pd;
2850 struct mv643xx_eth_shared_private *msp;
2851 const struct mbus_dram_target_info *dram;
2852 int ret;
2853
2854 if (!mv643xx_eth_version_printed++)
2855 pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
2856 mv643xx_eth_driver_version);
2857
2858 msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
2859 if (msp == NULL)
2860 return -ENOMEM;
2861 platform_set_drvdata(pdev, msp);
2862
2863 msp->base = devm_platform_ioremap_resource(pdev, 0);
2864 if (IS_ERR(msp->base))
2865 return PTR_ERR(msp->base);
2866
2867 msp->clk = devm_clk_get_optional_enabled(&pdev->dev, NULL);
2868 if (IS_ERR(msp->clk))
2869 return PTR_ERR(msp->clk);
2870
2871 /*
2872 * (Re-)program MBUS remapping windows if we are asked to.
2873 */
2874 dram = mv_mbus_dram_info();
2875 if (dram)
2876 mv643xx_eth_conf_mbus_windows(msp, dram);
2877
2878 ret = mv643xx_eth_shared_of_probe(pdev);
2879 if (ret)
2880 return ret;
2881 pd = dev_get_platdata(&pdev->dev);
2882
2883 msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
2884 pd->tx_csum_limit : 9 * 1024;
2885 infer_hw_params(msp);
2886
2887 return 0;
2888}
2889
2890static void mv643xx_eth_shared_remove(struct platform_device *pdev)
2891{
2892 mv643xx_eth_shared_of_remove();
2893}
2894
2895static struct platform_driver mv643xx_eth_shared_driver = {
2896 .probe = mv643xx_eth_shared_probe,
2897 .remove = mv643xx_eth_shared_remove,
2898 .driver = {
2899 .name = MV643XX_ETH_SHARED_NAME,
2900 .of_match_table = of_match_ptr(mv643xx_eth_shared_ids),
2901 },
2902};
2903
2904static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2905{
2906 int addr_shift = 5 * mp->port_num;
2907 u32 data;
2908
2909 data = rdl(mp, PHY_ADDR);
2910 data &= ~(0x1f << addr_shift);
2911 data |= (phy_addr & 0x1f) << addr_shift;
2912 wrl(mp, PHY_ADDR, data);
2913}
2914
2915static int phy_addr_get(struct mv643xx_eth_private *mp)
2916{
2917 unsigned int data;
2918
2919 data = rdl(mp, PHY_ADDR);
2920
2921 return (data >> (5 * mp->port_num)) & 0x1f;
2922}
2923
2924static void set_params(struct mv643xx_eth_private *mp,
2925 struct mv643xx_eth_platform_data *pd)
2926{
2927 struct net_device *dev = mp->dev;
2928 unsigned int tx_ring_size;
2929
2930 if (is_valid_ether_addr(pd->mac_addr)) {
2931 eth_hw_addr_set(dev, pd->mac_addr);
2932 } else {
2933 u8 addr[ETH_ALEN];
2934
2935 uc_addr_get(mp, addr);
2936 eth_hw_addr_set(dev, addr);
2937 }
2938
2939 mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2940 if (pd->rx_queue_size)
2941 mp->rx_ring_size = pd->rx_queue_size;
2942 mp->rx_desc_sram_addr = pd->rx_sram_addr;
2943 mp->rx_desc_sram_size = pd->rx_sram_size;
2944
2945 mp->rxq_count = pd->rx_queue_count ? : 1;
2946
2947 tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2948 if (pd->tx_queue_size)
2949 tx_ring_size = pd->tx_queue_size;
2950
2951 mp->tx_ring_size = clamp_t(unsigned int, tx_ring_size,
2952 MV643XX_MAX_SKB_DESCS * 2, 4096);
2953 if (mp->tx_ring_size != tx_ring_size)
2954 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
2955 mp->tx_ring_size, tx_ring_size);
2956
2957 mp->tx_desc_sram_addr = pd->tx_sram_addr;
2958 mp->tx_desc_sram_size = pd->tx_sram_size;
2959
2960 mp->txq_count = pd->tx_queue_count ? : 1;
2961}
2962
2963static int get_phy_mode(struct mv643xx_eth_private *mp)
2964{
2965 struct device *dev = mp->dev->dev.parent;
2966 phy_interface_t iface;
2967 int err;
2968
2969 if (dev->of_node)
2970 err = of_get_phy_mode(dev->of_node, &iface);
2971
2972 /* Historical default if unspecified. We could also read/write
2973 * the interface state in the PSC1
2974 */
2975 if (!dev->of_node || err)
2976 iface = PHY_INTERFACE_MODE_GMII;
2977 return iface;
2978}
2979
2980static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2981 int phy_addr)
2982{
2983 struct phy_device *phydev;
2984 int start;
2985 int num;
2986 int i;
2987 char phy_id[MII_BUS_ID_SIZE + 3];
2988
2989 if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2990 start = phy_addr_get(mp) & 0x1f;
2991 num = 32;
2992 } else {
2993 start = phy_addr & 0x1f;
2994 num = 1;
2995 }
2996
2997 /* Attempt to connect to the PHY using orion-mdio */
2998 phydev = ERR_PTR(-ENODEV);
2999 for (i = 0; i < num; i++) {
3000 int addr = (start + i) & 0x1f;
3001
3002 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
3003 "orion-mdio-mii", addr);
3004
3005 phydev = phy_connect(mp->dev, phy_id, mv643xx_eth_adjust_link,
3006 get_phy_mode(mp));
3007 if (!IS_ERR(phydev)) {
3008 phy_addr_set(mp, addr);
3009 break;
3010 }
3011 }
3012
3013 return phydev;
3014}
3015
3016static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
3017{
3018 struct net_device *dev = mp->dev;
3019 struct phy_device *phy = dev->phydev;
3020
3021 if (speed == 0) {
3022 phy->autoneg = AUTONEG_ENABLE;
3023 phy->speed = 0;
3024 phy->duplex = 0;
3025 linkmode_copy(phy->advertising, phy->supported);
3026 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
3027 phy->advertising);
3028 } else {
3029 phy->autoneg = AUTONEG_DISABLE;
3030 linkmode_zero(phy->advertising);
3031 phy->speed = speed;
3032 phy->duplex = duplex;
3033 }
3034 phy_start_aneg(phy);
3035}
3036
3037static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
3038{
3039 struct net_device *dev = mp->dev;
3040 u32 pscr;
3041
3042 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
3043 if (pscr & SERIAL_PORT_ENABLE) {
3044 pscr &= ~SERIAL_PORT_ENABLE;
3045 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3046 }
3047
3048 pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
3049 if (!dev->phydev) {
3050 pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
3051 if (speed == SPEED_1000)
3052 pscr |= SET_GMII_SPEED_TO_1000;
3053 else if (speed == SPEED_100)
3054 pscr |= SET_MII_SPEED_TO_100;
3055
3056 pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
3057
3058 pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
3059 if (duplex == DUPLEX_FULL)
3060 pscr |= SET_FULL_DUPLEX_MODE;
3061 }
3062
3063 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3064}
3065
3066static const struct net_device_ops mv643xx_eth_netdev_ops = {
3067 .ndo_open = mv643xx_eth_open,
3068 .ndo_stop = mv643xx_eth_stop,
3069 .ndo_start_xmit = mv643xx_eth_xmit,
3070 .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
3071 .ndo_set_mac_address = mv643xx_eth_set_mac_address,
3072 .ndo_validate_addr = eth_validate_addr,
3073 .ndo_eth_ioctl = mv643xx_eth_ioctl,
3074 .ndo_change_mtu = mv643xx_eth_change_mtu,
3075 .ndo_set_features = mv643xx_eth_set_features,
3076 .ndo_tx_timeout = mv643xx_eth_tx_timeout,
3077 .ndo_get_stats = mv643xx_eth_get_stats,
3078#ifdef CONFIG_NET_POLL_CONTROLLER
3079 .ndo_poll_controller = mv643xx_eth_netpoll,
3080#endif
3081};
3082
3083static int mv643xx_eth_probe(struct platform_device *pdev)
3084{
3085 struct mv643xx_eth_platform_data *pd;
3086 struct mv643xx_eth_private *mp;
3087 struct net_device *dev;
3088 struct phy_device *phydev = NULL;
3089 u32 psc1r;
3090 int err, irq;
3091
3092 pd = dev_get_platdata(&pdev->dev);
3093 if (pd == NULL) {
3094 dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
3095 return -ENODEV;
3096 }
3097
3098 if (pd->shared == NULL) {
3099 dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
3100 return -ENODEV;
3101 }
3102
3103 dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
3104 if (!dev)
3105 return -ENOMEM;
3106
3107 SET_NETDEV_DEV(dev, &pdev->dev);
3108 mp = netdev_priv(dev);
3109 platform_set_drvdata(pdev, mp);
3110
3111 mp->shared = platform_get_drvdata(pd->shared);
3112 mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
3113 mp->port_num = pd->port_number;
3114
3115 mp->dev = dev;
3116
3117 if (of_device_is_compatible(pdev->dev.of_node,
3118 "marvell,kirkwood-eth-port")) {
3119 psc1r = rdlp(mp, PORT_SERIAL_CONTROL1);
3120
3121 /* Kirkwood resets some registers on gated clocks. Especially
3122 * CLK125_BYPASS_EN must be cleared but is not available on
3123 * all other SoCs/System Controllers using this driver.
3124 */
3125 psc1r &= ~CLK125_BYPASS_EN;
3126
3127 /* On Kirkwood with two Ethernet controllers, if both of them
3128 * have RGMII_EN disabled, the first controller will be in GMII
3129 * mode and the second one is effectively disabled, instead of
3130 * two MII interfaces.
3131 *
3132 * To enable GMII in the first controller, the second one must
3133 * also be configured (and may be enabled) with RGMII_EN
3134 * disabled too, even though it cannot be used at all.
3135 */
3136 switch (pd->interface) {
3137 /* Use internal to denote second controller being disabled */
3138 case PHY_INTERFACE_MODE_INTERNAL:
3139 case PHY_INTERFACE_MODE_MII:
3140 case PHY_INTERFACE_MODE_GMII:
3141 psc1r &= ~RGMII_EN;
3142 break;
3143 case PHY_INTERFACE_MODE_RGMII:
3144 case PHY_INTERFACE_MODE_RGMII_ID:
3145 case PHY_INTERFACE_MODE_RGMII_RXID:
3146 case PHY_INTERFACE_MODE_RGMII_TXID:
3147 psc1r |= RGMII_EN;
3148 break;
3149 default:
3150 /* Unknown; don't touch */
3151 break;
3152 }
3153
3154 wrlp(mp, PORT_SERIAL_CONTROL1, psc1r);
3155 }
3156
3157 /*
3158 * Start with a default rate, and if there is a clock, allow
3159 * it to override the default.
3160 */
3161 mp->t_clk = 133000000;
3162 mp->clk = devm_clk_get(&pdev->dev, NULL);
3163 if (!IS_ERR(mp->clk)) {
3164 clk_prepare_enable(mp->clk);
3165 mp->t_clk = clk_get_rate(mp->clk);
3166 } else if (!IS_ERR(mp->shared->clk)) {
3167 mp->t_clk = clk_get_rate(mp->shared->clk);
3168 }
3169
3170 set_params(mp, pd);
3171 netif_set_real_num_tx_queues(dev, mp->txq_count);
3172 netif_set_real_num_rx_queues(dev, mp->rxq_count);
3173
3174 err = 0;
3175 if (pd->phy_node) {
3176 phydev = of_phy_connect(mp->dev, pd->phy_node,
3177 mv643xx_eth_adjust_link, 0,
3178 get_phy_mode(mp));
3179 if (!phydev)
3180 err = -ENODEV;
3181 else
3182 phy_addr_set(mp, phydev->mdio.addr);
3183 } else if (pd->phy_addr != MV643XX_ETH_PHY_NONE) {
3184 phydev = phy_scan(mp, pd->phy_addr);
3185
3186 if (IS_ERR(phydev))
3187 err = PTR_ERR(phydev);
3188 else
3189 phy_init(mp, pd->speed, pd->duplex);
3190 }
3191 if (err == -ENODEV) {
3192 err = -EPROBE_DEFER;
3193 goto out;
3194 }
3195 if (err)
3196 goto out;
3197
3198 dev->ethtool_ops = &mv643xx_eth_ethtool_ops;
3199
3200 init_pscr(mp, pd->speed, pd->duplex);
3201
3202
3203 mib_counters_clear(mp);
3204
3205 timer_setup(&mp->mib_counters_timer, mib_counters_timer_wrapper, 0);
3206 mp->mib_counters_timer.expires = jiffies + 30 * HZ;
3207
3208 spin_lock_init(&mp->mib_counters_lock);
3209
3210 INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
3211
3212 netif_napi_add(dev, &mp->napi, mv643xx_eth_poll);
3213
3214 timer_setup(&mp->rx_oom, oom_timer_wrapper, 0);
3215
3216
3217 irq = platform_get_irq(pdev, 0);
3218 if (WARN_ON(irq < 0)) {
3219 err = irq;
3220 goto out;
3221 }
3222 dev->irq = irq;
3223
3224 dev->netdev_ops = &mv643xx_eth_netdev_ops;
3225
3226 dev->watchdog_timeo = 2 * HZ;
3227 dev->base_addr = 0;
3228
3229 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
3230 dev->vlan_features = dev->features;
3231
3232 dev->features |= NETIF_F_RXCSUM;
3233 dev->hw_features = dev->features;
3234
3235 dev->priv_flags |= IFF_UNICAST_FLT;
3236 netif_set_tso_max_segs(dev, MV643XX_MAX_TSO_SEGS);
3237
3238 /* MTU range: 64 - 9500 */
3239 dev->min_mtu = 64;
3240 dev->max_mtu = 9500;
3241
3242 if (mp->shared->win_protect)
3243 wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
3244
3245 netif_carrier_off(dev);
3246
3247 wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
3248
3249 set_rx_coal(mp, 250);
3250 set_tx_coal(mp, 0);
3251
3252 err = register_netdev(dev);
3253 if (err)
3254 goto out;
3255
3256 netdev_notice(dev, "port %d with MAC address %pM\n",
3257 mp->port_num, dev->dev_addr);
3258
3259 if (mp->tx_desc_sram_size > 0)
3260 netdev_notice(dev, "configured with sram\n");
3261
3262 return 0;
3263
3264out:
3265 if (!IS_ERR(mp->clk))
3266 clk_disable_unprepare(mp->clk);
3267 free_netdev(dev);
3268
3269 return err;
3270}
3271
3272static void mv643xx_eth_remove(struct platform_device *pdev)
3273{
3274 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3275 struct net_device *dev = mp->dev;
3276
3277 unregister_netdev(mp->dev);
3278 if (dev->phydev)
3279 phy_disconnect(dev->phydev);
3280 cancel_work_sync(&mp->tx_timeout_task);
3281
3282 if (!IS_ERR(mp->clk))
3283 clk_disable_unprepare(mp->clk);
3284
3285 free_netdev(mp->dev);
3286}
3287
3288static void mv643xx_eth_shutdown(struct platform_device *pdev)
3289{
3290 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3291
3292 /* Mask all interrupts on ethernet port */
3293 wrlp(mp, INT_MASK, 0);
3294 rdlp(mp, INT_MASK);
3295
3296 if (netif_running(mp->dev))
3297 port_reset(mp);
3298}
3299
3300static struct platform_driver mv643xx_eth_driver = {
3301 .probe = mv643xx_eth_probe,
3302 .remove = mv643xx_eth_remove,
3303 .shutdown = mv643xx_eth_shutdown,
3304 .driver = {
3305 .name = MV643XX_ETH_NAME,
3306 },
3307};
3308
3309static struct platform_driver * const drivers[] = {
3310 &mv643xx_eth_shared_driver,
3311 &mv643xx_eth_driver,
3312};
3313
3314static int __init mv643xx_eth_init_module(void)
3315{
3316 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
3317}
3318module_init(mv643xx_eth_init_module);
3319
3320static void __exit mv643xx_eth_cleanup_module(void)
3321{
3322 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
3323}
3324module_exit(mv643xx_eth_cleanup_module);
3325
3326MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3327 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3328MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3329MODULE_LICENSE("GPL");
3330MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3331MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
4 * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
5 *
6 * Based on the 64360 driver from:
7 * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
8 * Rabeeh Khoury <rabeeh@marvell.com>
9 *
10 * Copyright (C) 2003 PMC-Sierra, Inc.,
11 * written by Manish Lachwani
12 *
13 * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
14 *
15 * Copyright (C) 2004-2006 MontaVista Software, Inc.
16 * Dale Farnsworth <dale@farnsworth.org>
17 *
18 * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
19 * <sjhill@realitydiluted.com>
20 *
21 * Copyright (C) 2007-2008 Marvell Semiconductor
22 * Lennert Buytenhek <buytenh@marvell.com>
23 *
24 * Copyright (C) 2013 Michael Stapelberg <michael@stapelberg.de>
25 */
26
27#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28
29#include <linux/init.h>
30#include <linux/dma-mapping.h>
31#include <linux/in.h>
32#include <linux/ip.h>
33#include <net/tso.h>
34#include <linux/tcp.h>
35#include <linux/udp.h>
36#include <linux/etherdevice.h>
37#include <linux/delay.h>
38#include <linux/ethtool.h>
39#include <linux/platform_device.h>
40#include <linux/module.h>
41#include <linux/kernel.h>
42#include <linux/spinlock.h>
43#include <linux/workqueue.h>
44#include <linux/phy.h>
45#include <linux/mv643xx_eth.h>
46#include <linux/io.h>
47#include <linux/interrupt.h>
48#include <linux/types.h>
49#include <linux/slab.h>
50#include <linux/clk.h>
51#include <linux/of.h>
52#include <linux/of_irq.h>
53#include <linux/of_net.h>
54#include <linux/of_mdio.h>
55
56static char mv643xx_eth_driver_name[] = "mv643xx_eth";
57static char mv643xx_eth_driver_version[] = "1.4";
58
59
60/*
61 * Registers shared between all ports.
62 */
63#define PHY_ADDR 0x0000
64#define WINDOW_BASE(w) (0x0200 + ((w) << 3))
65#define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
66#define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
67#define WINDOW_BAR_ENABLE 0x0290
68#define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
69
70/*
71 * Main per-port registers. These live at offset 0x0400 for
72 * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
73 */
74#define PORT_CONFIG 0x0000
75#define UNICAST_PROMISCUOUS_MODE 0x00000001
76#define PORT_CONFIG_EXT 0x0004
77#define MAC_ADDR_LOW 0x0014
78#define MAC_ADDR_HIGH 0x0018
79#define SDMA_CONFIG 0x001c
80#define TX_BURST_SIZE_16_64BIT 0x01000000
81#define TX_BURST_SIZE_4_64BIT 0x00800000
82#define BLM_TX_NO_SWAP 0x00000020
83#define BLM_RX_NO_SWAP 0x00000010
84#define RX_BURST_SIZE_16_64BIT 0x00000008
85#define RX_BURST_SIZE_4_64BIT 0x00000004
86#define PORT_SERIAL_CONTROL 0x003c
87#define SET_MII_SPEED_TO_100 0x01000000
88#define SET_GMII_SPEED_TO_1000 0x00800000
89#define SET_FULL_DUPLEX_MODE 0x00200000
90#define MAX_RX_PACKET_9700BYTE 0x000a0000
91#define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
92#define DO_NOT_FORCE_LINK_FAIL 0x00000400
93#define SERIAL_PORT_CONTROL_RESERVED 0x00000200
94#define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
95#define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
96#define FORCE_LINK_PASS 0x00000002
97#define SERIAL_PORT_ENABLE 0x00000001
98#define PORT_STATUS 0x0044
99#define TX_FIFO_EMPTY 0x00000400
100#define TX_IN_PROGRESS 0x00000080
101#define PORT_SPEED_MASK 0x00000030
102#define PORT_SPEED_1000 0x00000010
103#define PORT_SPEED_100 0x00000020
104#define PORT_SPEED_10 0x00000000
105#define FLOW_CONTROL_ENABLED 0x00000008
106#define FULL_DUPLEX 0x00000004
107#define LINK_UP 0x00000002
108#define TXQ_COMMAND 0x0048
109#define TXQ_FIX_PRIO_CONF 0x004c
110#define PORT_SERIAL_CONTROL1 0x004c
111#define CLK125_BYPASS_EN 0x00000010
112#define TX_BW_RATE 0x0050
113#define TX_BW_MTU 0x0058
114#define TX_BW_BURST 0x005c
115#define INT_CAUSE 0x0060
116#define INT_TX_END 0x07f80000
117#define INT_TX_END_0 0x00080000
118#define INT_RX 0x000003fc
119#define INT_RX_0 0x00000004
120#define INT_EXT 0x00000002
121#define INT_CAUSE_EXT 0x0064
122#define INT_EXT_LINK_PHY 0x00110000
123#define INT_EXT_TX 0x000000ff
124#define INT_MASK 0x0068
125#define INT_MASK_EXT 0x006c
126#define TX_FIFO_URGENT_THRESHOLD 0x0074
127#define RX_DISCARD_FRAME_CNT 0x0084
128#define RX_OVERRUN_FRAME_CNT 0x0088
129#define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
130#define TX_BW_RATE_MOVED 0x00e0
131#define TX_BW_MTU_MOVED 0x00e8
132#define TX_BW_BURST_MOVED 0x00ec
133#define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
134#define RXQ_COMMAND 0x0280
135#define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
136#define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
137#define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
138#define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
139
140/*
141 * Misc per-port registers.
142 */
143#define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
144#define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
145#define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
146#define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
147
148
149/*
150 * SDMA configuration register default value.
151 */
152#if defined(__BIG_ENDIAN)
153#define PORT_SDMA_CONFIG_DEFAULT_VALUE \
154 (RX_BURST_SIZE_4_64BIT | \
155 TX_BURST_SIZE_4_64BIT)
156#elif defined(__LITTLE_ENDIAN)
157#define PORT_SDMA_CONFIG_DEFAULT_VALUE \
158 (RX_BURST_SIZE_4_64BIT | \
159 BLM_RX_NO_SWAP | \
160 BLM_TX_NO_SWAP | \
161 TX_BURST_SIZE_4_64BIT)
162#else
163#error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
164#endif
165
166
167/*
168 * Misc definitions.
169 */
170#define DEFAULT_RX_QUEUE_SIZE 128
171#define DEFAULT_TX_QUEUE_SIZE 512
172#define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
173
174/* Max number of allowed TCP segments for software TSO */
175#define MV643XX_MAX_TSO_SEGS 100
176#define MV643XX_MAX_SKB_DESCS (MV643XX_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS)
177
178#define IS_TSO_HEADER(txq, addr) \
179 ((addr >= txq->tso_hdrs_dma) && \
180 (addr < txq->tso_hdrs_dma + txq->tx_ring_size * TSO_HEADER_SIZE))
181
182#define DESC_DMA_MAP_SINGLE 0
183#define DESC_DMA_MAP_PAGE 1
184
185/*
186 * RX/TX descriptors.
187 */
188#if defined(__BIG_ENDIAN)
189struct rx_desc {
190 u16 byte_cnt; /* Descriptor buffer byte count */
191 u16 buf_size; /* Buffer size */
192 u32 cmd_sts; /* Descriptor command status */
193 u32 next_desc_ptr; /* Next descriptor pointer */
194 u32 buf_ptr; /* Descriptor buffer pointer */
195};
196
197struct tx_desc {
198 u16 byte_cnt; /* buffer byte count */
199 u16 l4i_chk; /* CPU provided TCP checksum */
200 u32 cmd_sts; /* Command/status field */
201 u32 next_desc_ptr; /* Pointer to next descriptor */
202 u32 buf_ptr; /* pointer to buffer for this descriptor*/
203};
204#elif defined(__LITTLE_ENDIAN)
205struct rx_desc {
206 u32 cmd_sts; /* Descriptor command status */
207 u16 buf_size; /* Buffer size */
208 u16 byte_cnt; /* Descriptor buffer byte count */
209 u32 buf_ptr; /* Descriptor buffer pointer */
210 u32 next_desc_ptr; /* Next descriptor pointer */
211};
212
213struct tx_desc {
214 u32 cmd_sts; /* Command/status field */
215 u16 l4i_chk; /* CPU provided TCP checksum */
216 u16 byte_cnt; /* buffer byte count */
217 u32 buf_ptr; /* pointer to buffer for this descriptor*/
218 u32 next_desc_ptr; /* Pointer to next descriptor */
219};
220#else
221#error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
222#endif
223
224/* RX & TX descriptor command */
225#define BUFFER_OWNED_BY_DMA 0x80000000
226
227/* RX & TX descriptor status */
228#define ERROR_SUMMARY 0x00000001
229
230/* RX descriptor status */
231#define LAYER_4_CHECKSUM_OK 0x40000000
232#define RX_ENABLE_INTERRUPT 0x20000000
233#define RX_FIRST_DESC 0x08000000
234#define RX_LAST_DESC 0x04000000
235#define RX_IP_HDR_OK 0x02000000
236#define RX_PKT_IS_IPV4 0x01000000
237#define RX_PKT_IS_ETHERNETV2 0x00800000
238#define RX_PKT_LAYER4_TYPE_MASK 0x00600000
239#define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
240#define RX_PKT_IS_VLAN_TAGGED 0x00080000
241
242/* TX descriptor command */
243#define TX_ENABLE_INTERRUPT 0x00800000
244#define GEN_CRC 0x00400000
245#define TX_FIRST_DESC 0x00200000
246#define TX_LAST_DESC 0x00100000
247#define ZERO_PADDING 0x00080000
248#define GEN_IP_V4_CHECKSUM 0x00040000
249#define GEN_TCP_UDP_CHECKSUM 0x00020000
250#define UDP_FRAME 0x00010000
251#define MAC_HDR_EXTRA_4_BYTES 0x00008000
252#define GEN_TCP_UDP_CHK_FULL 0x00000400
253#define MAC_HDR_EXTRA_8_BYTES 0x00000200
254
255#define TX_IHL_SHIFT 11
256
257
258/* global *******************************************************************/
259struct mv643xx_eth_shared_private {
260 /*
261 * Ethernet controller base address.
262 */
263 void __iomem *base;
264
265 /*
266 * Per-port MBUS window access register value.
267 */
268 u32 win_protect;
269
270 /*
271 * Hardware-specific parameters.
272 */
273 int extended_rx_coal_limit;
274 int tx_bw_control;
275 int tx_csum_limit;
276 struct clk *clk;
277};
278
279#define TX_BW_CONTROL_ABSENT 0
280#define TX_BW_CONTROL_OLD_LAYOUT 1
281#define TX_BW_CONTROL_NEW_LAYOUT 2
282
283static int mv643xx_eth_open(struct net_device *dev);
284static int mv643xx_eth_stop(struct net_device *dev);
285
286
287/* per-port *****************************************************************/
288struct mib_counters {
289 u64 good_octets_received;
290 u32 bad_octets_received;
291 u32 internal_mac_transmit_err;
292 u32 good_frames_received;
293 u32 bad_frames_received;
294 u32 broadcast_frames_received;
295 u32 multicast_frames_received;
296 u32 frames_64_octets;
297 u32 frames_65_to_127_octets;
298 u32 frames_128_to_255_octets;
299 u32 frames_256_to_511_octets;
300 u32 frames_512_to_1023_octets;
301 u32 frames_1024_to_max_octets;
302 u64 good_octets_sent;
303 u32 good_frames_sent;
304 u32 excessive_collision;
305 u32 multicast_frames_sent;
306 u32 broadcast_frames_sent;
307 u32 unrec_mac_control_received;
308 u32 fc_sent;
309 u32 good_fc_received;
310 u32 bad_fc_received;
311 u32 undersize_received;
312 u32 fragments_received;
313 u32 oversize_received;
314 u32 jabber_received;
315 u32 mac_receive_error;
316 u32 bad_crc_event;
317 u32 collision;
318 u32 late_collision;
319 /* Non MIB hardware counters */
320 u32 rx_discard;
321 u32 rx_overrun;
322};
323
324struct rx_queue {
325 int index;
326
327 int rx_ring_size;
328
329 int rx_desc_count;
330 int rx_curr_desc;
331 int rx_used_desc;
332
333 struct rx_desc *rx_desc_area;
334 dma_addr_t rx_desc_dma;
335 int rx_desc_area_size;
336 struct sk_buff **rx_skb;
337};
338
339struct tx_queue {
340 int index;
341
342 int tx_ring_size;
343
344 int tx_desc_count;
345 int tx_curr_desc;
346 int tx_used_desc;
347
348 int tx_stop_threshold;
349 int tx_wake_threshold;
350
351 char *tso_hdrs;
352 dma_addr_t tso_hdrs_dma;
353
354 struct tx_desc *tx_desc_area;
355 char *tx_desc_mapping; /* array to track the type of the dma mapping */
356 dma_addr_t tx_desc_dma;
357 int tx_desc_area_size;
358
359 struct sk_buff_head tx_skb;
360
361 unsigned long tx_packets;
362 unsigned long tx_bytes;
363 unsigned long tx_dropped;
364};
365
366struct mv643xx_eth_private {
367 struct mv643xx_eth_shared_private *shared;
368 void __iomem *base;
369 int port_num;
370
371 struct net_device *dev;
372
373 struct timer_list mib_counters_timer;
374 spinlock_t mib_counters_lock;
375 struct mib_counters mib_counters;
376
377 struct work_struct tx_timeout_task;
378
379 struct napi_struct napi;
380 u32 int_mask;
381 u8 oom;
382 u8 work_link;
383 u8 work_tx;
384 u8 work_tx_end;
385 u8 work_rx;
386 u8 work_rx_refill;
387
388 int skb_size;
389
390 /*
391 * RX state.
392 */
393 int rx_ring_size;
394 unsigned long rx_desc_sram_addr;
395 int rx_desc_sram_size;
396 int rxq_count;
397 struct timer_list rx_oom;
398 struct rx_queue rxq[8];
399
400 /*
401 * TX state.
402 */
403 int tx_ring_size;
404 unsigned long tx_desc_sram_addr;
405 int tx_desc_sram_size;
406 int txq_count;
407 struct tx_queue txq[8];
408
409 /*
410 * Hardware-specific parameters.
411 */
412 struct clk *clk;
413 unsigned int t_clk;
414};
415
416
417/* port register accessors **************************************************/
418static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
419{
420 return readl(mp->shared->base + offset);
421}
422
423static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
424{
425 return readl(mp->base + offset);
426}
427
428static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
429{
430 writel(data, mp->shared->base + offset);
431}
432
433static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
434{
435 writel(data, mp->base + offset);
436}
437
438
439/* rxq/txq helper functions *************************************************/
440static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
441{
442 return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
443}
444
445static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
446{
447 return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
448}
449
450static void rxq_enable(struct rx_queue *rxq)
451{
452 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
453 wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
454}
455
456static void rxq_disable(struct rx_queue *rxq)
457{
458 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
459 u8 mask = 1 << rxq->index;
460
461 wrlp(mp, RXQ_COMMAND, mask << 8);
462 while (rdlp(mp, RXQ_COMMAND) & mask)
463 udelay(10);
464}
465
466static void txq_reset_hw_ptr(struct tx_queue *txq)
467{
468 struct mv643xx_eth_private *mp = txq_to_mp(txq);
469 u32 addr;
470
471 addr = (u32)txq->tx_desc_dma;
472 addr += txq->tx_curr_desc * sizeof(struct tx_desc);
473 wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
474}
475
476static void txq_enable(struct tx_queue *txq)
477{
478 struct mv643xx_eth_private *mp = txq_to_mp(txq);
479 wrlp(mp, TXQ_COMMAND, 1 << txq->index);
480}
481
482static void txq_disable(struct tx_queue *txq)
483{
484 struct mv643xx_eth_private *mp = txq_to_mp(txq);
485 u8 mask = 1 << txq->index;
486
487 wrlp(mp, TXQ_COMMAND, mask << 8);
488 while (rdlp(mp, TXQ_COMMAND) & mask)
489 udelay(10);
490}
491
492static void txq_maybe_wake(struct tx_queue *txq)
493{
494 struct mv643xx_eth_private *mp = txq_to_mp(txq);
495 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
496
497 if (netif_tx_queue_stopped(nq)) {
498 __netif_tx_lock(nq, smp_processor_id());
499 if (txq->tx_desc_count <= txq->tx_wake_threshold)
500 netif_tx_wake_queue(nq);
501 __netif_tx_unlock(nq);
502 }
503}
504
505static int rxq_process(struct rx_queue *rxq, int budget)
506{
507 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
508 struct net_device_stats *stats = &mp->dev->stats;
509 int rx;
510
511 rx = 0;
512 while (rx < budget && rxq->rx_desc_count) {
513 struct rx_desc *rx_desc;
514 unsigned int cmd_sts;
515 struct sk_buff *skb;
516 u16 byte_cnt;
517
518 rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
519
520 cmd_sts = rx_desc->cmd_sts;
521 if (cmd_sts & BUFFER_OWNED_BY_DMA)
522 break;
523 rmb();
524
525 skb = rxq->rx_skb[rxq->rx_curr_desc];
526 rxq->rx_skb[rxq->rx_curr_desc] = NULL;
527
528 rxq->rx_curr_desc++;
529 if (rxq->rx_curr_desc == rxq->rx_ring_size)
530 rxq->rx_curr_desc = 0;
531
532 dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
533 rx_desc->buf_size, DMA_FROM_DEVICE);
534 rxq->rx_desc_count--;
535 rx++;
536
537 mp->work_rx_refill |= 1 << rxq->index;
538
539 byte_cnt = rx_desc->byte_cnt;
540
541 /*
542 * Update statistics.
543 *
544 * Note that the descriptor byte count includes 2 dummy
545 * bytes automatically inserted by the hardware at the
546 * start of the packet (which we don't count), and a 4
547 * byte CRC at the end of the packet (which we do count).
548 */
549 stats->rx_packets++;
550 stats->rx_bytes += byte_cnt - 2;
551
552 /*
553 * In case we received a packet without first / last bits
554 * on, or the error summary bit is set, the packet needs
555 * to be dropped.
556 */
557 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
558 != (RX_FIRST_DESC | RX_LAST_DESC))
559 goto err;
560
561 /*
562 * The -4 is for the CRC in the trailer of the
563 * received packet
564 */
565 skb_put(skb, byte_cnt - 2 - 4);
566
567 if (cmd_sts & LAYER_4_CHECKSUM_OK)
568 skb->ip_summed = CHECKSUM_UNNECESSARY;
569 skb->protocol = eth_type_trans(skb, mp->dev);
570
571 napi_gro_receive(&mp->napi, skb);
572
573 continue;
574
575err:
576 stats->rx_dropped++;
577
578 if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
579 (RX_FIRST_DESC | RX_LAST_DESC)) {
580 if (net_ratelimit())
581 netdev_err(mp->dev,
582 "received packet spanning multiple descriptors\n");
583 }
584
585 if (cmd_sts & ERROR_SUMMARY)
586 stats->rx_errors++;
587
588 dev_kfree_skb(skb);
589 }
590
591 if (rx < budget)
592 mp->work_rx &= ~(1 << rxq->index);
593
594 return rx;
595}
596
597static int rxq_refill(struct rx_queue *rxq, int budget)
598{
599 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
600 int refilled;
601
602 refilled = 0;
603 while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
604 struct sk_buff *skb;
605 int rx;
606 struct rx_desc *rx_desc;
607 int size;
608
609 skb = netdev_alloc_skb(mp->dev, mp->skb_size);
610
611 if (skb == NULL) {
612 mp->oom = 1;
613 goto oom;
614 }
615
616 if (SKB_DMA_REALIGN)
617 skb_reserve(skb, SKB_DMA_REALIGN);
618
619 refilled++;
620 rxq->rx_desc_count++;
621
622 rx = rxq->rx_used_desc++;
623 if (rxq->rx_used_desc == rxq->rx_ring_size)
624 rxq->rx_used_desc = 0;
625
626 rx_desc = rxq->rx_desc_area + rx;
627
628 size = skb_end_pointer(skb) - skb->data;
629 rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
630 skb->data, size,
631 DMA_FROM_DEVICE);
632 rx_desc->buf_size = size;
633 rxq->rx_skb[rx] = skb;
634 wmb();
635 rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
636 wmb();
637
638 /*
639 * The hardware automatically prepends 2 bytes of
640 * dummy data to each received packet, so that the
641 * IP header ends up 16-byte aligned.
642 */
643 skb_reserve(skb, 2);
644 }
645
646 if (refilled < budget)
647 mp->work_rx_refill &= ~(1 << rxq->index);
648
649oom:
650 return refilled;
651}
652
653
654/* tx ***********************************************************************/
655static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
656{
657 int frag;
658
659 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
660 const skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
661
662 if (skb_frag_size(fragp) <= 8 && skb_frag_off(fragp) & 7)
663 return 1;
664 }
665
666 return 0;
667}
668
669static inline __be16 sum16_as_be(__sum16 sum)
670{
671 return (__force __be16)sum;
672}
673
674static int skb_tx_csum(struct mv643xx_eth_private *mp, struct sk_buff *skb,
675 u16 *l4i_chk, u32 *command, int length)
676{
677 int ret;
678 u32 cmd = 0;
679
680 if (skb->ip_summed == CHECKSUM_PARTIAL) {
681 int hdr_len;
682 int tag_bytes;
683
684 BUG_ON(skb->protocol != htons(ETH_P_IP) &&
685 skb->protocol != htons(ETH_P_8021Q));
686
687 hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
688 tag_bytes = hdr_len - ETH_HLEN;
689
690 if (length - hdr_len > mp->shared->tx_csum_limit ||
691 unlikely(tag_bytes & ~12)) {
692 ret = skb_checksum_help(skb);
693 if (!ret)
694 goto no_csum;
695 return ret;
696 }
697
698 if (tag_bytes & 4)
699 cmd |= MAC_HDR_EXTRA_4_BYTES;
700 if (tag_bytes & 8)
701 cmd |= MAC_HDR_EXTRA_8_BYTES;
702
703 cmd |= GEN_TCP_UDP_CHECKSUM | GEN_TCP_UDP_CHK_FULL |
704 GEN_IP_V4_CHECKSUM |
705 ip_hdr(skb)->ihl << TX_IHL_SHIFT;
706
707 /* TODO: Revisit this. With the usage of GEN_TCP_UDP_CHK_FULL
708 * it seems we don't need to pass the initial checksum. */
709 switch (ip_hdr(skb)->protocol) {
710 case IPPROTO_UDP:
711 cmd |= UDP_FRAME;
712 *l4i_chk = 0;
713 break;
714 case IPPROTO_TCP:
715 *l4i_chk = 0;
716 break;
717 default:
718 WARN(1, "protocol not supported");
719 }
720 } else {
721no_csum:
722 /* Errata BTS #50, IHL must be 5 if no HW checksum */
723 cmd |= 5 << TX_IHL_SHIFT;
724 }
725 *command = cmd;
726 return 0;
727}
728
729static inline int
730txq_put_data_tso(struct net_device *dev, struct tx_queue *txq,
731 struct sk_buff *skb, char *data, int length,
732 bool last_tcp, bool is_last)
733{
734 int tx_index;
735 u32 cmd_sts;
736 struct tx_desc *desc;
737
738 tx_index = txq->tx_curr_desc++;
739 if (txq->tx_curr_desc == txq->tx_ring_size)
740 txq->tx_curr_desc = 0;
741 desc = &txq->tx_desc_area[tx_index];
742 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
743
744 desc->l4i_chk = 0;
745 desc->byte_cnt = length;
746
747 if (length <= 8 && (uintptr_t)data & 0x7) {
748 /* Copy unaligned small data fragment to TSO header data area */
749 memcpy(txq->tso_hdrs + tx_index * TSO_HEADER_SIZE,
750 data, length);
751 desc->buf_ptr = txq->tso_hdrs_dma
752 + tx_index * TSO_HEADER_SIZE;
753 } else {
754 /* Alignment is okay, map buffer and hand off to hardware */
755 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
756 desc->buf_ptr = dma_map_single(dev->dev.parent, data,
757 length, DMA_TO_DEVICE);
758 if (unlikely(dma_mapping_error(dev->dev.parent,
759 desc->buf_ptr))) {
760 WARN(1, "dma_map_single failed!\n");
761 return -ENOMEM;
762 }
763 }
764
765 cmd_sts = BUFFER_OWNED_BY_DMA;
766 if (last_tcp) {
767 /* last descriptor in the TCP packet */
768 cmd_sts |= ZERO_PADDING | TX_LAST_DESC;
769 /* last descriptor in SKB */
770 if (is_last)
771 cmd_sts |= TX_ENABLE_INTERRUPT;
772 }
773 desc->cmd_sts = cmd_sts;
774 return 0;
775}
776
777static inline void
778txq_put_hdr_tso(struct sk_buff *skb, struct tx_queue *txq, int length,
779 u32 *first_cmd_sts, bool first_desc)
780{
781 struct mv643xx_eth_private *mp = txq_to_mp(txq);
782 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
783 int tx_index;
784 struct tx_desc *desc;
785 int ret;
786 u32 cmd_csum = 0;
787 u16 l4i_chk = 0;
788 u32 cmd_sts;
789
790 tx_index = txq->tx_curr_desc;
791 desc = &txq->tx_desc_area[tx_index];
792
793 ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_csum, length);
794 if (ret)
795 WARN(1, "failed to prepare checksum!");
796
797 /* Should we set this? Can't use the value from skb_tx_csum()
798 * as it's not the correct initial L4 checksum to use. */
799 desc->l4i_chk = 0;
800
801 desc->byte_cnt = hdr_len;
802 desc->buf_ptr = txq->tso_hdrs_dma +
803 txq->tx_curr_desc * TSO_HEADER_SIZE;
804 cmd_sts = cmd_csum | BUFFER_OWNED_BY_DMA | TX_FIRST_DESC |
805 GEN_CRC;
806
807 /* Defer updating the first command descriptor until all
808 * following descriptors have been written.
809 */
810 if (first_desc)
811 *first_cmd_sts = cmd_sts;
812 else
813 desc->cmd_sts = cmd_sts;
814
815 txq->tx_curr_desc++;
816 if (txq->tx_curr_desc == txq->tx_ring_size)
817 txq->tx_curr_desc = 0;
818}
819
820static int txq_submit_tso(struct tx_queue *txq, struct sk_buff *skb,
821 struct net_device *dev)
822{
823 struct mv643xx_eth_private *mp = txq_to_mp(txq);
824 int total_len, data_left, ret;
825 int desc_count = 0;
826 struct tso_t tso;
827 int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
828 struct tx_desc *first_tx_desc;
829 u32 first_cmd_sts = 0;
830
831 /* Count needed descriptors */
832 if ((txq->tx_desc_count + tso_count_descs(skb)) >= txq->tx_ring_size) {
833 netdev_dbg(dev, "not enough descriptors for TSO!\n");
834 return -EBUSY;
835 }
836
837 first_tx_desc = &txq->tx_desc_area[txq->tx_curr_desc];
838
839 /* Initialize the TSO handler, and prepare the first payload */
840 tso_start(skb, &tso);
841
842 total_len = skb->len - hdr_len;
843 while (total_len > 0) {
844 bool first_desc = (desc_count == 0);
845 char *hdr;
846
847 data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len);
848 total_len -= data_left;
849 desc_count++;
850
851 /* prepare packet headers: MAC + IP + TCP */
852 hdr = txq->tso_hdrs + txq->tx_curr_desc * TSO_HEADER_SIZE;
853 tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0);
854 txq_put_hdr_tso(skb, txq, data_left, &first_cmd_sts,
855 first_desc);
856
857 while (data_left > 0) {
858 int size;
859 desc_count++;
860
861 size = min_t(int, tso.size, data_left);
862 ret = txq_put_data_tso(dev, txq, skb, tso.data, size,
863 size == data_left,
864 total_len == 0);
865 if (ret)
866 goto err_release;
867 data_left -= size;
868 tso_build_data(skb, &tso, size);
869 }
870 }
871
872 __skb_queue_tail(&txq->tx_skb, skb);
873 skb_tx_timestamp(skb);
874
875 /* ensure all other descriptors are written before first cmd_sts */
876 wmb();
877 first_tx_desc->cmd_sts = first_cmd_sts;
878
879 /* clear TX_END status */
880 mp->work_tx_end &= ~(1 << txq->index);
881
882 /* ensure all descriptors are written before poking hardware */
883 wmb();
884 txq_enable(txq);
885 txq->tx_desc_count += desc_count;
886 return 0;
887err_release:
888 /* TODO: Release all used data descriptors; header descriptors must not
889 * be DMA-unmapped.
890 */
891 return ret;
892}
893
894static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
895{
896 struct mv643xx_eth_private *mp = txq_to_mp(txq);
897 int nr_frags = skb_shinfo(skb)->nr_frags;
898 int frag;
899
900 for (frag = 0; frag < nr_frags; frag++) {
901 skb_frag_t *this_frag;
902 int tx_index;
903 struct tx_desc *desc;
904
905 this_frag = &skb_shinfo(skb)->frags[frag];
906 tx_index = txq->tx_curr_desc++;
907 if (txq->tx_curr_desc == txq->tx_ring_size)
908 txq->tx_curr_desc = 0;
909 desc = &txq->tx_desc_area[tx_index];
910 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_PAGE;
911
912 /*
913 * The last fragment will generate an interrupt
914 * which will free the skb on TX completion.
915 */
916 if (frag == nr_frags - 1) {
917 desc->cmd_sts = BUFFER_OWNED_BY_DMA |
918 ZERO_PADDING | TX_LAST_DESC |
919 TX_ENABLE_INTERRUPT;
920 } else {
921 desc->cmd_sts = BUFFER_OWNED_BY_DMA;
922 }
923
924 desc->l4i_chk = 0;
925 desc->byte_cnt = skb_frag_size(this_frag);
926 desc->buf_ptr = skb_frag_dma_map(mp->dev->dev.parent,
927 this_frag, 0, desc->byte_cnt,
928 DMA_TO_DEVICE);
929 }
930}
931
932static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb,
933 struct net_device *dev)
934{
935 struct mv643xx_eth_private *mp = txq_to_mp(txq);
936 int nr_frags = skb_shinfo(skb)->nr_frags;
937 int tx_index;
938 struct tx_desc *desc;
939 u32 cmd_sts;
940 u16 l4i_chk;
941 int length, ret;
942
943 cmd_sts = 0;
944 l4i_chk = 0;
945
946 if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
947 if (net_ratelimit())
948 netdev_err(dev, "tx queue full?!\n");
949 return -EBUSY;
950 }
951
952 ret = skb_tx_csum(mp, skb, &l4i_chk, &cmd_sts, skb->len);
953 if (ret)
954 return ret;
955 cmd_sts |= TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
956
957 tx_index = txq->tx_curr_desc++;
958 if (txq->tx_curr_desc == txq->tx_ring_size)
959 txq->tx_curr_desc = 0;
960 desc = &txq->tx_desc_area[tx_index];
961 txq->tx_desc_mapping[tx_index] = DESC_DMA_MAP_SINGLE;
962
963 if (nr_frags) {
964 txq_submit_frag_skb(txq, skb);
965 length = skb_headlen(skb);
966 } else {
967 cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
968 length = skb->len;
969 }
970
971 desc->l4i_chk = l4i_chk;
972 desc->byte_cnt = length;
973 desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
974 length, DMA_TO_DEVICE);
975
976 __skb_queue_tail(&txq->tx_skb, skb);
977
978 skb_tx_timestamp(skb);
979
980 /* ensure all other descriptors are written before first cmd_sts */
981 wmb();
982 desc->cmd_sts = cmd_sts;
983
984 /* clear TX_END status */
985 mp->work_tx_end &= ~(1 << txq->index);
986
987 /* ensure all descriptors are written before poking hardware */
988 wmb();
989 txq_enable(txq);
990
991 txq->tx_desc_count += nr_frags + 1;
992
993 return 0;
994}
995
996static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
997{
998 struct mv643xx_eth_private *mp = netdev_priv(dev);
999 int length, queue, ret;
1000 struct tx_queue *txq;
1001 struct netdev_queue *nq;
1002
1003 queue = skb_get_queue_mapping(skb);
1004 txq = mp->txq + queue;
1005 nq = netdev_get_tx_queue(dev, queue);
1006
1007 if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
1008 netdev_printk(KERN_DEBUG, dev,
1009 "failed to linearize skb with tiny unaligned fragment\n");
1010 return NETDEV_TX_BUSY;
1011 }
1012
1013 length = skb->len;
1014
1015 if (skb_is_gso(skb))
1016 ret = txq_submit_tso(txq, skb, dev);
1017 else
1018 ret = txq_submit_skb(txq, skb, dev);
1019 if (!ret) {
1020 txq->tx_bytes += length;
1021 txq->tx_packets++;
1022
1023 if (txq->tx_desc_count >= txq->tx_stop_threshold)
1024 netif_tx_stop_queue(nq);
1025 } else {
1026 txq->tx_dropped++;
1027 dev_kfree_skb_any(skb);
1028 }
1029
1030 return NETDEV_TX_OK;
1031}
1032
1033
1034/* tx napi ******************************************************************/
1035static void txq_kick(struct tx_queue *txq)
1036{
1037 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1038 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1039 u32 hw_desc_ptr;
1040 u32 expected_ptr;
1041
1042 __netif_tx_lock(nq, smp_processor_id());
1043
1044 if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
1045 goto out;
1046
1047 hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
1048 expected_ptr = (u32)txq->tx_desc_dma +
1049 txq->tx_curr_desc * sizeof(struct tx_desc);
1050
1051 if (hw_desc_ptr != expected_ptr)
1052 txq_enable(txq);
1053
1054out:
1055 __netif_tx_unlock(nq);
1056
1057 mp->work_tx_end &= ~(1 << txq->index);
1058}
1059
1060static int txq_reclaim(struct tx_queue *txq, int budget, int force)
1061{
1062 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1063 struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
1064 int reclaimed;
1065
1066 __netif_tx_lock_bh(nq);
1067
1068 reclaimed = 0;
1069 while (reclaimed < budget && txq->tx_desc_count > 0) {
1070 int tx_index;
1071 struct tx_desc *desc;
1072 u32 cmd_sts;
1073 char desc_dma_map;
1074
1075 tx_index = txq->tx_used_desc;
1076 desc = &txq->tx_desc_area[tx_index];
1077 desc_dma_map = txq->tx_desc_mapping[tx_index];
1078
1079 cmd_sts = desc->cmd_sts;
1080
1081 if (cmd_sts & BUFFER_OWNED_BY_DMA) {
1082 if (!force)
1083 break;
1084 desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
1085 }
1086
1087 txq->tx_used_desc = tx_index + 1;
1088 if (txq->tx_used_desc == txq->tx_ring_size)
1089 txq->tx_used_desc = 0;
1090
1091 reclaimed++;
1092 txq->tx_desc_count--;
1093
1094 if (!IS_TSO_HEADER(txq, desc->buf_ptr)) {
1095
1096 if (desc_dma_map == DESC_DMA_MAP_PAGE)
1097 dma_unmap_page(mp->dev->dev.parent,
1098 desc->buf_ptr,
1099 desc->byte_cnt,
1100 DMA_TO_DEVICE);
1101 else
1102 dma_unmap_single(mp->dev->dev.parent,
1103 desc->buf_ptr,
1104 desc->byte_cnt,
1105 DMA_TO_DEVICE);
1106 }
1107
1108 if (cmd_sts & TX_ENABLE_INTERRUPT) {
1109 struct sk_buff *skb = __skb_dequeue(&txq->tx_skb);
1110
1111 if (!WARN_ON(!skb))
1112 dev_consume_skb_any(skb);
1113 }
1114
1115 if (cmd_sts & ERROR_SUMMARY) {
1116 netdev_info(mp->dev, "tx error\n");
1117 mp->dev->stats.tx_errors++;
1118 }
1119
1120 }
1121
1122 __netif_tx_unlock_bh(nq);
1123
1124 if (reclaimed < budget)
1125 mp->work_tx &= ~(1 << txq->index);
1126
1127 return reclaimed;
1128}
1129
1130
1131/* tx rate control **********************************************************/
1132/*
1133 * Set total maximum TX rate (shared by all TX queues for this port)
1134 * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
1135 */
1136static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
1137{
1138 int token_rate;
1139 int mtu;
1140 int bucket_size;
1141
1142 token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1143 if (token_rate > 1023)
1144 token_rate = 1023;
1145
1146 mtu = (mp->dev->mtu + 255) >> 8;
1147 if (mtu > 63)
1148 mtu = 63;
1149
1150 bucket_size = (burst + 255) >> 8;
1151 if (bucket_size > 65535)
1152 bucket_size = 65535;
1153
1154 switch (mp->shared->tx_bw_control) {
1155 case TX_BW_CONTROL_OLD_LAYOUT:
1156 wrlp(mp, TX_BW_RATE, token_rate);
1157 wrlp(mp, TX_BW_MTU, mtu);
1158 wrlp(mp, TX_BW_BURST, bucket_size);
1159 break;
1160 case TX_BW_CONTROL_NEW_LAYOUT:
1161 wrlp(mp, TX_BW_RATE_MOVED, token_rate);
1162 wrlp(mp, TX_BW_MTU_MOVED, mtu);
1163 wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
1164 break;
1165 }
1166}
1167
1168static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
1169{
1170 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1171 int token_rate;
1172 int bucket_size;
1173
1174 token_rate = ((rate / 1000) * 64) / (mp->t_clk / 1000);
1175 if (token_rate > 1023)
1176 token_rate = 1023;
1177
1178 bucket_size = (burst + 255) >> 8;
1179 if (bucket_size > 65535)
1180 bucket_size = 65535;
1181
1182 wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
1183 wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
1184}
1185
1186static void txq_set_fixed_prio_mode(struct tx_queue *txq)
1187{
1188 struct mv643xx_eth_private *mp = txq_to_mp(txq);
1189 int off;
1190 u32 val;
1191
1192 /*
1193 * Turn on fixed priority mode.
1194 */
1195 off = 0;
1196 switch (mp->shared->tx_bw_control) {
1197 case TX_BW_CONTROL_OLD_LAYOUT:
1198 off = TXQ_FIX_PRIO_CONF;
1199 break;
1200 case TX_BW_CONTROL_NEW_LAYOUT:
1201 off = TXQ_FIX_PRIO_CONF_MOVED;
1202 break;
1203 }
1204
1205 if (off) {
1206 val = rdlp(mp, off);
1207 val |= 1 << txq->index;
1208 wrlp(mp, off, val);
1209 }
1210}
1211
1212
1213/* mii management interface *************************************************/
1214static void mv643xx_eth_adjust_link(struct net_device *dev)
1215{
1216 struct mv643xx_eth_private *mp = netdev_priv(dev);
1217 u32 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
1218 u32 autoneg_disable = FORCE_LINK_PASS |
1219 DISABLE_AUTO_NEG_SPEED_GMII |
1220 DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
1221 DISABLE_AUTO_NEG_FOR_DUPLEX;
1222
1223 if (dev->phydev->autoneg == AUTONEG_ENABLE) {
1224 /* enable auto negotiation */
1225 pscr &= ~autoneg_disable;
1226 goto out_write;
1227 }
1228
1229 pscr |= autoneg_disable;
1230
1231 if (dev->phydev->speed == SPEED_1000) {
1232 /* force gigabit, half duplex not supported */
1233 pscr |= SET_GMII_SPEED_TO_1000;
1234 pscr |= SET_FULL_DUPLEX_MODE;
1235 goto out_write;
1236 }
1237
1238 pscr &= ~SET_GMII_SPEED_TO_1000;
1239
1240 if (dev->phydev->speed == SPEED_100)
1241 pscr |= SET_MII_SPEED_TO_100;
1242 else
1243 pscr &= ~SET_MII_SPEED_TO_100;
1244
1245 if (dev->phydev->duplex == DUPLEX_FULL)
1246 pscr |= SET_FULL_DUPLEX_MODE;
1247 else
1248 pscr &= ~SET_FULL_DUPLEX_MODE;
1249
1250out_write:
1251 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
1252}
1253
1254/* statistics ***************************************************************/
1255static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
1256{
1257 struct mv643xx_eth_private *mp = netdev_priv(dev);
1258 struct net_device_stats *stats = &dev->stats;
1259 unsigned long tx_packets = 0;
1260 unsigned long tx_bytes = 0;
1261 unsigned long tx_dropped = 0;
1262 int i;
1263
1264 for (i = 0; i < mp->txq_count; i++) {
1265 struct tx_queue *txq = mp->txq + i;
1266
1267 tx_packets += txq->tx_packets;
1268 tx_bytes += txq->tx_bytes;
1269 tx_dropped += txq->tx_dropped;
1270 }
1271
1272 stats->tx_packets = tx_packets;
1273 stats->tx_bytes = tx_bytes;
1274 stats->tx_dropped = tx_dropped;
1275
1276 return stats;
1277}
1278
1279static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
1280{
1281 return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
1282}
1283
1284static void mib_counters_clear(struct mv643xx_eth_private *mp)
1285{
1286 int i;
1287
1288 for (i = 0; i < 0x80; i += 4)
1289 mib_read(mp, i);
1290
1291 /* Clear non MIB hw counters also */
1292 rdlp(mp, RX_DISCARD_FRAME_CNT);
1293 rdlp(mp, RX_OVERRUN_FRAME_CNT);
1294}
1295
1296static void mib_counters_update(struct mv643xx_eth_private *mp)
1297{
1298 struct mib_counters *p = &mp->mib_counters;
1299
1300 spin_lock_bh(&mp->mib_counters_lock);
1301 p->good_octets_received += mib_read(mp, 0x00);
1302 p->bad_octets_received += mib_read(mp, 0x08);
1303 p->internal_mac_transmit_err += mib_read(mp, 0x0c);
1304 p->good_frames_received += mib_read(mp, 0x10);
1305 p->bad_frames_received += mib_read(mp, 0x14);
1306 p->broadcast_frames_received += mib_read(mp, 0x18);
1307 p->multicast_frames_received += mib_read(mp, 0x1c);
1308 p->frames_64_octets += mib_read(mp, 0x20);
1309 p->frames_65_to_127_octets += mib_read(mp, 0x24);
1310 p->frames_128_to_255_octets += mib_read(mp, 0x28);
1311 p->frames_256_to_511_octets += mib_read(mp, 0x2c);
1312 p->frames_512_to_1023_octets += mib_read(mp, 0x30);
1313 p->frames_1024_to_max_octets += mib_read(mp, 0x34);
1314 p->good_octets_sent += mib_read(mp, 0x38);
1315 p->good_frames_sent += mib_read(mp, 0x40);
1316 p->excessive_collision += mib_read(mp, 0x44);
1317 p->multicast_frames_sent += mib_read(mp, 0x48);
1318 p->broadcast_frames_sent += mib_read(mp, 0x4c);
1319 p->unrec_mac_control_received += mib_read(mp, 0x50);
1320 p->fc_sent += mib_read(mp, 0x54);
1321 p->good_fc_received += mib_read(mp, 0x58);
1322 p->bad_fc_received += mib_read(mp, 0x5c);
1323 p->undersize_received += mib_read(mp, 0x60);
1324 p->fragments_received += mib_read(mp, 0x64);
1325 p->oversize_received += mib_read(mp, 0x68);
1326 p->jabber_received += mib_read(mp, 0x6c);
1327 p->mac_receive_error += mib_read(mp, 0x70);
1328 p->bad_crc_event += mib_read(mp, 0x74);
1329 p->collision += mib_read(mp, 0x78);
1330 p->late_collision += mib_read(mp, 0x7c);
1331 /* Non MIB hardware counters */
1332 p->rx_discard += rdlp(mp, RX_DISCARD_FRAME_CNT);
1333 p->rx_overrun += rdlp(mp, RX_OVERRUN_FRAME_CNT);
1334 spin_unlock_bh(&mp->mib_counters_lock);
1335}
1336
1337static void mib_counters_timer_wrapper(struct timer_list *t)
1338{
1339 struct mv643xx_eth_private *mp = from_timer(mp, t, mib_counters_timer);
1340 mib_counters_update(mp);
1341 mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
1342}
1343
1344
1345/* interrupt coalescing *****************************************************/
1346/*
1347 * Hardware coalescing parameters are set in units of 64 t_clk
1348 * cycles. I.e.:
1349 *
1350 * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
1351 *
1352 * register_value = coal_delay_in_usec * t_clk_rate / 64000000
1353 *
1354 * In the ->set*() methods, we round the computed register value
1355 * to the nearest integer.
1356 */
1357static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
1358{
1359 u32 val = rdlp(mp, SDMA_CONFIG);
1360 u64 temp;
1361
1362 if (mp->shared->extended_rx_coal_limit)
1363 temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
1364 else
1365 temp = (val & 0x003fff00) >> 8;
1366
1367 temp *= 64000000;
1368 temp += mp->t_clk / 2;
1369 do_div(temp, mp->t_clk);
1370
1371 return (unsigned int)temp;
1372}
1373
1374static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1375{
1376 u64 temp;
1377 u32 val;
1378
1379 temp = (u64)usec * mp->t_clk;
1380 temp += 31999999;
1381 do_div(temp, 64000000);
1382
1383 val = rdlp(mp, SDMA_CONFIG);
1384 if (mp->shared->extended_rx_coal_limit) {
1385 if (temp > 0xffff)
1386 temp = 0xffff;
1387 val &= ~0x023fff80;
1388 val |= (temp & 0x8000) << 10;
1389 val |= (temp & 0x7fff) << 7;
1390 } else {
1391 if (temp > 0x3fff)
1392 temp = 0x3fff;
1393 val &= ~0x003fff00;
1394 val |= (temp & 0x3fff) << 8;
1395 }
1396 wrlp(mp, SDMA_CONFIG, val);
1397}
1398
1399static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
1400{
1401 u64 temp;
1402
1403 temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
1404 temp *= 64000000;
1405 temp += mp->t_clk / 2;
1406 do_div(temp, mp->t_clk);
1407
1408 return (unsigned int)temp;
1409}
1410
1411static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
1412{
1413 u64 temp;
1414
1415 temp = (u64)usec * mp->t_clk;
1416 temp += 31999999;
1417 do_div(temp, 64000000);
1418
1419 if (temp > 0x3fff)
1420 temp = 0x3fff;
1421
1422 wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
1423}
1424
1425
1426/* ethtool ******************************************************************/
1427struct mv643xx_eth_stats {
1428 char stat_string[ETH_GSTRING_LEN];
1429 int sizeof_stat;
1430 int netdev_off;
1431 int mp_off;
1432};
1433
1434#define SSTAT(m) \
1435 { #m, FIELD_SIZEOF(struct net_device_stats, m), \
1436 offsetof(struct net_device, stats.m), -1 }
1437
1438#define MIBSTAT(m) \
1439 { #m, FIELD_SIZEOF(struct mib_counters, m), \
1440 -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
1441
1442static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
1443 SSTAT(rx_packets),
1444 SSTAT(tx_packets),
1445 SSTAT(rx_bytes),
1446 SSTAT(tx_bytes),
1447 SSTAT(rx_errors),
1448 SSTAT(tx_errors),
1449 SSTAT(rx_dropped),
1450 SSTAT(tx_dropped),
1451 MIBSTAT(good_octets_received),
1452 MIBSTAT(bad_octets_received),
1453 MIBSTAT(internal_mac_transmit_err),
1454 MIBSTAT(good_frames_received),
1455 MIBSTAT(bad_frames_received),
1456 MIBSTAT(broadcast_frames_received),
1457 MIBSTAT(multicast_frames_received),
1458 MIBSTAT(frames_64_octets),
1459 MIBSTAT(frames_65_to_127_octets),
1460 MIBSTAT(frames_128_to_255_octets),
1461 MIBSTAT(frames_256_to_511_octets),
1462 MIBSTAT(frames_512_to_1023_octets),
1463 MIBSTAT(frames_1024_to_max_octets),
1464 MIBSTAT(good_octets_sent),
1465 MIBSTAT(good_frames_sent),
1466 MIBSTAT(excessive_collision),
1467 MIBSTAT(multicast_frames_sent),
1468 MIBSTAT(broadcast_frames_sent),
1469 MIBSTAT(unrec_mac_control_received),
1470 MIBSTAT(fc_sent),
1471 MIBSTAT(good_fc_received),
1472 MIBSTAT(bad_fc_received),
1473 MIBSTAT(undersize_received),
1474 MIBSTAT(fragments_received),
1475 MIBSTAT(oversize_received),
1476 MIBSTAT(jabber_received),
1477 MIBSTAT(mac_receive_error),
1478 MIBSTAT(bad_crc_event),
1479 MIBSTAT(collision),
1480 MIBSTAT(late_collision),
1481 MIBSTAT(rx_discard),
1482 MIBSTAT(rx_overrun),
1483};
1484
1485static int
1486mv643xx_eth_get_link_ksettings_phy(struct mv643xx_eth_private *mp,
1487 struct ethtool_link_ksettings *cmd)
1488{
1489 struct net_device *dev = mp->dev;
1490
1491 phy_ethtool_ksettings_get(dev->phydev, cmd);
1492
1493 /*
1494 * The MAC does not support 1000baseT_Half.
1495 */
1496 linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1497 cmd->link_modes.supported);
1498 linkmode_clear_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1499 cmd->link_modes.advertising);
1500
1501 return 0;
1502}
1503
1504static int
1505mv643xx_eth_get_link_ksettings_phyless(struct mv643xx_eth_private *mp,
1506 struct ethtool_link_ksettings *cmd)
1507{
1508 u32 port_status;
1509 u32 supported, advertising;
1510
1511 port_status = rdlp(mp, PORT_STATUS);
1512
1513 supported = SUPPORTED_MII;
1514 advertising = ADVERTISED_MII;
1515 switch (port_status & PORT_SPEED_MASK) {
1516 case PORT_SPEED_10:
1517 cmd->base.speed = SPEED_10;
1518 break;
1519 case PORT_SPEED_100:
1520 cmd->base.speed = SPEED_100;
1521 break;
1522 case PORT_SPEED_1000:
1523 cmd->base.speed = SPEED_1000;
1524 break;
1525 default:
1526 cmd->base.speed = -1;
1527 break;
1528 }
1529 cmd->base.duplex = (port_status & FULL_DUPLEX) ?
1530 DUPLEX_FULL : DUPLEX_HALF;
1531 cmd->base.port = PORT_MII;
1532 cmd->base.phy_address = 0;
1533 cmd->base.autoneg = AUTONEG_DISABLE;
1534
1535 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1536 supported);
1537 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1538 advertising);
1539
1540 return 0;
1541}
1542
1543static void
1544mv643xx_eth_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1545{
1546 wol->supported = 0;
1547 wol->wolopts = 0;
1548 if (dev->phydev)
1549 phy_ethtool_get_wol(dev->phydev, wol);
1550}
1551
1552static int
1553mv643xx_eth_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1554{
1555 int err;
1556
1557 if (!dev->phydev)
1558 return -EOPNOTSUPP;
1559
1560 err = phy_ethtool_set_wol(dev->phydev, wol);
1561 /* Given that mv643xx_eth works without the marvell-specific PHY driver,
1562 * this debugging hint is useful to have.
1563 */
1564 if (err == -EOPNOTSUPP)
1565 netdev_info(dev, "The PHY does not support set_wol, was CONFIG_MARVELL_PHY enabled?\n");
1566 return err;
1567}
1568
1569static int
1570mv643xx_eth_get_link_ksettings(struct net_device *dev,
1571 struct ethtool_link_ksettings *cmd)
1572{
1573 struct mv643xx_eth_private *mp = netdev_priv(dev);
1574
1575 if (dev->phydev)
1576 return mv643xx_eth_get_link_ksettings_phy(mp, cmd);
1577 else
1578 return mv643xx_eth_get_link_ksettings_phyless(mp, cmd);
1579}
1580
1581static int
1582mv643xx_eth_set_link_ksettings(struct net_device *dev,
1583 const struct ethtool_link_ksettings *cmd)
1584{
1585 struct ethtool_link_ksettings c = *cmd;
1586 u32 advertising;
1587 int ret;
1588
1589 if (!dev->phydev)
1590 return -EINVAL;
1591
1592 /*
1593 * The MAC does not support 1000baseT_Half.
1594 */
1595 ethtool_convert_link_mode_to_legacy_u32(&advertising,
1596 c.link_modes.advertising);
1597 advertising &= ~ADVERTISED_1000baseT_Half;
1598 ethtool_convert_legacy_u32_to_link_mode(c.link_modes.advertising,
1599 advertising);
1600
1601 ret = phy_ethtool_ksettings_set(dev->phydev, &c);
1602 if (!ret)
1603 mv643xx_eth_adjust_link(dev);
1604 return ret;
1605}
1606
1607static void mv643xx_eth_get_drvinfo(struct net_device *dev,
1608 struct ethtool_drvinfo *drvinfo)
1609{
1610 strlcpy(drvinfo->driver, mv643xx_eth_driver_name,
1611 sizeof(drvinfo->driver));
1612 strlcpy(drvinfo->version, mv643xx_eth_driver_version,
1613 sizeof(drvinfo->version));
1614 strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
1615 strlcpy(drvinfo->bus_info, "platform", sizeof(drvinfo->bus_info));
1616}
1617
1618static int
1619mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1620{
1621 struct mv643xx_eth_private *mp = netdev_priv(dev);
1622
1623 ec->rx_coalesce_usecs = get_rx_coal(mp);
1624 ec->tx_coalesce_usecs = get_tx_coal(mp);
1625
1626 return 0;
1627}
1628
1629static int
1630mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1631{
1632 struct mv643xx_eth_private *mp = netdev_priv(dev);
1633
1634 set_rx_coal(mp, ec->rx_coalesce_usecs);
1635 set_tx_coal(mp, ec->tx_coalesce_usecs);
1636
1637 return 0;
1638}
1639
1640static void
1641mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1642{
1643 struct mv643xx_eth_private *mp = netdev_priv(dev);
1644
1645 er->rx_max_pending = 4096;
1646 er->tx_max_pending = 4096;
1647
1648 er->rx_pending = mp->rx_ring_size;
1649 er->tx_pending = mp->tx_ring_size;
1650}
1651
1652static int
1653mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
1654{
1655 struct mv643xx_eth_private *mp = netdev_priv(dev);
1656
1657 if (er->rx_mini_pending || er->rx_jumbo_pending)
1658 return -EINVAL;
1659
1660 mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
1661 mp->tx_ring_size = clamp_t(unsigned int, er->tx_pending,
1662 MV643XX_MAX_SKB_DESCS * 2, 4096);
1663 if (mp->tx_ring_size != er->tx_pending)
1664 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
1665 mp->tx_ring_size, er->tx_pending);
1666
1667 if (netif_running(dev)) {
1668 mv643xx_eth_stop(dev);
1669 if (mv643xx_eth_open(dev)) {
1670 netdev_err(dev,
1671 "fatal error on re-opening device after ring param change\n");
1672 return -ENOMEM;
1673 }
1674 }
1675
1676 return 0;
1677}
1678
1679
1680static int
1681mv643xx_eth_set_features(struct net_device *dev, netdev_features_t features)
1682{
1683 struct mv643xx_eth_private *mp = netdev_priv(dev);
1684 bool rx_csum = features & NETIF_F_RXCSUM;
1685
1686 wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
1687
1688 return 0;
1689}
1690
1691static void mv643xx_eth_get_strings(struct net_device *dev,
1692 uint32_t stringset, uint8_t *data)
1693{
1694 int i;
1695
1696 if (stringset == ETH_SS_STATS) {
1697 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1698 memcpy(data + i * ETH_GSTRING_LEN,
1699 mv643xx_eth_stats[i].stat_string,
1700 ETH_GSTRING_LEN);
1701 }
1702 }
1703}
1704
1705static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
1706 struct ethtool_stats *stats,
1707 uint64_t *data)
1708{
1709 struct mv643xx_eth_private *mp = netdev_priv(dev);
1710 int i;
1711
1712 mv643xx_eth_get_stats(dev);
1713 mib_counters_update(mp);
1714
1715 for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
1716 const struct mv643xx_eth_stats *stat;
1717 void *p;
1718
1719 stat = mv643xx_eth_stats + i;
1720
1721 if (stat->netdev_off >= 0)
1722 p = ((void *)mp->dev) + stat->netdev_off;
1723 else
1724 p = ((void *)mp) + stat->mp_off;
1725
1726 data[i] = (stat->sizeof_stat == 8) ?
1727 *(uint64_t *)p : *(uint32_t *)p;
1728 }
1729}
1730
1731static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
1732{
1733 if (sset == ETH_SS_STATS)
1734 return ARRAY_SIZE(mv643xx_eth_stats);
1735
1736 return -EOPNOTSUPP;
1737}
1738
1739static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
1740 .get_drvinfo = mv643xx_eth_get_drvinfo,
1741 .nway_reset = phy_ethtool_nway_reset,
1742 .get_link = ethtool_op_get_link,
1743 .get_coalesce = mv643xx_eth_get_coalesce,
1744 .set_coalesce = mv643xx_eth_set_coalesce,
1745 .get_ringparam = mv643xx_eth_get_ringparam,
1746 .set_ringparam = mv643xx_eth_set_ringparam,
1747 .get_strings = mv643xx_eth_get_strings,
1748 .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
1749 .get_sset_count = mv643xx_eth_get_sset_count,
1750 .get_ts_info = ethtool_op_get_ts_info,
1751 .get_wol = mv643xx_eth_get_wol,
1752 .set_wol = mv643xx_eth_set_wol,
1753 .get_link_ksettings = mv643xx_eth_get_link_ksettings,
1754 .set_link_ksettings = mv643xx_eth_set_link_ksettings,
1755};
1756
1757
1758/* address handling *********************************************************/
1759static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
1760{
1761 unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
1762 unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
1763
1764 addr[0] = (mac_h >> 24) & 0xff;
1765 addr[1] = (mac_h >> 16) & 0xff;
1766 addr[2] = (mac_h >> 8) & 0xff;
1767 addr[3] = mac_h & 0xff;
1768 addr[4] = (mac_l >> 8) & 0xff;
1769 addr[5] = mac_l & 0xff;
1770}
1771
1772static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
1773{
1774 wrlp(mp, MAC_ADDR_HIGH,
1775 (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
1776 wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
1777}
1778
1779static u32 uc_addr_filter_mask(struct net_device *dev)
1780{
1781 struct netdev_hw_addr *ha;
1782 u32 nibbles;
1783
1784 if (dev->flags & IFF_PROMISC)
1785 return 0;
1786
1787 nibbles = 1 << (dev->dev_addr[5] & 0x0f);
1788 netdev_for_each_uc_addr(ha, dev) {
1789 if (memcmp(dev->dev_addr, ha->addr, 5))
1790 return 0;
1791 if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
1792 return 0;
1793
1794 nibbles |= 1 << (ha->addr[5] & 0x0f);
1795 }
1796
1797 return nibbles;
1798}
1799
1800static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
1801{
1802 struct mv643xx_eth_private *mp = netdev_priv(dev);
1803 u32 port_config;
1804 u32 nibbles;
1805 int i;
1806
1807 uc_addr_set(mp, dev->dev_addr);
1808
1809 port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
1810
1811 nibbles = uc_addr_filter_mask(dev);
1812 if (!nibbles) {
1813 port_config |= UNICAST_PROMISCUOUS_MODE;
1814 nibbles = 0xffff;
1815 }
1816
1817 for (i = 0; i < 16; i += 4) {
1818 int off = UNICAST_TABLE(mp->port_num) + i;
1819 u32 v;
1820
1821 v = 0;
1822 if (nibbles & 1)
1823 v |= 0x00000001;
1824 if (nibbles & 2)
1825 v |= 0x00000100;
1826 if (nibbles & 4)
1827 v |= 0x00010000;
1828 if (nibbles & 8)
1829 v |= 0x01000000;
1830 nibbles >>= 4;
1831
1832 wrl(mp, off, v);
1833 }
1834
1835 wrlp(mp, PORT_CONFIG, port_config);
1836}
1837
1838static int addr_crc(unsigned char *addr)
1839{
1840 int crc = 0;
1841 int i;
1842
1843 for (i = 0; i < 6; i++) {
1844 int j;
1845
1846 crc = (crc ^ addr[i]) << 8;
1847 for (j = 7; j >= 0; j--) {
1848 if (crc & (0x100 << j))
1849 crc ^= 0x107 << j;
1850 }
1851 }
1852
1853 return crc;
1854}
1855
1856static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
1857{
1858 struct mv643xx_eth_private *mp = netdev_priv(dev);
1859 u32 *mc_spec;
1860 u32 *mc_other;
1861 struct netdev_hw_addr *ha;
1862 int i;
1863
1864 if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI))
1865 goto promiscuous;
1866
1867 /* Allocate both mc_spec and mc_other tables */
1868 mc_spec = kcalloc(128, sizeof(u32), GFP_ATOMIC);
1869 if (!mc_spec)
1870 goto promiscuous;
1871 mc_other = &mc_spec[64];
1872
1873 netdev_for_each_mc_addr(ha, dev) {
1874 u8 *a = ha->addr;
1875 u32 *table;
1876 u8 entry;
1877
1878 if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
1879 table = mc_spec;
1880 entry = a[5];
1881 } else {
1882 table = mc_other;
1883 entry = addr_crc(a);
1884 }
1885
1886 table[entry >> 2] |= 1 << (8 * (entry & 3));
1887 }
1888
1889 for (i = 0; i < 64; i++) {
1890 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1891 mc_spec[i]);
1892 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1893 mc_other[i]);
1894 }
1895
1896 kfree(mc_spec);
1897 return;
1898
1899promiscuous:
1900 for (i = 0; i < 64; i++) {
1901 wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1902 0x01010101u);
1903 wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i * sizeof(u32),
1904 0x01010101u);
1905 }
1906}
1907
1908static void mv643xx_eth_set_rx_mode(struct net_device *dev)
1909{
1910 mv643xx_eth_program_unicast_filter(dev);
1911 mv643xx_eth_program_multicast_filter(dev);
1912}
1913
1914static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
1915{
1916 struct sockaddr *sa = addr;
1917
1918 if (!is_valid_ether_addr(sa->sa_data))
1919 return -EADDRNOTAVAIL;
1920
1921 memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
1922
1923 netif_addr_lock_bh(dev);
1924 mv643xx_eth_program_unicast_filter(dev);
1925 netif_addr_unlock_bh(dev);
1926
1927 return 0;
1928}
1929
1930
1931/* rx/tx queue initialisation ***********************************************/
1932static int rxq_init(struct mv643xx_eth_private *mp, int index)
1933{
1934 struct rx_queue *rxq = mp->rxq + index;
1935 struct rx_desc *rx_desc;
1936 int size;
1937 int i;
1938
1939 rxq->index = index;
1940
1941 rxq->rx_ring_size = mp->rx_ring_size;
1942
1943 rxq->rx_desc_count = 0;
1944 rxq->rx_curr_desc = 0;
1945 rxq->rx_used_desc = 0;
1946
1947 size = rxq->rx_ring_size * sizeof(struct rx_desc);
1948
1949 if (index == 0 && size <= mp->rx_desc_sram_size) {
1950 rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
1951 mp->rx_desc_sram_size);
1952 rxq->rx_desc_dma = mp->rx_desc_sram_addr;
1953 } else {
1954 rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
1955 size, &rxq->rx_desc_dma,
1956 GFP_KERNEL);
1957 }
1958
1959 if (rxq->rx_desc_area == NULL) {
1960 netdev_err(mp->dev,
1961 "can't allocate rx ring (%d bytes)\n", size);
1962 goto out;
1963 }
1964 memset(rxq->rx_desc_area, 0, size);
1965
1966 rxq->rx_desc_area_size = size;
1967 rxq->rx_skb = kcalloc(rxq->rx_ring_size, sizeof(*rxq->rx_skb),
1968 GFP_KERNEL);
1969 if (rxq->rx_skb == NULL)
1970 goto out_free;
1971
1972 rx_desc = rxq->rx_desc_area;
1973 for (i = 0; i < rxq->rx_ring_size; i++) {
1974 int nexti;
1975
1976 nexti = i + 1;
1977 if (nexti == rxq->rx_ring_size)
1978 nexti = 0;
1979
1980 rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
1981 nexti * sizeof(struct rx_desc);
1982 }
1983
1984 return 0;
1985
1986
1987out_free:
1988 if (index == 0 && size <= mp->rx_desc_sram_size)
1989 iounmap(rxq->rx_desc_area);
1990 else
1991 dma_free_coherent(mp->dev->dev.parent, size,
1992 rxq->rx_desc_area,
1993 rxq->rx_desc_dma);
1994
1995out:
1996 return -ENOMEM;
1997}
1998
1999static void rxq_deinit(struct rx_queue *rxq)
2000{
2001 struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
2002 int i;
2003
2004 rxq_disable(rxq);
2005
2006 for (i = 0; i < rxq->rx_ring_size; i++) {
2007 if (rxq->rx_skb[i]) {
2008 dev_consume_skb_any(rxq->rx_skb[i]);
2009 rxq->rx_desc_count--;
2010 }
2011 }
2012
2013 if (rxq->rx_desc_count) {
2014 netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
2015 rxq->rx_desc_count);
2016 }
2017
2018 if (rxq->index == 0 &&
2019 rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
2020 iounmap(rxq->rx_desc_area);
2021 else
2022 dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
2023 rxq->rx_desc_area, rxq->rx_desc_dma);
2024
2025 kfree(rxq->rx_skb);
2026}
2027
2028static int txq_init(struct mv643xx_eth_private *mp, int index)
2029{
2030 struct tx_queue *txq = mp->txq + index;
2031 struct tx_desc *tx_desc;
2032 int size;
2033 int ret;
2034 int i;
2035
2036 txq->index = index;
2037
2038 txq->tx_ring_size = mp->tx_ring_size;
2039
2040 /* A queue must always have room for at least one skb.
2041 * Therefore, stop the queue when the free entries reaches
2042 * the maximum number of descriptors per skb.
2043 */
2044 txq->tx_stop_threshold = txq->tx_ring_size - MV643XX_MAX_SKB_DESCS;
2045 txq->tx_wake_threshold = txq->tx_stop_threshold / 2;
2046
2047 txq->tx_desc_count = 0;
2048 txq->tx_curr_desc = 0;
2049 txq->tx_used_desc = 0;
2050
2051 size = txq->tx_ring_size * sizeof(struct tx_desc);
2052
2053 if (index == 0 && size <= mp->tx_desc_sram_size) {
2054 txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
2055 mp->tx_desc_sram_size);
2056 txq->tx_desc_dma = mp->tx_desc_sram_addr;
2057 } else {
2058 txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
2059 size, &txq->tx_desc_dma,
2060 GFP_KERNEL);
2061 }
2062
2063 if (txq->tx_desc_area == NULL) {
2064 netdev_err(mp->dev,
2065 "can't allocate tx ring (%d bytes)\n", size);
2066 return -ENOMEM;
2067 }
2068 memset(txq->tx_desc_area, 0, size);
2069
2070 txq->tx_desc_area_size = size;
2071
2072 tx_desc = txq->tx_desc_area;
2073 for (i = 0; i < txq->tx_ring_size; i++) {
2074 struct tx_desc *txd = tx_desc + i;
2075 int nexti;
2076
2077 nexti = i + 1;
2078 if (nexti == txq->tx_ring_size)
2079 nexti = 0;
2080
2081 txd->cmd_sts = 0;
2082 txd->next_desc_ptr = txq->tx_desc_dma +
2083 nexti * sizeof(struct tx_desc);
2084 }
2085
2086 txq->tx_desc_mapping = kcalloc(txq->tx_ring_size, sizeof(char),
2087 GFP_KERNEL);
2088 if (!txq->tx_desc_mapping) {
2089 ret = -ENOMEM;
2090 goto err_free_desc_area;
2091 }
2092
2093 /* Allocate DMA buffers for TSO MAC/IP/TCP headers */
2094 txq->tso_hdrs = dma_alloc_coherent(mp->dev->dev.parent,
2095 txq->tx_ring_size * TSO_HEADER_SIZE,
2096 &txq->tso_hdrs_dma, GFP_KERNEL);
2097 if (txq->tso_hdrs == NULL) {
2098 ret = -ENOMEM;
2099 goto err_free_desc_mapping;
2100 }
2101 skb_queue_head_init(&txq->tx_skb);
2102
2103 return 0;
2104
2105err_free_desc_mapping:
2106 kfree(txq->tx_desc_mapping);
2107err_free_desc_area:
2108 if (index == 0 && size <= mp->tx_desc_sram_size)
2109 iounmap(txq->tx_desc_area);
2110 else
2111 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2112 txq->tx_desc_area, txq->tx_desc_dma);
2113 return ret;
2114}
2115
2116static void txq_deinit(struct tx_queue *txq)
2117{
2118 struct mv643xx_eth_private *mp = txq_to_mp(txq);
2119
2120 txq_disable(txq);
2121 txq_reclaim(txq, txq->tx_ring_size, 1);
2122
2123 BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
2124
2125 if (txq->index == 0 &&
2126 txq->tx_desc_area_size <= mp->tx_desc_sram_size)
2127 iounmap(txq->tx_desc_area);
2128 else
2129 dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
2130 txq->tx_desc_area, txq->tx_desc_dma);
2131 kfree(txq->tx_desc_mapping);
2132
2133 if (txq->tso_hdrs)
2134 dma_free_coherent(mp->dev->dev.parent,
2135 txq->tx_ring_size * TSO_HEADER_SIZE,
2136 txq->tso_hdrs, txq->tso_hdrs_dma);
2137}
2138
2139
2140/* netdev ops and related ***************************************************/
2141static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
2142{
2143 u32 int_cause;
2144 u32 int_cause_ext;
2145
2146 int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
2147 if (int_cause == 0)
2148 return 0;
2149
2150 int_cause_ext = 0;
2151 if (int_cause & INT_EXT) {
2152 int_cause &= ~INT_EXT;
2153 int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
2154 }
2155
2156 if (int_cause) {
2157 wrlp(mp, INT_CAUSE, ~int_cause);
2158 mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
2159 ~(rdlp(mp, TXQ_COMMAND) & 0xff);
2160 mp->work_rx |= (int_cause & INT_RX) >> 2;
2161 }
2162
2163 int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
2164 if (int_cause_ext) {
2165 wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
2166 if (int_cause_ext & INT_EXT_LINK_PHY)
2167 mp->work_link = 1;
2168 mp->work_tx |= int_cause_ext & INT_EXT_TX;
2169 }
2170
2171 return 1;
2172}
2173
2174static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
2175{
2176 struct net_device *dev = (struct net_device *)dev_id;
2177 struct mv643xx_eth_private *mp = netdev_priv(dev);
2178
2179 if (unlikely(!mv643xx_eth_collect_events(mp)))
2180 return IRQ_NONE;
2181
2182 wrlp(mp, INT_MASK, 0);
2183 napi_schedule(&mp->napi);
2184
2185 return IRQ_HANDLED;
2186}
2187
2188static void handle_link_event(struct mv643xx_eth_private *mp)
2189{
2190 struct net_device *dev = mp->dev;
2191 u32 port_status;
2192 int speed;
2193 int duplex;
2194 int fc;
2195
2196 port_status = rdlp(mp, PORT_STATUS);
2197 if (!(port_status & LINK_UP)) {
2198 if (netif_carrier_ok(dev)) {
2199 int i;
2200
2201 netdev_info(dev, "link down\n");
2202
2203 netif_carrier_off(dev);
2204
2205 for (i = 0; i < mp->txq_count; i++) {
2206 struct tx_queue *txq = mp->txq + i;
2207
2208 txq_reclaim(txq, txq->tx_ring_size, 1);
2209 txq_reset_hw_ptr(txq);
2210 }
2211 }
2212 return;
2213 }
2214
2215 switch (port_status & PORT_SPEED_MASK) {
2216 case PORT_SPEED_10:
2217 speed = 10;
2218 break;
2219 case PORT_SPEED_100:
2220 speed = 100;
2221 break;
2222 case PORT_SPEED_1000:
2223 speed = 1000;
2224 break;
2225 default:
2226 speed = -1;
2227 break;
2228 }
2229 duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
2230 fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
2231
2232 netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
2233 speed, duplex ? "full" : "half", fc ? "en" : "dis");
2234
2235 if (!netif_carrier_ok(dev))
2236 netif_carrier_on(dev);
2237}
2238
2239static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
2240{
2241 struct mv643xx_eth_private *mp;
2242 int work_done;
2243
2244 mp = container_of(napi, struct mv643xx_eth_private, napi);
2245
2246 if (unlikely(mp->oom)) {
2247 mp->oom = 0;
2248 del_timer(&mp->rx_oom);
2249 }
2250
2251 work_done = 0;
2252 while (work_done < budget) {
2253 u8 queue_mask;
2254 int queue;
2255 int work_tbd;
2256
2257 if (mp->work_link) {
2258 mp->work_link = 0;
2259 handle_link_event(mp);
2260 work_done++;
2261 continue;
2262 }
2263
2264 queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
2265 if (likely(!mp->oom))
2266 queue_mask |= mp->work_rx_refill;
2267
2268 if (!queue_mask) {
2269 if (mv643xx_eth_collect_events(mp))
2270 continue;
2271 break;
2272 }
2273
2274 queue = fls(queue_mask) - 1;
2275 queue_mask = 1 << queue;
2276
2277 work_tbd = budget - work_done;
2278 if (work_tbd > 16)
2279 work_tbd = 16;
2280
2281 if (mp->work_tx_end & queue_mask) {
2282 txq_kick(mp->txq + queue);
2283 } else if (mp->work_tx & queue_mask) {
2284 work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
2285 txq_maybe_wake(mp->txq + queue);
2286 } else if (mp->work_rx & queue_mask) {
2287 work_done += rxq_process(mp->rxq + queue, work_tbd);
2288 } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
2289 work_done += rxq_refill(mp->rxq + queue, work_tbd);
2290 } else {
2291 BUG();
2292 }
2293 }
2294
2295 if (work_done < budget) {
2296 if (mp->oom)
2297 mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
2298 napi_complete_done(napi, work_done);
2299 wrlp(mp, INT_MASK, mp->int_mask);
2300 }
2301
2302 return work_done;
2303}
2304
2305static inline void oom_timer_wrapper(struct timer_list *t)
2306{
2307 struct mv643xx_eth_private *mp = from_timer(mp, t, rx_oom);
2308
2309 napi_schedule(&mp->napi);
2310}
2311
2312static void port_start(struct mv643xx_eth_private *mp)
2313{
2314 struct net_device *dev = mp->dev;
2315 u32 pscr;
2316 int i;
2317
2318 /*
2319 * Perform PHY reset, if there is a PHY.
2320 */
2321 if (dev->phydev) {
2322 struct ethtool_link_ksettings cmd;
2323
2324 mv643xx_eth_get_link_ksettings(dev, &cmd);
2325 phy_init_hw(dev->phydev);
2326 mv643xx_eth_set_link_ksettings(
2327 dev, (const struct ethtool_link_ksettings *)&cmd);
2328 phy_start(dev->phydev);
2329 }
2330
2331 /*
2332 * Configure basic link parameters.
2333 */
2334 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
2335
2336 pscr |= SERIAL_PORT_ENABLE;
2337 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2338
2339 pscr |= DO_NOT_FORCE_LINK_FAIL;
2340 if (!dev->phydev)
2341 pscr |= FORCE_LINK_PASS;
2342 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
2343
2344 /*
2345 * Configure TX path and queues.
2346 */
2347 tx_set_rate(mp, 1000000000, 16777216);
2348 for (i = 0; i < mp->txq_count; i++) {
2349 struct tx_queue *txq = mp->txq + i;
2350
2351 txq_reset_hw_ptr(txq);
2352 txq_set_rate(txq, 1000000000, 16777216);
2353 txq_set_fixed_prio_mode(txq);
2354 }
2355
2356 /*
2357 * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
2358 * frames to RX queue #0, and include the pseudo-header when
2359 * calculating receive checksums.
2360 */
2361 mv643xx_eth_set_features(mp->dev, mp->dev->features);
2362
2363 /*
2364 * Treat BPDUs as normal multicasts, and disable partition mode.
2365 */
2366 wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
2367
2368 /*
2369 * Add configured unicast addresses to address filter table.
2370 */
2371 mv643xx_eth_program_unicast_filter(mp->dev);
2372
2373 /*
2374 * Enable the receive queues.
2375 */
2376 for (i = 0; i < mp->rxq_count; i++) {
2377 struct rx_queue *rxq = mp->rxq + i;
2378 u32 addr;
2379
2380 addr = (u32)rxq->rx_desc_dma;
2381 addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
2382 wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
2383
2384 rxq_enable(rxq);
2385 }
2386}
2387
2388static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
2389{
2390 int skb_size;
2391
2392 /*
2393 * Reserve 2+14 bytes for an ethernet header (the hardware
2394 * automatically prepends 2 bytes of dummy data to each
2395 * received packet), 16 bytes for up to four VLAN tags, and
2396 * 4 bytes for the trailing FCS -- 36 bytes total.
2397 */
2398 skb_size = mp->dev->mtu + 36;
2399
2400 /*
2401 * Make sure that the skb size is a multiple of 8 bytes, as
2402 * the lower three bits of the receive descriptor's buffer
2403 * size field are ignored by the hardware.
2404 */
2405 mp->skb_size = (skb_size + 7) & ~7;
2406
2407 /*
2408 * If NET_SKB_PAD is smaller than a cache line,
2409 * netdev_alloc_skb() will cause skb->data to be misaligned
2410 * to a cache line boundary. If this is the case, include
2411 * some extra space to allow re-aligning the data area.
2412 */
2413 mp->skb_size += SKB_DMA_REALIGN;
2414}
2415
2416static int mv643xx_eth_open(struct net_device *dev)
2417{
2418 struct mv643xx_eth_private *mp = netdev_priv(dev);
2419 int err;
2420 int i;
2421
2422 wrlp(mp, INT_CAUSE, 0);
2423 wrlp(mp, INT_CAUSE_EXT, 0);
2424 rdlp(mp, INT_CAUSE_EXT);
2425
2426 err = request_irq(dev->irq, mv643xx_eth_irq,
2427 IRQF_SHARED, dev->name, dev);
2428 if (err) {
2429 netdev_err(dev, "can't assign irq\n");
2430 return -EAGAIN;
2431 }
2432
2433 mv643xx_eth_recalc_skb_size(mp);
2434
2435 napi_enable(&mp->napi);
2436
2437 mp->int_mask = INT_EXT;
2438
2439 for (i = 0; i < mp->rxq_count; i++) {
2440 err = rxq_init(mp, i);
2441 if (err) {
2442 while (--i >= 0)
2443 rxq_deinit(mp->rxq + i);
2444 goto out;
2445 }
2446
2447 rxq_refill(mp->rxq + i, INT_MAX);
2448 mp->int_mask |= INT_RX_0 << i;
2449 }
2450
2451 if (mp->oom) {
2452 mp->rx_oom.expires = jiffies + (HZ / 10);
2453 add_timer(&mp->rx_oom);
2454 }
2455
2456 for (i = 0; i < mp->txq_count; i++) {
2457 err = txq_init(mp, i);
2458 if (err) {
2459 while (--i >= 0)
2460 txq_deinit(mp->txq + i);
2461 goto out_free;
2462 }
2463 mp->int_mask |= INT_TX_END_0 << i;
2464 }
2465
2466 add_timer(&mp->mib_counters_timer);
2467 port_start(mp);
2468
2469 wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
2470 wrlp(mp, INT_MASK, mp->int_mask);
2471
2472 return 0;
2473
2474
2475out_free:
2476 for (i = 0; i < mp->rxq_count; i++)
2477 rxq_deinit(mp->rxq + i);
2478out:
2479 free_irq(dev->irq, dev);
2480
2481 return err;
2482}
2483
2484static void port_reset(struct mv643xx_eth_private *mp)
2485{
2486 unsigned int data;
2487 int i;
2488
2489 for (i = 0; i < mp->rxq_count; i++)
2490 rxq_disable(mp->rxq + i);
2491 for (i = 0; i < mp->txq_count; i++)
2492 txq_disable(mp->txq + i);
2493
2494 while (1) {
2495 u32 ps = rdlp(mp, PORT_STATUS);
2496
2497 if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
2498 break;
2499 udelay(10);
2500 }
2501
2502 /* Reset the Enable bit in the Configuration Register */
2503 data = rdlp(mp, PORT_SERIAL_CONTROL);
2504 data &= ~(SERIAL_PORT_ENABLE |
2505 DO_NOT_FORCE_LINK_FAIL |
2506 FORCE_LINK_PASS);
2507 wrlp(mp, PORT_SERIAL_CONTROL, data);
2508}
2509
2510static int mv643xx_eth_stop(struct net_device *dev)
2511{
2512 struct mv643xx_eth_private *mp = netdev_priv(dev);
2513 int i;
2514
2515 wrlp(mp, INT_MASK_EXT, 0x00000000);
2516 wrlp(mp, INT_MASK, 0x00000000);
2517 rdlp(mp, INT_MASK);
2518
2519 napi_disable(&mp->napi);
2520
2521 del_timer_sync(&mp->rx_oom);
2522
2523 netif_carrier_off(dev);
2524 if (dev->phydev)
2525 phy_stop(dev->phydev);
2526 free_irq(dev->irq, dev);
2527
2528 port_reset(mp);
2529 mv643xx_eth_get_stats(dev);
2530 mib_counters_update(mp);
2531 del_timer_sync(&mp->mib_counters_timer);
2532
2533 for (i = 0; i < mp->rxq_count; i++)
2534 rxq_deinit(mp->rxq + i);
2535 for (i = 0; i < mp->txq_count; i++)
2536 txq_deinit(mp->txq + i);
2537
2538 return 0;
2539}
2540
2541static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2542{
2543 int ret;
2544
2545 if (!dev->phydev)
2546 return -ENOTSUPP;
2547
2548 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
2549 if (!ret)
2550 mv643xx_eth_adjust_link(dev);
2551 return ret;
2552}
2553
2554static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
2555{
2556 struct mv643xx_eth_private *mp = netdev_priv(dev);
2557
2558 dev->mtu = new_mtu;
2559 mv643xx_eth_recalc_skb_size(mp);
2560 tx_set_rate(mp, 1000000000, 16777216);
2561
2562 if (!netif_running(dev))
2563 return 0;
2564
2565 /*
2566 * Stop and then re-open the interface. This will allocate RX
2567 * skbs of the new MTU.
2568 * There is a possible danger that the open will not succeed,
2569 * due to memory being full.
2570 */
2571 mv643xx_eth_stop(dev);
2572 if (mv643xx_eth_open(dev)) {
2573 netdev_err(dev,
2574 "fatal error on re-opening device after MTU change\n");
2575 }
2576
2577 return 0;
2578}
2579
2580static void tx_timeout_task(struct work_struct *ugly)
2581{
2582 struct mv643xx_eth_private *mp;
2583
2584 mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
2585 if (netif_running(mp->dev)) {
2586 netif_tx_stop_all_queues(mp->dev);
2587 port_reset(mp);
2588 port_start(mp);
2589 netif_tx_wake_all_queues(mp->dev);
2590 }
2591}
2592
2593static void mv643xx_eth_tx_timeout(struct net_device *dev)
2594{
2595 struct mv643xx_eth_private *mp = netdev_priv(dev);
2596
2597 netdev_info(dev, "tx timeout\n");
2598
2599 schedule_work(&mp->tx_timeout_task);
2600}
2601
2602#ifdef CONFIG_NET_POLL_CONTROLLER
2603static void mv643xx_eth_netpoll(struct net_device *dev)
2604{
2605 struct mv643xx_eth_private *mp = netdev_priv(dev);
2606
2607 wrlp(mp, INT_MASK, 0x00000000);
2608 rdlp(mp, INT_MASK);
2609
2610 mv643xx_eth_irq(dev->irq, dev);
2611
2612 wrlp(mp, INT_MASK, mp->int_mask);
2613}
2614#endif
2615
2616
2617/* platform glue ************************************************************/
2618static void
2619mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
2620 const struct mbus_dram_target_info *dram)
2621{
2622 void __iomem *base = msp->base;
2623 u32 win_enable;
2624 u32 win_protect;
2625 int i;
2626
2627 for (i = 0; i < 6; i++) {
2628 writel(0, base + WINDOW_BASE(i));
2629 writel(0, base + WINDOW_SIZE(i));
2630 if (i < 4)
2631 writel(0, base + WINDOW_REMAP_HIGH(i));
2632 }
2633
2634 win_enable = 0x3f;
2635 win_protect = 0;
2636
2637 for (i = 0; i < dram->num_cs; i++) {
2638 const struct mbus_dram_window *cs = dram->cs + i;
2639
2640 writel((cs->base & 0xffff0000) |
2641 (cs->mbus_attr << 8) |
2642 dram->mbus_dram_target_id, base + WINDOW_BASE(i));
2643 writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
2644
2645 win_enable &= ~(1 << i);
2646 win_protect |= 3 << (2 * i);
2647 }
2648
2649 writel(win_enable, base + WINDOW_BAR_ENABLE);
2650 msp->win_protect = win_protect;
2651}
2652
2653static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
2654{
2655 /*
2656 * Check whether we have a 14-bit coal limit field in bits
2657 * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
2658 * SDMA config register.
2659 */
2660 writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
2661 if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
2662 msp->extended_rx_coal_limit = 1;
2663 else
2664 msp->extended_rx_coal_limit = 0;
2665
2666 /*
2667 * Check whether the MAC supports TX rate control, and if
2668 * yes, whether its associated registers are in the old or
2669 * the new place.
2670 */
2671 writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
2672 if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
2673 msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
2674 } else {
2675 writel(7, msp->base + 0x0400 + TX_BW_RATE);
2676 if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
2677 msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
2678 else
2679 msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
2680 }
2681}
2682
2683#if defined(CONFIG_OF)
2684static const struct of_device_id mv643xx_eth_shared_ids[] = {
2685 { .compatible = "marvell,orion-eth", },
2686 { .compatible = "marvell,kirkwood-eth", },
2687 { }
2688};
2689MODULE_DEVICE_TABLE(of, mv643xx_eth_shared_ids);
2690#endif
2691
2692#if defined(CONFIG_OF_IRQ) && !defined(CONFIG_MV64X60)
2693#define mv643xx_eth_property(_np, _name, _v) \
2694 do { \
2695 u32 tmp; \
2696 if (!of_property_read_u32(_np, "marvell," _name, &tmp)) \
2697 _v = tmp; \
2698 } while (0)
2699
2700static struct platform_device *port_platdev[3];
2701
2702static int mv643xx_eth_shared_of_add_port(struct platform_device *pdev,
2703 struct device_node *pnp)
2704{
2705 struct platform_device *ppdev;
2706 struct mv643xx_eth_platform_data ppd;
2707 struct resource res;
2708 const char *mac_addr;
2709 int ret;
2710 int dev_num = 0;
2711
2712 memset(&ppd, 0, sizeof(ppd));
2713 ppd.shared = pdev;
2714
2715 memset(&res, 0, sizeof(res));
2716 if (of_irq_to_resource(pnp, 0, &res) <= 0) {
2717 dev_err(&pdev->dev, "missing interrupt on %pOFn\n", pnp);
2718 return -EINVAL;
2719 }
2720
2721 if (of_property_read_u32(pnp, "reg", &ppd.port_number)) {
2722 dev_err(&pdev->dev, "missing reg property on %pOFn\n", pnp);
2723 return -EINVAL;
2724 }
2725
2726 if (ppd.port_number >= 3) {
2727 dev_err(&pdev->dev, "invalid reg property on %pOFn\n", pnp);
2728 return -EINVAL;
2729 }
2730
2731 while (dev_num < 3 && port_platdev[dev_num])
2732 dev_num++;
2733
2734 if (dev_num == 3) {
2735 dev_err(&pdev->dev, "too many ports registered\n");
2736 return -EINVAL;
2737 }
2738
2739 mac_addr = of_get_mac_address(pnp);
2740 if (!IS_ERR(mac_addr))
2741 ether_addr_copy(ppd.mac_addr, mac_addr);
2742
2743 mv643xx_eth_property(pnp, "tx-queue-size", ppd.tx_queue_size);
2744 mv643xx_eth_property(pnp, "tx-sram-addr", ppd.tx_sram_addr);
2745 mv643xx_eth_property(pnp, "tx-sram-size", ppd.tx_sram_size);
2746 mv643xx_eth_property(pnp, "rx-queue-size", ppd.rx_queue_size);
2747 mv643xx_eth_property(pnp, "rx-sram-addr", ppd.rx_sram_addr);
2748 mv643xx_eth_property(pnp, "rx-sram-size", ppd.rx_sram_size);
2749
2750 ppd.phy_node = of_parse_phandle(pnp, "phy-handle", 0);
2751 if (!ppd.phy_node) {
2752 ppd.phy_addr = MV643XX_ETH_PHY_NONE;
2753 of_property_read_u32(pnp, "speed", &ppd.speed);
2754 of_property_read_u32(pnp, "duplex", &ppd.duplex);
2755 }
2756
2757 ppdev = platform_device_alloc(MV643XX_ETH_NAME, dev_num);
2758 if (!ppdev)
2759 return -ENOMEM;
2760 ppdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
2761 ppdev->dev.of_node = pnp;
2762
2763 ret = platform_device_add_resources(ppdev, &res, 1);
2764 if (ret)
2765 goto port_err;
2766
2767 ret = platform_device_add_data(ppdev, &ppd, sizeof(ppd));
2768 if (ret)
2769 goto port_err;
2770
2771 ret = platform_device_add(ppdev);
2772 if (ret)
2773 goto port_err;
2774
2775 port_platdev[dev_num] = ppdev;
2776
2777 return 0;
2778
2779port_err:
2780 platform_device_put(ppdev);
2781 return ret;
2782}
2783
2784static int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2785{
2786 struct mv643xx_eth_shared_platform_data *pd;
2787 struct device_node *pnp, *np = pdev->dev.of_node;
2788 int ret;
2789
2790 /* bail out if not registered from DT */
2791 if (!np)
2792 return 0;
2793
2794 pd = devm_kzalloc(&pdev->dev, sizeof(*pd), GFP_KERNEL);
2795 if (!pd)
2796 return -ENOMEM;
2797 pdev->dev.platform_data = pd;
2798
2799 mv643xx_eth_property(np, "tx-checksum-limit", pd->tx_csum_limit);
2800
2801 for_each_available_child_of_node(np, pnp) {
2802 ret = mv643xx_eth_shared_of_add_port(pdev, pnp);
2803 if (ret) {
2804 of_node_put(pnp);
2805 return ret;
2806 }
2807 }
2808 return 0;
2809}
2810
2811static void mv643xx_eth_shared_of_remove(void)
2812{
2813 int n;
2814
2815 for (n = 0; n < 3; n++) {
2816 platform_device_del(port_platdev[n]);
2817 port_platdev[n] = NULL;
2818 }
2819}
2820#else
2821static inline int mv643xx_eth_shared_of_probe(struct platform_device *pdev)
2822{
2823 return 0;
2824}
2825
2826static inline void mv643xx_eth_shared_of_remove(void)
2827{
2828}
2829#endif
2830
2831static int mv643xx_eth_shared_probe(struct platform_device *pdev)
2832{
2833 static int mv643xx_eth_version_printed;
2834 struct mv643xx_eth_shared_platform_data *pd;
2835 struct mv643xx_eth_shared_private *msp;
2836 const struct mbus_dram_target_info *dram;
2837 struct resource *res;
2838 int ret;
2839
2840 if (!mv643xx_eth_version_printed++)
2841 pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
2842 mv643xx_eth_driver_version);
2843
2844 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2845 if (res == NULL)
2846 return -EINVAL;
2847
2848 msp = devm_kzalloc(&pdev->dev, sizeof(*msp), GFP_KERNEL);
2849 if (msp == NULL)
2850 return -ENOMEM;
2851 platform_set_drvdata(pdev, msp);
2852
2853 msp->base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
2854 if (msp->base == NULL)
2855 return -ENOMEM;
2856
2857 msp->clk = devm_clk_get(&pdev->dev, NULL);
2858 if (!IS_ERR(msp->clk))
2859 clk_prepare_enable(msp->clk);
2860
2861 /*
2862 * (Re-)program MBUS remapping windows if we are asked to.
2863 */
2864 dram = mv_mbus_dram_info();
2865 if (dram)
2866 mv643xx_eth_conf_mbus_windows(msp, dram);
2867
2868 ret = mv643xx_eth_shared_of_probe(pdev);
2869 if (ret)
2870 goto err_put_clk;
2871 pd = dev_get_platdata(&pdev->dev);
2872
2873 msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
2874 pd->tx_csum_limit : 9 * 1024;
2875 infer_hw_params(msp);
2876
2877 return 0;
2878
2879err_put_clk:
2880 if (!IS_ERR(msp->clk))
2881 clk_disable_unprepare(msp->clk);
2882 return ret;
2883}
2884
2885static int mv643xx_eth_shared_remove(struct platform_device *pdev)
2886{
2887 struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
2888
2889 mv643xx_eth_shared_of_remove();
2890 if (!IS_ERR(msp->clk))
2891 clk_disable_unprepare(msp->clk);
2892 return 0;
2893}
2894
2895static struct platform_driver mv643xx_eth_shared_driver = {
2896 .probe = mv643xx_eth_shared_probe,
2897 .remove = mv643xx_eth_shared_remove,
2898 .driver = {
2899 .name = MV643XX_ETH_SHARED_NAME,
2900 .of_match_table = of_match_ptr(mv643xx_eth_shared_ids),
2901 },
2902};
2903
2904static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
2905{
2906 int addr_shift = 5 * mp->port_num;
2907 u32 data;
2908
2909 data = rdl(mp, PHY_ADDR);
2910 data &= ~(0x1f << addr_shift);
2911 data |= (phy_addr & 0x1f) << addr_shift;
2912 wrl(mp, PHY_ADDR, data);
2913}
2914
2915static int phy_addr_get(struct mv643xx_eth_private *mp)
2916{
2917 unsigned int data;
2918
2919 data = rdl(mp, PHY_ADDR);
2920
2921 return (data >> (5 * mp->port_num)) & 0x1f;
2922}
2923
2924static void set_params(struct mv643xx_eth_private *mp,
2925 struct mv643xx_eth_platform_data *pd)
2926{
2927 struct net_device *dev = mp->dev;
2928 unsigned int tx_ring_size;
2929
2930 if (is_valid_ether_addr(pd->mac_addr))
2931 memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
2932 else
2933 uc_addr_get(mp, dev->dev_addr);
2934
2935 mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
2936 if (pd->rx_queue_size)
2937 mp->rx_ring_size = pd->rx_queue_size;
2938 mp->rx_desc_sram_addr = pd->rx_sram_addr;
2939 mp->rx_desc_sram_size = pd->rx_sram_size;
2940
2941 mp->rxq_count = pd->rx_queue_count ? : 1;
2942
2943 tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
2944 if (pd->tx_queue_size)
2945 tx_ring_size = pd->tx_queue_size;
2946
2947 mp->tx_ring_size = clamp_t(unsigned int, tx_ring_size,
2948 MV643XX_MAX_SKB_DESCS * 2, 4096);
2949 if (mp->tx_ring_size != tx_ring_size)
2950 netdev_warn(dev, "TX queue size set to %u (requested %u)\n",
2951 mp->tx_ring_size, tx_ring_size);
2952
2953 mp->tx_desc_sram_addr = pd->tx_sram_addr;
2954 mp->tx_desc_sram_size = pd->tx_sram_size;
2955
2956 mp->txq_count = pd->tx_queue_count ? : 1;
2957}
2958
2959static int get_phy_mode(struct mv643xx_eth_private *mp)
2960{
2961 struct device *dev = mp->dev->dev.parent;
2962 int iface = -1;
2963
2964 if (dev->of_node)
2965 iface = of_get_phy_mode(dev->of_node);
2966
2967 /* Historical default if unspecified. We could also read/write
2968 * the interface state in the PSC1
2969 */
2970 if (iface < 0)
2971 iface = PHY_INTERFACE_MODE_GMII;
2972 return iface;
2973}
2974
2975static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
2976 int phy_addr)
2977{
2978 struct phy_device *phydev;
2979 int start;
2980 int num;
2981 int i;
2982 char phy_id[MII_BUS_ID_SIZE + 3];
2983
2984 if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
2985 start = phy_addr_get(mp) & 0x1f;
2986 num = 32;
2987 } else {
2988 start = phy_addr & 0x1f;
2989 num = 1;
2990 }
2991
2992 /* Attempt to connect to the PHY using orion-mdio */
2993 phydev = ERR_PTR(-ENODEV);
2994 for (i = 0; i < num; i++) {
2995 int addr = (start + i) & 0x1f;
2996
2997 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
2998 "orion-mdio-mii", addr);
2999
3000 phydev = phy_connect(mp->dev, phy_id, mv643xx_eth_adjust_link,
3001 get_phy_mode(mp));
3002 if (!IS_ERR(phydev)) {
3003 phy_addr_set(mp, addr);
3004 break;
3005 }
3006 }
3007
3008 return phydev;
3009}
3010
3011static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
3012{
3013 struct net_device *dev = mp->dev;
3014 struct phy_device *phy = dev->phydev;
3015
3016 if (speed == 0) {
3017 phy->autoneg = AUTONEG_ENABLE;
3018 phy->speed = 0;
3019 phy->duplex = 0;
3020 linkmode_copy(phy->advertising, phy->supported);
3021 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
3022 phy->advertising);
3023 } else {
3024 phy->autoneg = AUTONEG_DISABLE;
3025 linkmode_zero(phy->advertising);
3026 phy->speed = speed;
3027 phy->duplex = duplex;
3028 }
3029 phy_start_aneg(phy);
3030}
3031
3032static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
3033{
3034 struct net_device *dev = mp->dev;
3035 u32 pscr;
3036
3037 pscr = rdlp(mp, PORT_SERIAL_CONTROL);
3038 if (pscr & SERIAL_PORT_ENABLE) {
3039 pscr &= ~SERIAL_PORT_ENABLE;
3040 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3041 }
3042
3043 pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
3044 if (!dev->phydev) {
3045 pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
3046 if (speed == SPEED_1000)
3047 pscr |= SET_GMII_SPEED_TO_1000;
3048 else if (speed == SPEED_100)
3049 pscr |= SET_MII_SPEED_TO_100;
3050
3051 pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
3052
3053 pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
3054 if (duplex == DUPLEX_FULL)
3055 pscr |= SET_FULL_DUPLEX_MODE;
3056 }
3057
3058 wrlp(mp, PORT_SERIAL_CONTROL, pscr);
3059}
3060
3061static const struct net_device_ops mv643xx_eth_netdev_ops = {
3062 .ndo_open = mv643xx_eth_open,
3063 .ndo_stop = mv643xx_eth_stop,
3064 .ndo_start_xmit = mv643xx_eth_xmit,
3065 .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
3066 .ndo_set_mac_address = mv643xx_eth_set_mac_address,
3067 .ndo_validate_addr = eth_validate_addr,
3068 .ndo_do_ioctl = mv643xx_eth_ioctl,
3069 .ndo_change_mtu = mv643xx_eth_change_mtu,
3070 .ndo_set_features = mv643xx_eth_set_features,
3071 .ndo_tx_timeout = mv643xx_eth_tx_timeout,
3072 .ndo_get_stats = mv643xx_eth_get_stats,
3073#ifdef CONFIG_NET_POLL_CONTROLLER
3074 .ndo_poll_controller = mv643xx_eth_netpoll,
3075#endif
3076};
3077
3078static int mv643xx_eth_probe(struct platform_device *pdev)
3079{
3080 struct mv643xx_eth_platform_data *pd;
3081 struct mv643xx_eth_private *mp;
3082 struct net_device *dev;
3083 struct phy_device *phydev = NULL;
3084 struct resource *res;
3085 int err;
3086
3087 pd = dev_get_platdata(&pdev->dev);
3088 if (pd == NULL) {
3089 dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
3090 return -ENODEV;
3091 }
3092
3093 if (pd->shared == NULL) {
3094 dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
3095 return -ENODEV;
3096 }
3097
3098 dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
3099 if (!dev)
3100 return -ENOMEM;
3101
3102 SET_NETDEV_DEV(dev, &pdev->dev);
3103 mp = netdev_priv(dev);
3104 platform_set_drvdata(pdev, mp);
3105
3106 mp->shared = platform_get_drvdata(pd->shared);
3107 mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
3108 mp->port_num = pd->port_number;
3109
3110 mp->dev = dev;
3111
3112 /* Kirkwood resets some registers on gated clocks. Especially
3113 * CLK125_BYPASS_EN must be cleared but is not available on
3114 * all other SoCs/System Controllers using this driver.
3115 */
3116 if (of_device_is_compatible(pdev->dev.of_node,
3117 "marvell,kirkwood-eth-port"))
3118 wrlp(mp, PORT_SERIAL_CONTROL1,
3119 rdlp(mp, PORT_SERIAL_CONTROL1) & ~CLK125_BYPASS_EN);
3120
3121 /*
3122 * Start with a default rate, and if there is a clock, allow
3123 * it to override the default.
3124 */
3125 mp->t_clk = 133000000;
3126 mp->clk = devm_clk_get(&pdev->dev, NULL);
3127 if (!IS_ERR(mp->clk)) {
3128 clk_prepare_enable(mp->clk);
3129 mp->t_clk = clk_get_rate(mp->clk);
3130 } else if (!IS_ERR(mp->shared->clk)) {
3131 mp->t_clk = clk_get_rate(mp->shared->clk);
3132 }
3133
3134 set_params(mp, pd);
3135 netif_set_real_num_tx_queues(dev, mp->txq_count);
3136 netif_set_real_num_rx_queues(dev, mp->rxq_count);
3137
3138 err = 0;
3139 if (pd->phy_node) {
3140 phydev = of_phy_connect(mp->dev, pd->phy_node,
3141 mv643xx_eth_adjust_link, 0,
3142 get_phy_mode(mp));
3143 if (!phydev)
3144 err = -ENODEV;
3145 else
3146 phy_addr_set(mp, phydev->mdio.addr);
3147 } else if (pd->phy_addr != MV643XX_ETH_PHY_NONE) {
3148 phydev = phy_scan(mp, pd->phy_addr);
3149
3150 if (IS_ERR(phydev))
3151 err = PTR_ERR(phydev);
3152 else
3153 phy_init(mp, pd->speed, pd->duplex);
3154 }
3155 if (err == -ENODEV) {
3156 err = -EPROBE_DEFER;
3157 goto out;
3158 }
3159 if (err)
3160 goto out;
3161
3162 dev->ethtool_ops = &mv643xx_eth_ethtool_ops;
3163
3164 init_pscr(mp, pd->speed, pd->duplex);
3165
3166
3167 mib_counters_clear(mp);
3168
3169 timer_setup(&mp->mib_counters_timer, mib_counters_timer_wrapper, 0);
3170 mp->mib_counters_timer.expires = jiffies + 30 * HZ;
3171
3172 spin_lock_init(&mp->mib_counters_lock);
3173
3174 INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
3175
3176 netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, NAPI_POLL_WEIGHT);
3177
3178 timer_setup(&mp->rx_oom, oom_timer_wrapper, 0);
3179
3180
3181 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
3182 BUG_ON(!res);
3183 dev->irq = res->start;
3184
3185 dev->netdev_ops = &mv643xx_eth_netdev_ops;
3186
3187 dev->watchdog_timeo = 2 * HZ;
3188 dev->base_addr = 0;
3189
3190 dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
3191 dev->vlan_features = dev->features;
3192
3193 dev->features |= NETIF_F_RXCSUM;
3194 dev->hw_features = dev->features;
3195
3196 dev->priv_flags |= IFF_UNICAST_FLT;
3197 dev->gso_max_segs = MV643XX_MAX_TSO_SEGS;
3198
3199 /* MTU range: 64 - 9500 */
3200 dev->min_mtu = 64;
3201 dev->max_mtu = 9500;
3202
3203 if (mp->shared->win_protect)
3204 wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
3205
3206 netif_carrier_off(dev);
3207
3208 wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
3209
3210 set_rx_coal(mp, 250);
3211 set_tx_coal(mp, 0);
3212
3213 err = register_netdev(dev);
3214 if (err)
3215 goto out;
3216
3217 netdev_notice(dev, "port %d with MAC address %pM\n",
3218 mp->port_num, dev->dev_addr);
3219
3220 if (mp->tx_desc_sram_size > 0)
3221 netdev_notice(dev, "configured with sram\n");
3222
3223 return 0;
3224
3225out:
3226 if (!IS_ERR(mp->clk))
3227 clk_disable_unprepare(mp->clk);
3228 free_netdev(dev);
3229
3230 return err;
3231}
3232
3233static int mv643xx_eth_remove(struct platform_device *pdev)
3234{
3235 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3236 struct net_device *dev = mp->dev;
3237
3238 unregister_netdev(mp->dev);
3239 if (dev->phydev)
3240 phy_disconnect(dev->phydev);
3241 cancel_work_sync(&mp->tx_timeout_task);
3242
3243 if (!IS_ERR(mp->clk))
3244 clk_disable_unprepare(mp->clk);
3245
3246 free_netdev(mp->dev);
3247
3248 return 0;
3249}
3250
3251static void mv643xx_eth_shutdown(struct platform_device *pdev)
3252{
3253 struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
3254
3255 /* Mask all interrupts on ethernet port */
3256 wrlp(mp, INT_MASK, 0);
3257 rdlp(mp, INT_MASK);
3258
3259 if (netif_running(mp->dev))
3260 port_reset(mp);
3261}
3262
3263static struct platform_driver mv643xx_eth_driver = {
3264 .probe = mv643xx_eth_probe,
3265 .remove = mv643xx_eth_remove,
3266 .shutdown = mv643xx_eth_shutdown,
3267 .driver = {
3268 .name = MV643XX_ETH_NAME,
3269 },
3270};
3271
3272static struct platform_driver * const drivers[] = {
3273 &mv643xx_eth_shared_driver,
3274 &mv643xx_eth_driver,
3275};
3276
3277static int __init mv643xx_eth_init_module(void)
3278{
3279 return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
3280}
3281module_init(mv643xx_eth_init_module);
3282
3283static void __exit mv643xx_eth_cleanup_module(void)
3284{
3285 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
3286}
3287module_exit(mv643xx_eth_cleanup_module);
3288
3289MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
3290 "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
3291MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
3292MODULE_LICENSE("GPL");
3293MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
3294MODULE_ALIAS("platform:" MV643XX_ETH_NAME);