Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Qualcomm PCIe root complex driver
4 *
5 * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
6 * Copyright 2015 Linaro Limited.
7 *
8 * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/crc8.h>
13#include <linux/debugfs.h>
14#include <linux/delay.h>
15#include <linux/gpio/consumer.h>
16#include <linux/interconnect.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/iopoll.h>
20#include <linux/kernel.h>
21#include <linux/limits.h>
22#include <linux/init.h>
23#include <linux/of.h>
24#include <linux/pci.h>
25#include <linux/pm_opp.h>
26#include <linux/pm_runtime.h>
27#include <linux/platform_device.h>
28#include <linux/phy/pcie.h>
29#include <linux/phy/phy.h>
30#include <linux/regulator/consumer.h>
31#include <linux/reset.h>
32#include <linux/slab.h>
33#include <linux/types.h>
34#include <linux/units.h>
35
36#include "../../pci.h"
37#include "pcie-designware.h"
38#include "pcie-qcom-common.h"
39
40/* PARF registers */
41#define PARF_SYS_CTRL 0x00
42#define PARF_PM_CTRL 0x20
43#define PARF_PCS_DEEMPH 0x34
44#define PARF_PCS_SWING 0x38
45#define PARF_PHY_CTRL 0x40
46#define PARF_PHY_REFCLK 0x4c
47#define PARF_CONFIG_BITS 0x50
48#define PARF_DBI_BASE_ADDR 0x168
49#define PARF_SLV_ADDR_SPACE_SIZE 0x16c
50#define PARF_MHI_CLOCK_RESET_CTRL 0x174
51#define PARF_AXI_MSTR_WR_ADDR_HALT 0x178
52#define PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1a8
53#define PARF_Q2A_FLUSH 0x1ac
54#define PARF_LTSSM 0x1b0
55#define PARF_INT_ALL_STATUS 0x224
56#define PARF_INT_ALL_CLEAR 0x228
57#define PARF_INT_ALL_MASK 0x22c
58#define PARF_SID_OFFSET 0x234
59#define PARF_BDF_TRANSLATE_CFG 0x24c
60#define PARF_DBI_BASE_ADDR_V2 0x350
61#define PARF_DBI_BASE_ADDR_V2_HI 0x354
62#define PARF_SLV_ADDR_SPACE_SIZE_V2 0x358
63#define PARF_SLV_ADDR_SPACE_SIZE_V2_HI 0x35c
64#define PARF_NO_SNOOP_OVERIDE 0x3d4
65#define PARF_ATU_BASE_ADDR 0x634
66#define PARF_ATU_BASE_ADDR_HI 0x638
67#define PARF_DEVICE_TYPE 0x1000
68#define PARF_BDF_TO_SID_TABLE_N 0x2000
69#define PARF_BDF_TO_SID_CFG 0x2c00
70
71/* ELBI registers */
72#define ELBI_SYS_CTRL 0x04
73
74/* DBI registers */
75#define AXI_MSTR_RESP_COMP_CTRL0 0x818
76#define AXI_MSTR_RESP_COMP_CTRL1 0x81c
77
78/* MHI registers */
79#define PARF_DEBUG_CNT_PM_LINKST_IN_L2 0xc04
80#define PARF_DEBUG_CNT_PM_LINKST_IN_L1 0xc0c
81#define PARF_DEBUG_CNT_PM_LINKST_IN_L0S 0xc10
82#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1 0xc84
83#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2 0xc88
84
85/* PARF_SYS_CTRL register fields */
86#define MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN BIT(29)
87#define MST_WAKEUP_EN BIT(13)
88#define SLV_WAKEUP_EN BIT(12)
89#define MSTR_ACLK_CGC_DIS BIT(10)
90#define SLV_ACLK_CGC_DIS BIT(9)
91#define CORE_CLK_CGC_DIS BIT(6)
92#define AUX_PWR_DET BIT(4)
93#define L23_CLK_RMV_DIS BIT(2)
94#define L1_CLK_RMV_DIS BIT(1)
95
96/* PARF_PM_CTRL register fields */
97#define REQ_NOT_ENTR_L1 BIT(5)
98
99/* PARF_PCS_DEEMPH register fields */
100#define PCS_DEEMPH_TX_DEEMPH_GEN1(x) FIELD_PREP(GENMASK(21, 16), x)
101#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) FIELD_PREP(GENMASK(13, 8), x)
102#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) FIELD_PREP(GENMASK(5, 0), x)
103
104/* PARF_PCS_SWING register fields */
105#define PCS_SWING_TX_SWING_FULL(x) FIELD_PREP(GENMASK(14, 8), x)
106#define PCS_SWING_TX_SWING_LOW(x) FIELD_PREP(GENMASK(6, 0), x)
107
108/* PARF_PHY_CTRL register fields */
109#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
110#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) FIELD_PREP(PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK, x)
111#define PHY_TEST_PWR_DOWN BIT(0)
112
113/* PARF_PHY_REFCLK register fields */
114#define PHY_REFCLK_SSP_EN BIT(16)
115#define PHY_REFCLK_USE_PAD BIT(12)
116
117/* PARF_CONFIG_BITS register fields */
118#define PHY_RX0_EQ(x) FIELD_PREP(GENMASK(26, 24), x)
119
120/* PARF_SLV_ADDR_SPACE_SIZE register value */
121#define SLV_ADDR_SPACE_SZ 0x80000000
122
123/* PARF_MHI_CLOCK_RESET_CTRL register fields */
124#define AHB_CLK_EN BIT(0)
125#define MSTR_AXI_CLK_EN BIT(1)
126#define BYPASS BIT(4)
127
128/* PARF_AXI_MSTR_WR_ADDR_HALT register fields */
129#define EN BIT(31)
130
131/* PARF_LTSSM register fields */
132#define LTSSM_EN BIT(8)
133
134/* PARF_INT_ALL_{STATUS/CLEAR/MASK} register fields */
135#define PARF_INT_ALL_LINK_UP BIT(13)
136#define PARF_INT_MSI_DEV_0_7 GENMASK(30, 23)
137
138/* PARF_NO_SNOOP_OVERIDE register fields */
139#define WR_NO_SNOOP_OVERIDE_EN BIT(1)
140#define RD_NO_SNOOP_OVERIDE_EN BIT(3)
141
142/* PARF_DEVICE_TYPE register fields */
143#define DEVICE_TYPE_RC 0x4
144
145/* PARF_BDF_TO_SID_CFG fields */
146#define BDF_TO_SID_BYPASS BIT(0)
147
148/* ELBI_SYS_CTRL register fields */
149#define ELBI_SYS_CTRL_LT_ENABLE BIT(0)
150
151/* AXI_MSTR_RESP_COMP_CTRL0 register fields */
152#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
153#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
154
155/* AXI_MSTR_RESP_COMP_CTRL1 register fields */
156#define CFG_BRIDGE_SB_INIT BIT(0)
157
158/* PCI_EXP_SLTCAP register fields */
159#define PCIE_CAP_SLOT_POWER_LIMIT_VAL FIELD_PREP(PCI_EXP_SLTCAP_SPLV, 250)
160#define PCIE_CAP_SLOT_POWER_LIMIT_SCALE FIELD_PREP(PCI_EXP_SLTCAP_SPLS, 1)
161#define PCIE_CAP_SLOT_VAL (PCI_EXP_SLTCAP_ABP | \
162 PCI_EXP_SLTCAP_PCP | \
163 PCI_EXP_SLTCAP_MRLSP | \
164 PCI_EXP_SLTCAP_AIP | \
165 PCI_EXP_SLTCAP_PIP | \
166 PCI_EXP_SLTCAP_HPS | \
167 PCI_EXP_SLTCAP_EIP | \
168 PCIE_CAP_SLOT_POWER_LIMIT_VAL | \
169 PCIE_CAP_SLOT_POWER_LIMIT_SCALE)
170
171#define PERST_DELAY_US 1000
172
173#define QCOM_PCIE_CRC8_POLYNOMIAL (BIT(2) | BIT(1) | BIT(0))
174
175#define QCOM_PCIE_LINK_SPEED_TO_BW(speed) \
176 Mbps_to_icc(PCIE_SPEED2MBS_ENC(pcie_link_speed[speed]))
177
178struct qcom_pcie_resources_1_0_0 {
179 struct clk_bulk_data *clks;
180 int num_clks;
181 struct reset_control *core;
182 struct regulator *vdda;
183};
184
185#define QCOM_PCIE_2_1_0_MAX_RESETS 6
186#define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
187struct qcom_pcie_resources_2_1_0 {
188 struct clk_bulk_data *clks;
189 int num_clks;
190 struct reset_control_bulk_data resets[QCOM_PCIE_2_1_0_MAX_RESETS];
191 int num_resets;
192 struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
193};
194
195#define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
196struct qcom_pcie_resources_2_3_2 {
197 struct clk_bulk_data *clks;
198 int num_clks;
199 struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
200};
201
202#define QCOM_PCIE_2_3_3_MAX_RESETS 7
203struct qcom_pcie_resources_2_3_3 {
204 struct clk_bulk_data *clks;
205 int num_clks;
206 struct reset_control_bulk_data rst[QCOM_PCIE_2_3_3_MAX_RESETS];
207};
208
209#define QCOM_PCIE_2_4_0_MAX_RESETS 12
210struct qcom_pcie_resources_2_4_0 {
211 struct clk_bulk_data *clks;
212 int num_clks;
213 struct reset_control_bulk_data resets[QCOM_PCIE_2_4_0_MAX_RESETS];
214 int num_resets;
215};
216
217#define QCOM_PCIE_2_7_0_MAX_SUPPLIES 2
218struct qcom_pcie_resources_2_7_0 {
219 struct clk_bulk_data *clks;
220 int num_clks;
221 struct regulator_bulk_data supplies[QCOM_PCIE_2_7_0_MAX_SUPPLIES];
222 struct reset_control *rst;
223};
224
225struct qcom_pcie_resources_2_9_0 {
226 struct clk_bulk_data *clks;
227 int num_clks;
228 struct reset_control *rst;
229};
230
231union qcom_pcie_resources {
232 struct qcom_pcie_resources_1_0_0 v1_0_0;
233 struct qcom_pcie_resources_2_1_0 v2_1_0;
234 struct qcom_pcie_resources_2_3_2 v2_3_2;
235 struct qcom_pcie_resources_2_3_3 v2_3_3;
236 struct qcom_pcie_resources_2_4_0 v2_4_0;
237 struct qcom_pcie_resources_2_7_0 v2_7_0;
238 struct qcom_pcie_resources_2_9_0 v2_9_0;
239};
240
241struct qcom_pcie;
242
243struct qcom_pcie_ops {
244 int (*get_resources)(struct qcom_pcie *pcie);
245 int (*init)(struct qcom_pcie *pcie);
246 int (*post_init)(struct qcom_pcie *pcie);
247 void (*host_post_init)(struct qcom_pcie *pcie);
248 void (*deinit)(struct qcom_pcie *pcie);
249 void (*ltssm_enable)(struct qcom_pcie *pcie);
250 int (*config_sid)(struct qcom_pcie *pcie);
251};
252
253 /**
254 * struct qcom_pcie_cfg - Per SoC config struct
255 * @ops: qcom PCIe ops structure
256 * @override_no_snoop: Override NO_SNOOP attribute in TLP to enable cache
257 * snooping
258 */
259struct qcom_pcie_cfg {
260 const struct qcom_pcie_ops *ops;
261 bool override_no_snoop;
262 bool no_l0s;
263};
264
265struct qcom_pcie {
266 struct dw_pcie *pci;
267 void __iomem *parf; /* DT parf */
268 void __iomem *elbi; /* DT elbi */
269 void __iomem *mhi;
270 union qcom_pcie_resources res;
271 struct phy *phy;
272 struct gpio_desc *reset;
273 struct icc_path *icc_mem;
274 struct icc_path *icc_cpu;
275 const struct qcom_pcie_cfg *cfg;
276 struct dentry *debugfs;
277 bool suspended;
278 bool use_pm_opp;
279};
280
281#define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
282
283static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
284{
285 gpiod_set_value_cansleep(pcie->reset, 1);
286 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
287}
288
289static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
290{
291 /* Ensure that PERST has been asserted for at least 100 ms */
292 msleep(100);
293 gpiod_set_value_cansleep(pcie->reset, 0);
294 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
295}
296
297static int qcom_pcie_start_link(struct dw_pcie *pci)
298{
299 struct qcom_pcie *pcie = to_qcom_pcie(pci);
300
301 if (pcie_link_speed[pci->max_link_speed] == PCIE_SPEED_16_0GT) {
302 qcom_pcie_common_set_16gt_equalization(pci);
303 qcom_pcie_common_set_16gt_lane_margining(pci);
304 }
305
306 /* Enable Link Training state machine */
307 if (pcie->cfg->ops->ltssm_enable)
308 pcie->cfg->ops->ltssm_enable(pcie);
309
310 return 0;
311}
312
313static void qcom_pcie_clear_aspm_l0s(struct dw_pcie *pci)
314{
315 struct qcom_pcie *pcie = to_qcom_pcie(pci);
316 u16 offset;
317 u32 val;
318
319 if (!pcie->cfg->no_l0s)
320 return;
321
322 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
323
324 dw_pcie_dbi_ro_wr_en(pci);
325
326 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
327 val &= ~PCI_EXP_LNKCAP_ASPM_L0S;
328 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
329
330 dw_pcie_dbi_ro_wr_dis(pci);
331}
332
333static void qcom_pcie_clear_hpc(struct dw_pcie *pci)
334{
335 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
336 u32 val;
337
338 dw_pcie_dbi_ro_wr_en(pci);
339
340 val = readl(pci->dbi_base + offset + PCI_EXP_SLTCAP);
341 val &= ~PCI_EXP_SLTCAP_HPC;
342 writel(val, pci->dbi_base + offset + PCI_EXP_SLTCAP);
343
344 dw_pcie_dbi_ro_wr_dis(pci);
345}
346
347static void qcom_pcie_configure_dbi_base(struct qcom_pcie *pcie)
348{
349 struct dw_pcie *pci = pcie->pci;
350
351 if (pci->dbi_phys_addr) {
352 /*
353 * PARF_DBI_BASE_ADDR register is in CPU domain and require to
354 * be programmed with CPU physical address.
355 */
356 writel(lower_32_bits(pci->dbi_phys_addr), pcie->parf +
357 PARF_DBI_BASE_ADDR);
358 writel(SLV_ADDR_SPACE_SZ, pcie->parf +
359 PARF_SLV_ADDR_SPACE_SIZE);
360 }
361}
362
363static void qcom_pcie_configure_dbi_atu_base(struct qcom_pcie *pcie)
364{
365 struct dw_pcie *pci = pcie->pci;
366
367 if (pci->dbi_phys_addr) {
368 /*
369 * PARF_DBI_BASE_ADDR_V2 and PARF_ATU_BASE_ADDR registers are
370 * in CPU domain and require to be programmed with CPU
371 * physical addresses.
372 */
373 writel(lower_32_bits(pci->dbi_phys_addr), pcie->parf +
374 PARF_DBI_BASE_ADDR_V2);
375 writel(upper_32_bits(pci->dbi_phys_addr), pcie->parf +
376 PARF_DBI_BASE_ADDR_V2_HI);
377
378 if (pci->atu_phys_addr) {
379 writel(lower_32_bits(pci->atu_phys_addr), pcie->parf +
380 PARF_ATU_BASE_ADDR);
381 writel(upper_32_bits(pci->atu_phys_addr), pcie->parf +
382 PARF_ATU_BASE_ADDR_HI);
383 }
384
385 writel(0x0, pcie->parf + PARF_SLV_ADDR_SPACE_SIZE_V2);
386 writel(SLV_ADDR_SPACE_SZ, pcie->parf +
387 PARF_SLV_ADDR_SPACE_SIZE_V2_HI);
388 }
389}
390
391static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
392{
393 u32 val;
394
395 /* enable link training */
396 val = readl(pcie->elbi + ELBI_SYS_CTRL);
397 val |= ELBI_SYS_CTRL_LT_ENABLE;
398 writel(val, pcie->elbi + ELBI_SYS_CTRL);
399}
400
401static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
402{
403 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
404 struct dw_pcie *pci = pcie->pci;
405 struct device *dev = pci->dev;
406 bool is_apq = of_device_is_compatible(dev->of_node, "qcom,pcie-apq8064");
407 int ret;
408
409 res->supplies[0].supply = "vdda";
410 res->supplies[1].supply = "vdda_phy";
411 res->supplies[2].supply = "vdda_refclk";
412 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
413 res->supplies);
414 if (ret)
415 return ret;
416
417 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
418 if (res->num_clks < 0) {
419 dev_err(dev, "Failed to get clocks\n");
420 return res->num_clks;
421 }
422
423 res->resets[0].id = "pci";
424 res->resets[1].id = "axi";
425 res->resets[2].id = "ahb";
426 res->resets[3].id = "por";
427 res->resets[4].id = "phy";
428 res->resets[5].id = "ext";
429
430 /* ext is optional on APQ8016 */
431 res->num_resets = is_apq ? 5 : 6;
432 ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
433 if (ret < 0)
434 return ret;
435
436 return 0;
437}
438
439static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
440{
441 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
442
443 clk_bulk_disable_unprepare(res->num_clks, res->clks);
444 reset_control_bulk_assert(res->num_resets, res->resets);
445
446 writel(1, pcie->parf + PARF_PHY_CTRL);
447
448 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
449}
450
451static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
452{
453 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
454 struct dw_pcie *pci = pcie->pci;
455 struct device *dev = pci->dev;
456 int ret;
457
458 /* reset the PCIe interface as uboot can leave it undefined state */
459 ret = reset_control_bulk_assert(res->num_resets, res->resets);
460 if (ret < 0) {
461 dev_err(dev, "cannot assert resets\n");
462 return ret;
463 }
464
465 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
466 if (ret < 0) {
467 dev_err(dev, "cannot enable regulators\n");
468 return ret;
469 }
470
471 ret = reset_control_bulk_deassert(res->num_resets, res->resets);
472 if (ret < 0) {
473 dev_err(dev, "cannot deassert resets\n");
474 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
475 return ret;
476 }
477
478 return 0;
479}
480
481static int qcom_pcie_post_init_2_1_0(struct qcom_pcie *pcie)
482{
483 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
484 struct dw_pcie *pci = pcie->pci;
485 struct device *dev = pci->dev;
486 struct device_node *node = dev->of_node;
487 u32 val;
488 int ret;
489
490 /* enable PCIe clocks and resets */
491 val = readl(pcie->parf + PARF_PHY_CTRL);
492 val &= ~PHY_TEST_PWR_DOWN;
493 writel(val, pcie->parf + PARF_PHY_CTRL);
494
495 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
496 if (ret)
497 return ret;
498
499 if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
500 of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
501 writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
502 PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
503 PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
504 pcie->parf + PARF_PCS_DEEMPH);
505 writel(PCS_SWING_TX_SWING_FULL(120) |
506 PCS_SWING_TX_SWING_LOW(120),
507 pcie->parf + PARF_PCS_SWING);
508 writel(PHY_RX0_EQ(4), pcie->parf + PARF_CONFIG_BITS);
509 }
510
511 if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
512 /* set TX termination offset */
513 val = readl(pcie->parf + PARF_PHY_CTRL);
514 val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
515 val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
516 writel(val, pcie->parf + PARF_PHY_CTRL);
517 }
518
519 /* enable external reference clock */
520 val = readl(pcie->parf + PARF_PHY_REFCLK);
521 /* USE_PAD is required only for ipq806x */
522 if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
523 val &= ~PHY_REFCLK_USE_PAD;
524 val |= PHY_REFCLK_SSP_EN;
525 writel(val, pcie->parf + PARF_PHY_REFCLK);
526
527 /* wait for clock acquisition */
528 usleep_range(1000, 1500);
529
530 /* Set the Max TLP size to 2K, instead of using default of 4K */
531 writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
532 pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL0);
533 writel(CFG_BRIDGE_SB_INIT,
534 pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL1);
535
536 qcom_pcie_clear_hpc(pcie->pci);
537
538 return 0;
539}
540
541static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
542{
543 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
544 struct dw_pcie *pci = pcie->pci;
545 struct device *dev = pci->dev;
546
547 res->vdda = devm_regulator_get(dev, "vdda");
548 if (IS_ERR(res->vdda))
549 return PTR_ERR(res->vdda);
550
551 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
552 if (res->num_clks < 0) {
553 dev_err(dev, "Failed to get clocks\n");
554 return res->num_clks;
555 }
556
557 res->core = devm_reset_control_get_exclusive(dev, "core");
558 return PTR_ERR_OR_ZERO(res->core);
559}
560
561static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
562{
563 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
564
565 reset_control_assert(res->core);
566 clk_bulk_disable_unprepare(res->num_clks, res->clks);
567 regulator_disable(res->vdda);
568}
569
570static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
571{
572 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
573 struct dw_pcie *pci = pcie->pci;
574 struct device *dev = pci->dev;
575 int ret;
576
577 ret = reset_control_deassert(res->core);
578 if (ret) {
579 dev_err(dev, "cannot deassert core reset\n");
580 return ret;
581 }
582
583 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
584 if (ret) {
585 dev_err(dev, "cannot prepare/enable clocks\n");
586 goto err_assert_reset;
587 }
588
589 ret = regulator_enable(res->vdda);
590 if (ret) {
591 dev_err(dev, "cannot enable vdda regulator\n");
592 goto err_disable_clks;
593 }
594
595 return 0;
596
597err_disable_clks:
598 clk_bulk_disable_unprepare(res->num_clks, res->clks);
599err_assert_reset:
600 reset_control_assert(res->core);
601
602 return ret;
603}
604
605static int qcom_pcie_post_init_1_0_0(struct qcom_pcie *pcie)
606{
607 qcom_pcie_configure_dbi_base(pcie);
608
609 if (IS_ENABLED(CONFIG_PCI_MSI)) {
610 u32 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
611
612 val |= EN;
613 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
614 }
615
616 qcom_pcie_clear_hpc(pcie->pci);
617
618 return 0;
619}
620
621static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
622{
623 u32 val;
624
625 /* enable link training */
626 val = readl(pcie->parf + PARF_LTSSM);
627 val |= LTSSM_EN;
628 writel(val, pcie->parf + PARF_LTSSM);
629}
630
631static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
632{
633 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
634 struct dw_pcie *pci = pcie->pci;
635 struct device *dev = pci->dev;
636 int ret;
637
638 res->supplies[0].supply = "vdda";
639 res->supplies[1].supply = "vddpe-3v3";
640 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
641 res->supplies);
642 if (ret)
643 return ret;
644
645 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
646 if (res->num_clks < 0) {
647 dev_err(dev, "Failed to get clocks\n");
648 return res->num_clks;
649 }
650
651 return 0;
652}
653
654static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
655{
656 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
657
658 clk_bulk_disable_unprepare(res->num_clks, res->clks);
659 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
660}
661
662static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
663{
664 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
665 struct dw_pcie *pci = pcie->pci;
666 struct device *dev = pci->dev;
667 int ret;
668
669 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
670 if (ret < 0) {
671 dev_err(dev, "cannot enable regulators\n");
672 return ret;
673 }
674
675 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
676 if (ret) {
677 dev_err(dev, "cannot prepare/enable clocks\n");
678 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
679 return ret;
680 }
681
682 return 0;
683}
684
685static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
686{
687 u32 val;
688
689 /* enable PCIe clocks and resets */
690 val = readl(pcie->parf + PARF_PHY_CTRL);
691 val &= ~PHY_TEST_PWR_DOWN;
692 writel(val, pcie->parf + PARF_PHY_CTRL);
693
694 qcom_pcie_configure_dbi_base(pcie);
695
696 /* MAC PHY_POWERDOWN MUX DISABLE */
697 val = readl(pcie->parf + PARF_SYS_CTRL);
698 val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
699 writel(val, pcie->parf + PARF_SYS_CTRL);
700
701 val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
702 val |= BYPASS;
703 writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
704
705 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
706 val |= EN;
707 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
708
709 qcom_pcie_clear_hpc(pcie->pci);
710
711 return 0;
712}
713
714static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
715{
716 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
717 struct dw_pcie *pci = pcie->pci;
718 struct device *dev = pci->dev;
719 bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
720 int ret;
721
722 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
723 if (res->num_clks < 0) {
724 dev_err(dev, "Failed to get clocks\n");
725 return res->num_clks;
726 }
727
728 res->resets[0].id = "axi_m";
729 res->resets[1].id = "axi_s";
730 res->resets[2].id = "axi_m_sticky";
731 res->resets[3].id = "pipe_sticky";
732 res->resets[4].id = "pwr";
733 res->resets[5].id = "ahb";
734 res->resets[6].id = "pipe";
735 res->resets[7].id = "axi_m_vmid";
736 res->resets[8].id = "axi_s_xpu";
737 res->resets[9].id = "parf";
738 res->resets[10].id = "phy";
739 res->resets[11].id = "phy_ahb";
740
741 res->num_resets = is_ipq ? 12 : 6;
742
743 ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
744 if (ret < 0)
745 return ret;
746
747 return 0;
748}
749
750static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
751{
752 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
753
754 reset_control_bulk_assert(res->num_resets, res->resets);
755 clk_bulk_disable_unprepare(res->num_clks, res->clks);
756}
757
758static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
759{
760 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
761 struct dw_pcie *pci = pcie->pci;
762 struct device *dev = pci->dev;
763 int ret;
764
765 ret = reset_control_bulk_assert(res->num_resets, res->resets);
766 if (ret < 0) {
767 dev_err(dev, "cannot assert resets\n");
768 return ret;
769 }
770
771 usleep_range(10000, 12000);
772
773 ret = reset_control_bulk_deassert(res->num_resets, res->resets);
774 if (ret < 0) {
775 dev_err(dev, "cannot deassert resets\n");
776 return ret;
777 }
778
779 usleep_range(10000, 12000);
780
781 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
782 if (ret) {
783 reset_control_bulk_assert(res->num_resets, res->resets);
784 return ret;
785 }
786
787 return 0;
788}
789
790static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
791{
792 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
793 struct dw_pcie *pci = pcie->pci;
794 struct device *dev = pci->dev;
795 int ret;
796
797 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
798 if (res->num_clks < 0) {
799 dev_err(dev, "Failed to get clocks\n");
800 return res->num_clks;
801 }
802
803 res->rst[0].id = "axi_m";
804 res->rst[1].id = "axi_s";
805 res->rst[2].id = "pipe";
806 res->rst[3].id = "axi_m_sticky";
807 res->rst[4].id = "sticky";
808 res->rst[5].id = "ahb";
809 res->rst[6].id = "sleep";
810
811 ret = devm_reset_control_bulk_get_exclusive(dev, ARRAY_SIZE(res->rst), res->rst);
812 if (ret < 0)
813 return ret;
814
815 return 0;
816}
817
818static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
819{
820 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
821
822 clk_bulk_disable_unprepare(res->num_clks, res->clks);
823}
824
825static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
826{
827 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
828 struct dw_pcie *pci = pcie->pci;
829 struct device *dev = pci->dev;
830 int ret;
831
832 ret = reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
833 if (ret < 0) {
834 dev_err(dev, "cannot assert resets\n");
835 return ret;
836 }
837
838 usleep_range(2000, 2500);
839
840 ret = reset_control_bulk_deassert(ARRAY_SIZE(res->rst), res->rst);
841 if (ret < 0) {
842 dev_err(dev, "cannot deassert resets\n");
843 return ret;
844 }
845
846 /*
847 * Don't have a way to see if the reset has completed.
848 * Wait for some time.
849 */
850 usleep_range(2000, 2500);
851
852 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
853 if (ret) {
854 dev_err(dev, "cannot prepare/enable clocks\n");
855 goto err_assert_resets;
856 }
857
858 return 0;
859
860err_assert_resets:
861 /*
862 * Not checking for failure, will anyway return
863 * the original failure in 'ret'.
864 */
865 reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
866
867 return ret;
868}
869
870static int qcom_pcie_post_init_2_3_3(struct qcom_pcie *pcie)
871{
872 struct dw_pcie *pci = pcie->pci;
873 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
874 u32 val;
875
876 val = readl(pcie->parf + PARF_PHY_CTRL);
877 val &= ~PHY_TEST_PWR_DOWN;
878 writel(val, pcie->parf + PARF_PHY_CTRL);
879
880 qcom_pcie_configure_dbi_atu_base(pcie);
881
882 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
883 | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
884 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
885 pcie->parf + PARF_SYS_CTRL);
886 writel(0, pcie->parf + PARF_Q2A_FLUSH);
887
888 writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
889
890 dw_pcie_dbi_ro_wr_en(pci);
891
892 writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
893
894 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
895 val &= ~PCI_EXP_LNKCAP_ASPMS;
896 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
897
898 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
899 PCI_EXP_DEVCTL2);
900
901 dw_pcie_dbi_ro_wr_dis(pci);
902
903 return 0;
904}
905
906static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
907{
908 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
909 struct dw_pcie *pci = pcie->pci;
910 struct device *dev = pci->dev;
911 int ret;
912
913 res->rst = devm_reset_control_array_get_exclusive(dev);
914 if (IS_ERR(res->rst))
915 return PTR_ERR(res->rst);
916
917 res->supplies[0].supply = "vdda";
918 res->supplies[1].supply = "vddpe-3v3";
919 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
920 res->supplies);
921 if (ret)
922 return ret;
923
924 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
925 if (res->num_clks < 0) {
926 dev_err(dev, "Failed to get clocks\n");
927 return res->num_clks;
928 }
929
930 return 0;
931}
932
933static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
934{
935 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
936 struct dw_pcie *pci = pcie->pci;
937 struct device *dev = pci->dev;
938 u32 val;
939 int ret;
940
941 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
942 if (ret < 0) {
943 dev_err(dev, "cannot enable regulators\n");
944 return ret;
945 }
946
947 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
948 if (ret < 0)
949 goto err_disable_regulators;
950
951 ret = reset_control_assert(res->rst);
952 if (ret) {
953 dev_err(dev, "reset assert failed (%d)\n", ret);
954 goto err_disable_clocks;
955 }
956
957 usleep_range(1000, 1500);
958
959 ret = reset_control_deassert(res->rst);
960 if (ret) {
961 dev_err(dev, "reset deassert failed (%d)\n", ret);
962 goto err_disable_clocks;
963 }
964
965 /* Wait for reset to complete, required on SM8450 */
966 usleep_range(1000, 1500);
967
968 /* configure PCIe to RC mode */
969 writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
970
971 /* enable PCIe clocks and resets */
972 val = readl(pcie->parf + PARF_PHY_CTRL);
973 val &= ~PHY_TEST_PWR_DOWN;
974 writel(val, pcie->parf + PARF_PHY_CTRL);
975
976 qcom_pcie_configure_dbi_atu_base(pcie);
977
978 /* MAC PHY_POWERDOWN MUX DISABLE */
979 val = readl(pcie->parf + PARF_SYS_CTRL);
980 val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
981 writel(val, pcie->parf + PARF_SYS_CTRL);
982
983 val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
984 val |= BYPASS;
985 writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
986
987 /* Enable L1 and L1SS */
988 val = readl(pcie->parf + PARF_PM_CTRL);
989 val &= ~REQ_NOT_ENTR_L1;
990 writel(val, pcie->parf + PARF_PM_CTRL);
991
992 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
993 val |= EN;
994 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
995
996 return 0;
997err_disable_clocks:
998 clk_bulk_disable_unprepare(res->num_clks, res->clks);
999err_disable_regulators:
1000 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1001
1002 return ret;
1003}
1004
1005static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
1006{
1007 const struct qcom_pcie_cfg *pcie_cfg = pcie->cfg;
1008
1009 if (pcie_cfg->override_no_snoop)
1010 writel(WR_NO_SNOOP_OVERIDE_EN | RD_NO_SNOOP_OVERIDE_EN,
1011 pcie->parf + PARF_NO_SNOOP_OVERIDE);
1012
1013 qcom_pcie_clear_aspm_l0s(pcie->pci);
1014 qcom_pcie_clear_hpc(pcie->pci);
1015
1016 return 0;
1017}
1018
1019static int qcom_pcie_enable_aspm(struct pci_dev *pdev, void *userdata)
1020{
1021 /*
1022 * Downstream devices need to be in D0 state before enabling PCI PM
1023 * substates.
1024 */
1025 pci_set_power_state_locked(pdev, PCI_D0);
1026 pci_enable_link_state_locked(pdev, PCIE_LINK_STATE_ALL);
1027
1028 return 0;
1029}
1030
1031static void qcom_pcie_host_post_init_2_7_0(struct qcom_pcie *pcie)
1032{
1033 struct dw_pcie_rp *pp = &pcie->pci->pp;
1034
1035 pci_walk_bus(pp->bridge->bus, qcom_pcie_enable_aspm, NULL);
1036}
1037
1038static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
1039{
1040 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1041
1042 clk_bulk_disable_unprepare(res->num_clks, res->clks);
1043
1044 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1045}
1046
1047static int qcom_pcie_config_sid_1_9_0(struct qcom_pcie *pcie)
1048{
1049 /* iommu map structure */
1050 struct {
1051 u32 bdf;
1052 u32 phandle;
1053 u32 smmu_sid;
1054 u32 smmu_sid_len;
1055 } *map;
1056 void __iomem *bdf_to_sid_base = pcie->parf + PARF_BDF_TO_SID_TABLE_N;
1057 struct device *dev = pcie->pci->dev;
1058 u8 qcom_pcie_crc8_table[CRC8_TABLE_SIZE];
1059 int i, nr_map, size = 0;
1060 u32 smmu_sid_base;
1061 u32 val;
1062
1063 of_get_property(dev->of_node, "iommu-map", &size);
1064 if (!size)
1065 return 0;
1066
1067 /* Enable BDF to SID translation by disabling bypass mode (default) */
1068 val = readl(pcie->parf + PARF_BDF_TO_SID_CFG);
1069 val &= ~BDF_TO_SID_BYPASS;
1070 writel(val, pcie->parf + PARF_BDF_TO_SID_CFG);
1071
1072 map = kzalloc(size, GFP_KERNEL);
1073 if (!map)
1074 return -ENOMEM;
1075
1076 of_property_read_u32_array(dev->of_node, "iommu-map", (u32 *)map,
1077 size / sizeof(u32));
1078
1079 nr_map = size / (sizeof(*map));
1080
1081 crc8_populate_msb(qcom_pcie_crc8_table, QCOM_PCIE_CRC8_POLYNOMIAL);
1082
1083 /* Registers need to be zero out first */
1084 memset_io(bdf_to_sid_base, 0, CRC8_TABLE_SIZE * sizeof(u32));
1085
1086 /* Extract the SMMU SID base from the first entry of iommu-map */
1087 smmu_sid_base = map[0].smmu_sid;
1088
1089 /* Look for an available entry to hold the mapping */
1090 for (i = 0; i < nr_map; i++) {
1091 __be16 bdf_be = cpu_to_be16(map[i].bdf);
1092 u32 val;
1093 u8 hash;
1094
1095 hash = crc8(qcom_pcie_crc8_table, (u8 *)&bdf_be, sizeof(bdf_be), 0);
1096
1097 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1098
1099 /* If the register is already populated, look for next available entry */
1100 while (val) {
1101 u8 current_hash = hash++;
1102 u8 next_mask = 0xff;
1103
1104 /* If NEXT field is NULL then update it with next hash */
1105 if (!(val & next_mask)) {
1106 val |= (u32)hash;
1107 writel(val, bdf_to_sid_base + current_hash * sizeof(u32));
1108 }
1109
1110 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1111 }
1112
1113 /* BDF [31:16] | SID [15:8] | NEXT [7:0] */
1114 val = map[i].bdf << 16 | (map[i].smmu_sid - smmu_sid_base) << 8 | 0;
1115 writel(val, bdf_to_sid_base + hash * sizeof(u32));
1116 }
1117
1118 kfree(map);
1119
1120 return 0;
1121}
1122
1123static int qcom_pcie_get_resources_2_9_0(struct qcom_pcie *pcie)
1124{
1125 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1126 struct dw_pcie *pci = pcie->pci;
1127 struct device *dev = pci->dev;
1128
1129 res->num_clks = devm_clk_bulk_get_all(dev, &res->clks);
1130 if (res->num_clks < 0) {
1131 dev_err(dev, "Failed to get clocks\n");
1132 return res->num_clks;
1133 }
1134
1135 res->rst = devm_reset_control_array_get_exclusive(dev);
1136 if (IS_ERR(res->rst))
1137 return PTR_ERR(res->rst);
1138
1139 return 0;
1140}
1141
1142static void qcom_pcie_deinit_2_9_0(struct qcom_pcie *pcie)
1143{
1144 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1145
1146 clk_bulk_disable_unprepare(res->num_clks, res->clks);
1147}
1148
1149static int qcom_pcie_init_2_9_0(struct qcom_pcie *pcie)
1150{
1151 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1152 struct device *dev = pcie->pci->dev;
1153 int ret;
1154
1155 ret = reset_control_assert(res->rst);
1156 if (ret) {
1157 dev_err(dev, "reset assert failed (%d)\n", ret);
1158 return ret;
1159 }
1160
1161 /*
1162 * Delay periods before and after reset deassert are working values
1163 * from downstream Codeaurora kernel
1164 */
1165 usleep_range(2000, 2500);
1166
1167 ret = reset_control_deassert(res->rst);
1168 if (ret) {
1169 dev_err(dev, "reset deassert failed (%d)\n", ret);
1170 return ret;
1171 }
1172
1173 usleep_range(2000, 2500);
1174
1175 return clk_bulk_prepare_enable(res->num_clks, res->clks);
1176}
1177
1178static int qcom_pcie_post_init_2_9_0(struct qcom_pcie *pcie)
1179{
1180 struct dw_pcie *pci = pcie->pci;
1181 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1182 u32 val;
1183 int i;
1184
1185 val = readl(pcie->parf + PARF_PHY_CTRL);
1186 val &= ~PHY_TEST_PWR_DOWN;
1187 writel(val, pcie->parf + PARF_PHY_CTRL);
1188
1189 qcom_pcie_configure_dbi_atu_base(pcie);
1190
1191 writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
1192 writel(BYPASS | MSTR_AXI_CLK_EN | AHB_CLK_EN,
1193 pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
1194 writel(GEN3_RELATED_OFF_RXEQ_RGRDLESS_RXTS |
1195 GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL,
1196 pci->dbi_base + GEN3_RELATED_OFF);
1197
1198 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS |
1199 SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
1200 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
1201 pcie->parf + PARF_SYS_CTRL);
1202
1203 writel(0, pcie->parf + PARF_Q2A_FLUSH);
1204
1205 dw_pcie_dbi_ro_wr_en(pci);
1206
1207 writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
1208
1209 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
1210 val &= ~PCI_EXP_LNKCAP_ASPMS;
1211 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
1212
1213 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
1214 PCI_EXP_DEVCTL2);
1215
1216 dw_pcie_dbi_ro_wr_dis(pci);
1217
1218 for (i = 0; i < 256; i++)
1219 writel(0, pcie->parf + PARF_BDF_TO_SID_TABLE_N + (4 * i));
1220
1221 return 0;
1222}
1223
1224static int qcom_pcie_link_up(struct dw_pcie *pci)
1225{
1226 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1227 u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1228
1229 return !!(val & PCI_EXP_LNKSTA_DLLLA);
1230}
1231
1232static int qcom_pcie_host_init(struct dw_pcie_rp *pp)
1233{
1234 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1235 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1236 int ret;
1237
1238 qcom_ep_reset_assert(pcie);
1239
1240 ret = pcie->cfg->ops->init(pcie);
1241 if (ret)
1242 return ret;
1243
1244 ret = phy_set_mode_ext(pcie->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_RC);
1245 if (ret)
1246 goto err_deinit;
1247
1248 ret = phy_power_on(pcie->phy);
1249 if (ret)
1250 goto err_deinit;
1251
1252 if (pcie->cfg->ops->post_init) {
1253 ret = pcie->cfg->ops->post_init(pcie);
1254 if (ret)
1255 goto err_disable_phy;
1256 }
1257
1258 qcom_ep_reset_deassert(pcie);
1259
1260 if (pcie->cfg->ops->config_sid) {
1261 ret = pcie->cfg->ops->config_sid(pcie);
1262 if (ret)
1263 goto err_assert_reset;
1264 }
1265
1266 return 0;
1267
1268err_assert_reset:
1269 qcom_ep_reset_assert(pcie);
1270err_disable_phy:
1271 phy_power_off(pcie->phy);
1272err_deinit:
1273 pcie->cfg->ops->deinit(pcie);
1274
1275 return ret;
1276}
1277
1278static void qcom_pcie_host_deinit(struct dw_pcie_rp *pp)
1279{
1280 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1281 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1282
1283 qcom_ep_reset_assert(pcie);
1284 phy_power_off(pcie->phy);
1285 pcie->cfg->ops->deinit(pcie);
1286}
1287
1288static void qcom_pcie_host_post_init(struct dw_pcie_rp *pp)
1289{
1290 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1291 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1292
1293 if (pcie->cfg->ops->host_post_init)
1294 pcie->cfg->ops->host_post_init(pcie);
1295}
1296
1297static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
1298 .init = qcom_pcie_host_init,
1299 .deinit = qcom_pcie_host_deinit,
1300 .post_init = qcom_pcie_host_post_init,
1301};
1302
1303/* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
1304static const struct qcom_pcie_ops ops_2_1_0 = {
1305 .get_resources = qcom_pcie_get_resources_2_1_0,
1306 .init = qcom_pcie_init_2_1_0,
1307 .post_init = qcom_pcie_post_init_2_1_0,
1308 .deinit = qcom_pcie_deinit_2_1_0,
1309 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1310};
1311
1312/* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
1313static const struct qcom_pcie_ops ops_1_0_0 = {
1314 .get_resources = qcom_pcie_get_resources_1_0_0,
1315 .init = qcom_pcie_init_1_0_0,
1316 .post_init = qcom_pcie_post_init_1_0_0,
1317 .deinit = qcom_pcie_deinit_1_0_0,
1318 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1319};
1320
1321/* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
1322static const struct qcom_pcie_ops ops_2_3_2 = {
1323 .get_resources = qcom_pcie_get_resources_2_3_2,
1324 .init = qcom_pcie_init_2_3_2,
1325 .post_init = qcom_pcie_post_init_2_3_2,
1326 .deinit = qcom_pcie_deinit_2_3_2,
1327 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1328};
1329
1330/* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
1331static const struct qcom_pcie_ops ops_2_4_0 = {
1332 .get_resources = qcom_pcie_get_resources_2_4_0,
1333 .init = qcom_pcie_init_2_4_0,
1334 .post_init = qcom_pcie_post_init_2_3_2,
1335 .deinit = qcom_pcie_deinit_2_4_0,
1336 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1337};
1338
1339/* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
1340static const struct qcom_pcie_ops ops_2_3_3 = {
1341 .get_resources = qcom_pcie_get_resources_2_3_3,
1342 .init = qcom_pcie_init_2_3_3,
1343 .post_init = qcom_pcie_post_init_2_3_3,
1344 .deinit = qcom_pcie_deinit_2_3_3,
1345 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1346};
1347
1348/* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */
1349static const struct qcom_pcie_ops ops_2_7_0 = {
1350 .get_resources = qcom_pcie_get_resources_2_7_0,
1351 .init = qcom_pcie_init_2_7_0,
1352 .post_init = qcom_pcie_post_init_2_7_0,
1353 .deinit = qcom_pcie_deinit_2_7_0,
1354 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1355};
1356
1357/* Qcom IP rev.: 1.9.0 */
1358static const struct qcom_pcie_ops ops_1_9_0 = {
1359 .get_resources = qcom_pcie_get_resources_2_7_0,
1360 .init = qcom_pcie_init_2_7_0,
1361 .post_init = qcom_pcie_post_init_2_7_0,
1362 .host_post_init = qcom_pcie_host_post_init_2_7_0,
1363 .deinit = qcom_pcie_deinit_2_7_0,
1364 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1365 .config_sid = qcom_pcie_config_sid_1_9_0,
1366};
1367
1368/* Qcom IP rev.: 1.21.0 Synopsys IP rev.: 5.60a */
1369static const struct qcom_pcie_ops ops_1_21_0 = {
1370 .get_resources = qcom_pcie_get_resources_2_7_0,
1371 .init = qcom_pcie_init_2_7_0,
1372 .post_init = qcom_pcie_post_init_2_7_0,
1373 .host_post_init = qcom_pcie_host_post_init_2_7_0,
1374 .deinit = qcom_pcie_deinit_2_7_0,
1375 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1376};
1377
1378/* Qcom IP rev.: 2.9.0 Synopsys IP rev.: 5.00a */
1379static const struct qcom_pcie_ops ops_2_9_0 = {
1380 .get_resources = qcom_pcie_get_resources_2_9_0,
1381 .init = qcom_pcie_init_2_9_0,
1382 .post_init = qcom_pcie_post_init_2_9_0,
1383 .deinit = qcom_pcie_deinit_2_9_0,
1384 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1385};
1386
1387static const struct qcom_pcie_cfg cfg_1_0_0 = {
1388 .ops = &ops_1_0_0,
1389};
1390
1391static const struct qcom_pcie_cfg cfg_1_9_0 = {
1392 .ops = &ops_1_9_0,
1393};
1394
1395static const struct qcom_pcie_cfg cfg_1_34_0 = {
1396 .ops = &ops_1_9_0,
1397 .override_no_snoop = true,
1398};
1399
1400static const struct qcom_pcie_cfg cfg_2_1_0 = {
1401 .ops = &ops_2_1_0,
1402};
1403
1404static const struct qcom_pcie_cfg cfg_2_3_2 = {
1405 .ops = &ops_2_3_2,
1406};
1407
1408static const struct qcom_pcie_cfg cfg_2_3_3 = {
1409 .ops = &ops_2_3_3,
1410};
1411
1412static const struct qcom_pcie_cfg cfg_2_4_0 = {
1413 .ops = &ops_2_4_0,
1414};
1415
1416static const struct qcom_pcie_cfg cfg_2_7_0 = {
1417 .ops = &ops_2_7_0,
1418};
1419
1420static const struct qcom_pcie_cfg cfg_2_9_0 = {
1421 .ops = &ops_2_9_0,
1422};
1423
1424static const struct qcom_pcie_cfg cfg_sc8280xp = {
1425 .ops = &ops_1_21_0,
1426 .no_l0s = true,
1427};
1428
1429static const struct dw_pcie_ops dw_pcie_ops = {
1430 .link_up = qcom_pcie_link_up,
1431 .start_link = qcom_pcie_start_link,
1432};
1433
1434static int qcom_pcie_icc_init(struct qcom_pcie *pcie)
1435{
1436 struct dw_pcie *pci = pcie->pci;
1437 int ret;
1438
1439 pcie->icc_mem = devm_of_icc_get(pci->dev, "pcie-mem");
1440 if (IS_ERR(pcie->icc_mem))
1441 return PTR_ERR(pcie->icc_mem);
1442
1443 pcie->icc_cpu = devm_of_icc_get(pci->dev, "cpu-pcie");
1444 if (IS_ERR(pcie->icc_cpu))
1445 return PTR_ERR(pcie->icc_cpu);
1446 /*
1447 * Some Qualcomm platforms require interconnect bandwidth constraints
1448 * to be set before enabling interconnect clocks.
1449 *
1450 * Set an initial peak bandwidth corresponding to single-lane Gen 1
1451 * for the pcie-mem path.
1452 */
1453 ret = icc_set_bw(pcie->icc_mem, 0, QCOM_PCIE_LINK_SPEED_TO_BW(1));
1454 if (ret) {
1455 dev_err(pci->dev, "Failed to set bandwidth for PCIe-MEM interconnect path: %d\n",
1456 ret);
1457 return ret;
1458 }
1459
1460 /*
1461 * Since the CPU-PCIe path is only used for activities like register
1462 * access of the host controller and endpoint Config/BAR space access,
1463 * HW team has recommended to use a minimal bandwidth of 1KBps just to
1464 * keep the path active.
1465 */
1466 ret = icc_set_bw(pcie->icc_cpu, 0, kBps_to_icc(1));
1467 if (ret) {
1468 dev_err(pci->dev, "Failed to set bandwidth for CPU-PCIe interconnect path: %d\n",
1469 ret);
1470 icc_set_bw(pcie->icc_mem, 0, 0);
1471 return ret;
1472 }
1473
1474 return 0;
1475}
1476
1477static void qcom_pcie_icc_opp_update(struct qcom_pcie *pcie)
1478{
1479 u32 offset, status, width, speed;
1480 struct dw_pcie *pci = pcie->pci;
1481 unsigned long freq_kbps;
1482 struct dev_pm_opp *opp;
1483 int ret, freq_mbps;
1484
1485 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1486 status = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1487
1488 /* Only update constraints if link is up. */
1489 if (!(status & PCI_EXP_LNKSTA_DLLLA))
1490 return;
1491
1492 speed = FIELD_GET(PCI_EXP_LNKSTA_CLS, status);
1493 width = FIELD_GET(PCI_EXP_LNKSTA_NLW, status);
1494
1495 if (pcie->icc_mem) {
1496 ret = icc_set_bw(pcie->icc_mem, 0,
1497 width * QCOM_PCIE_LINK_SPEED_TO_BW(speed));
1498 if (ret) {
1499 dev_err(pci->dev, "Failed to set bandwidth for PCIe-MEM interconnect path: %d\n",
1500 ret);
1501 }
1502 } else if (pcie->use_pm_opp) {
1503 freq_mbps = pcie_dev_speed_mbps(pcie_link_speed[speed]);
1504 if (freq_mbps < 0)
1505 return;
1506
1507 freq_kbps = freq_mbps * KILO;
1508 opp = dev_pm_opp_find_freq_exact(pci->dev, freq_kbps * width,
1509 true);
1510 if (!IS_ERR(opp)) {
1511 ret = dev_pm_opp_set_opp(pci->dev, opp);
1512 if (ret)
1513 dev_err(pci->dev, "Failed to set OPP for freq (%lu): %d\n",
1514 freq_kbps * width, ret);
1515 dev_pm_opp_put(opp);
1516 }
1517 }
1518}
1519
1520static int qcom_pcie_link_transition_count(struct seq_file *s, void *data)
1521{
1522 struct qcom_pcie *pcie = (struct qcom_pcie *)dev_get_drvdata(s->private);
1523
1524 seq_printf(s, "L0s transition count: %u\n",
1525 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L0S));
1526
1527 seq_printf(s, "L1 transition count: %u\n",
1528 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L1));
1529
1530 seq_printf(s, "L1.1 transition count: %u\n",
1531 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1));
1532
1533 seq_printf(s, "L1.2 transition count: %u\n",
1534 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2));
1535
1536 seq_printf(s, "L2 transition count: %u\n",
1537 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L2));
1538
1539 return 0;
1540}
1541
1542static void qcom_pcie_init_debugfs(struct qcom_pcie *pcie)
1543{
1544 struct dw_pcie *pci = pcie->pci;
1545 struct device *dev = pci->dev;
1546 char *name;
1547
1548 name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
1549 if (!name)
1550 return;
1551
1552 pcie->debugfs = debugfs_create_dir(name, NULL);
1553 debugfs_create_devm_seqfile(dev, "link_transition_count", pcie->debugfs,
1554 qcom_pcie_link_transition_count);
1555}
1556
1557static irqreturn_t qcom_pcie_global_irq_thread(int irq, void *data)
1558{
1559 struct qcom_pcie *pcie = data;
1560 struct dw_pcie_rp *pp = &pcie->pci->pp;
1561 struct device *dev = pcie->pci->dev;
1562 u32 status = readl_relaxed(pcie->parf + PARF_INT_ALL_STATUS);
1563
1564 writel_relaxed(status, pcie->parf + PARF_INT_ALL_CLEAR);
1565
1566 if (FIELD_GET(PARF_INT_ALL_LINK_UP, status)) {
1567 dev_dbg(dev, "Received Link up event. Starting enumeration!\n");
1568 /* Rescan the bus to enumerate endpoint devices */
1569 pci_lock_rescan_remove();
1570 pci_rescan_bus(pp->bridge->bus);
1571 pci_unlock_rescan_remove();
1572
1573 qcom_pcie_icc_opp_update(pcie);
1574 } else {
1575 dev_WARN_ONCE(dev, 1, "Received unknown event. INT_STATUS: 0x%08x\n",
1576 status);
1577 }
1578
1579 return IRQ_HANDLED;
1580}
1581
1582static int qcom_pcie_probe(struct platform_device *pdev)
1583{
1584 const struct qcom_pcie_cfg *pcie_cfg;
1585 unsigned long max_freq = ULONG_MAX;
1586 struct device *dev = &pdev->dev;
1587 struct dev_pm_opp *opp;
1588 struct qcom_pcie *pcie;
1589 struct dw_pcie_rp *pp;
1590 struct resource *res;
1591 struct dw_pcie *pci;
1592 int ret, irq;
1593 char *name;
1594
1595 pcie_cfg = of_device_get_match_data(dev);
1596 if (!pcie_cfg || !pcie_cfg->ops) {
1597 dev_err(dev, "Invalid platform data\n");
1598 return -EINVAL;
1599 }
1600
1601 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1602 if (!pcie)
1603 return -ENOMEM;
1604
1605 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1606 if (!pci)
1607 return -ENOMEM;
1608
1609 pm_runtime_enable(dev);
1610 ret = pm_runtime_get_sync(dev);
1611 if (ret < 0)
1612 goto err_pm_runtime_put;
1613
1614 pci->dev = dev;
1615 pci->ops = &dw_pcie_ops;
1616 pp = &pci->pp;
1617
1618 pcie->pci = pci;
1619
1620 pcie->cfg = pcie_cfg;
1621
1622 pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
1623 if (IS_ERR(pcie->reset)) {
1624 ret = PTR_ERR(pcie->reset);
1625 goto err_pm_runtime_put;
1626 }
1627
1628 pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
1629 if (IS_ERR(pcie->parf)) {
1630 ret = PTR_ERR(pcie->parf);
1631 goto err_pm_runtime_put;
1632 }
1633
1634 pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
1635 if (IS_ERR(pcie->elbi)) {
1636 ret = PTR_ERR(pcie->elbi);
1637 goto err_pm_runtime_put;
1638 }
1639
1640 /* MHI region is optional */
1641 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mhi");
1642 if (res) {
1643 pcie->mhi = devm_ioremap_resource(dev, res);
1644 if (IS_ERR(pcie->mhi)) {
1645 ret = PTR_ERR(pcie->mhi);
1646 goto err_pm_runtime_put;
1647 }
1648 }
1649
1650 pcie->phy = devm_phy_optional_get(dev, "pciephy");
1651 if (IS_ERR(pcie->phy)) {
1652 ret = PTR_ERR(pcie->phy);
1653 goto err_pm_runtime_put;
1654 }
1655
1656 /* OPP table is optional */
1657 ret = devm_pm_opp_of_add_table(dev);
1658 if (ret && ret != -ENODEV) {
1659 dev_err_probe(dev, ret, "Failed to add OPP table\n");
1660 goto err_pm_runtime_put;
1661 }
1662
1663 /*
1664 * Before the PCIe link is initialized, vote for highest OPP in the OPP
1665 * table, so that we are voting for maximum voltage corner for the
1666 * link to come up in maximum supported speed. At the end of the
1667 * probe(), OPP will be updated using qcom_pcie_icc_opp_update().
1668 */
1669 if (!ret) {
1670 opp = dev_pm_opp_find_freq_floor(dev, &max_freq);
1671 if (IS_ERR(opp)) {
1672 ret = PTR_ERR(opp);
1673 dev_err_probe(pci->dev, ret,
1674 "Unable to find max freq OPP\n");
1675 goto err_pm_runtime_put;
1676 } else {
1677 ret = dev_pm_opp_set_opp(dev, opp);
1678 }
1679
1680 dev_pm_opp_put(opp);
1681 if (ret) {
1682 dev_err_probe(pci->dev, ret,
1683 "Failed to set OPP for freq %lu\n",
1684 max_freq);
1685 goto err_pm_runtime_put;
1686 }
1687
1688 pcie->use_pm_opp = true;
1689 } else {
1690 /* Skip ICC init if OPP is supported as it is handled by OPP */
1691 ret = qcom_pcie_icc_init(pcie);
1692 if (ret)
1693 goto err_pm_runtime_put;
1694 }
1695
1696 ret = pcie->cfg->ops->get_resources(pcie);
1697 if (ret)
1698 goto err_pm_runtime_put;
1699
1700 pp->ops = &qcom_pcie_dw_ops;
1701
1702 ret = phy_init(pcie->phy);
1703 if (ret)
1704 goto err_pm_runtime_put;
1705
1706 platform_set_drvdata(pdev, pcie);
1707
1708 ret = dw_pcie_host_init(pp);
1709 if (ret) {
1710 dev_err(dev, "cannot initialize host\n");
1711 goto err_phy_exit;
1712 }
1713
1714 name = devm_kasprintf(dev, GFP_KERNEL, "qcom_pcie_global_irq%d",
1715 pci_domain_nr(pp->bridge->bus));
1716 if (!name) {
1717 ret = -ENOMEM;
1718 goto err_host_deinit;
1719 }
1720
1721 irq = platform_get_irq_byname_optional(pdev, "global");
1722 if (irq > 0) {
1723 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1724 qcom_pcie_global_irq_thread,
1725 IRQF_ONESHOT, name, pcie);
1726 if (ret) {
1727 dev_err_probe(&pdev->dev, ret,
1728 "Failed to request Global IRQ\n");
1729 goto err_host_deinit;
1730 }
1731
1732 writel_relaxed(PARF_INT_ALL_LINK_UP | PARF_INT_MSI_DEV_0_7,
1733 pcie->parf + PARF_INT_ALL_MASK);
1734 }
1735
1736 qcom_pcie_icc_opp_update(pcie);
1737
1738 if (pcie->mhi)
1739 qcom_pcie_init_debugfs(pcie);
1740
1741 return 0;
1742
1743err_host_deinit:
1744 dw_pcie_host_deinit(pp);
1745err_phy_exit:
1746 phy_exit(pcie->phy);
1747err_pm_runtime_put:
1748 pm_runtime_put(dev);
1749 pm_runtime_disable(dev);
1750
1751 return ret;
1752}
1753
1754static int qcom_pcie_suspend_noirq(struct device *dev)
1755{
1756 struct qcom_pcie *pcie = dev_get_drvdata(dev);
1757 int ret = 0;
1758
1759 /*
1760 * Set minimum bandwidth required to keep data path functional during
1761 * suspend.
1762 */
1763 if (pcie->icc_mem) {
1764 ret = icc_set_bw(pcie->icc_mem, 0, kBps_to_icc(1));
1765 if (ret) {
1766 dev_err(dev,
1767 "Failed to set bandwidth for PCIe-MEM interconnect path: %d\n",
1768 ret);
1769 return ret;
1770 }
1771 }
1772
1773 /*
1774 * Turn OFF the resources only for controllers without active PCIe
1775 * devices. For controllers with active devices, the resources are kept
1776 * ON and the link is expected to be in L0/L1 (sub)states.
1777 *
1778 * Turning OFF the resources for controllers with active PCIe devices
1779 * will trigger access violation during the end of the suspend cycle,
1780 * as kernel tries to access the PCIe devices config space for masking
1781 * MSIs.
1782 *
1783 * Also, it is not desirable to put the link into L2/L3 state as that
1784 * implies VDD supply will be removed and the devices may go into
1785 * powerdown state. This will affect the lifetime of the storage devices
1786 * like NVMe.
1787 */
1788 if (!dw_pcie_link_up(pcie->pci)) {
1789 qcom_pcie_host_deinit(&pcie->pci->pp);
1790 pcie->suspended = true;
1791 }
1792
1793 /*
1794 * Only disable CPU-PCIe interconnect path if the suspend is non-S2RAM.
1795 * Because on some platforms, DBI access can happen very late during the
1796 * S2RAM and a non-active CPU-PCIe interconnect path may lead to NoC
1797 * error.
1798 */
1799 if (pm_suspend_target_state != PM_SUSPEND_MEM) {
1800 ret = icc_disable(pcie->icc_cpu);
1801 if (ret)
1802 dev_err(dev, "Failed to disable CPU-PCIe interconnect path: %d\n", ret);
1803
1804 if (pcie->use_pm_opp)
1805 dev_pm_opp_set_opp(pcie->pci->dev, NULL);
1806 }
1807 return ret;
1808}
1809
1810static int qcom_pcie_resume_noirq(struct device *dev)
1811{
1812 struct qcom_pcie *pcie = dev_get_drvdata(dev);
1813 int ret;
1814
1815 if (pm_suspend_target_state != PM_SUSPEND_MEM) {
1816 ret = icc_enable(pcie->icc_cpu);
1817 if (ret) {
1818 dev_err(dev, "Failed to enable CPU-PCIe interconnect path: %d\n", ret);
1819 return ret;
1820 }
1821 }
1822
1823 if (pcie->suspended) {
1824 ret = qcom_pcie_host_init(&pcie->pci->pp);
1825 if (ret)
1826 return ret;
1827
1828 pcie->suspended = false;
1829 }
1830
1831 qcom_pcie_icc_opp_update(pcie);
1832
1833 return 0;
1834}
1835
1836static const struct of_device_id qcom_pcie_match[] = {
1837 { .compatible = "qcom,pcie-apq8064", .data = &cfg_2_1_0 },
1838 { .compatible = "qcom,pcie-apq8084", .data = &cfg_1_0_0 },
1839 { .compatible = "qcom,pcie-ipq4019", .data = &cfg_2_4_0 },
1840 { .compatible = "qcom,pcie-ipq6018", .data = &cfg_2_9_0 },
1841 { .compatible = "qcom,pcie-ipq8064", .data = &cfg_2_1_0 },
1842 { .compatible = "qcom,pcie-ipq8064-v2", .data = &cfg_2_1_0 },
1843 { .compatible = "qcom,pcie-ipq8074", .data = &cfg_2_3_3 },
1844 { .compatible = "qcom,pcie-ipq8074-gen3", .data = &cfg_2_9_0 },
1845 { .compatible = "qcom,pcie-ipq9574", .data = &cfg_2_9_0 },
1846 { .compatible = "qcom,pcie-msm8996", .data = &cfg_2_3_2 },
1847 { .compatible = "qcom,pcie-qcs404", .data = &cfg_2_4_0 },
1848 { .compatible = "qcom,pcie-sa8540p", .data = &cfg_sc8280xp },
1849 { .compatible = "qcom,pcie-sa8775p", .data = &cfg_1_34_0},
1850 { .compatible = "qcom,pcie-sc7280", .data = &cfg_1_9_0 },
1851 { .compatible = "qcom,pcie-sc8180x", .data = &cfg_1_9_0 },
1852 { .compatible = "qcom,pcie-sc8280xp", .data = &cfg_sc8280xp },
1853 { .compatible = "qcom,pcie-sdm845", .data = &cfg_2_7_0 },
1854 { .compatible = "qcom,pcie-sdx55", .data = &cfg_1_9_0 },
1855 { .compatible = "qcom,pcie-sm8150", .data = &cfg_1_9_0 },
1856 { .compatible = "qcom,pcie-sm8250", .data = &cfg_1_9_0 },
1857 { .compatible = "qcom,pcie-sm8350", .data = &cfg_1_9_0 },
1858 { .compatible = "qcom,pcie-sm8450-pcie0", .data = &cfg_1_9_0 },
1859 { .compatible = "qcom,pcie-sm8450-pcie1", .data = &cfg_1_9_0 },
1860 { .compatible = "qcom,pcie-sm8550", .data = &cfg_1_9_0 },
1861 { .compatible = "qcom,pcie-x1e80100", .data = &cfg_sc8280xp },
1862 { }
1863};
1864
1865static void qcom_fixup_class(struct pci_dev *dev)
1866{
1867 dev->class = PCI_CLASS_BRIDGE_PCI_NORMAL;
1868}
1869DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1870DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1871DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1872DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1873DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1874DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1875DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1876
1877static const struct dev_pm_ops qcom_pcie_pm_ops = {
1878 NOIRQ_SYSTEM_SLEEP_PM_OPS(qcom_pcie_suspend_noirq, qcom_pcie_resume_noirq)
1879};
1880
1881static struct platform_driver qcom_pcie_driver = {
1882 .probe = qcom_pcie_probe,
1883 .driver = {
1884 .name = "qcom-pcie",
1885 .suppress_bind_attrs = true,
1886 .of_match_table = qcom_pcie_match,
1887 .pm = &qcom_pcie_pm_ops,
1888 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1889 },
1890};
1891builtin_platform_driver(qcom_pcie_driver);
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Qualcomm PCIe root complex driver
4 *
5 * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
6 * Copyright 2015 Linaro Limited.
7 *
8 * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/crc8.h>
13#include <linux/delay.h>
14#include <linux/gpio/consumer.h>
15#include <linux/interrupt.h>
16#include <linux/io.h>
17#include <linux/iopoll.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/of_device.h>
21#include <linux/of_gpio.h>
22#include <linux/pci.h>
23#include <linux/pm_runtime.h>
24#include <linux/platform_device.h>
25#include <linux/phy/phy.h>
26#include <linux/regulator/consumer.h>
27#include <linux/reset.h>
28#include <linux/slab.h>
29#include <linux/types.h>
30
31#include "../../pci.h"
32#include "pcie-designware.h"
33
34#define PCIE20_PARF_SYS_CTRL 0x00
35#define MST_WAKEUP_EN BIT(13)
36#define SLV_WAKEUP_EN BIT(12)
37#define MSTR_ACLK_CGC_DIS BIT(10)
38#define SLV_ACLK_CGC_DIS BIT(9)
39#define CORE_CLK_CGC_DIS BIT(6)
40#define AUX_PWR_DET BIT(4)
41#define L23_CLK_RMV_DIS BIT(2)
42#define L1_CLK_RMV_DIS BIT(1)
43
44#define PCIE20_PARF_PHY_CTRL 0x40
45#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
46#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) ((x) << 16)
47
48#define PCIE20_PARF_PHY_REFCLK 0x4C
49#define PHY_REFCLK_SSP_EN BIT(16)
50#define PHY_REFCLK_USE_PAD BIT(12)
51
52#define PCIE20_PARF_DBI_BASE_ADDR 0x168
53#define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16C
54#define PCIE20_PARF_MHI_CLOCK_RESET_CTRL 0x174
55#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
56#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1A8
57#define PCIE20_PARF_LTSSM 0x1B0
58#define PCIE20_PARF_SID_OFFSET 0x234
59#define PCIE20_PARF_BDF_TRANSLATE_CFG 0x24C
60#define PCIE20_PARF_DEVICE_TYPE 0x1000
61#define PCIE20_PARF_BDF_TO_SID_TABLE_N 0x2000
62
63#define PCIE20_ELBI_SYS_CTRL 0x04
64#define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
65
66#define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
67#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
68#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
69#define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
70#define CFG_BRIDGE_SB_INIT BIT(0)
71
72#define PCIE_CAP_LINK1_VAL 0x2FD7F
73
74#define PCIE20_PARF_Q2A_FLUSH 0x1AC
75
76#define PCIE20_MISC_CONTROL_1_REG 0x8BC
77#define DBI_RO_WR_EN 1
78
79#define PERST_DELAY_US 1000
80/* PARF registers */
81#define PCIE20_PARF_PCS_DEEMPH 0x34
82#define PCS_DEEMPH_TX_DEEMPH_GEN1(x) ((x) << 16)
83#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) ((x) << 8)
84#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) ((x) << 0)
85
86#define PCIE20_PARF_PCS_SWING 0x38
87#define PCS_SWING_TX_SWING_FULL(x) ((x) << 8)
88#define PCS_SWING_TX_SWING_LOW(x) ((x) << 0)
89
90#define PCIE20_PARF_CONFIG_BITS 0x50
91#define PHY_RX0_EQ(x) ((x) << 24)
92
93#define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE 0x358
94#define SLV_ADDR_SPACE_SZ 0x10000000
95
96#define PCIE20_LNK_CONTROL2_LINK_STATUS2 0xa0
97
98#define DEVICE_TYPE_RC 0x4
99
100#define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
101#define QCOM_PCIE_2_1_0_MAX_CLOCKS 5
102
103#define QCOM_PCIE_CRC8_POLYNOMIAL (BIT(2) | BIT(1) | BIT(0))
104
105struct qcom_pcie_resources_2_1_0 {
106 struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
107 struct reset_control *pci_reset;
108 struct reset_control *axi_reset;
109 struct reset_control *ahb_reset;
110 struct reset_control *por_reset;
111 struct reset_control *phy_reset;
112 struct reset_control *ext_reset;
113 struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
114};
115
116struct qcom_pcie_resources_1_0_0 {
117 struct clk *iface;
118 struct clk *aux;
119 struct clk *master_bus;
120 struct clk *slave_bus;
121 struct reset_control *core;
122 struct regulator *vdda;
123};
124
125#define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
126struct qcom_pcie_resources_2_3_2 {
127 struct clk *aux_clk;
128 struct clk *master_clk;
129 struct clk *slave_clk;
130 struct clk *cfg_clk;
131 struct clk *pipe_clk;
132 struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
133};
134
135#define QCOM_PCIE_2_4_0_MAX_CLOCKS 4
136struct qcom_pcie_resources_2_4_0 {
137 struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
138 int num_clks;
139 struct reset_control *axi_m_reset;
140 struct reset_control *axi_s_reset;
141 struct reset_control *pipe_reset;
142 struct reset_control *axi_m_vmid_reset;
143 struct reset_control *axi_s_xpu_reset;
144 struct reset_control *parf_reset;
145 struct reset_control *phy_reset;
146 struct reset_control *axi_m_sticky_reset;
147 struct reset_control *pipe_sticky_reset;
148 struct reset_control *pwr_reset;
149 struct reset_control *ahb_reset;
150 struct reset_control *phy_ahb_reset;
151};
152
153struct qcom_pcie_resources_2_3_3 {
154 struct clk *iface;
155 struct clk *axi_m_clk;
156 struct clk *axi_s_clk;
157 struct clk *ahb_clk;
158 struct clk *aux_clk;
159 struct reset_control *rst[7];
160};
161
162/* 6 clocks typically, 7 for sm8250 */
163struct qcom_pcie_resources_2_7_0 {
164 struct clk_bulk_data clks[7];
165 int num_clks;
166 struct regulator_bulk_data supplies[2];
167 struct reset_control *pci_reset;
168 struct clk *pipe_clk;
169};
170
171union qcom_pcie_resources {
172 struct qcom_pcie_resources_1_0_0 v1_0_0;
173 struct qcom_pcie_resources_2_1_0 v2_1_0;
174 struct qcom_pcie_resources_2_3_2 v2_3_2;
175 struct qcom_pcie_resources_2_3_3 v2_3_3;
176 struct qcom_pcie_resources_2_4_0 v2_4_0;
177 struct qcom_pcie_resources_2_7_0 v2_7_0;
178};
179
180struct qcom_pcie;
181
182struct qcom_pcie_ops {
183 int (*get_resources)(struct qcom_pcie *pcie);
184 int (*init)(struct qcom_pcie *pcie);
185 int (*post_init)(struct qcom_pcie *pcie);
186 void (*deinit)(struct qcom_pcie *pcie);
187 void (*post_deinit)(struct qcom_pcie *pcie);
188 void (*ltssm_enable)(struct qcom_pcie *pcie);
189 int (*config_sid)(struct qcom_pcie *pcie);
190};
191
192struct qcom_pcie {
193 struct dw_pcie *pci;
194 void __iomem *parf; /* DT parf */
195 void __iomem *elbi; /* DT elbi */
196 union qcom_pcie_resources res;
197 struct phy *phy;
198 struct gpio_desc *reset;
199 const struct qcom_pcie_ops *ops;
200};
201
202#define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
203
204static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
205{
206 gpiod_set_value_cansleep(pcie->reset, 1);
207 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
208}
209
210static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
211{
212 /* Ensure that PERST has been asserted for at least 100 ms */
213 msleep(100);
214 gpiod_set_value_cansleep(pcie->reset, 0);
215 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
216}
217
218static int qcom_pcie_start_link(struct dw_pcie *pci)
219{
220 struct qcom_pcie *pcie = to_qcom_pcie(pci);
221
222 /* Enable Link Training state machine */
223 if (pcie->ops->ltssm_enable)
224 pcie->ops->ltssm_enable(pcie);
225
226 return 0;
227}
228
229static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
230{
231 u32 val;
232
233 /* enable link training */
234 val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
235 val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
236 writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
237}
238
239static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
240{
241 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
242 struct dw_pcie *pci = pcie->pci;
243 struct device *dev = pci->dev;
244 int ret;
245
246 res->supplies[0].supply = "vdda";
247 res->supplies[1].supply = "vdda_phy";
248 res->supplies[2].supply = "vdda_refclk";
249 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
250 res->supplies);
251 if (ret)
252 return ret;
253
254 res->clks[0].id = "iface";
255 res->clks[1].id = "core";
256 res->clks[2].id = "phy";
257 res->clks[3].id = "aux";
258 res->clks[4].id = "ref";
259
260 /* iface, core, phy are required */
261 ret = devm_clk_bulk_get(dev, 3, res->clks);
262 if (ret < 0)
263 return ret;
264
265 /* aux, ref are optional */
266 ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
267 if (ret < 0)
268 return ret;
269
270 res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
271 if (IS_ERR(res->pci_reset))
272 return PTR_ERR(res->pci_reset);
273
274 res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
275 if (IS_ERR(res->axi_reset))
276 return PTR_ERR(res->axi_reset);
277
278 res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
279 if (IS_ERR(res->ahb_reset))
280 return PTR_ERR(res->ahb_reset);
281
282 res->por_reset = devm_reset_control_get_exclusive(dev, "por");
283 if (IS_ERR(res->por_reset))
284 return PTR_ERR(res->por_reset);
285
286 res->ext_reset = devm_reset_control_get_optional_exclusive(dev, "ext");
287 if (IS_ERR(res->ext_reset))
288 return PTR_ERR(res->ext_reset);
289
290 res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
291 return PTR_ERR_OR_ZERO(res->phy_reset);
292}
293
294static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
295{
296 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
297
298 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
299 reset_control_assert(res->pci_reset);
300 reset_control_assert(res->axi_reset);
301 reset_control_assert(res->ahb_reset);
302 reset_control_assert(res->por_reset);
303 reset_control_assert(res->ext_reset);
304 reset_control_assert(res->phy_reset);
305
306 writel(1, pcie->parf + PCIE20_PARF_PHY_CTRL);
307
308 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
309}
310
311static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
312{
313 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
314 struct dw_pcie *pci = pcie->pci;
315 struct device *dev = pci->dev;
316 struct device_node *node = dev->of_node;
317 u32 val;
318 int ret;
319
320 /* reset the PCIe interface as uboot can leave it undefined state */
321 reset_control_assert(res->pci_reset);
322 reset_control_assert(res->axi_reset);
323 reset_control_assert(res->ahb_reset);
324 reset_control_assert(res->por_reset);
325 reset_control_assert(res->ext_reset);
326 reset_control_assert(res->phy_reset);
327
328 writel(1, pcie->parf + PCIE20_PARF_PHY_CTRL);
329
330 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
331 if (ret < 0) {
332 dev_err(dev, "cannot enable regulators\n");
333 return ret;
334 }
335
336 ret = reset_control_deassert(res->ahb_reset);
337 if (ret) {
338 dev_err(dev, "cannot deassert ahb reset\n");
339 goto err_deassert_ahb;
340 }
341
342 ret = reset_control_deassert(res->ext_reset);
343 if (ret) {
344 dev_err(dev, "cannot deassert ext reset\n");
345 goto err_deassert_ext;
346 }
347
348 ret = reset_control_deassert(res->phy_reset);
349 if (ret) {
350 dev_err(dev, "cannot deassert phy reset\n");
351 goto err_deassert_phy;
352 }
353
354 ret = reset_control_deassert(res->pci_reset);
355 if (ret) {
356 dev_err(dev, "cannot deassert pci reset\n");
357 goto err_deassert_pci;
358 }
359
360 ret = reset_control_deassert(res->por_reset);
361 if (ret) {
362 dev_err(dev, "cannot deassert por reset\n");
363 goto err_deassert_por;
364 }
365
366 ret = reset_control_deassert(res->axi_reset);
367 if (ret) {
368 dev_err(dev, "cannot deassert axi reset\n");
369 goto err_deassert_axi;
370 }
371
372 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
373 if (ret)
374 goto err_clks;
375
376 /* enable PCIe clocks and resets */
377 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
378 val &= ~BIT(0);
379 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
380
381 if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
382 of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
383 writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
384 PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
385 PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
386 pcie->parf + PCIE20_PARF_PCS_DEEMPH);
387 writel(PCS_SWING_TX_SWING_FULL(120) |
388 PCS_SWING_TX_SWING_LOW(120),
389 pcie->parf + PCIE20_PARF_PCS_SWING);
390 writel(PHY_RX0_EQ(4), pcie->parf + PCIE20_PARF_CONFIG_BITS);
391 }
392
393 if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
394 /* set TX termination offset */
395 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
396 val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
397 val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
398 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
399 }
400
401 /* enable external reference clock */
402 val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
403 /* USE_PAD is required only for ipq806x */
404 if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
405 val &= ~PHY_REFCLK_USE_PAD;
406 val |= PHY_REFCLK_SSP_EN;
407 writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
408
409 /* wait for clock acquisition */
410 usleep_range(1000, 1500);
411
412 /* Set the Max TLP size to 2K, instead of using default of 4K */
413 writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
414 pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
415 writel(CFG_BRIDGE_SB_INIT,
416 pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
417
418 return 0;
419
420err_clks:
421 reset_control_assert(res->axi_reset);
422err_deassert_axi:
423 reset_control_assert(res->por_reset);
424err_deassert_por:
425 reset_control_assert(res->pci_reset);
426err_deassert_pci:
427 reset_control_assert(res->phy_reset);
428err_deassert_phy:
429 reset_control_assert(res->ext_reset);
430err_deassert_ext:
431 reset_control_assert(res->ahb_reset);
432err_deassert_ahb:
433 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
434
435 return ret;
436}
437
438static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
439{
440 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
441 struct dw_pcie *pci = pcie->pci;
442 struct device *dev = pci->dev;
443
444 res->vdda = devm_regulator_get(dev, "vdda");
445 if (IS_ERR(res->vdda))
446 return PTR_ERR(res->vdda);
447
448 res->iface = devm_clk_get(dev, "iface");
449 if (IS_ERR(res->iface))
450 return PTR_ERR(res->iface);
451
452 res->aux = devm_clk_get(dev, "aux");
453 if (IS_ERR(res->aux))
454 return PTR_ERR(res->aux);
455
456 res->master_bus = devm_clk_get(dev, "master_bus");
457 if (IS_ERR(res->master_bus))
458 return PTR_ERR(res->master_bus);
459
460 res->slave_bus = devm_clk_get(dev, "slave_bus");
461 if (IS_ERR(res->slave_bus))
462 return PTR_ERR(res->slave_bus);
463
464 res->core = devm_reset_control_get_exclusive(dev, "core");
465 return PTR_ERR_OR_ZERO(res->core);
466}
467
468static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
469{
470 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
471
472 reset_control_assert(res->core);
473 clk_disable_unprepare(res->slave_bus);
474 clk_disable_unprepare(res->master_bus);
475 clk_disable_unprepare(res->iface);
476 clk_disable_unprepare(res->aux);
477 regulator_disable(res->vdda);
478}
479
480static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
481{
482 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
483 struct dw_pcie *pci = pcie->pci;
484 struct device *dev = pci->dev;
485 int ret;
486
487 ret = reset_control_deassert(res->core);
488 if (ret) {
489 dev_err(dev, "cannot deassert core reset\n");
490 return ret;
491 }
492
493 ret = clk_prepare_enable(res->aux);
494 if (ret) {
495 dev_err(dev, "cannot prepare/enable aux clock\n");
496 goto err_res;
497 }
498
499 ret = clk_prepare_enable(res->iface);
500 if (ret) {
501 dev_err(dev, "cannot prepare/enable iface clock\n");
502 goto err_aux;
503 }
504
505 ret = clk_prepare_enable(res->master_bus);
506 if (ret) {
507 dev_err(dev, "cannot prepare/enable master_bus clock\n");
508 goto err_iface;
509 }
510
511 ret = clk_prepare_enable(res->slave_bus);
512 if (ret) {
513 dev_err(dev, "cannot prepare/enable slave_bus clock\n");
514 goto err_master;
515 }
516
517 ret = regulator_enable(res->vdda);
518 if (ret) {
519 dev_err(dev, "cannot enable vdda regulator\n");
520 goto err_slave;
521 }
522
523 /* change DBI base address */
524 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
525
526 if (IS_ENABLED(CONFIG_PCI_MSI)) {
527 u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
528
529 val |= BIT(31);
530 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
531 }
532
533 return 0;
534err_slave:
535 clk_disable_unprepare(res->slave_bus);
536err_master:
537 clk_disable_unprepare(res->master_bus);
538err_iface:
539 clk_disable_unprepare(res->iface);
540err_aux:
541 clk_disable_unprepare(res->aux);
542err_res:
543 reset_control_assert(res->core);
544
545 return ret;
546}
547
548static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
549{
550 u32 val;
551
552 /* enable link training */
553 val = readl(pcie->parf + PCIE20_PARF_LTSSM);
554 val |= BIT(8);
555 writel(val, pcie->parf + PCIE20_PARF_LTSSM);
556}
557
558static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
559{
560 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
561 struct dw_pcie *pci = pcie->pci;
562 struct device *dev = pci->dev;
563 int ret;
564
565 res->supplies[0].supply = "vdda";
566 res->supplies[1].supply = "vddpe-3v3";
567 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
568 res->supplies);
569 if (ret)
570 return ret;
571
572 res->aux_clk = devm_clk_get(dev, "aux");
573 if (IS_ERR(res->aux_clk))
574 return PTR_ERR(res->aux_clk);
575
576 res->cfg_clk = devm_clk_get(dev, "cfg");
577 if (IS_ERR(res->cfg_clk))
578 return PTR_ERR(res->cfg_clk);
579
580 res->master_clk = devm_clk_get(dev, "bus_master");
581 if (IS_ERR(res->master_clk))
582 return PTR_ERR(res->master_clk);
583
584 res->slave_clk = devm_clk_get(dev, "bus_slave");
585 if (IS_ERR(res->slave_clk))
586 return PTR_ERR(res->slave_clk);
587
588 res->pipe_clk = devm_clk_get(dev, "pipe");
589 return PTR_ERR_OR_ZERO(res->pipe_clk);
590}
591
592static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
593{
594 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
595
596 clk_disable_unprepare(res->slave_clk);
597 clk_disable_unprepare(res->master_clk);
598 clk_disable_unprepare(res->cfg_clk);
599 clk_disable_unprepare(res->aux_clk);
600
601 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
602}
603
604static void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
605{
606 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
607
608 clk_disable_unprepare(res->pipe_clk);
609}
610
611static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
612{
613 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
614 struct dw_pcie *pci = pcie->pci;
615 struct device *dev = pci->dev;
616 u32 val;
617 int ret;
618
619 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
620 if (ret < 0) {
621 dev_err(dev, "cannot enable regulators\n");
622 return ret;
623 }
624
625 ret = clk_prepare_enable(res->aux_clk);
626 if (ret) {
627 dev_err(dev, "cannot prepare/enable aux clock\n");
628 goto err_aux_clk;
629 }
630
631 ret = clk_prepare_enable(res->cfg_clk);
632 if (ret) {
633 dev_err(dev, "cannot prepare/enable cfg clock\n");
634 goto err_cfg_clk;
635 }
636
637 ret = clk_prepare_enable(res->master_clk);
638 if (ret) {
639 dev_err(dev, "cannot prepare/enable master clock\n");
640 goto err_master_clk;
641 }
642
643 ret = clk_prepare_enable(res->slave_clk);
644 if (ret) {
645 dev_err(dev, "cannot prepare/enable slave clock\n");
646 goto err_slave_clk;
647 }
648
649 /* enable PCIe clocks and resets */
650 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
651 val &= ~BIT(0);
652 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
653
654 /* change DBI base address */
655 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
656
657 /* MAC PHY_POWERDOWN MUX DISABLE */
658 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
659 val &= ~BIT(29);
660 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
661
662 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
663 val |= BIT(4);
664 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
665
666 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
667 val |= BIT(31);
668 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
669
670 return 0;
671
672err_slave_clk:
673 clk_disable_unprepare(res->master_clk);
674err_master_clk:
675 clk_disable_unprepare(res->cfg_clk);
676err_cfg_clk:
677 clk_disable_unprepare(res->aux_clk);
678
679err_aux_clk:
680 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
681
682 return ret;
683}
684
685static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
686{
687 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
688 struct dw_pcie *pci = pcie->pci;
689 struct device *dev = pci->dev;
690 int ret;
691
692 ret = clk_prepare_enable(res->pipe_clk);
693 if (ret) {
694 dev_err(dev, "cannot prepare/enable pipe clock\n");
695 return ret;
696 }
697
698 return 0;
699}
700
701static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
702{
703 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
704 struct dw_pcie *pci = pcie->pci;
705 struct device *dev = pci->dev;
706 bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
707 int ret;
708
709 res->clks[0].id = "aux";
710 res->clks[1].id = "master_bus";
711 res->clks[2].id = "slave_bus";
712 res->clks[3].id = "iface";
713
714 /* qcom,pcie-ipq4019 is defined without "iface" */
715 res->num_clks = is_ipq ? 3 : 4;
716
717 ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
718 if (ret < 0)
719 return ret;
720
721 res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
722 if (IS_ERR(res->axi_m_reset))
723 return PTR_ERR(res->axi_m_reset);
724
725 res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
726 if (IS_ERR(res->axi_s_reset))
727 return PTR_ERR(res->axi_s_reset);
728
729 if (is_ipq) {
730 /*
731 * These resources relates to the PHY or are secure clocks, but
732 * are controlled here for IPQ4019
733 */
734 res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
735 if (IS_ERR(res->pipe_reset))
736 return PTR_ERR(res->pipe_reset);
737
738 res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
739 "axi_m_vmid");
740 if (IS_ERR(res->axi_m_vmid_reset))
741 return PTR_ERR(res->axi_m_vmid_reset);
742
743 res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
744 "axi_s_xpu");
745 if (IS_ERR(res->axi_s_xpu_reset))
746 return PTR_ERR(res->axi_s_xpu_reset);
747
748 res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
749 if (IS_ERR(res->parf_reset))
750 return PTR_ERR(res->parf_reset);
751
752 res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
753 if (IS_ERR(res->phy_reset))
754 return PTR_ERR(res->phy_reset);
755 }
756
757 res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
758 "axi_m_sticky");
759 if (IS_ERR(res->axi_m_sticky_reset))
760 return PTR_ERR(res->axi_m_sticky_reset);
761
762 res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
763 "pipe_sticky");
764 if (IS_ERR(res->pipe_sticky_reset))
765 return PTR_ERR(res->pipe_sticky_reset);
766
767 res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
768 if (IS_ERR(res->pwr_reset))
769 return PTR_ERR(res->pwr_reset);
770
771 res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
772 if (IS_ERR(res->ahb_reset))
773 return PTR_ERR(res->ahb_reset);
774
775 if (is_ipq) {
776 res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
777 if (IS_ERR(res->phy_ahb_reset))
778 return PTR_ERR(res->phy_ahb_reset);
779 }
780
781 return 0;
782}
783
784static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
785{
786 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
787
788 reset_control_assert(res->axi_m_reset);
789 reset_control_assert(res->axi_s_reset);
790 reset_control_assert(res->pipe_reset);
791 reset_control_assert(res->pipe_sticky_reset);
792 reset_control_assert(res->phy_reset);
793 reset_control_assert(res->phy_ahb_reset);
794 reset_control_assert(res->axi_m_sticky_reset);
795 reset_control_assert(res->pwr_reset);
796 reset_control_assert(res->ahb_reset);
797 clk_bulk_disable_unprepare(res->num_clks, res->clks);
798}
799
800static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
801{
802 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
803 struct dw_pcie *pci = pcie->pci;
804 struct device *dev = pci->dev;
805 u32 val;
806 int ret;
807
808 ret = reset_control_assert(res->axi_m_reset);
809 if (ret) {
810 dev_err(dev, "cannot assert axi master reset\n");
811 return ret;
812 }
813
814 ret = reset_control_assert(res->axi_s_reset);
815 if (ret) {
816 dev_err(dev, "cannot assert axi slave reset\n");
817 return ret;
818 }
819
820 usleep_range(10000, 12000);
821
822 ret = reset_control_assert(res->pipe_reset);
823 if (ret) {
824 dev_err(dev, "cannot assert pipe reset\n");
825 return ret;
826 }
827
828 ret = reset_control_assert(res->pipe_sticky_reset);
829 if (ret) {
830 dev_err(dev, "cannot assert pipe sticky reset\n");
831 return ret;
832 }
833
834 ret = reset_control_assert(res->phy_reset);
835 if (ret) {
836 dev_err(dev, "cannot assert phy reset\n");
837 return ret;
838 }
839
840 ret = reset_control_assert(res->phy_ahb_reset);
841 if (ret) {
842 dev_err(dev, "cannot assert phy ahb reset\n");
843 return ret;
844 }
845
846 usleep_range(10000, 12000);
847
848 ret = reset_control_assert(res->axi_m_sticky_reset);
849 if (ret) {
850 dev_err(dev, "cannot assert axi master sticky reset\n");
851 return ret;
852 }
853
854 ret = reset_control_assert(res->pwr_reset);
855 if (ret) {
856 dev_err(dev, "cannot assert power reset\n");
857 return ret;
858 }
859
860 ret = reset_control_assert(res->ahb_reset);
861 if (ret) {
862 dev_err(dev, "cannot assert ahb reset\n");
863 return ret;
864 }
865
866 usleep_range(10000, 12000);
867
868 ret = reset_control_deassert(res->phy_ahb_reset);
869 if (ret) {
870 dev_err(dev, "cannot deassert phy ahb reset\n");
871 return ret;
872 }
873
874 ret = reset_control_deassert(res->phy_reset);
875 if (ret) {
876 dev_err(dev, "cannot deassert phy reset\n");
877 goto err_rst_phy;
878 }
879
880 ret = reset_control_deassert(res->pipe_reset);
881 if (ret) {
882 dev_err(dev, "cannot deassert pipe reset\n");
883 goto err_rst_pipe;
884 }
885
886 ret = reset_control_deassert(res->pipe_sticky_reset);
887 if (ret) {
888 dev_err(dev, "cannot deassert pipe sticky reset\n");
889 goto err_rst_pipe_sticky;
890 }
891
892 usleep_range(10000, 12000);
893
894 ret = reset_control_deassert(res->axi_m_reset);
895 if (ret) {
896 dev_err(dev, "cannot deassert axi master reset\n");
897 goto err_rst_axi_m;
898 }
899
900 ret = reset_control_deassert(res->axi_m_sticky_reset);
901 if (ret) {
902 dev_err(dev, "cannot deassert axi master sticky reset\n");
903 goto err_rst_axi_m_sticky;
904 }
905
906 ret = reset_control_deassert(res->axi_s_reset);
907 if (ret) {
908 dev_err(dev, "cannot deassert axi slave reset\n");
909 goto err_rst_axi_s;
910 }
911
912 ret = reset_control_deassert(res->pwr_reset);
913 if (ret) {
914 dev_err(dev, "cannot deassert power reset\n");
915 goto err_rst_pwr;
916 }
917
918 ret = reset_control_deassert(res->ahb_reset);
919 if (ret) {
920 dev_err(dev, "cannot deassert ahb reset\n");
921 goto err_rst_ahb;
922 }
923
924 usleep_range(10000, 12000);
925
926 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
927 if (ret)
928 goto err_clks;
929
930 /* enable PCIe clocks and resets */
931 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
932 val &= ~BIT(0);
933 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
934
935 /* change DBI base address */
936 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
937
938 /* MAC PHY_POWERDOWN MUX DISABLE */
939 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
940 val &= ~BIT(29);
941 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
942
943 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
944 val |= BIT(4);
945 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
946
947 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
948 val |= BIT(31);
949 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
950
951 return 0;
952
953err_clks:
954 reset_control_assert(res->ahb_reset);
955err_rst_ahb:
956 reset_control_assert(res->pwr_reset);
957err_rst_pwr:
958 reset_control_assert(res->axi_s_reset);
959err_rst_axi_s:
960 reset_control_assert(res->axi_m_sticky_reset);
961err_rst_axi_m_sticky:
962 reset_control_assert(res->axi_m_reset);
963err_rst_axi_m:
964 reset_control_assert(res->pipe_sticky_reset);
965err_rst_pipe_sticky:
966 reset_control_assert(res->pipe_reset);
967err_rst_pipe:
968 reset_control_assert(res->phy_reset);
969err_rst_phy:
970 reset_control_assert(res->phy_ahb_reset);
971 return ret;
972}
973
974static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
975{
976 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
977 struct dw_pcie *pci = pcie->pci;
978 struct device *dev = pci->dev;
979 int i;
980 const char *rst_names[] = { "axi_m", "axi_s", "pipe",
981 "axi_m_sticky", "sticky",
982 "ahb", "sleep", };
983
984 res->iface = devm_clk_get(dev, "iface");
985 if (IS_ERR(res->iface))
986 return PTR_ERR(res->iface);
987
988 res->axi_m_clk = devm_clk_get(dev, "axi_m");
989 if (IS_ERR(res->axi_m_clk))
990 return PTR_ERR(res->axi_m_clk);
991
992 res->axi_s_clk = devm_clk_get(dev, "axi_s");
993 if (IS_ERR(res->axi_s_clk))
994 return PTR_ERR(res->axi_s_clk);
995
996 res->ahb_clk = devm_clk_get(dev, "ahb");
997 if (IS_ERR(res->ahb_clk))
998 return PTR_ERR(res->ahb_clk);
999
1000 res->aux_clk = devm_clk_get(dev, "aux");
1001 if (IS_ERR(res->aux_clk))
1002 return PTR_ERR(res->aux_clk);
1003
1004 for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
1005 res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
1006 if (IS_ERR(res->rst[i]))
1007 return PTR_ERR(res->rst[i]);
1008 }
1009
1010 return 0;
1011}
1012
1013static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
1014{
1015 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1016
1017 clk_disable_unprepare(res->iface);
1018 clk_disable_unprepare(res->axi_m_clk);
1019 clk_disable_unprepare(res->axi_s_clk);
1020 clk_disable_unprepare(res->ahb_clk);
1021 clk_disable_unprepare(res->aux_clk);
1022}
1023
1024static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
1025{
1026 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1027 struct dw_pcie *pci = pcie->pci;
1028 struct device *dev = pci->dev;
1029 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1030 int i, ret;
1031 u32 val;
1032
1033 for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1034 ret = reset_control_assert(res->rst[i]);
1035 if (ret) {
1036 dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
1037 return ret;
1038 }
1039 }
1040
1041 usleep_range(2000, 2500);
1042
1043 for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1044 ret = reset_control_deassert(res->rst[i]);
1045 if (ret) {
1046 dev_err(dev, "reset #%d deassert failed (%d)\n", i,
1047 ret);
1048 return ret;
1049 }
1050 }
1051
1052 /*
1053 * Don't have a way to see if the reset has completed.
1054 * Wait for some time.
1055 */
1056 usleep_range(2000, 2500);
1057
1058 ret = clk_prepare_enable(res->iface);
1059 if (ret) {
1060 dev_err(dev, "cannot prepare/enable core clock\n");
1061 goto err_clk_iface;
1062 }
1063
1064 ret = clk_prepare_enable(res->axi_m_clk);
1065 if (ret) {
1066 dev_err(dev, "cannot prepare/enable core clock\n");
1067 goto err_clk_axi_m;
1068 }
1069
1070 ret = clk_prepare_enable(res->axi_s_clk);
1071 if (ret) {
1072 dev_err(dev, "cannot prepare/enable axi slave clock\n");
1073 goto err_clk_axi_s;
1074 }
1075
1076 ret = clk_prepare_enable(res->ahb_clk);
1077 if (ret) {
1078 dev_err(dev, "cannot prepare/enable ahb clock\n");
1079 goto err_clk_ahb;
1080 }
1081
1082 ret = clk_prepare_enable(res->aux_clk);
1083 if (ret) {
1084 dev_err(dev, "cannot prepare/enable aux clock\n");
1085 goto err_clk_aux;
1086 }
1087
1088 writel(SLV_ADDR_SPACE_SZ,
1089 pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
1090
1091 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1092 val &= ~BIT(0);
1093 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1094
1095 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1096
1097 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
1098 | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
1099 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
1100 pcie->parf + PCIE20_PARF_SYS_CTRL);
1101 writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
1102
1103 writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
1104 writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
1105 writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
1106
1107 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
1108 val &= ~PCI_EXP_LNKCAP_ASPMS;
1109 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
1110
1111 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
1112 PCI_EXP_DEVCTL2);
1113
1114 return 0;
1115
1116err_clk_aux:
1117 clk_disable_unprepare(res->ahb_clk);
1118err_clk_ahb:
1119 clk_disable_unprepare(res->axi_s_clk);
1120err_clk_axi_s:
1121 clk_disable_unprepare(res->axi_m_clk);
1122err_clk_axi_m:
1123 clk_disable_unprepare(res->iface);
1124err_clk_iface:
1125 /*
1126 * Not checking for failure, will anyway return
1127 * the original failure in 'ret'.
1128 */
1129 for (i = 0; i < ARRAY_SIZE(res->rst); i++)
1130 reset_control_assert(res->rst[i]);
1131
1132 return ret;
1133}
1134
1135static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
1136{
1137 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1138 struct dw_pcie *pci = pcie->pci;
1139 struct device *dev = pci->dev;
1140 int ret;
1141
1142 res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
1143 if (IS_ERR(res->pci_reset))
1144 return PTR_ERR(res->pci_reset);
1145
1146 res->supplies[0].supply = "vdda";
1147 res->supplies[1].supply = "vddpe-3v3";
1148 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
1149 res->supplies);
1150 if (ret)
1151 return ret;
1152
1153 res->clks[0].id = "aux";
1154 res->clks[1].id = "cfg";
1155 res->clks[2].id = "bus_master";
1156 res->clks[3].id = "bus_slave";
1157 res->clks[4].id = "slave_q2a";
1158 res->clks[5].id = "tbu";
1159 if (of_device_is_compatible(dev->of_node, "qcom,pcie-sm8250")) {
1160 res->clks[6].id = "ddrss_sf_tbu";
1161 res->num_clks = 7;
1162 } else {
1163 res->num_clks = 6;
1164 }
1165
1166 ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
1167 if (ret < 0)
1168 return ret;
1169
1170 res->pipe_clk = devm_clk_get(dev, "pipe");
1171 return PTR_ERR_OR_ZERO(res->pipe_clk);
1172}
1173
1174static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
1175{
1176 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1177 struct dw_pcie *pci = pcie->pci;
1178 struct device *dev = pci->dev;
1179 u32 val;
1180 int ret;
1181
1182 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
1183 if (ret < 0) {
1184 dev_err(dev, "cannot enable regulators\n");
1185 return ret;
1186 }
1187
1188 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
1189 if (ret < 0)
1190 goto err_disable_regulators;
1191
1192 ret = reset_control_assert(res->pci_reset);
1193 if (ret < 0) {
1194 dev_err(dev, "cannot deassert pci reset\n");
1195 goto err_disable_clocks;
1196 }
1197
1198 usleep_range(1000, 1500);
1199
1200 ret = reset_control_deassert(res->pci_reset);
1201 if (ret < 0) {
1202 dev_err(dev, "cannot deassert pci reset\n");
1203 goto err_disable_clocks;
1204 }
1205
1206 ret = clk_prepare_enable(res->pipe_clk);
1207 if (ret) {
1208 dev_err(dev, "cannot prepare/enable pipe clock\n");
1209 goto err_disable_clocks;
1210 }
1211
1212 /* configure PCIe to RC mode */
1213 writel(DEVICE_TYPE_RC, pcie->parf + PCIE20_PARF_DEVICE_TYPE);
1214
1215 /* enable PCIe clocks and resets */
1216 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1217 val &= ~BIT(0);
1218 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1219
1220 /* change DBI base address */
1221 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1222
1223 /* MAC PHY_POWERDOWN MUX DISABLE */
1224 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
1225 val &= ~BIT(29);
1226 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
1227
1228 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1229 val |= BIT(4);
1230 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1231
1232 if (IS_ENABLED(CONFIG_PCI_MSI)) {
1233 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1234 val |= BIT(31);
1235 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1236 }
1237
1238 return 0;
1239err_disable_clocks:
1240 clk_bulk_disable_unprepare(res->num_clks, res->clks);
1241err_disable_regulators:
1242 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1243
1244 return ret;
1245}
1246
1247static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
1248{
1249 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1250
1251 clk_bulk_disable_unprepare(res->num_clks, res->clks);
1252 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1253}
1254
1255static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
1256{
1257 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1258
1259 return clk_prepare_enable(res->pipe_clk);
1260}
1261
1262static void qcom_pcie_post_deinit_2_7_0(struct qcom_pcie *pcie)
1263{
1264 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1265
1266 clk_disable_unprepare(res->pipe_clk);
1267}
1268
1269static int qcom_pcie_link_up(struct dw_pcie *pci)
1270{
1271 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1272 u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1273
1274 return !!(val & PCI_EXP_LNKSTA_DLLLA);
1275}
1276
1277static int qcom_pcie_config_sid_sm8250(struct qcom_pcie *pcie)
1278{
1279 /* iommu map structure */
1280 struct {
1281 u32 bdf;
1282 u32 phandle;
1283 u32 smmu_sid;
1284 u32 smmu_sid_len;
1285 } *map;
1286 void __iomem *bdf_to_sid_base = pcie->parf + PCIE20_PARF_BDF_TO_SID_TABLE_N;
1287 struct device *dev = pcie->pci->dev;
1288 u8 qcom_pcie_crc8_table[CRC8_TABLE_SIZE];
1289 int i, nr_map, size = 0;
1290 u32 smmu_sid_base;
1291
1292 of_get_property(dev->of_node, "iommu-map", &size);
1293 if (!size)
1294 return 0;
1295
1296 map = kzalloc(size, GFP_KERNEL);
1297 if (!map)
1298 return -ENOMEM;
1299
1300 of_property_read_u32_array(dev->of_node,
1301 "iommu-map", (u32 *)map, size / sizeof(u32));
1302
1303 nr_map = size / (sizeof(*map));
1304
1305 crc8_populate_msb(qcom_pcie_crc8_table, QCOM_PCIE_CRC8_POLYNOMIAL);
1306
1307 /* Registers need to be zero out first */
1308 memset_io(bdf_to_sid_base, 0, CRC8_TABLE_SIZE * sizeof(u32));
1309
1310 /* Extract the SMMU SID base from the first entry of iommu-map */
1311 smmu_sid_base = map[0].smmu_sid;
1312
1313 /* Look for an available entry to hold the mapping */
1314 for (i = 0; i < nr_map; i++) {
1315 u16 bdf_be = cpu_to_be16(map[i].bdf);
1316 u32 val;
1317 u8 hash;
1318
1319 hash = crc8(qcom_pcie_crc8_table, (u8 *)&bdf_be, sizeof(bdf_be),
1320 0);
1321
1322 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1323
1324 /* If the register is already populated, look for next available entry */
1325 while (val) {
1326 u8 current_hash = hash++;
1327 u8 next_mask = 0xff;
1328
1329 /* If NEXT field is NULL then update it with next hash */
1330 if (!(val & next_mask)) {
1331 val |= (u32)hash;
1332 writel(val, bdf_to_sid_base + current_hash * sizeof(u32));
1333 }
1334
1335 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1336 }
1337
1338 /* BDF [31:16] | SID [15:8] | NEXT [7:0] */
1339 val = map[i].bdf << 16 | (map[i].smmu_sid - smmu_sid_base) << 8 | 0;
1340 writel(val, bdf_to_sid_base + hash * sizeof(u32));
1341 }
1342
1343 kfree(map);
1344
1345 return 0;
1346}
1347
1348static int qcom_pcie_host_init(struct pcie_port *pp)
1349{
1350 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1351 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1352 int ret;
1353
1354 qcom_ep_reset_assert(pcie);
1355
1356 ret = pcie->ops->init(pcie);
1357 if (ret)
1358 return ret;
1359
1360 ret = phy_power_on(pcie->phy);
1361 if (ret)
1362 goto err_deinit;
1363
1364 if (pcie->ops->post_init) {
1365 ret = pcie->ops->post_init(pcie);
1366 if (ret)
1367 goto err_disable_phy;
1368 }
1369
1370 qcom_ep_reset_deassert(pcie);
1371
1372 if (pcie->ops->config_sid) {
1373 ret = pcie->ops->config_sid(pcie);
1374 if (ret)
1375 goto err;
1376 }
1377
1378 return 0;
1379
1380err:
1381 qcom_ep_reset_assert(pcie);
1382 if (pcie->ops->post_deinit)
1383 pcie->ops->post_deinit(pcie);
1384err_disable_phy:
1385 phy_power_off(pcie->phy);
1386err_deinit:
1387 pcie->ops->deinit(pcie);
1388
1389 return ret;
1390}
1391
1392static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
1393 .host_init = qcom_pcie_host_init,
1394};
1395
1396/* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
1397static const struct qcom_pcie_ops ops_2_1_0 = {
1398 .get_resources = qcom_pcie_get_resources_2_1_0,
1399 .init = qcom_pcie_init_2_1_0,
1400 .deinit = qcom_pcie_deinit_2_1_0,
1401 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1402};
1403
1404/* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
1405static const struct qcom_pcie_ops ops_1_0_0 = {
1406 .get_resources = qcom_pcie_get_resources_1_0_0,
1407 .init = qcom_pcie_init_1_0_0,
1408 .deinit = qcom_pcie_deinit_1_0_0,
1409 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1410};
1411
1412/* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
1413static const struct qcom_pcie_ops ops_2_3_2 = {
1414 .get_resources = qcom_pcie_get_resources_2_3_2,
1415 .init = qcom_pcie_init_2_3_2,
1416 .post_init = qcom_pcie_post_init_2_3_2,
1417 .deinit = qcom_pcie_deinit_2_3_2,
1418 .post_deinit = qcom_pcie_post_deinit_2_3_2,
1419 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1420};
1421
1422/* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
1423static const struct qcom_pcie_ops ops_2_4_0 = {
1424 .get_resources = qcom_pcie_get_resources_2_4_0,
1425 .init = qcom_pcie_init_2_4_0,
1426 .deinit = qcom_pcie_deinit_2_4_0,
1427 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1428};
1429
1430/* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
1431static const struct qcom_pcie_ops ops_2_3_3 = {
1432 .get_resources = qcom_pcie_get_resources_2_3_3,
1433 .init = qcom_pcie_init_2_3_3,
1434 .deinit = qcom_pcie_deinit_2_3_3,
1435 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1436};
1437
1438/* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */
1439static const struct qcom_pcie_ops ops_2_7_0 = {
1440 .get_resources = qcom_pcie_get_resources_2_7_0,
1441 .init = qcom_pcie_init_2_7_0,
1442 .deinit = qcom_pcie_deinit_2_7_0,
1443 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1444 .post_init = qcom_pcie_post_init_2_7_0,
1445 .post_deinit = qcom_pcie_post_deinit_2_7_0,
1446};
1447
1448/* Qcom IP rev.: 1.9.0 */
1449static const struct qcom_pcie_ops ops_1_9_0 = {
1450 .get_resources = qcom_pcie_get_resources_2_7_0,
1451 .init = qcom_pcie_init_2_7_0,
1452 .deinit = qcom_pcie_deinit_2_7_0,
1453 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1454 .post_init = qcom_pcie_post_init_2_7_0,
1455 .post_deinit = qcom_pcie_post_deinit_2_7_0,
1456 .config_sid = qcom_pcie_config_sid_sm8250,
1457};
1458
1459static const struct dw_pcie_ops dw_pcie_ops = {
1460 .link_up = qcom_pcie_link_up,
1461 .start_link = qcom_pcie_start_link,
1462};
1463
1464static int qcom_pcie_probe(struct platform_device *pdev)
1465{
1466 struct device *dev = &pdev->dev;
1467 struct pcie_port *pp;
1468 struct dw_pcie *pci;
1469 struct qcom_pcie *pcie;
1470 int ret;
1471
1472 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1473 if (!pcie)
1474 return -ENOMEM;
1475
1476 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1477 if (!pci)
1478 return -ENOMEM;
1479
1480 pm_runtime_enable(dev);
1481 ret = pm_runtime_get_sync(dev);
1482 if (ret < 0)
1483 goto err_pm_runtime_put;
1484
1485 pci->dev = dev;
1486 pci->ops = &dw_pcie_ops;
1487 pp = &pci->pp;
1488
1489 pcie->pci = pci;
1490
1491 pcie->ops = of_device_get_match_data(dev);
1492
1493 pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
1494 if (IS_ERR(pcie->reset)) {
1495 ret = PTR_ERR(pcie->reset);
1496 goto err_pm_runtime_put;
1497 }
1498
1499 pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
1500 if (IS_ERR(pcie->parf)) {
1501 ret = PTR_ERR(pcie->parf);
1502 goto err_pm_runtime_put;
1503 }
1504
1505 pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
1506 if (IS_ERR(pcie->elbi)) {
1507 ret = PTR_ERR(pcie->elbi);
1508 goto err_pm_runtime_put;
1509 }
1510
1511 pcie->phy = devm_phy_optional_get(dev, "pciephy");
1512 if (IS_ERR(pcie->phy)) {
1513 ret = PTR_ERR(pcie->phy);
1514 goto err_pm_runtime_put;
1515 }
1516
1517 ret = pcie->ops->get_resources(pcie);
1518 if (ret)
1519 goto err_pm_runtime_put;
1520
1521 pp->ops = &qcom_pcie_dw_ops;
1522
1523 ret = phy_init(pcie->phy);
1524 if (ret) {
1525 pm_runtime_disable(&pdev->dev);
1526 goto err_pm_runtime_put;
1527 }
1528
1529 platform_set_drvdata(pdev, pcie);
1530
1531 ret = dw_pcie_host_init(pp);
1532 if (ret) {
1533 dev_err(dev, "cannot initialize host\n");
1534 pm_runtime_disable(&pdev->dev);
1535 goto err_pm_runtime_put;
1536 }
1537
1538 return 0;
1539
1540err_pm_runtime_put:
1541 pm_runtime_put(dev);
1542 pm_runtime_disable(dev);
1543
1544 return ret;
1545}
1546
1547static const struct of_device_id qcom_pcie_match[] = {
1548 { .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
1549 { .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
1550 { .compatible = "qcom,pcie-ipq8064-v2", .data = &ops_2_1_0 },
1551 { .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
1552 { .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
1553 { .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
1554 { .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
1555 { .compatible = "qcom,pcie-qcs404", .data = &ops_2_4_0 },
1556 { .compatible = "qcom,pcie-sdm845", .data = &ops_2_7_0 },
1557 { .compatible = "qcom,pcie-sm8250", .data = &ops_1_9_0 },
1558 { }
1559};
1560
1561static void qcom_fixup_class(struct pci_dev *dev)
1562{
1563 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
1564}
1565DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1566DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1567DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1568DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1569DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1570DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1571DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1572
1573static struct platform_driver qcom_pcie_driver = {
1574 .probe = qcom_pcie_probe,
1575 .driver = {
1576 .name = "qcom-pcie",
1577 .suppress_bind_attrs = true,
1578 .of_match_table = qcom_pcie_match,
1579 },
1580};
1581builtin_platform_driver(qcom_pcie_driver);