Linux Audio

Check our new training course

Loading...
v6.13.7
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/**************************************************************************
  3 * Copyright (c) 2007-2011, Intel Corporation.
  4 * All Rights Reserved.
  5 *
  6 **************************************************************************/
  7
  8#ifndef _PSB_DRV_H_
  9#define _PSB_DRV_H_
 10
 11#include <linux/kref.h>
 12#include <linux/mm_types.h>
 13
 14#include <drm/drm_device.h>
 15
 
 16#include "gtt.h"
 17#include "intel_bios.h"
 18#include "mmu.h"
 19#include "oaktrail.h"
 20#include "opregion.h"
 21#include "power.h"
 22#include "psb_intel_drv.h"
 23#include "psb_reg.h"
 24
 25#define DRIVER_AUTHOR "Alan Cox <alan@linux.intel.com> and others"
 26
 27#define DRIVER_NAME "gma500"
 28#define DRIVER_DESC "DRM driver for the Intel GMA500, GMA600, GMA3600, GMA3650"
 29#define DRIVER_DATE "20140314"
 30
 31#define DRIVER_MAJOR 1
 32#define DRIVER_MINOR 0
 33#define DRIVER_PATCHLEVEL 0
 34
 35/* Append new drm mode definition here, align with libdrm definition */
 36#define DRM_MODE_SCALE_NO_SCALE   	2
 37
 
 
 
 
 
 
 38#define IS_PSB(drm) ((to_pci_dev((drm)->dev)->device & 0xfffe) == 0x8108)
 39#define IS_MRST(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x4100)
 40#define IS_CDV(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x0be0)
 41
 42/* Hardware offsets */
 43#define PSB_VDC_OFFSET		 0x00000000
 44#define PSB_VDC_SIZE		 0x000080000
 45#define MRST_MMIO_SIZE		 0x0000C0000
 46#define PSB_SGX_SIZE		 0x8000
 47#define PSB_SGX_OFFSET		 0x00040000
 48#define MRST_SGX_OFFSET		 0x00080000
 49
 50/* PCI resource identifiers */
 51#define PSB_MMIO_RESOURCE	 0
 52#define PSB_AUX_RESOURCE	 0
 53#define PSB_GATT_RESOURCE	 2
 54#define PSB_GTT_RESOURCE	 3
 55
 56/* PCI configuration */
 57#define PSB_GMCH_CTRL		 0x52
 58#define PSB_BSM			 0x5C
 59#define _PSB_GMCH_ENABLED	 0x4
 60#define PSB_PGETBL_CTL		 0x2020
 61#define _PSB_PGETBL_ENABLED	 0x00000001
 62#define PSB_SGX_2D_SLAVE_PORT	 0x4000
 63#define PSB_LPC_GBA		 0x44
 64
 65/* TODO: To get rid of */
 66#define PSB_TT_PRIV0_LIMIT	 (256*1024*1024)
 67#define PSB_TT_PRIV0_PLIMIT	 (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
 68
 69/* SGX side MMU definitions (these can probably go) */
 70
 71/* Flags for external memory type field */
 72#define PSB_MMU_CACHED_MEMORY	  0x0001	/* Bind to MMU only */
 73#define PSB_MMU_RO_MEMORY	  0x0002	/* MMU RO memory */
 74#define PSB_MMU_WO_MEMORY	  0x0004	/* MMU WO memory */
 75
 76/* PTE's and PDE's */
 77#define PSB_PDE_MASK		  0x003FFFFF
 78#define PSB_PDE_SHIFT		  22
 79#define PSB_PTE_SHIFT		  12
 80
 81/* Cache control */
 82#define PSB_PTE_VALID		  0x0001	/* PTE / PDE valid */
 83#define PSB_PTE_WO		  0x0002	/* Write only */
 84#define PSB_PTE_RO		  0x0004	/* Read only */
 85#define PSB_PTE_CACHED		  0x0008	/* CPU cache coherent */
 86
 87/* VDC registers and bits */
 88#define PSB_MSVDX_CLOCKGATING	  0x2064
 89#define PSB_TOPAZ_CLOCKGATING	  0x2068
 90#define PSB_HWSTAM		  0x2098
 91#define PSB_INSTPM		  0x20C0
 92#define PSB_INT_IDENTITY_R        0x20A4
 93#define _PSB_IRQ_ASLE		  (1<<0)
 94#define _MDFLD_PIPEC_EVENT_FLAG   (1<<2)
 95#define _MDFLD_PIPEC_VBLANK_FLAG  (1<<3)
 96#define _PSB_DPST_PIPEB_FLAG      (1<<4)
 97#define _MDFLD_PIPEB_EVENT_FLAG   (1<<4)
 98#define _PSB_VSYNC_PIPEB_FLAG	  (1<<5)
 99#define _PSB_DPST_PIPEA_FLAG      (1<<6)
100#define _PSB_PIPEA_EVENT_FLAG     (1<<6)
101#define _PSB_VSYNC_PIPEA_FLAG	  (1<<7)
102#define _PSB_IRQ_DISP_HOTSYNC	  (1<<17)
103#define _PSB_IRQ_SGX_FLAG	  (1<<18)
104#define _PSB_IRQ_MSVDX_FLAG	  (1<<19)
105#define _LNC_IRQ_TOPAZ_FLAG	  (1<<20)
106
107#define _PSB_PIPE_EVENT_FLAG	(_PSB_VSYNC_PIPEA_FLAG | \
108				 _PSB_VSYNC_PIPEB_FLAG)
109
110#define PSB_INT_IDENTITY_R	  0x20A4
111#define PSB_INT_MASK_R		  0x20A8
112#define PSB_INT_ENABLE_R	  0x20A0
113
114#define _PSB_MMU_ER_MASK      0x0001FF00
115#define _PSB_MMU_ER_HOST      (1 << 16)
116#define GPIOA			0x5010
117#define GPIOB			0x5014
118#define GPIOC			0x5018
119#define GPIOD			0x501c
120#define GPIOE			0x5020
121#define GPIOF			0x5024
122#define GPIOG			0x5028
123#define GPIOH			0x502c
124#define GPIO_CLOCK_DIR_MASK		(1 << 0)
125#define GPIO_CLOCK_DIR_IN		(0 << 1)
126#define GPIO_CLOCK_DIR_OUT		(1 << 1)
127#define GPIO_CLOCK_VAL_MASK		(1 << 2)
128#define GPIO_CLOCK_VAL_OUT		(1 << 3)
129#define GPIO_CLOCK_VAL_IN		(1 << 4)
130#define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
131#define GPIO_DATA_DIR_MASK		(1 << 8)
132#define GPIO_DATA_DIR_IN		(0 << 9)
133#define GPIO_DATA_DIR_OUT		(1 << 9)
134#define GPIO_DATA_VAL_MASK		(1 << 10)
135#define GPIO_DATA_VAL_OUT		(1 << 11)
136#define GPIO_DATA_VAL_IN		(1 << 12)
137#define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
138
139#define VCLK_DIVISOR_VGA0   0x6000
140#define VCLK_DIVISOR_VGA1   0x6004
141#define VCLK_POST_DIV	    0x6010
142
143#define PSB_COMM_2D (PSB_ENGINE_2D << 4)
144#define PSB_COMM_3D (PSB_ENGINE_3D << 4)
145#define PSB_COMM_TA (PSB_ENGINE_TA << 4)
146#define PSB_COMM_HP (PSB_ENGINE_HP << 4)
147#define PSB_COMM_USER_IRQ (1024 >> 2)
148#define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
149#define PSB_COMM_FW (2048 >> 2)
150
151#define PSB_UIRQ_VISTEST	       1
152#define PSB_UIRQ_OOM_REPLY	       2
153#define PSB_UIRQ_FIRE_TA_REPLY	       3
154#define PSB_UIRQ_FIRE_RASTER_REPLY     4
155
156#define PSB_2D_SIZE (256*1024*1024)
157#define PSB_MAX_RELOC_PAGES 1024
158
159#define PSB_LOW_REG_OFFS 0x0204
160#define PSB_HIGH_REG_OFFS 0x0600
161
162#define PSB_NUM_VBLANKS 2
163
164#define PSB_WATCHDOG_DELAY (HZ * 2)
165
166#define PSB_MAX_BRIGHTNESS		100
 
 
 
 
 
 
 
 
167
168#define PSB_PWR_STATE_ON		1
169#define PSB_PWR_STATE_OFF		2
170
171#define PSB_PMPOLICY_NOPM		0
172#define PSB_PMPOLICY_CLOCKGATING	1
173#define PSB_PMPOLICY_POWERDOWN		2
174
175#define PSB_PMSTATE_POWERUP		0
176#define PSB_PMSTATE_CLOCKGATED		1
177#define PSB_PMSTATE_POWERDOWN		2
178#define PSB_PCIx_MSI_ADDR_LOC		0x94
179#define PSB_PCIx_MSI_DATA_LOC		0x98
180
181/* Medfield crystal settings */
182#define KSEL_CRYSTAL_19 1
183#define KSEL_BYPASS_19 5
184#define KSEL_BYPASS_25 6
185#define KSEL_BYPASS_83_100 7
186
187struct drm_fb_helper;
188struct drm_fb_helper_surface_size;
189
190struct opregion_header;
191struct opregion_acpi;
192struct opregion_swsci;
193struct opregion_asle;
194
195struct psb_intel_opregion {
196	struct opregion_header *header;
197	struct opregion_acpi *acpi;
198	struct opregion_swsci *swsci;
199	struct opregion_asle *asle;
200	void *vbt;
201	u32 __iomem *lid_state;
202	struct work_struct asle_work;
203};
204
205struct sdvo_device_mapping {
206	u8 initialized;
207	u8 dvo_port;
208	u8 target_addr;
209	u8 dvo_wiring;
210	u8 i2c_pin;
211	u8 i2c_speed;
212	u8 ddc_pin;
213};
214
215struct intel_gmbus {
216	struct i2c_adapter adapter;
217	struct i2c_adapter *force_bit;
218	u32 reg0;
219};
220
221/* Register offset maps */
222struct psb_offset {
223	u32	fp0;
224	u32	fp1;
225	u32	cntr;
226	u32	conf;
227	u32	src;
228	u32	dpll;
229	u32	dpll_md;
230	u32	htotal;
231	u32	hblank;
232	u32	hsync;
233	u32	vtotal;
234	u32	vblank;
235	u32	vsync;
236	u32	stride;
237	u32	size;
238	u32	pos;
239	u32	surf;
240	u32	addr;
241	u32	base;
242	u32	status;
243	u32	linoff;
244	u32	tileoff;
245	u32	palette;
246};
247
248/*
249 *	Register save state. This is used to hold the context when the
250 *	device is powered off. In the case of Oaktrail this can (but does not
251 *	yet) include screen blank. Operations occuring during the save
252 *	update the register cache instead.
253 */
254
255/* Common status for pipes */
256struct psb_pipe {
257	u32	fp0;
258	u32	fp1;
259	u32	cntr;
260	u32	conf;
261	u32	src;
262	u32	dpll;
263	u32	dpll_md;
264	u32	htotal;
265	u32	hblank;
266	u32	hsync;
267	u32	vtotal;
268	u32	vblank;
269	u32	vsync;
270	u32	stride;
271	u32	size;
272	u32	pos;
273	u32	base;
274	u32	surf;
275	u32	addr;
276	u32	status;
277	u32	linoff;
278	u32	tileoff;
279	u32	palette[256];
280};
281
282struct psb_state {
283	uint32_t saveVCLK_DIVISOR_VGA0;
284	uint32_t saveVCLK_DIVISOR_VGA1;
285	uint32_t saveVCLK_POST_DIV;
286	uint32_t saveVGACNTRL;
287	uint32_t saveADPA;
288	uint32_t saveLVDS;
289	uint32_t saveDVOA;
290	uint32_t saveDVOB;
291	uint32_t saveDVOC;
292	uint32_t savePP_ON;
293	uint32_t savePP_OFF;
294	uint32_t savePP_CONTROL;
295	uint32_t savePP_CYCLE;
296	uint32_t savePFIT_CONTROL;
297	uint32_t saveCLOCKGATING;
298	uint32_t saveDSPARB;
299	uint32_t savePFIT_AUTO_RATIOS;
300	uint32_t savePFIT_PGM_RATIOS;
301	uint32_t savePP_ON_DELAYS;
302	uint32_t savePP_OFF_DELAYS;
303	uint32_t savePP_DIVISOR;
304	uint32_t saveBCLRPAT_A;
305	uint32_t saveBCLRPAT_B;
306	uint32_t savePERF_MODE;
307	uint32_t saveDSPFW1;
308	uint32_t saveDSPFW2;
309	uint32_t saveDSPFW3;
310	uint32_t saveDSPFW4;
311	uint32_t saveDSPFW5;
312	uint32_t saveDSPFW6;
313	uint32_t saveCHICKENBIT;
314	uint32_t saveDSPACURSOR_CTRL;
315	uint32_t saveDSPBCURSOR_CTRL;
316	uint32_t saveDSPACURSOR_BASE;
317	uint32_t saveDSPBCURSOR_BASE;
318	uint32_t saveDSPACURSOR_POS;
319	uint32_t saveDSPBCURSOR_POS;
320	uint32_t saveOV_OVADD;
321	uint32_t saveOV_OGAMC0;
322	uint32_t saveOV_OGAMC1;
323	uint32_t saveOV_OGAMC2;
324	uint32_t saveOV_OGAMC3;
325	uint32_t saveOV_OGAMC4;
326	uint32_t saveOV_OGAMC5;
327	uint32_t saveOVC_OVADD;
328	uint32_t saveOVC_OGAMC0;
329	uint32_t saveOVC_OGAMC1;
330	uint32_t saveOVC_OGAMC2;
331	uint32_t saveOVC_OGAMC3;
332	uint32_t saveOVC_OGAMC4;
333	uint32_t saveOVC_OGAMC5;
334
335	/* DPST register save */
336	uint32_t saveHISTOGRAM_INT_CONTROL_REG;
337	uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
338	uint32_t savePWM_CONTROL_LOGIC;
339};
340
341struct cdv_state {
342	uint32_t saveDSPCLK_GATE_D;
343	uint32_t saveRAMCLK_GATE_D;
344	uint32_t saveDSPARB;
345	uint32_t saveDSPFW[6];
346	uint32_t saveADPA;
347	uint32_t savePP_CONTROL;
348	uint32_t savePFIT_PGM_RATIOS;
349	uint32_t saveLVDS;
350	uint32_t savePFIT_CONTROL;
351	uint32_t savePP_ON_DELAYS;
352	uint32_t savePP_OFF_DELAYS;
353	uint32_t savePP_CYCLE;
354	uint32_t saveVGACNTRL;
355	uint32_t saveIER;
356	uint32_t saveIMR;
357	u8	 saveLBB;
358};
359
360struct psb_save_area {
361	struct psb_pipe pipe[3];
362	uint32_t saveBSM;
363	uint32_t saveVBT;
364	union {
365	        struct psb_state psb;
366		struct cdv_state cdv;
367	};
368	uint32_t saveBLC_PWM_CTL2;
369	uint32_t saveBLC_PWM_CTL;
370};
371
372struct psb_ops;
373
374#define PSB_NUM_PIPE		3
375
376struct intel_scu_ipc_dev;
377
378struct drm_psb_private {
379	struct drm_device dev;
380
381	struct pci_dev *aux_pdev; /* Currently only used by mrst */
382	struct pci_dev *lpc_pdev; /* Currently only used by mrst */
383	const struct psb_ops *ops;
384	const struct psb_offset *regmap;
385
386	struct child_device_config *child_dev;
387	int child_dev_num;
388
389	struct psb_gtt gtt;
390
391	/* GTT Memory manager */
392	struct psb_gtt_mm *gtt_mm;
393	struct page *scratch_page;
394	u32 __iomem *gtt_map;
395	uint32_t stolen_base;
396	u8 __iomem *vram_addr;
397	unsigned long vram_stolen_size;
 
398	u16 gmch_ctrl;		/* Saved GTT setup */
399	u32 pge_ctl;
400
401	struct mutex gtt_mutex;
402	struct resource *gtt_mem;	/* Our PCI resource */
403
404	struct mutex mmap_mutex;
405
406	struct psb_mmu_driver *mmu;
407	struct psb_mmu_pd *pf_pd;
408
409	/* Register base */
410	uint8_t __iomem *sgx_reg;
411	uint8_t __iomem *vdc_reg;
412	uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
413	uint16_t lpc_gpio_base;
414	uint32_t gatt_free_offset;
415
416	/* Fencing / irq */
417	uint32_t vdc_irq_mask;
418	uint32_t pipestat[PSB_NUM_PIPE];
419
420	spinlock_t irqmask_lock;
421	bool irq_enabled;
422
423	/* Power */
424	bool pm_initialized;
 
 
425
426	/* Modesetting */
427	struct psb_intel_mode_device mode_dev;
428	bool modeset;	/* true if we have done the mode_device setup */
429
430	struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
431	struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
432	uint32_t num_pipe;
433
434	/* OSPM info (Power management base) (TODO: can go ?) */
435	uint32_t ospm_base;
436
437	/* Sizes info */
438	u32 fuse_reg_value;
439	u32 video_device_fuse;
440
441	/* PCI revision ID for B0:D2:F0 */
442	uint8_t platform_rev_id;
443
444	/* gmbus */
445	struct intel_gmbus *gmbus;
446	uint8_t __iomem *gmbus_reg;
447
448	/* Used by SDVO */
449	int crt_ddc_pin;
450	/* FIXME: The mappings should be parsed from bios but for now we can
451		  pretend there are no mappings available */
452	struct sdvo_device_mapping sdvo_mappings[2];
453	u32 hotplug_supported_mask;
454	struct drm_property *broadcast_rgb_property;
455	struct drm_property *force_audio_property;
456
457	/* LVDS info */
458	int backlight_duty_cycle;	/* restore backlight to this value */
459	bool panel_wants_dither;
460	struct drm_display_mode *panel_fixed_mode;
461	struct drm_display_mode *lfp_lvds_vbt_mode;
462	struct drm_display_mode *sdvo_lvds_vbt_mode;
463
464	struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
465	struct gma_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
466
467	/* Feature bits from the VBIOS */
468	unsigned int int_tv_support:1;
469	unsigned int lvds_dither:1;
470	unsigned int lvds_vbt:1;
471	unsigned int int_crt_support:1;
472	unsigned int lvds_use_ssc:1;
473	int lvds_ssc_freq;
474	bool is_lvds_on;
475	bool is_mipi_on;
476	bool lvds_enabled_in_vbt;
477	u32 mipi_ctrl_display;
478
479	unsigned int core_freq;
480	uint32_t iLVDS_enable;
481
 
 
 
482	/* MID specific */
483	bool use_msi;
484	bool has_gct;
485	struct oaktrail_gct_data gct_data;
486
487	/* Oaktrail HDMI state */
488	struct oaktrail_hdmi_dev *hdmi_priv;
489
490	/* Register state */
491	struct psb_save_area regs;
492
 
 
 
 
493	/* Hotplug handling */
494	struct work_struct hotplug_work;
495
 
 
 
496	struct psb_intel_opregion opregion;
 
497
498	/* Watchdog */
499	uint32_t apm_reg;
500	uint16_t apm_base;
501
502	/*
503	 * Used for modifying backlight from
504	 * xrandr -- consider removing and using HAL instead
505	 */
506	struct intel_scu_ipc_dev *scu;
507	struct backlight_device *backlight_device;
508	struct drm_property *backlight_property;
509	bool backlight_enabled;
510	int backlight_level;
511	uint32_t blc_adj1;
512	uint32_t blc_adj2;
513
 
 
 
 
 
 
514	bool dsr_enable;
515	u32 dsr_fb_update;
516	bool dpi_panel_on[3];
517	void *dsi_configs[2];
518	u32 bpp;
519	u32 bpp2;
520
521	u32 pipeconf[3];
522	u32 dspcntr[3];
523
524	bool dplla_96mhz;	/* DPLL data from the VBT */
525
526	struct {
527		int rate;
528		int lanes;
529		int preemphasis;
530		int vswing;
531
532		bool initialized;
533		bool support;
534		int bpp;
535		struct edp_power_seq pps;
536	} edp;
537	uint8_t panel_type;
538};
539
540static inline struct drm_psb_private *to_drm_psb_private(struct drm_device *dev)
541{
542	return container_of(dev, struct drm_psb_private, dev);
543}
544
545/* Operations for each board type */
546struct psb_ops {
547	const char *name;
548	int pipes;		/* Number of output pipes */
549	int crtcs;		/* Number of CRTCs */
550	int sgx_offset;		/* Base offset of SGX device */
551	int hdmi_mask;		/* Mask of HDMI CRTCs */
552	int lvds_mask;		/* Mask of LVDS CRTCs */
553	int sdvo_mask;		/* Mask of SDVO CRTCs */
554	int cursor_needs_phys;  /* If cursor base reg need physical address */
555
556	/* Sub functions */
557	struct drm_crtc_helper_funcs const *crtc_helper;
 
558	const struct gma_clock_funcs *clock_funcs;
559
560	/* Setup hooks */
561	int (*chip_setup)(struct drm_device *dev);
562	void (*chip_teardown)(struct drm_device *dev);
563	/* Optional helper caller after modeset */
564	void (*errata)(struct drm_device *dev);
565
566	/* Display management hooks */
567	int (*output_init)(struct drm_device *dev);
568	int (*hotplug)(struct drm_device *dev);
569	void (*hotplug_enable)(struct drm_device *dev, bool on);
570	/* Power management hooks */
571	void (*init_pm)(struct drm_device *dev);
572	int (*save_regs)(struct drm_device *dev);
573	int (*restore_regs)(struct drm_device *dev);
574	void (*save_crtc)(struct drm_crtc *crtc);
575	void (*restore_crtc)(struct drm_crtc *crtc);
576	int (*power_up)(struct drm_device *dev);
577	int (*power_down)(struct drm_device *dev);
578	void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
579	void (*disable_sr)(struct drm_device *dev);
580
581	void (*lvds_bl_power)(struct drm_device *dev, bool on);
582
583	/* Backlight */
584	int (*backlight_init)(struct drm_device *dev);
585	void (*backlight_set)(struct drm_device *dev, int level);
586	int (*backlight_get)(struct drm_device *dev);
587	const char *backlight_name;
588
589	int i2c_bus;		/* I2C bus identifier for Moorestown */
590};
591
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
592/* modesetting */
593extern void psb_modeset_init(struct drm_device *dev);
594extern void psb_modeset_cleanup(struct drm_device *dev);
595
596/* framebuffer */
597struct drm_framebuffer *psb_framebuffer_create(struct drm_device *dev,
598					       const struct drm_mode_fb_cmd2 *mode_cmd,
599					       struct drm_gem_object *obj);
600
601/* fbdev */
602#if defined(CONFIG_DRM_FBDEV_EMULATION)
603int psb_fbdev_driver_fbdev_probe(struct drm_fb_helper *fb_helper,
604				 struct drm_fb_helper_surface_size *sizes);
605#define PSB_FBDEV_DRIVER_OPS \
606	.fbdev_probe = psb_fbdev_driver_fbdev_probe
607#else
608#define PSB_FBDEV_DRIVER_OPS \
609	.fbdev_probe = NULL
610#endif
611
612/* backlight.c */
613int gma_backlight_init(struct drm_device *dev);
614void gma_backlight_exit(struct drm_device *dev);
615void gma_backlight_disable(struct drm_device *dev);
616void gma_backlight_enable(struct drm_device *dev);
617void gma_backlight_set(struct drm_device *dev, int v);
618
619/* oaktrail_crtc.c */
620extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
621
622/* oaktrail_lvds.c */
623extern void oaktrail_lvds_init(struct drm_device *dev,
624		    struct psb_intel_mode_device *mode_dev);
625
626/* psb_intel_display.c */
627extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
 
628
629/* psb_intel_lvds.c */
630extern const struct drm_connector_helper_funcs
631					psb_intel_lvds_connector_helper_funcs;
632extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
633
634/* gem.c */
635extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
636			struct drm_mode_create_dumb *args);
637
638/* psb_device.c */
639extern const struct psb_ops psb_chip_ops;
640
641/* oaktrail_device.c */
642extern const struct psb_ops oaktrail_chip_ops;
643
644/* cdv_device.c */
645extern const struct psb_ops cdv_chip_ops;
646
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
647/* Utilities */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
648static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
649{
650	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
651	return ioread32(dev_priv->vdc_reg + reg);
652}
653
654static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
655{
656	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
657	return ioread32(dev_priv->aux_reg + reg);
658}
659
660#define REG_READ(reg)	       REGISTER_READ(dev, (reg))
661#define REG_READ_AUX(reg)      REGISTER_READ_AUX(dev, (reg))
662
663/* Useful for post reads */
664static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
665					      uint32_t reg, int aux)
666{
667	uint32_t val;
668
669	if (aux)
670		val = REG_READ_AUX(reg);
671	else
672		val = REG_READ(reg);
673
674	return val;
675}
676
677#define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
678
679static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
680				  uint32_t val)
681{
682	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
683	iowrite32((val), dev_priv->vdc_reg + (reg));
684}
685
686static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
687				      uint32_t val)
688{
689	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
690	iowrite32((val), dev_priv->aux_reg + (reg));
691}
692
693#define REG_WRITE(reg, val)	REGISTER_WRITE(dev, (reg), (val))
694#define REG_WRITE_AUX(reg, val)	REGISTER_WRITE_AUX(dev, (reg), (val))
695
696static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
697				      uint32_t val, int aux)
698{
699	if (aux)
700		REG_WRITE_AUX(reg, val);
701	else
702		REG_WRITE(reg, val);
703}
704
705#define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
706
707static inline void REGISTER_WRITE16(struct drm_device *dev,
708					uint32_t reg, uint32_t val)
709{
710	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
711	iowrite16((val), dev_priv->vdc_reg + (reg));
712}
713
714#define REG_WRITE16(reg, val)	  REGISTER_WRITE16(dev, (reg), (val))
715
716static inline void REGISTER_WRITE8(struct drm_device *dev,
717				       uint32_t reg, uint32_t val)
718{
719	struct drm_psb_private *dev_priv = to_drm_psb_private(dev);
720	iowrite8((val), dev_priv->vdc_reg + (reg));
721}
722
723#define REG_WRITE8(reg, val)		REGISTER_WRITE8(dev, (reg), (val))
724
725#define PSB_WVDC32(_val, _offs)		iowrite32(_val, dev_priv->vdc_reg + (_offs))
726#define PSB_RVDC32(_offs)		ioread32(dev_priv->vdc_reg + (_offs))
727
 
 
 
 
 
 
 
 
 
 
 
 
728#define PSB_RSGX32(_offs)		ioread32(dev_priv->sgx_reg + (_offs))
 
729#define PSB_WSGX32(_val, _offs)		iowrite32(_val, dev_priv->sgx_reg + (_offs))
 
 
730
731#define PSB_WMSVDX32(_val, _offs)	iowrite32(_val, dev_priv->msvdx_reg + (_offs))
732#define PSB_RMSVDX32(_offs)		ioread32(dev_priv->msvdx_reg + (_offs))
733
734#endif
v5.14.15
  1/* SPDX-License-Identifier: GPL-2.0-only */
  2/**************************************************************************
  3 * Copyright (c) 2007-2011, Intel Corporation.
  4 * All Rights Reserved.
  5 *
  6 **************************************************************************/
  7
  8#ifndef _PSB_DRV_H_
  9#define _PSB_DRV_H_
 10
 11#include <linux/kref.h>
 12#include <linux/mm_types.h>
 13
 14#include <drm/drm_device.h>
 15
 16#include "gma_display.h"
 17#include "gtt.h"
 18#include "intel_bios.h"
 19#include "mmu.h"
 20#include "oaktrail.h"
 21#include "opregion.h"
 22#include "power.h"
 23#include "psb_intel_drv.h"
 24#include "psb_reg.h"
 25
 26#define DRIVER_AUTHOR "Alan Cox <alan@linux.intel.com> and others"
 27
 28#define DRIVER_NAME "gma500"
 29#define DRIVER_DESC "DRM driver for the Intel GMA500, GMA600, GMA3600, GMA3650"
 30#define DRIVER_DATE "20140314"
 31
 32#define DRIVER_MAJOR 1
 33#define DRIVER_MINOR 0
 34#define DRIVER_PATCHLEVEL 0
 35
 36/* Append new drm mode definition here, align with libdrm definition */
 37#define DRM_MODE_SCALE_NO_SCALE   	2
 38
 39enum {
 40	CHIP_PSB_8108 = 0,		/* Poulsbo */
 41	CHIP_PSB_8109 = 1,		/* Poulsbo */
 42	CHIP_MRST_4100 = 2,		/* Moorestown/Oaktrail */
 43};
 44
 45#define IS_PSB(drm) ((to_pci_dev((drm)->dev)->device & 0xfffe) == 0x8108)
 46#define IS_MRST(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x4100)
 47#define IS_CDV(drm) ((to_pci_dev((drm)->dev)->device & 0xfff0) == 0x0be0)
 48
 49/* Hardware offsets */
 50#define PSB_VDC_OFFSET		 0x00000000
 51#define PSB_VDC_SIZE		 0x000080000
 52#define MRST_MMIO_SIZE		 0x0000C0000
 53#define PSB_SGX_SIZE		 0x8000
 54#define PSB_SGX_OFFSET		 0x00040000
 55#define MRST_SGX_OFFSET		 0x00080000
 56
 57/* PCI resource identifiers */
 58#define PSB_MMIO_RESOURCE	 0
 59#define PSB_AUX_RESOURCE	 0
 60#define PSB_GATT_RESOURCE	 2
 61#define PSB_GTT_RESOURCE	 3
 62
 63/* PCI configuration */
 64#define PSB_GMCH_CTRL		 0x52
 65#define PSB_BSM			 0x5C
 66#define _PSB_GMCH_ENABLED	 0x4
 67#define PSB_PGETBL_CTL		 0x2020
 68#define _PSB_PGETBL_ENABLED	 0x00000001
 69#define PSB_SGX_2D_SLAVE_PORT	 0x4000
 70#define PSB_LPC_GBA		 0x44
 71
 72/* TODO: To get rid of */
 73#define PSB_TT_PRIV0_LIMIT	 (256*1024*1024)
 74#define PSB_TT_PRIV0_PLIMIT	 (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
 75
 76/* SGX side MMU definitions (these can probably go) */
 77
 78/* Flags for external memory type field */
 79#define PSB_MMU_CACHED_MEMORY	  0x0001	/* Bind to MMU only */
 80#define PSB_MMU_RO_MEMORY	  0x0002	/* MMU RO memory */
 81#define PSB_MMU_WO_MEMORY	  0x0004	/* MMU WO memory */
 82
 83/* PTE's and PDE's */
 84#define PSB_PDE_MASK		  0x003FFFFF
 85#define PSB_PDE_SHIFT		  22
 86#define PSB_PTE_SHIFT		  12
 87
 88/* Cache control */
 89#define PSB_PTE_VALID		  0x0001	/* PTE / PDE valid */
 90#define PSB_PTE_WO		  0x0002	/* Write only */
 91#define PSB_PTE_RO		  0x0004	/* Read only */
 92#define PSB_PTE_CACHED		  0x0008	/* CPU cache coherent */
 93
 94/* VDC registers and bits */
 95#define PSB_MSVDX_CLOCKGATING	  0x2064
 96#define PSB_TOPAZ_CLOCKGATING	  0x2068
 97#define PSB_HWSTAM		  0x2098
 98#define PSB_INSTPM		  0x20C0
 99#define PSB_INT_IDENTITY_R        0x20A4
100#define _PSB_IRQ_ASLE		  (1<<0)
101#define _MDFLD_PIPEC_EVENT_FLAG   (1<<2)
102#define _MDFLD_PIPEC_VBLANK_FLAG  (1<<3)
103#define _PSB_DPST_PIPEB_FLAG      (1<<4)
104#define _MDFLD_PIPEB_EVENT_FLAG   (1<<4)
105#define _PSB_VSYNC_PIPEB_FLAG	  (1<<5)
106#define _PSB_DPST_PIPEA_FLAG      (1<<6)
107#define _PSB_PIPEA_EVENT_FLAG     (1<<6)
108#define _PSB_VSYNC_PIPEA_FLAG	  (1<<7)
109#define _PSB_IRQ_DISP_HOTSYNC	  (1<<17)
110#define _PSB_IRQ_SGX_FLAG	  (1<<18)
111#define _PSB_IRQ_MSVDX_FLAG	  (1<<19)
112#define _LNC_IRQ_TOPAZ_FLAG	  (1<<20)
113
114#define _PSB_PIPE_EVENT_FLAG	(_PSB_VSYNC_PIPEA_FLAG | \
115				 _PSB_VSYNC_PIPEB_FLAG)
116
117#define PSB_INT_IDENTITY_R	  0x20A4
118#define PSB_INT_MASK_R		  0x20A8
119#define PSB_INT_ENABLE_R	  0x20A0
120
121#define _PSB_MMU_ER_MASK      0x0001FF00
122#define _PSB_MMU_ER_HOST      (1 << 16)
123#define GPIOA			0x5010
124#define GPIOB			0x5014
125#define GPIOC			0x5018
126#define GPIOD			0x501c
127#define GPIOE			0x5020
128#define GPIOF			0x5024
129#define GPIOG			0x5028
130#define GPIOH			0x502c
131#define GPIO_CLOCK_DIR_MASK		(1 << 0)
132#define GPIO_CLOCK_DIR_IN		(0 << 1)
133#define GPIO_CLOCK_DIR_OUT		(1 << 1)
134#define GPIO_CLOCK_VAL_MASK		(1 << 2)
135#define GPIO_CLOCK_VAL_OUT		(1 << 3)
136#define GPIO_CLOCK_VAL_IN		(1 << 4)
137#define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
138#define GPIO_DATA_DIR_MASK		(1 << 8)
139#define GPIO_DATA_DIR_IN		(0 << 9)
140#define GPIO_DATA_DIR_OUT		(1 << 9)
141#define GPIO_DATA_VAL_MASK		(1 << 10)
142#define GPIO_DATA_VAL_OUT		(1 << 11)
143#define GPIO_DATA_VAL_IN		(1 << 12)
144#define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
145
146#define VCLK_DIVISOR_VGA0   0x6000
147#define VCLK_DIVISOR_VGA1   0x6004
148#define VCLK_POST_DIV	    0x6010
149
150#define PSB_COMM_2D (PSB_ENGINE_2D << 4)
151#define PSB_COMM_3D (PSB_ENGINE_3D << 4)
152#define PSB_COMM_TA (PSB_ENGINE_TA << 4)
153#define PSB_COMM_HP (PSB_ENGINE_HP << 4)
154#define PSB_COMM_USER_IRQ (1024 >> 2)
155#define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
156#define PSB_COMM_FW (2048 >> 2)
157
158#define PSB_UIRQ_VISTEST	       1
159#define PSB_UIRQ_OOM_REPLY	       2
160#define PSB_UIRQ_FIRE_TA_REPLY	       3
161#define PSB_UIRQ_FIRE_RASTER_REPLY     4
162
163#define PSB_2D_SIZE (256*1024*1024)
164#define PSB_MAX_RELOC_PAGES 1024
165
166#define PSB_LOW_REG_OFFS 0x0204
167#define PSB_HIGH_REG_OFFS 0x0600
168
169#define PSB_NUM_VBLANKS 2
170
 
171
172#define PSB_2D_SIZE (256*1024*1024)
173#define PSB_MAX_RELOC_PAGES 1024
174
175#define PSB_LOW_REG_OFFS 0x0204
176#define PSB_HIGH_REG_OFFS 0x0600
177
178#define PSB_NUM_VBLANKS 2
179#define PSB_WATCHDOG_DELAY (HZ * 2)
180#define PSB_LID_DELAY (HZ / 10)
181
182#define PSB_PWR_STATE_ON		1
183#define PSB_PWR_STATE_OFF		2
184
185#define PSB_PMPOLICY_NOPM		0
186#define PSB_PMPOLICY_CLOCKGATING	1
187#define PSB_PMPOLICY_POWERDOWN		2
188
189#define PSB_PMSTATE_POWERUP		0
190#define PSB_PMSTATE_CLOCKGATED		1
191#define PSB_PMSTATE_POWERDOWN		2
192#define PSB_PCIx_MSI_ADDR_LOC		0x94
193#define PSB_PCIx_MSI_DATA_LOC		0x98
194
195/* Medfield crystal settings */
196#define KSEL_CRYSTAL_19 1
197#define KSEL_BYPASS_19 5
198#define KSEL_BYPASS_25 6
199#define KSEL_BYPASS_83_100 7
200
201struct drm_fb_helper;
 
202
203struct opregion_header;
204struct opregion_acpi;
205struct opregion_swsci;
206struct opregion_asle;
207
208struct psb_intel_opregion {
209	struct opregion_header *header;
210	struct opregion_acpi *acpi;
211	struct opregion_swsci *swsci;
212	struct opregion_asle *asle;
213	void *vbt;
214	u32 __iomem *lid_state;
215	struct work_struct asle_work;
216};
217
218struct sdvo_device_mapping {
219	u8 initialized;
220	u8 dvo_port;
221	u8 slave_addr;
222	u8 dvo_wiring;
223	u8 i2c_pin;
224	u8 i2c_speed;
225	u8 ddc_pin;
226};
227
228struct intel_gmbus {
229	struct i2c_adapter adapter;
230	struct i2c_adapter *force_bit;
231	u32 reg0;
232};
233
234/* Register offset maps */
235struct psb_offset {
236	u32	fp0;
237	u32	fp1;
238	u32	cntr;
239	u32	conf;
240	u32	src;
241	u32	dpll;
242	u32	dpll_md;
243	u32	htotal;
244	u32	hblank;
245	u32	hsync;
246	u32	vtotal;
247	u32	vblank;
248	u32	vsync;
249	u32	stride;
250	u32	size;
251	u32	pos;
252	u32	surf;
253	u32	addr;
254	u32	base;
255	u32	status;
256	u32	linoff;
257	u32	tileoff;
258	u32	palette;
259};
260
261/*
262 *	Register save state. This is used to hold the context when the
263 *	device is powered off. In the case of Oaktrail this can (but does not
264 *	yet) include screen blank. Operations occuring during the save
265 *	update the register cache instead.
266 */
267
268/* Common status for pipes */
269struct psb_pipe {
270	u32	fp0;
271	u32	fp1;
272	u32	cntr;
273	u32	conf;
274	u32	src;
275	u32	dpll;
276	u32	dpll_md;
277	u32	htotal;
278	u32	hblank;
279	u32	hsync;
280	u32	vtotal;
281	u32	vblank;
282	u32	vsync;
283	u32	stride;
284	u32	size;
285	u32	pos;
286	u32	base;
287	u32	surf;
288	u32	addr;
289	u32	status;
290	u32	linoff;
291	u32	tileoff;
292	u32	palette[256];
293};
294
295struct psb_state {
296	uint32_t saveVCLK_DIVISOR_VGA0;
297	uint32_t saveVCLK_DIVISOR_VGA1;
298	uint32_t saveVCLK_POST_DIV;
299	uint32_t saveVGACNTRL;
300	uint32_t saveADPA;
301	uint32_t saveLVDS;
302	uint32_t saveDVOA;
303	uint32_t saveDVOB;
304	uint32_t saveDVOC;
305	uint32_t savePP_ON;
306	uint32_t savePP_OFF;
307	uint32_t savePP_CONTROL;
308	uint32_t savePP_CYCLE;
309	uint32_t savePFIT_CONTROL;
310	uint32_t saveCLOCKGATING;
311	uint32_t saveDSPARB;
312	uint32_t savePFIT_AUTO_RATIOS;
313	uint32_t savePFIT_PGM_RATIOS;
314	uint32_t savePP_ON_DELAYS;
315	uint32_t savePP_OFF_DELAYS;
316	uint32_t savePP_DIVISOR;
317	uint32_t saveBCLRPAT_A;
318	uint32_t saveBCLRPAT_B;
319	uint32_t savePERF_MODE;
320	uint32_t saveDSPFW1;
321	uint32_t saveDSPFW2;
322	uint32_t saveDSPFW3;
323	uint32_t saveDSPFW4;
324	uint32_t saveDSPFW5;
325	uint32_t saveDSPFW6;
326	uint32_t saveCHICKENBIT;
327	uint32_t saveDSPACURSOR_CTRL;
328	uint32_t saveDSPBCURSOR_CTRL;
329	uint32_t saveDSPACURSOR_BASE;
330	uint32_t saveDSPBCURSOR_BASE;
331	uint32_t saveDSPACURSOR_POS;
332	uint32_t saveDSPBCURSOR_POS;
333	uint32_t saveOV_OVADD;
334	uint32_t saveOV_OGAMC0;
335	uint32_t saveOV_OGAMC1;
336	uint32_t saveOV_OGAMC2;
337	uint32_t saveOV_OGAMC3;
338	uint32_t saveOV_OGAMC4;
339	uint32_t saveOV_OGAMC5;
340	uint32_t saveOVC_OVADD;
341	uint32_t saveOVC_OGAMC0;
342	uint32_t saveOVC_OGAMC1;
343	uint32_t saveOVC_OGAMC2;
344	uint32_t saveOVC_OGAMC3;
345	uint32_t saveOVC_OGAMC4;
346	uint32_t saveOVC_OGAMC5;
347
348	/* DPST register save */
349	uint32_t saveHISTOGRAM_INT_CONTROL_REG;
350	uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
351	uint32_t savePWM_CONTROL_LOGIC;
352};
353
354struct cdv_state {
355	uint32_t saveDSPCLK_GATE_D;
356	uint32_t saveRAMCLK_GATE_D;
357	uint32_t saveDSPARB;
358	uint32_t saveDSPFW[6];
359	uint32_t saveADPA;
360	uint32_t savePP_CONTROL;
361	uint32_t savePFIT_PGM_RATIOS;
362	uint32_t saveLVDS;
363	uint32_t savePFIT_CONTROL;
364	uint32_t savePP_ON_DELAYS;
365	uint32_t savePP_OFF_DELAYS;
366	uint32_t savePP_CYCLE;
367	uint32_t saveVGACNTRL;
368	uint32_t saveIER;
369	uint32_t saveIMR;
370	u8	 saveLBB;
371};
372
373struct psb_save_area {
374	struct psb_pipe pipe[3];
375	uint32_t saveBSM;
376	uint32_t saveVBT;
377	union {
378	        struct psb_state psb;
379		struct cdv_state cdv;
380	};
381	uint32_t saveBLC_PWM_CTL2;
382	uint32_t saveBLC_PWM_CTL;
383};
384
385struct psb_ops;
386
387#define PSB_NUM_PIPE		3
388
389struct intel_scu_ipc_dev;
390
391struct drm_psb_private {
392	struct drm_device *dev;
 
393	struct pci_dev *aux_pdev; /* Currently only used by mrst */
394	struct pci_dev *lpc_pdev; /* Currently only used by mrst */
395	const struct psb_ops *ops;
396	const struct psb_offset *regmap;
397
398	struct child_device_config *child_dev;
399	int child_dev_num;
400
401	struct psb_gtt gtt;
402
403	/* GTT Memory manager */
404	struct psb_gtt_mm *gtt_mm;
405	struct page *scratch_page;
406	u32 __iomem *gtt_map;
407	uint32_t stolen_base;
408	u8 __iomem *vram_addr;
409	unsigned long vram_stolen_size;
410	int gtt_initialized;
411	u16 gmch_ctrl;		/* Saved GTT setup */
412	u32 pge_ctl;
413
414	struct mutex gtt_mutex;
415	struct resource *gtt_mem;	/* Our PCI resource */
416
417	struct mutex mmap_mutex;
418
419	struct psb_mmu_driver *mmu;
420	struct psb_mmu_pd *pf_pd;
421
422	/* Register base */
423	uint8_t __iomem *sgx_reg;
424	uint8_t __iomem *vdc_reg;
425	uint8_t __iomem *aux_reg; /* Auxillary vdc pipe regs */
426	uint16_t lpc_gpio_base;
427	uint32_t gatt_free_offset;
428
429	/* Fencing / irq */
430	uint32_t vdc_irq_mask;
431	uint32_t pipestat[PSB_NUM_PIPE];
432
433	spinlock_t irqmask_lock;
 
434
435	/* Power */
436	bool suspended;
437	bool display_power;
438	int display_count;
439
440	/* Modesetting */
441	struct psb_intel_mode_device mode_dev;
442	bool modeset;	/* true if we have done the mode_device setup */
443
444	struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
445	struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
446	uint32_t num_pipe;
447
448	/* OSPM info (Power management base) (TODO: can go ?) */
449	uint32_t ospm_base;
450
451	/* Sizes info */
452	u32 fuse_reg_value;
453	u32 video_device_fuse;
454
455	/* PCI revision ID for B0:D2:F0 */
456	uint8_t platform_rev_id;
457
458	/* gmbus */
459	struct intel_gmbus *gmbus;
460	uint8_t __iomem *gmbus_reg;
461
462	/* Used by SDVO */
463	int crt_ddc_pin;
464	/* FIXME: The mappings should be parsed from bios but for now we can
465		  pretend there are no mappings available */
466	struct sdvo_device_mapping sdvo_mappings[2];
467	u32 hotplug_supported_mask;
468	struct drm_property *broadcast_rgb_property;
469	struct drm_property *force_audio_property;
470
471	/* LVDS info */
472	int backlight_duty_cycle;	/* restore backlight to this value */
473	bool panel_wants_dither;
474	struct drm_display_mode *panel_fixed_mode;
475	struct drm_display_mode *lfp_lvds_vbt_mode;
476	struct drm_display_mode *sdvo_lvds_vbt_mode;
477
478	struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
479	struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
480
481	/* Feature bits from the VBIOS */
482	unsigned int int_tv_support:1;
483	unsigned int lvds_dither:1;
484	unsigned int lvds_vbt:1;
485	unsigned int int_crt_support:1;
486	unsigned int lvds_use_ssc:1;
487	int lvds_ssc_freq;
488	bool is_lvds_on;
489	bool is_mipi_on;
490	bool lvds_enabled_in_vbt;
491	u32 mipi_ctrl_display;
492
493	unsigned int core_freq;
494	uint32_t iLVDS_enable;
495
496	/* Runtime PM state */
497	int rpm_enabled;
498
499	/* MID specific */
 
500	bool has_gct;
501	struct oaktrail_gct_data gct_data;
502
503	/* Oaktrail HDMI state */
504	struct oaktrail_hdmi_dev *hdmi_priv;
505
506	/* Register state */
507	struct psb_save_area regs;
508
509	/* MSI reg save */
510	uint32_t msi_addr;
511	uint32_t msi_data;
512
513	/* Hotplug handling */
514	struct work_struct hotplug_work;
515
516	/* LID-Switch */
517	spinlock_t lid_lock;
518	struct timer_list lid_timer;
519	struct psb_intel_opregion opregion;
520	u32 lid_last_state;
521
522	/* Watchdog */
523	uint32_t apm_reg;
524	uint16_t apm_base;
525
526	/*
527	 * Used for modifying backlight from
528	 * xrandr -- consider removing and using HAL instead
529	 */
530	struct intel_scu_ipc_dev *scu;
531	struct backlight_device *backlight_device;
532	struct drm_property *backlight_property;
533	bool backlight_enabled;
534	int backlight_level;
535	uint32_t blc_adj1;
536	uint32_t blc_adj2;
537
538	struct drm_fb_helper *fb_helper;
539
540	/* Panel brightness */
541	int brightness;
542	int brightness_adjusted;
543
544	bool dsr_enable;
545	u32 dsr_fb_update;
546	bool dpi_panel_on[3];
547	void *dsi_configs[2];
548	u32 bpp;
549	u32 bpp2;
550
551	u32 pipeconf[3];
552	u32 dspcntr[3];
553
554	bool dplla_96mhz;	/* DPLL data from the VBT */
555
556	struct {
557		int rate;
558		int lanes;
559		int preemphasis;
560		int vswing;
561
562		bool initialized;
563		bool support;
564		int bpp;
565		struct edp_power_seq pps;
566	} edp;
567	uint8_t panel_type;
568};
569
 
 
 
 
570
571/* Operations for each board type */
572struct psb_ops {
573	const char *name;
574	int pipes;		/* Number of output pipes */
575	int crtcs;		/* Number of CRTCs */
576	int sgx_offset;		/* Base offset of SGX device */
577	int hdmi_mask;		/* Mask of HDMI CRTCs */
578	int lvds_mask;		/* Mask of LVDS CRTCs */
579	int sdvo_mask;		/* Mask of SDVO CRTCs */
580	int cursor_needs_phys;  /* If cursor base reg need physical address */
581
582	/* Sub functions */
583	struct drm_crtc_helper_funcs const *crtc_helper;
584	struct drm_crtc_funcs const *crtc_funcs;
585	const struct gma_clock_funcs *clock_funcs;
586
587	/* Setup hooks */
588	int (*chip_setup)(struct drm_device *dev);
589	void (*chip_teardown)(struct drm_device *dev);
590	/* Optional helper caller after modeset */
591	void (*errata)(struct drm_device *dev);
592
593	/* Display management hooks */
594	int (*output_init)(struct drm_device *dev);
595	int (*hotplug)(struct drm_device *dev);
596	void (*hotplug_enable)(struct drm_device *dev, bool on);
597	/* Power management hooks */
598	void (*init_pm)(struct drm_device *dev);
599	int (*save_regs)(struct drm_device *dev);
600	int (*restore_regs)(struct drm_device *dev);
601	void (*save_crtc)(struct drm_crtc *crtc);
602	void (*restore_crtc)(struct drm_crtc *crtc);
603	int (*power_up)(struct drm_device *dev);
604	int (*power_down)(struct drm_device *dev);
605	void (*update_wm)(struct drm_device *dev, struct drm_crtc *crtc);
606	void (*disable_sr)(struct drm_device *dev);
607
608	void (*lvds_bl_power)(struct drm_device *dev, bool on);
609#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
610	/* Backlight */
611	int (*backlight_init)(struct drm_device *dev);
612#endif
 
 
 
613	int i2c_bus;		/* I2C bus identifier for Moorestown */
614};
615
616
617
618extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
619extern int drm_pick_crtcs(struct drm_device *dev);
620
621static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
622{
623	return (struct drm_psb_private *) dev->dev_private;
624}
625
626/* psb_irq.c */
627extern irqreturn_t psb_irq_handler(int irq, void *arg);
628extern void psb_irq_preinstall(struct drm_device *dev);
629extern int psb_irq_postinstall(struct drm_device *dev);
630extern void psb_irq_uninstall(struct drm_device *dev);
631
632extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
633extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
634extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
635extern int psb_enable_vblank(struct drm_crtc *crtc);
636extern void psb_disable_vblank(struct drm_crtc *crtc);
637void
638psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
639
640void
641psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
642
643extern u32 psb_get_vblank_counter(struct drm_crtc *crtc);
644
645/* framebuffer.c */
646extern int psbfb_probed(struct drm_device *dev);
647extern int psbfb_remove(struct drm_device *dev,
648			struct drm_framebuffer *fb);
649/* psb_drv.c */
650extern void psb_spank(struct drm_psb_private *dev_priv);
651
652/* psb_reset.c */
653extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
654extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
655extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
656
657/* modesetting */
658extern void psb_modeset_init(struct drm_device *dev);
659extern void psb_modeset_cleanup(struct drm_device *dev);
660extern int psb_fbdev_init(struct drm_device *dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
661
662/* backlight.c */
663int gma_backlight_init(struct drm_device *dev);
664void gma_backlight_exit(struct drm_device *dev);
665void gma_backlight_disable(struct drm_device *dev);
666void gma_backlight_enable(struct drm_device *dev);
667void gma_backlight_set(struct drm_device *dev, int v);
668
669/* oaktrail_crtc.c */
670extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
671
672/* oaktrail_lvds.c */
673extern void oaktrail_lvds_init(struct drm_device *dev,
674		    struct psb_intel_mode_device *mode_dev);
675
676/* psb_intel_display.c */
677extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
678extern const struct drm_crtc_funcs gma_intel_crtc_funcs;
679
680/* psb_intel_lvds.c */
681extern const struct drm_connector_helper_funcs
682					psb_intel_lvds_connector_helper_funcs;
683extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
684
685/* gem.c */
686extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
687			struct drm_mode_create_dumb *args);
688
689/* psb_device.c */
690extern const struct psb_ops psb_chip_ops;
691
692/* oaktrail_device.c */
693extern const struct psb_ops oaktrail_chip_ops;
694
695/* cdv_device.c */
696extern const struct psb_ops cdv_chip_ops;
697
698/* Debug print bits setting */
699#define PSB_D_GENERAL (1 << 0)
700#define PSB_D_INIT    (1 << 1)
701#define PSB_D_IRQ     (1 << 2)
702#define PSB_D_ENTRY   (1 << 3)
703/* debug the get H/V BP/FP count */
704#define PSB_D_HV      (1 << 4)
705#define PSB_D_DBI_BF  (1 << 5)
706#define PSB_D_PM      (1 << 6)
707#define PSB_D_RENDER  (1 << 7)
708#define PSB_D_REG     (1 << 8)
709#define PSB_D_MSVDX   (1 << 9)
710#define PSB_D_TOPAZ   (1 << 10)
711
712extern int drm_idle_check_interval;
713
714/* Utilities */
715static inline u32 MRST_MSG_READ32(int domain, uint port, uint offset)
716{
717	int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
718	uint32_t ret_val = 0;
719	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
720	pci_write_config_dword(pci_root, 0xD0, mcr);
721	pci_read_config_dword(pci_root, 0xD4, &ret_val);
722	pci_dev_put(pci_root);
723	return ret_val;
724}
725static inline void MRST_MSG_WRITE32(int domain, uint port, uint offset,
726				    u32 value)
727{
728	int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
729	struct pci_dev *pci_root = pci_get_domain_bus_and_slot(domain, 0, 0);
730	pci_write_config_dword(pci_root, 0xD4, value);
731	pci_write_config_dword(pci_root, 0xD0, mcr);
732	pci_dev_put(pci_root);
733}
734
735static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
736{
737	struct drm_psb_private *dev_priv = dev->dev_private;
738	return ioread32(dev_priv->vdc_reg + reg);
739}
740
741static inline uint32_t REGISTER_READ_AUX(struct drm_device *dev, uint32_t reg)
742{
743	struct drm_psb_private *dev_priv = dev->dev_private;
744	return ioread32(dev_priv->aux_reg + reg);
745}
746
747#define REG_READ(reg)	       REGISTER_READ(dev, (reg))
748#define REG_READ_AUX(reg)      REGISTER_READ_AUX(dev, (reg))
749
750/* Useful for post reads */
751static inline uint32_t REGISTER_READ_WITH_AUX(struct drm_device *dev,
752					      uint32_t reg, int aux)
753{
754	uint32_t val;
755
756	if (aux)
757		val = REG_READ_AUX(reg);
758	else
759		val = REG_READ(reg);
760
761	return val;
762}
763
764#define REG_READ_WITH_AUX(reg, aux) REGISTER_READ_WITH_AUX(dev, (reg), (aux))
765
766static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
767				  uint32_t val)
768{
769	struct drm_psb_private *dev_priv = dev->dev_private;
770	iowrite32((val), dev_priv->vdc_reg + (reg));
771}
772
773static inline void REGISTER_WRITE_AUX(struct drm_device *dev, uint32_t reg,
774				      uint32_t val)
775{
776	struct drm_psb_private *dev_priv = dev->dev_private;
777	iowrite32((val), dev_priv->aux_reg + (reg));
778}
779
780#define REG_WRITE(reg, val)	REGISTER_WRITE(dev, (reg), (val))
781#define REG_WRITE_AUX(reg, val)	REGISTER_WRITE_AUX(dev, (reg), (val))
782
783static inline void REGISTER_WRITE_WITH_AUX(struct drm_device *dev, uint32_t reg,
784				      uint32_t val, int aux)
785{
786	if (aux)
787		REG_WRITE_AUX(reg, val);
788	else
789		REG_WRITE(reg, val);
790}
791
792#define REG_WRITE_WITH_AUX(reg, val, aux) REGISTER_WRITE_WITH_AUX(dev, (reg), (val), (aux))
793
794static inline void REGISTER_WRITE16(struct drm_device *dev,
795					uint32_t reg, uint32_t val)
796{
797	struct drm_psb_private *dev_priv = dev->dev_private;
798	iowrite16((val), dev_priv->vdc_reg + (reg));
799}
800
801#define REG_WRITE16(reg, val)	  REGISTER_WRITE16(dev, (reg), (val))
802
803static inline void REGISTER_WRITE8(struct drm_device *dev,
804				       uint32_t reg, uint32_t val)
805{
806	struct drm_psb_private *dev_priv = dev->dev_private;
807	iowrite8((val), dev_priv->vdc_reg + (reg));
808}
809
810#define REG_WRITE8(reg, val)		REGISTER_WRITE8(dev, (reg), (val))
811
812#define PSB_WVDC32(_val, _offs)		iowrite32(_val, dev_priv->vdc_reg + (_offs))
813#define PSB_RVDC32(_offs)		ioread32(dev_priv->vdc_reg + (_offs))
814
815/* #define TRAP_SGX_PM_FAULT 1 */
816#ifdef TRAP_SGX_PM_FAULT
817#define PSB_RSGX32(_offs)						\
818({									\
819	if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) {		\
820		pr_err("access sgx when it's off!! (READ) %s, %d\n",	\
821		       __FILE__, __LINE__);				\
822		melay(1000);						\
823	}								\
824	ioread32(dev_priv->sgx_reg + (_offs));				\
825})
826#else
827#define PSB_RSGX32(_offs)		ioread32(dev_priv->sgx_reg + (_offs))
828#endif
829#define PSB_WSGX32(_val, _offs)		iowrite32(_val, dev_priv->sgx_reg + (_offs))
830
831#define MSVDX_REG_DUMP 0
832
833#define PSB_WMSVDX32(_val, _offs)	iowrite32(_val, dev_priv->msvdx_reg + (_offs))
834#define PSB_RMSVDX32(_offs)		ioread32(dev_priv->msvdx_reg + (_offs))
835
836#endif