Loading...
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Core PHY library, taken from phy.c
4 */
5#include <linux/export.h>
6#include <linux/phy.h>
7#include <linux/of.h>
8
9/**
10 * phy_speed_to_str - Return a string representing the PHY link speed
11 *
12 * @speed: Speed of the link
13 */
14const char *phy_speed_to_str(int speed)
15{
16 BUILD_BUG_ON_MSG(__ETHTOOL_LINK_MODE_MASK_NBITS != 103,
17 "Enum ethtool_link_mode_bit_indices and phylib are out of sync. "
18 "If a speed or mode has been added please update phy_speed_to_str "
19 "and the PHY settings array.\n");
20
21 switch (speed) {
22 case SPEED_10:
23 return "10Mbps";
24 case SPEED_100:
25 return "100Mbps";
26 case SPEED_1000:
27 return "1Gbps";
28 case SPEED_2500:
29 return "2.5Gbps";
30 case SPEED_5000:
31 return "5Gbps";
32 case SPEED_10000:
33 return "10Gbps";
34 case SPEED_14000:
35 return "14Gbps";
36 case SPEED_20000:
37 return "20Gbps";
38 case SPEED_25000:
39 return "25Gbps";
40 case SPEED_40000:
41 return "40Gbps";
42 case SPEED_50000:
43 return "50Gbps";
44 case SPEED_56000:
45 return "56Gbps";
46 case SPEED_100000:
47 return "100Gbps";
48 case SPEED_200000:
49 return "200Gbps";
50 case SPEED_400000:
51 return "400Gbps";
52 case SPEED_800000:
53 return "800Gbps";
54 case SPEED_UNKNOWN:
55 return "Unknown";
56 default:
57 return "Unsupported (update phy-core.c)";
58 }
59}
60EXPORT_SYMBOL_GPL(phy_speed_to_str);
61
62/**
63 * phy_duplex_to_str - Return string describing the duplex
64 *
65 * @duplex: Duplex setting to describe
66 */
67const char *phy_duplex_to_str(unsigned int duplex)
68{
69 if (duplex == DUPLEX_HALF)
70 return "Half";
71 if (duplex == DUPLEX_FULL)
72 return "Full";
73 if (duplex == DUPLEX_UNKNOWN)
74 return "Unknown";
75 return "Unsupported (update phy-core.c)";
76}
77EXPORT_SYMBOL_GPL(phy_duplex_to_str);
78
79/**
80 * phy_rate_matching_to_str - Return a string describing the rate matching
81 *
82 * @rate_matching: Type of rate matching to describe
83 */
84const char *phy_rate_matching_to_str(int rate_matching)
85{
86 switch (rate_matching) {
87 case RATE_MATCH_NONE:
88 return "none";
89 case RATE_MATCH_PAUSE:
90 return "pause";
91 case RATE_MATCH_CRS:
92 return "crs";
93 case RATE_MATCH_OPEN_LOOP:
94 return "open-loop";
95 }
96 return "Unsupported (update phy-core.c)";
97}
98EXPORT_SYMBOL_GPL(phy_rate_matching_to_str);
99
100/**
101 * phy_interface_num_ports - Return the number of links that can be carried by
102 * a given MAC-PHY physical link. Returns 0 if this is
103 * unknown, the number of links else.
104 *
105 * @interface: The interface mode we want to get the number of ports
106 */
107int phy_interface_num_ports(phy_interface_t interface)
108{
109 switch (interface) {
110 case PHY_INTERFACE_MODE_NA:
111 return 0;
112 case PHY_INTERFACE_MODE_INTERNAL:
113 case PHY_INTERFACE_MODE_MII:
114 case PHY_INTERFACE_MODE_GMII:
115 case PHY_INTERFACE_MODE_TBI:
116 case PHY_INTERFACE_MODE_REVMII:
117 case PHY_INTERFACE_MODE_RMII:
118 case PHY_INTERFACE_MODE_REVRMII:
119 case PHY_INTERFACE_MODE_RGMII:
120 case PHY_INTERFACE_MODE_RGMII_ID:
121 case PHY_INTERFACE_MODE_RGMII_RXID:
122 case PHY_INTERFACE_MODE_RGMII_TXID:
123 case PHY_INTERFACE_MODE_RTBI:
124 case PHY_INTERFACE_MODE_XGMII:
125 case PHY_INTERFACE_MODE_XLGMII:
126 case PHY_INTERFACE_MODE_MOCA:
127 case PHY_INTERFACE_MODE_TRGMII:
128 case PHY_INTERFACE_MODE_USXGMII:
129 case PHY_INTERFACE_MODE_SGMII:
130 case PHY_INTERFACE_MODE_SMII:
131 case PHY_INTERFACE_MODE_1000BASEX:
132 case PHY_INTERFACE_MODE_2500BASEX:
133 case PHY_INTERFACE_MODE_5GBASER:
134 case PHY_INTERFACE_MODE_10GBASER:
135 case PHY_INTERFACE_MODE_25GBASER:
136 case PHY_INTERFACE_MODE_10GKR:
137 case PHY_INTERFACE_MODE_100BASEX:
138 case PHY_INTERFACE_MODE_RXAUI:
139 case PHY_INTERFACE_MODE_XAUI:
140 case PHY_INTERFACE_MODE_1000BASEKX:
141 return 1;
142 case PHY_INTERFACE_MODE_QSGMII:
143 case PHY_INTERFACE_MODE_QUSGMII:
144 case PHY_INTERFACE_MODE_10G_QXGMII:
145 return 4;
146 case PHY_INTERFACE_MODE_PSGMII:
147 return 5;
148 case PHY_INTERFACE_MODE_MAX:
149 WARN_ONCE(1, "PHY_INTERFACE_MODE_MAX isn't a valid interface mode");
150 return 0;
151 }
152 return 0;
153}
154EXPORT_SYMBOL_GPL(phy_interface_num_ports);
155
156/* A mapping of all SUPPORTED settings to speed/duplex. This table
157 * must be grouped by speed and sorted in descending match priority
158 * - iow, descending speed.
159 */
160
161#define PHY_SETTING(s, d, b) { .speed = SPEED_ ## s, .duplex = DUPLEX_ ## d, \
162 .bit = ETHTOOL_LINK_MODE_ ## b ## _BIT}
163
164static const struct phy_setting settings[] = {
165 /* 800G */
166 PHY_SETTING( 800000, FULL, 800000baseCR8_Full ),
167 PHY_SETTING( 800000, FULL, 800000baseKR8_Full ),
168 PHY_SETTING( 800000, FULL, 800000baseDR8_Full ),
169 PHY_SETTING( 800000, FULL, 800000baseDR8_2_Full ),
170 PHY_SETTING( 800000, FULL, 800000baseSR8_Full ),
171 PHY_SETTING( 800000, FULL, 800000baseVR8_Full ),
172 /* 400G */
173 PHY_SETTING( 400000, FULL, 400000baseCR8_Full ),
174 PHY_SETTING( 400000, FULL, 400000baseKR8_Full ),
175 PHY_SETTING( 400000, FULL, 400000baseLR8_ER8_FR8_Full ),
176 PHY_SETTING( 400000, FULL, 400000baseDR8_Full ),
177 PHY_SETTING( 400000, FULL, 400000baseSR8_Full ),
178 PHY_SETTING( 400000, FULL, 400000baseCR4_Full ),
179 PHY_SETTING( 400000, FULL, 400000baseKR4_Full ),
180 PHY_SETTING( 400000, FULL, 400000baseLR4_ER4_FR4_Full ),
181 PHY_SETTING( 400000, FULL, 400000baseDR4_Full ),
182 PHY_SETTING( 400000, FULL, 400000baseSR4_Full ),
183 /* 200G */
184 PHY_SETTING( 200000, FULL, 200000baseCR4_Full ),
185 PHY_SETTING( 200000, FULL, 200000baseKR4_Full ),
186 PHY_SETTING( 200000, FULL, 200000baseLR4_ER4_FR4_Full ),
187 PHY_SETTING( 200000, FULL, 200000baseDR4_Full ),
188 PHY_SETTING( 200000, FULL, 200000baseSR4_Full ),
189 PHY_SETTING( 200000, FULL, 200000baseCR2_Full ),
190 PHY_SETTING( 200000, FULL, 200000baseKR2_Full ),
191 PHY_SETTING( 200000, FULL, 200000baseLR2_ER2_FR2_Full ),
192 PHY_SETTING( 200000, FULL, 200000baseDR2_Full ),
193 PHY_SETTING( 200000, FULL, 200000baseSR2_Full ),
194 /* 100G */
195 PHY_SETTING( 100000, FULL, 100000baseCR4_Full ),
196 PHY_SETTING( 100000, FULL, 100000baseKR4_Full ),
197 PHY_SETTING( 100000, FULL, 100000baseLR4_ER4_Full ),
198 PHY_SETTING( 100000, FULL, 100000baseSR4_Full ),
199 PHY_SETTING( 100000, FULL, 100000baseCR2_Full ),
200 PHY_SETTING( 100000, FULL, 100000baseKR2_Full ),
201 PHY_SETTING( 100000, FULL, 100000baseLR2_ER2_FR2_Full ),
202 PHY_SETTING( 100000, FULL, 100000baseDR2_Full ),
203 PHY_SETTING( 100000, FULL, 100000baseSR2_Full ),
204 PHY_SETTING( 100000, FULL, 100000baseCR_Full ),
205 PHY_SETTING( 100000, FULL, 100000baseKR_Full ),
206 PHY_SETTING( 100000, FULL, 100000baseLR_ER_FR_Full ),
207 PHY_SETTING( 100000, FULL, 100000baseDR_Full ),
208 PHY_SETTING( 100000, FULL, 100000baseSR_Full ),
209 /* 56G */
210 PHY_SETTING( 56000, FULL, 56000baseCR4_Full ),
211 PHY_SETTING( 56000, FULL, 56000baseKR4_Full ),
212 PHY_SETTING( 56000, FULL, 56000baseLR4_Full ),
213 PHY_SETTING( 56000, FULL, 56000baseSR4_Full ),
214 /* 50G */
215 PHY_SETTING( 50000, FULL, 50000baseCR2_Full ),
216 PHY_SETTING( 50000, FULL, 50000baseKR2_Full ),
217 PHY_SETTING( 50000, FULL, 50000baseSR2_Full ),
218 PHY_SETTING( 50000, FULL, 50000baseCR_Full ),
219 PHY_SETTING( 50000, FULL, 50000baseKR_Full ),
220 PHY_SETTING( 50000, FULL, 50000baseLR_ER_FR_Full ),
221 PHY_SETTING( 50000, FULL, 50000baseDR_Full ),
222 PHY_SETTING( 50000, FULL, 50000baseSR_Full ),
223 /* 40G */
224 PHY_SETTING( 40000, FULL, 40000baseCR4_Full ),
225 PHY_SETTING( 40000, FULL, 40000baseKR4_Full ),
226 PHY_SETTING( 40000, FULL, 40000baseLR4_Full ),
227 PHY_SETTING( 40000, FULL, 40000baseSR4_Full ),
228 /* 25G */
229 PHY_SETTING( 25000, FULL, 25000baseCR_Full ),
230 PHY_SETTING( 25000, FULL, 25000baseKR_Full ),
231 PHY_SETTING( 25000, FULL, 25000baseSR_Full ),
232 /* 20G */
233 PHY_SETTING( 20000, FULL, 20000baseKR2_Full ),
234 PHY_SETTING( 20000, FULL, 20000baseMLD2_Full ),
235 /* 10G */
236 PHY_SETTING( 10000, FULL, 10000baseCR_Full ),
237 PHY_SETTING( 10000, FULL, 10000baseER_Full ),
238 PHY_SETTING( 10000, FULL, 10000baseKR_Full ),
239 PHY_SETTING( 10000, FULL, 10000baseKX4_Full ),
240 PHY_SETTING( 10000, FULL, 10000baseLR_Full ),
241 PHY_SETTING( 10000, FULL, 10000baseLRM_Full ),
242 PHY_SETTING( 10000, FULL, 10000baseR_FEC ),
243 PHY_SETTING( 10000, FULL, 10000baseSR_Full ),
244 PHY_SETTING( 10000, FULL, 10000baseT_Full ),
245 /* 5G */
246 PHY_SETTING( 5000, FULL, 5000baseT_Full ),
247 /* 2.5G */
248 PHY_SETTING( 2500, FULL, 2500baseT_Full ),
249 PHY_SETTING( 2500, FULL, 2500baseX_Full ),
250 /* 1G */
251 PHY_SETTING( 1000, FULL, 1000baseT_Full ),
252 PHY_SETTING( 1000, HALF, 1000baseT_Half ),
253 PHY_SETTING( 1000, FULL, 1000baseT1_Full ),
254 PHY_SETTING( 1000, FULL, 1000baseX_Full ),
255 PHY_SETTING( 1000, FULL, 1000baseKX_Full ),
256 /* 100M */
257 PHY_SETTING( 100, FULL, 100baseT_Full ),
258 PHY_SETTING( 100, FULL, 100baseT1_Full ),
259 PHY_SETTING( 100, HALF, 100baseT_Half ),
260 PHY_SETTING( 100, HALF, 100baseFX_Half ),
261 PHY_SETTING( 100, FULL, 100baseFX_Full ),
262 /* 10M */
263 PHY_SETTING( 10, FULL, 10baseT_Full ),
264 PHY_SETTING( 10, HALF, 10baseT_Half ),
265 PHY_SETTING( 10, FULL, 10baseT1L_Full ),
266 PHY_SETTING( 10, FULL, 10baseT1S_Full ),
267 PHY_SETTING( 10, HALF, 10baseT1S_Half ),
268 PHY_SETTING( 10, HALF, 10baseT1S_P2MP_Half ),
269 PHY_SETTING( 10, FULL, 10baseT1BRR_Full ),
270};
271#undef PHY_SETTING
272
273/**
274 * phy_lookup_setting - lookup a PHY setting
275 * @speed: speed to match
276 * @duplex: duplex to match
277 * @mask: allowed link modes
278 * @exact: an exact match is required
279 *
280 * Search the settings array for a setting that matches the speed and
281 * duplex, and which is supported.
282 *
283 * If @exact is unset, either an exact match or %NULL for no match will
284 * be returned.
285 *
286 * If @exact is set, an exact match, the fastest supported setting at
287 * or below the specified speed, the slowest supported setting, or if
288 * they all fail, %NULL will be returned.
289 */
290const struct phy_setting *
291phy_lookup_setting(int speed, int duplex, const unsigned long *mask, bool exact)
292{
293 const struct phy_setting *p, *match = NULL, *last = NULL;
294 int i;
295
296 for (i = 0, p = settings; i < ARRAY_SIZE(settings); i++, p++) {
297 if (p->bit < __ETHTOOL_LINK_MODE_MASK_NBITS &&
298 test_bit(p->bit, mask)) {
299 last = p;
300 if (p->speed == speed && p->duplex == duplex) {
301 /* Exact match for speed and duplex */
302 match = p;
303 break;
304 } else if (!exact) {
305 if (!match && p->speed <= speed)
306 /* Candidate */
307 match = p;
308
309 if (p->speed < speed)
310 break;
311 }
312 }
313 }
314
315 if (!match && !exact)
316 match = last;
317
318 return match;
319}
320EXPORT_SYMBOL_GPL(phy_lookup_setting);
321
322size_t phy_speeds(unsigned int *speeds, size_t size,
323 unsigned long *mask)
324{
325 size_t count;
326 int i;
327
328 for (i = 0, count = 0; i < ARRAY_SIZE(settings) && count < size; i++)
329 if (settings[i].bit < __ETHTOOL_LINK_MODE_MASK_NBITS &&
330 test_bit(settings[i].bit, mask) &&
331 (count == 0 || speeds[count - 1] != settings[i].speed))
332 speeds[count++] = settings[i].speed;
333
334 return count;
335}
336
337static void __set_linkmode_max_speed(u32 max_speed, unsigned long *addr)
338{
339 const struct phy_setting *p;
340 int i;
341
342 for (i = 0, p = settings; i < ARRAY_SIZE(settings); i++, p++) {
343 if (p->speed > max_speed)
344 linkmode_clear_bit(p->bit, addr);
345 else
346 break;
347 }
348}
349
350static void __set_phy_supported(struct phy_device *phydev, u32 max_speed)
351{
352 __set_linkmode_max_speed(max_speed, phydev->supported);
353}
354
355/**
356 * phy_set_max_speed - Set the maximum speed the PHY should support
357 *
358 * @phydev: The phy_device struct
359 * @max_speed: Maximum speed
360 *
361 * The PHY might be more capable than the MAC. For example a Fast Ethernet
362 * is connected to a 1G PHY. This function allows the MAC to indicate its
363 * maximum speed, and so limit what the PHY will advertise.
364 */
365void phy_set_max_speed(struct phy_device *phydev, u32 max_speed)
366{
367 __set_phy_supported(phydev, max_speed);
368
369 phy_advertise_supported(phydev);
370}
371EXPORT_SYMBOL(phy_set_max_speed);
372
373void of_set_phy_supported(struct phy_device *phydev)
374{
375 struct device_node *node = phydev->mdio.dev.of_node;
376 u32 max_speed;
377
378 if (!IS_ENABLED(CONFIG_OF_MDIO))
379 return;
380
381 if (!node)
382 return;
383
384 if (!of_property_read_u32(node, "max-speed", &max_speed))
385 __set_phy_supported(phydev, max_speed);
386}
387
388void of_set_phy_eee_broken(struct phy_device *phydev)
389{
390 struct device_node *node = phydev->mdio.dev.of_node;
391 unsigned long *modes = phydev->eee_broken_modes;
392
393 if (!IS_ENABLED(CONFIG_OF_MDIO) || !node)
394 return;
395
396 linkmode_zero(modes);
397
398 if (of_property_read_bool(node, "eee-broken-100tx"))
399 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, modes);
400 if (of_property_read_bool(node, "eee-broken-1000t"))
401 linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, modes);
402 if (of_property_read_bool(node, "eee-broken-10gt"))
403 linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT, modes);
404 if (of_property_read_bool(node, "eee-broken-1000kx"))
405 linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseKX_Full_BIT, modes);
406 if (of_property_read_bool(node, "eee-broken-10gkx4"))
407 linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT, modes);
408 if (of_property_read_bool(node, "eee-broken-10gkr"))
409 linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseKR_Full_BIT, modes);
410}
411
412/**
413 * of_set_phy_timing_role - Set the master/slave mode of the PHY
414 *
415 * @phydev: The phy_device struct
416 *
417 * Set master/slave configuration of the PHY based on the device tree.
418 */
419void of_set_phy_timing_role(struct phy_device *phydev)
420{
421 struct device_node *node = phydev->mdio.dev.of_node;
422 const char *master;
423
424 if (!IS_ENABLED(CONFIG_OF_MDIO))
425 return;
426
427 if (!node)
428 return;
429
430 if (of_property_read_string(node, "timing-role", &master))
431 return;
432
433 if (strcmp(master, "forced-master") == 0)
434 phydev->master_slave_set = MASTER_SLAVE_CFG_MASTER_FORCE;
435 else if (strcmp(master, "forced-slave") == 0)
436 phydev->master_slave_set = MASTER_SLAVE_CFG_SLAVE_FORCE;
437 else if (strcmp(master, "preferred-master") == 0)
438 phydev->master_slave_set = MASTER_SLAVE_CFG_MASTER_PREFERRED;
439 else if (strcmp(master, "preferred-slave") == 0)
440 phydev->master_slave_set = MASTER_SLAVE_CFG_SLAVE_PREFERRED;
441 else
442 phydev_warn(phydev, "Unknown master-slave mode %s\n", master);
443}
444
445/**
446 * phy_resolve_aneg_pause - Determine pause autoneg results
447 *
448 * @phydev: The phy_device struct
449 *
450 * Once autoneg has completed the local pause settings can be
451 * resolved. Determine if pause and asymmetric pause should be used
452 * by the MAC.
453 */
454
455void phy_resolve_aneg_pause(struct phy_device *phydev)
456{
457 if (phydev->duplex == DUPLEX_FULL) {
458 phydev->pause = linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT,
459 phydev->lp_advertising);
460 phydev->asym_pause = linkmode_test_bit(
461 ETHTOOL_LINK_MODE_Asym_Pause_BIT,
462 phydev->lp_advertising);
463 }
464}
465EXPORT_SYMBOL_GPL(phy_resolve_aneg_pause);
466
467/**
468 * phy_resolve_aneg_linkmode - resolve the advertisements into PHY settings
469 * @phydev: The phy_device struct
470 *
471 * Resolve our and the link partner advertisements into their corresponding
472 * speed and duplex. If full duplex was negotiated, extract the pause mode
473 * from the link partner mask.
474 */
475void phy_resolve_aneg_linkmode(struct phy_device *phydev)
476{
477 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
478 int i;
479
480 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
481
482 for (i = 0; i < ARRAY_SIZE(settings); i++)
483 if (test_bit(settings[i].bit, common)) {
484 phydev->speed = settings[i].speed;
485 phydev->duplex = settings[i].duplex;
486 break;
487 }
488
489 phy_resolve_aneg_pause(phydev);
490}
491EXPORT_SYMBOL_GPL(phy_resolve_aneg_linkmode);
492
493/**
494 * phy_check_downshift - check whether downshift occurred
495 * @phydev: The phy_device struct
496 *
497 * Check whether a downshift to a lower speed occurred. If this should be the
498 * case warn the user.
499 * Prerequisite for detecting downshift is that PHY driver implements the
500 * read_status callback and sets phydev->speed to the actual link speed.
501 */
502void phy_check_downshift(struct phy_device *phydev)
503{
504 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
505 int i, speed = SPEED_UNKNOWN;
506
507 phydev->downshifted_rate = 0;
508
509 if (phydev->autoneg == AUTONEG_DISABLE ||
510 phydev->speed == SPEED_UNKNOWN)
511 return;
512
513 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
514
515 for (i = 0; i < ARRAY_SIZE(settings); i++)
516 if (test_bit(settings[i].bit, common)) {
517 speed = settings[i].speed;
518 break;
519 }
520
521 if (speed == SPEED_UNKNOWN || phydev->speed >= speed)
522 return;
523
524 phydev_warn(phydev, "Downshift occurred from negotiated speed %s to actual speed %s, check cabling!\n",
525 phy_speed_to_str(speed), phy_speed_to_str(phydev->speed));
526
527 phydev->downshifted_rate = 1;
528}
529EXPORT_SYMBOL_GPL(phy_check_downshift);
530
531static int phy_resolve_min_speed(struct phy_device *phydev, bool fdx_only)
532{
533 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
534 int i = ARRAY_SIZE(settings);
535
536 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
537
538 while (--i >= 0) {
539 if (test_bit(settings[i].bit, common)) {
540 if (fdx_only && settings[i].duplex != DUPLEX_FULL)
541 continue;
542 return settings[i].speed;
543 }
544 }
545
546 return SPEED_UNKNOWN;
547}
548
549int phy_speed_down_core(struct phy_device *phydev)
550{
551 int min_common_speed = phy_resolve_min_speed(phydev, true);
552
553 if (min_common_speed == SPEED_UNKNOWN)
554 return -EINVAL;
555
556 __set_linkmode_max_speed(min_common_speed, phydev->advertising);
557
558 return 0;
559}
560
561static void mmd_phy_indirect(struct mii_bus *bus, int phy_addr, int devad,
562 u16 regnum)
563{
564 /* Write the desired MMD Devad */
565 __mdiobus_write(bus, phy_addr, MII_MMD_CTRL, devad);
566
567 /* Write the desired MMD register address */
568 __mdiobus_write(bus, phy_addr, MII_MMD_DATA, regnum);
569
570 /* Select the Function : DATA with no post increment */
571 __mdiobus_write(bus, phy_addr, MII_MMD_CTRL,
572 devad | MII_MMD_CTRL_NOINCR);
573}
574
575static int mmd_phy_read(struct mii_bus *bus, int phy_addr, bool is_c45,
576 int devad, u32 regnum)
577{
578 if (is_c45)
579 return __mdiobus_c45_read(bus, phy_addr, devad, regnum);
580
581 mmd_phy_indirect(bus, phy_addr, devad, regnum);
582 /* Read the content of the MMD's selected register */
583 return __mdiobus_read(bus, phy_addr, MII_MMD_DATA);
584}
585
586static int mmd_phy_write(struct mii_bus *bus, int phy_addr, bool is_c45,
587 int devad, u32 regnum, u16 val)
588{
589 if (is_c45)
590 return __mdiobus_c45_write(bus, phy_addr, devad, regnum, val);
591
592 mmd_phy_indirect(bus, phy_addr, devad, regnum);
593 /* Write the data into MMD's selected register */
594 return __mdiobus_write(bus, phy_addr, MII_MMD_DATA, val);
595}
596
597/**
598 * __phy_read_mmd - Convenience function for reading a register
599 * from an MMD on a given PHY.
600 * @phydev: The phy_device struct
601 * @devad: The MMD to read from (0..31)
602 * @regnum: The register on the MMD to read (0..65535)
603 *
604 * Same rules as for __phy_read();
605 */
606int __phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum)
607{
608 if (regnum > (u16)~0 || devad > 32)
609 return -EINVAL;
610
611 if (phydev->drv && phydev->drv->read_mmd)
612 return phydev->drv->read_mmd(phydev, devad, regnum);
613
614 return mmd_phy_read(phydev->mdio.bus, phydev->mdio.addr,
615 phydev->is_c45, devad, regnum);
616}
617EXPORT_SYMBOL(__phy_read_mmd);
618
619/**
620 * phy_read_mmd - Convenience function for reading a register
621 * from an MMD on a given PHY.
622 * @phydev: The phy_device struct
623 * @devad: The MMD to read from
624 * @regnum: The register on the MMD to read
625 *
626 * Same rules as for phy_read();
627 */
628int phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum)
629{
630 int ret;
631
632 phy_lock_mdio_bus(phydev);
633 ret = __phy_read_mmd(phydev, devad, regnum);
634 phy_unlock_mdio_bus(phydev);
635
636 return ret;
637}
638EXPORT_SYMBOL(phy_read_mmd);
639
640/**
641 * __phy_write_mmd - Convenience function for writing a register
642 * on an MMD on a given PHY.
643 * @phydev: The phy_device struct
644 * @devad: The MMD to read from
645 * @regnum: The register on the MMD to read
646 * @val: value to write to @regnum
647 *
648 * Same rules as for __phy_write();
649 */
650int __phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val)
651{
652 if (regnum > (u16)~0 || devad > 32)
653 return -EINVAL;
654
655 if (phydev->drv && phydev->drv->write_mmd)
656 return phydev->drv->write_mmd(phydev, devad, regnum, val);
657
658 return mmd_phy_write(phydev->mdio.bus, phydev->mdio.addr,
659 phydev->is_c45, devad, regnum, val);
660}
661EXPORT_SYMBOL(__phy_write_mmd);
662
663/**
664 * phy_write_mmd - Convenience function for writing a register
665 * on an MMD on a given PHY.
666 * @phydev: The phy_device struct
667 * @devad: The MMD to read from
668 * @regnum: The register on the MMD to read
669 * @val: value to write to @regnum
670 *
671 * Same rules as for phy_write();
672 */
673int phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val)
674{
675 int ret;
676
677 phy_lock_mdio_bus(phydev);
678 ret = __phy_write_mmd(phydev, devad, regnum, val);
679 phy_unlock_mdio_bus(phydev);
680
681 return ret;
682}
683EXPORT_SYMBOL(phy_write_mmd);
684
685/**
686 * __phy_package_read_mmd - read MMD reg relative to PHY package base addr
687 * @phydev: The phy_device struct
688 * @addr_offset: The offset to be added to PHY package base_addr
689 * @devad: The MMD to read from
690 * @regnum: The register on the MMD to read
691 *
692 * Convenience helper for reading a register of an MMD on a given PHY
693 * using the PHY package base address. The base address is added to
694 * the addr_offset value.
695 *
696 * Same calling rules as for __phy_read();
697 *
698 * NOTE: It's assumed that the entire PHY package is either C22 or C45.
699 */
700int __phy_package_read_mmd(struct phy_device *phydev,
701 unsigned int addr_offset, int devad,
702 u32 regnum)
703{
704 int addr = phy_package_address(phydev, addr_offset);
705
706 if (addr < 0)
707 return addr;
708
709 if (regnum > (u16)~0 || devad > 32)
710 return -EINVAL;
711
712 return mmd_phy_read(phydev->mdio.bus, addr, phydev->is_c45, devad,
713 regnum);
714}
715EXPORT_SYMBOL(__phy_package_read_mmd);
716
717/**
718 * phy_package_read_mmd - read MMD reg relative to PHY package base addr
719 * @phydev: The phy_device struct
720 * @addr_offset: The offset to be added to PHY package base_addr
721 * @devad: The MMD to read from
722 * @regnum: The register on the MMD to read
723 *
724 * Convenience helper for reading a register of an MMD on a given PHY
725 * using the PHY package base address. The base address is added to
726 * the addr_offset value.
727 *
728 * Same calling rules as for phy_read();
729 *
730 * NOTE: It's assumed that the entire PHY package is either C22 or C45.
731 */
732int phy_package_read_mmd(struct phy_device *phydev,
733 unsigned int addr_offset, int devad,
734 u32 regnum)
735{
736 int addr = phy_package_address(phydev, addr_offset);
737 int val;
738
739 if (addr < 0)
740 return addr;
741
742 if (regnum > (u16)~0 || devad > 32)
743 return -EINVAL;
744
745 phy_lock_mdio_bus(phydev);
746 val = mmd_phy_read(phydev->mdio.bus, addr, phydev->is_c45, devad,
747 regnum);
748 phy_unlock_mdio_bus(phydev);
749
750 return val;
751}
752EXPORT_SYMBOL(phy_package_read_mmd);
753
754/**
755 * __phy_package_write_mmd - write MMD reg relative to PHY package base addr
756 * @phydev: The phy_device struct
757 * @addr_offset: The offset to be added to PHY package base_addr
758 * @devad: The MMD to write to
759 * @regnum: The register on the MMD to write
760 * @val: value to write to @regnum
761 *
762 * Convenience helper for writing a register of an MMD on a given PHY
763 * using the PHY package base address. The base address is added to
764 * the addr_offset value.
765 *
766 * Same calling rules as for __phy_write();
767 *
768 * NOTE: It's assumed that the entire PHY package is either C22 or C45.
769 */
770int __phy_package_write_mmd(struct phy_device *phydev,
771 unsigned int addr_offset, int devad,
772 u32 regnum, u16 val)
773{
774 int addr = phy_package_address(phydev, addr_offset);
775
776 if (addr < 0)
777 return addr;
778
779 if (regnum > (u16)~0 || devad > 32)
780 return -EINVAL;
781
782 return mmd_phy_write(phydev->mdio.bus, addr, phydev->is_c45, devad,
783 regnum, val);
784}
785EXPORT_SYMBOL(__phy_package_write_mmd);
786
787/**
788 * phy_package_write_mmd - write MMD reg relative to PHY package base addr
789 * @phydev: The phy_device struct
790 * @addr_offset: The offset to be added to PHY package base_addr
791 * @devad: The MMD to write to
792 * @regnum: The register on the MMD to write
793 * @val: value to write to @regnum
794 *
795 * Convenience helper for writing a register of an MMD on a given PHY
796 * using the PHY package base address. The base address is added to
797 * the addr_offset value.
798 *
799 * Same calling rules as for phy_write();
800 *
801 * NOTE: It's assumed that the entire PHY package is either C22 or C45.
802 */
803int phy_package_write_mmd(struct phy_device *phydev,
804 unsigned int addr_offset, int devad,
805 u32 regnum, u16 val)
806{
807 int addr = phy_package_address(phydev, addr_offset);
808 int ret;
809
810 if (addr < 0)
811 return addr;
812
813 if (regnum > (u16)~0 || devad > 32)
814 return -EINVAL;
815
816 phy_lock_mdio_bus(phydev);
817 ret = mmd_phy_write(phydev->mdio.bus, addr, phydev->is_c45, devad,
818 regnum, val);
819 phy_unlock_mdio_bus(phydev);
820
821 return ret;
822}
823EXPORT_SYMBOL(phy_package_write_mmd);
824
825/**
826 * phy_modify_changed - Function for modifying a PHY register
827 * @phydev: the phy_device struct
828 * @regnum: register number to modify
829 * @mask: bit mask of bits to clear
830 * @set: new value of bits set in mask to write to @regnum
831 *
832 * NOTE: MUST NOT be called from interrupt context,
833 * because the bus read/write functions may wait for an interrupt
834 * to conclude the operation.
835 *
836 * Returns negative errno, 0 if there was no change, and 1 in case of change
837 */
838int phy_modify_changed(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
839{
840 int ret;
841
842 phy_lock_mdio_bus(phydev);
843 ret = __phy_modify_changed(phydev, regnum, mask, set);
844 phy_unlock_mdio_bus(phydev);
845
846 return ret;
847}
848EXPORT_SYMBOL_GPL(phy_modify_changed);
849
850/**
851 * __phy_modify - Convenience function for modifying a PHY register
852 * @phydev: the phy_device struct
853 * @regnum: register number to modify
854 * @mask: bit mask of bits to clear
855 * @set: new value of bits set in mask to write to @regnum
856 *
857 * NOTE: MUST NOT be called from interrupt context,
858 * because the bus read/write functions may wait for an interrupt
859 * to conclude the operation.
860 */
861int __phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
862{
863 int ret;
864
865 ret = __phy_modify_changed(phydev, regnum, mask, set);
866
867 return ret < 0 ? ret : 0;
868}
869EXPORT_SYMBOL_GPL(__phy_modify);
870
871/**
872 * phy_modify - Convenience function for modifying a given PHY register
873 * @phydev: the phy_device struct
874 * @regnum: register number to write
875 * @mask: bit mask of bits to clear
876 * @set: new value of bits set in mask to write to @regnum
877 *
878 * NOTE: MUST NOT be called from interrupt context,
879 * because the bus read/write functions may wait for an interrupt
880 * to conclude the operation.
881 */
882int phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
883{
884 int ret;
885
886 phy_lock_mdio_bus(phydev);
887 ret = __phy_modify(phydev, regnum, mask, set);
888 phy_unlock_mdio_bus(phydev);
889
890 return ret;
891}
892EXPORT_SYMBOL_GPL(phy_modify);
893
894/**
895 * __phy_modify_mmd_changed - Function for modifying a register on MMD
896 * @phydev: the phy_device struct
897 * @devad: the MMD containing register to modify
898 * @regnum: register number to modify
899 * @mask: bit mask of bits to clear
900 * @set: new value of bits set in mask to write to @regnum
901 *
902 * Unlocked helper function which allows a MMD register to be modified as
903 * new register value = (old register value & ~mask) | set
904 *
905 * Returns negative errno, 0 if there was no change, and 1 in case of change
906 */
907int __phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
908 u16 mask, u16 set)
909{
910 int new, ret;
911
912 ret = __phy_read_mmd(phydev, devad, regnum);
913 if (ret < 0)
914 return ret;
915
916 new = (ret & ~mask) | set;
917 if (new == ret)
918 return 0;
919
920 ret = __phy_write_mmd(phydev, devad, regnum, new);
921
922 return ret < 0 ? ret : 1;
923}
924EXPORT_SYMBOL_GPL(__phy_modify_mmd_changed);
925
926/**
927 * phy_modify_mmd_changed - Function for modifying a register on MMD
928 * @phydev: the phy_device struct
929 * @devad: the MMD containing register to modify
930 * @regnum: register number to modify
931 * @mask: bit mask of bits to clear
932 * @set: new value of bits set in mask to write to @regnum
933 *
934 * NOTE: MUST NOT be called from interrupt context,
935 * because the bus read/write functions may wait for an interrupt
936 * to conclude the operation.
937 *
938 * Returns negative errno, 0 if there was no change, and 1 in case of change
939 */
940int phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
941 u16 mask, u16 set)
942{
943 int ret;
944
945 phy_lock_mdio_bus(phydev);
946 ret = __phy_modify_mmd_changed(phydev, devad, regnum, mask, set);
947 phy_unlock_mdio_bus(phydev);
948
949 return ret;
950}
951EXPORT_SYMBOL_GPL(phy_modify_mmd_changed);
952
953/**
954 * __phy_modify_mmd - Convenience function for modifying a register on MMD
955 * @phydev: the phy_device struct
956 * @devad: the MMD containing register to modify
957 * @regnum: register number to modify
958 * @mask: bit mask of bits to clear
959 * @set: new value of bits set in mask to write to @regnum
960 *
961 * NOTE: MUST NOT be called from interrupt context,
962 * because the bus read/write functions may wait for an interrupt
963 * to conclude the operation.
964 */
965int __phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
966 u16 mask, u16 set)
967{
968 int ret;
969
970 ret = __phy_modify_mmd_changed(phydev, devad, regnum, mask, set);
971
972 return ret < 0 ? ret : 0;
973}
974EXPORT_SYMBOL_GPL(__phy_modify_mmd);
975
976/**
977 * phy_modify_mmd - Convenience function for modifying a register on MMD
978 * @phydev: the phy_device struct
979 * @devad: the MMD containing register to modify
980 * @regnum: register number to modify
981 * @mask: bit mask of bits to clear
982 * @set: new value of bits set in mask to write to @regnum
983 *
984 * NOTE: MUST NOT be called from interrupt context,
985 * because the bus read/write functions may wait for an interrupt
986 * to conclude the operation.
987 */
988int phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
989 u16 mask, u16 set)
990{
991 int ret;
992
993 phy_lock_mdio_bus(phydev);
994 ret = __phy_modify_mmd(phydev, devad, regnum, mask, set);
995 phy_unlock_mdio_bus(phydev);
996
997 return ret;
998}
999EXPORT_SYMBOL_GPL(phy_modify_mmd);
1000
1001static int __phy_read_page(struct phy_device *phydev)
1002{
1003 if (WARN_ONCE(!phydev->drv->read_page, "read_page callback not available, PHY driver not loaded?\n"))
1004 return -EOPNOTSUPP;
1005
1006 return phydev->drv->read_page(phydev);
1007}
1008
1009static int __phy_write_page(struct phy_device *phydev, int page)
1010{
1011 if (WARN_ONCE(!phydev->drv->write_page, "write_page callback not available, PHY driver not loaded?\n"))
1012 return -EOPNOTSUPP;
1013
1014 return phydev->drv->write_page(phydev, page);
1015}
1016
1017/**
1018 * phy_save_page() - take the bus lock and save the current page
1019 * @phydev: a pointer to a &struct phy_device
1020 *
1021 * Take the MDIO bus lock, and return the current page number. On error,
1022 * returns a negative errno. phy_restore_page() must always be called
1023 * after this, irrespective of success or failure of this call.
1024 */
1025int phy_save_page(struct phy_device *phydev)
1026{
1027 phy_lock_mdio_bus(phydev);
1028 return __phy_read_page(phydev);
1029}
1030EXPORT_SYMBOL_GPL(phy_save_page);
1031
1032/**
1033 * phy_select_page() - take the bus lock, save the current page, and set a page
1034 * @phydev: a pointer to a &struct phy_device
1035 * @page: desired page
1036 *
1037 * Take the MDIO bus lock to protect against concurrent access, save the
1038 * current PHY page, and set the current page. On error, returns a
1039 * negative errno, otherwise returns the previous page number.
1040 * phy_restore_page() must always be called after this, irrespective
1041 * of success or failure of this call.
1042 */
1043int phy_select_page(struct phy_device *phydev, int page)
1044{
1045 int ret, oldpage;
1046
1047 oldpage = ret = phy_save_page(phydev);
1048 if (ret < 0)
1049 return ret;
1050
1051 if (oldpage != page) {
1052 ret = __phy_write_page(phydev, page);
1053 if (ret < 0)
1054 return ret;
1055 }
1056
1057 return oldpage;
1058}
1059EXPORT_SYMBOL_GPL(phy_select_page);
1060
1061/**
1062 * phy_restore_page() - restore the page register and release the bus lock
1063 * @phydev: a pointer to a &struct phy_device
1064 * @oldpage: the old page, return value from phy_save_page() or phy_select_page()
1065 * @ret: operation's return code
1066 *
1067 * Release the MDIO bus lock, restoring @oldpage if it is a valid page.
1068 * This function propagates the earliest error code from the group of
1069 * operations.
1070 *
1071 * Returns:
1072 * @oldpage if it was a negative value, otherwise
1073 * @ret if it was a negative errno value, otherwise
1074 * phy_write_page()'s negative value if it were in error, otherwise
1075 * @ret.
1076 */
1077int phy_restore_page(struct phy_device *phydev, int oldpage, int ret)
1078{
1079 int r;
1080
1081 if (oldpage >= 0) {
1082 r = __phy_write_page(phydev, oldpage);
1083
1084 /* Propagate the operation return code if the page write
1085 * was successful.
1086 */
1087 if (ret >= 0 && r < 0)
1088 ret = r;
1089 } else {
1090 /* Propagate the phy page selection error code */
1091 ret = oldpage;
1092 }
1093
1094 phy_unlock_mdio_bus(phydev);
1095
1096 return ret;
1097}
1098EXPORT_SYMBOL_GPL(phy_restore_page);
1099
1100/**
1101 * phy_read_paged() - Convenience function for reading a paged register
1102 * @phydev: a pointer to a &struct phy_device
1103 * @page: the page for the phy
1104 * @regnum: register number
1105 *
1106 * Same rules as for phy_read().
1107 */
1108int phy_read_paged(struct phy_device *phydev, int page, u32 regnum)
1109{
1110 int ret = 0, oldpage;
1111
1112 oldpage = phy_select_page(phydev, page);
1113 if (oldpage >= 0)
1114 ret = __phy_read(phydev, regnum);
1115
1116 return phy_restore_page(phydev, oldpage, ret);
1117}
1118EXPORT_SYMBOL(phy_read_paged);
1119
1120/**
1121 * phy_write_paged() - Convenience function for writing a paged register
1122 * @phydev: a pointer to a &struct phy_device
1123 * @page: the page for the phy
1124 * @regnum: register number
1125 * @val: value to write
1126 *
1127 * Same rules as for phy_write().
1128 */
1129int phy_write_paged(struct phy_device *phydev, int page, u32 regnum, u16 val)
1130{
1131 int ret = 0, oldpage;
1132
1133 oldpage = phy_select_page(phydev, page);
1134 if (oldpage >= 0)
1135 ret = __phy_write(phydev, regnum, val);
1136
1137 return phy_restore_page(phydev, oldpage, ret);
1138}
1139EXPORT_SYMBOL(phy_write_paged);
1140
1141/**
1142 * phy_modify_paged_changed() - Function for modifying a paged register
1143 * @phydev: a pointer to a &struct phy_device
1144 * @page: the page for the phy
1145 * @regnum: register number
1146 * @mask: bit mask of bits to clear
1147 * @set: bit mask of bits to set
1148 *
1149 * Returns negative errno, 0 if there was no change, and 1 in case of change
1150 */
1151int phy_modify_paged_changed(struct phy_device *phydev, int page, u32 regnum,
1152 u16 mask, u16 set)
1153{
1154 int ret = 0, oldpage;
1155
1156 oldpage = phy_select_page(phydev, page);
1157 if (oldpage >= 0)
1158 ret = __phy_modify_changed(phydev, regnum, mask, set);
1159
1160 return phy_restore_page(phydev, oldpage, ret);
1161}
1162EXPORT_SYMBOL(phy_modify_paged_changed);
1163
1164/**
1165 * phy_modify_paged() - Convenience function for modifying a paged register
1166 * @phydev: a pointer to a &struct phy_device
1167 * @page: the page for the phy
1168 * @regnum: register number
1169 * @mask: bit mask of bits to clear
1170 * @set: bit mask of bits to set
1171 *
1172 * Same rules as for phy_read() and phy_write().
1173 */
1174int phy_modify_paged(struct phy_device *phydev, int page, u32 regnum,
1175 u16 mask, u16 set)
1176{
1177 int ret = phy_modify_paged_changed(phydev, page, regnum, mask, set);
1178
1179 return ret < 0 ? ret : 0;
1180}
1181EXPORT_SYMBOL(phy_modify_paged);
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Core PHY library, taken from phy.c
4 */
5#include <linux/export.h>
6#include <linux/phy.h>
7#include <linux/of.h>
8
9/**
10 * phy_speed_to_str - Return a string representing the PHY link speed
11 *
12 * @speed: Speed of the link
13 */
14const char *phy_speed_to_str(int speed)
15{
16 BUILD_BUG_ON_MSG(__ETHTOOL_LINK_MODE_MASK_NBITS != 92,
17 "Enum ethtool_link_mode_bit_indices and phylib are out of sync. "
18 "If a speed or mode has been added please update phy_speed_to_str "
19 "and the PHY settings array.\n");
20
21 switch (speed) {
22 case SPEED_10:
23 return "10Mbps";
24 case SPEED_100:
25 return "100Mbps";
26 case SPEED_1000:
27 return "1Gbps";
28 case SPEED_2500:
29 return "2.5Gbps";
30 case SPEED_5000:
31 return "5Gbps";
32 case SPEED_10000:
33 return "10Gbps";
34 case SPEED_14000:
35 return "14Gbps";
36 case SPEED_20000:
37 return "20Gbps";
38 case SPEED_25000:
39 return "25Gbps";
40 case SPEED_40000:
41 return "40Gbps";
42 case SPEED_50000:
43 return "50Gbps";
44 case SPEED_56000:
45 return "56Gbps";
46 case SPEED_100000:
47 return "100Gbps";
48 case SPEED_200000:
49 return "200Gbps";
50 case SPEED_400000:
51 return "400Gbps";
52 case SPEED_UNKNOWN:
53 return "Unknown";
54 default:
55 return "Unsupported (update phy-core.c)";
56 }
57}
58EXPORT_SYMBOL_GPL(phy_speed_to_str);
59
60/**
61 * phy_duplex_to_str - Return string describing the duplex
62 *
63 * @duplex: Duplex setting to describe
64 */
65const char *phy_duplex_to_str(unsigned int duplex)
66{
67 if (duplex == DUPLEX_HALF)
68 return "Half";
69 if (duplex == DUPLEX_FULL)
70 return "Full";
71 if (duplex == DUPLEX_UNKNOWN)
72 return "Unknown";
73 return "Unsupported (update phy-core.c)";
74}
75EXPORT_SYMBOL_GPL(phy_duplex_to_str);
76
77/* A mapping of all SUPPORTED settings to speed/duplex. This table
78 * must be grouped by speed and sorted in descending match priority
79 * - iow, descending speed.
80 */
81
82#define PHY_SETTING(s, d, b) { .speed = SPEED_ ## s, .duplex = DUPLEX_ ## d, \
83 .bit = ETHTOOL_LINK_MODE_ ## b ## _BIT}
84
85static const struct phy_setting settings[] = {
86 /* 400G */
87 PHY_SETTING( 400000, FULL, 400000baseCR8_Full ),
88 PHY_SETTING( 400000, FULL, 400000baseKR8_Full ),
89 PHY_SETTING( 400000, FULL, 400000baseLR8_ER8_FR8_Full ),
90 PHY_SETTING( 400000, FULL, 400000baseDR8_Full ),
91 PHY_SETTING( 400000, FULL, 400000baseSR8_Full ),
92 PHY_SETTING( 400000, FULL, 400000baseCR4_Full ),
93 PHY_SETTING( 400000, FULL, 400000baseKR4_Full ),
94 PHY_SETTING( 400000, FULL, 400000baseLR4_ER4_FR4_Full ),
95 PHY_SETTING( 400000, FULL, 400000baseDR4_Full ),
96 PHY_SETTING( 400000, FULL, 400000baseSR4_Full ),
97 /* 200G */
98 PHY_SETTING( 200000, FULL, 200000baseCR4_Full ),
99 PHY_SETTING( 200000, FULL, 200000baseKR4_Full ),
100 PHY_SETTING( 200000, FULL, 200000baseLR4_ER4_FR4_Full ),
101 PHY_SETTING( 200000, FULL, 200000baseDR4_Full ),
102 PHY_SETTING( 200000, FULL, 200000baseSR4_Full ),
103 PHY_SETTING( 200000, FULL, 200000baseCR2_Full ),
104 PHY_SETTING( 200000, FULL, 200000baseKR2_Full ),
105 PHY_SETTING( 200000, FULL, 200000baseLR2_ER2_FR2_Full ),
106 PHY_SETTING( 200000, FULL, 200000baseDR2_Full ),
107 PHY_SETTING( 200000, FULL, 200000baseSR2_Full ),
108 /* 100G */
109 PHY_SETTING( 100000, FULL, 100000baseCR4_Full ),
110 PHY_SETTING( 100000, FULL, 100000baseKR4_Full ),
111 PHY_SETTING( 100000, FULL, 100000baseLR4_ER4_Full ),
112 PHY_SETTING( 100000, FULL, 100000baseSR4_Full ),
113 PHY_SETTING( 100000, FULL, 100000baseCR2_Full ),
114 PHY_SETTING( 100000, FULL, 100000baseKR2_Full ),
115 PHY_SETTING( 100000, FULL, 100000baseLR2_ER2_FR2_Full ),
116 PHY_SETTING( 100000, FULL, 100000baseDR2_Full ),
117 PHY_SETTING( 100000, FULL, 100000baseSR2_Full ),
118 PHY_SETTING( 100000, FULL, 100000baseCR_Full ),
119 PHY_SETTING( 100000, FULL, 100000baseKR_Full ),
120 PHY_SETTING( 100000, FULL, 100000baseLR_ER_FR_Full ),
121 PHY_SETTING( 100000, FULL, 100000baseDR_Full ),
122 PHY_SETTING( 100000, FULL, 100000baseSR_Full ),
123 /* 56G */
124 PHY_SETTING( 56000, FULL, 56000baseCR4_Full ),
125 PHY_SETTING( 56000, FULL, 56000baseKR4_Full ),
126 PHY_SETTING( 56000, FULL, 56000baseLR4_Full ),
127 PHY_SETTING( 56000, FULL, 56000baseSR4_Full ),
128 /* 50G */
129 PHY_SETTING( 50000, FULL, 50000baseCR2_Full ),
130 PHY_SETTING( 50000, FULL, 50000baseKR2_Full ),
131 PHY_SETTING( 50000, FULL, 50000baseSR2_Full ),
132 PHY_SETTING( 50000, FULL, 50000baseCR_Full ),
133 PHY_SETTING( 50000, FULL, 50000baseKR_Full ),
134 PHY_SETTING( 50000, FULL, 50000baseLR_ER_FR_Full ),
135 PHY_SETTING( 50000, FULL, 50000baseDR_Full ),
136 PHY_SETTING( 50000, FULL, 50000baseSR_Full ),
137 /* 40G */
138 PHY_SETTING( 40000, FULL, 40000baseCR4_Full ),
139 PHY_SETTING( 40000, FULL, 40000baseKR4_Full ),
140 PHY_SETTING( 40000, FULL, 40000baseLR4_Full ),
141 PHY_SETTING( 40000, FULL, 40000baseSR4_Full ),
142 /* 25G */
143 PHY_SETTING( 25000, FULL, 25000baseCR_Full ),
144 PHY_SETTING( 25000, FULL, 25000baseKR_Full ),
145 PHY_SETTING( 25000, FULL, 25000baseSR_Full ),
146 /* 20G */
147 PHY_SETTING( 20000, FULL, 20000baseKR2_Full ),
148 PHY_SETTING( 20000, FULL, 20000baseMLD2_Full ),
149 /* 10G */
150 PHY_SETTING( 10000, FULL, 10000baseCR_Full ),
151 PHY_SETTING( 10000, FULL, 10000baseER_Full ),
152 PHY_SETTING( 10000, FULL, 10000baseKR_Full ),
153 PHY_SETTING( 10000, FULL, 10000baseKX4_Full ),
154 PHY_SETTING( 10000, FULL, 10000baseLR_Full ),
155 PHY_SETTING( 10000, FULL, 10000baseLRM_Full ),
156 PHY_SETTING( 10000, FULL, 10000baseR_FEC ),
157 PHY_SETTING( 10000, FULL, 10000baseSR_Full ),
158 PHY_SETTING( 10000, FULL, 10000baseT_Full ),
159 /* 5G */
160 PHY_SETTING( 5000, FULL, 5000baseT_Full ),
161 /* 2.5G */
162 PHY_SETTING( 2500, FULL, 2500baseT_Full ),
163 PHY_SETTING( 2500, FULL, 2500baseX_Full ),
164 /* 1G */
165 PHY_SETTING( 1000, FULL, 1000baseKX_Full ),
166 PHY_SETTING( 1000, FULL, 1000baseT_Full ),
167 PHY_SETTING( 1000, HALF, 1000baseT_Half ),
168 PHY_SETTING( 1000, FULL, 1000baseT1_Full ),
169 PHY_SETTING( 1000, FULL, 1000baseX_Full ),
170 /* 100M */
171 PHY_SETTING( 100, FULL, 100baseT_Full ),
172 PHY_SETTING( 100, FULL, 100baseT1_Full ),
173 PHY_SETTING( 100, HALF, 100baseT_Half ),
174 PHY_SETTING( 100, HALF, 100baseFX_Half ),
175 PHY_SETTING( 100, FULL, 100baseFX_Full ),
176 /* 10M */
177 PHY_SETTING( 10, FULL, 10baseT_Full ),
178 PHY_SETTING( 10, HALF, 10baseT_Half ),
179};
180#undef PHY_SETTING
181
182/**
183 * phy_lookup_setting - lookup a PHY setting
184 * @speed: speed to match
185 * @duplex: duplex to match
186 * @mask: allowed link modes
187 * @exact: an exact match is required
188 *
189 * Search the settings array for a setting that matches the speed and
190 * duplex, and which is supported.
191 *
192 * If @exact is unset, either an exact match or %NULL for no match will
193 * be returned.
194 *
195 * If @exact is set, an exact match, the fastest supported setting at
196 * or below the specified speed, the slowest supported setting, or if
197 * they all fail, %NULL will be returned.
198 */
199const struct phy_setting *
200phy_lookup_setting(int speed, int duplex, const unsigned long *mask, bool exact)
201{
202 const struct phy_setting *p, *match = NULL, *last = NULL;
203 int i;
204
205 for (i = 0, p = settings; i < ARRAY_SIZE(settings); i++, p++) {
206 if (p->bit < __ETHTOOL_LINK_MODE_MASK_NBITS &&
207 test_bit(p->bit, mask)) {
208 last = p;
209 if (p->speed == speed && p->duplex == duplex) {
210 /* Exact match for speed and duplex */
211 match = p;
212 break;
213 } else if (!exact) {
214 if (!match && p->speed <= speed)
215 /* Candidate */
216 match = p;
217
218 if (p->speed < speed)
219 break;
220 }
221 }
222 }
223
224 if (!match && !exact)
225 match = last;
226
227 return match;
228}
229EXPORT_SYMBOL_GPL(phy_lookup_setting);
230
231size_t phy_speeds(unsigned int *speeds, size_t size,
232 unsigned long *mask)
233{
234 size_t count;
235 int i;
236
237 for (i = 0, count = 0; i < ARRAY_SIZE(settings) && count < size; i++)
238 if (settings[i].bit < __ETHTOOL_LINK_MODE_MASK_NBITS &&
239 test_bit(settings[i].bit, mask) &&
240 (count == 0 || speeds[count - 1] != settings[i].speed))
241 speeds[count++] = settings[i].speed;
242
243 return count;
244}
245
246static int __set_linkmode_max_speed(u32 max_speed, unsigned long *addr)
247{
248 const struct phy_setting *p;
249 int i;
250
251 for (i = 0, p = settings; i < ARRAY_SIZE(settings); i++, p++) {
252 if (p->speed > max_speed)
253 linkmode_clear_bit(p->bit, addr);
254 else
255 break;
256 }
257
258 return 0;
259}
260
261static int __set_phy_supported(struct phy_device *phydev, u32 max_speed)
262{
263 return __set_linkmode_max_speed(max_speed, phydev->supported);
264}
265
266/**
267 * phy_set_max_speed - Set the maximum speed the PHY should support
268 *
269 * @phydev: The phy_device struct
270 * @max_speed: Maximum speed
271 *
272 * The PHY might be more capable than the MAC. For example a Fast Ethernet
273 * is connected to a 1G PHY. This function allows the MAC to indicate its
274 * maximum speed, and so limit what the PHY will advertise.
275 */
276int phy_set_max_speed(struct phy_device *phydev, u32 max_speed)
277{
278 int err;
279
280 err = __set_phy_supported(phydev, max_speed);
281 if (err)
282 return err;
283
284 phy_advertise_supported(phydev);
285
286 return 0;
287}
288EXPORT_SYMBOL(phy_set_max_speed);
289
290void of_set_phy_supported(struct phy_device *phydev)
291{
292 struct device_node *node = phydev->mdio.dev.of_node;
293 u32 max_speed;
294
295 if (!IS_ENABLED(CONFIG_OF_MDIO))
296 return;
297
298 if (!node)
299 return;
300
301 if (!of_property_read_u32(node, "max-speed", &max_speed))
302 __set_phy_supported(phydev, max_speed);
303}
304
305void of_set_phy_eee_broken(struct phy_device *phydev)
306{
307 struct device_node *node = phydev->mdio.dev.of_node;
308 u32 broken = 0;
309
310 if (!IS_ENABLED(CONFIG_OF_MDIO))
311 return;
312
313 if (!node)
314 return;
315
316 if (of_property_read_bool(node, "eee-broken-100tx"))
317 broken |= MDIO_EEE_100TX;
318 if (of_property_read_bool(node, "eee-broken-1000t"))
319 broken |= MDIO_EEE_1000T;
320 if (of_property_read_bool(node, "eee-broken-10gt"))
321 broken |= MDIO_EEE_10GT;
322 if (of_property_read_bool(node, "eee-broken-1000kx"))
323 broken |= MDIO_EEE_1000KX;
324 if (of_property_read_bool(node, "eee-broken-10gkx4"))
325 broken |= MDIO_EEE_10GKX4;
326 if (of_property_read_bool(node, "eee-broken-10gkr"))
327 broken |= MDIO_EEE_10GKR;
328
329 phydev->eee_broken_modes = broken;
330}
331
332/**
333 * phy_resolve_aneg_pause - Determine pause autoneg results
334 *
335 * @phydev: The phy_device struct
336 *
337 * Once autoneg has completed the local pause settings can be
338 * resolved. Determine if pause and asymmetric pause should be used
339 * by the MAC.
340 */
341
342void phy_resolve_aneg_pause(struct phy_device *phydev)
343{
344 if (phydev->duplex == DUPLEX_FULL) {
345 phydev->pause = linkmode_test_bit(ETHTOOL_LINK_MODE_Pause_BIT,
346 phydev->lp_advertising);
347 phydev->asym_pause = linkmode_test_bit(
348 ETHTOOL_LINK_MODE_Asym_Pause_BIT,
349 phydev->lp_advertising);
350 }
351}
352EXPORT_SYMBOL_GPL(phy_resolve_aneg_pause);
353
354/**
355 * phy_resolve_aneg_linkmode - resolve the advertisements into PHY settings
356 * @phydev: The phy_device struct
357 *
358 * Resolve our and the link partner advertisements into their corresponding
359 * speed and duplex. If full duplex was negotiated, extract the pause mode
360 * from the link partner mask.
361 */
362void phy_resolve_aneg_linkmode(struct phy_device *phydev)
363{
364 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
365 int i;
366
367 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
368
369 for (i = 0; i < ARRAY_SIZE(settings); i++)
370 if (test_bit(settings[i].bit, common)) {
371 phydev->speed = settings[i].speed;
372 phydev->duplex = settings[i].duplex;
373 break;
374 }
375
376 phy_resolve_aneg_pause(phydev);
377}
378EXPORT_SYMBOL_GPL(phy_resolve_aneg_linkmode);
379
380/**
381 * phy_check_downshift - check whether downshift occurred
382 * @phydev: The phy_device struct
383 *
384 * Check whether a downshift to a lower speed occurred. If this should be the
385 * case warn the user.
386 * Prerequisite for detecting downshift is that PHY driver implements the
387 * read_status callback and sets phydev->speed to the actual link speed.
388 */
389void phy_check_downshift(struct phy_device *phydev)
390{
391 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
392 int i, speed = SPEED_UNKNOWN;
393
394 phydev->downshifted_rate = 0;
395
396 if (phydev->autoneg == AUTONEG_DISABLE ||
397 phydev->speed == SPEED_UNKNOWN)
398 return;
399
400 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
401
402 for (i = 0; i < ARRAY_SIZE(settings); i++)
403 if (test_bit(settings[i].bit, common)) {
404 speed = settings[i].speed;
405 break;
406 }
407
408 if (speed == SPEED_UNKNOWN || phydev->speed >= speed)
409 return;
410
411 phydev_warn(phydev, "Downshift occurred from negotiated speed %s to actual speed %s, check cabling!\n",
412 phy_speed_to_str(speed), phy_speed_to_str(phydev->speed));
413
414 phydev->downshifted_rate = 1;
415}
416EXPORT_SYMBOL_GPL(phy_check_downshift);
417
418static int phy_resolve_min_speed(struct phy_device *phydev, bool fdx_only)
419{
420 __ETHTOOL_DECLARE_LINK_MODE_MASK(common);
421 int i = ARRAY_SIZE(settings);
422
423 linkmode_and(common, phydev->lp_advertising, phydev->advertising);
424
425 while (--i >= 0) {
426 if (test_bit(settings[i].bit, common)) {
427 if (fdx_only && settings[i].duplex != DUPLEX_FULL)
428 continue;
429 return settings[i].speed;
430 }
431 }
432
433 return SPEED_UNKNOWN;
434}
435
436int phy_speed_down_core(struct phy_device *phydev)
437{
438 int min_common_speed = phy_resolve_min_speed(phydev, true);
439
440 if (min_common_speed == SPEED_UNKNOWN)
441 return -EINVAL;
442
443 return __set_linkmode_max_speed(min_common_speed, phydev->advertising);
444}
445
446static void mmd_phy_indirect(struct mii_bus *bus, int phy_addr, int devad,
447 u16 regnum)
448{
449 /* Write the desired MMD Devad */
450 __mdiobus_write(bus, phy_addr, MII_MMD_CTRL, devad);
451
452 /* Write the desired MMD register address */
453 __mdiobus_write(bus, phy_addr, MII_MMD_DATA, regnum);
454
455 /* Select the Function : DATA with no post increment */
456 __mdiobus_write(bus, phy_addr, MII_MMD_CTRL,
457 devad | MII_MMD_CTRL_NOINCR);
458}
459
460/**
461 * __phy_read_mmd - Convenience function for reading a register
462 * from an MMD on a given PHY.
463 * @phydev: The phy_device struct
464 * @devad: The MMD to read from (0..31)
465 * @regnum: The register on the MMD to read (0..65535)
466 *
467 * Same rules as for __phy_read();
468 */
469int __phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum)
470{
471 int val;
472
473 if (regnum > (u16)~0 || devad > 32)
474 return -EINVAL;
475
476 if (phydev->drv && phydev->drv->read_mmd) {
477 val = phydev->drv->read_mmd(phydev, devad, regnum);
478 } else if (phydev->is_c45) {
479 val = __mdiobus_c45_read(phydev->mdio.bus, phydev->mdio.addr,
480 devad, regnum);
481 } else {
482 struct mii_bus *bus = phydev->mdio.bus;
483 int phy_addr = phydev->mdio.addr;
484
485 mmd_phy_indirect(bus, phy_addr, devad, regnum);
486
487 /* Read the content of the MMD's selected register */
488 val = __mdiobus_read(bus, phy_addr, MII_MMD_DATA);
489 }
490 return val;
491}
492EXPORT_SYMBOL(__phy_read_mmd);
493
494/**
495 * phy_read_mmd - Convenience function for reading a register
496 * from an MMD on a given PHY.
497 * @phydev: The phy_device struct
498 * @devad: The MMD to read from
499 * @regnum: The register on the MMD to read
500 *
501 * Same rules as for phy_read();
502 */
503int phy_read_mmd(struct phy_device *phydev, int devad, u32 regnum)
504{
505 int ret;
506
507 phy_lock_mdio_bus(phydev);
508 ret = __phy_read_mmd(phydev, devad, regnum);
509 phy_unlock_mdio_bus(phydev);
510
511 return ret;
512}
513EXPORT_SYMBOL(phy_read_mmd);
514
515/**
516 * __phy_write_mmd - Convenience function for writing a register
517 * on an MMD on a given PHY.
518 * @phydev: The phy_device struct
519 * @devad: The MMD to read from
520 * @regnum: The register on the MMD to read
521 * @val: value to write to @regnum
522 *
523 * Same rules as for __phy_write();
524 */
525int __phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val)
526{
527 int ret;
528
529 if (regnum > (u16)~0 || devad > 32)
530 return -EINVAL;
531
532 if (phydev->drv && phydev->drv->write_mmd) {
533 ret = phydev->drv->write_mmd(phydev, devad, regnum, val);
534 } else if (phydev->is_c45) {
535 ret = __mdiobus_c45_write(phydev->mdio.bus, phydev->mdio.addr,
536 devad, regnum, val);
537 } else {
538 struct mii_bus *bus = phydev->mdio.bus;
539 int phy_addr = phydev->mdio.addr;
540
541 mmd_phy_indirect(bus, phy_addr, devad, regnum);
542
543 /* Write the data into MMD's selected register */
544 __mdiobus_write(bus, phy_addr, MII_MMD_DATA, val);
545
546 ret = 0;
547 }
548 return ret;
549}
550EXPORT_SYMBOL(__phy_write_mmd);
551
552/**
553 * phy_write_mmd - Convenience function for writing a register
554 * on an MMD on a given PHY.
555 * @phydev: The phy_device struct
556 * @devad: The MMD to read from
557 * @regnum: The register on the MMD to read
558 * @val: value to write to @regnum
559 *
560 * Same rules as for phy_write();
561 */
562int phy_write_mmd(struct phy_device *phydev, int devad, u32 regnum, u16 val)
563{
564 int ret;
565
566 phy_lock_mdio_bus(phydev);
567 ret = __phy_write_mmd(phydev, devad, regnum, val);
568 phy_unlock_mdio_bus(phydev);
569
570 return ret;
571}
572EXPORT_SYMBOL(phy_write_mmd);
573
574/**
575 * phy_modify_changed - Function for modifying a PHY register
576 * @phydev: the phy_device struct
577 * @regnum: register number to modify
578 * @mask: bit mask of bits to clear
579 * @set: new value of bits set in mask to write to @regnum
580 *
581 * NOTE: MUST NOT be called from interrupt context,
582 * because the bus read/write functions may wait for an interrupt
583 * to conclude the operation.
584 *
585 * Returns negative errno, 0 if there was no change, and 1 in case of change
586 */
587int phy_modify_changed(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
588{
589 int ret;
590
591 phy_lock_mdio_bus(phydev);
592 ret = __phy_modify_changed(phydev, regnum, mask, set);
593 phy_unlock_mdio_bus(phydev);
594
595 return ret;
596}
597EXPORT_SYMBOL_GPL(phy_modify_changed);
598
599/**
600 * __phy_modify - Convenience function for modifying a PHY register
601 * @phydev: the phy_device struct
602 * @regnum: register number to modify
603 * @mask: bit mask of bits to clear
604 * @set: new value of bits set in mask to write to @regnum
605 *
606 * NOTE: MUST NOT be called from interrupt context,
607 * because the bus read/write functions may wait for an interrupt
608 * to conclude the operation.
609 */
610int __phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
611{
612 int ret;
613
614 ret = __phy_modify_changed(phydev, regnum, mask, set);
615
616 return ret < 0 ? ret : 0;
617}
618EXPORT_SYMBOL_GPL(__phy_modify);
619
620/**
621 * phy_modify - Convenience function for modifying a given PHY register
622 * @phydev: the phy_device struct
623 * @regnum: register number to write
624 * @mask: bit mask of bits to clear
625 * @set: new value of bits set in mask to write to @regnum
626 *
627 * NOTE: MUST NOT be called from interrupt context,
628 * because the bus read/write functions may wait for an interrupt
629 * to conclude the operation.
630 */
631int phy_modify(struct phy_device *phydev, u32 regnum, u16 mask, u16 set)
632{
633 int ret;
634
635 phy_lock_mdio_bus(phydev);
636 ret = __phy_modify(phydev, regnum, mask, set);
637 phy_unlock_mdio_bus(phydev);
638
639 return ret;
640}
641EXPORT_SYMBOL_GPL(phy_modify);
642
643/**
644 * __phy_modify_mmd_changed - Function for modifying a register on MMD
645 * @phydev: the phy_device struct
646 * @devad: the MMD containing register to modify
647 * @regnum: register number to modify
648 * @mask: bit mask of bits to clear
649 * @set: new value of bits set in mask to write to @regnum
650 *
651 * Unlocked helper function which allows a MMD register to be modified as
652 * new register value = (old register value & ~mask) | set
653 *
654 * Returns negative errno, 0 if there was no change, and 1 in case of change
655 */
656int __phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
657 u16 mask, u16 set)
658{
659 int new, ret;
660
661 ret = __phy_read_mmd(phydev, devad, regnum);
662 if (ret < 0)
663 return ret;
664
665 new = (ret & ~mask) | set;
666 if (new == ret)
667 return 0;
668
669 ret = __phy_write_mmd(phydev, devad, regnum, new);
670
671 return ret < 0 ? ret : 1;
672}
673EXPORT_SYMBOL_GPL(__phy_modify_mmd_changed);
674
675/**
676 * phy_modify_mmd_changed - Function for modifying a register on MMD
677 * @phydev: the phy_device struct
678 * @devad: the MMD containing register to modify
679 * @regnum: register number to modify
680 * @mask: bit mask of bits to clear
681 * @set: new value of bits set in mask to write to @regnum
682 *
683 * NOTE: MUST NOT be called from interrupt context,
684 * because the bus read/write functions may wait for an interrupt
685 * to conclude the operation.
686 *
687 * Returns negative errno, 0 if there was no change, and 1 in case of change
688 */
689int phy_modify_mmd_changed(struct phy_device *phydev, int devad, u32 regnum,
690 u16 mask, u16 set)
691{
692 int ret;
693
694 phy_lock_mdio_bus(phydev);
695 ret = __phy_modify_mmd_changed(phydev, devad, regnum, mask, set);
696 phy_unlock_mdio_bus(phydev);
697
698 return ret;
699}
700EXPORT_SYMBOL_GPL(phy_modify_mmd_changed);
701
702/**
703 * __phy_modify_mmd - Convenience function for modifying a register on MMD
704 * @phydev: the phy_device struct
705 * @devad: the MMD containing register to modify
706 * @regnum: register number to modify
707 * @mask: bit mask of bits to clear
708 * @set: new value of bits set in mask to write to @regnum
709 *
710 * NOTE: MUST NOT be called from interrupt context,
711 * because the bus read/write functions may wait for an interrupt
712 * to conclude the operation.
713 */
714int __phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
715 u16 mask, u16 set)
716{
717 int ret;
718
719 ret = __phy_modify_mmd_changed(phydev, devad, regnum, mask, set);
720
721 return ret < 0 ? ret : 0;
722}
723EXPORT_SYMBOL_GPL(__phy_modify_mmd);
724
725/**
726 * phy_modify_mmd - Convenience function for modifying a register on MMD
727 * @phydev: the phy_device struct
728 * @devad: the MMD containing register to modify
729 * @regnum: register number to modify
730 * @mask: bit mask of bits to clear
731 * @set: new value of bits set in mask to write to @regnum
732 *
733 * NOTE: MUST NOT be called from interrupt context,
734 * because the bus read/write functions may wait for an interrupt
735 * to conclude the operation.
736 */
737int phy_modify_mmd(struct phy_device *phydev, int devad, u32 regnum,
738 u16 mask, u16 set)
739{
740 int ret;
741
742 phy_lock_mdio_bus(phydev);
743 ret = __phy_modify_mmd(phydev, devad, regnum, mask, set);
744 phy_unlock_mdio_bus(phydev);
745
746 return ret;
747}
748EXPORT_SYMBOL_GPL(phy_modify_mmd);
749
750static int __phy_read_page(struct phy_device *phydev)
751{
752 if (WARN_ONCE(!phydev->drv->read_page, "read_page callback not available, PHY driver not loaded?\n"))
753 return -EOPNOTSUPP;
754
755 return phydev->drv->read_page(phydev);
756}
757
758static int __phy_write_page(struct phy_device *phydev, int page)
759{
760 if (WARN_ONCE(!phydev->drv->write_page, "write_page callback not available, PHY driver not loaded?\n"))
761 return -EOPNOTSUPP;
762
763 return phydev->drv->write_page(phydev, page);
764}
765
766/**
767 * phy_save_page() - take the bus lock and save the current page
768 * @phydev: a pointer to a &struct phy_device
769 *
770 * Take the MDIO bus lock, and return the current page number. On error,
771 * returns a negative errno. phy_restore_page() must always be called
772 * after this, irrespective of success or failure of this call.
773 */
774int phy_save_page(struct phy_device *phydev)
775{
776 phy_lock_mdio_bus(phydev);
777 return __phy_read_page(phydev);
778}
779EXPORT_SYMBOL_GPL(phy_save_page);
780
781/**
782 * phy_select_page() - take the bus lock, save the current page, and set a page
783 * @phydev: a pointer to a &struct phy_device
784 * @page: desired page
785 *
786 * Take the MDIO bus lock to protect against concurrent access, save the
787 * current PHY page, and set the current page. On error, returns a
788 * negative errno, otherwise returns the previous page number.
789 * phy_restore_page() must always be called after this, irrespective
790 * of success or failure of this call.
791 */
792int phy_select_page(struct phy_device *phydev, int page)
793{
794 int ret, oldpage;
795
796 oldpage = ret = phy_save_page(phydev);
797 if (ret < 0)
798 return ret;
799
800 if (oldpage != page) {
801 ret = __phy_write_page(phydev, page);
802 if (ret < 0)
803 return ret;
804 }
805
806 return oldpage;
807}
808EXPORT_SYMBOL_GPL(phy_select_page);
809
810/**
811 * phy_restore_page() - restore the page register and release the bus lock
812 * @phydev: a pointer to a &struct phy_device
813 * @oldpage: the old page, return value from phy_save_page() or phy_select_page()
814 * @ret: operation's return code
815 *
816 * Release the MDIO bus lock, restoring @oldpage if it is a valid page.
817 * This function propagates the earliest error code from the group of
818 * operations.
819 *
820 * Returns:
821 * @oldpage if it was a negative value, otherwise
822 * @ret if it was a negative errno value, otherwise
823 * phy_write_page()'s negative value if it were in error, otherwise
824 * @ret.
825 */
826int phy_restore_page(struct phy_device *phydev, int oldpage, int ret)
827{
828 int r;
829
830 if (oldpage >= 0) {
831 r = __phy_write_page(phydev, oldpage);
832
833 /* Propagate the operation return code if the page write
834 * was successful.
835 */
836 if (ret >= 0 && r < 0)
837 ret = r;
838 } else {
839 /* Propagate the phy page selection error code */
840 ret = oldpage;
841 }
842
843 phy_unlock_mdio_bus(phydev);
844
845 return ret;
846}
847EXPORT_SYMBOL_GPL(phy_restore_page);
848
849/**
850 * phy_read_paged() - Convenience function for reading a paged register
851 * @phydev: a pointer to a &struct phy_device
852 * @page: the page for the phy
853 * @regnum: register number
854 *
855 * Same rules as for phy_read().
856 */
857int phy_read_paged(struct phy_device *phydev, int page, u32 regnum)
858{
859 int ret = 0, oldpage;
860
861 oldpage = phy_select_page(phydev, page);
862 if (oldpage >= 0)
863 ret = __phy_read(phydev, regnum);
864
865 return phy_restore_page(phydev, oldpage, ret);
866}
867EXPORT_SYMBOL(phy_read_paged);
868
869/**
870 * phy_write_paged() - Convenience function for writing a paged register
871 * @phydev: a pointer to a &struct phy_device
872 * @page: the page for the phy
873 * @regnum: register number
874 * @val: value to write
875 *
876 * Same rules as for phy_write().
877 */
878int phy_write_paged(struct phy_device *phydev, int page, u32 regnum, u16 val)
879{
880 int ret = 0, oldpage;
881
882 oldpage = phy_select_page(phydev, page);
883 if (oldpage >= 0)
884 ret = __phy_write(phydev, regnum, val);
885
886 return phy_restore_page(phydev, oldpage, ret);
887}
888EXPORT_SYMBOL(phy_write_paged);
889
890/**
891 * phy_modify_paged_changed() - Function for modifying a paged register
892 * @phydev: a pointer to a &struct phy_device
893 * @page: the page for the phy
894 * @regnum: register number
895 * @mask: bit mask of bits to clear
896 * @set: bit mask of bits to set
897 *
898 * Returns negative errno, 0 if there was no change, and 1 in case of change
899 */
900int phy_modify_paged_changed(struct phy_device *phydev, int page, u32 regnum,
901 u16 mask, u16 set)
902{
903 int ret = 0, oldpage;
904
905 oldpage = phy_select_page(phydev, page);
906 if (oldpage >= 0)
907 ret = __phy_modify_changed(phydev, regnum, mask, set);
908
909 return phy_restore_page(phydev, oldpage, ret);
910}
911EXPORT_SYMBOL(phy_modify_paged_changed);
912
913/**
914 * phy_modify_paged() - Convenience function for modifying a paged register
915 * @phydev: a pointer to a &struct phy_device
916 * @page: the page for the phy
917 * @regnum: register number
918 * @mask: bit mask of bits to clear
919 * @set: bit mask of bits to set
920 *
921 * Same rules as for phy_read() and phy_write().
922 */
923int phy_modify_paged(struct phy_device *phydev, int page, u32 regnum,
924 u16 mask, u16 set)
925{
926 int ret = phy_modify_paged_changed(phydev, page, regnum, mask, set);
927
928 return ret < 0 ? ret : 0;
929}
930EXPORT_SYMBOL(phy_modify_paged);