Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Renesas R-Car GPIO Support
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 * Copyright (C) 2013 Magnus Damm
7 */
8
9#include <linux/err.h>
10#include <linux/gpio/driver.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
16#include <linux/module.h>
17#include <linux/of.h>
18#include <linux/pinctrl/consumer.h>
19#include <linux/platform_device.h>
20#include <linux/pm_runtime.h>
21#include <linux/spinlock.h>
22#include <linux/slab.h>
23
24struct gpio_rcar_bank_info {
25 u32 iointsel;
26 u32 inoutsel;
27 u32 outdt;
28 u32 posneg;
29 u32 edglevel;
30 u32 bothedge;
31 u32 intmsk;
32};
33
34struct gpio_rcar_info {
35 bool has_outdtsel;
36 bool has_both_edge_trigger;
37 bool has_always_in;
38 bool has_inen;
39};
40
41struct gpio_rcar_priv {
42 void __iomem *base;
43 raw_spinlock_t lock;
44 struct device *dev;
45 struct gpio_chip gpio_chip;
46 unsigned int irq_parent;
47 atomic_t wakeup_path;
48 struct gpio_rcar_info info;
49 struct gpio_rcar_bank_info bank_info;
50};
51
52#define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
53#define INOUTSEL 0x04 /* General Input/Output Switching Register */
54#define OUTDT 0x08 /* General Output Register */
55#define INDT 0x0c /* General Input Register */
56#define INTDT 0x10 /* Interrupt Display Register */
57#define INTCLR 0x14 /* Interrupt Clear Register */
58#define INTMSK 0x18 /* Interrupt Mask Register */
59#define MSKCLR 0x1c /* Interrupt Mask Clear Register */
60#define POSNEG 0x20 /* Positive/Negative Logic Select Register */
61#define EDGLEVEL 0x24 /* Edge/level Select Register */
62#define FILONOFF 0x28 /* Chattering Prevention On/Off Register */
63#define OUTDTSEL 0x40 /* Output Data Select Register */
64#define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
65#define INEN 0x50 /* General Input Enable Register */
66
67#define RCAR_MAX_GPIO_PER_BANK 32
68
69static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
70{
71 return ioread32(p->base + offs);
72}
73
74static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
75 u32 value)
76{
77 iowrite32(value, p->base + offs);
78}
79
80static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
81 int bit, bool value)
82{
83 u32 tmp = gpio_rcar_read(p, offs);
84
85 if (value)
86 tmp |= BIT(bit);
87 else
88 tmp &= ~BIT(bit);
89
90 gpio_rcar_write(p, offs, tmp);
91}
92
93static void gpio_rcar_irq_disable(struct irq_data *d)
94{
95 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
96 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
97 irq_hw_number_t hwirq = irqd_to_hwirq(d);
98
99 gpio_rcar_write(p, INTMSK, ~BIT(hwirq));
100 gpiochip_disable_irq(gc, hwirq);
101}
102
103static void gpio_rcar_irq_enable(struct irq_data *d)
104{
105 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
106 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
107 irq_hw_number_t hwirq = irqd_to_hwirq(d);
108
109 gpiochip_enable_irq(gc, hwirq);
110 gpio_rcar_write(p, MSKCLR, BIT(hwirq));
111}
112
113static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
114 unsigned int hwirq,
115 bool active_high_rising_edge,
116 bool level_trigger,
117 bool both)
118{
119 unsigned long flags;
120
121 /* follow steps in the GPIO documentation for
122 * "Setting Edge-Sensitive Interrupt Input Mode" and
123 * "Setting Level-Sensitive Interrupt Input Mode"
124 */
125
126 raw_spin_lock_irqsave(&p->lock, flags);
127
128 /* Configure positive or negative logic in POSNEG */
129 gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
130
131 /* Configure edge or level trigger in EDGLEVEL */
132 gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
133
134 /* Select one edge or both edges in BOTHEDGE */
135 if (p->info.has_both_edge_trigger)
136 gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
137
138 /* Select "Interrupt Input Mode" in IOINTSEL */
139 gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
140
141 /* Write INTCLR in case of edge trigger */
142 if (!level_trigger)
143 gpio_rcar_write(p, INTCLR, BIT(hwirq));
144
145 raw_spin_unlock_irqrestore(&p->lock, flags);
146}
147
148static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
149{
150 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
151 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
152 unsigned int hwirq = irqd_to_hwirq(d);
153
154 dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type);
155
156 switch (type & IRQ_TYPE_SENSE_MASK) {
157 case IRQ_TYPE_LEVEL_HIGH:
158 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
159 false);
160 break;
161 case IRQ_TYPE_LEVEL_LOW:
162 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
163 false);
164 break;
165 case IRQ_TYPE_EDGE_RISING:
166 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
167 false);
168 break;
169 case IRQ_TYPE_EDGE_FALLING:
170 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
171 false);
172 break;
173 case IRQ_TYPE_EDGE_BOTH:
174 if (!p->info.has_both_edge_trigger)
175 return -EINVAL;
176 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
177 true);
178 break;
179 default:
180 return -EINVAL;
181 }
182 return 0;
183}
184
185static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
186{
187 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
188 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
189 int error;
190
191 if (p->irq_parent) {
192 error = irq_set_irq_wake(p->irq_parent, on);
193 if (error) {
194 dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n",
195 p->irq_parent);
196 p->irq_parent = 0;
197 }
198 }
199
200 if (on)
201 atomic_inc(&p->wakeup_path);
202 else
203 atomic_dec(&p->wakeup_path);
204
205 return 0;
206}
207
208static const struct irq_chip gpio_rcar_irq_chip = {
209 .name = "gpio-rcar",
210 .irq_mask = gpio_rcar_irq_disable,
211 .irq_unmask = gpio_rcar_irq_enable,
212 .irq_set_type = gpio_rcar_irq_set_type,
213 .irq_set_wake = gpio_rcar_irq_set_wake,
214 .flags = IRQCHIP_IMMUTABLE | IRQCHIP_SET_TYPE_MASKED |
215 IRQCHIP_MASK_ON_SUSPEND,
216 GPIOCHIP_IRQ_RESOURCE_HELPERS,
217};
218
219static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
220{
221 struct gpio_rcar_priv *p = dev_id;
222 u32 pending;
223 unsigned int offset, irqs_handled = 0;
224
225 while ((pending = gpio_rcar_read(p, INTDT) &
226 gpio_rcar_read(p, INTMSK))) {
227 offset = __ffs(pending);
228 gpio_rcar_write(p, INTCLR, BIT(offset));
229 generic_handle_domain_irq(p->gpio_chip.irq.domain,
230 offset);
231 irqs_handled++;
232 }
233
234 return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
235}
236
237static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
238 unsigned int gpio,
239 bool output)
240{
241 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
242 unsigned long flags;
243
244 /* follow steps in the GPIO documentation for
245 * "Setting General Output Mode" and
246 * "Setting General Input Mode"
247 */
248
249 raw_spin_lock_irqsave(&p->lock, flags);
250
251 /* Configure positive logic in POSNEG */
252 gpio_rcar_modify_bit(p, POSNEG, gpio, false);
253
254 /* Select "General Input/Output Mode" in IOINTSEL */
255 gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
256
257 /* Select Input Mode or Output Mode in INOUTSEL */
258 gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
259
260 /* Select General Output Register to output data in OUTDTSEL */
261 if (p->info.has_outdtsel && output)
262 gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false);
263
264 raw_spin_unlock_irqrestore(&p->lock, flags);
265}
266
267static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
268{
269 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
270 int error;
271
272 error = pm_runtime_get_sync(p->dev);
273 if (error < 0) {
274 pm_runtime_put(p->dev);
275 return error;
276 }
277
278 error = pinctrl_gpio_request(chip, offset);
279 if (error)
280 pm_runtime_put(p->dev);
281
282 return error;
283}
284
285static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
286{
287 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
288
289 pinctrl_gpio_free(chip, offset);
290
291 /*
292 * Set the GPIO as an input to ensure that the next GPIO request won't
293 * drive the GPIO pin as an output.
294 */
295 gpio_rcar_config_general_input_output_mode(chip, offset, false);
296
297 pm_runtime_put(p->dev);
298}
299
300static int gpio_rcar_get_direction(struct gpio_chip *chip, unsigned int offset)
301{
302 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
303
304 if (gpio_rcar_read(p, INOUTSEL) & BIT(offset))
305 return GPIO_LINE_DIRECTION_OUT;
306
307 return GPIO_LINE_DIRECTION_IN;
308}
309
310static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
311{
312 gpio_rcar_config_general_input_output_mode(chip, offset, false);
313 return 0;
314}
315
316static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
317{
318 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
319 u32 bit = BIT(offset);
320
321 /*
322 * Before R-Car Gen3, INDT does not show correct pin state when
323 * configured as output, so use OUTDT in case of output pins
324 */
325 if (!p->info.has_always_in && (gpio_rcar_read(p, INOUTSEL) & bit))
326 return !!(gpio_rcar_read(p, OUTDT) & bit);
327 else
328 return !!(gpio_rcar_read(p, INDT) & bit);
329}
330
331static int gpio_rcar_get_multiple(struct gpio_chip *chip, unsigned long *mask,
332 unsigned long *bits)
333{
334 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
335 u32 bankmask, outputs, m, val = 0;
336 unsigned long flags;
337
338 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
339 if (chip->valid_mask)
340 bankmask &= chip->valid_mask[0];
341
342 if (!bankmask)
343 return 0;
344
345 if (p->info.has_always_in) {
346 bits[0] = gpio_rcar_read(p, INDT) & bankmask;
347 return 0;
348 }
349
350 raw_spin_lock_irqsave(&p->lock, flags);
351 outputs = gpio_rcar_read(p, INOUTSEL);
352 m = outputs & bankmask;
353 if (m)
354 val |= gpio_rcar_read(p, OUTDT) & m;
355
356 m = ~outputs & bankmask;
357 if (m)
358 val |= gpio_rcar_read(p, INDT) & m;
359 raw_spin_unlock_irqrestore(&p->lock, flags);
360
361 bits[0] = val;
362 return 0;
363}
364
365static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
366{
367 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
368 unsigned long flags;
369
370 raw_spin_lock_irqsave(&p->lock, flags);
371 gpio_rcar_modify_bit(p, OUTDT, offset, value);
372 raw_spin_unlock_irqrestore(&p->lock, flags);
373}
374
375static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
376 unsigned long *bits)
377{
378 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
379 unsigned long flags;
380 u32 val, bankmask;
381
382 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
383 if (chip->valid_mask)
384 bankmask &= chip->valid_mask[0];
385
386 if (!bankmask)
387 return;
388
389 raw_spin_lock_irqsave(&p->lock, flags);
390 val = gpio_rcar_read(p, OUTDT);
391 val &= ~bankmask;
392 val |= (bankmask & bits[0]);
393 gpio_rcar_write(p, OUTDT, val);
394 raw_spin_unlock_irqrestore(&p->lock, flags);
395}
396
397static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
398 int value)
399{
400 /* write GPIO value to output before selecting output mode of pin */
401 gpio_rcar_set(chip, offset, value);
402 gpio_rcar_config_general_input_output_mode(chip, offset, true);
403 return 0;
404}
405
406static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
407 .has_outdtsel = false,
408 .has_both_edge_trigger = false,
409 .has_always_in = false,
410 .has_inen = false,
411};
412
413static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
414 .has_outdtsel = true,
415 .has_both_edge_trigger = true,
416 .has_always_in = false,
417 .has_inen = false,
418};
419
420static const struct gpio_rcar_info gpio_rcar_info_gen3 = {
421 .has_outdtsel = true,
422 .has_both_edge_trigger = true,
423 .has_always_in = true,
424 .has_inen = false,
425};
426
427static const struct gpio_rcar_info gpio_rcar_info_gen4 = {
428 .has_outdtsel = true,
429 .has_both_edge_trigger = true,
430 .has_always_in = true,
431 .has_inen = true,
432};
433
434static const struct of_device_id gpio_rcar_of_table[] = {
435 {
436 .compatible = "renesas,gpio-r8a779a0",
437 .data = &gpio_rcar_info_gen4,
438 }, {
439 .compatible = "renesas,rcar-gen1-gpio",
440 .data = &gpio_rcar_info_gen1,
441 }, {
442 .compatible = "renesas,rcar-gen2-gpio",
443 .data = &gpio_rcar_info_gen2,
444 }, {
445 .compatible = "renesas,rcar-gen3-gpio",
446 .data = &gpio_rcar_info_gen3,
447 }, {
448 .compatible = "renesas,rcar-gen4-gpio",
449 .data = &gpio_rcar_info_gen4,
450 }, {
451 .compatible = "renesas,gpio-rcar",
452 .data = &gpio_rcar_info_gen1,
453 }, {
454 /* Terminator */
455 },
456};
457
458MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
459
460static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
461{
462 struct device_node *np = p->dev->of_node;
463 const struct gpio_rcar_info *info;
464 struct of_phandle_args args;
465 int ret;
466
467 info = of_device_get_match_data(p->dev);
468 p->info = *info;
469
470 ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
471 if (ret) {
472 *npins = RCAR_MAX_GPIO_PER_BANK;
473 } else {
474 *npins = args.args[2];
475 of_node_put(args.np);
476 }
477
478 if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
479 dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n",
480 *npins, RCAR_MAX_GPIO_PER_BANK);
481 *npins = RCAR_MAX_GPIO_PER_BANK;
482 }
483
484 return 0;
485}
486
487static void gpio_rcar_enable_inputs(struct gpio_rcar_priv *p)
488{
489 u32 mask = GENMASK(p->gpio_chip.ngpio - 1, 0);
490
491 /* Select "Input Enable" in INEN */
492 if (p->gpio_chip.valid_mask)
493 mask &= p->gpio_chip.valid_mask[0];
494 if (mask)
495 gpio_rcar_write(p, INEN, gpio_rcar_read(p, INEN) | mask);
496}
497
498static int gpio_rcar_probe(struct platform_device *pdev)
499{
500 struct gpio_rcar_priv *p;
501 struct gpio_chip *gpio_chip;
502 struct gpio_irq_chip *girq;
503 struct device *dev = &pdev->dev;
504 const char *name = dev_name(dev);
505 unsigned int npins;
506 int ret;
507
508 p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
509 if (!p)
510 return -ENOMEM;
511
512 p->dev = dev;
513 raw_spin_lock_init(&p->lock);
514
515 /* Get device configuration from DT node */
516 ret = gpio_rcar_parse_dt(p, &npins);
517 if (ret < 0)
518 return ret;
519
520 platform_set_drvdata(pdev, p);
521
522 pm_runtime_enable(dev);
523
524 ret = platform_get_irq(pdev, 0);
525 if (ret < 0)
526 goto err0;
527 p->irq_parent = ret;
528
529 p->base = devm_platform_ioremap_resource(pdev, 0);
530 if (IS_ERR(p->base)) {
531 ret = PTR_ERR(p->base);
532 goto err0;
533 }
534
535 gpio_chip = &p->gpio_chip;
536 gpio_chip->request = gpio_rcar_request;
537 gpio_chip->free = gpio_rcar_free;
538 gpio_chip->get_direction = gpio_rcar_get_direction;
539 gpio_chip->direction_input = gpio_rcar_direction_input;
540 gpio_chip->get = gpio_rcar_get;
541 gpio_chip->get_multiple = gpio_rcar_get_multiple;
542 gpio_chip->direction_output = gpio_rcar_direction_output;
543 gpio_chip->set = gpio_rcar_set;
544 gpio_chip->set_multiple = gpio_rcar_set_multiple;
545 gpio_chip->label = name;
546 gpio_chip->parent = dev;
547 gpio_chip->owner = THIS_MODULE;
548 gpio_chip->base = -1;
549 gpio_chip->ngpio = npins;
550
551 girq = &gpio_chip->irq;
552 gpio_irq_chip_set_chip(girq, &gpio_rcar_irq_chip);
553 /* This will let us handle the parent IRQ in the driver */
554 girq->parent_handler = NULL;
555 girq->num_parents = 0;
556 girq->parents = NULL;
557 girq->default_type = IRQ_TYPE_NONE;
558 girq->handler = handle_level_irq;
559
560 ret = gpiochip_add_data(gpio_chip, p);
561 if (ret) {
562 dev_err(dev, "failed to add GPIO controller\n");
563 goto err0;
564 }
565
566 irq_domain_set_pm_device(gpio_chip->irq.domain, dev);
567 ret = devm_request_irq(dev, p->irq_parent, gpio_rcar_irq_handler,
568 IRQF_SHARED, name, p);
569 if (ret) {
570 dev_err(dev, "failed to request IRQ\n");
571 goto err1;
572 }
573
574 if (p->info.has_inen) {
575 pm_runtime_get_sync(dev);
576 gpio_rcar_enable_inputs(p);
577 pm_runtime_put(dev);
578 }
579
580 dev_info(dev, "driving %d GPIOs\n", npins);
581
582 return 0;
583
584err1:
585 gpiochip_remove(gpio_chip);
586err0:
587 pm_runtime_disable(dev);
588 return ret;
589}
590
591static void gpio_rcar_remove(struct platform_device *pdev)
592{
593 struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
594
595 gpiochip_remove(&p->gpio_chip);
596
597 pm_runtime_disable(&pdev->dev);
598}
599
600#ifdef CONFIG_PM_SLEEP
601static int gpio_rcar_suspend(struct device *dev)
602{
603 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
604
605 p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL);
606 p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL);
607 p->bank_info.outdt = gpio_rcar_read(p, OUTDT);
608 p->bank_info.intmsk = gpio_rcar_read(p, INTMSK);
609 p->bank_info.posneg = gpio_rcar_read(p, POSNEG);
610 p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL);
611 if (p->info.has_both_edge_trigger)
612 p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE);
613
614 if (atomic_read(&p->wakeup_path))
615 device_set_wakeup_path(dev);
616
617 return 0;
618}
619
620static int gpio_rcar_resume(struct device *dev)
621{
622 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
623 unsigned int offset;
624 u32 mask;
625
626 for (offset = 0; offset < p->gpio_chip.ngpio; offset++) {
627 if (!gpiochip_line_is_valid(&p->gpio_chip, offset))
628 continue;
629
630 mask = BIT(offset);
631 /* I/O pin */
632 if (!(p->bank_info.iointsel & mask)) {
633 if (p->bank_info.inoutsel & mask)
634 gpio_rcar_direction_output(
635 &p->gpio_chip, offset,
636 !!(p->bank_info.outdt & mask));
637 else
638 gpio_rcar_direction_input(&p->gpio_chip,
639 offset);
640 } else {
641 /* Interrupt pin */
642 gpio_rcar_config_interrupt_input_mode(
643 p,
644 offset,
645 !(p->bank_info.posneg & mask),
646 !(p->bank_info.edglevel & mask),
647 !!(p->bank_info.bothedge & mask));
648
649 if (p->bank_info.intmsk & mask)
650 gpio_rcar_write(p, MSKCLR, mask);
651 }
652 }
653
654 if (p->info.has_inen)
655 gpio_rcar_enable_inputs(p);
656
657 return 0;
658}
659#endif /* CONFIG_PM_SLEEP*/
660
661static SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume);
662
663static struct platform_driver gpio_rcar_device_driver = {
664 .probe = gpio_rcar_probe,
665 .remove = gpio_rcar_remove,
666 .driver = {
667 .name = "gpio_rcar",
668 .pm = &gpio_rcar_pm_ops,
669 .of_match_table = gpio_rcar_of_table,
670 }
671};
672
673module_platform_driver(gpio_rcar_device_driver);
674
675MODULE_AUTHOR("Magnus Damm");
676MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
677MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Renesas R-Car GPIO Support
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 * Copyright (C) 2013 Magnus Damm
7 */
8
9#include <linux/err.h>
10#include <linux/gpio/driver.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
16#include <linux/module.h>
17#include <linux/of.h>
18#include <linux/of_device.h>
19#include <linux/pinctrl/consumer.h>
20#include <linux/platform_device.h>
21#include <linux/pm_runtime.h>
22#include <linux/spinlock.h>
23#include <linux/slab.h>
24
25struct gpio_rcar_bank_info {
26 u32 iointsel;
27 u32 inoutsel;
28 u32 outdt;
29 u32 posneg;
30 u32 edglevel;
31 u32 bothedge;
32 u32 intmsk;
33};
34
35struct gpio_rcar_info {
36 bool has_outdtsel;
37 bool has_both_edge_trigger;
38 bool has_always_in;
39 bool has_inen;
40};
41
42struct gpio_rcar_priv {
43 void __iomem *base;
44 spinlock_t lock;
45 struct device *dev;
46 struct gpio_chip gpio_chip;
47 struct irq_chip irq_chip;
48 unsigned int irq_parent;
49 atomic_t wakeup_path;
50 struct gpio_rcar_info info;
51 struct gpio_rcar_bank_info bank_info;
52};
53
54#define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
55#define INOUTSEL 0x04 /* General Input/Output Switching Register */
56#define OUTDT 0x08 /* General Output Register */
57#define INDT 0x0c /* General Input Register */
58#define INTDT 0x10 /* Interrupt Display Register */
59#define INTCLR 0x14 /* Interrupt Clear Register */
60#define INTMSK 0x18 /* Interrupt Mask Register */
61#define MSKCLR 0x1c /* Interrupt Mask Clear Register */
62#define POSNEG 0x20 /* Positive/Negative Logic Select Register */
63#define EDGLEVEL 0x24 /* Edge/level Select Register */
64#define FILONOFF 0x28 /* Chattering Prevention On/Off Register */
65#define OUTDTSEL 0x40 /* Output Data Select Register */
66#define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
67#define INEN 0x50 /* General Input Enable Register */
68
69#define RCAR_MAX_GPIO_PER_BANK 32
70
71static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
72{
73 return ioread32(p->base + offs);
74}
75
76static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
77 u32 value)
78{
79 iowrite32(value, p->base + offs);
80}
81
82static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
83 int bit, bool value)
84{
85 u32 tmp = gpio_rcar_read(p, offs);
86
87 if (value)
88 tmp |= BIT(bit);
89 else
90 tmp &= ~BIT(bit);
91
92 gpio_rcar_write(p, offs, tmp);
93}
94
95static void gpio_rcar_irq_disable(struct irq_data *d)
96{
97 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
98 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
99
100 gpio_rcar_write(p, INTMSK, ~BIT(irqd_to_hwirq(d)));
101}
102
103static void gpio_rcar_irq_enable(struct irq_data *d)
104{
105 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
106 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
107
108 gpio_rcar_write(p, MSKCLR, BIT(irqd_to_hwirq(d)));
109}
110
111static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
112 unsigned int hwirq,
113 bool active_high_rising_edge,
114 bool level_trigger,
115 bool both)
116{
117 unsigned long flags;
118
119 /* follow steps in the GPIO documentation for
120 * "Setting Edge-Sensitive Interrupt Input Mode" and
121 * "Setting Level-Sensitive Interrupt Input Mode"
122 */
123
124 spin_lock_irqsave(&p->lock, flags);
125
126 /* Configure positive or negative logic in POSNEG */
127 gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
128
129 /* Configure edge or level trigger in EDGLEVEL */
130 gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
131
132 /* Select one edge or both edges in BOTHEDGE */
133 if (p->info.has_both_edge_trigger)
134 gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
135
136 /* Select "Interrupt Input Mode" in IOINTSEL */
137 gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
138
139 /* Write INTCLR in case of edge trigger */
140 if (!level_trigger)
141 gpio_rcar_write(p, INTCLR, BIT(hwirq));
142
143 spin_unlock_irqrestore(&p->lock, flags);
144}
145
146static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
147{
148 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
149 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
150 unsigned int hwirq = irqd_to_hwirq(d);
151
152 dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type);
153
154 switch (type & IRQ_TYPE_SENSE_MASK) {
155 case IRQ_TYPE_LEVEL_HIGH:
156 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
157 false);
158 break;
159 case IRQ_TYPE_LEVEL_LOW:
160 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
161 false);
162 break;
163 case IRQ_TYPE_EDGE_RISING:
164 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
165 false);
166 break;
167 case IRQ_TYPE_EDGE_FALLING:
168 gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
169 false);
170 break;
171 case IRQ_TYPE_EDGE_BOTH:
172 if (!p->info.has_both_edge_trigger)
173 return -EINVAL;
174 gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
175 true);
176 break;
177 default:
178 return -EINVAL;
179 }
180 return 0;
181}
182
183static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
184{
185 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
186 struct gpio_rcar_priv *p = gpiochip_get_data(gc);
187 int error;
188
189 if (p->irq_parent) {
190 error = irq_set_irq_wake(p->irq_parent, on);
191 if (error) {
192 dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n",
193 p->irq_parent);
194 p->irq_parent = 0;
195 }
196 }
197
198 if (on)
199 atomic_inc(&p->wakeup_path);
200 else
201 atomic_dec(&p->wakeup_path);
202
203 return 0;
204}
205
206static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
207{
208 struct gpio_rcar_priv *p = dev_id;
209 u32 pending;
210 unsigned int offset, irqs_handled = 0;
211
212 while ((pending = gpio_rcar_read(p, INTDT) &
213 gpio_rcar_read(p, INTMSK))) {
214 offset = __ffs(pending);
215 gpio_rcar_write(p, INTCLR, BIT(offset));
216 generic_handle_irq(irq_find_mapping(p->gpio_chip.irq.domain,
217 offset));
218 irqs_handled++;
219 }
220
221 return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
222}
223
224static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
225 unsigned int gpio,
226 bool output)
227{
228 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
229 unsigned long flags;
230
231 /* follow steps in the GPIO documentation for
232 * "Setting General Output Mode" and
233 * "Setting General Input Mode"
234 */
235
236 spin_lock_irqsave(&p->lock, flags);
237
238 /* Configure positive logic in POSNEG */
239 gpio_rcar_modify_bit(p, POSNEG, gpio, false);
240
241 /* Select "General Input/Output Mode" in IOINTSEL */
242 gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
243
244 /* Select Input Mode or Output Mode in INOUTSEL */
245 gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
246
247 /* Select General Output Register to output data in OUTDTSEL */
248 if (p->info.has_outdtsel && output)
249 gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false);
250
251 spin_unlock_irqrestore(&p->lock, flags);
252}
253
254static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
255{
256 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
257 int error;
258
259 error = pm_runtime_get_sync(p->dev);
260 if (error < 0) {
261 pm_runtime_put(p->dev);
262 return error;
263 }
264
265 error = pinctrl_gpio_request(chip->base + offset);
266 if (error)
267 pm_runtime_put(p->dev);
268
269 return error;
270}
271
272static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
273{
274 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
275
276 pinctrl_gpio_free(chip->base + offset);
277
278 /*
279 * Set the GPIO as an input to ensure that the next GPIO request won't
280 * drive the GPIO pin as an output.
281 */
282 gpio_rcar_config_general_input_output_mode(chip, offset, false);
283
284 pm_runtime_put(p->dev);
285}
286
287static int gpio_rcar_get_direction(struct gpio_chip *chip, unsigned int offset)
288{
289 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
290
291 if (gpio_rcar_read(p, INOUTSEL) & BIT(offset))
292 return GPIO_LINE_DIRECTION_OUT;
293
294 return GPIO_LINE_DIRECTION_IN;
295}
296
297static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
298{
299 gpio_rcar_config_general_input_output_mode(chip, offset, false);
300 return 0;
301}
302
303static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
304{
305 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
306 u32 bit = BIT(offset);
307
308 /*
309 * Before R-Car Gen3, INDT does not show correct pin state when
310 * configured as output, so use OUTDT in case of output pins
311 */
312 if (!p->info.has_always_in && (gpio_rcar_read(p, INOUTSEL) & bit))
313 return !!(gpio_rcar_read(p, OUTDT) & bit);
314 else
315 return !!(gpio_rcar_read(p, INDT) & bit);
316}
317
318static int gpio_rcar_get_multiple(struct gpio_chip *chip, unsigned long *mask,
319 unsigned long *bits)
320{
321 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
322 u32 bankmask, outputs, m, val = 0;
323 unsigned long flags;
324
325 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
326 if (chip->valid_mask)
327 bankmask &= chip->valid_mask[0];
328
329 if (!bankmask)
330 return 0;
331
332 if (p->info.has_always_in) {
333 bits[0] = gpio_rcar_read(p, INDT) & bankmask;
334 return 0;
335 }
336
337 spin_lock_irqsave(&p->lock, flags);
338 outputs = gpio_rcar_read(p, INOUTSEL);
339 m = outputs & bankmask;
340 if (m)
341 val |= gpio_rcar_read(p, OUTDT) & m;
342
343 m = ~outputs & bankmask;
344 if (m)
345 val |= gpio_rcar_read(p, INDT) & m;
346 spin_unlock_irqrestore(&p->lock, flags);
347
348 bits[0] = val;
349 return 0;
350}
351
352static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
353{
354 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
355 unsigned long flags;
356
357 spin_lock_irqsave(&p->lock, flags);
358 gpio_rcar_modify_bit(p, OUTDT, offset, value);
359 spin_unlock_irqrestore(&p->lock, flags);
360}
361
362static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
363 unsigned long *bits)
364{
365 struct gpio_rcar_priv *p = gpiochip_get_data(chip);
366 unsigned long flags;
367 u32 val, bankmask;
368
369 bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
370 if (chip->valid_mask)
371 bankmask &= chip->valid_mask[0];
372
373 if (!bankmask)
374 return;
375
376 spin_lock_irqsave(&p->lock, flags);
377 val = gpio_rcar_read(p, OUTDT);
378 val &= ~bankmask;
379 val |= (bankmask & bits[0]);
380 gpio_rcar_write(p, OUTDT, val);
381 spin_unlock_irqrestore(&p->lock, flags);
382}
383
384static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
385 int value)
386{
387 /* write GPIO value to output before selecting output mode of pin */
388 gpio_rcar_set(chip, offset, value);
389 gpio_rcar_config_general_input_output_mode(chip, offset, true);
390 return 0;
391}
392
393static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
394 .has_outdtsel = false,
395 .has_both_edge_trigger = false,
396 .has_always_in = false,
397 .has_inen = false,
398};
399
400static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
401 .has_outdtsel = true,
402 .has_both_edge_trigger = true,
403 .has_always_in = false,
404 .has_inen = false,
405};
406
407static const struct gpio_rcar_info gpio_rcar_info_gen3 = {
408 .has_outdtsel = true,
409 .has_both_edge_trigger = true,
410 .has_always_in = true,
411 .has_inen = false,
412};
413
414static const struct gpio_rcar_info gpio_rcar_info_v3u = {
415 .has_outdtsel = true,
416 .has_both_edge_trigger = true,
417 .has_always_in = true,
418 .has_inen = true,
419};
420
421static const struct of_device_id gpio_rcar_of_table[] = {
422 {
423 .compatible = "renesas,gpio-r8a779a0",
424 .data = &gpio_rcar_info_v3u,
425 }, {
426 .compatible = "renesas,rcar-gen1-gpio",
427 .data = &gpio_rcar_info_gen1,
428 }, {
429 .compatible = "renesas,rcar-gen2-gpio",
430 .data = &gpio_rcar_info_gen2,
431 }, {
432 .compatible = "renesas,rcar-gen3-gpio",
433 .data = &gpio_rcar_info_gen3,
434 }, {
435 .compatible = "renesas,gpio-rcar",
436 .data = &gpio_rcar_info_gen1,
437 }, {
438 /* Terminator */
439 },
440};
441
442MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
443
444static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
445{
446 struct device_node *np = p->dev->of_node;
447 const struct gpio_rcar_info *info;
448 struct of_phandle_args args;
449 int ret;
450
451 info = of_device_get_match_data(p->dev);
452 p->info = *info;
453
454 ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
455 *npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
456
457 if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
458 dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n",
459 *npins, RCAR_MAX_GPIO_PER_BANK);
460 *npins = RCAR_MAX_GPIO_PER_BANK;
461 }
462
463 return 0;
464}
465
466static void gpio_rcar_enable_inputs(struct gpio_rcar_priv *p)
467{
468 u32 mask = GENMASK(p->gpio_chip.ngpio - 1, 0);
469
470 /* Select "Input Enable" in INEN */
471 if (p->gpio_chip.valid_mask)
472 mask &= p->gpio_chip.valid_mask[0];
473 if (mask)
474 gpio_rcar_write(p, INEN, gpio_rcar_read(p, INEN) | mask);
475}
476
477static int gpio_rcar_probe(struct platform_device *pdev)
478{
479 struct gpio_rcar_priv *p;
480 struct resource *irq;
481 struct gpio_chip *gpio_chip;
482 struct irq_chip *irq_chip;
483 struct gpio_irq_chip *girq;
484 struct device *dev = &pdev->dev;
485 const char *name = dev_name(dev);
486 unsigned int npins;
487 int ret;
488
489 p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
490 if (!p)
491 return -ENOMEM;
492
493 p->dev = dev;
494 spin_lock_init(&p->lock);
495
496 /* Get device configuration from DT node */
497 ret = gpio_rcar_parse_dt(p, &npins);
498 if (ret < 0)
499 return ret;
500
501 platform_set_drvdata(pdev, p);
502
503 pm_runtime_enable(dev);
504
505 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
506 if (!irq) {
507 dev_err(dev, "missing IRQ\n");
508 ret = -EINVAL;
509 goto err0;
510 }
511
512 p->base = devm_platform_ioremap_resource(pdev, 0);
513 if (IS_ERR(p->base)) {
514 ret = PTR_ERR(p->base);
515 goto err0;
516 }
517
518 gpio_chip = &p->gpio_chip;
519 gpio_chip->request = gpio_rcar_request;
520 gpio_chip->free = gpio_rcar_free;
521 gpio_chip->get_direction = gpio_rcar_get_direction;
522 gpio_chip->direction_input = gpio_rcar_direction_input;
523 gpio_chip->get = gpio_rcar_get;
524 gpio_chip->get_multiple = gpio_rcar_get_multiple;
525 gpio_chip->direction_output = gpio_rcar_direction_output;
526 gpio_chip->set = gpio_rcar_set;
527 gpio_chip->set_multiple = gpio_rcar_set_multiple;
528 gpio_chip->label = name;
529 gpio_chip->parent = dev;
530 gpio_chip->owner = THIS_MODULE;
531 gpio_chip->base = -1;
532 gpio_chip->ngpio = npins;
533
534 irq_chip = &p->irq_chip;
535 irq_chip->name = "gpio-rcar";
536 irq_chip->parent_device = dev;
537 irq_chip->irq_mask = gpio_rcar_irq_disable;
538 irq_chip->irq_unmask = gpio_rcar_irq_enable;
539 irq_chip->irq_set_type = gpio_rcar_irq_set_type;
540 irq_chip->irq_set_wake = gpio_rcar_irq_set_wake;
541 irq_chip->flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_MASK_ON_SUSPEND;
542
543 girq = &gpio_chip->irq;
544 girq->chip = irq_chip;
545 /* This will let us handle the parent IRQ in the driver */
546 girq->parent_handler = NULL;
547 girq->num_parents = 0;
548 girq->parents = NULL;
549 girq->default_type = IRQ_TYPE_NONE;
550 girq->handler = handle_level_irq;
551
552 ret = gpiochip_add_data(gpio_chip, p);
553 if (ret) {
554 dev_err(dev, "failed to add GPIO controller\n");
555 goto err0;
556 }
557
558 p->irq_parent = irq->start;
559 if (devm_request_irq(dev, irq->start, gpio_rcar_irq_handler,
560 IRQF_SHARED, name, p)) {
561 dev_err(dev, "failed to request IRQ\n");
562 ret = -ENOENT;
563 goto err1;
564 }
565
566 if (p->info.has_inen) {
567 pm_runtime_get_sync(p->dev);
568 gpio_rcar_enable_inputs(p);
569 pm_runtime_put(p->dev);
570 }
571
572 dev_info(dev, "driving %d GPIOs\n", npins);
573
574 return 0;
575
576err1:
577 gpiochip_remove(gpio_chip);
578err0:
579 pm_runtime_disable(dev);
580 return ret;
581}
582
583static int gpio_rcar_remove(struct platform_device *pdev)
584{
585 struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
586
587 gpiochip_remove(&p->gpio_chip);
588
589 pm_runtime_disable(&pdev->dev);
590 return 0;
591}
592
593#ifdef CONFIG_PM_SLEEP
594static int gpio_rcar_suspend(struct device *dev)
595{
596 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
597
598 p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL);
599 p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL);
600 p->bank_info.outdt = gpio_rcar_read(p, OUTDT);
601 p->bank_info.intmsk = gpio_rcar_read(p, INTMSK);
602 p->bank_info.posneg = gpio_rcar_read(p, POSNEG);
603 p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL);
604 if (p->info.has_both_edge_trigger)
605 p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE);
606
607 if (atomic_read(&p->wakeup_path))
608 device_set_wakeup_path(dev);
609
610 return 0;
611}
612
613static int gpio_rcar_resume(struct device *dev)
614{
615 struct gpio_rcar_priv *p = dev_get_drvdata(dev);
616 unsigned int offset;
617 u32 mask;
618
619 for (offset = 0; offset < p->gpio_chip.ngpio; offset++) {
620 if (!gpiochip_line_is_valid(&p->gpio_chip, offset))
621 continue;
622
623 mask = BIT(offset);
624 /* I/O pin */
625 if (!(p->bank_info.iointsel & mask)) {
626 if (p->bank_info.inoutsel & mask)
627 gpio_rcar_direction_output(
628 &p->gpio_chip, offset,
629 !!(p->bank_info.outdt & mask));
630 else
631 gpio_rcar_direction_input(&p->gpio_chip,
632 offset);
633 } else {
634 /* Interrupt pin */
635 gpio_rcar_config_interrupt_input_mode(
636 p,
637 offset,
638 !(p->bank_info.posneg & mask),
639 !(p->bank_info.edglevel & mask),
640 !!(p->bank_info.bothedge & mask));
641
642 if (p->bank_info.intmsk & mask)
643 gpio_rcar_write(p, MSKCLR, mask);
644 }
645 }
646
647 if (p->info.has_inen)
648 gpio_rcar_enable_inputs(p);
649
650 return 0;
651}
652#endif /* CONFIG_PM_SLEEP*/
653
654static SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume);
655
656static struct platform_driver gpio_rcar_device_driver = {
657 .probe = gpio_rcar_probe,
658 .remove = gpio_rcar_remove,
659 .driver = {
660 .name = "gpio_rcar",
661 .pm = &gpio_rcar_pm_ops,
662 .of_match_table = of_match_ptr(gpio_rcar_of_table),
663 }
664};
665
666module_platform_driver(gpio_rcar_device_driver);
667
668MODULE_AUTHOR("Magnus Damm");
669MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
670MODULE_LICENSE("GPL v2");