Linux Audio

Check our new training course

Loading...
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0+
   2/*
   3 * Driver for the National Semiconductor DP83640 PHYTER
   4 *
   5 * Copyright (C) 2010 OMICRON electronics GmbH
 
 
 
 
 
 
 
 
 
 
 
 
 
 
   6 */
   7
   8#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
   9
  10#include <linux/crc32.h>
  11#include <linux/ethtool.h>
  12#include <linux/kernel.h>
  13#include <linux/list.h>
  14#include <linux/mii.h>
  15#include <linux/module.h>
  16#include <linux/net_tstamp.h>
  17#include <linux/netdevice.h>
  18#include <linux/if_vlan.h>
  19#include <linux/phy.h>
  20#include <linux/ptp_classify.h>
  21#include <linux/ptp_clock_kernel.h>
  22
  23#include "dp83640_reg.h"
  24
  25#define DP83640_PHY_ID	0x20005ce1
  26#define PAGESEL		0x13
  27#define MAX_RXTS	64
  28#define N_EXT_TS	6
  29#define N_PER_OUT	7
  30#define PSF_PTPVER	2
  31#define PSF_EVNT	0x4000
  32#define PSF_RX		0x2000
  33#define PSF_TX		0x1000
  34#define EXT_EVENT	1
  35#define CAL_EVENT	7
  36#define CAL_TRIGGER	1
  37#define DP83640_N_PINS	12
  38
  39#define MII_DP83640_MICR 0x11
  40#define MII_DP83640_MISR 0x12
  41
  42#define MII_DP83640_MICR_OE 0x1
  43#define MII_DP83640_MICR_IE 0x2
  44
  45#define MII_DP83640_MISR_RHF_INT_EN 0x01
  46#define MII_DP83640_MISR_FHF_INT_EN 0x02
  47#define MII_DP83640_MISR_ANC_INT_EN 0x04
  48#define MII_DP83640_MISR_DUP_INT_EN 0x08
  49#define MII_DP83640_MISR_SPD_INT_EN 0x10
  50#define MII_DP83640_MISR_LINK_INT_EN 0x20
  51#define MII_DP83640_MISR_ED_INT_EN 0x40
  52#define MII_DP83640_MISR_LQ_INT_EN 0x80
  53#define MII_DP83640_MISR_ANC_INT 0x400
  54#define MII_DP83640_MISR_DUP_INT 0x800
  55#define MII_DP83640_MISR_SPD_INT 0x1000
  56#define MII_DP83640_MISR_LINK_INT 0x2000
  57#define MII_DP83640_MISR_INT_MASK (MII_DP83640_MISR_ANC_INT |\
  58				   MII_DP83640_MISR_DUP_INT |\
  59				   MII_DP83640_MISR_SPD_INT |\
  60				   MII_DP83640_MISR_LINK_INT)
  61
  62/* phyter seems to miss the mark by 16 ns */
  63#define ADJTIME_FIX	16
  64
  65#define SKB_TIMESTAMP_TIMEOUT	2 /* jiffies */
  66
  67#if defined(__BIG_ENDIAN)
  68#define ENDIAN_FLAG	0
  69#elif defined(__LITTLE_ENDIAN)
  70#define ENDIAN_FLAG	PSF_ENDIAN
  71#endif
  72
  73struct dp83640_skb_info {
  74	int ptp_type;
  75	unsigned long tmo;
  76};
  77
  78struct phy_rxts {
  79	u16 ns_lo;   /* ns[15:0] */
  80	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  81	u16 sec_lo;  /* sec[15:0] */
  82	u16 sec_hi;  /* sec[31:16] */
  83	u16 seqid;   /* sequenceId[15:0] */
  84	u16 msgtype; /* messageType[3:0], hash[11:0] */
  85};
  86
  87struct phy_txts {
  88	u16 ns_lo;   /* ns[15:0] */
  89	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  90	u16 sec_lo;  /* sec[15:0] */
  91	u16 sec_hi;  /* sec[31:16] */
  92};
  93
  94struct rxts {
  95	struct list_head list;
  96	unsigned long tmo;
  97	u64 ns;
  98	u16 seqid;
  99	u8  msgtype;
 100	u16 hash;
 101};
 102
 103struct dp83640_clock;
 104
 105struct dp83640_private {
 106	struct list_head list;
 107	struct dp83640_clock *clock;
 108	struct phy_device *phydev;
 109	struct mii_timestamper mii_ts;
 110	struct delayed_work ts_work;
 111	int hwts_tx_en;
 112	int hwts_rx_en;
 113	int layer;
 114	int version;
 115	/* remember state of cfg0 during calibration */
 116	int cfg0;
 117	/* remember the last event time stamp */
 118	struct phy_txts edata;
 119	/* list of rx timestamps */
 120	struct list_head rxts;
 121	struct list_head rxpool;
 122	struct rxts rx_pool_data[MAX_RXTS];
 123	/* protects above three fields from concurrent access */
 124	spinlock_t rx_lock;
 125	/* queues of incoming and outgoing packets */
 126	struct sk_buff_head rx_queue;
 127	struct sk_buff_head tx_queue;
 128};
 129
 130struct dp83640_clock {
 131	/* keeps the instance in the 'phyter_clocks' list */
 132	struct list_head list;
 133	/* we create one clock instance per MII bus */
 134	struct mii_bus *bus;
 135	/* protects extended registers from concurrent access */
 136	struct mutex extreg_lock;
 137	/* remembers which page was last selected */
 138	int page;
 139	/* our advertised capabilities */
 140	struct ptp_clock_info caps;
 141	/* protects the three fields below from concurrent access */
 142	struct mutex clock_lock;
 143	/* the one phyter from which we shall read */
 144	struct dp83640_private *chosen;
 145	/* list of the other attached phyters, not chosen */
 146	struct list_head phylist;
 147	/* reference to our PTP hardware clock */
 148	struct ptp_clock *ptp_clock;
 149};
 150
 151/* globals */
 152
 153enum {
 154	CALIBRATE_GPIO,
 155	PEROUT_GPIO,
 156	EXTTS0_GPIO,
 157	EXTTS1_GPIO,
 158	EXTTS2_GPIO,
 159	EXTTS3_GPIO,
 160	EXTTS4_GPIO,
 161	EXTTS5_GPIO,
 162	GPIO_TABLE_SIZE
 163};
 164
 165static int chosen_phy = -1;
 166static ushort gpio_tab[GPIO_TABLE_SIZE] = {
 167	1, 2, 3, 4, 8, 9, 10, 11
 168};
 169
 170module_param(chosen_phy, int, 0444);
 171module_param_array(gpio_tab, ushort, NULL, 0444);
 172
 173MODULE_PARM_DESC(chosen_phy,
 174	"The address of the PHY to use for the ancillary clock features");
 175MODULE_PARM_DESC(gpio_tab,
 176	"Which GPIO line to use for which purpose: cal,perout,extts1,...,extts6");
 177
 178static void dp83640_gpio_defaults(struct ptp_pin_desc *pd)
 179{
 180	int i, index;
 181
 182	for (i = 0; i < DP83640_N_PINS; i++) {
 183		snprintf(pd[i].name, sizeof(pd[i].name), "GPIO%d", 1 + i);
 184		pd[i].index = i;
 185	}
 186
 187	for (i = 0; i < GPIO_TABLE_SIZE; i++) {
 188		if (gpio_tab[i] < 1 || gpio_tab[i] > DP83640_N_PINS) {
 189			pr_err("gpio_tab[%d]=%hu out of range", i, gpio_tab[i]);
 190			return;
 191		}
 192	}
 193
 194	index = gpio_tab[CALIBRATE_GPIO] - 1;
 195	pd[index].func = PTP_PF_PHYSYNC;
 196	pd[index].chan = 0;
 197
 198	index = gpio_tab[PEROUT_GPIO] - 1;
 199	pd[index].func = PTP_PF_PEROUT;
 200	pd[index].chan = 0;
 201
 202	for (i = EXTTS0_GPIO; i < GPIO_TABLE_SIZE; i++) {
 203		index = gpio_tab[i] - 1;
 204		pd[index].func = PTP_PF_EXTTS;
 205		pd[index].chan = i - EXTTS0_GPIO;
 206	}
 207}
 208
 209/* a list of clocks and a mutex to protect it */
 210static LIST_HEAD(phyter_clocks);
 211static DEFINE_MUTEX(phyter_clocks_lock);
 212
 213static void rx_timestamp_work(struct work_struct *work);
 214
 215/* extended register access functions */
 216
 217#define BROADCAST_ADDR 31
 218
 219static inline int broadcast_write(struct phy_device *phydev, u32 regnum,
 220				  u16 val)
 221{
 222	return mdiobus_write(phydev->mdio.bus, BROADCAST_ADDR, regnum, val);
 223}
 224
 225/* Caller must hold extreg_lock. */
 226static int ext_read(struct phy_device *phydev, int page, u32 regnum)
 227{
 228	struct dp83640_private *dp83640 = phydev->priv;
 229	int val;
 230
 231	if (dp83640->clock->page != page) {
 232		broadcast_write(phydev, PAGESEL, page);
 233		dp83640->clock->page = page;
 234	}
 235	val = phy_read(phydev, regnum);
 236
 237	return val;
 238}
 239
 240/* Caller must hold extreg_lock. */
 241static void ext_write(int broadcast, struct phy_device *phydev,
 242		      int page, u32 regnum, u16 val)
 243{
 244	struct dp83640_private *dp83640 = phydev->priv;
 245
 246	if (dp83640->clock->page != page) {
 247		broadcast_write(phydev, PAGESEL, page);
 248		dp83640->clock->page = page;
 249	}
 250	if (broadcast)
 251		broadcast_write(phydev, regnum, val);
 252	else
 253		phy_write(phydev, regnum, val);
 254}
 255
 256/* Caller must hold extreg_lock. */
 257static int tdr_write(int bc, struct phy_device *dev,
 258		     const struct timespec64 *ts, u16 cmd)
 259{
 260	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0]  */
 261	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16);   /* ns[31:16] */
 262	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
 263	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16);    /* sec[31:16]*/
 264
 265	ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
 266
 267	return 0;
 268}
 269
 270/* convert phy timestamps into driver timestamps */
 271
 272static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
 273{
 274	u32 sec;
 275
 276	sec = p->sec_lo;
 277	sec |= p->sec_hi << 16;
 278
 279	rxts->ns = p->ns_lo;
 280	rxts->ns |= (p->ns_hi & 0x3fff) << 16;
 281	rxts->ns += ((u64)sec) * 1000000000ULL;
 282	rxts->seqid = p->seqid;
 283	rxts->msgtype = (p->msgtype >> 12) & 0xf;
 284	rxts->hash = p->msgtype & 0x0fff;
 285	rxts->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
 286}
 287
 288static u64 phy2txts(struct phy_txts *p)
 289{
 290	u64 ns;
 291	u32 sec;
 292
 293	sec = p->sec_lo;
 294	sec |= p->sec_hi << 16;
 295
 296	ns = p->ns_lo;
 297	ns |= (p->ns_hi & 0x3fff) << 16;
 298	ns += ((u64)sec) * 1000000000ULL;
 299
 300	return ns;
 301}
 302
 303static int periodic_output(struct dp83640_clock *clock,
 304			   struct ptp_clock_request *clkreq, bool on,
 305			   int trigger)
 306{
 307	struct dp83640_private *dp83640 = clock->chosen;
 308	struct phy_device *phydev = dp83640->phydev;
 309	u32 sec, nsec, pwidth;
 310	u16 gpio, ptp_trig, val;
 311
 312	if (on) {
 313		gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PEROUT,
 314					trigger);
 315		if (gpio < 1)
 316			return -EINVAL;
 317	} else {
 318		gpio = 0;
 319	}
 320
 321	ptp_trig = TRIG_WR |
 322		(trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT |
 323		(gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT |
 324		TRIG_PER |
 325		TRIG_PULSE;
 326
 327	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 328
 329	if (!on) {
 330		val |= TRIG_DIS;
 331		mutex_lock(&clock->extreg_lock);
 332		ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 333		ext_write(0, phydev, PAGE4, PTP_CTL, val);
 334		mutex_unlock(&clock->extreg_lock);
 335		return 0;
 336	}
 337
 338	sec = clkreq->perout.start.sec;
 339	nsec = clkreq->perout.start.nsec;
 340	pwidth = clkreq->perout.period.sec * 1000000000UL;
 341	pwidth += clkreq->perout.period.nsec;
 342	pwidth /= 2;
 343
 344	mutex_lock(&clock->extreg_lock);
 345
 346	ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 347
 348	/*load trigger*/
 349	val |= TRIG_LOAD;
 350	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 351	ext_write(0, phydev, PAGE4, PTP_TDR, nsec & 0xffff);   /* ns[15:0] */
 352	ext_write(0, phydev, PAGE4, PTP_TDR, nsec >> 16);      /* ns[31:16] */
 353	ext_write(0, phydev, PAGE4, PTP_TDR, sec & 0xffff);    /* sec[15:0] */
 354	ext_write(0, phydev, PAGE4, PTP_TDR, sec >> 16);       /* sec[31:16] */
 355	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff); /* ns[15:0] */
 356	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);    /* ns[31:16] */
 357	/* Triggers 0 and 1 has programmable pulsewidth2 */
 358	if (trigger < 2) {
 359		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff);
 360		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);
 361	}
 362
 363	/*enable trigger*/
 364	val &= ~TRIG_LOAD;
 365	val |= TRIG_EN;
 366	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 367
 368	mutex_unlock(&clock->extreg_lock);
 369	return 0;
 370}
 371
 372/* ptp clock methods */
 373
 374static int ptp_dp83640_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
 375{
 376	struct dp83640_clock *clock =
 377		container_of(ptp, struct dp83640_clock, caps);
 378	struct phy_device *phydev = clock->chosen->phydev;
 379	u64 rate;
 380	int neg_adj = 0;
 381	u16 hi, lo;
 382
 383	if (scaled_ppm < 0) {
 384		neg_adj = 1;
 385		scaled_ppm = -scaled_ppm;
 386	}
 387	rate = scaled_ppm;
 388	rate <<= 13;
 389	rate = div_u64(rate, 15625);
 390
 391	hi = (rate >> 16) & PTP_RATE_HI_MASK;
 392	if (neg_adj)
 393		hi |= PTP_RATE_DIR;
 394
 395	lo = rate & 0xffff;
 396
 397	mutex_lock(&clock->extreg_lock);
 398
 399	ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
 400	ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
 401
 402	mutex_unlock(&clock->extreg_lock);
 403
 404	return 0;
 405}
 406
 407static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
 408{
 409	struct dp83640_clock *clock =
 410		container_of(ptp, struct dp83640_clock, caps);
 411	struct phy_device *phydev = clock->chosen->phydev;
 412	struct timespec64 ts;
 413	int err;
 414
 415	delta += ADJTIME_FIX;
 416
 417	ts = ns_to_timespec64(delta);
 418
 419	mutex_lock(&clock->extreg_lock);
 420
 421	err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
 422
 423	mutex_unlock(&clock->extreg_lock);
 424
 425	return err;
 426}
 427
 428static int ptp_dp83640_gettime(struct ptp_clock_info *ptp,
 429			       struct timespec64 *ts)
 430{
 431	struct dp83640_clock *clock =
 432		container_of(ptp, struct dp83640_clock, caps);
 433	struct phy_device *phydev = clock->chosen->phydev;
 434	unsigned int val[4];
 435
 436	mutex_lock(&clock->extreg_lock);
 437
 438	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
 439
 440	val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
 441	val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
 442	val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
 443	val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
 444
 445	mutex_unlock(&clock->extreg_lock);
 446
 447	ts->tv_nsec = val[0] | (val[1] << 16);
 448	ts->tv_sec  = val[2] | (val[3] << 16);
 449
 450	return 0;
 451}
 452
 453static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
 454			       const struct timespec64 *ts)
 455{
 456	struct dp83640_clock *clock =
 457		container_of(ptp, struct dp83640_clock, caps);
 458	struct phy_device *phydev = clock->chosen->phydev;
 459	int err;
 460
 461	mutex_lock(&clock->extreg_lock);
 462
 463	err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
 464
 465	mutex_unlock(&clock->extreg_lock);
 466
 467	return err;
 468}
 469
 470static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
 471			      struct ptp_clock_request *rq, int on)
 472{
 473	struct dp83640_clock *clock =
 474		container_of(ptp, struct dp83640_clock, caps);
 475	struct phy_device *phydev = clock->chosen->phydev;
 476	unsigned int index;
 477	u16 evnt, event_num, gpio_num;
 478
 479	switch (rq->type) {
 480	case PTP_CLK_REQ_EXTTS:
 481		/* Reject requests with unsupported flags */
 482		if (rq->extts.flags & ~(PTP_ENABLE_FEATURE |
 483					PTP_RISING_EDGE |
 484					PTP_FALLING_EDGE |
 485					PTP_STRICT_FLAGS))
 486			return -EOPNOTSUPP;
 487
 488		/* Reject requests to enable time stamping on both edges. */
 489		if ((rq->extts.flags & PTP_STRICT_FLAGS) &&
 490		    (rq->extts.flags & PTP_ENABLE_FEATURE) &&
 491		    (rq->extts.flags & PTP_EXTTS_EDGES) == PTP_EXTTS_EDGES)
 492			return -EOPNOTSUPP;
 493
 494		index = rq->extts.index;
 495		if (index >= N_EXT_TS)
 496			return -EINVAL;
 497		event_num = EXT_EVENT + index;
 498		evnt = EVNT_WR | (event_num & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 499		if (on) {
 500			gpio_num = 1 + ptp_find_pin(clock->ptp_clock,
 501						    PTP_PF_EXTTS, index);
 502			if (gpio_num < 1)
 503				return -EINVAL;
 504			evnt |= (gpio_num & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 505			if (rq->extts.flags & PTP_FALLING_EDGE)
 506				evnt |= EVNT_FALL;
 507			else
 508				evnt |= EVNT_RISE;
 509		}
 510		mutex_lock(&clock->extreg_lock);
 511		ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
 512		mutex_unlock(&clock->extreg_lock);
 513		return 0;
 514
 515	case PTP_CLK_REQ_PEROUT:
 516		/* Reject requests with unsupported flags */
 517		if (rq->perout.flags)
 518			return -EOPNOTSUPP;
 519		if (rq->perout.index >= N_PER_OUT)
 520			return -EINVAL;
 521		return periodic_output(clock, rq, on, rq->perout.index);
 522
 523	default:
 524		break;
 525	}
 526
 527	return -EOPNOTSUPP;
 528}
 529
 530static int ptp_dp83640_verify(struct ptp_clock_info *ptp, unsigned int pin,
 531			      enum ptp_pin_function func, unsigned int chan)
 532{
 533	struct dp83640_clock *clock =
 534		container_of(ptp, struct dp83640_clock, caps);
 535
 536	if (clock->caps.pin_config[pin].func == PTP_PF_PHYSYNC &&
 537	    !list_empty(&clock->phylist))
 538		return 1;
 539
 540	if (func == PTP_PF_PHYSYNC)
 541		return 1;
 542
 543	return 0;
 544}
 545
 546static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
 547static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
 548
 549static void enable_status_frames(struct phy_device *phydev, bool on)
 550{
 551	struct dp83640_private *dp83640 = phydev->priv;
 552	struct dp83640_clock *clock = dp83640->clock;
 553	u16 cfg0 = 0, ver;
 554
 555	if (on)
 556		cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
 557
 558	ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
 559
 560	mutex_lock(&clock->extreg_lock);
 561
 562	ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
 563	ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
 564
 565	mutex_unlock(&clock->extreg_lock);
 566
 567	if (!phydev->attached_dev) {
 568		phydev_warn(phydev,
 569			    "expected to find an attached netdevice\n");
 570		return;
 571	}
 572
 573	if (on) {
 574		if (dev_mc_add(phydev->attached_dev, status_frame_dst))
 575			phydev_warn(phydev, "failed to add mc address\n");
 576	} else {
 577		if (dev_mc_del(phydev->attached_dev, status_frame_dst))
 578			phydev_warn(phydev, "failed to delete mc address\n");
 579	}
 580}
 581
 582static bool is_status_frame(struct sk_buff *skb, int type)
 583{
 584	struct ethhdr *h = eth_hdr(skb);
 585
 586	if (PTP_CLASS_V2_L2 == type &&
 587	    !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
 588		return true;
 589	else
 590		return false;
 591}
 592
 593static int expired(struct rxts *rxts)
 594{
 595	return time_after(jiffies, rxts->tmo);
 596}
 597
 598/* Caller must hold rx_lock. */
 599static void prune_rx_ts(struct dp83640_private *dp83640)
 600{
 601	struct list_head *this, *next;
 602	struct rxts *rxts;
 603
 604	list_for_each_safe(this, next, &dp83640->rxts) {
 605		rxts = list_entry(this, struct rxts, list);
 606		if (expired(rxts)) {
 607			list_del_init(&rxts->list);
 608			list_add(&rxts->list, &dp83640->rxpool);
 609		}
 610	}
 611}
 612
 613/* synchronize the phyters so they act as one clock */
 614
 615static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
 616{
 617	int val;
 618
 619	phy_write(phydev, PAGESEL, 0);
 620	val = phy_read(phydev, PHYCR2);
 621	if (on)
 622		val |= BC_WRITE;
 623	else
 624		val &= ~BC_WRITE;
 625	phy_write(phydev, PHYCR2, val);
 626	phy_write(phydev, PAGESEL, init_page);
 627}
 628
 629static void recalibrate(struct dp83640_clock *clock)
 630{
 631	s64 now, diff;
 632	struct phy_txts event_ts;
 633	struct timespec64 ts;
 
 634	struct dp83640_private *tmp;
 635	struct phy_device *master = clock->chosen->phydev;
 636	u16 cal_gpio, cfg0, evnt, ptp_trig, trigger, val;
 637
 638	trigger = CAL_TRIGGER;
 639	cal_gpio = 1 + ptp_find_pin_unlocked(clock->ptp_clock, PTP_PF_PHYSYNC, 0);
 640	if (cal_gpio < 1) {
 641		pr_err("PHY calibration pin not available - PHY is not calibrated.");
 642		return;
 643	}
 644
 645	mutex_lock(&clock->extreg_lock);
 646
 647	/*
 648	 * enable broadcast, disable status frames, enable ptp clock
 649	 */
 650	list_for_each_entry(tmp, &clock->phylist, list) {
 
 651		enable_broadcast(tmp->phydev, clock->page, 1);
 652		tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
 653		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
 654		ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
 655	}
 656	enable_broadcast(master, clock->page, 1);
 657	cfg0 = ext_read(master, PAGE5, PSF_CFG0);
 658	ext_write(0, master, PAGE5, PSF_CFG0, 0);
 659	ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
 660
 661	/*
 662	 * enable an event timestamp
 663	 */
 664	evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
 665	evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 666	evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 667
 668	list_for_each_entry(tmp, &clock->phylist, list)
 
 669		ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
 
 670	ext_write(0, master, PAGE5, PTP_EVNT, evnt);
 671
 672	/*
 673	 * configure a trigger
 674	 */
 675	ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
 676	ptp_trig |= (trigger  & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
 677	ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
 678	ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
 679
 680	/* load trigger */
 681	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 682	val |= TRIG_LOAD;
 683	ext_write(0, master, PAGE4, PTP_CTL, val);
 684
 685	/* enable trigger */
 686	val &= ~TRIG_LOAD;
 687	val |= TRIG_EN;
 688	ext_write(0, master, PAGE4, PTP_CTL, val);
 689
 690	/* disable trigger */
 691	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 692	val |= TRIG_DIS;
 693	ext_write(0, master, PAGE4, PTP_CTL, val);
 694
 695	/*
 696	 * read out and correct offsets
 697	 */
 698	val = ext_read(master, PAGE4, PTP_STS);
 699	phydev_info(master, "master PTP_STS  0x%04hx\n", val);
 700	val = ext_read(master, PAGE4, PTP_ESTS);
 701	phydev_info(master, "master PTP_ESTS 0x%04hx\n", val);
 702	event_ts.ns_lo  = ext_read(master, PAGE4, PTP_EDATA);
 703	event_ts.ns_hi  = ext_read(master, PAGE4, PTP_EDATA);
 704	event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
 705	event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
 706	now = phy2txts(&event_ts);
 707
 708	list_for_each_entry(tmp, &clock->phylist, list) {
 
 709		val = ext_read(tmp->phydev, PAGE4, PTP_STS);
 710		phydev_info(tmp->phydev, "slave  PTP_STS  0x%04hx\n", val);
 711		val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
 712		phydev_info(tmp->phydev, "slave  PTP_ESTS 0x%04hx\n", val);
 713		event_ts.ns_lo  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 714		event_ts.ns_hi  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 715		event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 716		event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 717		diff = now - (s64) phy2txts(&event_ts);
 718		phydev_info(tmp->phydev, "slave offset %lld nanoseconds\n",
 719			    diff);
 720		diff += ADJTIME_FIX;
 721		ts = ns_to_timespec64(diff);
 722		tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
 723	}
 724
 725	/*
 726	 * restore status frames
 727	 */
 728	list_for_each_entry(tmp, &clock->phylist, list)
 
 729		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
 
 730	ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
 731
 732	mutex_unlock(&clock->extreg_lock);
 733}
 734
 735/* time stamping methods */
 736
 737static inline u16 exts_chan_to_edata(int ch)
 738{
 739	return 1 << ((ch + EXT_EVENT) * 2);
 740}
 741
 742static int decode_evnt(struct dp83640_private *dp83640,
 743		       void *data, int len, u16 ests)
 744{
 745	struct phy_txts *phy_txts;
 746	struct ptp_clock_event event;
 747	int i, parsed;
 748	int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
 749	u16 ext_status = 0;
 750
 751	/* calculate length of the event timestamp status message */
 752	if (ests & MULT_EVNT)
 753		parsed = (words + 2) * sizeof(u16);
 754	else
 755		parsed = (words + 1) * sizeof(u16);
 756
 757	/* check if enough data is available */
 758	if (len < parsed)
 759		return len;
 760
 761	if (ests & MULT_EVNT) {
 762		ext_status = *(u16 *) data;
 763		data += sizeof(ext_status);
 764	}
 765
 766	phy_txts = data;
 767
 768	switch (words) {
 769	case 3:
 770		dp83640->edata.sec_hi = phy_txts->sec_hi;
 771		fallthrough;
 772	case 2:
 773		dp83640->edata.sec_lo = phy_txts->sec_lo;
 774		fallthrough;
 775	case 1:
 776		dp83640->edata.ns_hi = phy_txts->ns_hi;
 777		fallthrough;
 778	case 0:
 779		dp83640->edata.ns_lo = phy_txts->ns_lo;
 780	}
 781
 782	if (!ext_status) {
 783		i = ((ests >> EVNT_NUM_SHIFT) & EVNT_NUM_MASK) - EXT_EVENT;
 784		ext_status = exts_chan_to_edata(i);
 785	}
 786
 787	event.type = PTP_CLOCK_EXTTS;
 788	event.timestamp = phy2txts(&dp83640->edata);
 789
 790	/* Compensate for input path and synchronization delays */
 791	event.timestamp -= 35;
 792
 793	for (i = 0; i < N_EXT_TS; i++) {
 794		if (ext_status & exts_chan_to_edata(i)) {
 795			event.index = i;
 796			ptp_clock_event(dp83640->clock->ptp_clock, &event);
 797		}
 798	}
 799
 800	return parsed;
 801}
 802
 
 803#define DP83640_PACKET_HASH_LEN		10
 804
 805static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
 806{
 807	struct ptp_header *hdr;
 808	u8 msgtype;
 809	u16 seqid;
 810	u16 hash;
 811
 812	/* check sequenceID, messageType, 12 bit hash of offset 20-29 */
 813
 814	hdr = ptp_parse_header(skb, type);
 815	if (!hdr)
 
 
 
 
 
 
 
 
 
 
 
 
 816		return 0;
 
 817
 818	msgtype = ptp_get_msgtype(hdr, type);
 
 819
 820	if (rxts->msgtype != (msgtype & 0xf))
 
 
 
 
 821		return 0;
 822
 823	seqid = be16_to_cpu(hdr->sequence_id);
 824	if (rxts->seqid != seqid)
 825		return 0;
 826
 827	hash = ether_crc(DP83640_PACKET_HASH_LEN,
 828			 (unsigned char *)&hdr->source_port_identity) >> 20;
 829	if (rxts->hash != hash)
 830		return 0;
 831
 832	return 1;
 833}
 834
 835static void decode_rxts(struct dp83640_private *dp83640,
 836			struct phy_rxts *phy_rxts)
 837{
 838	struct rxts *rxts;
 839	struct skb_shared_hwtstamps *shhwtstamps = NULL;
 840	struct sk_buff *skb;
 841	unsigned long flags;
 842	u8 overflow;
 843
 844	overflow = (phy_rxts->ns_hi >> 14) & 0x3;
 845	if (overflow)
 846		pr_debug("rx timestamp queue overflow, count %d\n", overflow);
 847
 848	spin_lock_irqsave(&dp83640->rx_lock, flags);
 849
 850	prune_rx_ts(dp83640);
 851
 852	if (list_empty(&dp83640->rxpool)) {
 853		pr_debug("rx timestamp pool is empty\n");
 854		goto out;
 855	}
 856	rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
 857	list_del_init(&rxts->list);
 858	phy2rxts(phy_rxts, rxts);
 859
 860	spin_lock(&dp83640->rx_queue.lock);
 861	skb_queue_walk(&dp83640->rx_queue, skb) {
 862		struct dp83640_skb_info *skb_info;
 863
 864		skb_info = (struct dp83640_skb_info *)skb->cb;
 865		if (match(skb, skb_info->ptp_type, rxts)) {
 866			__skb_unlink(skb, &dp83640->rx_queue);
 867			shhwtstamps = skb_hwtstamps(skb);
 868			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
 869			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
 
 870			list_add(&rxts->list, &dp83640->rxpool);
 871			break;
 872		}
 873	}
 874	spin_unlock(&dp83640->rx_queue.lock);
 875
 876	if (!shhwtstamps)
 877		list_add_tail(&rxts->list, &dp83640->rxts);
 878out:
 879	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
 880
 881	if (shhwtstamps)
 882		netif_rx(skb);
 883}
 884
 885static void decode_txts(struct dp83640_private *dp83640,
 886			struct phy_txts *phy_txts)
 887{
 888	struct skb_shared_hwtstamps shhwtstamps;
 889	struct dp83640_skb_info *skb_info;
 890	struct sk_buff *skb;
 891	u8 overflow;
 892	u64 ns;
 
 893
 894	/* We must already have the skb that triggered this. */
 895again:
 896	skb = skb_dequeue(&dp83640->tx_queue);
 
 897	if (!skb) {
 898		pr_debug("have timestamp but tx_queue empty\n");
 899		return;
 900	}
 901
 902	overflow = (phy_txts->ns_hi >> 14) & 0x3;
 903	if (overflow) {
 904		pr_debug("tx timestamp queue overflow, count %d\n", overflow);
 905		while (skb) {
 906			kfree_skb(skb);
 907			skb = skb_dequeue(&dp83640->tx_queue);
 908		}
 909		return;
 910	}
 911	skb_info = (struct dp83640_skb_info *)skb->cb;
 912	if (time_after(jiffies, skb_info->tmo)) {
 913		kfree_skb(skb);
 914		goto again;
 915	}
 916
 917	ns = phy2txts(phy_txts);
 918	memset(&shhwtstamps, 0, sizeof(shhwtstamps));
 919	shhwtstamps.hwtstamp = ns_to_ktime(ns);
 920	skb_complete_tx_timestamp(skb, &shhwtstamps);
 921}
 922
 923static void decode_status_frame(struct dp83640_private *dp83640,
 924				struct sk_buff *skb)
 925{
 926	struct phy_rxts *phy_rxts;
 927	struct phy_txts *phy_txts;
 928	u8 *ptr;
 929	int len, size;
 930	u16 ests, type;
 931
 932	ptr = skb->data + 2;
 933
 934	for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
 935
 936		type = *(u16 *)ptr;
 937		ests = type & 0x0fff;
 938		type = type & 0xf000;
 939		len -= sizeof(type);
 940		ptr += sizeof(type);
 941
 942		if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
 943
 944			phy_rxts = (struct phy_rxts *) ptr;
 945			decode_rxts(dp83640, phy_rxts);
 946			size = sizeof(*phy_rxts);
 947
 948		} else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
 949
 950			phy_txts = (struct phy_txts *) ptr;
 951			decode_txts(dp83640, phy_txts);
 952			size = sizeof(*phy_txts);
 953
 954		} else if (PSF_EVNT == type) {
 955
 956			size = decode_evnt(dp83640, ptr, len, ests);
 957
 958		} else {
 959			size = 0;
 960			break;
 961		}
 962		ptr += size;
 963	}
 964}
 965
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 966static void dp83640_free_clocks(void)
 967{
 968	struct dp83640_clock *clock;
 969	struct list_head *this, *next;
 970
 971	mutex_lock(&phyter_clocks_lock);
 972
 973	list_for_each_safe(this, next, &phyter_clocks) {
 974		clock = list_entry(this, struct dp83640_clock, list);
 975		if (!list_empty(&clock->phylist)) {
 976			pr_warn("phy list non-empty while unloading\n");
 977			BUG();
 978		}
 979		list_del(&clock->list);
 980		mutex_destroy(&clock->extreg_lock);
 981		mutex_destroy(&clock->clock_lock);
 982		put_device(&clock->bus->dev);
 983		kfree(clock->caps.pin_config);
 984		kfree(clock);
 985	}
 986
 987	mutex_unlock(&phyter_clocks_lock);
 988}
 989
 990static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
 991{
 992	INIT_LIST_HEAD(&clock->list);
 993	clock->bus = bus;
 994	mutex_init(&clock->extreg_lock);
 995	mutex_init(&clock->clock_lock);
 996	INIT_LIST_HEAD(&clock->phylist);
 997	clock->caps.owner = THIS_MODULE;
 998	sprintf(clock->caps.name, "dp83640 timer");
 999	clock->caps.max_adj	= 1953124;
1000	clock->caps.n_alarm	= 0;
1001	clock->caps.n_ext_ts	= N_EXT_TS;
1002	clock->caps.n_per_out	= N_PER_OUT;
1003	clock->caps.n_pins	= DP83640_N_PINS;
1004	clock->caps.pps		= 0;
1005	clock->caps.adjfine	= ptp_dp83640_adjfine;
1006	clock->caps.adjtime	= ptp_dp83640_adjtime;
1007	clock->caps.gettime64	= ptp_dp83640_gettime;
1008	clock->caps.settime64	= ptp_dp83640_settime;
1009	clock->caps.enable	= ptp_dp83640_enable;
1010	clock->caps.verify	= ptp_dp83640_verify;
1011	/*
1012	 * Convert the module param defaults into a dynamic pin configuration.
1013	 */
1014	dp83640_gpio_defaults(clock->caps.pin_config);
1015	/*
1016	 * Get a reference to this bus instance.
1017	 */
1018	get_device(&bus->dev);
1019}
1020
1021static int choose_this_phy(struct dp83640_clock *clock,
1022			   struct phy_device *phydev)
1023{
1024	if (chosen_phy == -1 && !clock->chosen)
1025		return 1;
1026
1027	if (chosen_phy == phydev->mdio.addr)
1028		return 1;
1029
1030	return 0;
1031}
1032
1033static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
1034{
1035	if (clock)
1036		mutex_lock(&clock->clock_lock);
1037	return clock;
1038}
1039
1040/*
1041 * Look up and lock a clock by bus instance.
1042 * If there is no clock for this bus, then create it first.
1043 */
1044static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
1045{
1046	struct dp83640_clock *clock = NULL, *tmp;
1047	struct list_head *this;
1048
1049	mutex_lock(&phyter_clocks_lock);
1050
1051	list_for_each(this, &phyter_clocks) {
1052		tmp = list_entry(this, struct dp83640_clock, list);
1053		if (tmp->bus == bus) {
1054			clock = tmp;
1055			break;
1056		}
1057	}
1058	if (clock)
1059		goto out;
1060
1061	clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
1062	if (!clock)
1063		goto out;
1064
1065	clock->caps.pin_config = kcalloc(DP83640_N_PINS,
1066					 sizeof(struct ptp_pin_desc),
1067					 GFP_KERNEL);
1068	if (!clock->caps.pin_config) {
1069		kfree(clock);
1070		clock = NULL;
1071		goto out;
1072	}
1073	dp83640_clock_init(clock, bus);
1074	list_add_tail(&clock->list, &phyter_clocks);
1075out:
1076	mutex_unlock(&phyter_clocks_lock);
1077
1078	return dp83640_clock_get(clock);
1079}
1080
1081static void dp83640_clock_put(struct dp83640_clock *clock)
1082{
1083	mutex_unlock(&clock->clock_lock);
1084}
1085
1086static int dp83640_soft_reset(struct phy_device *phydev)
1087{
1088	int ret;
 
 
1089
1090	ret = genphy_soft_reset(phydev);
1091	if (ret < 0)
1092		return ret;
1093
1094	/* From DP83640 datasheet: "Software driver code must wait 3 us
1095	 * following a software reset before allowing further serial MII
1096	 * operations with the DP83640."
1097	 */
1098	udelay(10);		/* Taking udelay inaccuracy into account */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1099
 
1100	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1101}
1102
1103static int dp83640_config_init(struct phy_device *phydev)
1104{
1105	struct dp83640_private *dp83640 = phydev->priv;
1106	struct dp83640_clock *clock = dp83640->clock;
1107
1108	if (clock->chosen && !list_empty(&clock->phylist))
1109		recalibrate(clock);
1110	else {
1111		mutex_lock(&clock->extreg_lock);
1112		enable_broadcast(phydev, clock->page, 1);
1113		mutex_unlock(&clock->extreg_lock);
1114	}
1115
1116	enable_status_frames(phydev, true);
1117
1118	mutex_lock(&clock->extreg_lock);
1119	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
1120	mutex_unlock(&clock->extreg_lock);
1121
1122	return 0;
1123}
1124
1125static int dp83640_ack_interrupt(struct phy_device *phydev)
1126{
1127	int err = phy_read(phydev, MII_DP83640_MISR);
1128
1129	if (err < 0)
1130		return err;
1131
1132	return 0;
1133}
1134
1135static int dp83640_config_intr(struct phy_device *phydev)
1136{
1137	int micr;
1138	int misr;
1139	int err;
1140
1141	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
1142		err = dp83640_ack_interrupt(phydev);
1143		if (err)
1144			return err;
1145
1146		misr = phy_read(phydev, MII_DP83640_MISR);
1147		if (misr < 0)
1148			return misr;
1149		misr |=
1150			(MII_DP83640_MISR_ANC_INT_EN |
1151			MII_DP83640_MISR_DUP_INT_EN |
1152			MII_DP83640_MISR_SPD_INT_EN |
1153			MII_DP83640_MISR_LINK_INT_EN);
1154		err = phy_write(phydev, MII_DP83640_MISR, misr);
1155		if (err < 0)
1156			return err;
1157
1158		micr = phy_read(phydev, MII_DP83640_MICR);
1159		if (micr < 0)
1160			return micr;
1161		micr |=
1162			(MII_DP83640_MICR_OE |
1163			MII_DP83640_MICR_IE);
1164		return phy_write(phydev, MII_DP83640_MICR, micr);
1165	} else {
1166		micr = phy_read(phydev, MII_DP83640_MICR);
1167		if (micr < 0)
1168			return micr;
1169		micr &=
1170			~(MII_DP83640_MICR_OE |
1171			MII_DP83640_MICR_IE);
1172		err = phy_write(phydev, MII_DP83640_MICR, micr);
1173		if (err < 0)
1174			return err;
1175
1176		misr = phy_read(phydev, MII_DP83640_MISR);
1177		if (misr < 0)
1178			return misr;
1179		misr &=
1180			~(MII_DP83640_MISR_ANC_INT_EN |
1181			MII_DP83640_MISR_DUP_INT_EN |
1182			MII_DP83640_MISR_SPD_INT_EN |
1183			MII_DP83640_MISR_LINK_INT_EN);
1184		err = phy_write(phydev, MII_DP83640_MISR, misr);
1185		if (err)
1186			return err;
1187
1188		return dp83640_ack_interrupt(phydev);
1189	}
1190}
1191
1192static irqreturn_t dp83640_handle_interrupt(struct phy_device *phydev)
1193{
1194	int irq_status;
1195
1196	irq_status = phy_read(phydev, MII_DP83640_MISR);
1197	if (irq_status < 0) {
1198		phy_error(phydev);
1199		return IRQ_NONE;
1200	}
1201
1202	if (!(irq_status & MII_DP83640_MISR_INT_MASK))
1203		return IRQ_NONE;
1204
1205	phy_trigger_machine(phydev);
1206
1207	return IRQ_HANDLED;
1208}
1209
1210static int dp83640_hwtstamp(struct mii_timestamper *mii_ts,
1211			    struct kernel_hwtstamp_config *cfg,
1212			    struct netlink_ext_ack *extack)
1213{
1214	struct dp83640_private *dp83640 =
1215		container_of(mii_ts, struct dp83640_private, mii_ts);
1216	u16 txcfg0, rxcfg0;
1217
1218	if (cfg->tx_type < 0 || cfg->tx_type > HWTSTAMP_TX_ONESTEP_SYNC)
1219		return -ERANGE;
1220
1221	dp83640->hwts_tx_en = cfg->tx_type;
1222
1223	switch (cfg->rx_filter) {
1224	case HWTSTAMP_FILTER_NONE:
1225		dp83640->hwts_rx_en = 0;
1226		dp83640->layer = 0;
1227		dp83640->version = 0;
1228		break;
1229	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1230	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1231	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1232		dp83640->hwts_rx_en = 1;
1233		dp83640->layer = PTP_CLASS_L4;
1234		dp83640->version = PTP_CLASS_V1;
1235		cfg->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
1236		break;
1237	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1238	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1239	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1240		dp83640->hwts_rx_en = 1;
1241		dp83640->layer = PTP_CLASS_L4;
1242		dp83640->version = PTP_CLASS_V2;
1243		cfg->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
1244		break;
1245	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1246	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1247	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1248		dp83640->hwts_rx_en = 1;
1249		dp83640->layer = PTP_CLASS_L2;
1250		dp83640->version = PTP_CLASS_V2;
1251		cfg->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
1252		break;
1253	case HWTSTAMP_FILTER_PTP_V2_EVENT:
1254	case HWTSTAMP_FILTER_PTP_V2_SYNC:
1255	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1256		dp83640->hwts_rx_en = 1;
1257		dp83640->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
1258		dp83640->version = PTP_CLASS_V2;
1259		cfg->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
1260		break;
1261	default:
1262		return -ERANGE;
1263	}
1264
1265	txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1266	rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1267
1268	if (dp83640->layer & PTP_CLASS_L2) {
1269		txcfg0 |= TX_L2_EN;
1270		rxcfg0 |= RX_L2_EN;
1271	}
1272	if (dp83640->layer & PTP_CLASS_L4) {
1273		txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
1274		rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
1275	}
1276
1277	if (dp83640->hwts_tx_en)
1278		txcfg0 |= TX_TS_EN;
1279
1280	if (dp83640->hwts_tx_en == HWTSTAMP_TX_ONESTEP_SYNC)
1281		txcfg0 |= SYNC_1STEP | CHK_1STEP;
1282
1283	if (dp83640->hwts_rx_en)
1284		rxcfg0 |= RX_TS_EN;
1285
1286	mutex_lock(&dp83640->clock->extreg_lock);
1287
1288	ext_write(0, dp83640->phydev, PAGE5, PTP_TXCFG0, txcfg0);
1289	ext_write(0, dp83640->phydev, PAGE5, PTP_RXCFG0, rxcfg0);
1290
1291	mutex_unlock(&dp83640->clock->extreg_lock);
1292
1293	return 0;
1294}
1295
1296static void rx_timestamp_work(struct work_struct *work)
1297{
1298	struct dp83640_private *dp83640 =
1299		container_of(work, struct dp83640_private, ts_work.work);
1300	struct sk_buff *skb;
1301
1302	/* Deliver expired packets. */
1303	while ((skb = skb_dequeue(&dp83640->rx_queue))) {
1304		struct dp83640_skb_info *skb_info;
1305
1306		skb_info = (struct dp83640_skb_info *)skb->cb;
1307		if (!time_after(jiffies, skb_info->tmo)) {
1308			skb_queue_head(&dp83640->rx_queue, skb);
1309			break;
1310		}
1311
1312		netif_rx(skb);
1313	}
1314
1315	if (!skb_queue_empty(&dp83640->rx_queue))
1316		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1317}
1318
1319static bool dp83640_rxtstamp(struct mii_timestamper *mii_ts,
1320			     struct sk_buff *skb, int type)
1321{
1322	struct dp83640_private *dp83640 =
1323		container_of(mii_ts, struct dp83640_private, mii_ts);
1324	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1325	struct list_head *this, *next;
1326	struct rxts *rxts;
1327	struct skb_shared_hwtstamps *shhwtstamps = NULL;
1328	unsigned long flags;
1329
1330	if (is_status_frame(skb, type)) {
1331		decode_status_frame(dp83640, skb);
1332		kfree_skb(skb);
1333		return true;
1334	}
1335
1336	if (!dp83640->hwts_rx_en)
1337		return false;
1338
1339	if ((type & dp83640->version) == 0 || (type & dp83640->layer) == 0)
1340		return false;
1341
1342	spin_lock_irqsave(&dp83640->rx_lock, flags);
1343	prune_rx_ts(dp83640);
1344	list_for_each_safe(this, next, &dp83640->rxts) {
1345		rxts = list_entry(this, struct rxts, list);
1346		if (match(skb, type, rxts)) {
1347			shhwtstamps = skb_hwtstamps(skb);
1348			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
1349			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
 
1350			list_del_init(&rxts->list);
1351			list_add(&rxts->list, &dp83640->rxpool);
1352			break;
1353		}
1354	}
1355	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
1356
1357	if (!shhwtstamps) {
1358		skb_info->ptp_type = type;
1359		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1360		skb_queue_tail(&dp83640->rx_queue, skb);
1361		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1362	} else {
1363		netif_rx(skb);
1364	}
1365
1366	return true;
1367}
1368
1369static void dp83640_txtstamp(struct mii_timestamper *mii_ts,
1370			     struct sk_buff *skb, int type)
1371{
1372	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1373	struct dp83640_private *dp83640 =
1374		container_of(mii_ts, struct dp83640_private, mii_ts);
1375
1376	switch (dp83640->hwts_tx_en) {
1377
1378	case HWTSTAMP_TX_ONESTEP_SYNC:
1379		if (ptp_msg_is_sync(skb, type)) {
1380			kfree_skb(skb);
1381			return;
1382		}
1383		fallthrough;
1384	case HWTSTAMP_TX_ON:
1385		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1386		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1387		skb_queue_tail(&dp83640->tx_queue, skb);
1388		break;
1389
1390	case HWTSTAMP_TX_OFF:
1391	default:
1392		kfree_skb(skb);
1393		break;
1394	}
1395}
1396
1397static int dp83640_ts_info(struct mii_timestamper *mii_ts,
1398			   struct kernel_ethtool_ts_info *info)
1399{
1400	struct dp83640_private *dp83640 =
1401		container_of(mii_ts, struct dp83640_private, mii_ts);
1402
1403	info->so_timestamping =
1404		SOF_TIMESTAMPING_TX_HARDWARE |
1405		SOF_TIMESTAMPING_RX_HARDWARE |
1406		SOF_TIMESTAMPING_RAW_HARDWARE;
1407	info->phc_index = ptp_clock_index(dp83640->clock->ptp_clock);
1408	info->tx_types =
1409		(1 << HWTSTAMP_TX_OFF) |
1410		(1 << HWTSTAMP_TX_ON) |
1411		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
1412	info->rx_filters =
1413		(1 << HWTSTAMP_FILTER_NONE) |
1414		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
1415		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
1416		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1417		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1418	return 0;
1419}
1420
1421static int dp83640_probe(struct phy_device *phydev)
1422{
1423	struct dp83640_clock *clock;
1424	struct dp83640_private *dp83640;
1425	int err = -ENOMEM, i;
1426
1427	if (phydev->mdio.addr == BROADCAST_ADDR)
1428		return 0;
1429
1430	clock = dp83640_clock_get_bus(phydev->mdio.bus);
1431	if (!clock)
1432		goto no_clock;
1433
1434	dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
1435	if (!dp83640)
1436		goto no_memory;
1437
1438	dp83640->phydev = phydev;
1439	dp83640->mii_ts.rxtstamp = dp83640_rxtstamp;
1440	dp83640->mii_ts.txtstamp = dp83640_txtstamp;
1441	dp83640->mii_ts.hwtstamp = dp83640_hwtstamp;
1442	dp83640->mii_ts.ts_info  = dp83640_ts_info;
1443
1444	INIT_DELAYED_WORK(&dp83640->ts_work, rx_timestamp_work);
1445	INIT_LIST_HEAD(&dp83640->rxts);
1446	INIT_LIST_HEAD(&dp83640->rxpool);
1447	for (i = 0; i < MAX_RXTS; i++)
1448		list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
1449
1450	/* Timestamp selected by default to keep legacy API */
1451	phydev->default_timestamp = true;
1452	phydev->mii_ts = &dp83640->mii_ts;
1453	phydev->priv = dp83640;
1454
1455	spin_lock_init(&dp83640->rx_lock);
1456	skb_queue_head_init(&dp83640->rx_queue);
1457	skb_queue_head_init(&dp83640->tx_queue);
1458
1459	dp83640->clock = clock;
1460
1461	if (choose_this_phy(clock, phydev)) {
1462		clock->chosen = dp83640;
1463		clock->ptp_clock = ptp_clock_register(&clock->caps,
1464						      &phydev->mdio.dev);
1465		if (IS_ERR(clock->ptp_clock)) {
1466			err = PTR_ERR(clock->ptp_clock);
1467			goto no_register;
1468		}
1469	} else
1470		list_add_tail(&dp83640->list, &clock->phylist);
1471
1472	dp83640_clock_put(clock);
1473	return 0;
1474
1475no_register:
1476	clock->chosen = NULL;
1477	kfree(dp83640);
1478no_memory:
1479	dp83640_clock_put(clock);
1480no_clock:
1481	return err;
1482}
1483
1484static void dp83640_remove(struct phy_device *phydev)
1485{
1486	struct dp83640_clock *clock;
1487	struct list_head *this, *next;
1488	struct dp83640_private *tmp, *dp83640 = phydev->priv;
1489
1490	if (phydev->mdio.addr == BROADCAST_ADDR)
1491		return;
1492
1493	phydev->mii_ts = NULL;
1494
1495	enable_status_frames(phydev, false);
1496	cancel_delayed_work_sync(&dp83640->ts_work);
1497
1498	skb_queue_purge(&dp83640->rx_queue);
1499	skb_queue_purge(&dp83640->tx_queue);
1500
1501	clock = dp83640_clock_get(dp83640->clock);
1502
1503	if (dp83640 == clock->chosen) {
1504		ptp_clock_unregister(clock->ptp_clock);
1505		clock->chosen = NULL;
1506	} else {
1507		list_for_each_safe(this, next, &clock->phylist) {
1508			tmp = list_entry(this, struct dp83640_private, list);
1509			if (tmp == dp83640) {
1510				list_del_init(&tmp->list);
1511				break;
1512			}
1513		}
1514	}
1515
1516	dp83640_clock_put(clock);
1517	kfree(dp83640);
1518}
1519
1520static struct phy_driver dp83640_driver = {
1521	.phy_id		= DP83640_PHY_ID,
1522	.phy_id_mask	= 0xfffffff0,
1523	.name		= "NatSemi DP83640",
1524	/* PHY_BASIC_FEATURES */
 
1525	.probe		= dp83640_probe,
1526	.remove		= dp83640_remove,
1527	.soft_reset	= dp83640_soft_reset,
1528	.config_init	= dp83640_config_init,
 
 
 
1529	.config_intr    = dp83640_config_intr,
1530	.handle_interrupt = dp83640_handle_interrupt,
 
 
 
1531};
1532
1533static int __init dp83640_init(void)
1534{
1535	return phy_driver_register(&dp83640_driver, THIS_MODULE);
1536}
1537
1538static void __exit dp83640_exit(void)
1539{
1540	dp83640_free_clocks();
1541	phy_driver_unregister(&dp83640_driver);
1542}
1543
1544MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
1545MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
1546MODULE_LICENSE("GPL");
1547
1548module_init(dp83640_init);
1549module_exit(dp83640_exit);
1550
1551static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
1552	{ DP83640_PHY_ID, 0xfffffff0 },
1553	{ }
1554};
1555
1556MODULE_DEVICE_TABLE(mdio, dp83640_tbl);
v4.6
 
   1/*
   2 * Driver for the National Semiconductor DP83640 PHYTER
   3 *
   4 * Copyright (C) 2010 OMICRON electronics GmbH
   5 *
   6 *  This program is free software; you can redistribute it and/or modify
   7 *  it under the terms of the GNU General Public License as published by
   8 *  the Free Software Foundation; either version 2 of the License, or
   9 *  (at your option) any later version.
  10 *
  11 *  This program is distributed in the hope that it will be useful,
  12 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
  13 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  14 *  GNU General Public License for more details.
  15 *
  16 *  You should have received a copy of the GNU General Public License
  17 *  along with this program; if not, write to the Free Software
  18 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19 */
  20
  21#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22
  23#include <linux/crc32.h>
  24#include <linux/ethtool.h>
  25#include <linux/kernel.h>
  26#include <linux/list.h>
  27#include <linux/mii.h>
  28#include <linux/module.h>
  29#include <linux/net_tstamp.h>
  30#include <linux/netdevice.h>
  31#include <linux/if_vlan.h>
  32#include <linux/phy.h>
  33#include <linux/ptp_classify.h>
  34#include <linux/ptp_clock_kernel.h>
  35
  36#include "dp83640_reg.h"
  37
  38#define DP83640_PHY_ID	0x20005ce1
  39#define PAGESEL		0x13
  40#define MAX_RXTS	64
  41#define N_EXT_TS	6
  42#define N_PER_OUT	7
  43#define PSF_PTPVER	2
  44#define PSF_EVNT	0x4000
  45#define PSF_RX		0x2000
  46#define PSF_TX		0x1000
  47#define EXT_EVENT	1
  48#define CAL_EVENT	7
  49#define CAL_TRIGGER	1
  50#define DP83640_N_PINS	12
  51
  52#define MII_DP83640_MICR 0x11
  53#define MII_DP83640_MISR 0x12
  54
  55#define MII_DP83640_MICR_OE 0x1
  56#define MII_DP83640_MICR_IE 0x2
  57
  58#define MII_DP83640_MISR_RHF_INT_EN 0x01
  59#define MII_DP83640_MISR_FHF_INT_EN 0x02
  60#define MII_DP83640_MISR_ANC_INT_EN 0x04
  61#define MII_DP83640_MISR_DUP_INT_EN 0x08
  62#define MII_DP83640_MISR_SPD_INT_EN 0x10
  63#define MII_DP83640_MISR_LINK_INT_EN 0x20
  64#define MII_DP83640_MISR_ED_INT_EN 0x40
  65#define MII_DP83640_MISR_LQ_INT_EN 0x80
 
 
 
 
 
 
 
 
  66
  67/* phyter seems to miss the mark by 16 ns */
  68#define ADJTIME_FIX	16
  69
  70#define SKB_TIMESTAMP_TIMEOUT	2 /* jiffies */
  71
  72#if defined(__BIG_ENDIAN)
  73#define ENDIAN_FLAG	0
  74#elif defined(__LITTLE_ENDIAN)
  75#define ENDIAN_FLAG	PSF_ENDIAN
  76#endif
  77
  78struct dp83640_skb_info {
  79	int ptp_type;
  80	unsigned long tmo;
  81};
  82
  83struct phy_rxts {
  84	u16 ns_lo;   /* ns[15:0] */
  85	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  86	u16 sec_lo;  /* sec[15:0] */
  87	u16 sec_hi;  /* sec[31:16] */
  88	u16 seqid;   /* sequenceId[15:0] */
  89	u16 msgtype; /* messageType[3:0], hash[11:0] */
  90};
  91
  92struct phy_txts {
  93	u16 ns_lo;   /* ns[15:0] */
  94	u16 ns_hi;   /* overflow[1:0], ns[29:16] */
  95	u16 sec_lo;  /* sec[15:0] */
  96	u16 sec_hi;  /* sec[31:16] */
  97};
  98
  99struct rxts {
 100	struct list_head list;
 101	unsigned long tmo;
 102	u64 ns;
 103	u16 seqid;
 104	u8  msgtype;
 105	u16 hash;
 106};
 107
 108struct dp83640_clock;
 109
 110struct dp83640_private {
 111	struct list_head list;
 112	struct dp83640_clock *clock;
 113	struct phy_device *phydev;
 
 114	struct delayed_work ts_work;
 115	int hwts_tx_en;
 116	int hwts_rx_en;
 117	int layer;
 118	int version;
 119	/* remember state of cfg0 during calibration */
 120	int cfg0;
 121	/* remember the last event time stamp */
 122	struct phy_txts edata;
 123	/* list of rx timestamps */
 124	struct list_head rxts;
 125	struct list_head rxpool;
 126	struct rxts rx_pool_data[MAX_RXTS];
 127	/* protects above three fields from concurrent access */
 128	spinlock_t rx_lock;
 129	/* queues of incoming and outgoing packets */
 130	struct sk_buff_head rx_queue;
 131	struct sk_buff_head tx_queue;
 132};
 133
 134struct dp83640_clock {
 135	/* keeps the instance in the 'phyter_clocks' list */
 136	struct list_head list;
 137	/* we create one clock instance per MII bus */
 138	struct mii_bus *bus;
 139	/* protects extended registers from concurrent access */
 140	struct mutex extreg_lock;
 141	/* remembers which page was last selected */
 142	int page;
 143	/* our advertised capabilities */
 144	struct ptp_clock_info caps;
 145	/* protects the three fields below from concurrent access */
 146	struct mutex clock_lock;
 147	/* the one phyter from which we shall read */
 148	struct dp83640_private *chosen;
 149	/* list of the other attached phyters, not chosen */
 150	struct list_head phylist;
 151	/* reference to our PTP hardware clock */
 152	struct ptp_clock *ptp_clock;
 153};
 154
 155/* globals */
 156
 157enum {
 158	CALIBRATE_GPIO,
 159	PEROUT_GPIO,
 160	EXTTS0_GPIO,
 161	EXTTS1_GPIO,
 162	EXTTS2_GPIO,
 163	EXTTS3_GPIO,
 164	EXTTS4_GPIO,
 165	EXTTS5_GPIO,
 166	GPIO_TABLE_SIZE
 167};
 168
 169static int chosen_phy = -1;
 170static ushort gpio_tab[GPIO_TABLE_SIZE] = {
 171	1, 2, 3, 4, 8, 9, 10, 11
 172};
 173
 174module_param(chosen_phy, int, 0444);
 175module_param_array(gpio_tab, ushort, NULL, 0444);
 176
 177MODULE_PARM_DESC(chosen_phy, \
 178	"The address of the PHY to use for the ancillary clock features");
 179MODULE_PARM_DESC(gpio_tab, \
 180	"Which GPIO line to use for which purpose: cal,perout,extts1,...,extts6");
 181
 182static void dp83640_gpio_defaults(struct ptp_pin_desc *pd)
 183{
 184	int i, index;
 185
 186	for (i = 0; i < DP83640_N_PINS; i++) {
 187		snprintf(pd[i].name, sizeof(pd[i].name), "GPIO%d", 1 + i);
 188		pd[i].index = i;
 189	}
 190
 191	for (i = 0; i < GPIO_TABLE_SIZE; i++) {
 192		if (gpio_tab[i] < 1 || gpio_tab[i] > DP83640_N_PINS) {
 193			pr_err("gpio_tab[%d]=%hu out of range", i, gpio_tab[i]);
 194			return;
 195		}
 196	}
 197
 198	index = gpio_tab[CALIBRATE_GPIO] - 1;
 199	pd[index].func = PTP_PF_PHYSYNC;
 200	pd[index].chan = 0;
 201
 202	index = gpio_tab[PEROUT_GPIO] - 1;
 203	pd[index].func = PTP_PF_PEROUT;
 204	pd[index].chan = 0;
 205
 206	for (i = EXTTS0_GPIO; i < GPIO_TABLE_SIZE; i++) {
 207		index = gpio_tab[i] - 1;
 208		pd[index].func = PTP_PF_EXTTS;
 209		pd[index].chan = i - EXTTS0_GPIO;
 210	}
 211}
 212
 213/* a list of clocks and a mutex to protect it */
 214static LIST_HEAD(phyter_clocks);
 215static DEFINE_MUTEX(phyter_clocks_lock);
 216
 217static void rx_timestamp_work(struct work_struct *work);
 218
 219/* extended register access functions */
 220
 221#define BROADCAST_ADDR 31
 222
 223static inline int broadcast_write(struct phy_device *phydev, u32 regnum,
 224				  u16 val)
 225{
 226	return mdiobus_write(phydev->mdio.bus, BROADCAST_ADDR, regnum, val);
 227}
 228
 229/* Caller must hold extreg_lock. */
 230static int ext_read(struct phy_device *phydev, int page, u32 regnum)
 231{
 232	struct dp83640_private *dp83640 = phydev->priv;
 233	int val;
 234
 235	if (dp83640->clock->page != page) {
 236		broadcast_write(phydev, PAGESEL, page);
 237		dp83640->clock->page = page;
 238	}
 239	val = phy_read(phydev, regnum);
 240
 241	return val;
 242}
 243
 244/* Caller must hold extreg_lock. */
 245static void ext_write(int broadcast, struct phy_device *phydev,
 246		      int page, u32 regnum, u16 val)
 247{
 248	struct dp83640_private *dp83640 = phydev->priv;
 249
 250	if (dp83640->clock->page != page) {
 251		broadcast_write(phydev, PAGESEL, page);
 252		dp83640->clock->page = page;
 253	}
 254	if (broadcast)
 255		broadcast_write(phydev, regnum, val);
 256	else
 257		phy_write(phydev, regnum, val);
 258}
 259
 260/* Caller must hold extreg_lock. */
 261static int tdr_write(int bc, struct phy_device *dev,
 262		     const struct timespec64 *ts, u16 cmd)
 263{
 264	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0]  */
 265	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16);   /* ns[31:16] */
 266	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
 267	ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16);    /* sec[31:16]*/
 268
 269	ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
 270
 271	return 0;
 272}
 273
 274/* convert phy timestamps into driver timestamps */
 275
 276static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
 277{
 278	u32 sec;
 279
 280	sec = p->sec_lo;
 281	sec |= p->sec_hi << 16;
 282
 283	rxts->ns = p->ns_lo;
 284	rxts->ns |= (p->ns_hi & 0x3fff) << 16;
 285	rxts->ns += ((u64)sec) * 1000000000ULL;
 286	rxts->seqid = p->seqid;
 287	rxts->msgtype = (p->msgtype >> 12) & 0xf;
 288	rxts->hash = p->msgtype & 0x0fff;
 289	rxts->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
 290}
 291
 292static u64 phy2txts(struct phy_txts *p)
 293{
 294	u64 ns;
 295	u32 sec;
 296
 297	sec = p->sec_lo;
 298	sec |= p->sec_hi << 16;
 299
 300	ns = p->ns_lo;
 301	ns |= (p->ns_hi & 0x3fff) << 16;
 302	ns += ((u64)sec) * 1000000000ULL;
 303
 304	return ns;
 305}
 306
 307static int periodic_output(struct dp83640_clock *clock,
 308			   struct ptp_clock_request *clkreq, bool on,
 309			   int trigger)
 310{
 311	struct dp83640_private *dp83640 = clock->chosen;
 312	struct phy_device *phydev = dp83640->phydev;
 313	u32 sec, nsec, pwidth;
 314	u16 gpio, ptp_trig, val;
 315
 316	if (on) {
 317		gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PEROUT,
 318					trigger);
 319		if (gpio < 1)
 320			return -EINVAL;
 321	} else {
 322		gpio = 0;
 323	}
 324
 325	ptp_trig = TRIG_WR |
 326		(trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT |
 327		(gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT |
 328		TRIG_PER |
 329		TRIG_PULSE;
 330
 331	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 332
 333	if (!on) {
 334		val |= TRIG_DIS;
 335		mutex_lock(&clock->extreg_lock);
 336		ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 337		ext_write(0, phydev, PAGE4, PTP_CTL, val);
 338		mutex_unlock(&clock->extreg_lock);
 339		return 0;
 340	}
 341
 342	sec = clkreq->perout.start.sec;
 343	nsec = clkreq->perout.start.nsec;
 344	pwidth = clkreq->perout.period.sec * 1000000000UL;
 345	pwidth += clkreq->perout.period.nsec;
 346	pwidth /= 2;
 347
 348	mutex_lock(&clock->extreg_lock);
 349
 350	ext_write(0, phydev, PAGE5, PTP_TRIG, ptp_trig);
 351
 352	/*load trigger*/
 353	val |= TRIG_LOAD;
 354	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 355	ext_write(0, phydev, PAGE4, PTP_TDR, nsec & 0xffff);   /* ns[15:0] */
 356	ext_write(0, phydev, PAGE4, PTP_TDR, nsec >> 16);      /* ns[31:16] */
 357	ext_write(0, phydev, PAGE4, PTP_TDR, sec & 0xffff);    /* sec[15:0] */
 358	ext_write(0, phydev, PAGE4, PTP_TDR, sec >> 16);       /* sec[31:16] */
 359	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff); /* ns[15:0] */
 360	ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);    /* ns[31:16] */
 361	/* Triggers 0 and 1 has programmable pulsewidth2 */
 362	if (trigger < 2) {
 363		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth & 0xffff);
 364		ext_write(0, phydev, PAGE4, PTP_TDR, pwidth >> 16);
 365	}
 366
 367	/*enable trigger*/
 368	val &= ~TRIG_LOAD;
 369	val |= TRIG_EN;
 370	ext_write(0, phydev, PAGE4, PTP_CTL, val);
 371
 372	mutex_unlock(&clock->extreg_lock);
 373	return 0;
 374}
 375
 376/* ptp clock methods */
 377
 378static int ptp_dp83640_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
 379{
 380	struct dp83640_clock *clock =
 381		container_of(ptp, struct dp83640_clock, caps);
 382	struct phy_device *phydev = clock->chosen->phydev;
 383	u64 rate;
 384	int neg_adj = 0;
 385	u16 hi, lo;
 386
 387	if (ppb < 0) {
 388		neg_adj = 1;
 389		ppb = -ppb;
 390	}
 391	rate = ppb;
 392	rate <<= 26;
 393	rate = div_u64(rate, 1953125);
 394
 395	hi = (rate >> 16) & PTP_RATE_HI_MASK;
 396	if (neg_adj)
 397		hi |= PTP_RATE_DIR;
 398
 399	lo = rate & 0xffff;
 400
 401	mutex_lock(&clock->extreg_lock);
 402
 403	ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
 404	ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
 405
 406	mutex_unlock(&clock->extreg_lock);
 407
 408	return 0;
 409}
 410
 411static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
 412{
 413	struct dp83640_clock *clock =
 414		container_of(ptp, struct dp83640_clock, caps);
 415	struct phy_device *phydev = clock->chosen->phydev;
 416	struct timespec64 ts;
 417	int err;
 418
 419	delta += ADJTIME_FIX;
 420
 421	ts = ns_to_timespec64(delta);
 422
 423	mutex_lock(&clock->extreg_lock);
 424
 425	err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
 426
 427	mutex_unlock(&clock->extreg_lock);
 428
 429	return err;
 430}
 431
 432static int ptp_dp83640_gettime(struct ptp_clock_info *ptp,
 433			       struct timespec64 *ts)
 434{
 435	struct dp83640_clock *clock =
 436		container_of(ptp, struct dp83640_clock, caps);
 437	struct phy_device *phydev = clock->chosen->phydev;
 438	unsigned int val[4];
 439
 440	mutex_lock(&clock->extreg_lock);
 441
 442	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
 443
 444	val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
 445	val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
 446	val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
 447	val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
 448
 449	mutex_unlock(&clock->extreg_lock);
 450
 451	ts->tv_nsec = val[0] | (val[1] << 16);
 452	ts->tv_sec  = val[2] | (val[3] << 16);
 453
 454	return 0;
 455}
 456
 457static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
 458			       const struct timespec64 *ts)
 459{
 460	struct dp83640_clock *clock =
 461		container_of(ptp, struct dp83640_clock, caps);
 462	struct phy_device *phydev = clock->chosen->phydev;
 463	int err;
 464
 465	mutex_lock(&clock->extreg_lock);
 466
 467	err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
 468
 469	mutex_unlock(&clock->extreg_lock);
 470
 471	return err;
 472}
 473
 474static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
 475			      struct ptp_clock_request *rq, int on)
 476{
 477	struct dp83640_clock *clock =
 478		container_of(ptp, struct dp83640_clock, caps);
 479	struct phy_device *phydev = clock->chosen->phydev;
 480	unsigned int index;
 481	u16 evnt, event_num, gpio_num;
 482
 483	switch (rq->type) {
 484	case PTP_CLK_REQ_EXTTS:
 
 
 
 
 
 
 
 
 
 
 
 
 
 485		index = rq->extts.index;
 486		if (index >= N_EXT_TS)
 487			return -EINVAL;
 488		event_num = EXT_EVENT + index;
 489		evnt = EVNT_WR | (event_num & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 490		if (on) {
 491			gpio_num = 1 + ptp_find_pin(clock->ptp_clock,
 492						    PTP_PF_EXTTS, index);
 493			if (gpio_num < 1)
 494				return -EINVAL;
 495			evnt |= (gpio_num & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 496			if (rq->extts.flags & PTP_FALLING_EDGE)
 497				evnt |= EVNT_FALL;
 498			else
 499				evnt |= EVNT_RISE;
 500		}
 501		mutex_lock(&clock->extreg_lock);
 502		ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
 503		mutex_unlock(&clock->extreg_lock);
 504		return 0;
 505
 506	case PTP_CLK_REQ_PEROUT:
 
 
 
 507		if (rq->perout.index >= N_PER_OUT)
 508			return -EINVAL;
 509		return periodic_output(clock, rq, on, rq->perout.index);
 510
 511	default:
 512		break;
 513	}
 514
 515	return -EOPNOTSUPP;
 516}
 517
 518static int ptp_dp83640_verify(struct ptp_clock_info *ptp, unsigned int pin,
 519			      enum ptp_pin_function func, unsigned int chan)
 520{
 521	struct dp83640_clock *clock =
 522		container_of(ptp, struct dp83640_clock, caps);
 523
 524	if (clock->caps.pin_config[pin].func == PTP_PF_PHYSYNC &&
 525	    !list_empty(&clock->phylist))
 526		return 1;
 527
 528	if (func == PTP_PF_PHYSYNC)
 529		return 1;
 530
 531	return 0;
 532}
 533
 534static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
 535static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
 536
 537static void enable_status_frames(struct phy_device *phydev, bool on)
 538{
 539	struct dp83640_private *dp83640 = phydev->priv;
 540	struct dp83640_clock *clock = dp83640->clock;
 541	u16 cfg0 = 0, ver;
 542
 543	if (on)
 544		cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
 545
 546	ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
 547
 548	mutex_lock(&clock->extreg_lock);
 549
 550	ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
 551	ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
 552
 553	mutex_unlock(&clock->extreg_lock);
 554
 555	if (!phydev->attached_dev) {
 556		pr_warn("expected to find an attached netdevice\n");
 
 557		return;
 558	}
 559
 560	if (on) {
 561		if (dev_mc_add(phydev->attached_dev, status_frame_dst))
 562			pr_warn("failed to add mc address\n");
 563	} else {
 564		if (dev_mc_del(phydev->attached_dev, status_frame_dst))
 565			pr_warn("failed to delete mc address\n");
 566	}
 567}
 568
 569static bool is_status_frame(struct sk_buff *skb, int type)
 570{
 571	struct ethhdr *h = eth_hdr(skb);
 572
 573	if (PTP_CLASS_V2_L2 == type &&
 574	    !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
 575		return true;
 576	else
 577		return false;
 578}
 579
 580static int expired(struct rxts *rxts)
 581{
 582	return time_after(jiffies, rxts->tmo);
 583}
 584
 585/* Caller must hold rx_lock. */
 586static void prune_rx_ts(struct dp83640_private *dp83640)
 587{
 588	struct list_head *this, *next;
 589	struct rxts *rxts;
 590
 591	list_for_each_safe(this, next, &dp83640->rxts) {
 592		rxts = list_entry(this, struct rxts, list);
 593		if (expired(rxts)) {
 594			list_del_init(&rxts->list);
 595			list_add(&rxts->list, &dp83640->rxpool);
 596		}
 597	}
 598}
 599
 600/* synchronize the phyters so they act as one clock */
 601
 602static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
 603{
 604	int val;
 
 605	phy_write(phydev, PAGESEL, 0);
 606	val = phy_read(phydev, PHYCR2);
 607	if (on)
 608		val |= BC_WRITE;
 609	else
 610		val &= ~BC_WRITE;
 611	phy_write(phydev, PHYCR2, val);
 612	phy_write(phydev, PAGESEL, init_page);
 613}
 614
 615static void recalibrate(struct dp83640_clock *clock)
 616{
 617	s64 now, diff;
 618	struct phy_txts event_ts;
 619	struct timespec64 ts;
 620	struct list_head *this;
 621	struct dp83640_private *tmp;
 622	struct phy_device *master = clock->chosen->phydev;
 623	u16 cal_gpio, cfg0, evnt, ptp_trig, trigger, val;
 624
 625	trigger = CAL_TRIGGER;
 626	cal_gpio = 1 + ptp_find_pin(clock->ptp_clock, PTP_PF_PHYSYNC, 0);
 627	if (cal_gpio < 1) {
 628		pr_err("PHY calibration pin not available - PHY is not calibrated.");
 629		return;
 630	}
 631
 632	mutex_lock(&clock->extreg_lock);
 633
 634	/*
 635	 * enable broadcast, disable status frames, enable ptp clock
 636	 */
 637	list_for_each(this, &clock->phylist) {
 638		tmp = list_entry(this, struct dp83640_private, list);
 639		enable_broadcast(tmp->phydev, clock->page, 1);
 640		tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
 641		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
 642		ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
 643	}
 644	enable_broadcast(master, clock->page, 1);
 645	cfg0 = ext_read(master, PAGE5, PSF_CFG0);
 646	ext_write(0, master, PAGE5, PSF_CFG0, 0);
 647	ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
 648
 649	/*
 650	 * enable an event timestamp
 651	 */
 652	evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
 653	evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
 654	evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
 655
 656	list_for_each(this, &clock->phylist) {
 657		tmp = list_entry(this, struct dp83640_private, list);
 658		ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
 659	}
 660	ext_write(0, master, PAGE5, PTP_EVNT, evnt);
 661
 662	/*
 663	 * configure a trigger
 664	 */
 665	ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
 666	ptp_trig |= (trigger  & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
 667	ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
 668	ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
 669
 670	/* load trigger */
 671	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 672	val |= TRIG_LOAD;
 673	ext_write(0, master, PAGE4, PTP_CTL, val);
 674
 675	/* enable trigger */
 676	val &= ~TRIG_LOAD;
 677	val |= TRIG_EN;
 678	ext_write(0, master, PAGE4, PTP_CTL, val);
 679
 680	/* disable trigger */
 681	val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
 682	val |= TRIG_DIS;
 683	ext_write(0, master, PAGE4, PTP_CTL, val);
 684
 685	/*
 686	 * read out and correct offsets
 687	 */
 688	val = ext_read(master, PAGE4, PTP_STS);
 689	pr_info("master PTP_STS  0x%04hx\n", val);
 690	val = ext_read(master, PAGE4, PTP_ESTS);
 691	pr_info("master PTP_ESTS 0x%04hx\n", val);
 692	event_ts.ns_lo  = ext_read(master, PAGE4, PTP_EDATA);
 693	event_ts.ns_hi  = ext_read(master, PAGE4, PTP_EDATA);
 694	event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
 695	event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
 696	now = phy2txts(&event_ts);
 697
 698	list_for_each(this, &clock->phylist) {
 699		tmp = list_entry(this, struct dp83640_private, list);
 700		val = ext_read(tmp->phydev, PAGE4, PTP_STS);
 701		pr_info("slave  PTP_STS  0x%04hx\n", val);
 702		val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
 703		pr_info("slave  PTP_ESTS 0x%04hx\n", val);
 704		event_ts.ns_lo  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 705		event_ts.ns_hi  = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 706		event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 707		event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
 708		diff = now - (s64) phy2txts(&event_ts);
 709		pr_info("slave offset %lld nanoseconds\n", diff);
 
 710		diff += ADJTIME_FIX;
 711		ts = ns_to_timespec64(diff);
 712		tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
 713	}
 714
 715	/*
 716	 * restore status frames
 717	 */
 718	list_for_each(this, &clock->phylist) {
 719		tmp = list_entry(this, struct dp83640_private, list);
 720		ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
 721	}
 722	ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
 723
 724	mutex_unlock(&clock->extreg_lock);
 725}
 726
 727/* time stamping methods */
 728
 729static inline u16 exts_chan_to_edata(int ch)
 730{
 731	return 1 << ((ch + EXT_EVENT) * 2);
 732}
 733
 734static int decode_evnt(struct dp83640_private *dp83640,
 735		       void *data, int len, u16 ests)
 736{
 737	struct phy_txts *phy_txts;
 738	struct ptp_clock_event event;
 739	int i, parsed;
 740	int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
 741	u16 ext_status = 0;
 742
 743	/* calculate length of the event timestamp status message */
 744	if (ests & MULT_EVNT)
 745		parsed = (words + 2) * sizeof(u16);
 746	else
 747		parsed = (words + 1) * sizeof(u16);
 748
 749	/* check if enough data is available */
 750	if (len < parsed)
 751		return len;
 752
 753	if (ests & MULT_EVNT) {
 754		ext_status = *(u16 *) data;
 755		data += sizeof(ext_status);
 756	}
 757
 758	phy_txts = data;
 759
 760	switch (words) { /* fall through in every case */
 761	case 3:
 762		dp83640->edata.sec_hi = phy_txts->sec_hi;
 
 763	case 2:
 764		dp83640->edata.sec_lo = phy_txts->sec_lo;
 
 765	case 1:
 766		dp83640->edata.ns_hi = phy_txts->ns_hi;
 
 767	case 0:
 768		dp83640->edata.ns_lo = phy_txts->ns_lo;
 769	}
 770
 771	if (!ext_status) {
 772		i = ((ests >> EVNT_NUM_SHIFT) & EVNT_NUM_MASK) - EXT_EVENT;
 773		ext_status = exts_chan_to_edata(i);
 774	}
 775
 776	event.type = PTP_CLOCK_EXTTS;
 777	event.timestamp = phy2txts(&dp83640->edata);
 778
 779	/* Compensate for input path and synchronization delays */
 780	event.timestamp -= 35;
 781
 782	for (i = 0; i < N_EXT_TS; i++) {
 783		if (ext_status & exts_chan_to_edata(i)) {
 784			event.index = i;
 785			ptp_clock_event(dp83640->clock->ptp_clock, &event);
 786		}
 787	}
 788
 789	return parsed;
 790}
 791
 792#define DP83640_PACKET_HASH_OFFSET	20
 793#define DP83640_PACKET_HASH_LEN		10
 794
 795static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
 796{
 797	u16 *seqid, hash;
 798	unsigned int offset = 0;
 799	u8 *msgtype, *data = skb_mac_header(skb);
 
 800
 801	/* check sequenceID, messageType, 12 bit hash of offset 20-29 */
 802
 803	if (type & PTP_CLASS_VLAN)
 804		offset += VLAN_HLEN;
 805
 806	switch (type & PTP_CLASS_PMASK) {
 807	case PTP_CLASS_IPV4:
 808		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 809		break;
 810	case PTP_CLASS_IPV6:
 811		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 812		break;
 813	case PTP_CLASS_L2:
 814		offset += ETH_HLEN;
 815		break;
 816	default:
 817		return 0;
 818	}
 819
 820	if (skb->len + ETH_HLEN < offset + OFF_PTP_SEQUENCE_ID + sizeof(*seqid))
 821		return 0;
 822
 823	if (unlikely(type & PTP_CLASS_V1))
 824		msgtype = data + offset + OFF_PTP_CONTROL;
 825	else
 826		msgtype = data + offset;
 827	if (rxts->msgtype != (*msgtype & 0xf))
 828		return 0;
 829
 830	seqid = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
 831	if (rxts->seqid != ntohs(*seqid))
 832		return 0;
 833
 834	hash = ether_crc(DP83640_PACKET_HASH_LEN,
 835			 data + offset + DP83640_PACKET_HASH_OFFSET) >> 20;
 836	if (rxts->hash != hash)
 837		return 0;
 838
 839	return 1;
 840}
 841
 842static void decode_rxts(struct dp83640_private *dp83640,
 843			struct phy_rxts *phy_rxts)
 844{
 845	struct rxts *rxts;
 846	struct skb_shared_hwtstamps *shhwtstamps = NULL;
 847	struct sk_buff *skb;
 848	unsigned long flags;
 849	u8 overflow;
 850
 851	overflow = (phy_rxts->ns_hi >> 14) & 0x3;
 852	if (overflow)
 853		pr_debug("rx timestamp queue overflow, count %d\n", overflow);
 854
 855	spin_lock_irqsave(&dp83640->rx_lock, flags);
 856
 857	prune_rx_ts(dp83640);
 858
 859	if (list_empty(&dp83640->rxpool)) {
 860		pr_debug("rx timestamp pool is empty\n");
 861		goto out;
 862	}
 863	rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
 864	list_del_init(&rxts->list);
 865	phy2rxts(phy_rxts, rxts);
 866
 867	spin_lock(&dp83640->rx_queue.lock);
 868	skb_queue_walk(&dp83640->rx_queue, skb) {
 869		struct dp83640_skb_info *skb_info;
 870
 871		skb_info = (struct dp83640_skb_info *)skb->cb;
 872		if (match(skb, skb_info->ptp_type, rxts)) {
 873			__skb_unlink(skb, &dp83640->rx_queue);
 874			shhwtstamps = skb_hwtstamps(skb);
 875			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
 876			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
 877			netif_rx_ni(skb);
 878			list_add(&rxts->list, &dp83640->rxpool);
 879			break;
 880		}
 881	}
 882	spin_unlock(&dp83640->rx_queue.lock);
 883
 884	if (!shhwtstamps)
 885		list_add_tail(&rxts->list, &dp83640->rxts);
 886out:
 887	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
 
 
 
 888}
 889
 890static void decode_txts(struct dp83640_private *dp83640,
 891			struct phy_txts *phy_txts)
 892{
 893	struct skb_shared_hwtstamps shhwtstamps;
 
 894	struct sk_buff *skb;
 
 895	u64 ns;
 896	u8 overflow;
 897
 898	/* We must already have the skb that triggered this. */
 899
 900	skb = skb_dequeue(&dp83640->tx_queue);
 901
 902	if (!skb) {
 903		pr_debug("have timestamp but tx_queue empty\n");
 904		return;
 905	}
 906
 907	overflow = (phy_txts->ns_hi >> 14) & 0x3;
 908	if (overflow) {
 909		pr_debug("tx timestamp queue overflow, count %d\n", overflow);
 910		while (skb) {
 911			skb_complete_tx_timestamp(skb, NULL);
 912			skb = skb_dequeue(&dp83640->tx_queue);
 913		}
 914		return;
 915	}
 
 
 
 
 
 916
 917	ns = phy2txts(phy_txts);
 918	memset(&shhwtstamps, 0, sizeof(shhwtstamps));
 919	shhwtstamps.hwtstamp = ns_to_ktime(ns);
 920	skb_complete_tx_timestamp(skb, &shhwtstamps);
 921}
 922
 923static void decode_status_frame(struct dp83640_private *dp83640,
 924				struct sk_buff *skb)
 925{
 926	struct phy_rxts *phy_rxts;
 927	struct phy_txts *phy_txts;
 928	u8 *ptr;
 929	int len, size;
 930	u16 ests, type;
 931
 932	ptr = skb->data + 2;
 933
 934	for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
 935
 936		type = *(u16 *)ptr;
 937		ests = type & 0x0fff;
 938		type = type & 0xf000;
 939		len -= sizeof(type);
 940		ptr += sizeof(type);
 941
 942		if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
 943
 944			phy_rxts = (struct phy_rxts *) ptr;
 945			decode_rxts(dp83640, phy_rxts);
 946			size = sizeof(*phy_rxts);
 947
 948		} else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
 949
 950			phy_txts = (struct phy_txts *) ptr;
 951			decode_txts(dp83640, phy_txts);
 952			size = sizeof(*phy_txts);
 953
 954		} else if (PSF_EVNT == type) {
 955
 956			size = decode_evnt(dp83640, ptr, len, ests);
 957
 958		} else {
 959			size = 0;
 960			break;
 961		}
 962		ptr += size;
 963	}
 964}
 965
 966static int is_sync(struct sk_buff *skb, int type)
 967{
 968	u8 *data = skb->data, *msgtype;
 969	unsigned int offset = 0;
 970
 971	if (type & PTP_CLASS_VLAN)
 972		offset += VLAN_HLEN;
 973
 974	switch (type & PTP_CLASS_PMASK) {
 975	case PTP_CLASS_IPV4:
 976		offset += ETH_HLEN + IPV4_HLEN(data + offset) + UDP_HLEN;
 977		break;
 978	case PTP_CLASS_IPV6:
 979		offset += ETH_HLEN + IP6_HLEN + UDP_HLEN;
 980		break;
 981	case PTP_CLASS_L2:
 982		offset += ETH_HLEN;
 983		break;
 984	default:
 985		return 0;
 986	}
 987
 988	if (type & PTP_CLASS_V1)
 989		offset += OFF_PTP_CONTROL;
 990
 991	if (skb->len < offset + 1)
 992		return 0;
 993
 994	msgtype = data + offset;
 995
 996	return (*msgtype & 0xf) == 0;
 997}
 998
 999static void dp83640_free_clocks(void)
1000{
1001	struct dp83640_clock *clock;
1002	struct list_head *this, *next;
1003
1004	mutex_lock(&phyter_clocks_lock);
1005
1006	list_for_each_safe(this, next, &phyter_clocks) {
1007		clock = list_entry(this, struct dp83640_clock, list);
1008		if (!list_empty(&clock->phylist)) {
1009			pr_warn("phy list non-empty while unloading\n");
1010			BUG();
1011		}
1012		list_del(&clock->list);
1013		mutex_destroy(&clock->extreg_lock);
1014		mutex_destroy(&clock->clock_lock);
1015		put_device(&clock->bus->dev);
1016		kfree(clock->caps.pin_config);
1017		kfree(clock);
1018	}
1019
1020	mutex_unlock(&phyter_clocks_lock);
1021}
1022
1023static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
1024{
1025	INIT_LIST_HEAD(&clock->list);
1026	clock->bus = bus;
1027	mutex_init(&clock->extreg_lock);
1028	mutex_init(&clock->clock_lock);
1029	INIT_LIST_HEAD(&clock->phylist);
1030	clock->caps.owner = THIS_MODULE;
1031	sprintf(clock->caps.name, "dp83640 timer");
1032	clock->caps.max_adj	= 1953124;
1033	clock->caps.n_alarm	= 0;
1034	clock->caps.n_ext_ts	= N_EXT_TS;
1035	clock->caps.n_per_out	= N_PER_OUT;
1036	clock->caps.n_pins	= DP83640_N_PINS;
1037	clock->caps.pps		= 0;
1038	clock->caps.adjfreq	= ptp_dp83640_adjfreq;
1039	clock->caps.adjtime	= ptp_dp83640_adjtime;
1040	clock->caps.gettime64	= ptp_dp83640_gettime;
1041	clock->caps.settime64	= ptp_dp83640_settime;
1042	clock->caps.enable	= ptp_dp83640_enable;
1043	clock->caps.verify	= ptp_dp83640_verify;
1044	/*
1045	 * Convert the module param defaults into a dynamic pin configuration.
1046	 */
1047	dp83640_gpio_defaults(clock->caps.pin_config);
1048	/*
1049	 * Get a reference to this bus instance.
1050	 */
1051	get_device(&bus->dev);
1052}
1053
1054static int choose_this_phy(struct dp83640_clock *clock,
1055			   struct phy_device *phydev)
1056{
1057	if (chosen_phy == -1 && !clock->chosen)
1058		return 1;
1059
1060	if (chosen_phy == phydev->mdio.addr)
1061		return 1;
1062
1063	return 0;
1064}
1065
1066static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
1067{
1068	if (clock)
1069		mutex_lock(&clock->clock_lock);
1070	return clock;
1071}
1072
1073/*
1074 * Look up and lock a clock by bus instance.
1075 * If there is no clock for this bus, then create it first.
1076 */
1077static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
1078{
1079	struct dp83640_clock *clock = NULL, *tmp;
1080	struct list_head *this;
1081
1082	mutex_lock(&phyter_clocks_lock);
1083
1084	list_for_each(this, &phyter_clocks) {
1085		tmp = list_entry(this, struct dp83640_clock, list);
1086		if (tmp->bus == bus) {
1087			clock = tmp;
1088			break;
1089		}
1090	}
1091	if (clock)
1092		goto out;
1093
1094	clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
1095	if (!clock)
1096		goto out;
1097
1098	clock->caps.pin_config = kzalloc(sizeof(struct ptp_pin_desc) *
1099					 DP83640_N_PINS, GFP_KERNEL);
 
1100	if (!clock->caps.pin_config) {
1101		kfree(clock);
1102		clock = NULL;
1103		goto out;
1104	}
1105	dp83640_clock_init(clock, bus);
1106	list_add_tail(&phyter_clocks, &clock->list);
1107out:
1108	mutex_unlock(&phyter_clocks_lock);
1109
1110	return dp83640_clock_get(clock);
1111}
1112
1113static void dp83640_clock_put(struct dp83640_clock *clock)
1114{
1115	mutex_unlock(&clock->clock_lock);
1116}
1117
1118static int dp83640_probe(struct phy_device *phydev)
1119{
1120	struct dp83640_clock *clock;
1121	struct dp83640_private *dp83640;
1122	int err = -ENOMEM, i;
1123
1124	if (phydev->mdio.addr == BROADCAST_ADDR)
1125		return 0;
 
1126
1127	clock = dp83640_clock_get_bus(phydev->mdio.bus);
1128	if (!clock)
1129		goto no_clock;
1130
1131	dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
1132	if (!dp83640)
1133		goto no_memory;
1134
1135	dp83640->phydev = phydev;
1136	INIT_DELAYED_WORK(&dp83640->ts_work, rx_timestamp_work);
1137
1138	INIT_LIST_HEAD(&dp83640->rxts);
1139	INIT_LIST_HEAD(&dp83640->rxpool);
1140	for (i = 0; i < MAX_RXTS; i++)
1141		list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
1142
1143	phydev->priv = dp83640;
1144
1145	spin_lock_init(&dp83640->rx_lock);
1146	skb_queue_head_init(&dp83640->rx_queue);
1147	skb_queue_head_init(&dp83640->tx_queue);
1148
1149	dp83640->clock = clock;
1150
1151	if (choose_this_phy(clock, phydev)) {
1152		clock->chosen = dp83640;
1153		clock->ptp_clock = ptp_clock_register(&clock->caps,
1154						      &phydev->mdio.dev);
1155		if (IS_ERR(clock->ptp_clock)) {
1156			err = PTR_ERR(clock->ptp_clock);
1157			goto no_register;
1158		}
1159	} else
1160		list_add_tail(&dp83640->list, &clock->phylist);
1161
1162	dp83640_clock_put(clock);
1163	return 0;
1164
1165no_register:
1166	clock->chosen = NULL;
1167	kfree(dp83640);
1168no_memory:
1169	dp83640_clock_put(clock);
1170no_clock:
1171	return err;
1172}
1173
1174static void dp83640_remove(struct phy_device *phydev)
1175{
1176	struct dp83640_clock *clock;
1177	struct list_head *this, *next;
1178	struct dp83640_private *tmp, *dp83640 = phydev->priv;
1179
1180	if (phydev->mdio.addr == BROADCAST_ADDR)
1181		return;
1182
1183	enable_status_frames(phydev, false);
1184	cancel_delayed_work_sync(&dp83640->ts_work);
1185
1186	skb_queue_purge(&dp83640->rx_queue);
1187	skb_queue_purge(&dp83640->tx_queue);
1188
1189	clock = dp83640_clock_get(dp83640->clock);
1190
1191	if (dp83640 == clock->chosen) {
1192		ptp_clock_unregister(clock->ptp_clock);
1193		clock->chosen = NULL;
1194	} else {
1195		list_for_each_safe(this, next, &clock->phylist) {
1196			tmp = list_entry(this, struct dp83640_private, list);
1197			if (tmp == dp83640) {
1198				list_del_init(&tmp->list);
1199				break;
1200			}
1201		}
1202	}
1203
1204	dp83640_clock_put(clock);
1205	kfree(dp83640);
1206}
1207
1208static int dp83640_config_init(struct phy_device *phydev)
1209{
1210	struct dp83640_private *dp83640 = phydev->priv;
1211	struct dp83640_clock *clock = dp83640->clock;
1212
1213	if (clock->chosen && !list_empty(&clock->phylist))
1214		recalibrate(clock);
1215	else {
1216		mutex_lock(&clock->extreg_lock);
1217		enable_broadcast(phydev, clock->page, 1);
1218		mutex_unlock(&clock->extreg_lock);
1219	}
1220
1221	enable_status_frames(phydev, true);
1222
1223	mutex_lock(&clock->extreg_lock);
1224	ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
1225	mutex_unlock(&clock->extreg_lock);
1226
1227	return 0;
1228}
1229
1230static int dp83640_ack_interrupt(struct phy_device *phydev)
1231{
1232	int err = phy_read(phydev, MII_DP83640_MISR);
1233
1234	if (err < 0)
1235		return err;
1236
1237	return 0;
1238}
1239
1240static int dp83640_config_intr(struct phy_device *phydev)
1241{
1242	int micr;
1243	int misr;
1244	int err;
1245
1246	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
 
 
 
 
1247		misr = phy_read(phydev, MII_DP83640_MISR);
1248		if (misr < 0)
1249			return misr;
1250		misr |=
1251			(MII_DP83640_MISR_ANC_INT_EN |
1252			MII_DP83640_MISR_DUP_INT_EN |
1253			MII_DP83640_MISR_SPD_INT_EN |
1254			MII_DP83640_MISR_LINK_INT_EN);
1255		err = phy_write(phydev, MII_DP83640_MISR, misr);
1256		if (err < 0)
1257			return err;
1258
1259		micr = phy_read(phydev, MII_DP83640_MICR);
1260		if (micr < 0)
1261			return micr;
1262		micr |=
1263			(MII_DP83640_MICR_OE |
1264			MII_DP83640_MICR_IE);
1265		return phy_write(phydev, MII_DP83640_MICR, micr);
1266	} else {
1267		micr = phy_read(phydev, MII_DP83640_MICR);
1268		if (micr < 0)
1269			return micr;
1270		micr &=
1271			~(MII_DP83640_MICR_OE |
1272			MII_DP83640_MICR_IE);
1273		err = phy_write(phydev, MII_DP83640_MICR, micr);
1274		if (err < 0)
1275			return err;
1276
1277		misr = phy_read(phydev, MII_DP83640_MISR);
1278		if (misr < 0)
1279			return misr;
1280		misr &=
1281			~(MII_DP83640_MISR_ANC_INT_EN |
1282			MII_DP83640_MISR_DUP_INT_EN |
1283			MII_DP83640_MISR_SPD_INT_EN |
1284			MII_DP83640_MISR_LINK_INT_EN);
1285		return phy_write(phydev, MII_DP83640_MISR, misr);
 
 
 
 
1286	}
1287}
1288
1289static int dp83640_hwtstamp(struct phy_device *phydev, struct ifreq *ifr)
1290{
1291	struct dp83640_private *dp83640 = phydev->priv;
1292	struct hwtstamp_config cfg;
1293	u16 txcfg0, rxcfg0;
 
 
 
 
 
 
 
 
 
1294
1295	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1296		return -EFAULT;
1297
1298	if (cfg.flags) /* reserved for future extensions */
1299		return -EINVAL;
 
 
 
 
 
1300
1301	if (cfg.tx_type < 0 || cfg.tx_type > HWTSTAMP_TX_ONESTEP_SYNC)
1302		return -ERANGE;
1303
1304	dp83640->hwts_tx_en = cfg.tx_type;
1305
1306	switch (cfg.rx_filter) {
1307	case HWTSTAMP_FILTER_NONE:
1308		dp83640->hwts_rx_en = 0;
1309		dp83640->layer = 0;
1310		dp83640->version = 0;
1311		break;
1312	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1313	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1314	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1315		dp83640->hwts_rx_en = 1;
1316		dp83640->layer = PTP_CLASS_L4;
1317		dp83640->version = PTP_CLASS_V1;
 
1318		break;
1319	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1320	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1321	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1322		dp83640->hwts_rx_en = 1;
1323		dp83640->layer = PTP_CLASS_L4;
1324		dp83640->version = PTP_CLASS_V2;
 
1325		break;
1326	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1327	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1328	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1329		dp83640->hwts_rx_en = 1;
1330		dp83640->layer = PTP_CLASS_L2;
1331		dp83640->version = PTP_CLASS_V2;
 
1332		break;
1333	case HWTSTAMP_FILTER_PTP_V2_EVENT:
1334	case HWTSTAMP_FILTER_PTP_V2_SYNC:
1335	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1336		dp83640->hwts_rx_en = 1;
1337		dp83640->layer = PTP_CLASS_L4 | PTP_CLASS_L2;
1338		dp83640->version = PTP_CLASS_V2;
 
1339		break;
1340	default:
1341		return -ERANGE;
1342	}
1343
1344	txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1345	rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
1346
1347	if (dp83640->layer & PTP_CLASS_L2) {
1348		txcfg0 |= TX_L2_EN;
1349		rxcfg0 |= RX_L2_EN;
1350	}
1351	if (dp83640->layer & PTP_CLASS_L4) {
1352		txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
1353		rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
1354	}
1355
1356	if (dp83640->hwts_tx_en)
1357		txcfg0 |= TX_TS_EN;
1358
1359	if (dp83640->hwts_tx_en == HWTSTAMP_TX_ONESTEP_SYNC)
1360		txcfg0 |= SYNC_1STEP | CHK_1STEP;
1361
1362	if (dp83640->hwts_rx_en)
1363		rxcfg0 |= RX_TS_EN;
1364
1365	mutex_lock(&dp83640->clock->extreg_lock);
1366
1367	ext_write(0, phydev, PAGE5, PTP_TXCFG0, txcfg0);
1368	ext_write(0, phydev, PAGE5, PTP_RXCFG0, rxcfg0);
1369
1370	mutex_unlock(&dp83640->clock->extreg_lock);
1371
1372	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1373}
1374
1375static void rx_timestamp_work(struct work_struct *work)
1376{
1377	struct dp83640_private *dp83640 =
1378		container_of(work, struct dp83640_private, ts_work.work);
1379	struct sk_buff *skb;
1380
1381	/* Deliver expired packets. */
1382	while ((skb = skb_dequeue(&dp83640->rx_queue))) {
1383		struct dp83640_skb_info *skb_info;
1384
1385		skb_info = (struct dp83640_skb_info *)skb->cb;
1386		if (!time_after(jiffies, skb_info->tmo)) {
1387			skb_queue_head(&dp83640->rx_queue, skb);
1388			break;
1389		}
1390
1391		netif_rx_ni(skb);
1392	}
1393
1394	if (!skb_queue_empty(&dp83640->rx_queue))
1395		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1396}
1397
1398static bool dp83640_rxtstamp(struct phy_device *phydev,
1399			     struct sk_buff *skb, int type)
1400{
1401	struct dp83640_private *dp83640 = phydev->priv;
 
1402	struct dp83640_skb_info *skb_info = (struct dp83640_skb_info *)skb->cb;
1403	struct list_head *this, *next;
1404	struct rxts *rxts;
1405	struct skb_shared_hwtstamps *shhwtstamps = NULL;
1406	unsigned long flags;
1407
1408	if (is_status_frame(skb, type)) {
1409		decode_status_frame(dp83640, skb);
1410		kfree_skb(skb);
1411		return true;
1412	}
1413
1414	if (!dp83640->hwts_rx_en)
1415		return false;
1416
1417	if ((type & dp83640->version) == 0 || (type & dp83640->layer) == 0)
1418		return false;
1419
1420	spin_lock_irqsave(&dp83640->rx_lock, flags);
1421	prune_rx_ts(dp83640);
1422	list_for_each_safe(this, next, &dp83640->rxts) {
1423		rxts = list_entry(this, struct rxts, list);
1424		if (match(skb, type, rxts)) {
1425			shhwtstamps = skb_hwtstamps(skb);
1426			memset(shhwtstamps, 0, sizeof(*shhwtstamps));
1427			shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
1428			netif_rx_ni(skb);
1429			list_del_init(&rxts->list);
1430			list_add(&rxts->list, &dp83640->rxpool);
1431			break;
1432		}
1433	}
1434	spin_unlock_irqrestore(&dp83640->rx_lock, flags);
1435
1436	if (!shhwtstamps) {
1437		skb_info->ptp_type = type;
1438		skb_info->tmo = jiffies + SKB_TIMESTAMP_TIMEOUT;
1439		skb_queue_tail(&dp83640->rx_queue, skb);
1440		schedule_delayed_work(&dp83640->ts_work, SKB_TIMESTAMP_TIMEOUT);
1441	} else {
1442		netif_rx_ni(skb);
1443	}
1444
1445	return true;
1446}
1447
1448static void dp83640_txtstamp(struct phy_device *phydev,
1449			     struct sk_buff *skb, int type)
1450{
1451	struct dp83640_private *dp83640 = phydev->priv;
 
 
1452
1453	switch (dp83640->hwts_tx_en) {
1454
1455	case HWTSTAMP_TX_ONESTEP_SYNC:
1456		if (is_sync(skb, type)) {
1457			kfree_skb(skb);
1458			return;
1459		}
1460		/* fall through */
1461	case HWTSTAMP_TX_ON:
1462		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
 
1463		skb_queue_tail(&dp83640->tx_queue, skb);
1464		break;
1465
1466	case HWTSTAMP_TX_OFF:
1467	default:
1468		kfree_skb(skb);
1469		break;
1470	}
1471}
1472
1473static int dp83640_ts_info(struct phy_device *dev, struct ethtool_ts_info *info)
 
1474{
1475	struct dp83640_private *dp83640 = dev->priv;
 
1476
1477	info->so_timestamping =
1478		SOF_TIMESTAMPING_TX_HARDWARE |
1479		SOF_TIMESTAMPING_RX_HARDWARE |
1480		SOF_TIMESTAMPING_RAW_HARDWARE;
1481	info->phc_index = ptp_clock_index(dp83640->clock->ptp_clock);
1482	info->tx_types =
1483		(1 << HWTSTAMP_TX_OFF) |
1484		(1 << HWTSTAMP_TX_ON) |
1485		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
1486	info->rx_filters =
1487		(1 << HWTSTAMP_FILTER_NONE) |
1488		(1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
1489		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT) |
1490		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1491		(1 << HWTSTAMP_FILTER_PTP_V2_EVENT);
1492	return 0;
1493}
1494
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1495static struct phy_driver dp83640_driver = {
1496	.phy_id		= DP83640_PHY_ID,
1497	.phy_id_mask	= 0xfffffff0,
1498	.name		= "NatSemi DP83640",
1499	.features	= PHY_BASIC_FEATURES,
1500	.flags		= PHY_HAS_INTERRUPT,
1501	.probe		= dp83640_probe,
1502	.remove		= dp83640_remove,
 
1503	.config_init	= dp83640_config_init,
1504	.config_aneg	= genphy_config_aneg,
1505	.read_status	= genphy_read_status,
1506	.ack_interrupt  = dp83640_ack_interrupt,
1507	.config_intr    = dp83640_config_intr,
1508	.ts_info	= dp83640_ts_info,
1509	.hwtstamp	= dp83640_hwtstamp,
1510	.rxtstamp	= dp83640_rxtstamp,
1511	.txtstamp	= dp83640_txtstamp,
1512};
1513
1514static int __init dp83640_init(void)
1515{
1516	return phy_driver_register(&dp83640_driver, THIS_MODULE);
1517}
1518
1519static void __exit dp83640_exit(void)
1520{
1521	dp83640_free_clocks();
1522	phy_driver_unregister(&dp83640_driver);
1523}
1524
1525MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
1526MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
1527MODULE_LICENSE("GPL");
1528
1529module_init(dp83640_init);
1530module_exit(dp83640_exit);
1531
1532static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
1533	{ DP83640_PHY_ID, 0xfffffff0 },
1534	{ }
1535};
1536
1537MODULE_DEVICE_TABLE(mdio, dp83640_tbl);