Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * core.c - ChipIdea USB IP core family device controller
4 *
5 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
6 * Copyright (C) 2020 NXP
7 *
8 * Author: David Lopo
9 * Peter Chen <peter.chen@nxp.com>
10 *
11 * Main Features:
12 * - Four transfers are supported, usbtest is passed
13 * - USB Certification for gadget: CH9 and Mass Storage are passed
14 * - Low power mode
15 * - USB wakeup
16 */
17#include <linux/delay.h>
18#include <linux/device.h>
19#include <linux/dma-mapping.h>
20#include <linux/extcon.h>
21#include <linux/phy/phy.h>
22#include <linux/platform_device.h>
23#include <linux/module.h>
24#include <linux/idr.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/kernel.h>
28#include <linux/slab.h>
29#include <linux/pm_runtime.h>
30#include <linux/pinctrl/consumer.h>
31#include <linux/usb/ch9.h>
32#include <linux/usb/gadget.h>
33#include <linux/usb/otg.h>
34#include <linux/usb/chipidea.h>
35#include <linux/usb/of.h>
36#include <linux/of.h>
37#include <linux/regulator/consumer.h>
38#include <linux/usb/ehci_def.h>
39
40#include "ci.h"
41#include "udc.h"
42#include "bits.h"
43#include "host.h"
44#include "otg.h"
45#include "otg_fsm.h"
46
47/* Controller register map */
48static const u8 ci_regs_nolpm[] = {
49 [CAP_CAPLENGTH] = 0x00U,
50 [CAP_HCCPARAMS] = 0x08U,
51 [CAP_DCCPARAMS] = 0x24U,
52 [CAP_TESTMODE] = 0x38U,
53 [OP_USBCMD] = 0x00U,
54 [OP_USBSTS] = 0x04U,
55 [OP_USBINTR] = 0x08U,
56 [OP_FRINDEX] = 0x0CU,
57 [OP_DEVICEADDR] = 0x14U,
58 [OP_ENDPTLISTADDR] = 0x18U,
59 [OP_TTCTRL] = 0x1CU,
60 [OP_BURSTSIZE] = 0x20U,
61 [OP_ULPI_VIEWPORT] = 0x30U,
62 [OP_PORTSC] = 0x44U,
63 [OP_DEVLC] = 0x84U,
64 [OP_OTGSC] = 0x64U,
65 [OP_USBMODE] = 0x68U,
66 [OP_ENDPTSETUPSTAT] = 0x6CU,
67 [OP_ENDPTPRIME] = 0x70U,
68 [OP_ENDPTFLUSH] = 0x74U,
69 [OP_ENDPTSTAT] = 0x78U,
70 [OP_ENDPTCOMPLETE] = 0x7CU,
71 [OP_ENDPTCTRL] = 0x80U,
72};
73
74static const u8 ci_regs_lpm[] = {
75 [CAP_CAPLENGTH] = 0x00U,
76 [CAP_HCCPARAMS] = 0x08U,
77 [CAP_DCCPARAMS] = 0x24U,
78 [CAP_TESTMODE] = 0xFCU,
79 [OP_USBCMD] = 0x00U,
80 [OP_USBSTS] = 0x04U,
81 [OP_USBINTR] = 0x08U,
82 [OP_FRINDEX] = 0x0CU,
83 [OP_DEVICEADDR] = 0x14U,
84 [OP_ENDPTLISTADDR] = 0x18U,
85 [OP_TTCTRL] = 0x1CU,
86 [OP_BURSTSIZE] = 0x20U,
87 [OP_ULPI_VIEWPORT] = 0x30U,
88 [OP_PORTSC] = 0x44U,
89 [OP_DEVLC] = 0x84U,
90 [OP_OTGSC] = 0xC4U,
91 [OP_USBMODE] = 0xC8U,
92 [OP_ENDPTSETUPSTAT] = 0xD8U,
93 [OP_ENDPTPRIME] = 0xDCU,
94 [OP_ENDPTFLUSH] = 0xE0U,
95 [OP_ENDPTSTAT] = 0xE4U,
96 [OP_ENDPTCOMPLETE] = 0xE8U,
97 [OP_ENDPTCTRL] = 0xECU,
98};
99
100static void hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
101{
102 int i;
103
104 for (i = 0; i < OP_ENDPTCTRL; i++)
105 ci->hw_bank.regmap[i] =
106 (i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
107 (is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
108
109 for (; i <= OP_LAST; i++)
110 ci->hw_bank.regmap[i] = ci->hw_bank.op +
111 4 * (i - OP_ENDPTCTRL) +
112 (is_lpm
113 ? ci_regs_lpm[OP_ENDPTCTRL]
114 : ci_regs_nolpm[OP_ENDPTCTRL]);
115
116}
117
118static enum ci_revision ci_get_revision(struct ci_hdrc *ci)
119{
120 int ver = hw_read_id_reg(ci, ID_ID, VERSION) >> __ffs(VERSION);
121 enum ci_revision rev = CI_REVISION_UNKNOWN;
122
123 if (ver == 0x2) {
124 rev = hw_read_id_reg(ci, ID_ID, REVISION)
125 >> __ffs(REVISION);
126 rev += CI_REVISION_20;
127 } else if (ver == 0x0) {
128 rev = CI_REVISION_1X;
129 }
130
131 return rev;
132}
133
134/**
135 * hw_read_intr_enable: returns interrupt enable register
136 *
137 * @ci: the controller
138 *
139 * This function returns register data
140 */
141u32 hw_read_intr_enable(struct ci_hdrc *ci)
142{
143 return hw_read(ci, OP_USBINTR, ~0);
144}
145
146/**
147 * hw_read_intr_status: returns interrupt status register
148 *
149 * @ci: the controller
150 *
151 * This function returns register data
152 */
153u32 hw_read_intr_status(struct ci_hdrc *ci)
154{
155 return hw_read(ci, OP_USBSTS, ~0);
156}
157
158/**
159 * hw_port_test_set: writes port test mode (execute without interruption)
160 * @ci: the controller
161 * @mode: new value
162 *
163 * This function returns an error code
164 */
165int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
166{
167 const u8 TEST_MODE_MAX = 7;
168
169 if (mode > TEST_MODE_MAX)
170 return -EINVAL;
171
172 hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
173 return 0;
174}
175
176/**
177 * hw_port_test_get: reads port test mode value
178 *
179 * @ci: the controller
180 *
181 * This function returns port test mode value
182 */
183u8 hw_port_test_get(struct ci_hdrc *ci)
184{
185 return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
186}
187
188static void hw_wait_phy_stable(void)
189{
190 /*
191 * The phy needs some delay to output the stable status from low
192 * power mode. And for OTGSC, the status inputs are debounced
193 * using a 1 ms time constant, so, delay 2ms for controller to get
194 * the stable status, like vbus and id when the phy leaves low power.
195 */
196 usleep_range(2000, 2500);
197}
198
199/* The PHY enters/leaves low power mode */
200static void ci_hdrc_enter_lpm_common(struct ci_hdrc *ci, bool enable)
201{
202 enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
203 bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
204
205 if (enable && !lpm)
206 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
207 PORTSC_PHCD(ci->hw_bank.lpm));
208 else if (!enable && lpm)
209 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
210 0);
211}
212
213static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
214{
215 return ci->platdata->enter_lpm(ci, enable);
216}
217
218static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
219{
220 u32 reg;
221
222 /* bank is a module variable */
223 ci->hw_bank.abs = base;
224
225 ci->hw_bank.cap = ci->hw_bank.abs;
226 ci->hw_bank.cap += ci->platdata->capoffset;
227 ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
228
229 hw_alloc_regmap(ci, false);
230 reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
231 __ffs(HCCPARAMS_LEN);
232 ci->hw_bank.lpm = reg;
233 if (reg)
234 hw_alloc_regmap(ci, !!reg);
235 ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
236 ci->hw_bank.size += OP_LAST;
237 ci->hw_bank.size /= sizeof(u32);
238
239 reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
240 __ffs(DCCPARAMS_DEN);
241 ci->hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
242
243 if (ci->hw_ep_max > ENDPT_MAX)
244 return -ENODEV;
245
246 ci_hdrc_enter_lpm(ci, false);
247
248 /* Disable all interrupts bits */
249 hw_write(ci, OP_USBINTR, 0xffffffff, 0);
250
251 /* Clear all interrupts status bits*/
252 hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
253
254 ci->rev = ci_get_revision(ci);
255
256 dev_dbg(ci->dev,
257 "revision: %d, lpm: %d; cap: %px op: %px\n",
258 ci->rev, ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
259
260 /* setup lock mode ? */
261
262 /* ENDPTSETUPSTAT is '0' by default */
263
264 /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
265
266 return 0;
267}
268
269void hw_phymode_configure(struct ci_hdrc *ci)
270{
271 u32 portsc, lpm, sts = 0;
272
273 switch (ci->platdata->phy_mode) {
274 case USBPHY_INTERFACE_MODE_UTMI:
275 portsc = PORTSC_PTS(PTS_UTMI);
276 lpm = DEVLC_PTS(PTS_UTMI);
277 break;
278 case USBPHY_INTERFACE_MODE_UTMIW:
279 portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
280 lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
281 break;
282 case USBPHY_INTERFACE_MODE_ULPI:
283 portsc = PORTSC_PTS(PTS_ULPI);
284 lpm = DEVLC_PTS(PTS_ULPI);
285 break;
286 case USBPHY_INTERFACE_MODE_SERIAL:
287 portsc = PORTSC_PTS(PTS_SERIAL);
288 lpm = DEVLC_PTS(PTS_SERIAL);
289 sts = 1;
290 break;
291 case USBPHY_INTERFACE_MODE_HSIC:
292 portsc = PORTSC_PTS(PTS_HSIC);
293 lpm = DEVLC_PTS(PTS_HSIC);
294 break;
295 default:
296 return;
297 }
298
299 if (ci->hw_bank.lpm) {
300 hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
301 if (sts)
302 hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
303 } else {
304 hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
305 if (sts)
306 hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
307 }
308}
309EXPORT_SYMBOL_GPL(hw_phymode_configure);
310
311/**
312 * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
313 * interfaces
314 * @ci: the controller
315 *
316 * This function returns an error code if the phy failed to init
317 */
318static int _ci_usb_phy_init(struct ci_hdrc *ci)
319{
320 int ret;
321
322 if (ci->phy) {
323 ret = phy_init(ci->phy);
324 if (ret)
325 return ret;
326
327 ret = phy_power_on(ci->phy);
328 if (ret) {
329 phy_exit(ci->phy);
330 return ret;
331 }
332 } else {
333 ret = usb_phy_init(ci->usb_phy);
334 }
335
336 return ret;
337}
338
339/**
340 * ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
341 * interfaces
342 * @ci: the controller
343 */
344static void ci_usb_phy_exit(struct ci_hdrc *ci)
345{
346 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
347 return;
348
349 if (ci->phy) {
350 phy_power_off(ci->phy);
351 phy_exit(ci->phy);
352 } else {
353 usb_phy_shutdown(ci->usb_phy);
354 }
355}
356
357/**
358 * ci_usb_phy_init: initialize phy according to different phy type
359 * @ci: the controller
360 *
361 * This function returns an error code if usb_phy_init has failed
362 */
363static int ci_usb_phy_init(struct ci_hdrc *ci)
364{
365 int ret;
366
367 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
368 return 0;
369
370 switch (ci->platdata->phy_mode) {
371 case USBPHY_INTERFACE_MODE_UTMI:
372 case USBPHY_INTERFACE_MODE_UTMIW:
373 case USBPHY_INTERFACE_MODE_HSIC:
374 ret = _ci_usb_phy_init(ci);
375 if (!ret)
376 hw_wait_phy_stable();
377 else
378 return ret;
379 hw_phymode_configure(ci);
380 break;
381 case USBPHY_INTERFACE_MODE_ULPI:
382 case USBPHY_INTERFACE_MODE_SERIAL:
383 hw_phymode_configure(ci);
384 ret = _ci_usb_phy_init(ci);
385 if (ret)
386 return ret;
387 break;
388 default:
389 ret = _ci_usb_phy_init(ci);
390 if (!ret)
391 hw_wait_phy_stable();
392 }
393
394 return ret;
395}
396
397
398/**
399 * ci_platform_configure: do controller configure
400 * @ci: the controller
401 *
402 */
403void ci_platform_configure(struct ci_hdrc *ci)
404{
405 bool is_device_mode, is_host_mode;
406
407 is_device_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_DC;
408 is_host_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_HC;
409
410 if (is_device_mode) {
411 phy_set_mode(ci->phy, PHY_MODE_USB_DEVICE);
412
413 if (ci->platdata->flags & CI_HDRC_DISABLE_DEVICE_STREAMING)
414 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
415 USBMODE_CI_SDIS);
416 }
417
418 if (is_host_mode) {
419 phy_set_mode(ci->phy, PHY_MODE_USB_HOST);
420
421 if (ci->platdata->flags & CI_HDRC_DISABLE_HOST_STREAMING)
422 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
423 USBMODE_CI_SDIS);
424 }
425
426 if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
427 if (ci->hw_bank.lpm)
428 hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
429 else
430 hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
431 }
432
433 if (ci->platdata->flags & CI_HDRC_SET_NON_ZERO_TTHA)
434 hw_write(ci, OP_TTCTRL, TTCTRL_TTHA_MASK, TTCTRL_TTHA);
435
436 hw_write(ci, OP_USBCMD, 0xff0000, ci->platdata->itc_setting << 16);
437
438 if (ci->platdata->flags & CI_HDRC_OVERRIDE_AHB_BURST)
439 hw_write_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK,
440 ci->platdata->ahb_burst_config);
441
442 /* override burst size, take effect only when ahb_burst_config is 0 */
443 if (!hw_read_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK)) {
444 if (ci->platdata->flags & CI_HDRC_OVERRIDE_TX_BURST)
445 hw_write(ci, OP_BURSTSIZE, TX_BURST_MASK,
446 ci->platdata->tx_burst_size << __ffs(TX_BURST_MASK));
447
448 if (ci->platdata->flags & CI_HDRC_OVERRIDE_RX_BURST)
449 hw_write(ci, OP_BURSTSIZE, RX_BURST_MASK,
450 ci->platdata->rx_burst_size);
451 }
452}
453
454/**
455 * hw_controller_reset: do controller reset
456 * @ci: the controller
457 *
458 * This function returns an error code
459 */
460static int hw_controller_reset(struct ci_hdrc *ci)
461{
462 int count = 0;
463
464 hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
465 while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
466 udelay(10);
467 if (count++ > 1000)
468 return -ETIMEDOUT;
469 }
470
471 return 0;
472}
473
474/**
475 * hw_device_reset: resets chip (execute without interruption)
476 * @ci: the controller
477 *
478 * This function returns an error code
479 */
480int hw_device_reset(struct ci_hdrc *ci)
481{
482 int ret;
483
484 /* should flush & stop before reset */
485 hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
486 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
487
488 ret = hw_controller_reset(ci);
489 if (ret) {
490 dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
491 return ret;
492 }
493
494 if (ci->platdata->notify_event) {
495 ret = ci->platdata->notify_event(ci,
496 CI_HDRC_CONTROLLER_RESET_EVENT);
497 if (ret)
498 return ret;
499 }
500
501 /* USBMODE should be configured step by step */
502 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
503 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
504 /* HW >= 2.3 */
505 hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
506
507 if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
508 dev_err(ci->dev, "cannot enter in %s device mode\n",
509 ci_role(ci)->name);
510 dev_err(ci->dev, "lpm = %i\n", ci->hw_bank.lpm);
511 return -ENODEV;
512 }
513
514 ci_platform_configure(ci);
515
516 return 0;
517}
518
519static irqreturn_t ci_irq_handler(int irq, void *data)
520{
521 struct ci_hdrc *ci = data;
522 irqreturn_t ret = IRQ_NONE;
523 u32 otgsc = 0;
524
525 if (ci->in_lpm) {
526 /*
527 * If we already have a wakeup irq pending there,
528 * let's just return to wait resume finished firstly.
529 */
530 if (ci->wakeup_int)
531 return IRQ_HANDLED;
532
533 disable_irq_nosync(irq);
534 ci->wakeup_int = true;
535 pm_runtime_get(ci->dev);
536 return IRQ_HANDLED;
537 }
538
539 if (ci->is_otg) {
540 otgsc = hw_read_otgsc(ci, ~0);
541 if (ci_otg_is_fsm_mode(ci)) {
542 ret = ci_otg_fsm_irq(ci);
543 if (ret == IRQ_HANDLED)
544 return ret;
545 }
546 }
547
548 /*
549 * Handle id change interrupt, it indicates device/host function
550 * switch.
551 */
552 if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
553 ci->id_event = true;
554 /* Clear ID change irq status */
555 hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
556 ci_otg_queue_work(ci);
557 return IRQ_HANDLED;
558 }
559
560 /*
561 * Handle vbus change interrupt, it indicates device connection
562 * and disconnection events.
563 */
564 if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
565 ci->b_sess_valid_event = true;
566 /* Clear BSV irq */
567 hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
568 ci_otg_queue_work(ci);
569 return IRQ_HANDLED;
570 }
571
572 /* Handle device/host interrupt */
573 if (ci->role != CI_ROLE_END)
574 ret = ci_role(ci)->irq(ci);
575
576 return ret;
577}
578
579static void ci_irq(struct ci_hdrc *ci)
580{
581 unsigned long flags;
582
583 local_irq_save(flags);
584 ci_irq_handler(ci->irq, ci);
585 local_irq_restore(flags);
586}
587
588static int ci_cable_notifier(struct notifier_block *nb, unsigned long event,
589 void *ptr)
590{
591 struct ci_hdrc_cable *cbl = container_of(nb, struct ci_hdrc_cable, nb);
592 struct ci_hdrc *ci = cbl->ci;
593
594 cbl->connected = event;
595 cbl->changed = true;
596
597 ci_irq(ci);
598 return NOTIFY_DONE;
599}
600
601static enum usb_role ci_usb_role_switch_get(struct usb_role_switch *sw)
602{
603 struct ci_hdrc *ci = usb_role_switch_get_drvdata(sw);
604 enum usb_role role;
605 unsigned long flags;
606
607 spin_lock_irqsave(&ci->lock, flags);
608 role = ci_role_to_usb_role(ci);
609 spin_unlock_irqrestore(&ci->lock, flags);
610
611 return role;
612}
613
614static int ci_usb_role_switch_set(struct usb_role_switch *sw,
615 enum usb_role role)
616{
617 struct ci_hdrc *ci = usb_role_switch_get_drvdata(sw);
618 struct ci_hdrc_cable *cable;
619
620 if (role == USB_ROLE_HOST) {
621 cable = &ci->platdata->id_extcon;
622 cable->changed = true;
623 cable->connected = true;
624 cable = &ci->platdata->vbus_extcon;
625 cable->changed = true;
626 cable->connected = false;
627 } else if (role == USB_ROLE_DEVICE) {
628 cable = &ci->platdata->id_extcon;
629 cable->changed = true;
630 cable->connected = false;
631 cable = &ci->platdata->vbus_extcon;
632 cable->changed = true;
633 cable->connected = true;
634 } else {
635 cable = &ci->platdata->id_extcon;
636 cable->changed = true;
637 cable->connected = false;
638 cable = &ci->platdata->vbus_extcon;
639 cable->changed = true;
640 cable->connected = false;
641 }
642
643 ci_irq(ci);
644 return 0;
645}
646
647static enum ci_role ci_get_role(struct ci_hdrc *ci)
648{
649 enum ci_role role;
650
651 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
652 if (ci->is_otg) {
653 role = ci_otg_role(ci);
654 hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
655 } else {
656 /*
657 * If the controller is not OTG capable, but support
658 * role switch, the defalt role is gadget, and the
659 * user can switch it through debugfs.
660 */
661 role = CI_ROLE_GADGET;
662 }
663 } else {
664 role = ci->roles[CI_ROLE_HOST] ? CI_ROLE_HOST
665 : CI_ROLE_GADGET;
666 }
667
668 return role;
669}
670
671static struct usb_role_switch_desc ci_role_switch = {
672 .set = ci_usb_role_switch_set,
673 .get = ci_usb_role_switch_get,
674 .allow_userspace_control = true,
675};
676
677static int ci_get_platdata(struct device *dev,
678 struct ci_hdrc_platform_data *platdata)
679{
680 struct extcon_dev *ext_vbus, *ext_id;
681 struct ci_hdrc_cable *cable;
682 int ret;
683
684 if (!platdata->phy_mode)
685 platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
686
687 if (!platdata->dr_mode)
688 platdata->dr_mode = usb_get_dr_mode(dev);
689
690 if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
691 platdata->dr_mode = USB_DR_MODE_OTG;
692
693 if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
694 /* Get the vbus regulator */
695 platdata->reg_vbus = devm_regulator_get_optional(dev, "vbus");
696 if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
697 return -EPROBE_DEFER;
698 } else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
699 /* no vbus regulator is needed */
700 platdata->reg_vbus = NULL;
701 } else if (IS_ERR(platdata->reg_vbus)) {
702 dev_err(dev, "Getting regulator error: %ld\n",
703 PTR_ERR(platdata->reg_vbus));
704 return PTR_ERR(platdata->reg_vbus);
705 }
706 /* Get TPL support */
707 if (!platdata->tpl_support)
708 platdata->tpl_support =
709 of_usb_host_tpl_support(dev->of_node);
710 }
711
712 if (platdata->dr_mode == USB_DR_MODE_OTG) {
713 /* We can support HNP and SRP of OTG 2.0 */
714 platdata->ci_otg_caps.otg_rev = 0x0200;
715 platdata->ci_otg_caps.hnp_support = true;
716 platdata->ci_otg_caps.srp_support = true;
717
718 /* Update otg capabilities by DT properties */
719 ret = of_usb_update_otg_caps(dev->of_node,
720 &platdata->ci_otg_caps);
721 if (ret)
722 return ret;
723 }
724
725 if (usb_get_maximum_speed(dev) == USB_SPEED_FULL)
726 platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
727
728 of_property_read_u32(dev->of_node, "phy-clkgate-delay-us",
729 &platdata->phy_clkgate_delay_us);
730
731 platdata->itc_setting = 1;
732
733 of_property_read_u32(dev->of_node, "itc-setting",
734 &platdata->itc_setting);
735
736 ret = of_property_read_u32(dev->of_node, "ahb-burst-config",
737 &platdata->ahb_burst_config);
738 if (!ret) {
739 platdata->flags |= CI_HDRC_OVERRIDE_AHB_BURST;
740 } else if (ret != -EINVAL) {
741 dev_err(dev, "failed to get ahb-burst-config\n");
742 return ret;
743 }
744
745 ret = of_property_read_u32(dev->of_node, "tx-burst-size-dword",
746 &platdata->tx_burst_size);
747 if (!ret) {
748 platdata->flags |= CI_HDRC_OVERRIDE_TX_BURST;
749 } else if (ret != -EINVAL) {
750 dev_err(dev, "failed to get tx-burst-size-dword\n");
751 return ret;
752 }
753
754 ret = of_property_read_u32(dev->of_node, "rx-burst-size-dword",
755 &platdata->rx_burst_size);
756 if (!ret) {
757 platdata->flags |= CI_HDRC_OVERRIDE_RX_BURST;
758 } else if (ret != -EINVAL) {
759 dev_err(dev, "failed to get rx-burst-size-dword\n");
760 return ret;
761 }
762
763 if (of_property_read_bool(dev->of_node, "non-zero-ttctrl-ttha"))
764 platdata->flags |= CI_HDRC_SET_NON_ZERO_TTHA;
765
766 ext_id = ERR_PTR(-ENODEV);
767 ext_vbus = ERR_PTR(-ENODEV);
768 if (of_property_present(dev->of_node, "extcon")) {
769 /* Each one of them is not mandatory */
770 ext_vbus = extcon_get_edev_by_phandle(dev, 0);
771 if (IS_ERR(ext_vbus) && PTR_ERR(ext_vbus) != -ENODEV)
772 return PTR_ERR(ext_vbus);
773
774 ext_id = extcon_get_edev_by_phandle(dev, 1);
775 if (IS_ERR(ext_id) && PTR_ERR(ext_id) != -ENODEV)
776 return PTR_ERR(ext_id);
777 }
778
779 cable = &platdata->vbus_extcon;
780 cable->nb.notifier_call = ci_cable_notifier;
781 cable->edev = ext_vbus;
782
783 if (!IS_ERR(ext_vbus)) {
784 ret = extcon_get_state(cable->edev, EXTCON_USB);
785 if (ret)
786 cable->connected = true;
787 else
788 cable->connected = false;
789 }
790
791 cable = &platdata->id_extcon;
792 cable->nb.notifier_call = ci_cable_notifier;
793 cable->edev = ext_id;
794
795 if (!IS_ERR(ext_id)) {
796 ret = extcon_get_state(cable->edev, EXTCON_USB_HOST);
797 if (ret)
798 cable->connected = true;
799 else
800 cable->connected = false;
801 }
802
803 if (device_property_read_bool(dev, "usb-role-switch"))
804 ci_role_switch.fwnode = dev->fwnode;
805
806 platdata->pctl = devm_pinctrl_get(dev);
807 if (!IS_ERR(platdata->pctl)) {
808 struct pinctrl_state *p;
809
810 p = pinctrl_lookup_state(platdata->pctl, "default");
811 if (!IS_ERR(p))
812 platdata->pins_default = p;
813
814 p = pinctrl_lookup_state(platdata->pctl, "host");
815 if (!IS_ERR(p))
816 platdata->pins_host = p;
817
818 p = pinctrl_lookup_state(platdata->pctl, "device");
819 if (!IS_ERR(p))
820 platdata->pins_device = p;
821 }
822
823 if (!platdata->enter_lpm)
824 platdata->enter_lpm = ci_hdrc_enter_lpm_common;
825
826 return 0;
827}
828
829static int ci_extcon_register(struct ci_hdrc *ci)
830{
831 struct ci_hdrc_cable *id, *vbus;
832 int ret;
833
834 id = &ci->platdata->id_extcon;
835 id->ci = ci;
836 if (!IS_ERR_OR_NULL(id->edev)) {
837 ret = devm_extcon_register_notifier(ci->dev, id->edev,
838 EXTCON_USB_HOST, &id->nb);
839 if (ret < 0) {
840 dev_err(ci->dev, "register ID failed\n");
841 return ret;
842 }
843 }
844
845 vbus = &ci->platdata->vbus_extcon;
846 vbus->ci = ci;
847 if (!IS_ERR_OR_NULL(vbus->edev)) {
848 ret = devm_extcon_register_notifier(ci->dev, vbus->edev,
849 EXTCON_USB, &vbus->nb);
850 if (ret < 0) {
851 dev_err(ci->dev, "register VBUS failed\n");
852 return ret;
853 }
854 }
855
856 return 0;
857}
858
859static void ci_power_lost_work(struct work_struct *work)
860{
861 struct ci_hdrc *ci = container_of(work, struct ci_hdrc, power_lost_work);
862 enum ci_role role;
863
864 disable_irq_nosync(ci->irq);
865 pm_runtime_get_sync(ci->dev);
866 if (!ci_otg_is_fsm_mode(ci)) {
867 role = ci_get_role(ci);
868
869 if (ci->role != role) {
870 ci_handle_id_switch(ci);
871 } else if (role == CI_ROLE_GADGET) {
872 if (ci->is_otg && hw_read_otgsc(ci, OTGSC_BSV))
873 usb_gadget_vbus_connect(&ci->gadget);
874 }
875 }
876 pm_runtime_put_sync(ci->dev);
877 enable_irq(ci->irq);
878}
879
880static DEFINE_IDA(ci_ida);
881
882struct platform_device *ci_hdrc_add_device(struct device *dev,
883 struct resource *res, int nres,
884 struct ci_hdrc_platform_data *platdata)
885{
886 struct platform_device *pdev;
887 int id, ret;
888
889 ret = ci_get_platdata(dev, platdata);
890 if (ret)
891 return ERR_PTR(ret);
892
893 id = ida_alloc(&ci_ida, GFP_KERNEL);
894 if (id < 0)
895 return ERR_PTR(id);
896
897 pdev = platform_device_alloc("ci_hdrc", id);
898 if (!pdev) {
899 ret = -ENOMEM;
900 goto put_id;
901 }
902
903 pdev->dev.parent = dev;
904 device_set_of_node_from_dev(&pdev->dev, dev);
905
906 ret = platform_device_add_resources(pdev, res, nres);
907 if (ret)
908 goto err;
909
910 ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
911 if (ret)
912 goto err;
913
914 ret = platform_device_add(pdev);
915 if (ret)
916 goto err;
917
918 return pdev;
919
920err:
921 platform_device_put(pdev);
922put_id:
923 ida_free(&ci_ida, id);
924 return ERR_PTR(ret);
925}
926EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
927
928void ci_hdrc_remove_device(struct platform_device *pdev)
929{
930 int id = pdev->id;
931 platform_device_unregister(pdev);
932 ida_free(&ci_ida, id);
933}
934EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
935
936/**
937 * ci_hdrc_query_available_role: get runtime available operation mode
938 *
939 * The glue layer can get current operation mode (host/peripheral/otg)
940 * This function should be called after ci core device has created.
941 *
942 * @pdev: the platform device of ci core.
943 *
944 * Return runtime usb_dr_mode.
945 */
946enum usb_dr_mode ci_hdrc_query_available_role(struct platform_device *pdev)
947{
948 struct ci_hdrc *ci = platform_get_drvdata(pdev);
949
950 if (!ci)
951 return USB_DR_MODE_UNKNOWN;
952 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET])
953 return USB_DR_MODE_OTG;
954 else if (ci->roles[CI_ROLE_HOST])
955 return USB_DR_MODE_HOST;
956 else if (ci->roles[CI_ROLE_GADGET])
957 return USB_DR_MODE_PERIPHERAL;
958 else
959 return USB_DR_MODE_UNKNOWN;
960}
961EXPORT_SYMBOL_GPL(ci_hdrc_query_available_role);
962
963static inline void ci_role_destroy(struct ci_hdrc *ci)
964{
965 ci_hdrc_gadget_destroy(ci);
966 ci_hdrc_host_destroy(ci);
967 if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
968 ci_hdrc_otg_destroy(ci);
969}
970
971static void ci_get_otg_capable(struct ci_hdrc *ci)
972{
973 if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
974 ci->is_otg = false;
975 else
976 ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
977 DCCPARAMS_DC | DCCPARAMS_HC)
978 == (DCCPARAMS_DC | DCCPARAMS_HC));
979 if (ci->is_otg) {
980 dev_dbg(ci->dev, "It is OTG capable controller\n");
981 /* Disable and clear all OTG irq */
982 hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
983 OTGSC_INT_STATUS_BITS);
984 }
985}
986
987static ssize_t role_show(struct device *dev, struct device_attribute *attr,
988 char *buf)
989{
990 struct ci_hdrc *ci = dev_get_drvdata(dev);
991
992 if (ci->role != CI_ROLE_END)
993 return sprintf(buf, "%s\n", ci_role(ci)->name);
994
995 return 0;
996}
997
998static ssize_t role_store(struct device *dev,
999 struct device_attribute *attr, const char *buf, size_t n)
1000{
1001 struct ci_hdrc *ci = dev_get_drvdata(dev);
1002 enum ci_role role;
1003 int ret;
1004
1005 if (!(ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET])) {
1006 dev_warn(dev, "Current configuration is not dual-role, quit\n");
1007 return -EPERM;
1008 }
1009
1010 for (role = CI_ROLE_HOST; role < CI_ROLE_END; role++)
1011 if (!strncmp(buf, ci->roles[role]->name,
1012 strlen(ci->roles[role]->name)))
1013 break;
1014
1015 if (role == CI_ROLE_END)
1016 return -EINVAL;
1017
1018 mutex_lock(&ci->mutex);
1019
1020 if (role == ci->role) {
1021 mutex_unlock(&ci->mutex);
1022 return n;
1023 }
1024
1025 pm_runtime_get_sync(dev);
1026 disable_irq(ci->irq);
1027 ci_role_stop(ci);
1028 ret = ci_role_start(ci, role);
1029 if (!ret && ci->role == CI_ROLE_GADGET)
1030 ci_handle_vbus_change(ci);
1031 enable_irq(ci->irq);
1032 pm_runtime_put_sync(dev);
1033 mutex_unlock(&ci->mutex);
1034
1035 return (ret == 0) ? n : ret;
1036}
1037static DEVICE_ATTR_RW(role);
1038
1039static struct attribute *ci_attrs[] = {
1040 &dev_attr_role.attr,
1041 NULL,
1042};
1043ATTRIBUTE_GROUPS(ci);
1044
1045static int ci_hdrc_probe(struct platform_device *pdev)
1046{
1047 struct device *dev = &pdev->dev;
1048 struct ci_hdrc *ci;
1049 struct resource *res;
1050 void __iomem *base;
1051 int ret;
1052 enum usb_dr_mode dr_mode;
1053
1054 if (!dev_get_platdata(dev)) {
1055 dev_err(dev, "platform data missing\n");
1056 return -ENODEV;
1057 }
1058
1059 base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1060 if (IS_ERR(base))
1061 return PTR_ERR(base);
1062
1063 ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
1064 if (!ci)
1065 return -ENOMEM;
1066
1067 spin_lock_init(&ci->lock);
1068 mutex_init(&ci->mutex);
1069 INIT_WORK(&ci->power_lost_work, ci_power_lost_work);
1070
1071 ci->dev = dev;
1072 ci->platdata = dev_get_platdata(dev);
1073 ci->imx28_write_fix = !!(ci->platdata->flags &
1074 CI_HDRC_IMX28_WRITE_FIX);
1075 ci->supports_runtime_pm = !!(ci->platdata->flags &
1076 CI_HDRC_SUPPORTS_RUNTIME_PM);
1077 ci->has_portsc_pec_bug = !!(ci->platdata->flags &
1078 CI_HDRC_HAS_PORTSC_PEC_MISSED);
1079 ci->has_short_pkt_limit = !!(ci->platdata->flags &
1080 CI_HDRC_HAS_SHORT_PKT_LIMIT);
1081 platform_set_drvdata(pdev, ci);
1082
1083 ret = hw_device_init(ci, base);
1084 if (ret < 0) {
1085 dev_err(dev, "can't initialize hardware\n");
1086 return -ENODEV;
1087 }
1088
1089 ret = ci_ulpi_init(ci);
1090 if (ret)
1091 return ret;
1092
1093 if (ci->platdata->phy) {
1094 ci->phy = ci->platdata->phy;
1095 } else if (ci->platdata->usb_phy) {
1096 ci->usb_phy = ci->platdata->usb_phy;
1097 } else {
1098 /* Look for a generic PHY first */
1099 ci->phy = devm_phy_get(dev->parent, "usb-phy");
1100
1101 if (PTR_ERR(ci->phy) == -EPROBE_DEFER) {
1102 ret = -EPROBE_DEFER;
1103 goto ulpi_exit;
1104 } else if (IS_ERR(ci->phy)) {
1105 ci->phy = NULL;
1106 }
1107
1108 /* Look for a legacy USB PHY from device-tree next */
1109 if (!ci->phy) {
1110 ci->usb_phy = devm_usb_get_phy_by_phandle(dev->parent,
1111 "phys", 0);
1112
1113 if (PTR_ERR(ci->usb_phy) == -EPROBE_DEFER) {
1114 ret = -EPROBE_DEFER;
1115 goto ulpi_exit;
1116 } else if (IS_ERR(ci->usb_phy)) {
1117 ci->usb_phy = NULL;
1118 }
1119 }
1120
1121 /* Look for any registered legacy USB PHY as last resort */
1122 if (!ci->phy && !ci->usb_phy) {
1123 ci->usb_phy = devm_usb_get_phy(dev->parent,
1124 USB_PHY_TYPE_USB2);
1125
1126 if (PTR_ERR(ci->usb_phy) == -EPROBE_DEFER) {
1127 ret = -EPROBE_DEFER;
1128 goto ulpi_exit;
1129 } else if (IS_ERR(ci->usb_phy)) {
1130 ci->usb_phy = NULL;
1131 }
1132 }
1133
1134 /* No USB PHY was found in the end */
1135 if (!ci->phy && !ci->usb_phy) {
1136 ret = -ENXIO;
1137 goto ulpi_exit;
1138 }
1139 }
1140
1141 ret = ci_usb_phy_init(ci);
1142 if (ret) {
1143 dev_err(dev, "unable to init phy: %d\n", ret);
1144 goto ulpi_exit;
1145 }
1146
1147 ci->hw_bank.phys = res->start;
1148
1149 ci->irq = platform_get_irq(pdev, 0);
1150 if (ci->irq < 0) {
1151 ret = ci->irq;
1152 goto deinit_phy;
1153 }
1154
1155 ci_get_otg_capable(ci);
1156
1157 dr_mode = ci->platdata->dr_mode;
1158 /* initialize role(s) before the interrupt is requested */
1159 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
1160 ret = ci_hdrc_host_init(ci);
1161 if (ret) {
1162 if (ret == -ENXIO)
1163 dev_info(dev, "doesn't support host\n");
1164 else
1165 goto deinit_phy;
1166 }
1167 }
1168
1169 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
1170 ret = ci_hdrc_gadget_init(ci);
1171 if (ret) {
1172 if (ret == -ENXIO)
1173 dev_info(dev, "doesn't support gadget\n");
1174 else
1175 goto deinit_host;
1176 }
1177 }
1178
1179 if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
1180 dev_err(dev, "no supported roles\n");
1181 ret = -ENODEV;
1182 goto deinit_gadget;
1183 }
1184
1185 if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
1186 ret = ci_hdrc_otg_init(ci);
1187 if (ret) {
1188 dev_err(dev, "init otg fails, ret = %d\n", ret);
1189 goto deinit_gadget;
1190 }
1191 }
1192
1193 if (ci_role_switch.fwnode) {
1194 ci_role_switch.driver_data = ci;
1195 ci->role_switch = usb_role_switch_register(dev,
1196 &ci_role_switch);
1197 if (IS_ERR(ci->role_switch)) {
1198 ret = PTR_ERR(ci->role_switch);
1199 goto deinit_otg;
1200 }
1201 }
1202
1203 ci->role = ci_get_role(ci);
1204 if (!ci_otg_is_fsm_mode(ci)) {
1205 /* only update vbus status for peripheral */
1206 if (ci->role == CI_ROLE_GADGET) {
1207 /* Pull down DP for possible charger detection */
1208 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
1209 ci_handle_vbus_change(ci);
1210 }
1211
1212 ret = ci_role_start(ci, ci->role);
1213 if (ret) {
1214 dev_err(dev, "can't start %s role\n",
1215 ci_role(ci)->name);
1216 goto stop;
1217 }
1218 }
1219
1220 ret = devm_request_irq(dev, ci->irq, ci_irq_handler, IRQF_SHARED,
1221 ci->platdata->name, ci);
1222 if (ret)
1223 goto stop;
1224
1225 ret = ci_extcon_register(ci);
1226 if (ret)
1227 goto stop;
1228
1229 if (ci->supports_runtime_pm) {
1230 pm_runtime_set_active(&pdev->dev);
1231 pm_runtime_enable(&pdev->dev);
1232 pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
1233 pm_runtime_mark_last_busy(ci->dev);
1234 pm_runtime_use_autosuspend(&pdev->dev);
1235 }
1236
1237 if (ci_otg_is_fsm_mode(ci))
1238 ci_hdrc_otg_fsm_start(ci);
1239
1240 device_set_wakeup_capable(&pdev->dev, true);
1241 dbg_create_files(ci);
1242
1243 return 0;
1244
1245stop:
1246 if (ci->role_switch)
1247 usb_role_switch_unregister(ci->role_switch);
1248deinit_otg:
1249 if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
1250 ci_hdrc_otg_destroy(ci);
1251deinit_gadget:
1252 ci_hdrc_gadget_destroy(ci);
1253deinit_host:
1254 ci_hdrc_host_destroy(ci);
1255deinit_phy:
1256 ci_usb_phy_exit(ci);
1257ulpi_exit:
1258 ci_ulpi_exit(ci);
1259
1260 return ret;
1261}
1262
1263static void ci_hdrc_remove(struct platform_device *pdev)
1264{
1265 struct ci_hdrc *ci = platform_get_drvdata(pdev);
1266
1267 if (ci->role_switch)
1268 usb_role_switch_unregister(ci->role_switch);
1269
1270 if (ci->supports_runtime_pm) {
1271 pm_runtime_get_sync(&pdev->dev);
1272 pm_runtime_disable(&pdev->dev);
1273 pm_runtime_put_noidle(&pdev->dev);
1274 }
1275
1276 dbg_remove_files(ci);
1277 ci_role_destroy(ci);
1278 ci_hdrc_enter_lpm(ci, true);
1279 ci_usb_phy_exit(ci);
1280 ci_ulpi_exit(ci);
1281}
1282
1283#ifdef CONFIG_PM
1284/* Prepare wakeup by SRP before suspend */
1285static void ci_otg_fsm_suspend_for_srp(struct ci_hdrc *ci)
1286{
1287 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1288 !hw_read_otgsc(ci, OTGSC_ID)) {
1289 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_PP,
1290 PORTSC_PP);
1291 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_WKCN,
1292 PORTSC_WKCN);
1293 }
1294}
1295
1296/* Handle SRP when wakeup by data pulse */
1297static void ci_otg_fsm_wakeup_by_srp(struct ci_hdrc *ci)
1298{
1299 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1300 (ci->fsm.a_bus_drop == 1) && (ci->fsm.a_bus_req == 0)) {
1301 if (!hw_read_otgsc(ci, OTGSC_ID)) {
1302 ci->fsm.a_srp_det = 1;
1303 ci->fsm.a_bus_drop = 0;
1304 } else {
1305 ci->fsm.id = 1;
1306 }
1307 ci_otg_queue_work(ci);
1308 }
1309}
1310
1311static void ci_controller_suspend(struct ci_hdrc *ci)
1312{
1313 disable_irq(ci->irq);
1314 ci_hdrc_enter_lpm(ci, true);
1315 if (ci->platdata->phy_clkgate_delay_us)
1316 usleep_range(ci->platdata->phy_clkgate_delay_us,
1317 ci->platdata->phy_clkgate_delay_us + 50);
1318 usb_phy_set_suspend(ci->usb_phy, 1);
1319 ci->in_lpm = true;
1320 enable_irq(ci->irq);
1321}
1322
1323/*
1324 * Handle the wakeup interrupt triggered by extcon connector
1325 * We need to call ci_irq again for extcon since the first
1326 * interrupt (wakeup int) only let the controller be out of
1327 * low power mode, but not handle any interrupts.
1328 */
1329static void ci_extcon_wakeup_int(struct ci_hdrc *ci)
1330{
1331 struct ci_hdrc_cable *cable_id, *cable_vbus;
1332 u32 otgsc = hw_read_otgsc(ci, ~0);
1333
1334 cable_id = &ci->platdata->id_extcon;
1335 cable_vbus = &ci->platdata->vbus_extcon;
1336
1337 if ((!IS_ERR(cable_id->edev) || ci->role_switch)
1338 && ci->is_otg &&
1339 (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS))
1340 ci_irq(ci);
1341
1342 if ((!IS_ERR(cable_vbus->edev) || ci->role_switch)
1343 && ci->is_otg &&
1344 (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS))
1345 ci_irq(ci);
1346}
1347
1348static int ci_controller_resume(struct device *dev)
1349{
1350 struct ci_hdrc *ci = dev_get_drvdata(dev);
1351 int ret;
1352
1353 dev_dbg(dev, "at %s\n", __func__);
1354
1355 if (!ci->in_lpm) {
1356 WARN_ON(1);
1357 return 0;
1358 }
1359
1360 ci_hdrc_enter_lpm(ci, false);
1361
1362 ret = ci_ulpi_resume(ci);
1363 if (ret)
1364 return ret;
1365
1366 if (ci->usb_phy) {
1367 usb_phy_set_suspend(ci->usb_phy, 0);
1368 usb_phy_set_wakeup(ci->usb_phy, false);
1369 hw_wait_phy_stable();
1370 }
1371
1372 ci->in_lpm = false;
1373 if (ci->wakeup_int) {
1374 ci->wakeup_int = false;
1375 pm_runtime_mark_last_busy(ci->dev);
1376 pm_runtime_put_autosuspend(ci->dev);
1377 enable_irq(ci->irq);
1378 if (ci_otg_is_fsm_mode(ci))
1379 ci_otg_fsm_wakeup_by_srp(ci);
1380 ci_extcon_wakeup_int(ci);
1381 }
1382
1383 return 0;
1384}
1385
1386#ifdef CONFIG_PM_SLEEP
1387static int ci_suspend(struct device *dev)
1388{
1389 struct ci_hdrc *ci = dev_get_drvdata(dev);
1390
1391 if (ci->wq)
1392 flush_workqueue(ci->wq);
1393 /*
1394 * Controller needs to be active during suspend, otherwise the core
1395 * may run resume when the parent is at suspend if other driver's
1396 * suspend fails, it occurs before parent's suspend has not started,
1397 * but the core suspend has finished.
1398 */
1399 if (ci->in_lpm)
1400 pm_runtime_resume(dev);
1401
1402 if (ci->in_lpm) {
1403 WARN_ON(1);
1404 return 0;
1405 }
1406
1407 /* Extra routine per role before system suspend */
1408 if (ci->role != CI_ROLE_END && ci_role(ci)->suspend)
1409 ci_role(ci)->suspend(ci);
1410
1411 if (device_may_wakeup(dev)) {
1412 if (ci_otg_is_fsm_mode(ci))
1413 ci_otg_fsm_suspend_for_srp(ci);
1414
1415 usb_phy_set_wakeup(ci->usb_phy, true);
1416 enable_irq_wake(ci->irq);
1417 }
1418
1419 ci_controller_suspend(ci);
1420
1421 return 0;
1422}
1423
1424static int ci_resume(struct device *dev)
1425{
1426 struct ci_hdrc *ci = dev_get_drvdata(dev);
1427 bool power_lost;
1428 int ret;
1429
1430 /* Since ASYNCLISTADDR (host mode) and ENDPTLISTADDR (device
1431 * mode) share the same register address. We can check if
1432 * controller resume from power lost based on this address
1433 * due to this register will be reset after power lost.
1434 */
1435 power_lost = !hw_read(ci, OP_ENDPTLISTADDR, ~0);
1436
1437 if (device_may_wakeup(dev))
1438 disable_irq_wake(ci->irq);
1439
1440 ret = ci_controller_resume(dev);
1441 if (ret)
1442 return ret;
1443
1444 if (power_lost) {
1445 /* shutdown and re-init for phy */
1446 ci_usb_phy_exit(ci);
1447 ci_usb_phy_init(ci);
1448 }
1449
1450 /* Extra routine per role after system resume */
1451 if (ci->role != CI_ROLE_END && ci_role(ci)->resume)
1452 ci_role(ci)->resume(ci, power_lost);
1453
1454 if (power_lost)
1455 queue_work(system_freezable_wq, &ci->power_lost_work);
1456
1457 if (ci->supports_runtime_pm) {
1458 pm_runtime_disable(dev);
1459 pm_runtime_set_active(dev);
1460 pm_runtime_enable(dev);
1461 }
1462
1463 return ret;
1464}
1465#endif /* CONFIG_PM_SLEEP */
1466
1467static int ci_runtime_suspend(struct device *dev)
1468{
1469 struct ci_hdrc *ci = dev_get_drvdata(dev);
1470
1471 dev_dbg(dev, "at %s\n", __func__);
1472
1473 if (ci->in_lpm) {
1474 WARN_ON(1);
1475 return 0;
1476 }
1477
1478 if (ci_otg_is_fsm_mode(ci))
1479 ci_otg_fsm_suspend_for_srp(ci);
1480
1481 usb_phy_set_wakeup(ci->usb_phy, true);
1482 ci_controller_suspend(ci);
1483
1484 return 0;
1485}
1486
1487static int ci_runtime_resume(struct device *dev)
1488{
1489 return ci_controller_resume(dev);
1490}
1491
1492#endif /* CONFIG_PM */
1493static const struct dev_pm_ops ci_pm_ops = {
1494 SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
1495 SET_RUNTIME_PM_OPS(ci_runtime_suspend, ci_runtime_resume, NULL)
1496};
1497
1498static struct platform_driver ci_hdrc_driver = {
1499 .probe = ci_hdrc_probe,
1500 .remove = ci_hdrc_remove,
1501 .driver = {
1502 .name = "ci_hdrc",
1503 .pm = &ci_pm_ops,
1504 .dev_groups = ci_groups,
1505 },
1506};
1507
1508static int __init ci_hdrc_platform_register(void)
1509{
1510 ci_hdrc_host_driver_init();
1511 return platform_driver_register(&ci_hdrc_driver);
1512}
1513module_init(ci_hdrc_platform_register);
1514
1515static void __exit ci_hdrc_platform_unregister(void)
1516{
1517 platform_driver_unregister(&ci_hdrc_driver);
1518}
1519module_exit(ci_hdrc_platform_unregister);
1520
1521MODULE_ALIAS("platform:ci_hdrc");
1522MODULE_LICENSE("GPL v2");
1523MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
1524MODULE_DESCRIPTION("ChipIdea HDRC Driver");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * core.c - ChipIdea USB IP core family device controller
4 *
5 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
6 *
7 * Author: David Lopo
8 */
9
10/*
11 * Description: ChipIdea USB IP core family device controller
12 *
13 * This driver is composed of several blocks:
14 * - HW: hardware interface
15 * - DBG: debug facilities (optional)
16 * - UTIL: utilities
17 * - ISR: interrupts handling
18 * - ENDPT: endpoint operations (Gadget API)
19 * - GADGET: gadget operations (Gadget API)
20 * - BUS: bus glue code, bus abstraction layer
21 *
22 * Compile Options
23 * - STALL_IN: non-empty bulk-in pipes cannot be halted
24 * if defined mass storage compliance succeeds but with warnings
25 * => case 4: Hi > Dn
26 * => case 5: Hi > Di
27 * => case 8: Hi <> Do
28 * if undefined usbtest 13 fails
29 * - TRACE: enable function tracing (depends on DEBUG)
30 *
31 * Main Features
32 * - Chapter 9 & Mass Storage Compliance with Gadget File Storage
33 * - Chapter 9 Compliance with Gadget Zero (STALL_IN undefined)
34 * - Normal & LPM support
35 *
36 * USBTEST Report
37 * - OK: 0-12, 13 (STALL_IN defined) & 14
38 * - Not Supported: 15 & 16 (ISO)
39 *
40 * TODO List
41 * - Suspend & Remote Wakeup
42 */
43#include <linux/delay.h>
44#include <linux/device.h>
45#include <linux/dma-mapping.h>
46#include <linux/extcon.h>
47#include <linux/phy/phy.h>
48#include <linux/platform_device.h>
49#include <linux/module.h>
50#include <linux/idr.h>
51#include <linux/interrupt.h>
52#include <linux/io.h>
53#include <linux/kernel.h>
54#include <linux/slab.h>
55#include <linux/pm_runtime.h>
56#include <linux/usb/ch9.h>
57#include <linux/usb/gadget.h>
58#include <linux/usb/otg.h>
59#include <linux/usb/chipidea.h>
60#include <linux/usb/of.h>
61#include <linux/of.h>
62#include <linux/regulator/consumer.h>
63#include <linux/usb/ehci_def.h>
64
65#include "ci.h"
66#include "udc.h"
67#include "bits.h"
68#include "host.h"
69#include "otg.h"
70#include "otg_fsm.h"
71
72/* Controller register map */
73static const u8 ci_regs_nolpm[] = {
74 [CAP_CAPLENGTH] = 0x00U,
75 [CAP_HCCPARAMS] = 0x08U,
76 [CAP_DCCPARAMS] = 0x24U,
77 [CAP_TESTMODE] = 0x38U,
78 [OP_USBCMD] = 0x00U,
79 [OP_USBSTS] = 0x04U,
80 [OP_USBINTR] = 0x08U,
81 [OP_DEVICEADDR] = 0x14U,
82 [OP_ENDPTLISTADDR] = 0x18U,
83 [OP_TTCTRL] = 0x1CU,
84 [OP_BURSTSIZE] = 0x20U,
85 [OP_ULPI_VIEWPORT] = 0x30U,
86 [OP_PORTSC] = 0x44U,
87 [OP_DEVLC] = 0x84U,
88 [OP_OTGSC] = 0x64U,
89 [OP_USBMODE] = 0x68U,
90 [OP_ENDPTSETUPSTAT] = 0x6CU,
91 [OP_ENDPTPRIME] = 0x70U,
92 [OP_ENDPTFLUSH] = 0x74U,
93 [OP_ENDPTSTAT] = 0x78U,
94 [OP_ENDPTCOMPLETE] = 0x7CU,
95 [OP_ENDPTCTRL] = 0x80U,
96};
97
98static const u8 ci_regs_lpm[] = {
99 [CAP_CAPLENGTH] = 0x00U,
100 [CAP_HCCPARAMS] = 0x08U,
101 [CAP_DCCPARAMS] = 0x24U,
102 [CAP_TESTMODE] = 0xFCU,
103 [OP_USBCMD] = 0x00U,
104 [OP_USBSTS] = 0x04U,
105 [OP_USBINTR] = 0x08U,
106 [OP_DEVICEADDR] = 0x14U,
107 [OP_ENDPTLISTADDR] = 0x18U,
108 [OP_TTCTRL] = 0x1CU,
109 [OP_BURSTSIZE] = 0x20U,
110 [OP_ULPI_VIEWPORT] = 0x30U,
111 [OP_PORTSC] = 0x44U,
112 [OP_DEVLC] = 0x84U,
113 [OP_OTGSC] = 0xC4U,
114 [OP_USBMODE] = 0xC8U,
115 [OP_ENDPTSETUPSTAT] = 0xD8U,
116 [OP_ENDPTPRIME] = 0xDCU,
117 [OP_ENDPTFLUSH] = 0xE0U,
118 [OP_ENDPTSTAT] = 0xE4U,
119 [OP_ENDPTCOMPLETE] = 0xE8U,
120 [OP_ENDPTCTRL] = 0xECU,
121};
122
123static void hw_alloc_regmap(struct ci_hdrc *ci, bool is_lpm)
124{
125 int i;
126
127 for (i = 0; i < OP_ENDPTCTRL; i++)
128 ci->hw_bank.regmap[i] =
129 (i <= CAP_LAST ? ci->hw_bank.cap : ci->hw_bank.op) +
130 (is_lpm ? ci_regs_lpm[i] : ci_regs_nolpm[i]);
131
132 for (; i <= OP_LAST; i++)
133 ci->hw_bank.regmap[i] = ci->hw_bank.op +
134 4 * (i - OP_ENDPTCTRL) +
135 (is_lpm
136 ? ci_regs_lpm[OP_ENDPTCTRL]
137 : ci_regs_nolpm[OP_ENDPTCTRL]);
138
139}
140
141static enum ci_revision ci_get_revision(struct ci_hdrc *ci)
142{
143 int ver = hw_read_id_reg(ci, ID_ID, VERSION) >> __ffs(VERSION);
144 enum ci_revision rev = CI_REVISION_UNKNOWN;
145
146 if (ver == 0x2) {
147 rev = hw_read_id_reg(ci, ID_ID, REVISION)
148 >> __ffs(REVISION);
149 rev += CI_REVISION_20;
150 } else if (ver == 0x0) {
151 rev = CI_REVISION_1X;
152 }
153
154 return rev;
155}
156
157/**
158 * hw_read_intr_enable: returns interrupt enable register
159 *
160 * @ci: the controller
161 *
162 * This function returns register data
163 */
164u32 hw_read_intr_enable(struct ci_hdrc *ci)
165{
166 return hw_read(ci, OP_USBINTR, ~0);
167}
168
169/**
170 * hw_read_intr_status: returns interrupt status register
171 *
172 * @ci: the controller
173 *
174 * This function returns register data
175 */
176u32 hw_read_intr_status(struct ci_hdrc *ci)
177{
178 return hw_read(ci, OP_USBSTS, ~0);
179}
180
181/**
182 * hw_port_test_set: writes port test mode (execute without interruption)
183 * @mode: new value
184 *
185 * This function returns an error code
186 */
187int hw_port_test_set(struct ci_hdrc *ci, u8 mode)
188{
189 const u8 TEST_MODE_MAX = 7;
190
191 if (mode > TEST_MODE_MAX)
192 return -EINVAL;
193
194 hw_write(ci, OP_PORTSC, PORTSC_PTC, mode << __ffs(PORTSC_PTC));
195 return 0;
196}
197
198/**
199 * hw_port_test_get: reads port test mode value
200 *
201 * @ci: the controller
202 *
203 * This function returns port test mode value
204 */
205u8 hw_port_test_get(struct ci_hdrc *ci)
206{
207 return hw_read(ci, OP_PORTSC, PORTSC_PTC) >> __ffs(PORTSC_PTC);
208}
209
210static void hw_wait_phy_stable(void)
211{
212 /*
213 * The phy needs some delay to output the stable status from low
214 * power mode. And for OTGSC, the status inputs are debounced
215 * using a 1 ms time constant, so, delay 2ms for controller to get
216 * the stable status, like vbus and id when the phy leaves low power.
217 */
218 usleep_range(2000, 2500);
219}
220
221/* The PHY enters/leaves low power mode */
222static void ci_hdrc_enter_lpm(struct ci_hdrc *ci, bool enable)
223{
224 enum ci_hw_regs reg = ci->hw_bank.lpm ? OP_DEVLC : OP_PORTSC;
225 bool lpm = !!(hw_read(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm)));
226
227 if (enable && !lpm)
228 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
229 PORTSC_PHCD(ci->hw_bank.lpm));
230 else if (!enable && lpm)
231 hw_write(ci, reg, PORTSC_PHCD(ci->hw_bank.lpm),
232 0);
233}
234
235static int hw_device_init(struct ci_hdrc *ci, void __iomem *base)
236{
237 u32 reg;
238
239 /* bank is a module variable */
240 ci->hw_bank.abs = base;
241
242 ci->hw_bank.cap = ci->hw_bank.abs;
243 ci->hw_bank.cap += ci->platdata->capoffset;
244 ci->hw_bank.op = ci->hw_bank.cap + (ioread32(ci->hw_bank.cap) & 0xff);
245
246 hw_alloc_regmap(ci, false);
247 reg = hw_read(ci, CAP_HCCPARAMS, HCCPARAMS_LEN) >>
248 __ffs(HCCPARAMS_LEN);
249 ci->hw_bank.lpm = reg;
250 if (reg)
251 hw_alloc_regmap(ci, !!reg);
252 ci->hw_bank.size = ci->hw_bank.op - ci->hw_bank.abs;
253 ci->hw_bank.size += OP_LAST;
254 ci->hw_bank.size /= sizeof(u32);
255
256 reg = hw_read(ci, CAP_DCCPARAMS, DCCPARAMS_DEN) >>
257 __ffs(DCCPARAMS_DEN);
258 ci->hw_ep_max = reg * 2; /* cache hw ENDPT_MAX */
259
260 if (ci->hw_ep_max > ENDPT_MAX)
261 return -ENODEV;
262
263 ci_hdrc_enter_lpm(ci, false);
264
265 /* Disable all interrupts bits */
266 hw_write(ci, OP_USBINTR, 0xffffffff, 0);
267
268 /* Clear all interrupts status bits*/
269 hw_write(ci, OP_USBSTS, 0xffffffff, 0xffffffff);
270
271 ci->rev = ci_get_revision(ci);
272
273 dev_dbg(ci->dev,
274 "ChipIdea HDRC found, revision: %d, lpm: %d; cap: %p op: %p\n",
275 ci->rev, ci->hw_bank.lpm, ci->hw_bank.cap, ci->hw_bank.op);
276
277 /* setup lock mode ? */
278
279 /* ENDPTSETUPSTAT is '0' by default */
280
281 /* HCSPARAMS.bf.ppc SHOULD BE zero for device */
282
283 return 0;
284}
285
286void hw_phymode_configure(struct ci_hdrc *ci)
287{
288 u32 portsc, lpm, sts = 0;
289
290 switch (ci->platdata->phy_mode) {
291 case USBPHY_INTERFACE_MODE_UTMI:
292 portsc = PORTSC_PTS(PTS_UTMI);
293 lpm = DEVLC_PTS(PTS_UTMI);
294 break;
295 case USBPHY_INTERFACE_MODE_UTMIW:
296 portsc = PORTSC_PTS(PTS_UTMI) | PORTSC_PTW;
297 lpm = DEVLC_PTS(PTS_UTMI) | DEVLC_PTW;
298 break;
299 case USBPHY_INTERFACE_MODE_ULPI:
300 portsc = PORTSC_PTS(PTS_ULPI);
301 lpm = DEVLC_PTS(PTS_ULPI);
302 break;
303 case USBPHY_INTERFACE_MODE_SERIAL:
304 portsc = PORTSC_PTS(PTS_SERIAL);
305 lpm = DEVLC_PTS(PTS_SERIAL);
306 sts = 1;
307 break;
308 case USBPHY_INTERFACE_MODE_HSIC:
309 portsc = PORTSC_PTS(PTS_HSIC);
310 lpm = DEVLC_PTS(PTS_HSIC);
311 break;
312 default:
313 return;
314 }
315
316 if (ci->hw_bank.lpm) {
317 hw_write(ci, OP_DEVLC, DEVLC_PTS(7) | DEVLC_PTW, lpm);
318 if (sts)
319 hw_write(ci, OP_DEVLC, DEVLC_STS, DEVLC_STS);
320 } else {
321 hw_write(ci, OP_PORTSC, PORTSC_PTS(7) | PORTSC_PTW, portsc);
322 if (sts)
323 hw_write(ci, OP_PORTSC, PORTSC_STS, PORTSC_STS);
324 }
325}
326EXPORT_SYMBOL_GPL(hw_phymode_configure);
327
328/**
329 * _ci_usb_phy_init: initialize phy taking in account both phy and usb_phy
330 * interfaces
331 * @ci: the controller
332 *
333 * This function returns an error code if the phy failed to init
334 */
335static int _ci_usb_phy_init(struct ci_hdrc *ci)
336{
337 int ret;
338
339 if (ci->phy) {
340 ret = phy_init(ci->phy);
341 if (ret)
342 return ret;
343
344 ret = phy_power_on(ci->phy);
345 if (ret) {
346 phy_exit(ci->phy);
347 return ret;
348 }
349 } else {
350 ret = usb_phy_init(ci->usb_phy);
351 }
352
353 return ret;
354}
355
356/**
357 * _ci_usb_phy_exit: deinitialize phy taking in account both phy and usb_phy
358 * interfaces
359 * @ci: the controller
360 */
361static void ci_usb_phy_exit(struct ci_hdrc *ci)
362{
363 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
364 return;
365
366 if (ci->phy) {
367 phy_power_off(ci->phy);
368 phy_exit(ci->phy);
369 } else {
370 usb_phy_shutdown(ci->usb_phy);
371 }
372}
373
374/**
375 * ci_usb_phy_init: initialize phy according to different phy type
376 * @ci: the controller
377 *
378 * This function returns an error code if usb_phy_init has failed
379 */
380static int ci_usb_phy_init(struct ci_hdrc *ci)
381{
382 int ret;
383
384 if (ci->platdata->flags & CI_HDRC_OVERRIDE_PHY_CONTROL)
385 return 0;
386
387 switch (ci->platdata->phy_mode) {
388 case USBPHY_INTERFACE_MODE_UTMI:
389 case USBPHY_INTERFACE_MODE_UTMIW:
390 case USBPHY_INTERFACE_MODE_HSIC:
391 ret = _ci_usb_phy_init(ci);
392 if (!ret)
393 hw_wait_phy_stable();
394 else
395 return ret;
396 hw_phymode_configure(ci);
397 break;
398 case USBPHY_INTERFACE_MODE_ULPI:
399 case USBPHY_INTERFACE_MODE_SERIAL:
400 hw_phymode_configure(ci);
401 ret = _ci_usb_phy_init(ci);
402 if (ret)
403 return ret;
404 break;
405 default:
406 ret = _ci_usb_phy_init(ci);
407 if (!ret)
408 hw_wait_phy_stable();
409 }
410
411 return ret;
412}
413
414
415/**
416 * ci_platform_configure: do controller configure
417 * @ci: the controller
418 *
419 */
420void ci_platform_configure(struct ci_hdrc *ci)
421{
422 bool is_device_mode, is_host_mode;
423
424 is_device_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_DC;
425 is_host_mode = hw_read(ci, OP_USBMODE, USBMODE_CM) == USBMODE_CM_HC;
426
427 if (is_device_mode) {
428 phy_set_mode(ci->phy, PHY_MODE_USB_DEVICE);
429
430 if (ci->platdata->flags & CI_HDRC_DISABLE_DEVICE_STREAMING)
431 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
432 USBMODE_CI_SDIS);
433 }
434
435 if (is_host_mode) {
436 phy_set_mode(ci->phy, PHY_MODE_USB_HOST);
437
438 if (ci->platdata->flags & CI_HDRC_DISABLE_HOST_STREAMING)
439 hw_write(ci, OP_USBMODE, USBMODE_CI_SDIS,
440 USBMODE_CI_SDIS);
441 }
442
443 if (ci->platdata->flags & CI_HDRC_FORCE_FULLSPEED) {
444 if (ci->hw_bank.lpm)
445 hw_write(ci, OP_DEVLC, DEVLC_PFSC, DEVLC_PFSC);
446 else
447 hw_write(ci, OP_PORTSC, PORTSC_PFSC, PORTSC_PFSC);
448 }
449
450 if (ci->platdata->flags & CI_HDRC_SET_NON_ZERO_TTHA)
451 hw_write(ci, OP_TTCTRL, TTCTRL_TTHA_MASK, TTCTRL_TTHA);
452
453 hw_write(ci, OP_USBCMD, 0xff0000, ci->platdata->itc_setting << 16);
454
455 if (ci->platdata->flags & CI_HDRC_OVERRIDE_AHB_BURST)
456 hw_write_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK,
457 ci->platdata->ahb_burst_config);
458
459 /* override burst size, take effect only when ahb_burst_config is 0 */
460 if (!hw_read_id_reg(ci, ID_SBUSCFG, AHBBRST_MASK)) {
461 if (ci->platdata->flags & CI_HDRC_OVERRIDE_TX_BURST)
462 hw_write(ci, OP_BURSTSIZE, TX_BURST_MASK,
463 ci->platdata->tx_burst_size << __ffs(TX_BURST_MASK));
464
465 if (ci->platdata->flags & CI_HDRC_OVERRIDE_RX_BURST)
466 hw_write(ci, OP_BURSTSIZE, RX_BURST_MASK,
467 ci->platdata->rx_burst_size);
468 }
469}
470
471/**
472 * hw_controller_reset: do controller reset
473 * @ci: the controller
474 *
475 * This function returns an error code
476 */
477static int hw_controller_reset(struct ci_hdrc *ci)
478{
479 int count = 0;
480
481 hw_write(ci, OP_USBCMD, USBCMD_RST, USBCMD_RST);
482 while (hw_read(ci, OP_USBCMD, USBCMD_RST)) {
483 udelay(10);
484 if (count++ > 1000)
485 return -ETIMEDOUT;
486 }
487
488 return 0;
489}
490
491/**
492 * hw_device_reset: resets chip (execute without interruption)
493 * @ci: the controller
494 *
495 * This function returns an error code
496 */
497int hw_device_reset(struct ci_hdrc *ci)
498{
499 int ret;
500
501 /* should flush & stop before reset */
502 hw_write(ci, OP_ENDPTFLUSH, ~0, ~0);
503 hw_write(ci, OP_USBCMD, USBCMD_RS, 0);
504
505 ret = hw_controller_reset(ci);
506 if (ret) {
507 dev_err(ci->dev, "error resetting controller, ret=%d\n", ret);
508 return ret;
509 }
510
511 if (ci->platdata->notify_event) {
512 ret = ci->platdata->notify_event(ci,
513 CI_HDRC_CONTROLLER_RESET_EVENT);
514 if (ret)
515 return ret;
516 }
517
518 /* USBMODE should be configured step by step */
519 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_IDLE);
520 hw_write(ci, OP_USBMODE, USBMODE_CM, USBMODE_CM_DC);
521 /* HW >= 2.3 */
522 hw_write(ci, OP_USBMODE, USBMODE_SLOM, USBMODE_SLOM);
523
524 if (hw_read(ci, OP_USBMODE, USBMODE_CM) != USBMODE_CM_DC) {
525 pr_err("cannot enter in %s device mode", ci_role(ci)->name);
526 pr_err("lpm = %i", ci->hw_bank.lpm);
527 return -ENODEV;
528 }
529
530 ci_platform_configure(ci);
531
532 return 0;
533}
534
535static irqreturn_t ci_irq(int irq, void *data)
536{
537 struct ci_hdrc *ci = data;
538 irqreturn_t ret = IRQ_NONE;
539 u32 otgsc = 0;
540
541 if (ci->in_lpm) {
542 disable_irq_nosync(irq);
543 ci->wakeup_int = true;
544 pm_runtime_get(ci->dev);
545 return IRQ_HANDLED;
546 }
547
548 if (ci->is_otg) {
549 otgsc = hw_read_otgsc(ci, ~0);
550 if (ci_otg_is_fsm_mode(ci)) {
551 ret = ci_otg_fsm_irq(ci);
552 if (ret == IRQ_HANDLED)
553 return ret;
554 }
555 }
556
557 /*
558 * Handle id change interrupt, it indicates device/host function
559 * switch.
560 */
561 if (ci->is_otg && (otgsc & OTGSC_IDIE) && (otgsc & OTGSC_IDIS)) {
562 ci->id_event = true;
563 /* Clear ID change irq status */
564 hw_write_otgsc(ci, OTGSC_IDIS, OTGSC_IDIS);
565 ci_otg_queue_work(ci);
566 return IRQ_HANDLED;
567 }
568
569 /*
570 * Handle vbus change interrupt, it indicates device connection
571 * and disconnection events.
572 */
573 if (ci->is_otg && (otgsc & OTGSC_BSVIE) && (otgsc & OTGSC_BSVIS)) {
574 ci->b_sess_valid_event = true;
575 /* Clear BSV irq */
576 hw_write_otgsc(ci, OTGSC_BSVIS, OTGSC_BSVIS);
577 ci_otg_queue_work(ci);
578 return IRQ_HANDLED;
579 }
580
581 /* Handle device/host interrupt */
582 if (ci->role != CI_ROLE_END)
583 ret = ci_role(ci)->irq(ci);
584
585 return ret;
586}
587
588static int ci_cable_notifier(struct notifier_block *nb, unsigned long event,
589 void *ptr)
590{
591 struct ci_hdrc_cable *cbl = container_of(nb, struct ci_hdrc_cable, nb);
592 struct ci_hdrc *ci = cbl->ci;
593
594 cbl->connected = event;
595 cbl->changed = true;
596
597 ci_irq(ci->irq, ci);
598 return NOTIFY_DONE;
599}
600
601static int ci_get_platdata(struct device *dev,
602 struct ci_hdrc_platform_data *platdata)
603{
604 struct extcon_dev *ext_vbus, *ext_id;
605 struct ci_hdrc_cable *cable;
606 int ret;
607
608 if (!platdata->phy_mode)
609 platdata->phy_mode = of_usb_get_phy_mode(dev->of_node);
610
611 if (!platdata->dr_mode)
612 platdata->dr_mode = usb_get_dr_mode(dev);
613
614 if (platdata->dr_mode == USB_DR_MODE_UNKNOWN)
615 platdata->dr_mode = USB_DR_MODE_OTG;
616
617 if (platdata->dr_mode != USB_DR_MODE_PERIPHERAL) {
618 /* Get the vbus regulator */
619 platdata->reg_vbus = devm_regulator_get(dev, "vbus");
620 if (PTR_ERR(platdata->reg_vbus) == -EPROBE_DEFER) {
621 return -EPROBE_DEFER;
622 } else if (PTR_ERR(platdata->reg_vbus) == -ENODEV) {
623 /* no vbus regulator is needed */
624 platdata->reg_vbus = NULL;
625 } else if (IS_ERR(platdata->reg_vbus)) {
626 dev_err(dev, "Getting regulator error: %ld\n",
627 PTR_ERR(platdata->reg_vbus));
628 return PTR_ERR(platdata->reg_vbus);
629 }
630 /* Get TPL support */
631 if (!platdata->tpl_support)
632 platdata->tpl_support =
633 of_usb_host_tpl_support(dev->of_node);
634 }
635
636 if (platdata->dr_mode == USB_DR_MODE_OTG) {
637 /* We can support HNP and SRP of OTG 2.0 */
638 platdata->ci_otg_caps.otg_rev = 0x0200;
639 platdata->ci_otg_caps.hnp_support = true;
640 platdata->ci_otg_caps.srp_support = true;
641
642 /* Update otg capabilities by DT properties */
643 ret = of_usb_update_otg_caps(dev->of_node,
644 &platdata->ci_otg_caps);
645 if (ret)
646 return ret;
647 }
648
649 if (usb_get_maximum_speed(dev) == USB_SPEED_FULL)
650 platdata->flags |= CI_HDRC_FORCE_FULLSPEED;
651
652 of_property_read_u32(dev->of_node, "phy-clkgate-delay-us",
653 &platdata->phy_clkgate_delay_us);
654
655 platdata->itc_setting = 1;
656
657 of_property_read_u32(dev->of_node, "itc-setting",
658 &platdata->itc_setting);
659
660 ret = of_property_read_u32(dev->of_node, "ahb-burst-config",
661 &platdata->ahb_burst_config);
662 if (!ret) {
663 platdata->flags |= CI_HDRC_OVERRIDE_AHB_BURST;
664 } else if (ret != -EINVAL) {
665 dev_err(dev, "failed to get ahb-burst-config\n");
666 return ret;
667 }
668
669 ret = of_property_read_u32(dev->of_node, "tx-burst-size-dword",
670 &platdata->tx_burst_size);
671 if (!ret) {
672 platdata->flags |= CI_HDRC_OVERRIDE_TX_BURST;
673 } else if (ret != -EINVAL) {
674 dev_err(dev, "failed to get tx-burst-size-dword\n");
675 return ret;
676 }
677
678 ret = of_property_read_u32(dev->of_node, "rx-burst-size-dword",
679 &platdata->rx_burst_size);
680 if (!ret) {
681 platdata->flags |= CI_HDRC_OVERRIDE_RX_BURST;
682 } else if (ret != -EINVAL) {
683 dev_err(dev, "failed to get rx-burst-size-dword\n");
684 return ret;
685 }
686
687 if (of_find_property(dev->of_node, "non-zero-ttctrl-ttha", NULL))
688 platdata->flags |= CI_HDRC_SET_NON_ZERO_TTHA;
689
690 ext_id = ERR_PTR(-ENODEV);
691 ext_vbus = ERR_PTR(-ENODEV);
692 if (of_property_read_bool(dev->of_node, "extcon")) {
693 /* Each one of them is not mandatory */
694 ext_vbus = extcon_get_edev_by_phandle(dev, 0);
695 if (IS_ERR(ext_vbus) && PTR_ERR(ext_vbus) != -ENODEV)
696 return PTR_ERR(ext_vbus);
697
698 ext_id = extcon_get_edev_by_phandle(dev, 1);
699 if (IS_ERR(ext_id) && PTR_ERR(ext_id) != -ENODEV)
700 return PTR_ERR(ext_id);
701 }
702
703 cable = &platdata->vbus_extcon;
704 cable->nb.notifier_call = ci_cable_notifier;
705 cable->edev = ext_vbus;
706
707 if (!IS_ERR(ext_vbus)) {
708 ret = extcon_get_state(cable->edev, EXTCON_USB);
709 if (ret)
710 cable->connected = true;
711 else
712 cable->connected = false;
713 }
714
715 cable = &platdata->id_extcon;
716 cable->nb.notifier_call = ci_cable_notifier;
717 cable->edev = ext_id;
718
719 if (!IS_ERR(ext_id)) {
720 ret = extcon_get_state(cable->edev, EXTCON_USB_HOST);
721 if (ret)
722 cable->connected = true;
723 else
724 cable->connected = false;
725 }
726 return 0;
727}
728
729static int ci_extcon_register(struct ci_hdrc *ci)
730{
731 struct ci_hdrc_cable *id, *vbus;
732 int ret;
733
734 id = &ci->platdata->id_extcon;
735 id->ci = ci;
736 if (!IS_ERR_OR_NULL(id->edev)) {
737 ret = devm_extcon_register_notifier(ci->dev, id->edev,
738 EXTCON_USB_HOST, &id->nb);
739 if (ret < 0) {
740 dev_err(ci->dev, "register ID failed\n");
741 return ret;
742 }
743 }
744
745 vbus = &ci->platdata->vbus_extcon;
746 vbus->ci = ci;
747 if (!IS_ERR_OR_NULL(vbus->edev)) {
748 ret = devm_extcon_register_notifier(ci->dev, vbus->edev,
749 EXTCON_USB, &vbus->nb);
750 if (ret < 0) {
751 dev_err(ci->dev, "register VBUS failed\n");
752 return ret;
753 }
754 }
755
756 return 0;
757}
758
759static DEFINE_IDA(ci_ida);
760
761struct platform_device *ci_hdrc_add_device(struct device *dev,
762 struct resource *res, int nres,
763 struct ci_hdrc_platform_data *platdata)
764{
765 struct platform_device *pdev;
766 int id, ret;
767
768 ret = ci_get_platdata(dev, platdata);
769 if (ret)
770 return ERR_PTR(ret);
771
772 id = ida_simple_get(&ci_ida, 0, 0, GFP_KERNEL);
773 if (id < 0)
774 return ERR_PTR(id);
775
776 pdev = platform_device_alloc("ci_hdrc", id);
777 if (!pdev) {
778 ret = -ENOMEM;
779 goto put_id;
780 }
781
782 pdev->dev.parent = dev;
783
784 ret = platform_device_add_resources(pdev, res, nres);
785 if (ret)
786 goto err;
787
788 ret = platform_device_add_data(pdev, platdata, sizeof(*platdata));
789 if (ret)
790 goto err;
791
792 ret = platform_device_add(pdev);
793 if (ret)
794 goto err;
795
796 return pdev;
797
798err:
799 platform_device_put(pdev);
800put_id:
801 ida_simple_remove(&ci_ida, id);
802 return ERR_PTR(ret);
803}
804EXPORT_SYMBOL_GPL(ci_hdrc_add_device);
805
806void ci_hdrc_remove_device(struct platform_device *pdev)
807{
808 int id = pdev->id;
809 platform_device_unregister(pdev);
810 ida_simple_remove(&ci_ida, id);
811}
812EXPORT_SYMBOL_GPL(ci_hdrc_remove_device);
813
814static inline void ci_role_destroy(struct ci_hdrc *ci)
815{
816 ci_hdrc_gadget_destroy(ci);
817 ci_hdrc_host_destroy(ci);
818 if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
819 ci_hdrc_otg_destroy(ci);
820}
821
822static void ci_get_otg_capable(struct ci_hdrc *ci)
823{
824 if (ci->platdata->flags & CI_HDRC_DUAL_ROLE_NOT_OTG)
825 ci->is_otg = false;
826 else
827 ci->is_otg = (hw_read(ci, CAP_DCCPARAMS,
828 DCCPARAMS_DC | DCCPARAMS_HC)
829 == (DCCPARAMS_DC | DCCPARAMS_HC));
830 if (ci->is_otg) {
831 dev_dbg(ci->dev, "It is OTG capable controller\n");
832 /* Disable and clear all OTG irq */
833 hw_write_otgsc(ci, OTGSC_INT_EN_BITS | OTGSC_INT_STATUS_BITS,
834 OTGSC_INT_STATUS_BITS);
835 }
836}
837
838static ssize_t role_show(struct device *dev, struct device_attribute *attr,
839 char *buf)
840{
841 struct ci_hdrc *ci = dev_get_drvdata(dev);
842
843 if (ci->role != CI_ROLE_END)
844 return sprintf(buf, "%s\n", ci_role(ci)->name);
845
846 return 0;
847}
848
849static ssize_t role_store(struct device *dev,
850 struct device_attribute *attr, const char *buf, size_t n)
851{
852 struct ci_hdrc *ci = dev_get_drvdata(dev);
853 enum ci_role role;
854 int ret;
855
856 if (!(ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET])) {
857 dev_warn(dev, "Current configuration is not dual-role, quit\n");
858 return -EPERM;
859 }
860
861 for (role = CI_ROLE_HOST; role < CI_ROLE_END; role++)
862 if (!strncmp(buf, ci->roles[role]->name,
863 strlen(ci->roles[role]->name)))
864 break;
865
866 if (role == CI_ROLE_END || role == ci->role)
867 return -EINVAL;
868
869 pm_runtime_get_sync(dev);
870 disable_irq(ci->irq);
871 ci_role_stop(ci);
872 ret = ci_role_start(ci, role);
873 if (!ret && ci->role == CI_ROLE_GADGET)
874 ci_handle_vbus_change(ci);
875 enable_irq(ci->irq);
876 pm_runtime_put_sync(dev);
877
878 return (ret == 0) ? n : ret;
879}
880static DEVICE_ATTR_RW(role);
881
882static struct attribute *ci_attrs[] = {
883 &dev_attr_role.attr,
884 NULL,
885};
886
887static const struct attribute_group ci_attr_group = {
888 .attrs = ci_attrs,
889};
890
891static int ci_hdrc_probe(struct platform_device *pdev)
892{
893 struct device *dev = &pdev->dev;
894 struct ci_hdrc *ci;
895 struct resource *res;
896 void __iomem *base;
897 int ret;
898 enum usb_dr_mode dr_mode;
899
900 if (!dev_get_platdata(dev)) {
901 dev_err(dev, "platform data missing\n");
902 return -ENODEV;
903 }
904
905 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
906 base = devm_ioremap_resource(dev, res);
907 if (IS_ERR(base))
908 return PTR_ERR(base);
909
910 ci = devm_kzalloc(dev, sizeof(*ci), GFP_KERNEL);
911 if (!ci)
912 return -ENOMEM;
913
914 spin_lock_init(&ci->lock);
915 ci->dev = dev;
916 ci->platdata = dev_get_platdata(dev);
917 ci->imx28_write_fix = !!(ci->platdata->flags &
918 CI_HDRC_IMX28_WRITE_FIX);
919 ci->supports_runtime_pm = !!(ci->platdata->flags &
920 CI_HDRC_SUPPORTS_RUNTIME_PM);
921 platform_set_drvdata(pdev, ci);
922
923 ret = hw_device_init(ci, base);
924 if (ret < 0) {
925 dev_err(dev, "can't initialize hardware\n");
926 return -ENODEV;
927 }
928
929 ret = ci_ulpi_init(ci);
930 if (ret)
931 return ret;
932
933 if (ci->platdata->phy) {
934 ci->phy = ci->platdata->phy;
935 } else if (ci->platdata->usb_phy) {
936 ci->usb_phy = ci->platdata->usb_phy;
937 } else {
938 ci->phy = devm_phy_get(dev->parent, "usb-phy");
939 ci->usb_phy = devm_usb_get_phy(dev->parent, USB_PHY_TYPE_USB2);
940
941 /* if both generic PHY and USB PHY layers aren't enabled */
942 if (PTR_ERR(ci->phy) == -ENOSYS &&
943 PTR_ERR(ci->usb_phy) == -ENXIO) {
944 ret = -ENXIO;
945 goto ulpi_exit;
946 }
947
948 if (IS_ERR(ci->phy) && IS_ERR(ci->usb_phy)) {
949 ret = -EPROBE_DEFER;
950 goto ulpi_exit;
951 }
952
953 if (IS_ERR(ci->phy))
954 ci->phy = NULL;
955 else if (IS_ERR(ci->usb_phy))
956 ci->usb_phy = NULL;
957 }
958
959 ret = ci_usb_phy_init(ci);
960 if (ret) {
961 dev_err(dev, "unable to init phy: %d\n", ret);
962 return ret;
963 }
964
965 ci->hw_bank.phys = res->start;
966
967 ci->irq = platform_get_irq(pdev, 0);
968 if (ci->irq < 0) {
969 dev_err(dev, "missing IRQ\n");
970 ret = ci->irq;
971 goto deinit_phy;
972 }
973
974 ci_get_otg_capable(ci);
975
976 dr_mode = ci->platdata->dr_mode;
977 /* initialize role(s) before the interrupt is requested */
978 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_HOST) {
979 ret = ci_hdrc_host_init(ci);
980 if (ret) {
981 if (ret == -ENXIO)
982 dev_info(dev, "doesn't support host\n");
983 else
984 goto deinit_phy;
985 }
986 }
987
988 if (dr_mode == USB_DR_MODE_OTG || dr_mode == USB_DR_MODE_PERIPHERAL) {
989 ret = ci_hdrc_gadget_init(ci);
990 if (ret) {
991 if (ret == -ENXIO)
992 dev_info(dev, "doesn't support gadget\n");
993 else
994 goto deinit_host;
995 }
996 }
997
998 if (!ci->roles[CI_ROLE_HOST] && !ci->roles[CI_ROLE_GADGET]) {
999 dev_err(dev, "no supported roles\n");
1000 ret = -ENODEV;
1001 goto deinit_gadget;
1002 }
1003
1004 if (ci->is_otg && ci->roles[CI_ROLE_GADGET]) {
1005 ret = ci_hdrc_otg_init(ci);
1006 if (ret) {
1007 dev_err(dev, "init otg fails, ret = %d\n", ret);
1008 goto deinit_gadget;
1009 }
1010 }
1011
1012 if (ci->roles[CI_ROLE_HOST] && ci->roles[CI_ROLE_GADGET]) {
1013 if (ci->is_otg) {
1014 ci->role = ci_otg_role(ci);
1015 /* Enable ID change irq */
1016 hw_write_otgsc(ci, OTGSC_IDIE, OTGSC_IDIE);
1017 } else {
1018 /*
1019 * If the controller is not OTG capable, but support
1020 * role switch, the defalt role is gadget, and the
1021 * user can switch it through debugfs.
1022 */
1023 ci->role = CI_ROLE_GADGET;
1024 }
1025 } else {
1026 ci->role = ci->roles[CI_ROLE_HOST]
1027 ? CI_ROLE_HOST
1028 : CI_ROLE_GADGET;
1029 }
1030
1031 if (!ci_otg_is_fsm_mode(ci)) {
1032 /* only update vbus status for peripheral */
1033 if (ci->role == CI_ROLE_GADGET)
1034 ci_handle_vbus_change(ci);
1035
1036 ret = ci_role_start(ci, ci->role);
1037 if (ret) {
1038 dev_err(dev, "can't start %s role\n",
1039 ci_role(ci)->name);
1040 goto stop;
1041 }
1042 }
1043
1044 ret = devm_request_irq(dev, ci->irq, ci_irq, IRQF_SHARED,
1045 ci->platdata->name, ci);
1046 if (ret)
1047 goto stop;
1048
1049 ret = ci_extcon_register(ci);
1050 if (ret)
1051 goto stop;
1052
1053 if (ci->supports_runtime_pm) {
1054 pm_runtime_set_active(&pdev->dev);
1055 pm_runtime_enable(&pdev->dev);
1056 pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
1057 pm_runtime_mark_last_busy(ci->dev);
1058 pm_runtime_use_autosuspend(&pdev->dev);
1059 }
1060
1061 if (ci_otg_is_fsm_mode(ci))
1062 ci_hdrc_otg_fsm_start(ci);
1063
1064 device_set_wakeup_capable(&pdev->dev, true);
1065 ret = dbg_create_files(ci);
1066 if (ret)
1067 goto stop;
1068
1069 ret = sysfs_create_group(&dev->kobj, &ci_attr_group);
1070 if (ret)
1071 goto remove_debug;
1072
1073 return 0;
1074
1075remove_debug:
1076 dbg_remove_files(ci);
1077stop:
1078 if (ci->is_otg && ci->roles[CI_ROLE_GADGET])
1079 ci_hdrc_otg_destroy(ci);
1080deinit_gadget:
1081 ci_hdrc_gadget_destroy(ci);
1082deinit_host:
1083 ci_hdrc_host_destroy(ci);
1084deinit_phy:
1085 ci_usb_phy_exit(ci);
1086ulpi_exit:
1087 ci_ulpi_exit(ci);
1088
1089 return ret;
1090}
1091
1092static int ci_hdrc_remove(struct platform_device *pdev)
1093{
1094 struct ci_hdrc *ci = platform_get_drvdata(pdev);
1095
1096 if (ci->supports_runtime_pm) {
1097 pm_runtime_get_sync(&pdev->dev);
1098 pm_runtime_disable(&pdev->dev);
1099 pm_runtime_put_noidle(&pdev->dev);
1100 }
1101
1102 dbg_remove_files(ci);
1103 sysfs_remove_group(&ci->dev->kobj, &ci_attr_group);
1104 ci_role_destroy(ci);
1105 ci_hdrc_enter_lpm(ci, true);
1106 ci_usb_phy_exit(ci);
1107 ci_ulpi_exit(ci);
1108
1109 return 0;
1110}
1111
1112#ifdef CONFIG_PM
1113/* Prepare wakeup by SRP before suspend */
1114static void ci_otg_fsm_suspend_for_srp(struct ci_hdrc *ci)
1115{
1116 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1117 !hw_read_otgsc(ci, OTGSC_ID)) {
1118 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_PP,
1119 PORTSC_PP);
1120 hw_write(ci, OP_PORTSC, PORTSC_W1C_BITS | PORTSC_WKCN,
1121 PORTSC_WKCN);
1122 }
1123}
1124
1125/* Handle SRP when wakeup by data pulse */
1126static void ci_otg_fsm_wakeup_by_srp(struct ci_hdrc *ci)
1127{
1128 if ((ci->fsm.otg->state == OTG_STATE_A_IDLE) &&
1129 (ci->fsm.a_bus_drop == 1) && (ci->fsm.a_bus_req == 0)) {
1130 if (!hw_read_otgsc(ci, OTGSC_ID)) {
1131 ci->fsm.a_srp_det = 1;
1132 ci->fsm.a_bus_drop = 0;
1133 } else {
1134 ci->fsm.id = 1;
1135 }
1136 ci_otg_queue_work(ci);
1137 }
1138}
1139
1140static void ci_controller_suspend(struct ci_hdrc *ci)
1141{
1142 disable_irq(ci->irq);
1143 ci_hdrc_enter_lpm(ci, true);
1144 if (ci->platdata->phy_clkgate_delay_us)
1145 usleep_range(ci->platdata->phy_clkgate_delay_us,
1146 ci->platdata->phy_clkgate_delay_us + 50);
1147 usb_phy_set_suspend(ci->usb_phy, 1);
1148 ci->in_lpm = true;
1149 enable_irq(ci->irq);
1150}
1151
1152static int ci_controller_resume(struct device *dev)
1153{
1154 struct ci_hdrc *ci = dev_get_drvdata(dev);
1155 int ret;
1156
1157 dev_dbg(dev, "at %s\n", __func__);
1158
1159 if (!ci->in_lpm) {
1160 WARN_ON(1);
1161 return 0;
1162 }
1163
1164 ci_hdrc_enter_lpm(ci, false);
1165
1166 ret = ci_ulpi_resume(ci);
1167 if (ret)
1168 return ret;
1169
1170 if (ci->usb_phy) {
1171 usb_phy_set_suspend(ci->usb_phy, 0);
1172 usb_phy_set_wakeup(ci->usb_phy, false);
1173 hw_wait_phy_stable();
1174 }
1175
1176 ci->in_lpm = false;
1177 if (ci->wakeup_int) {
1178 ci->wakeup_int = false;
1179 pm_runtime_mark_last_busy(ci->dev);
1180 pm_runtime_put_autosuspend(ci->dev);
1181 enable_irq(ci->irq);
1182 if (ci_otg_is_fsm_mode(ci))
1183 ci_otg_fsm_wakeup_by_srp(ci);
1184 }
1185
1186 return 0;
1187}
1188
1189#ifdef CONFIG_PM_SLEEP
1190static int ci_suspend(struct device *dev)
1191{
1192 struct ci_hdrc *ci = dev_get_drvdata(dev);
1193
1194 if (ci->wq)
1195 flush_workqueue(ci->wq);
1196 /*
1197 * Controller needs to be active during suspend, otherwise the core
1198 * may run resume when the parent is at suspend if other driver's
1199 * suspend fails, it occurs before parent's suspend has not started,
1200 * but the core suspend has finished.
1201 */
1202 if (ci->in_lpm)
1203 pm_runtime_resume(dev);
1204
1205 if (ci->in_lpm) {
1206 WARN_ON(1);
1207 return 0;
1208 }
1209
1210 if (device_may_wakeup(dev)) {
1211 if (ci_otg_is_fsm_mode(ci))
1212 ci_otg_fsm_suspend_for_srp(ci);
1213
1214 usb_phy_set_wakeup(ci->usb_phy, true);
1215 enable_irq_wake(ci->irq);
1216 }
1217
1218 ci_controller_suspend(ci);
1219
1220 return 0;
1221}
1222
1223static int ci_resume(struct device *dev)
1224{
1225 struct ci_hdrc *ci = dev_get_drvdata(dev);
1226 int ret;
1227
1228 if (device_may_wakeup(dev))
1229 disable_irq_wake(ci->irq);
1230
1231 ret = ci_controller_resume(dev);
1232 if (ret)
1233 return ret;
1234
1235 if (ci->supports_runtime_pm) {
1236 pm_runtime_disable(dev);
1237 pm_runtime_set_active(dev);
1238 pm_runtime_enable(dev);
1239 }
1240
1241 return ret;
1242}
1243#endif /* CONFIG_PM_SLEEP */
1244
1245static int ci_runtime_suspend(struct device *dev)
1246{
1247 struct ci_hdrc *ci = dev_get_drvdata(dev);
1248
1249 dev_dbg(dev, "at %s\n", __func__);
1250
1251 if (ci->in_lpm) {
1252 WARN_ON(1);
1253 return 0;
1254 }
1255
1256 if (ci_otg_is_fsm_mode(ci))
1257 ci_otg_fsm_suspend_for_srp(ci);
1258
1259 usb_phy_set_wakeup(ci->usb_phy, true);
1260 ci_controller_suspend(ci);
1261
1262 return 0;
1263}
1264
1265static int ci_runtime_resume(struct device *dev)
1266{
1267 return ci_controller_resume(dev);
1268}
1269
1270#endif /* CONFIG_PM */
1271static const struct dev_pm_ops ci_pm_ops = {
1272 SET_SYSTEM_SLEEP_PM_OPS(ci_suspend, ci_resume)
1273 SET_RUNTIME_PM_OPS(ci_runtime_suspend, ci_runtime_resume, NULL)
1274};
1275
1276static struct platform_driver ci_hdrc_driver = {
1277 .probe = ci_hdrc_probe,
1278 .remove = ci_hdrc_remove,
1279 .driver = {
1280 .name = "ci_hdrc",
1281 .pm = &ci_pm_ops,
1282 },
1283};
1284
1285static int __init ci_hdrc_platform_register(void)
1286{
1287 ci_hdrc_host_driver_init();
1288 return platform_driver_register(&ci_hdrc_driver);
1289}
1290module_init(ci_hdrc_platform_register);
1291
1292static void __exit ci_hdrc_platform_unregister(void)
1293{
1294 platform_driver_unregister(&ci_hdrc_driver);
1295}
1296module_exit(ci_hdrc_platform_unregister);
1297
1298MODULE_ALIAS("platform:ci_hdrc");
1299MODULE_LICENSE("GPL v2");
1300MODULE_AUTHOR("David Lopo <dlopo@chipidea.mips.com>");
1301MODULE_DESCRIPTION("ChipIdea HDRC Driver");