Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Driver for msm7k serial device and console
4 *
5 * Copyright (C) 2007 Google, Inc.
6 * Author: Robert Love <rlove@google.com>
7 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
8 */
9
10#include <linux/kernel.h>
11#include <linux/atomic.h>
12#include <linux/dma/qcom_adm.h>
13#include <linux/dma-mapping.h>
14#include <linux/dmaengine.h>
15#include <linux/module.h>
16#include <linux/io.h>
17#include <linux/ioport.h>
18#include <linux/interrupt.h>
19#include <linux/init.h>
20#include <linux/console.h>
21#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial_core.h>
24#include <linux/slab.h>
25#include <linux/clk.h>
26#include <linux/platform_device.h>
27#include <linux/pm_opp.h>
28#include <linux/delay.h>
29#include <linux/of.h>
30#include <linux/of_device.h>
31#include <linux/wait.h>
32
33#define MSM_UART_MR1 0x0000
34
35#define MSM_UART_MR1_AUTO_RFR_LEVEL0 0x3F
36#define MSM_UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
37#define MSM_UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
38#define MSM_UART_MR1_RX_RDY_CTL BIT(7)
39#define MSM_UART_MR1_CTS_CTL BIT(6)
40
41#define MSM_UART_MR2 0x0004
42#define MSM_UART_MR2_ERROR_MODE BIT(6)
43#define MSM_UART_MR2_BITS_PER_CHAR 0x30
44#define MSM_UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
45#define MSM_UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
46#define MSM_UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
47#define MSM_UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
48#define MSM_UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
49#define MSM_UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
50#define MSM_UART_MR2_PARITY_MODE_NONE 0x0
51#define MSM_UART_MR2_PARITY_MODE_ODD 0x1
52#define MSM_UART_MR2_PARITY_MODE_EVEN 0x2
53#define MSM_UART_MR2_PARITY_MODE_SPACE 0x3
54#define MSM_UART_MR2_PARITY_MODE 0x3
55
56#define MSM_UART_CSR 0x0008
57
58#define MSM_UART_TF 0x000C
59#define UARTDM_TF 0x0070
60
61#define MSM_UART_CR 0x0010
62#define MSM_UART_CR_CMD_NULL (0 << 4)
63#define MSM_UART_CR_CMD_RESET_RX (1 << 4)
64#define MSM_UART_CR_CMD_RESET_TX (2 << 4)
65#define MSM_UART_CR_CMD_RESET_ERR (3 << 4)
66#define MSM_UART_CR_CMD_RESET_BREAK_INT (4 << 4)
67#define MSM_UART_CR_CMD_START_BREAK (5 << 4)
68#define MSM_UART_CR_CMD_STOP_BREAK (6 << 4)
69#define MSM_UART_CR_CMD_RESET_CTS (7 << 4)
70#define MSM_UART_CR_CMD_RESET_STALE_INT (8 << 4)
71#define MSM_UART_CR_CMD_PACKET_MODE (9 << 4)
72#define MSM_UART_CR_CMD_MODE_RESET (12 << 4)
73#define MSM_UART_CR_CMD_SET_RFR (13 << 4)
74#define MSM_UART_CR_CMD_RESET_RFR (14 << 4)
75#define MSM_UART_CR_CMD_PROTECTION_EN (16 << 4)
76#define MSM_UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
77#define MSM_UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
78#define MSM_UART_CR_CMD_FORCE_STALE (4 << 8)
79#define MSM_UART_CR_CMD_RESET_TX_READY (3 << 8)
80#define MSM_UART_CR_TX_DISABLE BIT(3)
81#define MSM_UART_CR_TX_ENABLE BIT(2)
82#define MSM_UART_CR_RX_DISABLE BIT(1)
83#define MSM_UART_CR_RX_ENABLE BIT(0)
84#define MSM_UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
85
86#define MSM_UART_IMR 0x0014
87#define MSM_UART_IMR_TXLEV BIT(0)
88#define MSM_UART_IMR_RXSTALE BIT(3)
89#define MSM_UART_IMR_RXLEV BIT(4)
90#define MSM_UART_IMR_DELTA_CTS BIT(5)
91#define MSM_UART_IMR_CURRENT_CTS BIT(6)
92#define MSM_UART_IMR_RXBREAK_START BIT(10)
93
94#define MSM_UART_IPR_RXSTALE_LAST 0x20
95#define MSM_UART_IPR_STALE_LSB 0x1F
96#define MSM_UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
97#define MSM_UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
98
99#define MSM_UART_IPR 0x0018
100#define MSM_UART_TFWR 0x001C
101#define MSM_UART_RFWR 0x0020
102#define MSM_UART_HCR 0x0024
103
104#define MSM_UART_MREG 0x0028
105#define MSM_UART_NREG 0x002C
106#define MSM_UART_DREG 0x0030
107#define MSM_UART_MNDREG 0x0034
108#define MSM_UART_IRDA 0x0038
109#define MSM_UART_MISR_MODE 0x0040
110#define MSM_UART_MISR_RESET 0x0044
111#define MSM_UART_MISR_EXPORT 0x0048
112#define MSM_UART_MISR_VAL 0x004C
113#define MSM_UART_TEST_CTRL 0x0050
114
115#define MSM_UART_SR 0x0008
116#define MSM_UART_SR_HUNT_CHAR BIT(7)
117#define MSM_UART_SR_RX_BREAK BIT(6)
118#define MSM_UART_SR_PAR_FRAME_ERR BIT(5)
119#define MSM_UART_SR_OVERRUN BIT(4)
120#define MSM_UART_SR_TX_EMPTY BIT(3)
121#define MSM_UART_SR_TX_READY BIT(2)
122#define MSM_UART_SR_RX_FULL BIT(1)
123#define MSM_UART_SR_RX_READY BIT(0)
124
125#define MSM_UART_RF 0x000C
126#define UARTDM_RF 0x0070
127#define MSM_UART_MISR 0x0010
128#define MSM_UART_ISR 0x0014
129#define MSM_UART_ISR_TX_READY BIT(7)
130
131#define UARTDM_RXFS 0x50
132#define UARTDM_RXFS_BUF_SHIFT 0x7
133#define UARTDM_RXFS_BUF_MASK 0x7
134
135#define UARTDM_DMEN 0x3C
136#define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
137#define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
138
139#define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
140#define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
141
142#define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
143#define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
144
145#define UARTDM_DMRX 0x34
146#define UARTDM_NCF_TX 0x40
147#define UARTDM_RX_TOTAL_SNAP 0x38
148
149#define UARTDM_BURST_SIZE 16 /* in bytes */
150#define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
151#define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
152#define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
153
154enum {
155 UARTDM_1P1 = 1,
156 UARTDM_1P2,
157 UARTDM_1P3,
158 UARTDM_1P4,
159};
160
161struct msm_dma {
162 struct dma_chan *chan;
163 enum dma_data_direction dir;
164 union {
165 struct {
166 dma_addr_t phys;
167 unsigned char *virt;
168 unsigned int count;
169 } rx;
170 struct scatterlist tx_sg;
171 };
172 dma_cookie_t cookie;
173 u32 enable_bit;
174 struct dma_async_tx_descriptor *desc;
175};
176
177struct msm_port {
178 struct uart_port uart;
179 char name[16];
180 struct clk *clk;
181 struct clk *pclk;
182 unsigned int imr;
183 int is_uartdm;
184 unsigned int old_snap_state;
185 bool break_detected;
186 struct msm_dma tx_dma;
187 struct msm_dma rx_dma;
188};
189
190static inline struct msm_port *to_msm_port(struct uart_port *up)
191{
192 return container_of(up, struct msm_port, uart);
193}
194
195static
196void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
197{
198 writel_relaxed(val, port->membase + off);
199}
200
201static
202unsigned int msm_read(struct uart_port *port, unsigned int off)
203{
204 return readl_relaxed(port->membase + off);
205}
206
207/*
208 * Setup the MND registers to use the TCXO clock.
209 */
210static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
211{
212 msm_write(port, 0x06, MSM_UART_MREG);
213 msm_write(port, 0xF1, MSM_UART_NREG);
214 msm_write(port, 0x0F, MSM_UART_DREG);
215 msm_write(port, 0x1A, MSM_UART_MNDREG);
216 port->uartclk = 1843200;
217}
218
219/*
220 * Setup the MND registers to use the TCXO clock divided by 4.
221 */
222static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
223{
224 msm_write(port, 0x18, MSM_UART_MREG);
225 msm_write(port, 0xF6, MSM_UART_NREG);
226 msm_write(port, 0x0F, MSM_UART_DREG);
227 msm_write(port, 0x0A, MSM_UART_MNDREG);
228 port->uartclk = 1843200;
229}
230
231static void msm_serial_set_mnd_regs(struct uart_port *port)
232{
233 struct msm_port *msm_port = to_msm_port(port);
234
235 /*
236 * These registers don't exist so we change the clk input rate
237 * on uartdm hardware instead
238 */
239 if (msm_port->is_uartdm)
240 return;
241
242 if (port->uartclk == 19200000)
243 msm_serial_set_mnd_regs_tcxo(port);
244 else if (port->uartclk == 4800000)
245 msm_serial_set_mnd_regs_tcxoby4(port);
246}
247
248static void msm_handle_tx(struct uart_port *port);
249static void msm_start_rx_dma(struct msm_port *msm_port);
250
251static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
252{
253 struct device *dev = port->dev;
254 unsigned int mapped;
255 u32 val;
256
257 if (dma->dir == DMA_TO_DEVICE) {
258 mapped = sg_dma_len(&dma->tx_sg);
259 } else {
260 mapped = dma->rx.count;
261 dma->rx.count = 0;
262 }
263
264 dmaengine_terminate_all(dma->chan);
265
266 /*
267 * DMA Stall happens if enqueue and flush command happens concurrently.
268 * For example before changing the baud rate/protocol configuration and
269 * sending flush command to ADM, disable the channel of UARTDM.
270 * Note: should not reset the receiver here immediately as it is not
271 * suggested to do disable/reset or reset/disable at the same time.
272 */
273 val = msm_read(port, UARTDM_DMEN);
274 val &= ~dma->enable_bit;
275 msm_write(port, val, UARTDM_DMEN);
276
277 if (mapped) {
278 if (dma->dir == DMA_TO_DEVICE) {
279 dma_unmap_sg(dev, &dma->tx_sg, 1, dma->dir);
280 sg_init_table(&dma->tx_sg, 1);
281 } else
282 dma_unmap_single(dev, dma->rx.phys, mapped, dma->dir);
283 }
284}
285
286static void msm_release_dma(struct msm_port *msm_port)
287{
288 struct msm_dma *dma;
289
290 dma = &msm_port->tx_dma;
291 if (dma->chan) {
292 msm_stop_dma(&msm_port->uart, dma);
293 dma_release_channel(dma->chan);
294 }
295
296 memset(dma, 0, sizeof(*dma));
297
298 dma = &msm_port->rx_dma;
299 if (dma->chan) {
300 msm_stop_dma(&msm_port->uart, dma);
301 dma_release_channel(dma->chan);
302 kfree(dma->rx.virt);
303 }
304
305 memset(dma, 0, sizeof(*dma));
306}
307
308static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
309{
310 struct device *dev = msm_port->uart.dev;
311 struct dma_slave_config conf;
312 struct qcom_adm_peripheral_config periph_conf = {};
313 struct msm_dma *dma;
314 u32 crci = 0;
315 int ret;
316
317 dma = &msm_port->tx_dma;
318
319 /* allocate DMA resources, if available */
320 dma->chan = dma_request_chan(dev, "tx");
321 if (IS_ERR(dma->chan))
322 goto no_tx;
323
324 of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
325
326 memset(&conf, 0, sizeof(conf));
327 conf.direction = DMA_MEM_TO_DEV;
328 conf.device_fc = true;
329 conf.dst_addr = base + UARTDM_TF;
330 conf.dst_maxburst = UARTDM_BURST_SIZE;
331 if (crci) {
332 conf.peripheral_config = &periph_conf;
333 conf.peripheral_size = sizeof(periph_conf);
334 periph_conf.crci = crci;
335 }
336
337 ret = dmaengine_slave_config(dma->chan, &conf);
338 if (ret)
339 goto rel_tx;
340
341 dma->dir = DMA_TO_DEVICE;
342
343 if (msm_port->is_uartdm < UARTDM_1P4)
344 dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
345 else
346 dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
347
348 return;
349
350rel_tx:
351 dma_release_channel(dma->chan);
352no_tx:
353 memset(dma, 0, sizeof(*dma));
354}
355
356static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
357{
358 struct device *dev = msm_port->uart.dev;
359 struct dma_slave_config conf;
360 struct qcom_adm_peripheral_config periph_conf = {};
361 struct msm_dma *dma;
362 u32 crci = 0;
363 int ret;
364
365 dma = &msm_port->rx_dma;
366
367 /* allocate DMA resources, if available */
368 dma->chan = dma_request_chan(dev, "rx");
369 if (IS_ERR(dma->chan))
370 goto no_rx;
371
372 of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
373
374 dma->rx.virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
375 if (!dma->rx.virt)
376 goto rel_rx;
377
378 memset(&conf, 0, sizeof(conf));
379 conf.direction = DMA_DEV_TO_MEM;
380 conf.device_fc = true;
381 conf.src_addr = base + UARTDM_RF;
382 conf.src_maxburst = UARTDM_BURST_SIZE;
383 if (crci) {
384 conf.peripheral_config = &periph_conf;
385 conf.peripheral_size = sizeof(periph_conf);
386 periph_conf.crci = crci;
387 }
388
389 ret = dmaengine_slave_config(dma->chan, &conf);
390 if (ret)
391 goto err;
392
393 dma->dir = DMA_FROM_DEVICE;
394
395 if (msm_port->is_uartdm < UARTDM_1P4)
396 dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
397 else
398 dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
399
400 return;
401err:
402 kfree(dma->rx.virt);
403rel_rx:
404 dma_release_channel(dma->chan);
405no_rx:
406 memset(dma, 0, sizeof(*dma));
407}
408
409static inline void msm_wait_for_xmitr(struct uart_port *port)
410{
411 unsigned int timeout = 500000;
412
413 while (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_EMPTY)) {
414 if (msm_read(port, MSM_UART_ISR) & MSM_UART_ISR_TX_READY)
415 break;
416 udelay(1);
417 if (!timeout--)
418 break;
419 }
420 msm_write(port, MSM_UART_CR_CMD_RESET_TX_READY, MSM_UART_CR);
421}
422
423static void msm_stop_tx(struct uart_port *port)
424{
425 struct msm_port *msm_port = to_msm_port(port);
426
427 msm_port->imr &= ~MSM_UART_IMR_TXLEV;
428 msm_write(port, msm_port->imr, MSM_UART_IMR);
429}
430
431static void msm_start_tx(struct uart_port *port)
432{
433 struct msm_port *msm_port = to_msm_port(port);
434 struct msm_dma *dma = &msm_port->tx_dma;
435
436 /* Already started in DMA mode */
437 if (sg_dma_len(&dma->tx_sg))
438 return;
439
440 msm_port->imr |= MSM_UART_IMR_TXLEV;
441 msm_write(port, msm_port->imr, MSM_UART_IMR);
442}
443
444static void msm_reset_dm_count(struct uart_port *port, int count)
445{
446 msm_wait_for_xmitr(port);
447 msm_write(port, count, UARTDM_NCF_TX);
448 msm_read(port, UARTDM_NCF_TX);
449}
450
451static void msm_complete_tx_dma(void *args)
452{
453 struct msm_port *msm_port = args;
454 struct uart_port *port = &msm_port->uart;
455 struct tty_port *tport = &port->state->port;
456 struct msm_dma *dma = &msm_port->tx_dma;
457 struct dma_tx_state state;
458 unsigned long flags;
459 unsigned int count;
460 u32 val;
461
462 uart_port_lock_irqsave(port, &flags);
463
464 /* Already stopped */
465 if (!sg_dma_len(&dma->tx_sg))
466 goto done;
467
468 dmaengine_tx_status(dma->chan, dma->cookie, &state);
469
470 dma_unmap_sg(port->dev, &dma->tx_sg, 1, dma->dir);
471
472 val = msm_read(port, UARTDM_DMEN);
473 val &= ~dma->enable_bit;
474 msm_write(port, val, UARTDM_DMEN);
475
476 if (msm_port->is_uartdm > UARTDM_1P3) {
477 msm_write(port, MSM_UART_CR_CMD_RESET_TX, MSM_UART_CR);
478 msm_write(port, MSM_UART_CR_TX_ENABLE, MSM_UART_CR);
479 }
480
481 count = sg_dma_len(&dma->tx_sg) - state.residue;
482 uart_xmit_advance(port, count);
483 sg_init_table(&dma->tx_sg, 1);
484
485 /* Restore "Tx FIFO below watermark" interrupt */
486 msm_port->imr |= MSM_UART_IMR_TXLEV;
487 msm_write(port, msm_port->imr, MSM_UART_IMR);
488
489 if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
490 uart_write_wakeup(port);
491
492 msm_handle_tx(port);
493done:
494 uart_port_unlock_irqrestore(port, flags);
495}
496
497static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
498{
499 struct uart_port *port = &msm_port->uart;
500 struct tty_port *tport = &port->state->port;
501 struct msm_dma *dma = &msm_port->tx_dma;
502 unsigned int mapped;
503 int ret;
504 u32 val;
505
506 sg_init_table(&dma->tx_sg, 1);
507 kfifo_dma_out_prepare(&tport->xmit_fifo, &dma->tx_sg, 1, count);
508
509 mapped = dma_map_sg(port->dev, &dma->tx_sg, 1, dma->dir);
510 if (!mapped) {
511 ret = -EIO;
512 goto zero_sg;
513 }
514
515 dma->desc = dmaengine_prep_slave_sg(dma->chan, &dma->tx_sg, 1,
516 DMA_MEM_TO_DEV,
517 DMA_PREP_INTERRUPT |
518 DMA_PREP_FENCE);
519 if (!dma->desc) {
520 ret = -EIO;
521 goto unmap;
522 }
523
524 dma->desc->callback = msm_complete_tx_dma;
525 dma->desc->callback_param = msm_port;
526
527 dma->cookie = dmaengine_submit(dma->desc);
528 ret = dma_submit_error(dma->cookie);
529 if (ret)
530 goto unmap;
531
532 /*
533 * Using DMA complete for Tx FIFO reload, no need for
534 * "Tx FIFO below watermark" one, disable it
535 */
536 msm_port->imr &= ~MSM_UART_IMR_TXLEV;
537 msm_write(port, msm_port->imr, MSM_UART_IMR);
538
539 val = msm_read(port, UARTDM_DMEN);
540 val |= dma->enable_bit;
541
542 if (msm_port->is_uartdm < UARTDM_1P4)
543 msm_write(port, val, UARTDM_DMEN);
544
545 msm_reset_dm_count(port, count);
546
547 if (msm_port->is_uartdm > UARTDM_1P3)
548 msm_write(port, val, UARTDM_DMEN);
549
550 dma_async_issue_pending(dma->chan);
551 return 0;
552unmap:
553 dma_unmap_sg(port->dev, &dma->tx_sg, 1, dma->dir);
554zero_sg:
555 sg_init_table(&dma->tx_sg, 1);
556 return ret;
557}
558
559static void msm_complete_rx_dma(void *args)
560{
561 struct msm_port *msm_port = args;
562 struct uart_port *port = &msm_port->uart;
563 struct tty_port *tport = &port->state->port;
564 struct msm_dma *dma = &msm_port->rx_dma;
565 int count = 0, i, sysrq;
566 unsigned long flags;
567 u32 val;
568
569 uart_port_lock_irqsave(port, &flags);
570
571 /* Already stopped */
572 if (!dma->rx.count)
573 goto done;
574
575 val = msm_read(port, UARTDM_DMEN);
576 val &= ~dma->enable_bit;
577 msm_write(port, val, UARTDM_DMEN);
578
579 if (msm_read(port, MSM_UART_SR) & MSM_UART_SR_OVERRUN) {
580 port->icount.overrun++;
581 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
582 msm_write(port, MSM_UART_CR_CMD_RESET_ERR, MSM_UART_CR);
583 }
584
585 count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
586
587 port->icount.rx += count;
588
589 dma->rx.count = 0;
590
591 dma_unmap_single(port->dev, dma->rx.phys, UARTDM_RX_SIZE, dma->dir);
592
593 for (i = 0; i < count; i++) {
594 char flag = TTY_NORMAL;
595
596 if (msm_port->break_detected && dma->rx.virt[i] == 0) {
597 port->icount.brk++;
598 flag = TTY_BREAK;
599 msm_port->break_detected = false;
600 if (uart_handle_break(port))
601 continue;
602 }
603
604 if (!(port->read_status_mask & MSM_UART_SR_RX_BREAK))
605 flag = TTY_NORMAL;
606
607 sysrq = uart_prepare_sysrq_char(port, dma->rx.virt[i]);
608 if (!sysrq)
609 tty_insert_flip_char(tport, dma->rx.virt[i], flag);
610 }
611
612 msm_start_rx_dma(msm_port);
613done:
614 uart_unlock_and_check_sysrq_irqrestore(port, flags);
615
616 if (count)
617 tty_flip_buffer_push(tport);
618}
619
620static void msm_start_rx_dma(struct msm_port *msm_port)
621{
622 struct msm_dma *dma = &msm_port->rx_dma;
623 struct uart_port *uart = &msm_port->uart;
624 u32 val;
625 int ret;
626
627 if (IS_ENABLED(CONFIG_CONSOLE_POLL))
628 return;
629
630 if (!dma->chan)
631 return;
632
633 dma->rx.phys = dma_map_single(uart->dev, dma->rx.virt,
634 UARTDM_RX_SIZE, dma->dir);
635 ret = dma_mapping_error(uart->dev, dma->rx.phys);
636 if (ret)
637 goto sw_mode;
638
639 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->rx.phys,
640 UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
641 DMA_PREP_INTERRUPT);
642 if (!dma->desc)
643 goto unmap;
644
645 dma->desc->callback = msm_complete_rx_dma;
646 dma->desc->callback_param = msm_port;
647
648 dma->cookie = dmaengine_submit(dma->desc);
649 ret = dma_submit_error(dma->cookie);
650 if (ret)
651 goto unmap;
652 /*
653 * Using DMA for FIFO off-load, no need for "Rx FIFO over
654 * watermark" or "stale" interrupts, disable them
655 */
656 msm_port->imr &= ~(MSM_UART_IMR_RXLEV | MSM_UART_IMR_RXSTALE);
657
658 /*
659 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
660 * we need RXSTALE to flush input DMA fifo to memory
661 */
662 if (msm_port->is_uartdm < UARTDM_1P4)
663 msm_port->imr |= MSM_UART_IMR_RXSTALE;
664
665 msm_write(uart, msm_port->imr, MSM_UART_IMR);
666
667 dma->rx.count = UARTDM_RX_SIZE;
668
669 dma_async_issue_pending(dma->chan);
670
671 msm_write(uart, MSM_UART_CR_CMD_RESET_STALE_INT, MSM_UART_CR);
672 msm_write(uart, MSM_UART_CR_CMD_STALE_EVENT_ENABLE, MSM_UART_CR);
673
674 val = msm_read(uart, UARTDM_DMEN);
675 val |= dma->enable_bit;
676
677 if (msm_port->is_uartdm < UARTDM_1P4)
678 msm_write(uart, val, UARTDM_DMEN);
679
680 msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
681
682 if (msm_port->is_uartdm > UARTDM_1P3)
683 msm_write(uart, val, UARTDM_DMEN);
684
685 return;
686unmap:
687 dma_unmap_single(uart->dev, dma->rx.phys, UARTDM_RX_SIZE, dma->dir);
688
689sw_mode:
690 /*
691 * Switch from DMA to SW/FIFO mode. After clearing Rx BAM (UARTDM_DMEN),
692 * receiver must be reset.
693 */
694 msm_write(uart, MSM_UART_CR_CMD_RESET_RX, MSM_UART_CR);
695 msm_write(uart, MSM_UART_CR_RX_ENABLE, MSM_UART_CR);
696
697 msm_write(uart, MSM_UART_CR_CMD_RESET_STALE_INT, MSM_UART_CR);
698 msm_write(uart, 0xFFFFFF, UARTDM_DMRX);
699 msm_write(uart, MSM_UART_CR_CMD_STALE_EVENT_ENABLE, MSM_UART_CR);
700
701 /* Re-enable RX interrupts */
702 msm_port->imr |= MSM_UART_IMR_RXLEV | MSM_UART_IMR_RXSTALE;
703 msm_write(uart, msm_port->imr, MSM_UART_IMR);
704}
705
706static void msm_stop_rx(struct uart_port *port)
707{
708 struct msm_port *msm_port = to_msm_port(port);
709 struct msm_dma *dma = &msm_port->rx_dma;
710
711 msm_port->imr &= ~(MSM_UART_IMR_RXLEV | MSM_UART_IMR_RXSTALE);
712 msm_write(port, msm_port->imr, MSM_UART_IMR);
713
714 if (dma->chan)
715 msm_stop_dma(port, dma);
716}
717
718static void msm_enable_ms(struct uart_port *port)
719{
720 struct msm_port *msm_port = to_msm_port(port);
721
722 msm_port->imr |= MSM_UART_IMR_DELTA_CTS;
723 msm_write(port, msm_port->imr, MSM_UART_IMR);
724}
725
726static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
727 __must_hold(&port->lock)
728{
729 struct tty_port *tport = &port->state->port;
730 unsigned int sr;
731 int count = 0;
732 struct msm_port *msm_port = to_msm_port(port);
733
734 if ((msm_read(port, MSM_UART_SR) & MSM_UART_SR_OVERRUN)) {
735 port->icount.overrun++;
736 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
737 msm_write(port, MSM_UART_CR_CMD_RESET_ERR, MSM_UART_CR);
738 }
739
740 if (misr & MSM_UART_IMR_RXSTALE) {
741 count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
742 msm_port->old_snap_state;
743 msm_port->old_snap_state = 0;
744 } else {
745 count = 4 * (msm_read(port, MSM_UART_RFWR));
746 msm_port->old_snap_state += count;
747 }
748
749 /* TODO: Precise error reporting */
750
751 port->icount.rx += count;
752
753 while (count > 0) {
754 unsigned char buf[4];
755 int sysrq, r_count, i;
756
757 sr = msm_read(port, MSM_UART_SR);
758 if ((sr & MSM_UART_SR_RX_READY) == 0) {
759 msm_port->old_snap_state -= count;
760 break;
761 }
762
763 ioread32_rep(port->membase + UARTDM_RF, buf, 1);
764 r_count = min_t(int, count, sizeof(buf));
765
766 for (i = 0; i < r_count; i++) {
767 char flag = TTY_NORMAL;
768
769 if (msm_port->break_detected && buf[i] == 0) {
770 port->icount.brk++;
771 flag = TTY_BREAK;
772 msm_port->break_detected = false;
773 if (uart_handle_break(port))
774 continue;
775 }
776
777 if (!(port->read_status_mask & MSM_UART_SR_RX_BREAK))
778 flag = TTY_NORMAL;
779
780 sysrq = uart_prepare_sysrq_char(port, buf[i]);
781 if (!sysrq)
782 tty_insert_flip_char(tport, buf[i], flag);
783 }
784 count -= r_count;
785 }
786
787 tty_flip_buffer_push(tport);
788
789 if (misr & (MSM_UART_IMR_RXSTALE))
790 msm_write(port, MSM_UART_CR_CMD_RESET_STALE_INT, MSM_UART_CR);
791 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
792 msm_write(port, MSM_UART_CR_CMD_STALE_EVENT_ENABLE, MSM_UART_CR);
793
794 /* Try to use DMA */
795 msm_start_rx_dma(msm_port);
796}
797
798static void msm_handle_rx(struct uart_port *port)
799 __must_hold(&port->lock)
800{
801 struct tty_port *tport = &port->state->port;
802 unsigned int sr;
803
804 /*
805 * Handle overrun. My understanding of the hardware is that overrun
806 * is not tied to the RX buffer, so we handle the case out of band.
807 */
808 if ((msm_read(port, MSM_UART_SR) & MSM_UART_SR_OVERRUN)) {
809 port->icount.overrun++;
810 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
811 msm_write(port, MSM_UART_CR_CMD_RESET_ERR, MSM_UART_CR);
812 }
813
814 /* and now the main RX loop */
815 while ((sr = msm_read(port, MSM_UART_SR)) & MSM_UART_SR_RX_READY) {
816 unsigned int c;
817 char flag = TTY_NORMAL;
818 int sysrq;
819
820 c = msm_read(port, MSM_UART_RF);
821
822 if (sr & MSM_UART_SR_RX_BREAK) {
823 port->icount.brk++;
824 if (uart_handle_break(port))
825 continue;
826 } else if (sr & MSM_UART_SR_PAR_FRAME_ERR) {
827 port->icount.frame++;
828 } else {
829 port->icount.rx++;
830 }
831
832 /* Mask conditions we're ignoring. */
833 sr &= port->read_status_mask;
834
835 if (sr & MSM_UART_SR_RX_BREAK)
836 flag = TTY_BREAK;
837 else if (sr & MSM_UART_SR_PAR_FRAME_ERR)
838 flag = TTY_FRAME;
839
840 sysrq = uart_prepare_sysrq_char(port, c);
841 if (!sysrq)
842 tty_insert_flip_char(tport, c, flag);
843 }
844
845 tty_flip_buffer_push(tport);
846}
847
848static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
849{
850 struct msm_port *msm_port = to_msm_port(port);
851 struct tty_port *tport = &port->state->port;
852 unsigned int num_chars;
853 unsigned int tf_pointer = 0;
854 void __iomem *tf;
855
856 if (msm_port->is_uartdm)
857 tf = port->membase + UARTDM_TF;
858 else
859 tf = port->membase + MSM_UART_TF;
860
861 if (tx_count && msm_port->is_uartdm)
862 msm_reset_dm_count(port, tx_count);
863
864 while (tf_pointer < tx_count) {
865 unsigned char buf[4] = { 0 };
866
867 if (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_READY))
868 break;
869
870 if (msm_port->is_uartdm)
871 num_chars = min(tx_count - tf_pointer,
872 (unsigned int)sizeof(buf));
873 else
874 num_chars = 1;
875
876 num_chars = uart_fifo_out(port, buf, num_chars);
877 iowrite32_rep(tf, buf, 1);
878 tf_pointer += num_chars;
879 }
880
881 /* disable tx interrupts if nothing more to send */
882 if (kfifo_is_empty(&tport->xmit_fifo))
883 msm_stop_tx(port);
884
885 if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
886 uart_write_wakeup(port);
887}
888
889static void msm_handle_tx(struct uart_port *port)
890{
891 struct msm_port *msm_port = to_msm_port(port);
892 struct tty_port *tport = &port->state->port;
893 struct msm_dma *dma = &msm_port->tx_dma;
894 unsigned int pio_count, dma_count, dma_min;
895 char buf[4] = { 0 };
896 void __iomem *tf;
897 int err = 0;
898
899 if (port->x_char) {
900 if (msm_port->is_uartdm)
901 tf = port->membase + UARTDM_TF;
902 else
903 tf = port->membase + MSM_UART_TF;
904
905 buf[0] = port->x_char;
906
907 if (msm_port->is_uartdm)
908 msm_reset_dm_count(port, 1);
909
910 iowrite32_rep(tf, buf, 1);
911 port->icount.tx++;
912 port->x_char = 0;
913 return;
914 }
915
916 if (kfifo_is_empty(&tport->xmit_fifo) || uart_tx_stopped(port)) {
917 msm_stop_tx(port);
918 return;
919 }
920
921 dma_count = pio_count = kfifo_out_linear(&tport->xmit_fifo, NULL,
922 UART_XMIT_SIZE);
923
924 dma_min = 1; /* Always DMA */
925 if (msm_port->is_uartdm > UARTDM_1P3) {
926 dma_count = UARTDM_TX_AIGN(dma_count);
927 dma_min = UARTDM_BURST_SIZE;
928 } else {
929 if (dma_count > UARTDM_TX_MAX)
930 dma_count = UARTDM_TX_MAX;
931 }
932
933 if (pio_count > port->fifosize)
934 pio_count = port->fifosize;
935
936 if (!dma->chan || dma_count < dma_min)
937 msm_handle_tx_pio(port, pio_count);
938 else
939 err = msm_handle_tx_dma(msm_port, dma_count);
940
941 if (err) /* fall back to PIO mode */
942 msm_handle_tx_pio(port, pio_count);
943}
944
945static void msm_handle_delta_cts(struct uart_port *port)
946{
947 msm_write(port, MSM_UART_CR_CMD_RESET_CTS, MSM_UART_CR);
948 port->icount.cts++;
949 wake_up_interruptible(&port->state->port.delta_msr_wait);
950}
951
952static irqreturn_t msm_uart_irq(int irq, void *dev_id)
953{
954 struct uart_port *port = dev_id;
955 struct msm_port *msm_port = to_msm_port(port);
956 struct msm_dma *dma = &msm_port->rx_dma;
957 unsigned int misr;
958 u32 val;
959
960 uart_port_lock(port);
961 misr = msm_read(port, MSM_UART_MISR);
962 msm_write(port, 0, MSM_UART_IMR); /* disable interrupt */
963
964 if (misr & MSM_UART_IMR_RXBREAK_START) {
965 msm_port->break_detected = true;
966 msm_write(port, MSM_UART_CR_CMD_RESET_RXBREAK_START, MSM_UART_CR);
967 }
968
969 if (misr & (MSM_UART_IMR_RXLEV | MSM_UART_IMR_RXSTALE)) {
970 if (dma->rx.count) {
971 val = MSM_UART_CR_CMD_STALE_EVENT_DISABLE;
972 msm_write(port, val, MSM_UART_CR);
973 val = MSM_UART_CR_CMD_RESET_STALE_INT;
974 msm_write(port, val, MSM_UART_CR);
975 /*
976 * Flush DMA input fifo to memory, this will also
977 * trigger DMA RX completion
978 */
979 dmaengine_terminate_all(dma->chan);
980 } else if (msm_port->is_uartdm) {
981 msm_handle_rx_dm(port, misr);
982 } else {
983 msm_handle_rx(port);
984 }
985 }
986 if (misr & MSM_UART_IMR_TXLEV)
987 msm_handle_tx(port);
988 if (misr & MSM_UART_IMR_DELTA_CTS)
989 msm_handle_delta_cts(port);
990
991 msm_write(port, msm_port->imr, MSM_UART_IMR); /* restore interrupt */
992 uart_unlock_and_check_sysrq(port);
993
994 return IRQ_HANDLED;
995}
996
997static unsigned int msm_tx_empty(struct uart_port *port)
998{
999 return (msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
1000}
1001
1002static unsigned int msm_get_mctrl(struct uart_port *port)
1003{
1004 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
1005}
1006
1007static void msm_reset(struct uart_port *port)
1008{
1009 struct msm_port *msm_port = to_msm_port(port);
1010 unsigned int mr;
1011
1012 /* reset everything */
1013 msm_write(port, MSM_UART_CR_CMD_RESET_RX, MSM_UART_CR);
1014 msm_write(port, MSM_UART_CR_CMD_RESET_TX, MSM_UART_CR);
1015 msm_write(port, MSM_UART_CR_CMD_RESET_ERR, MSM_UART_CR);
1016 msm_write(port, MSM_UART_CR_CMD_RESET_BREAK_INT, MSM_UART_CR);
1017 msm_write(port, MSM_UART_CR_CMD_RESET_CTS, MSM_UART_CR);
1018 msm_write(port, MSM_UART_CR_CMD_RESET_RFR, MSM_UART_CR);
1019 mr = msm_read(port, MSM_UART_MR1);
1020 mr &= ~MSM_UART_MR1_RX_RDY_CTL;
1021 msm_write(port, mr, MSM_UART_MR1);
1022
1023 /* Disable DM modes */
1024 if (msm_port->is_uartdm)
1025 msm_write(port, 0, UARTDM_DMEN);
1026}
1027
1028static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
1029{
1030 unsigned int mr;
1031
1032 mr = msm_read(port, MSM_UART_MR1);
1033
1034 if (!(mctrl & TIOCM_RTS)) {
1035 mr &= ~MSM_UART_MR1_RX_RDY_CTL;
1036 msm_write(port, mr, MSM_UART_MR1);
1037 msm_write(port, MSM_UART_CR_CMD_RESET_RFR, MSM_UART_CR);
1038 } else {
1039 mr |= MSM_UART_MR1_RX_RDY_CTL;
1040 msm_write(port, mr, MSM_UART_MR1);
1041 }
1042}
1043
1044static void msm_break_ctl(struct uart_port *port, int break_ctl)
1045{
1046 if (break_ctl)
1047 msm_write(port, MSM_UART_CR_CMD_START_BREAK, MSM_UART_CR);
1048 else
1049 msm_write(port, MSM_UART_CR_CMD_STOP_BREAK, MSM_UART_CR);
1050}
1051
1052struct msm_baud_map {
1053 u16 divisor;
1054 u8 code;
1055 u8 rxstale;
1056};
1057
1058static const struct msm_baud_map *
1059msm_find_best_baud(struct uart_port *port, unsigned int baud,
1060 unsigned long *rate)
1061{
1062 struct msm_port *msm_port = to_msm_port(port);
1063 unsigned int divisor, result;
1064 unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
1065 const struct msm_baud_map *entry, *end, *best;
1066 static const struct msm_baud_map table[] = {
1067 { 1, 0xff, 31 },
1068 { 2, 0xee, 16 },
1069 { 3, 0xdd, 8 },
1070 { 4, 0xcc, 6 },
1071 { 6, 0xbb, 6 },
1072 { 8, 0xaa, 6 },
1073 { 12, 0x99, 6 },
1074 { 16, 0x88, 1 },
1075 { 24, 0x77, 1 },
1076 { 32, 0x66, 1 },
1077 { 48, 0x55, 1 },
1078 { 96, 0x44, 1 },
1079 { 192, 0x33, 1 },
1080 { 384, 0x22, 1 },
1081 { 768, 0x11, 1 },
1082 { 1536, 0x00, 1 },
1083 };
1084
1085 best = table; /* Default to smallest divider */
1086 target = clk_round_rate(msm_port->clk, 16 * baud);
1087 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1088
1089 end = table + ARRAY_SIZE(table);
1090 entry = table;
1091 while (entry < end) {
1092 if (entry->divisor <= divisor) {
1093 result = target / entry->divisor / 16;
1094 diff = abs(result - baud);
1095
1096 /* Keep track of best entry */
1097 if (diff < best_diff) {
1098 best_diff = diff;
1099 best = entry;
1100 best_rate = target;
1101 }
1102
1103 if (result == baud)
1104 break;
1105 } else if (entry->divisor > divisor) {
1106 old = target;
1107 target = clk_round_rate(msm_port->clk, old + 1);
1108 /*
1109 * The rate didn't get any faster so we can't do
1110 * better at dividing it down
1111 */
1112 if (target == old)
1113 break;
1114
1115 /* Start the divisor search over at this new rate */
1116 entry = table;
1117 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1118 continue;
1119 }
1120 entry++;
1121 }
1122
1123 *rate = best_rate;
1124 return best;
1125}
1126
1127static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
1128 unsigned long *saved_flags)
1129 __must_hold(&port->lock)
1130{
1131 unsigned int rxstale, watermark, mask;
1132 struct msm_port *msm_port = to_msm_port(port);
1133 const struct msm_baud_map *entry;
1134 unsigned long flags, rate;
1135
1136 flags = *saved_flags;
1137 uart_port_unlock_irqrestore(port, flags);
1138
1139 entry = msm_find_best_baud(port, baud, &rate);
1140 dev_pm_opp_set_rate(port->dev, rate);
1141 baud = rate / 16 / entry->divisor;
1142
1143 uart_port_lock_irqsave(port, &flags);
1144 *saved_flags = flags;
1145 port->uartclk = rate;
1146
1147 msm_write(port, entry->code, MSM_UART_CSR);
1148
1149 /* RX stale watermark */
1150 rxstale = entry->rxstale;
1151 watermark = MSM_UART_IPR_STALE_LSB & rxstale;
1152 if (msm_port->is_uartdm) {
1153 mask = MSM_UART_DM_IPR_STALE_TIMEOUT_MSB;
1154 } else {
1155 watermark |= MSM_UART_IPR_RXSTALE_LAST;
1156 mask = MSM_UART_IPR_STALE_TIMEOUT_MSB;
1157 }
1158
1159 watermark |= mask & (rxstale << 2);
1160
1161 msm_write(port, watermark, MSM_UART_IPR);
1162
1163 /* set RX watermark */
1164 watermark = (port->fifosize * 3) / 4;
1165 msm_write(port, watermark, MSM_UART_RFWR);
1166
1167 /* set TX watermark */
1168 msm_write(port, 10, MSM_UART_TFWR);
1169
1170 msm_write(port, MSM_UART_CR_CMD_PROTECTION_EN, MSM_UART_CR);
1171 msm_reset(port);
1172
1173 /* Enable RX and TX */
1174 msm_write(port, MSM_UART_CR_TX_ENABLE | MSM_UART_CR_RX_ENABLE, MSM_UART_CR);
1175
1176 /* turn on RX and CTS interrupts */
1177 msm_port->imr = MSM_UART_IMR_RXLEV | MSM_UART_IMR_RXSTALE |
1178 MSM_UART_IMR_CURRENT_CTS | MSM_UART_IMR_RXBREAK_START;
1179
1180 msm_write(port, msm_port->imr, MSM_UART_IMR);
1181
1182 if (msm_port->is_uartdm) {
1183 msm_write(port, MSM_UART_CR_CMD_RESET_STALE_INT, MSM_UART_CR);
1184 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1185 msm_write(port, MSM_UART_CR_CMD_STALE_EVENT_ENABLE, MSM_UART_CR);
1186 }
1187
1188 return baud;
1189}
1190
1191static void msm_init_clock(struct uart_port *port)
1192{
1193 struct msm_port *msm_port = to_msm_port(port);
1194
1195 dev_pm_opp_set_rate(port->dev, port->uartclk);
1196 clk_prepare_enable(msm_port->clk);
1197 clk_prepare_enable(msm_port->pclk);
1198 msm_serial_set_mnd_regs(port);
1199}
1200
1201static int msm_startup(struct uart_port *port)
1202{
1203 struct msm_port *msm_port = to_msm_port(port);
1204 unsigned int data, rfr_level, mask;
1205 int ret;
1206
1207 snprintf(msm_port->name, sizeof(msm_port->name),
1208 "msm_serial%d", port->line);
1209
1210 msm_init_clock(port);
1211
1212 if (likely(port->fifosize > 12))
1213 rfr_level = port->fifosize - 12;
1214 else
1215 rfr_level = port->fifosize;
1216
1217 /* set automatic RFR level */
1218 data = msm_read(port, MSM_UART_MR1);
1219
1220 if (msm_port->is_uartdm)
1221 mask = MSM_UART_DM_MR1_AUTO_RFR_LEVEL1;
1222 else
1223 mask = MSM_UART_MR1_AUTO_RFR_LEVEL1;
1224
1225 data &= ~mask;
1226 data &= ~MSM_UART_MR1_AUTO_RFR_LEVEL0;
1227 data |= mask & (rfr_level << 2);
1228 data |= MSM_UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1229 msm_write(port, data, MSM_UART_MR1);
1230
1231 if (msm_port->is_uartdm) {
1232 msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
1233 msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1234 }
1235
1236 ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
1237 msm_port->name, port);
1238 if (unlikely(ret))
1239 goto err_irq;
1240
1241 return 0;
1242
1243err_irq:
1244 if (msm_port->is_uartdm)
1245 msm_release_dma(msm_port);
1246
1247 clk_disable_unprepare(msm_port->pclk);
1248 clk_disable_unprepare(msm_port->clk);
1249 dev_pm_opp_set_rate(port->dev, 0);
1250
1251 return ret;
1252}
1253
1254static void msm_shutdown(struct uart_port *port)
1255{
1256 struct msm_port *msm_port = to_msm_port(port);
1257
1258 msm_port->imr = 0;
1259 msm_write(port, 0, MSM_UART_IMR); /* disable interrupts */
1260
1261 if (msm_port->is_uartdm)
1262 msm_release_dma(msm_port);
1263
1264 clk_disable_unprepare(msm_port->clk);
1265 dev_pm_opp_set_rate(port->dev, 0);
1266
1267 free_irq(port->irq, port);
1268}
1269
1270static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1271 const struct ktermios *old)
1272{
1273 struct msm_port *msm_port = to_msm_port(port);
1274 struct msm_dma *dma = &msm_port->rx_dma;
1275 unsigned long flags;
1276 unsigned int baud, mr;
1277
1278 uart_port_lock_irqsave(port, &flags);
1279
1280 if (dma->chan) /* Terminate if any */
1281 msm_stop_dma(port, dma);
1282
1283 /* calculate and set baud rate */
1284 baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1285 baud = msm_set_baud_rate(port, baud, &flags);
1286 if (tty_termios_baud_rate(termios))
1287 tty_termios_encode_baud_rate(termios, baud, baud);
1288
1289 /* calculate parity */
1290 mr = msm_read(port, MSM_UART_MR2);
1291 mr &= ~MSM_UART_MR2_PARITY_MODE;
1292 if (termios->c_cflag & PARENB) {
1293 if (termios->c_cflag & PARODD)
1294 mr |= MSM_UART_MR2_PARITY_MODE_ODD;
1295 else if (termios->c_cflag & CMSPAR)
1296 mr |= MSM_UART_MR2_PARITY_MODE_SPACE;
1297 else
1298 mr |= MSM_UART_MR2_PARITY_MODE_EVEN;
1299 }
1300
1301 /* calculate bits per char */
1302 mr &= ~MSM_UART_MR2_BITS_PER_CHAR;
1303 switch (termios->c_cflag & CSIZE) {
1304 case CS5:
1305 mr |= MSM_UART_MR2_BITS_PER_CHAR_5;
1306 break;
1307 case CS6:
1308 mr |= MSM_UART_MR2_BITS_PER_CHAR_6;
1309 break;
1310 case CS7:
1311 mr |= MSM_UART_MR2_BITS_PER_CHAR_7;
1312 break;
1313 case CS8:
1314 default:
1315 mr |= MSM_UART_MR2_BITS_PER_CHAR_8;
1316 break;
1317 }
1318
1319 /* calculate stop bits */
1320 mr &= ~(MSM_UART_MR2_STOP_BIT_LEN_ONE | MSM_UART_MR2_STOP_BIT_LEN_TWO);
1321 if (termios->c_cflag & CSTOPB)
1322 mr |= MSM_UART_MR2_STOP_BIT_LEN_TWO;
1323 else
1324 mr |= MSM_UART_MR2_STOP_BIT_LEN_ONE;
1325
1326 /* set parity, bits per char, and stop bit */
1327 msm_write(port, mr, MSM_UART_MR2);
1328
1329 /* calculate and set hardware flow control */
1330 mr = msm_read(port, MSM_UART_MR1);
1331 mr &= ~(MSM_UART_MR1_CTS_CTL | MSM_UART_MR1_RX_RDY_CTL);
1332 if (termios->c_cflag & CRTSCTS) {
1333 mr |= MSM_UART_MR1_CTS_CTL;
1334 mr |= MSM_UART_MR1_RX_RDY_CTL;
1335 }
1336 msm_write(port, mr, MSM_UART_MR1);
1337
1338 /* Configure status bits to ignore based on termio flags. */
1339 port->read_status_mask = 0;
1340 if (termios->c_iflag & INPCK)
1341 port->read_status_mask |= MSM_UART_SR_PAR_FRAME_ERR;
1342 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1343 port->read_status_mask |= MSM_UART_SR_RX_BREAK;
1344
1345 uart_update_timeout(port, termios->c_cflag, baud);
1346
1347 /* Try to use DMA */
1348 msm_start_rx_dma(msm_port);
1349
1350 uart_port_unlock_irqrestore(port, flags);
1351}
1352
1353static const char *msm_type(struct uart_port *port)
1354{
1355 return "MSM";
1356}
1357
1358static void msm_release_port(struct uart_port *port)
1359{
1360 struct platform_device *pdev = to_platform_device(port->dev);
1361 struct resource *uart_resource;
1362 resource_size_t size;
1363
1364 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1365 if (unlikely(!uart_resource))
1366 return;
1367 size = resource_size(uart_resource);
1368
1369 release_mem_region(port->mapbase, size);
1370 iounmap(port->membase);
1371 port->membase = NULL;
1372}
1373
1374static int msm_request_port(struct uart_port *port)
1375{
1376 struct platform_device *pdev = to_platform_device(port->dev);
1377 struct resource *uart_resource;
1378 resource_size_t size;
1379 int ret;
1380
1381 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1382 if (unlikely(!uart_resource))
1383 return -ENXIO;
1384
1385 size = resource_size(uart_resource);
1386
1387 if (!request_mem_region(port->mapbase, size, "msm_serial"))
1388 return -EBUSY;
1389
1390 port->membase = ioremap(port->mapbase, size);
1391 if (!port->membase) {
1392 ret = -EBUSY;
1393 goto fail_release_port;
1394 }
1395
1396 return 0;
1397
1398fail_release_port:
1399 release_mem_region(port->mapbase, size);
1400 return ret;
1401}
1402
1403static void msm_config_port(struct uart_port *port, int flags)
1404{
1405 int ret;
1406
1407 if (flags & UART_CONFIG_TYPE) {
1408 port->type = PORT_MSM;
1409 ret = msm_request_port(port);
1410 if (ret)
1411 return;
1412 }
1413}
1414
1415static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1416{
1417 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1418 return -EINVAL;
1419 if (unlikely(port->irq != ser->irq))
1420 return -EINVAL;
1421 return 0;
1422}
1423
1424static void msm_power(struct uart_port *port, unsigned int state,
1425 unsigned int oldstate)
1426{
1427 struct msm_port *msm_port = to_msm_port(port);
1428
1429 switch (state) {
1430 case 0:
1431 dev_pm_opp_set_rate(port->dev, port->uartclk);
1432 clk_prepare_enable(msm_port->clk);
1433 clk_prepare_enable(msm_port->pclk);
1434 break;
1435 case 3:
1436 clk_disable_unprepare(msm_port->clk);
1437 dev_pm_opp_set_rate(port->dev, 0);
1438 clk_disable_unprepare(msm_port->pclk);
1439 break;
1440 default:
1441 pr_err("msm_serial: Unknown PM state %d\n", state);
1442 }
1443}
1444
1445#ifdef CONFIG_CONSOLE_POLL
1446static int msm_poll_get_char_single(struct uart_port *port)
1447{
1448 struct msm_port *msm_port = to_msm_port(port);
1449 unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : MSM_UART_RF;
1450
1451 if (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_RX_READY))
1452 return NO_POLL_CHAR;
1453
1454 return msm_read(port, rf_reg) & 0xff;
1455}
1456
1457static int msm_poll_get_char_dm(struct uart_port *port)
1458{
1459 int c;
1460 static u32 slop;
1461 static int count;
1462 unsigned char *sp = (unsigned char *)&slop;
1463
1464 /* Check if a previous read had more than one char */
1465 if (count) {
1466 c = sp[sizeof(slop) - count];
1467 count--;
1468 /* Or if FIFO is empty */
1469 } else if (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_RX_READY)) {
1470 /*
1471 * If RX packing buffer has less than a word, force stale to
1472 * push contents into RX FIFO
1473 */
1474 count = msm_read(port, UARTDM_RXFS);
1475 count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1476 if (count) {
1477 msm_write(port, MSM_UART_CR_CMD_FORCE_STALE, MSM_UART_CR);
1478 slop = msm_read(port, UARTDM_RF);
1479 c = sp[0];
1480 count--;
1481 msm_write(port, MSM_UART_CR_CMD_RESET_STALE_INT, MSM_UART_CR);
1482 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1483 msm_write(port, MSM_UART_CR_CMD_STALE_EVENT_ENABLE, MSM_UART_CR);
1484 } else {
1485 c = NO_POLL_CHAR;
1486 }
1487 /* FIFO has a word */
1488 } else {
1489 slop = msm_read(port, UARTDM_RF);
1490 c = sp[0];
1491 count = sizeof(slop) - 1;
1492 }
1493
1494 return c;
1495}
1496
1497static int msm_poll_get_char(struct uart_port *port)
1498{
1499 u32 imr;
1500 int c;
1501 struct msm_port *msm_port = to_msm_port(port);
1502
1503 /* Disable all interrupts */
1504 imr = msm_read(port, MSM_UART_IMR);
1505 msm_write(port, 0, MSM_UART_IMR);
1506
1507 if (msm_port->is_uartdm)
1508 c = msm_poll_get_char_dm(port);
1509 else
1510 c = msm_poll_get_char_single(port);
1511
1512 /* Enable interrupts */
1513 msm_write(port, imr, MSM_UART_IMR);
1514
1515 return c;
1516}
1517
1518static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1519{
1520 u32 imr;
1521 struct msm_port *msm_port = to_msm_port(port);
1522
1523 /* Disable all interrupts */
1524 imr = msm_read(port, MSM_UART_IMR);
1525 msm_write(port, 0, MSM_UART_IMR);
1526
1527 if (msm_port->is_uartdm)
1528 msm_reset_dm_count(port, 1);
1529
1530 /* Wait until FIFO is empty */
1531 while (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_READY))
1532 cpu_relax();
1533
1534 /* Write a character */
1535 msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : MSM_UART_TF);
1536
1537 /* Wait until FIFO is empty */
1538 while (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_READY))
1539 cpu_relax();
1540
1541 /* Enable interrupts */
1542 msm_write(port, imr, MSM_UART_IMR);
1543}
1544#endif
1545
1546static const struct uart_ops msm_uart_pops = {
1547 .tx_empty = msm_tx_empty,
1548 .set_mctrl = msm_set_mctrl,
1549 .get_mctrl = msm_get_mctrl,
1550 .stop_tx = msm_stop_tx,
1551 .start_tx = msm_start_tx,
1552 .stop_rx = msm_stop_rx,
1553 .enable_ms = msm_enable_ms,
1554 .break_ctl = msm_break_ctl,
1555 .startup = msm_startup,
1556 .shutdown = msm_shutdown,
1557 .set_termios = msm_set_termios,
1558 .type = msm_type,
1559 .release_port = msm_release_port,
1560 .request_port = msm_request_port,
1561 .config_port = msm_config_port,
1562 .verify_port = msm_verify_port,
1563 .pm = msm_power,
1564#ifdef CONFIG_CONSOLE_POLL
1565 .poll_get_char = msm_poll_get_char,
1566 .poll_put_char = msm_poll_put_char,
1567#endif
1568};
1569
1570static struct msm_port msm_uart_ports[] = {
1571 {
1572 .uart = {
1573 .iotype = UPIO_MEM,
1574 .ops = &msm_uart_pops,
1575 .flags = UPF_BOOT_AUTOCONF,
1576 .fifosize = 64,
1577 .line = 0,
1578 },
1579 },
1580 {
1581 .uart = {
1582 .iotype = UPIO_MEM,
1583 .ops = &msm_uart_pops,
1584 .flags = UPF_BOOT_AUTOCONF,
1585 .fifosize = 64,
1586 .line = 1,
1587 },
1588 },
1589 {
1590 .uart = {
1591 .iotype = UPIO_MEM,
1592 .ops = &msm_uart_pops,
1593 .flags = UPF_BOOT_AUTOCONF,
1594 .fifosize = 64,
1595 .line = 2,
1596 },
1597 },
1598};
1599
1600#define MSM_UART_NR ARRAY_SIZE(msm_uart_ports)
1601
1602static inline struct uart_port *msm_get_port_from_line(unsigned int line)
1603{
1604 return &msm_uart_ports[line].uart;
1605}
1606
1607#ifdef CONFIG_SERIAL_MSM_CONSOLE
1608static void __msm_console_write(struct uart_port *port, const char *s,
1609 unsigned int count, bool is_uartdm)
1610{
1611 unsigned long flags;
1612 int i;
1613 int num_newlines = 0;
1614 bool replaced = false;
1615 void __iomem *tf;
1616 int locked = 1;
1617
1618 if (is_uartdm)
1619 tf = port->membase + UARTDM_TF;
1620 else
1621 tf = port->membase + MSM_UART_TF;
1622
1623 /* Account for newlines that will get a carriage return added */
1624 for (i = 0; i < count; i++)
1625 if (s[i] == '\n')
1626 num_newlines++;
1627 count += num_newlines;
1628
1629 if (oops_in_progress)
1630 locked = uart_port_trylock_irqsave(port, &flags);
1631 else
1632 uart_port_lock_irqsave(port, &flags);
1633
1634 if (is_uartdm)
1635 msm_reset_dm_count(port, count);
1636
1637 i = 0;
1638 while (i < count) {
1639 int j;
1640 unsigned int num_chars;
1641 char buf[4] = { 0 };
1642
1643 if (is_uartdm)
1644 num_chars = min(count - i, (unsigned int)sizeof(buf));
1645 else
1646 num_chars = 1;
1647
1648 for (j = 0; j < num_chars; j++) {
1649 char c = *s;
1650
1651 if (c == '\n' && !replaced) {
1652 buf[j] = '\r';
1653 j++;
1654 replaced = true;
1655 }
1656 if (j < num_chars) {
1657 buf[j] = c;
1658 s++;
1659 replaced = false;
1660 }
1661 }
1662
1663 while (!(msm_read(port, MSM_UART_SR) & MSM_UART_SR_TX_READY))
1664 cpu_relax();
1665
1666 iowrite32_rep(tf, buf, 1);
1667 i += num_chars;
1668 }
1669
1670 if (locked)
1671 uart_port_unlock_irqrestore(port, flags);
1672}
1673
1674static void msm_console_write(struct console *co, const char *s,
1675 unsigned int count)
1676{
1677 struct uart_port *port;
1678 struct msm_port *msm_port;
1679
1680 BUG_ON(co->index < 0 || co->index >= MSM_UART_NR);
1681
1682 port = msm_get_port_from_line(co->index);
1683 msm_port = to_msm_port(port);
1684
1685 __msm_console_write(port, s, count, msm_port->is_uartdm);
1686}
1687
1688static int msm_console_setup(struct console *co, char *options)
1689{
1690 struct uart_port *port;
1691 int baud = 115200;
1692 int bits = 8;
1693 int parity = 'n';
1694 int flow = 'n';
1695
1696 if (unlikely(co->index >= MSM_UART_NR || co->index < 0))
1697 return -ENXIO;
1698
1699 port = msm_get_port_from_line(co->index);
1700
1701 if (unlikely(!port->membase))
1702 return -ENXIO;
1703
1704 msm_init_clock(port);
1705
1706 if (options)
1707 uart_parse_options(options, &baud, &parity, &bits, &flow);
1708
1709 pr_info("msm_serial: console setup on port #%d\n", port->line);
1710
1711 return uart_set_options(port, co, baud, parity, bits, flow);
1712}
1713
1714static void
1715msm_serial_early_write(struct console *con, const char *s, unsigned n)
1716{
1717 struct earlycon_device *dev = con->data;
1718
1719 __msm_console_write(&dev->port, s, n, false);
1720}
1721
1722static int __init
1723msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1724{
1725 if (!device->port.membase)
1726 return -ENODEV;
1727
1728 device->con->write = msm_serial_early_write;
1729 return 0;
1730}
1731OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1732 msm_serial_early_console_setup);
1733
1734static void
1735msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1736{
1737 struct earlycon_device *dev = con->data;
1738
1739 __msm_console_write(&dev->port, s, n, true);
1740}
1741
1742static int __init
1743msm_serial_early_console_setup_dm(struct earlycon_device *device,
1744 const char *opt)
1745{
1746 if (!device->port.membase)
1747 return -ENODEV;
1748
1749 device->con->write = msm_serial_early_write_dm;
1750 return 0;
1751}
1752OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1753 msm_serial_early_console_setup_dm);
1754
1755static struct uart_driver msm_uart_driver;
1756
1757static struct console msm_console = {
1758 .name = "ttyMSM",
1759 .write = msm_console_write,
1760 .device = uart_console_device,
1761 .setup = msm_console_setup,
1762 .flags = CON_PRINTBUFFER,
1763 .index = -1,
1764 .data = &msm_uart_driver,
1765};
1766
1767#define MSM_CONSOLE (&msm_console)
1768
1769#else
1770#define MSM_CONSOLE NULL
1771#endif
1772
1773static struct uart_driver msm_uart_driver = {
1774 .owner = THIS_MODULE,
1775 .driver_name = "msm_serial",
1776 .dev_name = "ttyMSM",
1777 .nr = MSM_UART_NR,
1778 .cons = MSM_CONSOLE,
1779};
1780
1781static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1782
1783static const struct of_device_id msm_uartdm_table[] = {
1784 { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1785 { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1786 { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1787 { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
1788 { }
1789};
1790
1791static int msm_serial_probe(struct platform_device *pdev)
1792{
1793 struct msm_port *msm_port;
1794 struct resource *resource;
1795 struct uart_port *port;
1796 const struct of_device_id *id;
1797 int irq, line, ret;
1798
1799 if (pdev->dev.of_node)
1800 line = of_alias_get_id(pdev->dev.of_node, "serial");
1801 else
1802 line = pdev->id;
1803
1804 if (line < 0)
1805 line = atomic_inc_return(&msm_uart_next_id) - 1;
1806
1807 if (unlikely(line < 0 || line >= MSM_UART_NR))
1808 return -ENXIO;
1809
1810 dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
1811
1812 port = msm_get_port_from_line(line);
1813 port->dev = &pdev->dev;
1814 msm_port = to_msm_port(port);
1815
1816 id = of_match_device(msm_uartdm_table, &pdev->dev);
1817 if (id)
1818 msm_port->is_uartdm = (unsigned long)id->data;
1819 else
1820 msm_port->is_uartdm = 0;
1821
1822 msm_port->clk = devm_clk_get(&pdev->dev, "core");
1823 if (IS_ERR(msm_port->clk))
1824 return PTR_ERR(msm_port->clk);
1825
1826 if (msm_port->is_uartdm) {
1827 msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
1828 if (IS_ERR(msm_port->pclk))
1829 return PTR_ERR(msm_port->pclk);
1830 }
1831
1832 ret = devm_pm_opp_set_clkname(&pdev->dev, "core");
1833 if (ret)
1834 return ret;
1835
1836 /* OPP table is optional */
1837 ret = devm_pm_opp_of_add_table(&pdev->dev);
1838 if (ret && ret != -ENODEV)
1839 return dev_err_probe(&pdev->dev, ret, "invalid OPP table\n");
1840
1841 port->uartclk = clk_get_rate(msm_port->clk);
1842 dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
1843
1844 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1845 if (unlikely(!resource))
1846 return -ENXIO;
1847 port->mapbase = resource->start;
1848
1849 irq = platform_get_irq(pdev, 0);
1850 if (unlikely(irq < 0))
1851 return -ENXIO;
1852 port->irq = irq;
1853 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_MSM_CONSOLE);
1854
1855 platform_set_drvdata(pdev, port);
1856
1857 return uart_add_one_port(&msm_uart_driver, port);
1858}
1859
1860static void msm_serial_remove(struct platform_device *pdev)
1861{
1862 struct uart_port *port = platform_get_drvdata(pdev);
1863
1864 uart_remove_one_port(&msm_uart_driver, port);
1865}
1866
1867static const struct of_device_id msm_match_table[] = {
1868 { .compatible = "qcom,msm-uart" },
1869 { .compatible = "qcom,msm-uartdm" },
1870 {}
1871};
1872MODULE_DEVICE_TABLE(of, msm_match_table);
1873
1874static int __maybe_unused msm_serial_suspend(struct device *dev)
1875{
1876 struct msm_port *port = dev_get_drvdata(dev);
1877
1878 uart_suspend_port(&msm_uart_driver, &port->uart);
1879
1880 return 0;
1881}
1882
1883static int __maybe_unused msm_serial_resume(struct device *dev)
1884{
1885 struct msm_port *port = dev_get_drvdata(dev);
1886
1887 uart_resume_port(&msm_uart_driver, &port->uart);
1888
1889 return 0;
1890}
1891
1892static const struct dev_pm_ops msm_serial_dev_pm_ops = {
1893 SET_SYSTEM_SLEEP_PM_OPS(msm_serial_suspend, msm_serial_resume)
1894};
1895
1896static struct platform_driver msm_platform_driver = {
1897 .remove = msm_serial_remove,
1898 .probe = msm_serial_probe,
1899 .driver = {
1900 .name = "msm_serial",
1901 .pm = &msm_serial_dev_pm_ops,
1902 .of_match_table = msm_match_table,
1903 },
1904};
1905
1906static int __init msm_serial_init(void)
1907{
1908 int ret;
1909
1910 ret = uart_register_driver(&msm_uart_driver);
1911 if (unlikely(ret))
1912 return ret;
1913
1914 ret = platform_driver_register(&msm_platform_driver);
1915 if (unlikely(ret))
1916 uart_unregister_driver(&msm_uart_driver);
1917
1918 pr_info("msm_serial: driver initialized\n");
1919
1920 return ret;
1921}
1922
1923static void __exit msm_serial_exit(void)
1924{
1925 platform_driver_unregister(&msm_platform_driver);
1926 uart_unregister_driver(&msm_uart_driver);
1927}
1928
1929module_init(msm_serial_init);
1930module_exit(msm_serial_exit);
1931
1932MODULE_AUTHOR("Robert Love <rlove@google.com>");
1933MODULE_DESCRIPTION("Driver for msm7x serial device");
1934MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Driver for msm7k serial device and console
4 *
5 * Copyright (C) 2007 Google, Inc.
6 * Author: Robert Love <rlove@google.com>
7 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
8 */
9
10#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
11# define SUPPORT_SYSRQ
12#endif
13
14#include <linux/kernel.h>
15#include <linux/atomic.h>
16#include <linux/dma-mapping.h>
17#include <linux/dmaengine.h>
18#include <linux/module.h>
19#include <linux/io.h>
20#include <linux/ioport.h>
21#include <linux/interrupt.h>
22#include <linux/init.h>
23#include <linux/console.h>
24#include <linux/tty.h>
25#include <linux/tty_flip.h>
26#include <linux/serial_core.h>
27#include <linux/slab.h>
28#include <linux/clk.h>
29#include <linux/platform_device.h>
30#include <linux/delay.h>
31#include <linux/of.h>
32#include <linux/of_device.h>
33#include <linux/wait.h>
34
35#define UART_MR1 0x0000
36
37#define UART_MR1_AUTO_RFR_LEVEL0 0x3F
38#define UART_MR1_AUTO_RFR_LEVEL1 0x3FF00
39#define UART_DM_MR1_AUTO_RFR_LEVEL1 0xFFFFFF00
40#define UART_MR1_RX_RDY_CTL BIT(7)
41#define UART_MR1_CTS_CTL BIT(6)
42
43#define UART_MR2 0x0004
44#define UART_MR2_ERROR_MODE BIT(6)
45#define UART_MR2_BITS_PER_CHAR 0x30
46#define UART_MR2_BITS_PER_CHAR_5 (0x0 << 4)
47#define UART_MR2_BITS_PER_CHAR_6 (0x1 << 4)
48#define UART_MR2_BITS_PER_CHAR_7 (0x2 << 4)
49#define UART_MR2_BITS_PER_CHAR_8 (0x3 << 4)
50#define UART_MR2_STOP_BIT_LEN_ONE (0x1 << 2)
51#define UART_MR2_STOP_BIT_LEN_TWO (0x3 << 2)
52#define UART_MR2_PARITY_MODE_NONE 0x0
53#define UART_MR2_PARITY_MODE_ODD 0x1
54#define UART_MR2_PARITY_MODE_EVEN 0x2
55#define UART_MR2_PARITY_MODE_SPACE 0x3
56#define UART_MR2_PARITY_MODE 0x3
57
58#define UART_CSR 0x0008
59
60#define UART_TF 0x000C
61#define UARTDM_TF 0x0070
62
63#define UART_CR 0x0010
64#define UART_CR_CMD_NULL (0 << 4)
65#define UART_CR_CMD_RESET_RX (1 << 4)
66#define UART_CR_CMD_RESET_TX (2 << 4)
67#define UART_CR_CMD_RESET_ERR (3 << 4)
68#define UART_CR_CMD_RESET_BREAK_INT (4 << 4)
69#define UART_CR_CMD_START_BREAK (5 << 4)
70#define UART_CR_CMD_STOP_BREAK (6 << 4)
71#define UART_CR_CMD_RESET_CTS (7 << 4)
72#define UART_CR_CMD_RESET_STALE_INT (8 << 4)
73#define UART_CR_CMD_PACKET_MODE (9 << 4)
74#define UART_CR_CMD_MODE_RESET (12 << 4)
75#define UART_CR_CMD_SET_RFR (13 << 4)
76#define UART_CR_CMD_RESET_RFR (14 << 4)
77#define UART_CR_CMD_PROTECTION_EN (16 << 4)
78#define UART_CR_CMD_STALE_EVENT_DISABLE (6 << 8)
79#define UART_CR_CMD_STALE_EVENT_ENABLE (80 << 4)
80#define UART_CR_CMD_FORCE_STALE (4 << 8)
81#define UART_CR_CMD_RESET_TX_READY (3 << 8)
82#define UART_CR_TX_DISABLE BIT(3)
83#define UART_CR_TX_ENABLE BIT(2)
84#define UART_CR_RX_DISABLE BIT(1)
85#define UART_CR_RX_ENABLE BIT(0)
86#define UART_CR_CMD_RESET_RXBREAK_START ((1 << 11) | (2 << 4))
87
88#define UART_IMR 0x0014
89#define UART_IMR_TXLEV BIT(0)
90#define UART_IMR_RXSTALE BIT(3)
91#define UART_IMR_RXLEV BIT(4)
92#define UART_IMR_DELTA_CTS BIT(5)
93#define UART_IMR_CURRENT_CTS BIT(6)
94#define UART_IMR_RXBREAK_START BIT(10)
95
96#define UART_IPR_RXSTALE_LAST 0x20
97#define UART_IPR_STALE_LSB 0x1F
98#define UART_IPR_STALE_TIMEOUT_MSB 0x3FF80
99#define UART_DM_IPR_STALE_TIMEOUT_MSB 0xFFFFFF80
100
101#define UART_IPR 0x0018
102#define UART_TFWR 0x001C
103#define UART_RFWR 0x0020
104#define UART_HCR 0x0024
105
106#define UART_MREG 0x0028
107#define UART_NREG 0x002C
108#define UART_DREG 0x0030
109#define UART_MNDREG 0x0034
110#define UART_IRDA 0x0038
111#define UART_MISR_MODE 0x0040
112#define UART_MISR_RESET 0x0044
113#define UART_MISR_EXPORT 0x0048
114#define UART_MISR_VAL 0x004C
115#define UART_TEST_CTRL 0x0050
116
117#define UART_SR 0x0008
118#define UART_SR_HUNT_CHAR BIT(7)
119#define UART_SR_RX_BREAK BIT(6)
120#define UART_SR_PAR_FRAME_ERR BIT(5)
121#define UART_SR_OVERRUN BIT(4)
122#define UART_SR_TX_EMPTY BIT(3)
123#define UART_SR_TX_READY BIT(2)
124#define UART_SR_RX_FULL BIT(1)
125#define UART_SR_RX_READY BIT(0)
126
127#define UART_RF 0x000C
128#define UARTDM_RF 0x0070
129#define UART_MISR 0x0010
130#define UART_ISR 0x0014
131#define UART_ISR_TX_READY BIT(7)
132
133#define UARTDM_RXFS 0x50
134#define UARTDM_RXFS_BUF_SHIFT 0x7
135#define UARTDM_RXFS_BUF_MASK 0x7
136
137#define UARTDM_DMEN 0x3C
138#define UARTDM_DMEN_RX_SC_ENABLE BIT(5)
139#define UARTDM_DMEN_TX_SC_ENABLE BIT(4)
140
141#define UARTDM_DMEN_TX_BAM_ENABLE BIT(2) /* UARTDM_1P4 */
142#define UARTDM_DMEN_TX_DM_ENABLE BIT(0) /* < UARTDM_1P4 */
143
144#define UARTDM_DMEN_RX_BAM_ENABLE BIT(3) /* UARTDM_1P4 */
145#define UARTDM_DMEN_RX_DM_ENABLE BIT(1) /* < UARTDM_1P4 */
146
147#define UARTDM_DMRX 0x34
148#define UARTDM_NCF_TX 0x40
149#define UARTDM_RX_TOTAL_SNAP 0x38
150
151#define UARTDM_BURST_SIZE 16 /* in bytes */
152#define UARTDM_TX_AIGN(x) ((x) & ~0x3) /* valid for > 1p3 */
153#define UARTDM_TX_MAX 256 /* in bytes, valid for <= 1p3 */
154#define UARTDM_RX_SIZE (UART_XMIT_SIZE / 4)
155
156enum {
157 UARTDM_1P1 = 1,
158 UARTDM_1P2,
159 UARTDM_1P3,
160 UARTDM_1P4,
161};
162
163struct msm_dma {
164 struct dma_chan *chan;
165 enum dma_data_direction dir;
166 dma_addr_t phys;
167 unsigned char *virt;
168 dma_cookie_t cookie;
169 u32 enable_bit;
170 unsigned int count;
171 struct dma_async_tx_descriptor *desc;
172};
173
174struct msm_port {
175 struct uart_port uart;
176 char name[16];
177 struct clk *clk;
178 struct clk *pclk;
179 unsigned int imr;
180 int is_uartdm;
181 unsigned int old_snap_state;
182 bool break_detected;
183 struct msm_dma tx_dma;
184 struct msm_dma rx_dma;
185};
186
187#define UART_TO_MSM(uart_port) container_of(uart_port, struct msm_port, uart)
188
189static
190void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
191{
192 writel_relaxed(val, port->membase + off);
193}
194
195static
196unsigned int msm_read(struct uart_port *port, unsigned int off)
197{
198 return readl_relaxed(port->membase + off);
199}
200
201/*
202 * Setup the MND registers to use the TCXO clock.
203 */
204static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
205{
206 msm_write(port, 0x06, UART_MREG);
207 msm_write(port, 0xF1, UART_NREG);
208 msm_write(port, 0x0F, UART_DREG);
209 msm_write(port, 0x1A, UART_MNDREG);
210 port->uartclk = 1843200;
211}
212
213/*
214 * Setup the MND registers to use the TCXO clock divided by 4.
215 */
216static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
217{
218 msm_write(port, 0x18, UART_MREG);
219 msm_write(port, 0xF6, UART_NREG);
220 msm_write(port, 0x0F, UART_DREG);
221 msm_write(port, 0x0A, UART_MNDREG);
222 port->uartclk = 1843200;
223}
224
225static void msm_serial_set_mnd_regs(struct uart_port *port)
226{
227 struct msm_port *msm_port = UART_TO_MSM(port);
228
229 /*
230 * These registers don't exist so we change the clk input rate
231 * on uartdm hardware instead
232 */
233 if (msm_port->is_uartdm)
234 return;
235
236 if (port->uartclk == 19200000)
237 msm_serial_set_mnd_regs_tcxo(port);
238 else if (port->uartclk == 4800000)
239 msm_serial_set_mnd_regs_tcxoby4(port);
240}
241
242static void msm_handle_tx(struct uart_port *port);
243static void msm_start_rx_dma(struct msm_port *msm_port);
244
245static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
246{
247 struct device *dev = port->dev;
248 unsigned int mapped;
249 u32 val;
250
251 mapped = dma->count;
252 dma->count = 0;
253
254 dmaengine_terminate_all(dma->chan);
255
256 /*
257 * DMA Stall happens if enqueue and flush command happens concurrently.
258 * For example before changing the baud rate/protocol configuration and
259 * sending flush command to ADM, disable the channel of UARTDM.
260 * Note: should not reset the receiver here immediately as it is not
261 * suggested to do disable/reset or reset/disable at the same time.
262 */
263 val = msm_read(port, UARTDM_DMEN);
264 val &= ~dma->enable_bit;
265 msm_write(port, val, UARTDM_DMEN);
266
267 if (mapped)
268 dma_unmap_single(dev, dma->phys, mapped, dma->dir);
269}
270
271static void msm_release_dma(struct msm_port *msm_port)
272{
273 struct msm_dma *dma;
274
275 dma = &msm_port->tx_dma;
276 if (dma->chan) {
277 msm_stop_dma(&msm_port->uart, dma);
278 dma_release_channel(dma->chan);
279 }
280
281 memset(dma, 0, sizeof(*dma));
282
283 dma = &msm_port->rx_dma;
284 if (dma->chan) {
285 msm_stop_dma(&msm_port->uart, dma);
286 dma_release_channel(dma->chan);
287 kfree(dma->virt);
288 }
289
290 memset(dma, 0, sizeof(*dma));
291}
292
293static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
294{
295 struct device *dev = msm_port->uart.dev;
296 struct dma_slave_config conf;
297 struct msm_dma *dma;
298 u32 crci = 0;
299 int ret;
300
301 dma = &msm_port->tx_dma;
302
303 /* allocate DMA resources, if available */
304 dma->chan = dma_request_slave_channel_reason(dev, "tx");
305 if (IS_ERR(dma->chan))
306 goto no_tx;
307
308 of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
309
310 memset(&conf, 0, sizeof(conf));
311 conf.direction = DMA_MEM_TO_DEV;
312 conf.device_fc = true;
313 conf.dst_addr = base + UARTDM_TF;
314 conf.dst_maxburst = UARTDM_BURST_SIZE;
315 conf.slave_id = crci;
316
317 ret = dmaengine_slave_config(dma->chan, &conf);
318 if (ret)
319 goto rel_tx;
320
321 dma->dir = DMA_TO_DEVICE;
322
323 if (msm_port->is_uartdm < UARTDM_1P4)
324 dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
325 else
326 dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
327
328 return;
329
330rel_tx:
331 dma_release_channel(dma->chan);
332no_tx:
333 memset(dma, 0, sizeof(*dma));
334}
335
336static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
337{
338 struct device *dev = msm_port->uart.dev;
339 struct dma_slave_config conf;
340 struct msm_dma *dma;
341 u32 crci = 0;
342 int ret;
343
344 dma = &msm_port->rx_dma;
345
346 /* allocate DMA resources, if available */
347 dma->chan = dma_request_slave_channel_reason(dev, "rx");
348 if (IS_ERR(dma->chan))
349 goto no_rx;
350
351 of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
352
353 dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
354 if (!dma->virt)
355 goto rel_rx;
356
357 memset(&conf, 0, sizeof(conf));
358 conf.direction = DMA_DEV_TO_MEM;
359 conf.device_fc = true;
360 conf.src_addr = base + UARTDM_RF;
361 conf.src_maxburst = UARTDM_BURST_SIZE;
362 conf.slave_id = crci;
363
364 ret = dmaengine_slave_config(dma->chan, &conf);
365 if (ret)
366 goto err;
367
368 dma->dir = DMA_FROM_DEVICE;
369
370 if (msm_port->is_uartdm < UARTDM_1P4)
371 dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
372 else
373 dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
374
375 return;
376err:
377 kfree(dma->virt);
378rel_rx:
379 dma_release_channel(dma->chan);
380no_rx:
381 memset(dma, 0, sizeof(*dma));
382}
383
384static inline void msm_wait_for_xmitr(struct uart_port *port)
385{
386 while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
387 if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
388 break;
389 udelay(1);
390 }
391 msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
392}
393
394static void msm_stop_tx(struct uart_port *port)
395{
396 struct msm_port *msm_port = UART_TO_MSM(port);
397
398 msm_port->imr &= ~UART_IMR_TXLEV;
399 msm_write(port, msm_port->imr, UART_IMR);
400}
401
402static void msm_start_tx(struct uart_port *port)
403{
404 struct msm_port *msm_port = UART_TO_MSM(port);
405 struct msm_dma *dma = &msm_port->tx_dma;
406
407 /* Already started in DMA mode */
408 if (dma->count)
409 return;
410
411 msm_port->imr |= UART_IMR_TXLEV;
412 msm_write(port, msm_port->imr, UART_IMR);
413}
414
415static void msm_reset_dm_count(struct uart_port *port, int count)
416{
417 msm_wait_for_xmitr(port);
418 msm_write(port, count, UARTDM_NCF_TX);
419 msm_read(port, UARTDM_NCF_TX);
420}
421
422static void msm_complete_tx_dma(void *args)
423{
424 struct msm_port *msm_port = args;
425 struct uart_port *port = &msm_port->uart;
426 struct circ_buf *xmit = &port->state->xmit;
427 struct msm_dma *dma = &msm_port->tx_dma;
428 struct dma_tx_state state;
429 enum dma_status status;
430 unsigned long flags;
431 unsigned int count;
432 u32 val;
433
434 spin_lock_irqsave(&port->lock, flags);
435
436 /* Already stopped */
437 if (!dma->count)
438 goto done;
439
440 status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
441
442 dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
443
444 val = msm_read(port, UARTDM_DMEN);
445 val &= ~dma->enable_bit;
446 msm_write(port, val, UARTDM_DMEN);
447
448 if (msm_port->is_uartdm > UARTDM_1P3) {
449 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
450 msm_write(port, UART_CR_TX_ENABLE, UART_CR);
451 }
452
453 count = dma->count - state.residue;
454 port->icount.tx += count;
455 dma->count = 0;
456
457 xmit->tail += count;
458 xmit->tail &= UART_XMIT_SIZE - 1;
459
460 /* Restore "Tx FIFO below watermark" interrupt */
461 msm_port->imr |= UART_IMR_TXLEV;
462 msm_write(port, msm_port->imr, UART_IMR);
463
464 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
465 uart_write_wakeup(port);
466
467 msm_handle_tx(port);
468done:
469 spin_unlock_irqrestore(&port->lock, flags);
470}
471
472static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
473{
474 struct circ_buf *xmit = &msm_port->uart.state->xmit;
475 struct uart_port *port = &msm_port->uart;
476 struct msm_dma *dma = &msm_port->tx_dma;
477 void *cpu_addr;
478 int ret;
479 u32 val;
480
481 cpu_addr = &xmit->buf[xmit->tail];
482
483 dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
484 ret = dma_mapping_error(port->dev, dma->phys);
485 if (ret)
486 return ret;
487
488 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
489 count, DMA_MEM_TO_DEV,
490 DMA_PREP_INTERRUPT |
491 DMA_PREP_FENCE);
492 if (!dma->desc) {
493 ret = -EIO;
494 goto unmap;
495 }
496
497 dma->desc->callback = msm_complete_tx_dma;
498 dma->desc->callback_param = msm_port;
499
500 dma->cookie = dmaengine_submit(dma->desc);
501 ret = dma_submit_error(dma->cookie);
502 if (ret)
503 goto unmap;
504
505 /*
506 * Using DMA complete for Tx FIFO reload, no need for
507 * "Tx FIFO below watermark" one, disable it
508 */
509 msm_port->imr &= ~UART_IMR_TXLEV;
510 msm_write(port, msm_port->imr, UART_IMR);
511
512 dma->count = count;
513
514 val = msm_read(port, UARTDM_DMEN);
515 val |= dma->enable_bit;
516
517 if (msm_port->is_uartdm < UARTDM_1P4)
518 msm_write(port, val, UARTDM_DMEN);
519
520 msm_reset_dm_count(port, count);
521
522 if (msm_port->is_uartdm > UARTDM_1P3)
523 msm_write(port, val, UARTDM_DMEN);
524
525 dma_async_issue_pending(dma->chan);
526 return 0;
527unmap:
528 dma_unmap_single(port->dev, dma->phys, count, dma->dir);
529 return ret;
530}
531
532static void msm_complete_rx_dma(void *args)
533{
534 struct msm_port *msm_port = args;
535 struct uart_port *port = &msm_port->uart;
536 struct tty_port *tport = &port->state->port;
537 struct msm_dma *dma = &msm_port->rx_dma;
538 int count = 0, i, sysrq;
539 unsigned long flags;
540 u32 val;
541
542 spin_lock_irqsave(&port->lock, flags);
543
544 /* Already stopped */
545 if (!dma->count)
546 goto done;
547
548 val = msm_read(port, UARTDM_DMEN);
549 val &= ~dma->enable_bit;
550 msm_write(port, val, UARTDM_DMEN);
551
552 if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
553 port->icount.overrun++;
554 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
555 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
556 }
557
558 count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
559
560 port->icount.rx += count;
561
562 dma->count = 0;
563
564 dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
565
566 for (i = 0; i < count; i++) {
567 char flag = TTY_NORMAL;
568
569 if (msm_port->break_detected && dma->virt[i] == 0) {
570 port->icount.brk++;
571 flag = TTY_BREAK;
572 msm_port->break_detected = false;
573 if (uart_handle_break(port))
574 continue;
575 }
576
577 if (!(port->read_status_mask & UART_SR_RX_BREAK))
578 flag = TTY_NORMAL;
579
580 spin_unlock_irqrestore(&port->lock, flags);
581 sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
582 spin_lock_irqsave(&port->lock, flags);
583 if (!sysrq)
584 tty_insert_flip_char(tport, dma->virt[i], flag);
585 }
586
587 msm_start_rx_dma(msm_port);
588done:
589 spin_unlock_irqrestore(&port->lock, flags);
590
591 if (count)
592 tty_flip_buffer_push(tport);
593}
594
595static void msm_start_rx_dma(struct msm_port *msm_port)
596{
597 struct msm_dma *dma = &msm_port->rx_dma;
598 struct uart_port *uart = &msm_port->uart;
599 u32 val;
600 int ret;
601
602 if (!dma->chan)
603 return;
604
605 dma->phys = dma_map_single(uart->dev, dma->virt,
606 UARTDM_RX_SIZE, dma->dir);
607 ret = dma_mapping_error(uart->dev, dma->phys);
608 if (ret)
609 return;
610
611 dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
612 UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
613 DMA_PREP_INTERRUPT);
614 if (!dma->desc)
615 goto unmap;
616
617 dma->desc->callback = msm_complete_rx_dma;
618 dma->desc->callback_param = msm_port;
619
620 dma->cookie = dmaengine_submit(dma->desc);
621 ret = dma_submit_error(dma->cookie);
622 if (ret)
623 goto unmap;
624 /*
625 * Using DMA for FIFO off-load, no need for "Rx FIFO over
626 * watermark" or "stale" interrupts, disable them
627 */
628 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
629
630 /*
631 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
632 * we need RXSTALE to flush input DMA fifo to memory
633 */
634 if (msm_port->is_uartdm < UARTDM_1P4)
635 msm_port->imr |= UART_IMR_RXSTALE;
636
637 msm_write(uart, msm_port->imr, UART_IMR);
638
639 dma->count = UARTDM_RX_SIZE;
640
641 dma_async_issue_pending(dma->chan);
642
643 msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
644 msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
645
646 val = msm_read(uart, UARTDM_DMEN);
647 val |= dma->enable_bit;
648
649 if (msm_port->is_uartdm < UARTDM_1P4)
650 msm_write(uart, val, UARTDM_DMEN);
651
652 msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
653
654 if (msm_port->is_uartdm > UARTDM_1P3)
655 msm_write(uart, val, UARTDM_DMEN);
656
657 return;
658unmap:
659 dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
660}
661
662static void msm_stop_rx(struct uart_port *port)
663{
664 struct msm_port *msm_port = UART_TO_MSM(port);
665 struct msm_dma *dma = &msm_port->rx_dma;
666
667 msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
668 msm_write(port, msm_port->imr, UART_IMR);
669
670 if (dma->chan)
671 msm_stop_dma(port, dma);
672}
673
674static void msm_enable_ms(struct uart_port *port)
675{
676 struct msm_port *msm_port = UART_TO_MSM(port);
677
678 msm_port->imr |= UART_IMR_DELTA_CTS;
679 msm_write(port, msm_port->imr, UART_IMR);
680}
681
682static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
683{
684 struct tty_port *tport = &port->state->port;
685 unsigned int sr;
686 int count = 0;
687 struct msm_port *msm_port = UART_TO_MSM(port);
688
689 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
690 port->icount.overrun++;
691 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
692 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
693 }
694
695 if (misr & UART_IMR_RXSTALE) {
696 count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
697 msm_port->old_snap_state;
698 msm_port->old_snap_state = 0;
699 } else {
700 count = 4 * (msm_read(port, UART_RFWR));
701 msm_port->old_snap_state += count;
702 }
703
704 /* TODO: Precise error reporting */
705
706 port->icount.rx += count;
707
708 while (count > 0) {
709 unsigned char buf[4];
710 int sysrq, r_count, i;
711
712 sr = msm_read(port, UART_SR);
713 if ((sr & UART_SR_RX_READY) == 0) {
714 msm_port->old_snap_state -= count;
715 break;
716 }
717
718 ioread32_rep(port->membase + UARTDM_RF, buf, 1);
719 r_count = min_t(int, count, sizeof(buf));
720
721 for (i = 0; i < r_count; i++) {
722 char flag = TTY_NORMAL;
723
724 if (msm_port->break_detected && buf[i] == 0) {
725 port->icount.brk++;
726 flag = TTY_BREAK;
727 msm_port->break_detected = false;
728 if (uart_handle_break(port))
729 continue;
730 }
731
732 if (!(port->read_status_mask & UART_SR_RX_BREAK))
733 flag = TTY_NORMAL;
734
735 spin_unlock(&port->lock);
736 sysrq = uart_handle_sysrq_char(port, buf[i]);
737 spin_lock(&port->lock);
738 if (!sysrq)
739 tty_insert_flip_char(tport, buf[i], flag);
740 }
741 count -= r_count;
742 }
743
744 spin_unlock(&port->lock);
745 tty_flip_buffer_push(tport);
746 spin_lock(&port->lock);
747
748 if (misr & (UART_IMR_RXSTALE))
749 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
750 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
751 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
752
753 /* Try to use DMA */
754 msm_start_rx_dma(msm_port);
755}
756
757static void msm_handle_rx(struct uart_port *port)
758{
759 struct tty_port *tport = &port->state->port;
760 unsigned int sr;
761
762 /*
763 * Handle overrun. My understanding of the hardware is that overrun
764 * is not tied to the RX buffer, so we handle the case out of band.
765 */
766 if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
767 port->icount.overrun++;
768 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
769 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
770 }
771
772 /* and now the main RX loop */
773 while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
774 unsigned int c;
775 char flag = TTY_NORMAL;
776 int sysrq;
777
778 c = msm_read(port, UART_RF);
779
780 if (sr & UART_SR_RX_BREAK) {
781 port->icount.brk++;
782 if (uart_handle_break(port))
783 continue;
784 } else if (sr & UART_SR_PAR_FRAME_ERR) {
785 port->icount.frame++;
786 } else {
787 port->icount.rx++;
788 }
789
790 /* Mask conditions we're ignorning. */
791 sr &= port->read_status_mask;
792
793 if (sr & UART_SR_RX_BREAK)
794 flag = TTY_BREAK;
795 else if (sr & UART_SR_PAR_FRAME_ERR)
796 flag = TTY_FRAME;
797
798 spin_unlock(&port->lock);
799 sysrq = uart_handle_sysrq_char(port, c);
800 spin_lock(&port->lock);
801 if (!sysrq)
802 tty_insert_flip_char(tport, c, flag);
803 }
804
805 spin_unlock(&port->lock);
806 tty_flip_buffer_push(tport);
807 spin_lock(&port->lock);
808}
809
810static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
811{
812 struct circ_buf *xmit = &port->state->xmit;
813 struct msm_port *msm_port = UART_TO_MSM(port);
814 unsigned int num_chars;
815 unsigned int tf_pointer = 0;
816 void __iomem *tf;
817
818 if (msm_port->is_uartdm)
819 tf = port->membase + UARTDM_TF;
820 else
821 tf = port->membase + UART_TF;
822
823 if (tx_count && msm_port->is_uartdm)
824 msm_reset_dm_count(port, tx_count);
825
826 while (tf_pointer < tx_count) {
827 int i;
828 char buf[4] = { 0 };
829
830 if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
831 break;
832
833 if (msm_port->is_uartdm)
834 num_chars = min(tx_count - tf_pointer,
835 (unsigned int)sizeof(buf));
836 else
837 num_chars = 1;
838
839 for (i = 0; i < num_chars; i++) {
840 buf[i] = xmit->buf[xmit->tail + i];
841 port->icount.tx++;
842 }
843
844 iowrite32_rep(tf, buf, 1);
845 xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
846 tf_pointer += num_chars;
847 }
848
849 /* disable tx interrupts if nothing more to send */
850 if (uart_circ_empty(xmit))
851 msm_stop_tx(port);
852
853 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
854 uart_write_wakeup(port);
855}
856
857static void msm_handle_tx(struct uart_port *port)
858{
859 struct msm_port *msm_port = UART_TO_MSM(port);
860 struct circ_buf *xmit = &msm_port->uart.state->xmit;
861 struct msm_dma *dma = &msm_port->tx_dma;
862 unsigned int pio_count, dma_count, dma_min;
863 void __iomem *tf;
864 int err = 0;
865
866 if (port->x_char) {
867 if (msm_port->is_uartdm)
868 tf = port->membase + UARTDM_TF;
869 else
870 tf = port->membase + UART_TF;
871
872 if (msm_port->is_uartdm)
873 msm_reset_dm_count(port, 1);
874
875 iowrite8_rep(tf, &port->x_char, 1);
876 port->icount.tx++;
877 port->x_char = 0;
878 return;
879 }
880
881 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
882 msm_stop_tx(port);
883 return;
884 }
885
886 pio_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
887 dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
888
889 dma_min = 1; /* Always DMA */
890 if (msm_port->is_uartdm > UARTDM_1P3) {
891 dma_count = UARTDM_TX_AIGN(dma_count);
892 dma_min = UARTDM_BURST_SIZE;
893 } else {
894 if (dma_count > UARTDM_TX_MAX)
895 dma_count = UARTDM_TX_MAX;
896 }
897
898 if (pio_count > port->fifosize)
899 pio_count = port->fifosize;
900
901 if (!dma->chan || dma_count < dma_min)
902 msm_handle_tx_pio(port, pio_count);
903 else
904 err = msm_handle_tx_dma(msm_port, dma_count);
905
906 if (err) /* fall back to PIO mode */
907 msm_handle_tx_pio(port, pio_count);
908}
909
910static void msm_handle_delta_cts(struct uart_port *port)
911{
912 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
913 port->icount.cts++;
914 wake_up_interruptible(&port->state->port.delta_msr_wait);
915}
916
917static irqreturn_t msm_uart_irq(int irq, void *dev_id)
918{
919 struct uart_port *port = dev_id;
920 struct msm_port *msm_port = UART_TO_MSM(port);
921 struct msm_dma *dma = &msm_port->rx_dma;
922 unsigned long flags;
923 unsigned int misr;
924 u32 val;
925
926 spin_lock_irqsave(&port->lock, flags);
927 misr = msm_read(port, UART_MISR);
928 msm_write(port, 0, UART_IMR); /* disable interrupt */
929
930 if (misr & UART_IMR_RXBREAK_START) {
931 msm_port->break_detected = true;
932 msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
933 }
934
935 if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
936 if (dma->count) {
937 val = UART_CR_CMD_STALE_EVENT_DISABLE;
938 msm_write(port, val, UART_CR);
939 val = UART_CR_CMD_RESET_STALE_INT;
940 msm_write(port, val, UART_CR);
941 /*
942 * Flush DMA input fifo to memory, this will also
943 * trigger DMA RX completion
944 */
945 dmaengine_terminate_all(dma->chan);
946 } else if (msm_port->is_uartdm) {
947 msm_handle_rx_dm(port, misr);
948 } else {
949 msm_handle_rx(port);
950 }
951 }
952 if (misr & UART_IMR_TXLEV)
953 msm_handle_tx(port);
954 if (misr & UART_IMR_DELTA_CTS)
955 msm_handle_delta_cts(port);
956
957 msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
958 spin_unlock_irqrestore(&port->lock, flags);
959
960 return IRQ_HANDLED;
961}
962
963static unsigned int msm_tx_empty(struct uart_port *port)
964{
965 return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
966}
967
968static unsigned int msm_get_mctrl(struct uart_port *port)
969{
970 return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
971}
972
973static void msm_reset(struct uart_port *port)
974{
975 struct msm_port *msm_port = UART_TO_MSM(port);
976
977 /* reset everything */
978 msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
979 msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
980 msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
981 msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
982 msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
983 msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
984
985 /* Disable DM modes */
986 if (msm_port->is_uartdm)
987 msm_write(port, 0, UARTDM_DMEN);
988}
989
990static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
991{
992 unsigned int mr;
993
994 mr = msm_read(port, UART_MR1);
995
996 if (!(mctrl & TIOCM_RTS)) {
997 mr &= ~UART_MR1_RX_RDY_CTL;
998 msm_write(port, mr, UART_MR1);
999 msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
1000 } else {
1001 mr |= UART_MR1_RX_RDY_CTL;
1002 msm_write(port, mr, UART_MR1);
1003 }
1004}
1005
1006static void msm_break_ctl(struct uart_port *port, int break_ctl)
1007{
1008 if (break_ctl)
1009 msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
1010 else
1011 msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
1012}
1013
1014struct msm_baud_map {
1015 u16 divisor;
1016 u8 code;
1017 u8 rxstale;
1018};
1019
1020static const struct msm_baud_map *
1021msm_find_best_baud(struct uart_port *port, unsigned int baud,
1022 unsigned long *rate)
1023{
1024 struct msm_port *msm_port = UART_TO_MSM(port);
1025 unsigned int divisor, result;
1026 unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
1027 const struct msm_baud_map *entry, *end, *best;
1028 static const struct msm_baud_map table[] = {
1029 { 1, 0xff, 31 },
1030 { 2, 0xee, 16 },
1031 { 3, 0xdd, 8 },
1032 { 4, 0xcc, 6 },
1033 { 6, 0xbb, 6 },
1034 { 8, 0xaa, 6 },
1035 { 12, 0x99, 6 },
1036 { 16, 0x88, 1 },
1037 { 24, 0x77, 1 },
1038 { 32, 0x66, 1 },
1039 { 48, 0x55, 1 },
1040 { 96, 0x44, 1 },
1041 { 192, 0x33, 1 },
1042 { 384, 0x22, 1 },
1043 { 768, 0x11, 1 },
1044 { 1536, 0x00, 1 },
1045 };
1046
1047 best = table; /* Default to smallest divider */
1048 target = clk_round_rate(msm_port->clk, 16 * baud);
1049 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1050
1051 end = table + ARRAY_SIZE(table);
1052 entry = table;
1053 while (entry < end) {
1054 if (entry->divisor <= divisor) {
1055 result = target / entry->divisor / 16;
1056 diff = abs(result - baud);
1057
1058 /* Keep track of best entry */
1059 if (diff < best_diff) {
1060 best_diff = diff;
1061 best = entry;
1062 best_rate = target;
1063 }
1064
1065 if (result == baud)
1066 break;
1067 } else if (entry->divisor > divisor) {
1068 old = target;
1069 target = clk_round_rate(msm_port->clk, old + 1);
1070 /*
1071 * The rate didn't get any faster so we can't do
1072 * better at dividing it down
1073 */
1074 if (target == old)
1075 break;
1076
1077 /* Start the divisor search over at this new rate */
1078 entry = table;
1079 divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1080 continue;
1081 }
1082 entry++;
1083 }
1084
1085 *rate = best_rate;
1086 return best;
1087}
1088
1089static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
1090 unsigned long *saved_flags)
1091{
1092 unsigned int rxstale, watermark, mask;
1093 struct msm_port *msm_port = UART_TO_MSM(port);
1094 const struct msm_baud_map *entry;
1095 unsigned long flags, rate;
1096
1097 flags = *saved_flags;
1098 spin_unlock_irqrestore(&port->lock, flags);
1099
1100 entry = msm_find_best_baud(port, baud, &rate);
1101 clk_set_rate(msm_port->clk, rate);
1102 baud = rate / 16 / entry->divisor;
1103
1104 spin_lock_irqsave(&port->lock, flags);
1105 *saved_flags = flags;
1106 port->uartclk = rate;
1107
1108 msm_write(port, entry->code, UART_CSR);
1109
1110 /* RX stale watermark */
1111 rxstale = entry->rxstale;
1112 watermark = UART_IPR_STALE_LSB & rxstale;
1113 if (msm_port->is_uartdm) {
1114 mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
1115 } else {
1116 watermark |= UART_IPR_RXSTALE_LAST;
1117 mask = UART_IPR_STALE_TIMEOUT_MSB;
1118 }
1119
1120 watermark |= mask & (rxstale << 2);
1121
1122 msm_write(port, watermark, UART_IPR);
1123
1124 /* set RX watermark */
1125 watermark = (port->fifosize * 3) / 4;
1126 msm_write(port, watermark, UART_RFWR);
1127
1128 /* set TX watermark */
1129 msm_write(port, 10, UART_TFWR);
1130
1131 msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
1132 msm_reset(port);
1133
1134 /* Enable RX and TX */
1135 msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
1136
1137 /* turn on RX and CTS interrupts */
1138 msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
1139 UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
1140
1141 msm_write(port, msm_port->imr, UART_IMR);
1142
1143 if (msm_port->is_uartdm) {
1144 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1145 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1146 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
1147 }
1148
1149 return baud;
1150}
1151
1152static void msm_init_clock(struct uart_port *port)
1153{
1154 struct msm_port *msm_port = UART_TO_MSM(port);
1155
1156 clk_prepare_enable(msm_port->clk);
1157 clk_prepare_enable(msm_port->pclk);
1158 msm_serial_set_mnd_regs(port);
1159}
1160
1161static int msm_startup(struct uart_port *port)
1162{
1163 struct msm_port *msm_port = UART_TO_MSM(port);
1164 unsigned int data, rfr_level, mask;
1165 int ret;
1166
1167 snprintf(msm_port->name, sizeof(msm_port->name),
1168 "msm_serial%d", port->line);
1169
1170 msm_init_clock(port);
1171
1172 if (likely(port->fifosize > 12))
1173 rfr_level = port->fifosize - 12;
1174 else
1175 rfr_level = port->fifosize;
1176
1177 /* set automatic RFR level */
1178 data = msm_read(port, UART_MR1);
1179
1180 if (msm_port->is_uartdm)
1181 mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
1182 else
1183 mask = UART_MR1_AUTO_RFR_LEVEL1;
1184
1185 data &= ~mask;
1186 data &= ~UART_MR1_AUTO_RFR_LEVEL0;
1187 data |= mask & (rfr_level << 2);
1188 data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1189 msm_write(port, data, UART_MR1);
1190
1191 if (msm_port->is_uartdm) {
1192 msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
1193 msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1194 }
1195
1196 ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
1197 msm_port->name, port);
1198 if (unlikely(ret))
1199 goto err_irq;
1200
1201 return 0;
1202
1203err_irq:
1204 if (msm_port->is_uartdm)
1205 msm_release_dma(msm_port);
1206
1207 clk_disable_unprepare(msm_port->pclk);
1208 clk_disable_unprepare(msm_port->clk);
1209
1210 return ret;
1211}
1212
1213static void msm_shutdown(struct uart_port *port)
1214{
1215 struct msm_port *msm_port = UART_TO_MSM(port);
1216
1217 msm_port->imr = 0;
1218 msm_write(port, 0, UART_IMR); /* disable interrupts */
1219
1220 if (msm_port->is_uartdm)
1221 msm_release_dma(msm_port);
1222
1223 clk_disable_unprepare(msm_port->clk);
1224
1225 free_irq(port->irq, port);
1226}
1227
1228static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1229 struct ktermios *old)
1230{
1231 struct msm_port *msm_port = UART_TO_MSM(port);
1232 struct msm_dma *dma = &msm_port->rx_dma;
1233 unsigned long flags;
1234 unsigned int baud, mr;
1235
1236 spin_lock_irqsave(&port->lock, flags);
1237
1238 if (dma->chan) /* Terminate if any */
1239 msm_stop_dma(port, dma);
1240
1241 /* calculate and set baud rate */
1242 baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1243 baud = msm_set_baud_rate(port, baud, &flags);
1244 if (tty_termios_baud_rate(termios))
1245 tty_termios_encode_baud_rate(termios, baud, baud);
1246
1247 /* calculate parity */
1248 mr = msm_read(port, UART_MR2);
1249 mr &= ~UART_MR2_PARITY_MODE;
1250 if (termios->c_cflag & PARENB) {
1251 if (termios->c_cflag & PARODD)
1252 mr |= UART_MR2_PARITY_MODE_ODD;
1253 else if (termios->c_cflag & CMSPAR)
1254 mr |= UART_MR2_PARITY_MODE_SPACE;
1255 else
1256 mr |= UART_MR2_PARITY_MODE_EVEN;
1257 }
1258
1259 /* calculate bits per char */
1260 mr &= ~UART_MR2_BITS_PER_CHAR;
1261 switch (termios->c_cflag & CSIZE) {
1262 case CS5:
1263 mr |= UART_MR2_BITS_PER_CHAR_5;
1264 break;
1265 case CS6:
1266 mr |= UART_MR2_BITS_PER_CHAR_6;
1267 break;
1268 case CS7:
1269 mr |= UART_MR2_BITS_PER_CHAR_7;
1270 break;
1271 case CS8:
1272 default:
1273 mr |= UART_MR2_BITS_PER_CHAR_8;
1274 break;
1275 }
1276
1277 /* calculate stop bits */
1278 mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
1279 if (termios->c_cflag & CSTOPB)
1280 mr |= UART_MR2_STOP_BIT_LEN_TWO;
1281 else
1282 mr |= UART_MR2_STOP_BIT_LEN_ONE;
1283
1284 /* set parity, bits per char, and stop bit */
1285 msm_write(port, mr, UART_MR2);
1286
1287 /* calculate and set hardware flow control */
1288 mr = msm_read(port, UART_MR1);
1289 mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
1290 if (termios->c_cflag & CRTSCTS) {
1291 mr |= UART_MR1_CTS_CTL;
1292 mr |= UART_MR1_RX_RDY_CTL;
1293 }
1294 msm_write(port, mr, UART_MR1);
1295
1296 /* Configure status bits to ignore based on termio flags. */
1297 port->read_status_mask = 0;
1298 if (termios->c_iflag & INPCK)
1299 port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
1300 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1301 port->read_status_mask |= UART_SR_RX_BREAK;
1302
1303 uart_update_timeout(port, termios->c_cflag, baud);
1304
1305 /* Try to use DMA */
1306 msm_start_rx_dma(msm_port);
1307
1308 spin_unlock_irqrestore(&port->lock, flags);
1309}
1310
1311static const char *msm_type(struct uart_port *port)
1312{
1313 return "MSM";
1314}
1315
1316static void msm_release_port(struct uart_port *port)
1317{
1318 struct platform_device *pdev = to_platform_device(port->dev);
1319 struct resource *uart_resource;
1320 resource_size_t size;
1321
1322 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1323 if (unlikely(!uart_resource))
1324 return;
1325 size = resource_size(uart_resource);
1326
1327 release_mem_region(port->mapbase, size);
1328 iounmap(port->membase);
1329 port->membase = NULL;
1330}
1331
1332static int msm_request_port(struct uart_port *port)
1333{
1334 struct platform_device *pdev = to_platform_device(port->dev);
1335 struct resource *uart_resource;
1336 resource_size_t size;
1337 int ret;
1338
1339 uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1340 if (unlikely(!uart_resource))
1341 return -ENXIO;
1342
1343 size = resource_size(uart_resource);
1344
1345 if (!request_mem_region(port->mapbase, size, "msm_serial"))
1346 return -EBUSY;
1347
1348 port->membase = ioremap(port->mapbase, size);
1349 if (!port->membase) {
1350 ret = -EBUSY;
1351 goto fail_release_port;
1352 }
1353
1354 return 0;
1355
1356fail_release_port:
1357 release_mem_region(port->mapbase, size);
1358 return ret;
1359}
1360
1361static void msm_config_port(struct uart_port *port, int flags)
1362{
1363 int ret;
1364
1365 if (flags & UART_CONFIG_TYPE) {
1366 port->type = PORT_MSM;
1367 ret = msm_request_port(port);
1368 if (ret)
1369 return;
1370 }
1371}
1372
1373static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1374{
1375 if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1376 return -EINVAL;
1377 if (unlikely(port->irq != ser->irq))
1378 return -EINVAL;
1379 return 0;
1380}
1381
1382static void msm_power(struct uart_port *port, unsigned int state,
1383 unsigned int oldstate)
1384{
1385 struct msm_port *msm_port = UART_TO_MSM(port);
1386
1387 switch (state) {
1388 case 0:
1389 clk_prepare_enable(msm_port->clk);
1390 clk_prepare_enable(msm_port->pclk);
1391 break;
1392 case 3:
1393 clk_disable_unprepare(msm_port->clk);
1394 clk_disable_unprepare(msm_port->pclk);
1395 break;
1396 default:
1397 pr_err("msm_serial: Unknown PM state %d\n", state);
1398 }
1399}
1400
1401#ifdef CONFIG_CONSOLE_POLL
1402static int msm_poll_get_char_single(struct uart_port *port)
1403{
1404 struct msm_port *msm_port = UART_TO_MSM(port);
1405 unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
1406
1407 if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
1408 return NO_POLL_CHAR;
1409
1410 return msm_read(port, rf_reg) & 0xff;
1411}
1412
1413static int msm_poll_get_char_dm(struct uart_port *port)
1414{
1415 int c;
1416 static u32 slop;
1417 static int count;
1418 unsigned char *sp = (unsigned char *)&slop;
1419
1420 /* Check if a previous read had more than one char */
1421 if (count) {
1422 c = sp[sizeof(slop) - count];
1423 count--;
1424 /* Or if FIFO is empty */
1425 } else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
1426 /*
1427 * If RX packing buffer has less than a word, force stale to
1428 * push contents into RX FIFO
1429 */
1430 count = msm_read(port, UARTDM_RXFS);
1431 count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1432 if (count) {
1433 msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
1434 slop = msm_read(port, UARTDM_RF);
1435 c = sp[0];
1436 count--;
1437 msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1438 msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1439 msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1440 UART_CR);
1441 } else {
1442 c = NO_POLL_CHAR;
1443 }
1444 /* FIFO has a word */
1445 } else {
1446 slop = msm_read(port, UARTDM_RF);
1447 c = sp[0];
1448 count = sizeof(slop) - 1;
1449 }
1450
1451 return c;
1452}
1453
1454static int msm_poll_get_char(struct uart_port *port)
1455{
1456 u32 imr;
1457 int c;
1458 struct msm_port *msm_port = UART_TO_MSM(port);
1459
1460 /* Disable all interrupts */
1461 imr = msm_read(port, UART_IMR);
1462 msm_write(port, 0, UART_IMR);
1463
1464 if (msm_port->is_uartdm)
1465 c = msm_poll_get_char_dm(port);
1466 else
1467 c = msm_poll_get_char_single(port);
1468
1469 /* Enable interrupts */
1470 msm_write(port, imr, UART_IMR);
1471
1472 return c;
1473}
1474
1475static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1476{
1477 u32 imr;
1478 struct msm_port *msm_port = UART_TO_MSM(port);
1479
1480 /* Disable all interrupts */
1481 imr = msm_read(port, UART_IMR);
1482 msm_write(port, 0, UART_IMR);
1483
1484 if (msm_port->is_uartdm)
1485 msm_reset_dm_count(port, 1);
1486
1487 /* Wait until FIFO is empty */
1488 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1489 cpu_relax();
1490
1491 /* Write a character */
1492 msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1493
1494 /* Wait until FIFO is empty */
1495 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1496 cpu_relax();
1497
1498 /* Enable interrupts */
1499 msm_write(port, imr, UART_IMR);
1500}
1501#endif
1502
1503static struct uart_ops msm_uart_pops = {
1504 .tx_empty = msm_tx_empty,
1505 .set_mctrl = msm_set_mctrl,
1506 .get_mctrl = msm_get_mctrl,
1507 .stop_tx = msm_stop_tx,
1508 .start_tx = msm_start_tx,
1509 .stop_rx = msm_stop_rx,
1510 .enable_ms = msm_enable_ms,
1511 .break_ctl = msm_break_ctl,
1512 .startup = msm_startup,
1513 .shutdown = msm_shutdown,
1514 .set_termios = msm_set_termios,
1515 .type = msm_type,
1516 .release_port = msm_release_port,
1517 .request_port = msm_request_port,
1518 .config_port = msm_config_port,
1519 .verify_port = msm_verify_port,
1520 .pm = msm_power,
1521#ifdef CONFIG_CONSOLE_POLL
1522 .poll_get_char = msm_poll_get_char,
1523 .poll_put_char = msm_poll_put_char,
1524#endif
1525};
1526
1527static struct msm_port msm_uart_ports[] = {
1528 {
1529 .uart = {
1530 .iotype = UPIO_MEM,
1531 .ops = &msm_uart_pops,
1532 .flags = UPF_BOOT_AUTOCONF,
1533 .fifosize = 64,
1534 .line = 0,
1535 },
1536 },
1537 {
1538 .uart = {
1539 .iotype = UPIO_MEM,
1540 .ops = &msm_uart_pops,
1541 .flags = UPF_BOOT_AUTOCONF,
1542 .fifosize = 64,
1543 .line = 1,
1544 },
1545 },
1546 {
1547 .uart = {
1548 .iotype = UPIO_MEM,
1549 .ops = &msm_uart_pops,
1550 .flags = UPF_BOOT_AUTOCONF,
1551 .fifosize = 64,
1552 .line = 2,
1553 },
1554 },
1555};
1556
1557#define UART_NR ARRAY_SIZE(msm_uart_ports)
1558
1559static inline struct uart_port *msm_get_port_from_line(unsigned int line)
1560{
1561 return &msm_uart_ports[line].uart;
1562}
1563
1564#ifdef CONFIG_SERIAL_MSM_CONSOLE
1565static void __msm_console_write(struct uart_port *port, const char *s,
1566 unsigned int count, bool is_uartdm)
1567{
1568 int i;
1569 int num_newlines = 0;
1570 bool replaced = false;
1571 void __iomem *tf;
1572
1573 if (is_uartdm)
1574 tf = port->membase + UARTDM_TF;
1575 else
1576 tf = port->membase + UART_TF;
1577
1578 /* Account for newlines that will get a carriage return added */
1579 for (i = 0; i < count; i++)
1580 if (s[i] == '\n')
1581 num_newlines++;
1582 count += num_newlines;
1583
1584 spin_lock(&port->lock);
1585 if (is_uartdm)
1586 msm_reset_dm_count(port, count);
1587
1588 i = 0;
1589 while (i < count) {
1590 int j;
1591 unsigned int num_chars;
1592 char buf[4] = { 0 };
1593
1594 if (is_uartdm)
1595 num_chars = min(count - i, (unsigned int)sizeof(buf));
1596 else
1597 num_chars = 1;
1598
1599 for (j = 0; j < num_chars; j++) {
1600 char c = *s;
1601
1602 if (c == '\n' && !replaced) {
1603 buf[j] = '\r';
1604 j++;
1605 replaced = true;
1606 }
1607 if (j < num_chars) {
1608 buf[j] = c;
1609 s++;
1610 replaced = false;
1611 }
1612 }
1613
1614 while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1615 cpu_relax();
1616
1617 iowrite32_rep(tf, buf, 1);
1618 i += num_chars;
1619 }
1620 spin_unlock(&port->lock);
1621}
1622
1623static void msm_console_write(struct console *co, const char *s,
1624 unsigned int count)
1625{
1626 struct uart_port *port;
1627 struct msm_port *msm_port;
1628
1629 BUG_ON(co->index < 0 || co->index >= UART_NR);
1630
1631 port = msm_get_port_from_line(co->index);
1632 msm_port = UART_TO_MSM(port);
1633
1634 __msm_console_write(port, s, count, msm_port->is_uartdm);
1635}
1636
1637static int __init msm_console_setup(struct console *co, char *options)
1638{
1639 struct uart_port *port;
1640 int baud = 115200;
1641 int bits = 8;
1642 int parity = 'n';
1643 int flow = 'n';
1644
1645 if (unlikely(co->index >= UART_NR || co->index < 0))
1646 return -ENXIO;
1647
1648 port = msm_get_port_from_line(co->index);
1649
1650 if (unlikely(!port->membase))
1651 return -ENXIO;
1652
1653 msm_init_clock(port);
1654
1655 if (options)
1656 uart_parse_options(options, &baud, &parity, &bits, &flow);
1657
1658 pr_info("msm_serial: console setup on port #%d\n", port->line);
1659
1660 return uart_set_options(port, co, baud, parity, bits, flow);
1661}
1662
1663static void
1664msm_serial_early_write(struct console *con, const char *s, unsigned n)
1665{
1666 struct earlycon_device *dev = con->data;
1667
1668 __msm_console_write(&dev->port, s, n, false);
1669}
1670
1671static int __init
1672msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1673{
1674 if (!device->port.membase)
1675 return -ENODEV;
1676
1677 device->con->write = msm_serial_early_write;
1678 return 0;
1679}
1680OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1681 msm_serial_early_console_setup);
1682
1683static void
1684msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1685{
1686 struct earlycon_device *dev = con->data;
1687
1688 __msm_console_write(&dev->port, s, n, true);
1689}
1690
1691static int __init
1692msm_serial_early_console_setup_dm(struct earlycon_device *device,
1693 const char *opt)
1694{
1695 if (!device->port.membase)
1696 return -ENODEV;
1697
1698 device->con->write = msm_serial_early_write_dm;
1699 return 0;
1700}
1701OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1702 msm_serial_early_console_setup_dm);
1703
1704static struct uart_driver msm_uart_driver;
1705
1706static struct console msm_console = {
1707 .name = "ttyMSM",
1708 .write = msm_console_write,
1709 .device = uart_console_device,
1710 .setup = msm_console_setup,
1711 .flags = CON_PRINTBUFFER,
1712 .index = -1,
1713 .data = &msm_uart_driver,
1714};
1715
1716#define MSM_CONSOLE (&msm_console)
1717
1718#else
1719#define MSM_CONSOLE NULL
1720#endif
1721
1722static struct uart_driver msm_uart_driver = {
1723 .owner = THIS_MODULE,
1724 .driver_name = "msm_serial",
1725 .dev_name = "ttyMSM",
1726 .nr = UART_NR,
1727 .cons = MSM_CONSOLE,
1728};
1729
1730static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1731
1732static const struct of_device_id msm_uartdm_table[] = {
1733 { .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1734 { .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1735 { .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1736 { .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
1737 { }
1738};
1739
1740static int msm_serial_probe(struct platform_device *pdev)
1741{
1742 struct msm_port *msm_port;
1743 struct resource *resource;
1744 struct uart_port *port;
1745 const struct of_device_id *id;
1746 int irq, line;
1747
1748 if (pdev->dev.of_node)
1749 line = of_alias_get_id(pdev->dev.of_node, "serial");
1750 else
1751 line = pdev->id;
1752
1753 if (line < 0)
1754 line = atomic_inc_return(&msm_uart_next_id) - 1;
1755
1756 if (unlikely(line < 0 || line >= UART_NR))
1757 return -ENXIO;
1758
1759 dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
1760
1761 port = msm_get_port_from_line(line);
1762 port->dev = &pdev->dev;
1763 msm_port = UART_TO_MSM(port);
1764
1765 id = of_match_device(msm_uartdm_table, &pdev->dev);
1766 if (id)
1767 msm_port->is_uartdm = (unsigned long)id->data;
1768 else
1769 msm_port->is_uartdm = 0;
1770
1771 msm_port->clk = devm_clk_get(&pdev->dev, "core");
1772 if (IS_ERR(msm_port->clk))
1773 return PTR_ERR(msm_port->clk);
1774
1775 if (msm_port->is_uartdm) {
1776 msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
1777 if (IS_ERR(msm_port->pclk))
1778 return PTR_ERR(msm_port->pclk);
1779 }
1780
1781 port->uartclk = clk_get_rate(msm_port->clk);
1782 dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
1783
1784 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1785 if (unlikely(!resource))
1786 return -ENXIO;
1787 port->mapbase = resource->start;
1788
1789 irq = platform_get_irq(pdev, 0);
1790 if (unlikely(irq < 0))
1791 return -ENXIO;
1792 port->irq = irq;
1793
1794 platform_set_drvdata(pdev, port);
1795
1796 return uart_add_one_port(&msm_uart_driver, port);
1797}
1798
1799static int msm_serial_remove(struct platform_device *pdev)
1800{
1801 struct uart_port *port = platform_get_drvdata(pdev);
1802
1803 uart_remove_one_port(&msm_uart_driver, port);
1804
1805 return 0;
1806}
1807
1808static const struct of_device_id msm_match_table[] = {
1809 { .compatible = "qcom,msm-uart" },
1810 { .compatible = "qcom,msm-uartdm" },
1811 {}
1812};
1813MODULE_DEVICE_TABLE(of, msm_match_table);
1814
1815static struct platform_driver msm_platform_driver = {
1816 .remove = msm_serial_remove,
1817 .probe = msm_serial_probe,
1818 .driver = {
1819 .name = "msm_serial",
1820 .of_match_table = msm_match_table,
1821 },
1822};
1823
1824static int __init msm_serial_init(void)
1825{
1826 int ret;
1827
1828 ret = uart_register_driver(&msm_uart_driver);
1829 if (unlikely(ret))
1830 return ret;
1831
1832 ret = platform_driver_register(&msm_platform_driver);
1833 if (unlikely(ret))
1834 uart_unregister_driver(&msm_uart_driver);
1835
1836 pr_info("msm_serial: driver initialized\n");
1837
1838 return ret;
1839}
1840
1841static void __exit msm_serial_exit(void)
1842{
1843 platform_driver_unregister(&msm_platform_driver);
1844 uart_unregister_driver(&msm_uart_driver);
1845}
1846
1847module_init(msm_serial_init);
1848module_exit(msm_serial_exit);
1849
1850MODULE_AUTHOR("Robert Love <rlove@google.com>");
1851MODULE_DESCRIPTION("Driver for msm7x serial device");
1852MODULE_LICENSE("GPL");