Linux Audio

Check our new training course

Loading...
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * Copyright (C) STMicroelectronics SA 2014
   4 * Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
   5 */
   6
   7#include <linux/clk.h>
   8#include <linux/component.h>
   9#include <linux/debugfs.h>
  10#include <linux/hdmi.h>
  11#include <linux/i2c.h>
  12#include <linux/module.h>
  13#include <linux/io.h>
  14#include <linux/platform_device.h>
  15#include <linux/reset.h>
  16
 
  17#include <drm/drm_atomic_helper.h>
  18#include <drm/drm_bridge.h>
  19#include <drm/drm_debugfs.h>
  20#include <drm/drm_drv.h>
  21#include <drm/drm_edid.h>
  22#include <drm/drm_file.h>
  23#include <drm/drm_print.h>
  24#include <drm/drm_probe_helper.h>
  25
  26#include <sound/hdmi-codec.h>
  27
  28#include "sti_hdmi.h"
  29#include "sti_hdmi_tx3g4c28phy.h"
  30#include "sti_vtg.h"
  31
  32#define HDMI_CFG                        0x0000
  33#define HDMI_INT_EN                     0x0004
  34#define HDMI_INT_STA                    0x0008
  35#define HDMI_INT_CLR                    0x000C
  36#define HDMI_STA                        0x0010
  37#define HDMI_ACTIVE_VID_XMIN            0x0100
  38#define HDMI_ACTIVE_VID_XMAX            0x0104
  39#define HDMI_ACTIVE_VID_YMIN            0x0108
  40#define HDMI_ACTIVE_VID_YMAX            0x010C
  41#define HDMI_DFLT_CHL0_DAT              0x0110
  42#define HDMI_DFLT_CHL1_DAT              0x0114
  43#define HDMI_DFLT_CHL2_DAT              0x0118
  44#define HDMI_AUDIO_CFG                  0x0200
  45#define HDMI_SPDIF_FIFO_STATUS          0x0204
  46#define HDMI_SW_DI_1_HEAD_WORD          0x0210
  47#define HDMI_SW_DI_1_PKT_WORD0          0x0214
  48#define HDMI_SW_DI_1_PKT_WORD1          0x0218
  49#define HDMI_SW_DI_1_PKT_WORD2          0x021C
  50#define HDMI_SW_DI_1_PKT_WORD3          0x0220
  51#define HDMI_SW_DI_1_PKT_WORD4          0x0224
  52#define HDMI_SW_DI_1_PKT_WORD5          0x0228
  53#define HDMI_SW_DI_1_PKT_WORD6          0x022C
  54#define HDMI_SW_DI_CFG                  0x0230
  55#define HDMI_SAMPLE_FLAT_MASK           0x0244
  56#define HDMI_AUDN                       0x0400
  57#define HDMI_AUD_CTS                    0x0404
  58#define HDMI_SW_DI_2_HEAD_WORD          0x0600
  59#define HDMI_SW_DI_2_PKT_WORD0          0x0604
  60#define HDMI_SW_DI_2_PKT_WORD1          0x0608
  61#define HDMI_SW_DI_2_PKT_WORD2          0x060C
  62#define HDMI_SW_DI_2_PKT_WORD3          0x0610
  63#define HDMI_SW_DI_2_PKT_WORD4          0x0614
  64#define HDMI_SW_DI_2_PKT_WORD5          0x0618
  65#define HDMI_SW_DI_2_PKT_WORD6          0x061C
  66#define HDMI_SW_DI_3_HEAD_WORD          0x0620
  67#define HDMI_SW_DI_3_PKT_WORD0          0x0624
  68#define HDMI_SW_DI_3_PKT_WORD1          0x0628
  69#define HDMI_SW_DI_3_PKT_WORD2          0x062C
  70#define HDMI_SW_DI_3_PKT_WORD3          0x0630
  71#define HDMI_SW_DI_3_PKT_WORD4          0x0634
  72#define HDMI_SW_DI_3_PKT_WORD5          0x0638
  73#define HDMI_SW_DI_3_PKT_WORD6          0x063C
  74
  75#define HDMI_IFRAME_SLOT_AVI            1
  76#define HDMI_IFRAME_SLOT_AUDIO          2
  77#define HDMI_IFRAME_SLOT_VENDOR         3
  78
  79#define  XCAT(prefix, x, suffix)        prefix ## x ## suffix
  80#define  HDMI_SW_DI_N_HEAD_WORD(x)      XCAT(HDMI_SW_DI_, x, _HEAD_WORD)
  81#define  HDMI_SW_DI_N_PKT_WORD0(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD0)
  82#define  HDMI_SW_DI_N_PKT_WORD1(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD1)
  83#define  HDMI_SW_DI_N_PKT_WORD2(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD2)
  84#define  HDMI_SW_DI_N_PKT_WORD3(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD3)
  85#define  HDMI_SW_DI_N_PKT_WORD4(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD4)
  86#define  HDMI_SW_DI_N_PKT_WORD5(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD5)
  87#define  HDMI_SW_DI_N_PKT_WORD6(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD6)
  88
  89#define HDMI_SW_DI_MAX_WORD             7
  90
  91#define HDMI_IFRAME_DISABLED            0x0
  92#define HDMI_IFRAME_SINGLE_SHOT         0x1
  93#define HDMI_IFRAME_FIELD               0x2
  94#define HDMI_IFRAME_FRAME               0x3
  95#define HDMI_IFRAME_MASK                0x3
  96#define HDMI_IFRAME_CFG_DI_N(x, n)       ((x) << ((n-1)*4)) /* n from 1 to 6 */
  97
  98#define HDMI_CFG_DEVICE_EN              BIT(0)
  99#define HDMI_CFG_HDMI_NOT_DVI           BIT(1)
 100#define HDMI_CFG_HDCP_EN                BIT(2)
 101#define HDMI_CFG_ESS_NOT_OESS           BIT(3)
 102#define HDMI_CFG_H_SYNC_POL_NEG         BIT(4)
 103#define HDMI_CFG_V_SYNC_POL_NEG         BIT(6)
 104#define HDMI_CFG_422_EN                 BIT(8)
 105#define HDMI_CFG_FIFO_OVERRUN_CLR       BIT(12)
 106#define HDMI_CFG_FIFO_UNDERRUN_CLR      BIT(13)
 107#define HDMI_CFG_SW_RST_EN              BIT(31)
 108
 109#define HDMI_INT_GLOBAL                 BIT(0)
 110#define HDMI_INT_SW_RST                 BIT(1)
 111#define HDMI_INT_PIX_CAP                BIT(3)
 112#define HDMI_INT_HOT_PLUG               BIT(4)
 113#define HDMI_INT_DLL_LCK                BIT(5)
 114#define HDMI_INT_NEW_FRAME              BIT(6)
 115#define HDMI_INT_GENCTRL_PKT            BIT(7)
 116#define HDMI_INT_AUDIO_FIFO_XRUN        BIT(8)
 117#define HDMI_INT_SINK_TERM_PRESENT      BIT(11)
 118
 119#define HDMI_DEFAULT_INT (HDMI_INT_SINK_TERM_PRESENT \
 120			| HDMI_INT_DLL_LCK \
 121			| HDMI_INT_HOT_PLUG \
 122			| HDMI_INT_GLOBAL)
 123
 124#define HDMI_WORKING_INT (HDMI_INT_SINK_TERM_PRESENT \
 125			| HDMI_INT_AUDIO_FIFO_XRUN \
 126			| HDMI_INT_GENCTRL_PKT \
 127			| HDMI_INT_NEW_FRAME \
 128			| HDMI_INT_DLL_LCK \
 129			| HDMI_INT_HOT_PLUG \
 130			| HDMI_INT_PIX_CAP \
 131			| HDMI_INT_SW_RST \
 132			| HDMI_INT_GLOBAL)
 133
 134#define HDMI_STA_SW_RST                 BIT(1)
 135
 136#define HDMI_AUD_CFG_8CH		BIT(0)
 137#define HDMI_AUD_CFG_SPDIF_DIV_2	BIT(1)
 138#define HDMI_AUD_CFG_SPDIF_DIV_3	BIT(2)
 139#define HDMI_AUD_CFG_SPDIF_CLK_DIV_4	(BIT(1) | BIT(2))
 140#define HDMI_AUD_CFG_CTS_CLK_256FS	BIT(12)
 141#define HDMI_AUD_CFG_DTS_INVALID	BIT(16)
 142#define HDMI_AUD_CFG_ONE_BIT_INVALID	(BIT(18) | BIT(19) | BIT(20) |  BIT(21))
 143#define HDMI_AUD_CFG_CH12_VALID	BIT(28)
 144#define HDMI_AUD_CFG_CH34_VALID	BIT(29)
 145#define HDMI_AUD_CFG_CH56_VALID	BIT(30)
 146#define HDMI_AUD_CFG_CH78_VALID	BIT(31)
 147
 148/* sample flat mask */
 149#define HDMI_SAMPLE_FLAT_NO	 0
 150#define HDMI_SAMPLE_FLAT_SP0 BIT(0)
 151#define HDMI_SAMPLE_FLAT_SP1 BIT(1)
 152#define HDMI_SAMPLE_FLAT_SP2 BIT(2)
 153#define HDMI_SAMPLE_FLAT_SP3 BIT(3)
 154#define HDMI_SAMPLE_FLAT_ALL (HDMI_SAMPLE_FLAT_SP0 | HDMI_SAMPLE_FLAT_SP1 |\
 155			      HDMI_SAMPLE_FLAT_SP2 | HDMI_SAMPLE_FLAT_SP3)
 156
 157#define HDMI_INFOFRAME_HEADER_TYPE(x)    (((x) & 0xff) <<  0)
 158#define HDMI_INFOFRAME_HEADER_VERSION(x) (((x) & 0xff) <<  8)
 159#define HDMI_INFOFRAME_HEADER_LEN(x)     (((x) & 0x0f) << 16)
 160
 161struct sti_hdmi_connector {
 162	struct drm_connector drm_connector;
 163	struct drm_encoder *encoder;
 164	struct sti_hdmi *hdmi;
 165	struct drm_property *colorspace_property;
 166};
 167
 168#define to_sti_hdmi_connector(x) \
 169	container_of(x, struct sti_hdmi_connector, drm_connector)
 170
 171static const struct drm_prop_enum_list colorspace_mode_names[] = {
 172	{ HDMI_COLORSPACE_RGB, "rgb" },
 173	{ HDMI_COLORSPACE_YUV422, "yuv422" },
 174	{ HDMI_COLORSPACE_YUV444, "yuv444" },
 175};
 176
 177u32 hdmi_read(struct sti_hdmi *hdmi, int offset)
 178{
 179	return readl(hdmi->regs + offset);
 180}
 181
 182void hdmi_write(struct sti_hdmi *hdmi, u32 val, int offset)
 183{
 184	writel(val, hdmi->regs + offset);
 185}
 186
 187/*
 188 * HDMI interrupt handler threaded
 189 *
 190 * @irq: irq number
 191 * @arg: connector structure
 192 */
 193static irqreturn_t hdmi_irq_thread(int irq, void *arg)
 194{
 195	struct sti_hdmi *hdmi = arg;
 196
 197	/* Hot plug/unplug IRQ */
 198	if (hdmi->irq_status & HDMI_INT_HOT_PLUG) {
 199		hdmi->hpd = readl(hdmi->regs + HDMI_STA) & HDMI_STA_HOT_PLUG;
 200		if (hdmi->drm_dev)
 201			drm_helper_hpd_irq_event(hdmi->drm_dev);
 202	}
 203
 204	/* Sw reset and PLL lock are exclusive so we can use the same
 205	 * event to signal them
 206	 */
 207	if (hdmi->irq_status & (HDMI_INT_SW_RST | HDMI_INT_DLL_LCK)) {
 208		hdmi->event_received = true;
 209		wake_up_interruptible(&hdmi->wait_event);
 210	}
 211
 212	/* Audio FIFO underrun IRQ */
 213	if (hdmi->irq_status & HDMI_INT_AUDIO_FIFO_XRUN)
 214		DRM_INFO("Warning: audio FIFO underrun occurs!\n");
 215
 216	return IRQ_HANDLED;
 217}
 218
 219/*
 220 * HDMI interrupt handler
 221 *
 222 * @irq: irq number
 223 * @arg: connector structure
 224 */
 225static irqreturn_t hdmi_irq(int irq, void *arg)
 226{
 227	struct sti_hdmi *hdmi = arg;
 228
 229	/* read interrupt status */
 230	hdmi->irq_status = hdmi_read(hdmi, HDMI_INT_STA);
 231
 232	/* clear interrupt status */
 233	hdmi_write(hdmi, hdmi->irq_status, HDMI_INT_CLR);
 234
 235	/* force sync bus write */
 236	hdmi_read(hdmi, HDMI_INT_STA);
 237
 238	return IRQ_WAKE_THREAD;
 239}
 240
 241/*
 242 * Set hdmi active area depending on the drm display mode selected
 243 *
 244 * @hdmi: pointer on the hdmi internal structure
 245 */
 246static void hdmi_active_area(struct sti_hdmi *hdmi)
 247{
 248	u32 xmin, xmax;
 249	u32 ymin, ymax;
 250
 251	xmin = sti_vtg_get_pixel_number(hdmi->mode, 1);
 252	xmax = sti_vtg_get_pixel_number(hdmi->mode, hdmi->mode.hdisplay);
 253	ymin = sti_vtg_get_line_number(hdmi->mode, 0);
 254	ymax = sti_vtg_get_line_number(hdmi->mode, hdmi->mode.vdisplay - 1);
 255
 256	hdmi_write(hdmi, xmin, HDMI_ACTIVE_VID_XMIN);
 257	hdmi_write(hdmi, xmax, HDMI_ACTIVE_VID_XMAX);
 258	hdmi_write(hdmi, ymin, HDMI_ACTIVE_VID_YMIN);
 259	hdmi_write(hdmi, ymax, HDMI_ACTIVE_VID_YMAX);
 260}
 261
 262/*
 263 * Overall hdmi configuration
 264 *
 265 * @hdmi: pointer on the hdmi internal structure
 266 */
 267static void hdmi_config(struct sti_hdmi *hdmi)
 268{
 269	struct drm_connector *connector = hdmi->drm_connector;
 270	u32 conf;
 271
 272	DRM_DEBUG_DRIVER("\n");
 273
 274	/* Clear overrun and underrun fifo */
 275	conf = HDMI_CFG_FIFO_OVERRUN_CLR | HDMI_CFG_FIFO_UNDERRUN_CLR;
 276
 277	/* Select encryption type and the framing mode */
 278	conf |= HDMI_CFG_ESS_NOT_OESS;
 279	if (connector->display_info.is_hdmi)
 280		conf |= HDMI_CFG_HDMI_NOT_DVI;
 281
 282	/* Set Hsync polarity */
 283	if (hdmi->mode.flags & DRM_MODE_FLAG_NHSYNC) {
 284		DRM_DEBUG_DRIVER("H Sync Negative\n");
 285		conf |= HDMI_CFG_H_SYNC_POL_NEG;
 286	}
 287
 288	/* Set Vsync polarity */
 289	if (hdmi->mode.flags & DRM_MODE_FLAG_NVSYNC) {
 290		DRM_DEBUG_DRIVER("V Sync Negative\n");
 291		conf |= HDMI_CFG_V_SYNC_POL_NEG;
 292	}
 293
 294	/* Enable HDMI */
 295	conf |= HDMI_CFG_DEVICE_EN;
 296
 297	hdmi_write(hdmi, conf, HDMI_CFG);
 298}
 299
 300/*
 301 * Helper to reset info frame
 302 *
 303 * @hdmi: pointer on the hdmi internal structure
 304 * @slot: infoframe to reset
 305 */
 306static void hdmi_infoframe_reset(struct sti_hdmi *hdmi,
 307				 u32 slot)
 308{
 309	u32 val, i;
 310	u32 head_offset, pack_offset;
 311
 312	switch (slot) {
 313	case HDMI_IFRAME_SLOT_AVI:
 314		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AVI);
 315		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AVI);
 316		break;
 317	case HDMI_IFRAME_SLOT_AUDIO:
 318		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AUDIO);
 319		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AUDIO);
 320		break;
 321	case HDMI_IFRAME_SLOT_VENDOR:
 322		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_VENDOR);
 323		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_VENDOR);
 324		break;
 325	default:
 326		DRM_ERROR("unsupported infoframe slot: %#x\n", slot);
 327		return;
 328	}
 329
 330	/* Disable transmission for the selected slot */
 331	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 332	val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, slot);
 333	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 334
 335	/* Reset info frame registers */
 336	hdmi_write(hdmi, 0x0, head_offset);
 337	for (i = 0; i < HDMI_SW_DI_MAX_WORD; i += sizeof(u32))
 338		hdmi_write(hdmi, 0x0, pack_offset + i);
 339}
 340
 341/*
 342 * Helper to concatenate infoframe in 32 bits word
 343 *
 344 * @ptr: pointer on the hdmi internal structure
 
 345 * @size: size to write
 346 */
 347static inline unsigned int hdmi_infoframe_subpack(const u8 *ptr, size_t size)
 348{
 349	unsigned long value = 0;
 350	size_t i;
 351
 352	for (i = size; i > 0; i--)
 353		value = (value << 8) | ptr[i - 1];
 354
 355	return value;
 356}
 357
 358/*
 359 * Helper to write info frame
 360 *
 361 * @hdmi: pointer on the hdmi internal structure
 362 * @data: infoframe to write
 363 * @size: size to write
 364 */
 365static void hdmi_infoframe_write_infopack(struct sti_hdmi *hdmi,
 366					  const u8 *data,
 367					  size_t size)
 368{
 369	const u8 *ptr = data;
 370	u32 val, slot, mode, i;
 371	u32 head_offset, pack_offset;
 372
 373	switch (*ptr) {
 374	case HDMI_INFOFRAME_TYPE_AVI:
 375		slot = HDMI_IFRAME_SLOT_AVI;
 376		mode = HDMI_IFRAME_FIELD;
 377		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AVI);
 378		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AVI);
 379		break;
 380	case HDMI_INFOFRAME_TYPE_AUDIO:
 381		slot = HDMI_IFRAME_SLOT_AUDIO;
 382		mode = HDMI_IFRAME_FRAME;
 383		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AUDIO);
 384		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AUDIO);
 385		break;
 386	case HDMI_INFOFRAME_TYPE_VENDOR:
 387		slot = HDMI_IFRAME_SLOT_VENDOR;
 388		mode = HDMI_IFRAME_FRAME;
 389		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_VENDOR);
 390		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_VENDOR);
 391		break;
 392	default:
 393		DRM_ERROR("unsupported infoframe type: %#x\n", *ptr);
 394		return;
 395	}
 396
 397	/* Disable transmission slot for updated infoframe */
 398	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 399	val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, slot);
 400	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 401
 402	val = HDMI_INFOFRAME_HEADER_TYPE(*ptr++);
 403	val |= HDMI_INFOFRAME_HEADER_VERSION(*ptr++);
 404	val |= HDMI_INFOFRAME_HEADER_LEN(*ptr++);
 405	writel(val, hdmi->regs + head_offset);
 406
 407	/*
 408	 * Each subpack contains 4 bytes
 409	 * The First Bytes of the first subpacket must contain the checksum
 410	 * Packet size is increase by one.
 411	 */
 412	size = size - HDMI_INFOFRAME_HEADER_SIZE + 1;
 413	for (i = 0; i < size; i += sizeof(u32)) {
 414		size_t num;
 415
 416		num = min_t(size_t, size - i, sizeof(u32));
 417		val = hdmi_infoframe_subpack(ptr, num);
 418		ptr += sizeof(u32);
 419		writel(val, hdmi->regs + pack_offset + i);
 420	}
 421
 422	/* Enable transmission slot for updated infoframe */
 423	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 424	val |= HDMI_IFRAME_CFG_DI_N(mode, slot);
 425	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 426}
 427
 428/*
 429 * Prepare and configure the AVI infoframe
 430 *
 431 * AVI infoframe are transmitted at least once per two video field and
 432 * contains information about HDMI transmission mode such as color space,
 433 * colorimetry, ...
 434 *
 435 * @hdmi: pointer on the hdmi internal structure
 436 *
 437 * Return negative value if error occurs
 438 */
 439static int hdmi_avi_infoframe_config(struct sti_hdmi *hdmi)
 440{
 441	struct drm_display_mode *mode = &hdmi->mode;
 442	struct hdmi_avi_infoframe infoframe;
 443	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
 444	int ret;
 445
 446	DRM_DEBUG_DRIVER("\n");
 447
 448	ret = drm_hdmi_avi_infoframe_from_display_mode(&infoframe,
 449						       hdmi->drm_connector, mode);
 450	if (ret < 0) {
 451		DRM_ERROR("failed to setup AVI infoframe: %d\n", ret);
 452		return ret;
 453	}
 454
 455	/* fixed infoframe configuration not linked to the mode */
 456	infoframe.colorspace = hdmi->colorspace;
 457	infoframe.quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
 458	infoframe.colorimetry = HDMI_COLORIMETRY_NONE;
 459
 460	ret = hdmi_avi_infoframe_pack(&infoframe, buffer, sizeof(buffer));
 461	if (ret < 0) {
 462		DRM_ERROR("failed to pack AVI infoframe: %d\n", ret);
 463		return ret;
 464	}
 465
 466	hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 467
 468	return 0;
 469}
 470
 471/*
 472 * Prepare and configure the AUDIO infoframe
 473 *
 474 * AUDIO infoframe are transmitted once per frame and
 475 * contains information about HDMI transmission mode such as audio codec,
 476 * sample size, ...
 477 *
 478 * @hdmi: pointer on the hdmi internal structure
 479 *
 480 * Return negative value if error occurs
 481 */
 482static int hdmi_audio_infoframe_config(struct sti_hdmi *hdmi)
 483{
 484	struct hdmi_audio_params *audio = &hdmi->audio;
 485	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
 486	int ret, val;
 487
 488	DRM_DEBUG_DRIVER("enter %s, AIF %s\n", __func__,
 489			 audio->enabled ? "enable" : "disable");
 490	if (audio->enabled) {
 491		/* set audio parameters stored*/
 492		ret = hdmi_audio_infoframe_pack(&audio->cea, buffer,
 493						sizeof(buffer));
 494		if (ret < 0) {
 495			DRM_ERROR("failed to pack audio infoframe: %d\n", ret);
 496			return ret;
 497		}
 498		hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 499	} else {
 500		/*disable audio info frame transmission */
 501		val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 502		val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK,
 503					     HDMI_IFRAME_SLOT_AUDIO);
 504		hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 505	}
 506
 507	return 0;
 508}
 509
 510/*
 511 * Prepare and configure the VS infoframe
 512 *
 513 * Vendor Specific infoframe are transmitted once per frame and
 514 * contains vendor specific information.
 515 *
 516 * @hdmi: pointer on the hdmi internal structure
 517 *
 518 * Return negative value if error occurs
 519 */
 520#define HDMI_VENDOR_INFOFRAME_MAX_SIZE 6
 521static int hdmi_vendor_infoframe_config(struct sti_hdmi *hdmi)
 522{
 523	struct drm_display_mode *mode = &hdmi->mode;
 524	struct hdmi_vendor_infoframe infoframe;
 525	u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_VENDOR_INFOFRAME_MAX_SIZE];
 526	int ret;
 527
 528	DRM_DEBUG_DRIVER("\n");
 529
 530	ret = drm_hdmi_vendor_infoframe_from_display_mode(&infoframe,
 531							  hdmi->drm_connector,
 532							  mode);
 533	if (ret < 0) {
 534		/*
 535		 * Going into that statement does not means vendor infoframe
 536		 * fails. It just informed us that vendor infoframe is not
 537		 * needed for the selected mode. Only  4k or stereoscopic 3D
 538		 * mode requires vendor infoframe. So just simply return 0.
 539		 */
 540		return 0;
 541	}
 542
 543	ret = hdmi_vendor_infoframe_pack(&infoframe, buffer, sizeof(buffer));
 544	if (ret < 0) {
 545		DRM_ERROR("failed to pack VS infoframe: %d\n", ret);
 546		return ret;
 547	}
 548
 549	hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 550
 551	return 0;
 552}
 553
 554#define HDMI_TIMEOUT_SWRESET  100   /*milliseconds */
 555
 556/*
 557 * Software reset of the hdmi subsystem
 558 *
 559 * @hdmi: pointer on the hdmi internal structure
 560 *
 561 */
 
 562static void hdmi_swreset(struct sti_hdmi *hdmi)
 563{
 564	u32 val;
 565
 566	DRM_DEBUG_DRIVER("\n");
 567
 568	/* Enable hdmi_audio clock only during hdmi reset */
 569	if (clk_prepare_enable(hdmi->clk_audio))
 570		DRM_INFO("Failed to prepare/enable hdmi_audio clk\n");
 571
 572	/* Sw reset */
 573	hdmi->event_received = false;
 574
 575	val = hdmi_read(hdmi, HDMI_CFG);
 576	val |= HDMI_CFG_SW_RST_EN;
 577	hdmi_write(hdmi, val, HDMI_CFG);
 578
 579	/* Wait reset completed */
 580	wait_event_interruptible_timeout(hdmi->wait_event,
 581					 hdmi->event_received,
 582					 msecs_to_jiffies
 583					 (HDMI_TIMEOUT_SWRESET));
 584
 585	/*
 586	 * HDMI_STA_SW_RST bit is set to '1' when SW_RST bit in HDMI_CFG is
 587	 * set to '1' and clk_audio is running.
 588	 */
 589	if ((hdmi_read(hdmi, HDMI_STA) & HDMI_STA_SW_RST) == 0)
 590		DRM_DEBUG_DRIVER("Warning: HDMI sw reset timeout occurs\n");
 591
 592	val = hdmi_read(hdmi, HDMI_CFG);
 593	val &= ~HDMI_CFG_SW_RST_EN;
 594	hdmi_write(hdmi, val, HDMI_CFG);
 595
 596	/* Disable hdmi_audio clock. Not used anymore for drm purpose */
 597	clk_disable_unprepare(hdmi->clk_audio);
 598}
 599
 600#define DBGFS_PRINT_STR(str1, str2) seq_printf(s, "%-24s %s\n", str1, str2)
 601#define DBGFS_PRINT_INT(str1, int2) seq_printf(s, "%-24s %d\n", str1, int2)
 602#define DBGFS_DUMP(str, reg) seq_printf(s, "%s  %-25s 0x%08X", str, #reg, \
 603					hdmi_read(hdmi, reg))
 604#define DBGFS_DUMP_DI(reg, slot) DBGFS_DUMP("\n", reg(slot))
 605
 606static void hdmi_dbg_cfg(struct seq_file *s, int val)
 607{
 608	int tmp;
 609
 610	seq_putc(s, '\t');
 611	tmp = val & HDMI_CFG_HDMI_NOT_DVI;
 612	DBGFS_PRINT_STR("mode:", tmp ? "HDMI" : "DVI");
 613	seq_puts(s, "\t\t\t\t\t");
 614	tmp = val & HDMI_CFG_HDCP_EN;
 615	DBGFS_PRINT_STR("HDCP:", tmp ? "enable" : "disable");
 616	seq_puts(s, "\t\t\t\t\t");
 617	tmp = val & HDMI_CFG_ESS_NOT_OESS;
 618	DBGFS_PRINT_STR("HDCP mode:", tmp ? "ESS enable" : "OESS enable");
 619	seq_puts(s, "\t\t\t\t\t");
 620	tmp = val & HDMI_CFG_H_SYNC_POL_NEG;
 621	DBGFS_PRINT_STR("Hsync polarity:", tmp ? "inverted" : "normal");
 622	seq_puts(s, "\t\t\t\t\t");
 623	tmp = val & HDMI_CFG_V_SYNC_POL_NEG;
 624	DBGFS_PRINT_STR("Vsync polarity:", tmp ? "inverted" : "normal");
 625	seq_puts(s, "\t\t\t\t\t");
 626	tmp = val & HDMI_CFG_422_EN;
 627	DBGFS_PRINT_STR("YUV422 format:", tmp ? "enable" : "disable");
 628}
 629
 630static void hdmi_dbg_sta(struct seq_file *s, int val)
 631{
 632	int tmp;
 633
 634	seq_putc(s, '\t');
 635	tmp = (val & HDMI_STA_DLL_LCK);
 636	DBGFS_PRINT_STR("pll:", tmp ? "locked" : "not locked");
 637	seq_puts(s, "\t\t\t\t\t");
 638	tmp = (val & HDMI_STA_HOT_PLUG);
 639	DBGFS_PRINT_STR("hdmi cable:", tmp ? "connected" : "not connected");
 640}
 641
 642static void hdmi_dbg_sw_di_cfg(struct seq_file *s, int val)
 643{
 644	int tmp;
 645	char *const en_di[] = {"no transmission",
 646			       "single transmission",
 647			       "once every field",
 648			       "once every frame"};
 649
 650	seq_putc(s, '\t');
 651	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 1));
 652	DBGFS_PRINT_STR("Data island 1:", en_di[tmp]);
 653	seq_puts(s, "\t\t\t\t\t");
 654	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 2)) >> 4;
 655	DBGFS_PRINT_STR("Data island 2:", en_di[tmp]);
 656	seq_puts(s, "\t\t\t\t\t");
 657	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 3)) >> 8;
 658	DBGFS_PRINT_STR("Data island 3:", en_di[tmp]);
 659	seq_puts(s, "\t\t\t\t\t");
 660	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 4)) >> 12;
 661	DBGFS_PRINT_STR("Data island 4:", en_di[tmp]);
 662	seq_puts(s, "\t\t\t\t\t");
 663	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 5)) >> 16;
 664	DBGFS_PRINT_STR("Data island 5:", en_di[tmp]);
 665	seq_puts(s, "\t\t\t\t\t");
 666	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 6)) >> 20;
 667	DBGFS_PRINT_STR("Data island 6:", en_di[tmp]);
 668}
 669
 670static int hdmi_dbg_show(struct seq_file *s, void *data)
 671{
 672	struct drm_info_node *node = s->private;
 673	struct sti_hdmi *hdmi = (struct sti_hdmi *)node->info_ent->data;
 674
 675	seq_printf(s, "HDMI: (vaddr = 0x%p)", hdmi->regs);
 676	DBGFS_DUMP("\n", HDMI_CFG);
 677	hdmi_dbg_cfg(s, hdmi_read(hdmi, HDMI_CFG));
 678	DBGFS_DUMP("", HDMI_INT_EN);
 679	DBGFS_DUMP("\n", HDMI_STA);
 680	hdmi_dbg_sta(s, hdmi_read(hdmi, HDMI_STA));
 681	DBGFS_DUMP("", HDMI_ACTIVE_VID_XMIN);
 682	seq_putc(s, '\t');
 683	DBGFS_PRINT_INT("Xmin:", hdmi_read(hdmi, HDMI_ACTIVE_VID_XMIN));
 684	DBGFS_DUMP("", HDMI_ACTIVE_VID_XMAX);
 685	seq_putc(s, '\t');
 686	DBGFS_PRINT_INT("Xmax:", hdmi_read(hdmi, HDMI_ACTIVE_VID_XMAX));
 687	DBGFS_DUMP("", HDMI_ACTIVE_VID_YMIN);
 688	seq_putc(s, '\t');
 689	DBGFS_PRINT_INT("Ymin:", hdmi_read(hdmi, HDMI_ACTIVE_VID_YMIN));
 690	DBGFS_DUMP("", HDMI_ACTIVE_VID_YMAX);
 691	seq_putc(s, '\t');
 692	DBGFS_PRINT_INT("Ymax:", hdmi_read(hdmi, HDMI_ACTIVE_VID_YMAX));
 693	DBGFS_DUMP("", HDMI_SW_DI_CFG);
 694	hdmi_dbg_sw_di_cfg(s, hdmi_read(hdmi, HDMI_SW_DI_CFG));
 695
 696	DBGFS_DUMP("\n", HDMI_AUDIO_CFG);
 697	DBGFS_DUMP("\n", HDMI_SPDIF_FIFO_STATUS);
 698	DBGFS_DUMP("\n", HDMI_AUDN);
 699
 700	seq_printf(s, "\n AVI Infoframe (Data Island slot N=%d):",
 701		   HDMI_IFRAME_SLOT_AVI);
 702	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_AVI);
 703	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_AVI);
 704	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_AVI);
 705	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_AVI);
 706	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_AVI);
 707	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_AVI);
 708	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_AVI);
 709	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_AVI);
 710	seq_printf(s, "\n\n AUDIO Infoframe (Data Island slot N=%d):",
 711		   HDMI_IFRAME_SLOT_AUDIO);
 712	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_AUDIO);
 713	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_AUDIO);
 714	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_AUDIO);
 715	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_AUDIO);
 716	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_AUDIO);
 717	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_AUDIO);
 718	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_AUDIO);
 719	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_AUDIO);
 720	seq_printf(s, "\n\n VENDOR SPECIFIC Infoframe (Data Island slot N=%d):",
 721		   HDMI_IFRAME_SLOT_VENDOR);
 722	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_VENDOR);
 723	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_VENDOR);
 724	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_VENDOR);
 725	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_VENDOR);
 726	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_VENDOR);
 727	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_VENDOR);
 728	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_VENDOR);
 729	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_VENDOR);
 730	seq_putc(s, '\n');
 731	return 0;
 732}
 733
 734static struct drm_info_list hdmi_debugfs_files[] = {
 735	{ "hdmi", hdmi_dbg_show, 0, NULL },
 736};
 737
 738static void hdmi_debugfs_init(struct sti_hdmi *hdmi, struct drm_minor *minor)
 739{
 740	unsigned int i;
 741
 742	for (i = 0; i < ARRAY_SIZE(hdmi_debugfs_files); i++)
 743		hdmi_debugfs_files[i].data = hdmi;
 744
 745	drm_debugfs_create_files(hdmi_debugfs_files,
 746				 ARRAY_SIZE(hdmi_debugfs_files),
 747				 minor->debugfs_root, minor);
 748}
 749
 750static void sti_hdmi_disable(struct drm_bridge *bridge)
 751{
 752	struct sti_hdmi *hdmi = bridge->driver_private;
 753
 754	u32 val = hdmi_read(hdmi, HDMI_CFG);
 755
 756	if (!hdmi->enabled)
 757		return;
 758
 759	DRM_DEBUG_DRIVER("\n");
 760
 761	/* Disable HDMI */
 762	val &= ~HDMI_CFG_DEVICE_EN;
 763	hdmi_write(hdmi, val, HDMI_CFG);
 764
 765	hdmi_write(hdmi, 0xffffffff, HDMI_INT_CLR);
 766
 767	/* Stop the phy */
 768	hdmi->phy_ops->stop(hdmi);
 769
 770	/* Reset info frame transmission */
 771	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_AVI);
 772	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_AUDIO);
 773	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_VENDOR);
 774
 775	/* Set the default channel data to be a dark red */
 776	hdmi_write(hdmi, 0x0000, HDMI_DFLT_CHL0_DAT);
 777	hdmi_write(hdmi, 0x0000, HDMI_DFLT_CHL1_DAT);
 778	hdmi_write(hdmi, 0x0060, HDMI_DFLT_CHL2_DAT);
 779
 780	/* Disable/unprepare hdmi clock */
 781	clk_disable_unprepare(hdmi->clk_phy);
 782	clk_disable_unprepare(hdmi->clk_tmds);
 783	clk_disable_unprepare(hdmi->clk_pix);
 784
 785	hdmi->enabled = false;
 786
 787	cec_notifier_set_phys_addr(hdmi->notifier, CEC_PHYS_ADDR_INVALID);
 788}
 789
 790/*
 791 * sti_hdmi_audio_get_non_coherent_n() - get N parameter for non-coherent
 792 * clocks. None-coherent clocks means that audio and TMDS clocks have not the
 793 * same source (drifts between clocks). In this case assumption is that CTS is
 794 * automatically calculated by hardware.
 795 *
 796 * @audio_fs: audio frame clock frequency in Hz
 797 *
 798 * Values computed are based on table described in HDMI specification 1.4b
 799 *
 800 * Returns n value.
 801 */
 802static int sti_hdmi_audio_get_non_coherent_n(unsigned int audio_fs)
 803{
 804	unsigned int n;
 805
 806	switch (audio_fs) {
 807	case 32000:
 808		n = 4096;
 809		break;
 810	case 44100:
 811		n = 6272;
 812		break;
 813	case 48000:
 814		n = 6144;
 815		break;
 816	case 88200:
 817		n = 6272 * 2;
 818		break;
 819	case 96000:
 820		n = 6144 * 2;
 821		break;
 822	case 176400:
 823		n = 6272 * 4;
 824		break;
 825	case 192000:
 826		n = 6144 * 4;
 827		break;
 828	default:
 829		/* Not pre-defined, recommended value: 128 * fs / 1000 */
 830		n = (audio_fs * 128) / 1000;
 831	}
 832
 833	return n;
 834}
 835
 836static int hdmi_audio_configure(struct sti_hdmi *hdmi)
 837{
 838	int audio_cfg, n;
 839	struct hdmi_audio_params *params = &hdmi->audio;
 840	struct hdmi_audio_infoframe *info = &params->cea;
 841
 842	DRM_DEBUG_DRIVER("\n");
 843
 844	if (!hdmi->enabled)
 845		return 0;
 846
 847	/* update N parameter */
 848	n = sti_hdmi_audio_get_non_coherent_n(params->sample_rate);
 849
 850	DRM_DEBUG_DRIVER("Audio rate = %d Hz, TMDS clock = %d Hz, n = %d\n",
 851			 params->sample_rate, hdmi->mode.clock * 1000, n);
 852	hdmi_write(hdmi, n, HDMI_AUDN);
 853
 854	/* update HDMI registers according to configuration */
 855	audio_cfg = HDMI_AUD_CFG_SPDIF_DIV_2 | HDMI_AUD_CFG_DTS_INVALID |
 856		    HDMI_AUD_CFG_ONE_BIT_INVALID;
 857
 858	switch (info->channels) {
 859	case 8:
 860		audio_cfg |= HDMI_AUD_CFG_CH78_VALID;
 861		fallthrough;
 862	case 6:
 863		audio_cfg |= HDMI_AUD_CFG_CH56_VALID;
 864		fallthrough;
 865	case 4:
 866		audio_cfg |= HDMI_AUD_CFG_CH34_VALID | HDMI_AUD_CFG_8CH;
 867		fallthrough;
 868	case 2:
 869		audio_cfg |= HDMI_AUD_CFG_CH12_VALID;
 870		break;
 871	default:
 872		DRM_ERROR("ERROR: Unsupported number of channels (%d)!\n",
 873			  info->channels);
 874		return -EINVAL;
 875	}
 876
 877	hdmi_write(hdmi, audio_cfg, HDMI_AUDIO_CFG);
 878
 879	return hdmi_audio_infoframe_config(hdmi);
 880}
 881
 882static void sti_hdmi_pre_enable(struct drm_bridge *bridge)
 883{
 884	struct sti_hdmi *hdmi = bridge->driver_private;
 885
 886	DRM_DEBUG_DRIVER("\n");
 887
 888	if (hdmi->enabled)
 889		return;
 890
 891	/* Prepare/enable clocks */
 892	if (clk_prepare_enable(hdmi->clk_pix))
 893		DRM_ERROR("Failed to prepare/enable hdmi_pix clk\n");
 894	if (clk_prepare_enable(hdmi->clk_tmds))
 895		DRM_ERROR("Failed to prepare/enable hdmi_tmds clk\n");
 896	if (clk_prepare_enable(hdmi->clk_phy))
 897		DRM_ERROR("Failed to prepare/enable hdmi_rejection_pll clk\n");
 898
 899	hdmi->enabled = true;
 900
 901	/* Program hdmi serializer and start phy */
 902	if (!hdmi->phy_ops->start(hdmi)) {
 903		DRM_ERROR("Unable to start hdmi phy\n");
 904		return;
 905	}
 906
 907	/* Program hdmi active area */
 908	hdmi_active_area(hdmi);
 909
 910	/* Enable working interrupts */
 911	hdmi_write(hdmi, HDMI_WORKING_INT, HDMI_INT_EN);
 912
 913	/* Program hdmi config */
 914	hdmi_config(hdmi);
 915
 916	/* Program AVI infoframe */
 917	if (hdmi_avi_infoframe_config(hdmi))
 918		DRM_ERROR("Unable to configure AVI infoframe\n");
 919
 920	if (hdmi->audio.enabled) {
 921		if (hdmi_audio_configure(hdmi))
 922			DRM_ERROR("Unable to configure audio\n");
 923	} else {
 924		hdmi_audio_infoframe_config(hdmi);
 925	}
 926
 927	/* Program VS infoframe */
 928	if (hdmi_vendor_infoframe_config(hdmi))
 929		DRM_ERROR("Unable to configure VS infoframe\n");
 930
 931	/* Sw reset */
 932	hdmi_swreset(hdmi);
 933}
 934
 935static void sti_hdmi_set_mode(struct drm_bridge *bridge,
 936			      const struct drm_display_mode *mode,
 937			      const struct drm_display_mode *adjusted_mode)
 938{
 939	struct sti_hdmi *hdmi = bridge->driver_private;
 940	int ret;
 941
 942	DRM_DEBUG_DRIVER("\n");
 943
 944	/* Copy the drm display mode in the connector local structure */
 945	drm_mode_copy(&hdmi->mode, mode);
 946
 947	/* Update clock framerate according to the selected mode */
 948	ret = clk_set_rate(hdmi->clk_pix, mode->clock * 1000);
 949	if (ret < 0) {
 950		DRM_ERROR("Cannot set rate (%dHz) for hdmi_pix clk\n",
 951			  mode->clock * 1000);
 952		return;
 953	}
 954	ret = clk_set_rate(hdmi->clk_phy, mode->clock * 1000);
 955	if (ret < 0) {
 956		DRM_ERROR("Cannot set rate (%dHz) for hdmi_rejection_pll clk\n",
 957			  mode->clock * 1000);
 958		return;
 959	}
 960}
 961
 962static void sti_hdmi_bridge_nope(struct drm_bridge *bridge)
 963{
 964	/* do nothing */
 965}
 966
 967static const struct drm_bridge_funcs sti_hdmi_bridge_funcs = {
 968	.pre_enable = sti_hdmi_pre_enable,
 969	.enable = sti_hdmi_bridge_nope,
 970	.disable = sti_hdmi_disable,
 971	.post_disable = sti_hdmi_bridge_nope,
 972	.mode_set = sti_hdmi_set_mode,
 973};
 974
 975static int sti_hdmi_connector_get_modes(struct drm_connector *connector)
 976{
 977	const struct drm_display_info *info = &connector->display_info;
 978	struct sti_hdmi_connector *hdmi_connector
 979		= to_sti_hdmi_connector(connector);
 980	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
 981	const struct drm_edid *drm_edid;
 982	int count;
 983
 984	DRM_DEBUG_DRIVER("\n");
 985
 986	drm_edid = drm_edid_read(connector);
 987
 988	drm_edid_connector_update(connector, drm_edid);
 989
 990	cec_notifier_set_phys_addr(hdmi->notifier,
 991				   connector->display_info.source_physical_address);
 992
 993	if (!drm_edid)
 994		goto fail;
 995
 996	count = drm_edid_connector_add_modes(connector);
 997
 998	DRM_DEBUG_KMS("%s : %dx%d cm\n",
 999		      info->is_hdmi ? "hdmi monitor" : "dvi monitor",
1000		      info->width_mm / 10, info->height_mm / 10);
 
1001
1002	drm_edid_free(drm_edid);
 
 
 
1003	return count;
1004
1005fail:
1006	DRM_ERROR("Can't read HDMI EDID\n");
1007	return 0;
1008}
1009
1010#define CLK_TOLERANCE_HZ 50
1011
1012static enum drm_mode_status
1013sti_hdmi_connector_mode_valid(struct drm_connector *connector,
1014			      struct drm_display_mode *mode)
1015{
1016	int target = mode->clock * 1000;
1017	int target_min = target - CLK_TOLERANCE_HZ;
1018	int target_max = target + CLK_TOLERANCE_HZ;
1019	int result;
1020	struct sti_hdmi_connector *hdmi_connector
1021		= to_sti_hdmi_connector(connector);
1022	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1023
1024
1025	result = clk_round_rate(hdmi->clk_pix, target);
1026
1027	DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
1028			 target, result);
1029
1030	if ((result < target_min) || (result > target_max)) {
1031		DRM_DEBUG_DRIVER("hdmi pixclk=%d not supported\n", target);
1032		return MODE_BAD;
1033	}
1034
1035	return MODE_OK;
1036}
1037
1038static const
1039struct drm_connector_helper_funcs sti_hdmi_connector_helper_funcs = {
1040	.get_modes = sti_hdmi_connector_get_modes,
1041	.mode_valid = sti_hdmi_connector_mode_valid,
1042};
1043
1044/* get detection status of display device */
1045static enum drm_connector_status
1046sti_hdmi_connector_detect(struct drm_connector *connector, bool force)
1047{
1048	struct sti_hdmi_connector *hdmi_connector
1049		= to_sti_hdmi_connector(connector);
1050	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1051
1052	DRM_DEBUG_DRIVER("\n");
1053
1054	if (hdmi->hpd) {
1055		DRM_DEBUG_DRIVER("hdmi cable connected\n");
1056		return connector_status_connected;
1057	}
1058
1059	DRM_DEBUG_DRIVER("hdmi cable disconnected\n");
1060	cec_notifier_set_phys_addr(hdmi->notifier, CEC_PHYS_ADDR_INVALID);
1061	return connector_status_disconnected;
1062}
1063
1064static void sti_hdmi_connector_init_property(struct drm_device *drm_dev,
1065					     struct drm_connector *connector)
1066{
1067	struct sti_hdmi_connector *hdmi_connector
1068		= to_sti_hdmi_connector(connector);
1069	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1070	struct drm_property *prop;
1071
1072	/* colorspace property */
1073	hdmi->colorspace = DEFAULT_COLORSPACE_MODE;
1074	prop = drm_property_create_enum(drm_dev, 0, "colorspace",
1075					colorspace_mode_names,
1076					ARRAY_SIZE(colorspace_mode_names));
1077	if (!prop) {
1078		DRM_ERROR("fails to create colorspace property\n");
1079		return;
1080	}
1081	hdmi_connector->colorspace_property = prop;
1082	drm_object_attach_property(&connector->base, prop, hdmi->colorspace);
1083}
1084
1085static int
1086sti_hdmi_connector_set_property(struct drm_connector *connector,
1087				struct drm_connector_state *state,
1088				struct drm_property *property,
1089				uint64_t val)
1090{
1091	struct sti_hdmi_connector *hdmi_connector
1092		= to_sti_hdmi_connector(connector);
1093	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1094
1095	if (property == hdmi_connector->colorspace_property) {
1096		hdmi->colorspace = val;
1097		return 0;
1098	}
1099
1100	DRM_ERROR("failed to set hdmi connector property\n");
1101	return -EINVAL;
1102}
1103
1104static int
1105sti_hdmi_connector_get_property(struct drm_connector *connector,
1106				const struct drm_connector_state *state,
1107				struct drm_property *property,
1108				uint64_t *val)
1109{
1110	struct sti_hdmi_connector *hdmi_connector
1111		= to_sti_hdmi_connector(connector);
1112	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1113
1114	if (property == hdmi_connector->colorspace_property) {
1115		*val = hdmi->colorspace;
1116		return 0;
1117	}
1118
1119	DRM_ERROR("failed to get hdmi connector property\n");
1120	return -EINVAL;
1121}
1122
1123static int sti_hdmi_late_register(struct drm_connector *connector)
1124{
1125	struct sti_hdmi_connector *hdmi_connector
1126		= to_sti_hdmi_connector(connector);
1127	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1128
1129	hdmi_debugfs_init(hdmi, hdmi->drm_dev->primary);
 
 
 
1130
1131	return 0;
1132}
1133
1134static const struct drm_connector_funcs sti_hdmi_connector_funcs = {
1135	.fill_modes = drm_helper_probe_single_connector_modes,
1136	.detect = sti_hdmi_connector_detect,
1137	.destroy = drm_connector_cleanup,
1138	.reset = drm_atomic_helper_connector_reset,
1139	.atomic_set_property = sti_hdmi_connector_set_property,
1140	.atomic_get_property = sti_hdmi_connector_get_property,
1141	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1142	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1143	.late_register = sti_hdmi_late_register,
1144};
1145
1146static struct drm_encoder *sti_hdmi_find_encoder(struct drm_device *dev)
1147{
1148	struct drm_encoder *encoder;
1149
1150	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1151		if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1152			return encoder;
1153	}
1154
1155	return NULL;
1156}
1157
1158static void hdmi_audio_shutdown(struct device *dev, void *data)
1159{
1160	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1161	int audio_cfg;
1162
1163	DRM_DEBUG_DRIVER("\n");
1164
1165	/* disable audio */
1166	audio_cfg = HDMI_AUD_CFG_SPDIF_DIV_2 | HDMI_AUD_CFG_DTS_INVALID |
1167		    HDMI_AUD_CFG_ONE_BIT_INVALID;
1168	hdmi_write(hdmi, audio_cfg, HDMI_AUDIO_CFG);
1169
1170	hdmi->audio.enabled = false;
1171	hdmi_audio_infoframe_config(hdmi);
1172}
1173
1174static int hdmi_audio_hw_params(struct device *dev,
1175				void *data,
1176				struct hdmi_codec_daifmt *daifmt,
1177				struct hdmi_codec_params *params)
1178{
1179	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1180	int ret;
1181
1182	DRM_DEBUG_DRIVER("\n");
1183
1184	if ((daifmt->fmt != HDMI_I2S) || daifmt->bit_clk_inv ||
1185	    daifmt->frame_clk_inv || daifmt->bit_clk_provider ||
1186	    daifmt->frame_clk_provider) {
1187		dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
1188			daifmt->bit_clk_inv, daifmt->frame_clk_inv,
1189			daifmt->bit_clk_provider,
1190			daifmt->frame_clk_provider);
1191		return -EINVAL;
1192	}
1193
1194	hdmi->audio.sample_width = params->sample_width;
1195	hdmi->audio.sample_rate = params->sample_rate;
1196	hdmi->audio.cea = params->cea;
1197
1198	hdmi->audio.enabled = true;
1199
1200	ret = hdmi_audio_configure(hdmi);
1201	if (ret < 0)
1202		return ret;
1203
1204	return 0;
1205}
1206
1207static int hdmi_audio_mute(struct device *dev, void *data,
1208			   bool enable, int direction)
1209{
1210	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1211
1212	DRM_DEBUG_DRIVER("%s\n", enable ? "enable" : "disable");
1213
1214	if (enable)
1215		hdmi_write(hdmi, HDMI_SAMPLE_FLAT_ALL, HDMI_SAMPLE_FLAT_MASK);
1216	else
1217		hdmi_write(hdmi, HDMI_SAMPLE_FLAT_NO, HDMI_SAMPLE_FLAT_MASK);
1218
1219	return 0;
1220}
1221
1222static int hdmi_audio_get_eld(struct device *dev, void *data, uint8_t *buf, size_t len)
1223{
1224	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1225	struct drm_connector *connector = hdmi->drm_connector;
1226
1227	DRM_DEBUG_DRIVER("\n");
1228	mutex_lock(&connector->eld_mutex);
1229	memcpy(buf, connector->eld, min(sizeof(connector->eld), len));
1230	mutex_unlock(&connector->eld_mutex);
1231
1232	return 0;
1233}
1234
1235static const struct hdmi_codec_ops audio_codec_ops = {
1236	.hw_params = hdmi_audio_hw_params,
1237	.audio_shutdown = hdmi_audio_shutdown,
1238	.mute_stream = hdmi_audio_mute,
1239	.get_eld = hdmi_audio_get_eld,
1240	.no_capture_mute = 1,
1241};
1242
1243static int sti_hdmi_register_audio_driver(struct device *dev,
1244					  struct sti_hdmi *hdmi)
1245{
1246	struct hdmi_codec_pdata codec_data = {
1247		.ops = &audio_codec_ops,
1248		.max_i2s_channels = 8,
1249		.i2s = 1,
1250	};
1251
1252	DRM_DEBUG_DRIVER("\n");
1253
1254	hdmi->audio.enabled = false;
1255
1256	hdmi->audio_pdev = platform_device_register_data(
1257		dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
1258		&codec_data, sizeof(codec_data));
1259
1260	if (IS_ERR(hdmi->audio_pdev))
1261		return PTR_ERR(hdmi->audio_pdev);
1262
1263	DRM_INFO("%s Driver bound %s\n", HDMI_CODEC_DRV_NAME, dev_name(dev));
1264
1265	return 0;
1266}
1267
1268static int sti_hdmi_bind(struct device *dev, struct device *master, void *data)
1269{
1270	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1271	struct drm_device *drm_dev = data;
1272	struct drm_encoder *encoder;
1273	struct sti_hdmi_connector *connector;
1274	struct cec_connector_info conn_info;
1275	struct drm_connector *drm_connector;
1276	struct drm_bridge *bridge;
1277	int err;
1278
1279	/* Set the drm device handle */
1280	hdmi->drm_dev = drm_dev;
1281
1282	encoder = sti_hdmi_find_encoder(drm_dev);
1283	if (!encoder)
1284		return -EINVAL;
1285
1286	connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
1287	if (!connector)
1288		return -EINVAL;
1289
1290	connector->hdmi = hdmi;
1291
1292	bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
1293	if (!bridge)
1294		return -EINVAL;
1295
1296	bridge->driver_private = hdmi;
1297	bridge->funcs = &sti_hdmi_bridge_funcs;
1298	drm_bridge_attach(encoder, bridge, NULL, 0);
1299
1300	connector->encoder = encoder;
1301
1302	drm_connector = (struct drm_connector *)connector;
1303
1304	drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
1305
1306	drm_connector_init_with_ddc(drm_dev, drm_connector,
1307				    &sti_hdmi_connector_funcs,
1308				    DRM_MODE_CONNECTOR_HDMIA,
1309				    hdmi->ddc_adapt);
1310	drm_connector_helper_add(drm_connector,
1311			&sti_hdmi_connector_helper_funcs);
1312
1313	/* initialise property */
1314	sti_hdmi_connector_init_property(drm_dev, drm_connector);
1315
1316	hdmi->drm_connector = drm_connector;
1317
1318	err = drm_connector_attach_encoder(drm_connector, encoder);
1319	if (err) {
1320		DRM_ERROR("Failed to attach a connector to a encoder\n");
1321		goto err_sysfs;
1322	}
1323
1324	err = sti_hdmi_register_audio_driver(dev, hdmi);
1325	if (err) {
1326		DRM_ERROR("Failed to attach an audio codec\n");
1327		goto err_sysfs;
1328	}
1329
1330	/* Initialize audio infoframe */
1331	err = hdmi_audio_infoframe_init(&hdmi->audio.cea);
1332	if (err) {
1333		DRM_ERROR("Failed to init audio infoframe\n");
1334		goto err_sysfs;
1335	}
1336
1337	cec_fill_conn_info_from_drm(&conn_info, drm_connector);
1338	hdmi->notifier = cec_notifier_conn_register(&hdmi->dev, NULL,
1339						    &conn_info);
1340	if (!hdmi->notifier) {
1341		hdmi->drm_connector = NULL;
1342		return -ENOMEM;
1343	}
1344
1345	/* Enable default interrupts */
1346	hdmi_write(hdmi, HDMI_DEFAULT_INT, HDMI_INT_EN);
1347
1348	return 0;
1349
1350err_sysfs:
 
1351	hdmi->drm_connector = NULL;
1352	return -EINVAL;
1353}
1354
1355static void sti_hdmi_unbind(struct device *dev,
1356		struct device *master, void *data)
1357{
1358	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1359
1360	cec_notifier_conn_unregister(hdmi->notifier);
1361}
1362
1363static const struct component_ops sti_hdmi_ops = {
1364	.bind = sti_hdmi_bind,
1365	.unbind = sti_hdmi_unbind,
1366};
1367
1368static const struct of_device_id hdmi_of_match[] = {
1369	{
1370		.compatible = "st,stih407-hdmi",
1371		.data = &tx3g4c28phy_ops,
1372	}, {
1373		/* end node */
1374	}
1375};
1376MODULE_DEVICE_TABLE(of, hdmi_of_match);
1377
1378static int sti_hdmi_probe(struct platform_device *pdev)
1379{
1380	struct device *dev = &pdev->dev;
1381	struct sti_hdmi *hdmi;
1382	struct device_node *np = dev->of_node;
1383	struct resource *res;
1384	struct device_node *ddc;
1385	int ret;
1386
1387	DRM_INFO("%s\n", __func__);
1388
1389	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1390	if (!hdmi)
1391		return -ENOMEM;
1392
1393	ddc = of_parse_phandle(pdev->dev.of_node, "ddc", 0);
1394	if (ddc) {
1395		hdmi->ddc_adapt = of_get_i2c_adapter_by_node(ddc);
1396		of_node_put(ddc);
1397		if (!hdmi->ddc_adapt)
1398			return -EPROBE_DEFER;
1399	}
1400
1401	hdmi->dev = pdev->dev;
1402
1403	/* Get resources */
1404	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hdmi-reg");
1405	if (!res) {
1406		DRM_ERROR("Invalid hdmi resource\n");
1407		ret = -ENOMEM;
1408		goto release_adapter;
1409	}
1410	hdmi->regs = devm_ioremap(dev, res->start, resource_size(res));
1411	if (!hdmi->regs) {
1412		ret = -ENOMEM;
1413		goto release_adapter;
1414	}
1415
1416	hdmi->phy_ops = (struct hdmi_phy_ops *)
1417		of_match_node(hdmi_of_match, np)->data;
1418
1419	/* Get clock resources */
1420	hdmi->clk_pix = devm_clk_get(dev, "pix");
1421	if (IS_ERR(hdmi->clk_pix)) {
1422		DRM_ERROR("Cannot get hdmi_pix clock\n");
1423		ret = PTR_ERR(hdmi->clk_pix);
1424		goto release_adapter;
1425	}
1426
1427	hdmi->clk_tmds = devm_clk_get(dev, "tmds");
1428	if (IS_ERR(hdmi->clk_tmds)) {
1429		DRM_ERROR("Cannot get hdmi_tmds clock\n");
1430		ret = PTR_ERR(hdmi->clk_tmds);
1431		goto release_adapter;
1432	}
1433
1434	hdmi->clk_phy = devm_clk_get(dev, "phy");
1435	if (IS_ERR(hdmi->clk_phy)) {
1436		DRM_ERROR("Cannot get hdmi_phy clock\n");
1437		ret = PTR_ERR(hdmi->clk_phy);
1438		goto release_adapter;
1439	}
1440
1441	hdmi->clk_audio = devm_clk_get(dev, "audio");
1442	if (IS_ERR(hdmi->clk_audio)) {
1443		DRM_ERROR("Cannot get hdmi_audio clock\n");
1444		ret = PTR_ERR(hdmi->clk_audio);
1445		goto release_adapter;
1446	}
1447
1448	hdmi->hpd = readl(hdmi->regs + HDMI_STA) & HDMI_STA_HOT_PLUG;
1449
1450	init_waitqueue_head(&hdmi->wait_event);
1451
1452	hdmi->irq = platform_get_irq_byname(pdev, "irq");
1453	if (hdmi->irq < 0) {
1454		DRM_ERROR("Cannot get HDMI irq\n");
1455		ret = hdmi->irq;
1456		goto release_adapter;
1457	}
1458
1459	ret = devm_request_threaded_irq(dev, hdmi->irq, hdmi_irq,
1460			hdmi_irq_thread, IRQF_ONESHOT, dev_name(dev), hdmi);
1461	if (ret) {
1462		DRM_ERROR("Failed to register HDMI interrupt\n");
1463		goto release_adapter;
1464	}
1465
 
 
 
 
1466	hdmi->reset = devm_reset_control_get(dev, "hdmi");
1467	/* Take hdmi out of reset */
1468	if (!IS_ERR(hdmi->reset))
1469		reset_control_deassert(hdmi->reset);
1470
1471	platform_set_drvdata(pdev, hdmi);
1472
1473	return component_add(&pdev->dev, &sti_hdmi_ops);
1474
1475 release_adapter:
1476	i2c_put_adapter(hdmi->ddc_adapt);
1477
1478	return ret;
1479}
1480
1481static void sti_hdmi_remove(struct platform_device *pdev)
1482{
1483	struct sti_hdmi *hdmi = dev_get_drvdata(&pdev->dev);
1484
 
 
1485	i2c_put_adapter(hdmi->ddc_adapt);
1486	if (hdmi->audio_pdev)
1487		platform_device_unregister(hdmi->audio_pdev);
1488	component_del(&pdev->dev, &sti_hdmi_ops);
 
 
 
1489}
1490
1491struct platform_driver sti_hdmi_driver = {
1492	.driver = {
1493		.name = "sti-hdmi",
 
1494		.of_match_table = hdmi_of_match,
1495	},
1496	.probe = sti_hdmi_probe,
1497	.remove = sti_hdmi_remove,
1498};
1499
1500MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
1501MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
1502MODULE_LICENSE("GPL");
v4.17
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * Copyright (C) STMicroelectronics SA 2014
   4 * Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
   5 */
   6
   7#include <linux/clk.h>
   8#include <linux/component.h>
   9#include <linux/debugfs.h>
  10#include <linux/hdmi.h>
 
  11#include <linux/module.h>
  12#include <linux/of_gpio.h>
  13#include <linux/platform_device.h>
  14#include <linux/reset.h>
  15
  16#include <drm/drmP.h>
  17#include <drm/drm_atomic_helper.h>
  18#include <drm/drm_crtc_helper.h>
 
 
  19#include <drm/drm_edid.h>
 
 
 
  20
  21#include <sound/hdmi-codec.h>
  22
  23#include "sti_hdmi.h"
  24#include "sti_hdmi_tx3g4c28phy.h"
  25#include "sti_vtg.h"
  26
  27#define HDMI_CFG                        0x0000
  28#define HDMI_INT_EN                     0x0004
  29#define HDMI_INT_STA                    0x0008
  30#define HDMI_INT_CLR                    0x000C
  31#define HDMI_STA                        0x0010
  32#define HDMI_ACTIVE_VID_XMIN            0x0100
  33#define HDMI_ACTIVE_VID_XMAX            0x0104
  34#define HDMI_ACTIVE_VID_YMIN            0x0108
  35#define HDMI_ACTIVE_VID_YMAX            0x010C
  36#define HDMI_DFLT_CHL0_DAT              0x0110
  37#define HDMI_DFLT_CHL1_DAT              0x0114
  38#define HDMI_DFLT_CHL2_DAT              0x0118
  39#define HDMI_AUDIO_CFG                  0x0200
  40#define HDMI_SPDIF_FIFO_STATUS          0x0204
  41#define HDMI_SW_DI_1_HEAD_WORD          0x0210
  42#define HDMI_SW_DI_1_PKT_WORD0          0x0214
  43#define HDMI_SW_DI_1_PKT_WORD1          0x0218
  44#define HDMI_SW_DI_1_PKT_WORD2          0x021C
  45#define HDMI_SW_DI_1_PKT_WORD3          0x0220
  46#define HDMI_SW_DI_1_PKT_WORD4          0x0224
  47#define HDMI_SW_DI_1_PKT_WORD5          0x0228
  48#define HDMI_SW_DI_1_PKT_WORD6          0x022C
  49#define HDMI_SW_DI_CFG                  0x0230
  50#define HDMI_SAMPLE_FLAT_MASK           0x0244
  51#define HDMI_AUDN                       0x0400
  52#define HDMI_AUD_CTS                    0x0404
  53#define HDMI_SW_DI_2_HEAD_WORD          0x0600
  54#define HDMI_SW_DI_2_PKT_WORD0          0x0604
  55#define HDMI_SW_DI_2_PKT_WORD1          0x0608
  56#define HDMI_SW_DI_2_PKT_WORD2          0x060C
  57#define HDMI_SW_DI_2_PKT_WORD3          0x0610
  58#define HDMI_SW_DI_2_PKT_WORD4          0x0614
  59#define HDMI_SW_DI_2_PKT_WORD5          0x0618
  60#define HDMI_SW_DI_2_PKT_WORD6          0x061C
  61#define HDMI_SW_DI_3_HEAD_WORD          0x0620
  62#define HDMI_SW_DI_3_PKT_WORD0          0x0624
  63#define HDMI_SW_DI_3_PKT_WORD1          0x0628
  64#define HDMI_SW_DI_3_PKT_WORD2          0x062C
  65#define HDMI_SW_DI_3_PKT_WORD3          0x0630
  66#define HDMI_SW_DI_3_PKT_WORD4          0x0634
  67#define HDMI_SW_DI_3_PKT_WORD5          0x0638
  68#define HDMI_SW_DI_3_PKT_WORD6          0x063C
  69
  70#define HDMI_IFRAME_SLOT_AVI            1
  71#define HDMI_IFRAME_SLOT_AUDIO          2
  72#define HDMI_IFRAME_SLOT_VENDOR         3
  73
  74#define  XCAT(prefix, x, suffix)        prefix ## x ## suffix
  75#define  HDMI_SW_DI_N_HEAD_WORD(x)      XCAT(HDMI_SW_DI_, x, _HEAD_WORD)
  76#define  HDMI_SW_DI_N_PKT_WORD0(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD0)
  77#define  HDMI_SW_DI_N_PKT_WORD1(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD1)
  78#define  HDMI_SW_DI_N_PKT_WORD2(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD2)
  79#define  HDMI_SW_DI_N_PKT_WORD3(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD3)
  80#define  HDMI_SW_DI_N_PKT_WORD4(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD4)
  81#define  HDMI_SW_DI_N_PKT_WORD5(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD5)
  82#define  HDMI_SW_DI_N_PKT_WORD6(x)      XCAT(HDMI_SW_DI_, x, _PKT_WORD6)
  83
  84#define HDMI_SW_DI_MAX_WORD             7
  85
  86#define HDMI_IFRAME_DISABLED            0x0
  87#define HDMI_IFRAME_SINGLE_SHOT         0x1
  88#define HDMI_IFRAME_FIELD               0x2
  89#define HDMI_IFRAME_FRAME               0x3
  90#define HDMI_IFRAME_MASK                0x3
  91#define HDMI_IFRAME_CFG_DI_N(x, n)       ((x) << ((n-1)*4)) /* n from 1 to 6 */
  92
  93#define HDMI_CFG_DEVICE_EN              BIT(0)
  94#define HDMI_CFG_HDMI_NOT_DVI           BIT(1)
  95#define HDMI_CFG_HDCP_EN                BIT(2)
  96#define HDMI_CFG_ESS_NOT_OESS           BIT(3)
  97#define HDMI_CFG_H_SYNC_POL_NEG         BIT(4)
  98#define HDMI_CFG_V_SYNC_POL_NEG         BIT(6)
  99#define HDMI_CFG_422_EN                 BIT(8)
 100#define HDMI_CFG_FIFO_OVERRUN_CLR       BIT(12)
 101#define HDMI_CFG_FIFO_UNDERRUN_CLR      BIT(13)
 102#define HDMI_CFG_SW_RST_EN              BIT(31)
 103
 104#define HDMI_INT_GLOBAL                 BIT(0)
 105#define HDMI_INT_SW_RST                 BIT(1)
 106#define HDMI_INT_PIX_CAP                BIT(3)
 107#define HDMI_INT_HOT_PLUG               BIT(4)
 108#define HDMI_INT_DLL_LCK                BIT(5)
 109#define HDMI_INT_NEW_FRAME              BIT(6)
 110#define HDMI_INT_GENCTRL_PKT            BIT(7)
 111#define HDMI_INT_AUDIO_FIFO_XRUN        BIT(8)
 112#define HDMI_INT_SINK_TERM_PRESENT      BIT(11)
 113
 114#define HDMI_DEFAULT_INT (HDMI_INT_SINK_TERM_PRESENT \
 115			| HDMI_INT_DLL_LCK \
 116			| HDMI_INT_HOT_PLUG \
 117			| HDMI_INT_GLOBAL)
 118
 119#define HDMI_WORKING_INT (HDMI_INT_SINK_TERM_PRESENT \
 120			| HDMI_INT_AUDIO_FIFO_XRUN \
 121			| HDMI_INT_GENCTRL_PKT \
 122			| HDMI_INT_NEW_FRAME \
 123			| HDMI_INT_DLL_LCK \
 124			| HDMI_INT_HOT_PLUG \
 125			| HDMI_INT_PIX_CAP \
 126			| HDMI_INT_SW_RST \
 127			| HDMI_INT_GLOBAL)
 128
 129#define HDMI_STA_SW_RST                 BIT(1)
 130
 131#define HDMI_AUD_CFG_8CH		BIT(0)
 132#define HDMI_AUD_CFG_SPDIF_DIV_2	BIT(1)
 133#define HDMI_AUD_CFG_SPDIF_DIV_3	BIT(2)
 134#define HDMI_AUD_CFG_SPDIF_CLK_DIV_4	(BIT(1) | BIT(2))
 135#define HDMI_AUD_CFG_CTS_CLK_256FS	BIT(12)
 136#define HDMI_AUD_CFG_DTS_INVALID	BIT(16)
 137#define HDMI_AUD_CFG_ONE_BIT_INVALID	(BIT(18) | BIT(19) | BIT(20) |  BIT(21))
 138#define HDMI_AUD_CFG_CH12_VALID	BIT(28)
 139#define HDMI_AUD_CFG_CH34_VALID	BIT(29)
 140#define HDMI_AUD_CFG_CH56_VALID	BIT(30)
 141#define HDMI_AUD_CFG_CH78_VALID	BIT(31)
 142
 143/* sample flat mask */
 144#define HDMI_SAMPLE_FLAT_NO	 0
 145#define HDMI_SAMPLE_FLAT_SP0 BIT(0)
 146#define HDMI_SAMPLE_FLAT_SP1 BIT(1)
 147#define HDMI_SAMPLE_FLAT_SP2 BIT(2)
 148#define HDMI_SAMPLE_FLAT_SP3 BIT(3)
 149#define HDMI_SAMPLE_FLAT_ALL (HDMI_SAMPLE_FLAT_SP0 | HDMI_SAMPLE_FLAT_SP1 |\
 150			      HDMI_SAMPLE_FLAT_SP2 | HDMI_SAMPLE_FLAT_SP3)
 151
 152#define HDMI_INFOFRAME_HEADER_TYPE(x)    (((x) & 0xff) <<  0)
 153#define HDMI_INFOFRAME_HEADER_VERSION(x) (((x) & 0xff) <<  8)
 154#define HDMI_INFOFRAME_HEADER_LEN(x)     (((x) & 0x0f) << 16)
 155
 156struct sti_hdmi_connector {
 157	struct drm_connector drm_connector;
 158	struct drm_encoder *encoder;
 159	struct sti_hdmi *hdmi;
 160	struct drm_property *colorspace_property;
 161};
 162
 163#define to_sti_hdmi_connector(x) \
 164	container_of(x, struct sti_hdmi_connector, drm_connector)
 165
 
 
 
 
 
 
 166u32 hdmi_read(struct sti_hdmi *hdmi, int offset)
 167{
 168	return readl(hdmi->regs + offset);
 169}
 170
 171void hdmi_write(struct sti_hdmi *hdmi, u32 val, int offset)
 172{
 173	writel(val, hdmi->regs + offset);
 174}
 175
 176/**
 177 * HDMI interrupt handler threaded
 178 *
 179 * @irq: irq number
 180 * @arg: connector structure
 181 */
 182static irqreturn_t hdmi_irq_thread(int irq, void *arg)
 183{
 184	struct sti_hdmi *hdmi = arg;
 185
 186	/* Hot plug/unplug IRQ */
 187	if (hdmi->irq_status & HDMI_INT_HOT_PLUG) {
 188		hdmi->hpd = readl(hdmi->regs + HDMI_STA) & HDMI_STA_HOT_PLUG;
 189		if (hdmi->drm_dev)
 190			drm_helper_hpd_irq_event(hdmi->drm_dev);
 191	}
 192
 193	/* Sw reset and PLL lock are exclusive so we can use the same
 194	 * event to signal them
 195	 */
 196	if (hdmi->irq_status & (HDMI_INT_SW_RST | HDMI_INT_DLL_LCK)) {
 197		hdmi->event_received = true;
 198		wake_up_interruptible(&hdmi->wait_event);
 199	}
 200
 201	/* Audio FIFO underrun IRQ */
 202	if (hdmi->irq_status & HDMI_INT_AUDIO_FIFO_XRUN)
 203		DRM_INFO("Warning: audio FIFO underrun occurs!\n");
 204
 205	return IRQ_HANDLED;
 206}
 207
 208/**
 209 * HDMI interrupt handler
 210 *
 211 * @irq: irq number
 212 * @arg: connector structure
 213 */
 214static irqreturn_t hdmi_irq(int irq, void *arg)
 215{
 216	struct sti_hdmi *hdmi = arg;
 217
 218	/* read interrupt status */
 219	hdmi->irq_status = hdmi_read(hdmi, HDMI_INT_STA);
 220
 221	/* clear interrupt status */
 222	hdmi_write(hdmi, hdmi->irq_status, HDMI_INT_CLR);
 223
 224	/* force sync bus write */
 225	hdmi_read(hdmi, HDMI_INT_STA);
 226
 227	return IRQ_WAKE_THREAD;
 228}
 229
 230/**
 231 * Set hdmi active area depending on the drm display mode selected
 232 *
 233 * @hdmi: pointer on the hdmi internal structure
 234 */
 235static void hdmi_active_area(struct sti_hdmi *hdmi)
 236{
 237	u32 xmin, xmax;
 238	u32 ymin, ymax;
 239
 240	xmin = sti_vtg_get_pixel_number(hdmi->mode, 1);
 241	xmax = sti_vtg_get_pixel_number(hdmi->mode, hdmi->mode.hdisplay);
 242	ymin = sti_vtg_get_line_number(hdmi->mode, 0);
 243	ymax = sti_vtg_get_line_number(hdmi->mode, hdmi->mode.vdisplay - 1);
 244
 245	hdmi_write(hdmi, xmin, HDMI_ACTIVE_VID_XMIN);
 246	hdmi_write(hdmi, xmax, HDMI_ACTIVE_VID_XMAX);
 247	hdmi_write(hdmi, ymin, HDMI_ACTIVE_VID_YMIN);
 248	hdmi_write(hdmi, ymax, HDMI_ACTIVE_VID_YMAX);
 249}
 250
 251/**
 252 * Overall hdmi configuration
 253 *
 254 * @hdmi: pointer on the hdmi internal structure
 255 */
 256static void hdmi_config(struct sti_hdmi *hdmi)
 257{
 
 258	u32 conf;
 259
 260	DRM_DEBUG_DRIVER("\n");
 261
 262	/* Clear overrun and underrun fifo */
 263	conf = HDMI_CFG_FIFO_OVERRUN_CLR | HDMI_CFG_FIFO_UNDERRUN_CLR;
 264
 265	/* Select encryption type and the framing mode */
 266	conf |= HDMI_CFG_ESS_NOT_OESS;
 267	if (hdmi->hdmi_monitor)
 268		conf |= HDMI_CFG_HDMI_NOT_DVI;
 269
 270	/* Set Hsync polarity */
 271	if (hdmi->mode.flags & DRM_MODE_FLAG_NHSYNC) {
 272		DRM_DEBUG_DRIVER("H Sync Negative\n");
 273		conf |= HDMI_CFG_H_SYNC_POL_NEG;
 274	}
 275
 276	/* Set Vsync polarity */
 277	if (hdmi->mode.flags & DRM_MODE_FLAG_NVSYNC) {
 278		DRM_DEBUG_DRIVER("V Sync Negative\n");
 279		conf |= HDMI_CFG_V_SYNC_POL_NEG;
 280	}
 281
 282	/* Enable HDMI */
 283	conf |= HDMI_CFG_DEVICE_EN;
 284
 285	hdmi_write(hdmi, conf, HDMI_CFG);
 286}
 287
 288/*
 289 * Helper to reset info frame
 290 *
 291 * @hdmi: pointer on the hdmi internal structure
 292 * @slot: infoframe to reset
 293 */
 294static void hdmi_infoframe_reset(struct sti_hdmi *hdmi,
 295				 u32 slot)
 296{
 297	u32 val, i;
 298	u32 head_offset, pack_offset;
 299
 300	switch (slot) {
 301	case HDMI_IFRAME_SLOT_AVI:
 302		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AVI);
 303		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AVI);
 304		break;
 305	case HDMI_IFRAME_SLOT_AUDIO:
 306		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AUDIO);
 307		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AUDIO);
 308		break;
 309	case HDMI_IFRAME_SLOT_VENDOR:
 310		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_VENDOR);
 311		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_VENDOR);
 312		break;
 313	default:
 314		DRM_ERROR("unsupported infoframe slot: %#x\n", slot);
 315		return;
 316	}
 317
 318	/* Disable transmission for the selected slot */
 319	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 320	val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, slot);
 321	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 322
 323	/* Reset info frame registers */
 324	hdmi_write(hdmi, 0x0, head_offset);
 325	for (i = 0; i < HDMI_SW_DI_MAX_WORD; i += sizeof(u32))
 326		hdmi_write(hdmi, 0x0, pack_offset + i);
 327}
 328
 329/**
 330 * Helper to concatenate infoframe in 32 bits word
 331 *
 332 * @ptr: pointer on the hdmi internal structure
 333 * @data: infoframe to write
 334 * @size: size to write
 335 */
 336static inline unsigned int hdmi_infoframe_subpack(const u8 *ptr, size_t size)
 337{
 338	unsigned long value = 0;
 339	size_t i;
 340
 341	for (i = size; i > 0; i--)
 342		value = (value << 8) | ptr[i - 1];
 343
 344	return value;
 345}
 346
 347/**
 348 * Helper to write info frame
 349 *
 350 * @hdmi: pointer on the hdmi internal structure
 351 * @data: infoframe to write
 352 * @size: size to write
 353 */
 354static void hdmi_infoframe_write_infopack(struct sti_hdmi *hdmi,
 355					  const u8 *data,
 356					  size_t size)
 357{
 358	const u8 *ptr = data;
 359	u32 val, slot, mode, i;
 360	u32 head_offset, pack_offset;
 361
 362	switch (*ptr) {
 363	case HDMI_INFOFRAME_TYPE_AVI:
 364		slot = HDMI_IFRAME_SLOT_AVI;
 365		mode = HDMI_IFRAME_FIELD;
 366		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AVI);
 367		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AVI);
 368		break;
 369	case HDMI_INFOFRAME_TYPE_AUDIO:
 370		slot = HDMI_IFRAME_SLOT_AUDIO;
 371		mode = HDMI_IFRAME_FRAME;
 372		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_AUDIO);
 373		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_AUDIO);
 374		break;
 375	case HDMI_INFOFRAME_TYPE_VENDOR:
 376		slot = HDMI_IFRAME_SLOT_VENDOR;
 377		mode = HDMI_IFRAME_FRAME;
 378		head_offset = HDMI_SW_DI_N_HEAD_WORD(HDMI_IFRAME_SLOT_VENDOR);
 379		pack_offset = HDMI_SW_DI_N_PKT_WORD0(HDMI_IFRAME_SLOT_VENDOR);
 380		break;
 381	default:
 382		DRM_ERROR("unsupported infoframe type: %#x\n", *ptr);
 383		return;
 384	}
 385
 386	/* Disable transmission slot for updated infoframe */
 387	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 388	val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, slot);
 389	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 390
 391	val = HDMI_INFOFRAME_HEADER_TYPE(*ptr++);
 392	val |= HDMI_INFOFRAME_HEADER_VERSION(*ptr++);
 393	val |= HDMI_INFOFRAME_HEADER_LEN(*ptr++);
 394	writel(val, hdmi->regs + head_offset);
 395
 396	/*
 397	 * Each subpack contains 4 bytes
 398	 * The First Bytes of the first subpacket must contain the checksum
 399	 * Packet size is increase by one.
 400	 */
 401	size = size - HDMI_INFOFRAME_HEADER_SIZE + 1;
 402	for (i = 0; i < size; i += sizeof(u32)) {
 403		size_t num;
 404
 405		num = min_t(size_t, size - i, sizeof(u32));
 406		val = hdmi_infoframe_subpack(ptr, num);
 407		ptr += sizeof(u32);
 408		writel(val, hdmi->regs + pack_offset + i);
 409	}
 410
 411	/* Enable transmission slot for updated infoframe */
 412	val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 413	val |= HDMI_IFRAME_CFG_DI_N(mode, slot);
 414	hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 415}
 416
 417/**
 418 * Prepare and configure the AVI infoframe
 419 *
 420 * AVI infoframe are transmitted at least once per two video field and
 421 * contains information about HDMI transmission mode such as color space,
 422 * colorimetry, ...
 423 *
 424 * @hdmi: pointer on the hdmi internal structure
 425 *
 426 * Return negative value if error occurs
 427 */
 428static int hdmi_avi_infoframe_config(struct sti_hdmi *hdmi)
 429{
 430	struct drm_display_mode *mode = &hdmi->mode;
 431	struct hdmi_avi_infoframe infoframe;
 432	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
 433	int ret;
 434
 435	DRM_DEBUG_DRIVER("\n");
 436
 437	ret = drm_hdmi_avi_infoframe_from_display_mode(&infoframe, mode, false);
 
 438	if (ret < 0) {
 439		DRM_ERROR("failed to setup AVI infoframe: %d\n", ret);
 440		return ret;
 441	}
 442
 443	/* fixed infoframe configuration not linked to the mode */
 444	infoframe.colorspace = hdmi->colorspace;
 445	infoframe.quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
 446	infoframe.colorimetry = HDMI_COLORIMETRY_NONE;
 447
 448	ret = hdmi_avi_infoframe_pack(&infoframe, buffer, sizeof(buffer));
 449	if (ret < 0) {
 450		DRM_ERROR("failed to pack AVI infoframe: %d\n", ret);
 451		return ret;
 452	}
 453
 454	hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 455
 456	return 0;
 457}
 458
 459/**
 460 * Prepare and configure the AUDIO infoframe
 461 *
 462 * AUDIO infoframe are transmitted once per frame and
 463 * contains information about HDMI transmission mode such as audio codec,
 464 * sample size, ...
 465 *
 466 * @hdmi: pointer on the hdmi internal structure
 467 *
 468 * Return negative value if error occurs
 469 */
 470static int hdmi_audio_infoframe_config(struct sti_hdmi *hdmi)
 471{
 472	struct hdmi_audio_params *audio = &hdmi->audio;
 473	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
 474	int ret, val;
 475
 476	DRM_DEBUG_DRIVER("enter %s, AIF %s\n", __func__,
 477			 audio->enabled ? "enable" : "disable");
 478	if (audio->enabled) {
 479		/* set audio parameters stored*/
 480		ret = hdmi_audio_infoframe_pack(&audio->cea, buffer,
 481						sizeof(buffer));
 482		if (ret < 0) {
 483			DRM_ERROR("failed to pack audio infoframe: %d\n", ret);
 484			return ret;
 485		}
 486		hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 487	} else {
 488		/*disable audio info frame transmission */
 489		val = hdmi_read(hdmi, HDMI_SW_DI_CFG);
 490		val &= ~HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK,
 491					     HDMI_IFRAME_SLOT_AUDIO);
 492		hdmi_write(hdmi, val, HDMI_SW_DI_CFG);
 493	}
 494
 495	return 0;
 496}
 497
 498/*
 499 * Prepare and configure the VS infoframe
 500 *
 501 * Vendor Specific infoframe are transmitted once per frame and
 502 * contains vendor specific information.
 503 *
 504 * @hdmi: pointer on the hdmi internal structure
 505 *
 506 * Return negative value if error occurs
 507 */
 508#define HDMI_VENDOR_INFOFRAME_MAX_SIZE 6
 509static int hdmi_vendor_infoframe_config(struct sti_hdmi *hdmi)
 510{
 511	struct drm_display_mode *mode = &hdmi->mode;
 512	struct hdmi_vendor_infoframe infoframe;
 513	u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_VENDOR_INFOFRAME_MAX_SIZE];
 514	int ret;
 515
 516	DRM_DEBUG_DRIVER("\n");
 517
 518	ret = drm_hdmi_vendor_infoframe_from_display_mode(&infoframe,
 519							  hdmi->drm_connector,
 520							  mode);
 521	if (ret < 0) {
 522		/*
 523		 * Going into that statement does not means vendor infoframe
 524		 * fails. It just informed us that vendor infoframe is not
 525		 * needed for the selected mode. Only  4k or stereoscopic 3D
 526		 * mode requires vendor infoframe. So just simply return 0.
 527		 */
 528		return 0;
 529	}
 530
 531	ret = hdmi_vendor_infoframe_pack(&infoframe, buffer, sizeof(buffer));
 532	if (ret < 0) {
 533		DRM_ERROR("failed to pack VS infoframe: %d\n", ret);
 534		return ret;
 535	}
 536
 537	hdmi_infoframe_write_infopack(hdmi, buffer, ret);
 538
 539	return 0;
 540}
 541
 542/**
 
 
 543 * Software reset of the hdmi subsystem
 544 *
 545 * @hdmi: pointer on the hdmi internal structure
 546 *
 547 */
 548#define HDMI_TIMEOUT_SWRESET  100   /*milliseconds */
 549static void hdmi_swreset(struct sti_hdmi *hdmi)
 550{
 551	u32 val;
 552
 553	DRM_DEBUG_DRIVER("\n");
 554
 555	/* Enable hdmi_audio clock only during hdmi reset */
 556	if (clk_prepare_enable(hdmi->clk_audio))
 557		DRM_INFO("Failed to prepare/enable hdmi_audio clk\n");
 558
 559	/* Sw reset */
 560	hdmi->event_received = false;
 561
 562	val = hdmi_read(hdmi, HDMI_CFG);
 563	val |= HDMI_CFG_SW_RST_EN;
 564	hdmi_write(hdmi, val, HDMI_CFG);
 565
 566	/* Wait reset completed */
 567	wait_event_interruptible_timeout(hdmi->wait_event,
 568					 hdmi->event_received,
 569					 msecs_to_jiffies
 570					 (HDMI_TIMEOUT_SWRESET));
 571
 572	/*
 573	 * HDMI_STA_SW_RST bit is set to '1' when SW_RST bit in HDMI_CFG is
 574	 * set to '1' and clk_audio is running.
 575	 */
 576	if ((hdmi_read(hdmi, HDMI_STA) & HDMI_STA_SW_RST) == 0)
 577		DRM_DEBUG_DRIVER("Warning: HDMI sw reset timeout occurs\n");
 578
 579	val = hdmi_read(hdmi, HDMI_CFG);
 580	val &= ~HDMI_CFG_SW_RST_EN;
 581	hdmi_write(hdmi, val, HDMI_CFG);
 582
 583	/* Disable hdmi_audio clock. Not used anymore for drm purpose */
 584	clk_disable_unprepare(hdmi->clk_audio);
 585}
 586
 587#define DBGFS_PRINT_STR(str1, str2) seq_printf(s, "%-24s %s\n", str1, str2)
 588#define DBGFS_PRINT_INT(str1, int2) seq_printf(s, "%-24s %d\n", str1, int2)
 589#define DBGFS_DUMP(str, reg) seq_printf(s, "%s  %-25s 0x%08X", str, #reg, \
 590					hdmi_read(hdmi, reg))
 591#define DBGFS_DUMP_DI(reg, slot) DBGFS_DUMP("\n", reg(slot))
 592
 593static void hdmi_dbg_cfg(struct seq_file *s, int val)
 594{
 595	int tmp;
 596
 597	seq_putc(s, '\t');
 598	tmp = val & HDMI_CFG_HDMI_NOT_DVI;
 599	DBGFS_PRINT_STR("mode:", tmp ? "HDMI" : "DVI");
 600	seq_puts(s, "\t\t\t\t\t");
 601	tmp = val & HDMI_CFG_HDCP_EN;
 602	DBGFS_PRINT_STR("HDCP:", tmp ? "enable" : "disable");
 603	seq_puts(s, "\t\t\t\t\t");
 604	tmp = val & HDMI_CFG_ESS_NOT_OESS;
 605	DBGFS_PRINT_STR("HDCP mode:", tmp ? "ESS enable" : "OESS enable");
 606	seq_puts(s, "\t\t\t\t\t");
 607	tmp = val & HDMI_CFG_H_SYNC_POL_NEG;
 608	DBGFS_PRINT_STR("Hsync polarity:", tmp ? "inverted" : "normal");
 609	seq_puts(s, "\t\t\t\t\t");
 610	tmp = val & HDMI_CFG_V_SYNC_POL_NEG;
 611	DBGFS_PRINT_STR("Vsync polarity:", tmp ? "inverted" : "normal");
 612	seq_puts(s, "\t\t\t\t\t");
 613	tmp = val & HDMI_CFG_422_EN;
 614	DBGFS_PRINT_STR("YUV422 format:", tmp ? "enable" : "disable");
 615}
 616
 617static void hdmi_dbg_sta(struct seq_file *s, int val)
 618{
 619	int tmp;
 620
 621	seq_putc(s, '\t');
 622	tmp = (val & HDMI_STA_DLL_LCK);
 623	DBGFS_PRINT_STR("pll:", tmp ? "locked" : "not locked");
 624	seq_puts(s, "\t\t\t\t\t");
 625	tmp = (val & HDMI_STA_HOT_PLUG);
 626	DBGFS_PRINT_STR("hdmi cable:", tmp ? "connected" : "not connected");
 627}
 628
 629static void hdmi_dbg_sw_di_cfg(struct seq_file *s, int val)
 630{
 631	int tmp;
 632	char *const en_di[] = {"no transmission",
 633			       "single transmission",
 634			       "once every field",
 635			       "once every frame"};
 636
 637	seq_putc(s, '\t');
 638	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 1));
 639	DBGFS_PRINT_STR("Data island 1:", en_di[tmp]);
 640	seq_puts(s, "\t\t\t\t\t");
 641	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 2)) >> 4;
 642	DBGFS_PRINT_STR("Data island 2:", en_di[tmp]);
 643	seq_puts(s, "\t\t\t\t\t");
 644	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 3)) >> 8;
 645	DBGFS_PRINT_STR("Data island 3:", en_di[tmp]);
 646	seq_puts(s, "\t\t\t\t\t");
 647	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 4)) >> 12;
 648	DBGFS_PRINT_STR("Data island 4:", en_di[tmp]);
 649	seq_puts(s, "\t\t\t\t\t");
 650	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 5)) >> 16;
 651	DBGFS_PRINT_STR("Data island 5:", en_di[tmp]);
 652	seq_puts(s, "\t\t\t\t\t");
 653	tmp = (val & HDMI_IFRAME_CFG_DI_N(HDMI_IFRAME_MASK, 6)) >> 20;
 654	DBGFS_PRINT_STR("Data island 6:", en_di[tmp]);
 655}
 656
 657static int hdmi_dbg_show(struct seq_file *s, void *data)
 658{
 659	struct drm_info_node *node = s->private;
 660	struct sti_hdmi *hdmi = (struct sti_hdmi *)node->info_ent->data;
 661
 662	seq_printf(s, "HDMI: (vaddr = 0x%p)", hdmi->regs);
 663	DBGFS_DUMP("\n", HDMI_CFG);
 664	hdmi_dbg_cfg(s, hdmi_read(hdmi, HDMI_CFG));
 665	DBGFS_DUMP("", HDMI_INT_EN);
 666	DBGFS_DUMP("\n", HDMI_STA);
 667	hdmi_dbg_sta(s, hdmi_read(hdmi, HDMI_STA));
 668	DBGFS_DUMP("", HDMI_ACTIVE_VID_XMIN);
 669	seq_putc(s, '\t');
 670	DBGFS_PRINT_INT("Xmin:", hdmi_read(hdmi, HDMI_ACTIVE_VID_XMIN));
 671	DBGFS_DUMP("", HDMI_ACTIVE_VID_XMAX);
 672	seq_putc(s, '\t');
 673	DBGFS_PRINT_INT("Xmax:", hdmi_read(hdmi, HDMI_ACTIVE_VID_XMAX));
 674	DBGFS_DUMP("", HDMI_ACTIVE_VID_YMIN);
 675	seq_putc(s, '\t');
 676	DBGFS_PRINT_INT("Ymin:", hdmi_read(hdmi, HDMI_ACTIVE_VID_YMIN));
 677	DBGFS_DUMP("", HDMI_ACTIVE_VID_YMAX);
 678	seq_putc(s, '\t');
 679	DBGFS_PRINT_INT("Ymax:", hdmi_read(hdmi, HDMI_ACTIVE_VID_YMAX));
 680	DBGFS_DUMP("", HDMI_SW_DI_CFG);
 681	hdmi_dbg_sw_di_cfg(s, hdmi_read(hdmi, HDMI_SW_DI_CFG));
 682
 683	DBGFS_DUMP("\n", HDMI_AUDIO_CFG);
 684	DBGFS_DUMP("\n", HDMI_SPDIF_FIFO_STATUS);
 685	DBGFS_DUMP("\n", HDMI_AUDN);
 686
 687	seq_printf(s, "\n AVI Infoframe (Data Island slot N=%d):",
 688		   HDMI_IFRAME_SLOT_AVI);
 689	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_AVI);
 690	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_AVI);
 691	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_AVI);
 692	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_AVI);
 693	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_AVI);
 694	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_AVI);
 695	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_AVI);
 696	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_AVI);
 697	seq_printf(s, "\n\n AUDIO Infoframe (Data Island slot N=%d):",
 698		   HDMI_IFRAME_SLOT_AUDIO);
 699	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_AUDIO);
 700	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_AUDIO);
 701	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_AUDIO);
 702	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_AUDIO);
 703	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_AUDIO);
 704	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_AUDIO);
 705	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_AUDIO);
 706	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_AUDIO);
 707	seq_printf(s, "\n\n VENDOR SPECIFIC Infoframe (Data Island slot N=%d):",
 708		   HDMI_IFRAME_SLOT_VENDOR);
 709	DBGFS_DUMP_DI(HDMI_SW_DI_N_HEAD_WORD, HDMI_IFRAME_SLOT_VENDOR);
 710	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD0, HDMI_IFRAME_SLOT_VENDOR);
 711	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD1, HDMI_IFRAME_SLOT_VENDOR);
 712	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD2, HDMI_IFRAME_SLOT_VENDOR);
 713	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD3, HDMI_IFRAME_SLOT_VENDOR);
 714	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD4, HDMI_IFRAME_SLOT_VENDOR);
 715	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD5, HDMI_IFRAME_SLOT_VENDOR);
 716	DBGFS_DUMP_DI(HDMI_SW_DI_N_PKT_WORD6, HDMI_IFRAME_SLOT_VENDOR);
 717	seq_putc(s, '\n');
 718	return 0;
 719}
 720
 721static struct drm_info_list hdmi_debugfs_files[] = {
 722	{ "hdmi", hdmi_dbg_show, 0, NULL },
 723};
 724
 725static int hdmi_debugfs_init(struct sti_hdmi *hdmi, struct drm_minor *minor)
 726{
 727	unsigned int i;
 728
 729	for (i = 0; i < ARRAY_SIZE(hdmi_debugfs_files); i++)
 730		hdmi_debugfs_files[i].data = hdmi;
 731
 732	return drm_debugfs_create_files(hdmi_debugfs_files,
 733					ARRAY_SIZE(hdmi_debugfs_files),
 734					minor->debugfs_root, minor);
 735}
 736
 737static void sti_hdmi_disable(struct drm_bridge *bridge)
 738{
 739	struct sti_hdmi *hdmi = bridge->driver_private;
 740
 741	u32 val = hdmi_read(hdmi, HDMI_CFG);
 742
 743	if (!hdmi->enabled)
 744		return;
 745
 746	DRM_DEBUG_DRIVER("\n");
 747
 748	/* Disable HDMI */
 749	val &= ~HDMI_CFG_DEVICE_EN;
 750	hdmi_write(hdmi, val, HDMI_CFG);
 751
 752	hdmi_write(hdmi, 0xffffffff, HDMI_INT_CLR);
 753
 754	/* Stop the phy */
 755	hdmi->phy_ops->stop(hdmi);
 756
 757	/* Reset info frame transmission */
 758	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_AVI);
 759	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_AUDIO);
 760	hdmi_infoframe_reset(hdmi, HDMI_IFRAME_SLOT_VENDOR);
 761
 762	/* Set the default channel data to be a dark red */
 763	hdmi_write(hdmi, 0x0000, HDMI_DFLT_CHL0_DAT);
 764	hdmi_write(hdmi, 0x0000, HDMI_DFLT_CHL1_DAT);
 765	hdmi_write(hdmi, 0x0060, HDMI_DFLT_CHL2_DAT);
 766
 767	/* Disable/unprepare hdmi clock */
 768	clk_disable_unprepare(hdmi->clk_phy);
 769	clk_disable_unprepare(hdmi->clk_tmds);
 770	clk_disable_unprepare(hdmi->clk_pix);
 771
 772	hdmi->enabled = false;
 773
 774	cec_notifier_set_phys_addr(hdmi->notifier, CEC_PHYS_ADDR_INVALID);
 775}
 776
 777/**
 778 * sti_hdmi_audio_get_non_coherent_n() - get N parameter for non-coherent
 779 * clocks. None-coherent clocks means that audio and TMDS clocks have not the
 780 * same source (drifts between clocks). In this case assumption is that CTS is
 781 * automatically calculated by hardware.
 782 *
 783 * @audio_fs: audio frame clock frequency in Hz
 784 *
 785 * Values computed are based on table described in HDMI specification 1.4b
 786 *
 787 * Returns n value.
 788 */
 789static int sti_hdmi_audio_get_non_coherent_n(unsigned int audio_fs)
 790{
 791	unsigned int n;
 792
 793	switch (audio_fs) {
 794	case 32000:
 795		n = 4096;
 796		break;
 797	case 44100:
 798		n = 6272;
 799		break;
 800	case 48000:
 801		n = 6144;
 802		break;
 803	case 88200:
 804		n = 6272 * 2;
 805		break;
 806	case 96000:
 807		n = 6144 * 2;
 808		break;
 809	case 176400:
 810		n = 6272 * 4;
 811		break;
 812	case 192000:
 813		n = 6144 * 4;
 814		break;
 815	default:
 816		/* Not pre-defined, recommended value: 128 * fs / 1000 */
 817		n = (audio_fs * 128) / 1000;
 818	}
 819
 820	return n;
 821}
 822
 823static int hdmi_audio_configure(struct sti_hdmi *hdmi)
 824{
 825	int audio_cfg, n;
 826	struct hdmi_audio_params *params = &hdmi->audio;
 827	struct hdmi_audio_infoframe *info = &params->cea;
 828
 829	DRM_DEBUG_DRIVER("\n");
 830
 831	if (!hdmi->enabled)
 832		return 0;
 833
 834	/* update N parameter */
 835	n = sti_hdmi_audio_get_non_coherent_n(params->sample_rate);
 836
 837	DRM_DEBUG_DRIVER("Audio rate = %d Hz, TMDS clock = %d Hz, n = %d\n",
 838			 params->sample_rate, hdmi->mode.clock * 1000, n);
 839	hdmi_write(hdmi, n, HDMI_AUDN);
 840
 841	/* update HDMI registers according to configuration */
 842	audio_cfg = HDMI_AUD_CFG_SPDIF_DIV_2 | HDMI_AUD_CFG_DTS_INVALID |
 843		    HDMI_AUD_CFG_ONE_BIT_INVALID;
 844
 845	switch (info->channels) {
 846	case 8:
 847		audio_cfg |= HDMI_AUD_CFG_CH78_VALID;
 
 848	case 6:
 849		audio_cfg |= HDMI_AUD_CFG_CH56_VALID;
 
 850	case 4:
 851		audio_cfg |= HDMI_AUD_CFG_CH34_VALID | HDMI_AUD_CFG_8CH;
 
 852	case 2:
 853		audio_cfg |= HDMI_AUD_CFG_CH12_VALID;
 854		break;
 855	default:
 856		DRM_ERROR("ERROR: Unsupported number of channels (%d)!\n",
 857			  info->channels);
 858		return -EINVAL;
 859	}
 860
 861	hdmi_write(hdmi, audio_cfg, HDMI_AUDIO_CFG);
 862
 863	return hdmi_audio_infoframe_config(hdmi);
 864}
 865
 866static void sti_hdmi_pre_enable(struct drm_bridge *bridge)
 867{
 868	struct sti_hdmi *hdmi = bridge->driver_private;
 869
 870	DRM_DEBUG_DRIVER("\n");
 871
 872	if (hdmi->enabled)
 873		return;
 874
 875	/* Prepare/enable clocks */
 876	if (clk_prepare_enable(hdmi->clk_pix))
 877		DRM_ERROR("Failed to prepare/enable hdmi_pix clk\n");
 878	if (clk_prepare_enable(hdmi->clk_tmds))
 879		DRM_ERROR("Failed to prepare/enable hdmi_tmds clk\n");
 880	if (clk_prepare_enable(hdmi->clk_phy))
 881		DRM_ERROR("Failed to prepare/enable hdmi_rejec_pll clk\n");
 882
 883	hdmi->enabled = true;
 884
 885	/* Program hdmi serializer and start phy */
 886	if (!hdmi->phy_ops->start(hdmi)) {
 887		DRM_ERROR("Unable to start hdmi phy\n");
 888		return;
 889	}
 890
 891	/* Program hdmi active area */
 892	hdmi_active_area(hdmi);
 893
 894	/* Enable working interrupts */
 895	hdmi_write(hdmi, HDMI_WORKING_INT, HDMI_INT_EN);
 896
 897	/* Program hdmi config */
 898	hdmi_config(hdmi);
 899
 900	/* Program AVI infoframe */
 901	if (hdmi_avi_infoframe_config(hdmi))
 902		DRM_ERROR("Unable to configure AVI infoframe\n");
 903
 904	if (hdmi->audio.enabled) {
 905		if (hdmi_audio_configure(hdmi))
 906			DRM_ERROR("Unable to configure audio\n");
 907	} else {
 908		hdmi_audio_infoframe_config(hdmi);
 909	}
 910
 911	/* Program VS infoframe */
 912	if (hdmi_vendor_infoframe_config(hdmi))
 913		DRM_ERROR("Unable to configure VS infoframe\n");
 914
 915	/* Sw reset */
 916	hdmi_swreset(hdmi);
 917}
 918
 919static void sti_hdmi_set_mode(struct drm_bridge *bridge,
 920		struct drm_display_mode *mode,
 921		struct drm_display_mode *adjusted_mode)
 922{
 923	struct sti_hdmi *hdmi = bridge->driver_private;
 924	int ret;
 925
 926	DRM_DEBUG_DRIVER("\n");
 927
 928	/* Copy the drm display mode in the connector local structure */
 929	memcpy(&hdmi->mode, mode, sizeof(struct drm_display_mode));
 930
 931	/* Update clock framerate according to the selected mode */
 932	ret = clk_set_rate(hdmi->clk_pix, mode->clock * 1000);
 933	if (ret < 0) {
 934		DRM_ERROR("Cannot set rate (%dHz) for hdmi_pix clk\n",
 935			  mode->clock * 1000);
 936		return;
 937	}
 938	ret = clk_set_rate(hdmi->clk_phy, mode->clock * 1000);
 939	if (ret < 0) {
 940		DRM_ERROR("Cannot set rate (%dHz) for hdmi_rejection_pll clk\n",
 941			  mode->clock * 1000);
 942		return;
 943	}
 944}
 945
 946static void sti_hdmi_bridge_nope(struct drm_bridge *bridge)
 947{
 948	/* do nothing */
 949}
 950
 951static const struct drm_bridge_funcs sti_hdmi_bridge_funcs = {
 952	.pre_enable = sti_hdmi_pre_enable,
 953	.enable = sti_hdmi_bridge_nope,
 954	.disable = sti_hdmi_disable,
 955	.post_disable = sti_hdmi_bridge_nope,
 956	.mode_set = sti_hdmi_set_mode,
 957};
 958
 959static int sti_hdmi_connector_get_modes(struct drm_connector *connector)
 960{
 
 961	struct sti_hdmi_connector *hdmi_connector
 962		= to_sti_hdmi_connector(connector);
 963	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
 964	struct edid *edid;
 965	int count;
 966
 967	DRM_DEBUG_DRIVER("\n");
 968
 969	edid = drm_get_edid(connector, hdmi->ddc_adapt);
 970	if (!edid)
 
 
 
 
 
 
 971		goto fail;
 972
 973	hdmi->hdmi_monitor = drm_detect_hdmi_monitor(edid);
 
 974	DRM_DEBUG_KMS("%s : %dx%d cm\n",
 975		      (hdmi->hdmi_monitor ? "hdmi monitor" : "dvi monitor"),
 976		      edid->width_cm, edid->height_cm);
 977	cec_notifier_set_phys_addr_from_edid(hdmi->notifier, edid);
 978
 979	count = drm_add_edid_modes(connector, edid);
 980	drm_mode_connector_update_edid_property(connector, edid);
 981
 982	kfree(edid);
 983	return count;
 984
 985fail:
 986	DRM_ERROR("Can't read HDMI EDID\n");
 987	return 0;
 988}
 989
 990#define CLK_TOLERANCE_HZ 50
 991
 992static int sti_hdmi_connector_mode_valid(struct drm_connector *connector,
 993					struct drm_display_mode *mode)
 
 994{
 995	int target = mode->clock * 1000;
 996	int target_min = target - CLK_TOLERANCE_HZ;
 997	int target_max = target + CLK_TOLERANCE_HZ;
 998	int result;
 999	struct sti_hdmi_connector *hdmi_connector
1000		= to_sti_hdmi_connector(connector);
1001	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1002
1003
1004	result = clk_round_rate(hdmi->clk_pix, target);
1005
1006	DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
1007			 target, result);
1008
1009	if ((result < target_min) || (result > target_max)) {
1010		DRM_DEBUG_DRIVER("hdmi pixclk=%d not supported\n", target);
1011		return MODE_BAD;
1012	}
1013
1014	return MODE_OK;
1015}
1016
1017static const
1018struct drm_connector_helper_funcs sti_hdmi_connector_helper_funcs = {
1019	.get_modes = sti_hdmi_connector_get_modes,
1020	.mode_valid = sti_hdmi_connector_mode_valid,
1021};
1022
1023/* get detection status of display device */
1024static enum drm_connector_status
1025sti_hdmi_connector_detect(struct drm_connector *connector, bool force)
1026{
1027	struct sti_hdmi_connector *hdmi_connector
1028		= to_sti_hdmi_connector(connector);
1029	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1030
1031	DRM_DEBUG_DRIVER("\n");
1032
1033	if (hdmi->hpd) {
1034		DRM_DEBUG_DRIVER("hdmi cable connected\n");
1035		return connector_status_connected;
1036	}
1037
1038	DRM_DEBUG_DRIVER("hdmi cable disconnected\n");
1039	cec_notifier_set_phys_addr(hdmi->notifier, CEC_PHYS_ADDR_INVALID);
1040	return connector_status_disconnected;
1041}
1042
1043static void sti_hdmi_connector_init_property(struct drm_device *drm_dev,
1044					     struct drm_connector *connector)
1045{
1046	struct sti_hdmi_connector *hdmi_connector
1047		= to_sti_hdmi_connector(connector);
1048	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1049	struct drm_property *prop;
1050
1051	/* colorspace property */
1052	hdmi->colorspace = DEFAULT_COLORSPACE_MODE;
1053	prop = drm_property_create_enum(drm_dev, 0, "colorspace",
1054					colorspace_mode_names,
1055					ARRAY_SIZE(colorspace_mode_names));
1056	if (!prop) {
1057		DRM_ERROR("fails to create colorspace property\n");
1058		return;
1059	}
1060	hdmi_connector->colorspace_property = prop;
1061	drm_object_attach_property(&connector->base, prop, hdmi->colorspace);
1062}
1063
1064static int
1065sti_hdmi_connector_set_property(struct drm_connector *connector,
1066				struct drm_connector_state *state,
1067				struct drm_property *property,
1068				uint64_t val)
1069{
1070	struct sti_hdmi_connector *hdmi_connector
1071		= to_sti_hdmi_connector(connector);
1072	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1073
1074	if (property == hdmi_connector->colorspace_property) {
1075		hdmi->colorspace = val;
1076		return 0;
1077	}
1078
1079	DRM_ERROR("failed to set hdmi connector property\n");
1080	return -EINVAL;
1081}
1082
1083static int
1084sti_hdmi_connector_get_property(struct drm_connector *connector,
1085				const struct drm_connector_state *state,
1086				struct drm_property *property,
1087				uint64_t *val)
1088{
1089	struct sti_hdmi_connector *hdmi_connector
1090		= to_sti_hdmi_connector(connector);
1091	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1092
1093	if (property == hdmi_connector->colorspace_property) {
1094		*val = hdmi->colorspace;
1095		return 0;
1096	}
1097
1098	DRM_ERROR("failed to get hdmi connector property\n");
1099	return -EINVAL;
1100}
1101
1102static int sti_hdmi_late_register(struct drm_connector *connector)
1103{
1104	struct sti_hdmi_connector *hdmi_connector
1105		= to_sti_hdmi_connector(connector);
1106	struct sti_hdmi *hdmi = hdmi_connector->hdmi;
1107
1108	if (hdmi_debugfs_init(hdmi, hdmi->drm_dev->primary)) {
1109		DRM_ERROR("HDMI debugfs setup failed\n");
1110		return -EINVAL;
1111	}
1112
1113	return 0;
1114}
1115
1116static const struct drm_connector_funcs sti_hdmi_connector_funcs = {
1117	.fill_modes = drm_helper_probe_single_connector_modes,
1118	.detect = sti_hdmi_connector_detect,
1119	.destroy = drm_connector_cleanup,
1120	.reset = drm_atomic_helper_connector_reset,
1121	.atomic_set_property = sti_hdmi_connector_set_property,
1122	.atomic_get_property = sti_hdmi_connector_get_property,
1123	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1124	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1125	.late_register = sti_hdmi_late_register,
1126};
1127
1128static struct drm_encoder *sti_hdmi_find_encoder(struct drm_device *dev)
1129{
1130	struct drm_encoder *encoder;
1131
1132	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1133		if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
1134			return encoder;
1135	}
1136
1137	return NULL;
1138}
1139
1140static void hdmi_audio_shutdown(struct device *dev, void *data)
1141{
1142	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1143	int audio_cfg;
1144
1145	DRM_DEBUG_DRIVER("\n");
1146
1147	/* disable audio */
1148	audio_cfg = HDMI_AUD_CFG_SPDIF_DIV_2 | HDMI_AUD_CFG_DTS_INVALID |
1149		    HDMI_AUD_CFG_ONE_BIT_INVALID;
1150	hdmi_write(hdmi, audio_cfg, HDMI_AUDIO_CFG);
1151
1152	hdmi->audio.enabled = false;
1153	hdmi_audio_infoframe_config(hdmi);
1154}
1155
1156static int hdmi_audio_hw_params(struct device *dev,
1157				void *data,
1158				struct hdmi_codec_daifmt *daifmt,
1159				struct hdmi_codec_params *params)
1160{
1161	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1162	int ret;
1163
1164	DRM_DEBUG_DRIVER("\n");
1165
1166	if ((daifmt->fmt != HDMI_I2S) || daifmt->bit_clk_inv ||
1167	    daifmt->frame_clk_inv || daifmt->bit_clk_master ||
1168	    daifmt->frame_clk_master) {
1169		dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
1170			daifmt->bit_clk_inv, daifmt->frame_clk_inv,
1171			daifmt->bit_clk_master,
1172			daifmt->frame_clk_master);
1173		return -EINVAL;
1174	}
1175
1176	hdmi->audio.sample_width = params->sample_width;
1177	hdmi->audio.sample_rate = params->sample_rate;
1178	hdmi->audio.cea = params->cea;
1179
1180	hdmi->audio.enabled = true;
1181
1182	ret = hdmi_audio_configure(hdmi);
1183	if (ret < 0)
1184		return ret;
1185
1186	return 0;
1187}
1188
1189static int hdmi_audio_digital_mute(struct device *dev, void *data, bool enable)
 
1190{
1191	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1192
1193	DRM_DEBUG_DRIVER("%s\n", enable ? "enable" : "disable");
1194
1195	if (enable)
1196		hdmi_write(hdmi, HDMI_SAMPLE_FLAT_ALL, HDMI_SAMPLE_FLAT_MASK);
1197	else
1198		hdmi_write(hdmi, HDMI_SAMPLE_FLAT_NO, HDMI_SAMPLE_FLAT_MASK);
1199
1200	return 0;
1201}
1202
1203static int hdmi_audio_get_eld(struct device *dev, void *data, uint8_t *buf, size_t len)
1204{
1205	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1206	struct drm_connector *connector = hdmi->drm_connector;
1207
1208	DRM_DEBUG_DRIVER("\n");
 
1209	memcpy(buf, connector->eld, min(sizeof(connector->eld), len));
 
1210
1211	return 0;
1212}
1213
1214static const struct hdmi_codec_ops audio_codec_ops = {
1215	.hw_params = hdmi_audio_hw_params,
1216	.audio_shutdown = hdmi_audio_shutdown,
1217	.digital_mute = hdmi_audio_digital_mute,
1218	.get_eld = hdmi_audio_get_eld,
 
1219};
1220
1221static int sti_hdmi_register_audio_driver(struct device *dev,
1222					  struct sti_hdmi *hdmi)
1223{
1224	struct hdmi_codec_pdata codec_data = {
1225		.ops = &audio_codec_ops,
1226		.max_i2s_channels = 8,
1227		.i2s = 1,
1228	};
1229
1230	DRM_DEBUG_DRIVER("\n");
1231
1232	hdmi->audio.enabled = false;
1233
1234	hdmi->audio_pdev = platform_device_register_data(
1235		dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
1236		&codec_data, sizeof(codec_data));
1237
1238	if (IS_ERR(hdmi->audio_pdev))
1239		return PTR_ERR(hdmi->audio_pdev);
1240
1241	DRM_INFO("%s Driver bound %s\n", HDMI_CODEC_DRV_NAME, dev_name(dev));
1242
1243	return 0;
1244}
1245
1246static int sti_hdmi_bind(struct device *dev, struct device *master, void *data)
1247{
1248	struct sti_hdmi *hdmi = dev_get_drvdata(dev);
1249	struct drm_device *drm_dev = data;
1250	struct drm_encoder *encoder;
1251	struct sti_hdmi_connector *connector;
 
1252	struct drm_connector *drm_connector;
1253	struct drm_bridge *bridge;
1254	int err;
1255
1256	/* Set the drm device handle */
1257	hdmi->drm_dev = drm_dev;
1258
1259	encoder = sti_hdmi_find_encoder(drm_dev);
1260	if (!encoder)
1261		return -EINVAL;
1262
1263	connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
1264	if (!connector)
1265		return -EINVAL;
1266
1267	connector->hdmi = hdmi;
1268
1269	bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
1270	if (!bridge)
1271		return -EINVAL;
1272
1273	bridge->driver_private = hdmi;
1274	bridge->funcs = &sti_hdmi_bridge_funcs;
1275	drm_bridge_attach(encoder, bridge, NULL);
1276
1277	connector->encoder = encoder;
1278
1279	drm_connector = (struct drm_connector *)connector;
1280
1281	drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
1282
1283	drm_connector_init(drm_dev, drm_connector,
1284			&sti_hdmi_connector_funcs, DRM_MODE_CONNECTOR_HDMIA);
 
 
1285	drm_connector_helper_add(drm_connector,
1286			&sti_hdmi_connector_helper_funcs);
1287
1288	/* initialise property */
1289	sti_hdmi_connector_init_property(drm_dev, drm_connector);
1290
1291	hdmi->drm_connector = drm_connector;
1292
1293	err = drm_mode_connector_attach_encoder(drm_connector, encoder);
1294	if (err) {
1295		DRM_ERROR("Failed to attach a connector to a encoder\n");
1296		goto err_sysfs;
1297	}
1298
1299	err = sti_hdmi_register_audio_driver(dev, hdmi);
1300	if (err) {
1301		DRM_ERROR("Failed to attach an audio codec\n");
1302		goto err_sysfs;
1303	}
1304
1305	/* Initialize audio infoframe */
1306	err = hdmi_audio_infoframe_init(&hdmi->audio.cea);
1307	if (err) {
1308		DRM_ERROR("Failed to init audio infoframe\n");
1309		goto err_sysfs;
1310	}
1311
 
 
 
 
 
 
 
 
1312	/* Enable default interrupts */
1313	hdmi_write(hdmi, HDMI_DEFAULT_INT, HDMI_INT_EN);
1314
1315	return 0;
1316
1317err_sysfs:
1318	drm_bridge_remove(bridge);
1319	hdmi->drm_connector = NULL;
1320	return -EINVAL;
1321}
1322
1323static void sti_hdmi_unbind(struct device *dev,
1324		struct device *master, void *data)
1325{
 
 
 
1326}
1327
1328static const struct component_ops sti_hdmi_ops = {
1329	.bind = sti_hdmi_bind,
1330	.unbind = sti_hdmi_unbind,
1331};
1332
1333static const struct of_device_id hdmi_of_match[] = {
1334	{
1335		.compatible = "st,stih407-hdmi",
1336		.data = &tx3g4c28phy_ops,
1337	}, {
1338		/* end node */
1339	}
1340};
1341MODULE_DEVICE_TABLE(of, hdmi_of_match);
1342
1343static int sti_hdmi_probe(struct platform_device *pdev)
1344{
1345	struct device *dev = &pdev->dev;
1346	struct sti_hdmi *hdmi;
1347	struct device_node *np = dev->of_node;
1348	struct resource *res;
1349	struct device_node *ddc;
1350	int ret;
1351
1352	DRM_INFO("%s\n", __func__);
1353
1354	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1355	if (!hdmi)
1356		return -ENOMEM;
1357
1358	ddc = of_parse_phandle(pdev->dev.of_node, "ddc", 0);
1359	if (ddc) {
1360		hdmi->ddc_adapt = of_get_i2c_adapter_by_node(ddc);
1361		of_node_put(ddc);
1362		if (!hdmi->ddc_adapt)
1363			return -EPROBE_DEFER;
1364	}
1365
1366	hdmi->dev = pdev->dev;
1367
1368	/* Get resources */
1369	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hdmi-reg");
1370	if (!res) {
1371		DRM_ERROR("Invalid hdmi resource\n");
1372		ret = -ENOMEM;
1373		goto release_adapter;
1374	}
1375	hdmi->regs = devm_ioremap_nocache(dev, res->start, resource_size(res));
1376	if (!hdmi->regs) {
1377		ret = -ENOMEM;
1378		goto release_adapter;
1379	}
1380
1381	hdmi->phy_ops = (struct hdmi_phy_ops *)
1382		of_match_node(hdmi_of_match, np)->data;
1383
1384	/* Get clock resources */
1385	hdmi->clk_pix = devm_clk_get(dev, "pix");
1386	if (IS_ERR(hdmi->clk_pix)) {
1387		DRM_ERROR("Cannot get hdmi_pix clock\n");
1388		ret = PTR_ERR(hdmi->clk_pix);
1389		goto release_adapter;
1390	}
1391
1392	hdmi->clk_tmds = devm_clk_get(dev, "tmds");
1393	if (IS_ERR(hdmi->clk_tmds)) {
1394		DRM_ERROR("Cannot get hdmi_tmds clock\n");
1395		ret = PTR_ERR(hdmi->clk_tmds);
1396		goto release_adapter;
1397	}
1398
1399	hdmi->clk_phy = devm_clk_get(dev, "phy");
1400	if (IS_ERR(hdmi->clk_phy)) {
1401		DRM_ERROR("Cannot get hdmi_phy clock\n");
1402		ret = PTR_ERR(hdmi->clk_phy);
1403		goto release_adapter;
1404	}
1405
1406	hdmi->clk_audio = devm_clk_get(dev, "audio");
1407	if (IS_ERR(hdmi->clk_audio)) {
1408		DRM_ERROR("Cannot get hdmi_audio clock\n");
1409		ret = PTR_ERR(hdmi->clk_audio);
1410		goto release_adapter;
1411	}
1412
1413	hdmi->hpd = readl(hdmi->regs + HDMI_STA) & HDMI_STA_HOT_PLUG;
1414
1415	init_waitqueue_head(&hdmi->wait_event);
1416
1417	hdmi->irq = platform_get_irq_byname(pdev, "irq");
1418	if (hdmi->irq < 0) {
1419		DRM_ERROR("Cannot get HDMI irq\n");
1420		ret = hdmi->irq;
1421		goto release_adapter;
1422	}
1423
1424	ret = devm_request_threaded_irq(dev, hdmi->irq, hdmi_irq,
1425			hdmi_irq_thread, IRQF_ONESHOT, dev_name(dev), hdmi);
1426	if (ret) {
1427		DRM_ERROR("Failed to register HDMI interrupt\n");
1428		goto release_adapter;
1429	}
1430
1431	hdmi->notifier = cec_notifier_get(&pdev->dev);
1432	if (!hdmi->notifier)
1433		goto release_adapter;
1434
1435	hdmi->reset = devm_reset_control_get(dev, "hdmi");
1436	/* Take hdmi out of reset */
1437	if (!IS_ERR(hdmi->reset))
1438		reset_control_deassert(hdmi->reset);
1439
1440	platform_set_drvdata(pdev, hdmi);
1441
1442	return component_add(&pdev->dev, &sti_hdmi_ops);
1443
1444 release_adapter:
1445	i2c_put_adapter(hdmi->ddc_adapt);
1446
1447	return ret;
1448}
1449
1450static int sti_hdmi_remove(struct platform_device *pdev)
1451{
1452	struct sti_hdmi *hdmi = dev_get_drvdata(&pdev->dev);
1453
1454	cec_notifier_set_phys_addr(hdmi->notifier, CEC_PHYS_ADDR_INVALID);
1455
1456	i2c_put_adapter(hdmi->ddc_adapt);
1457	if (hdmi->audio_pdev)
1458		platform_device_unregister(hdmi->audio_pdev);
1459	component_del(&pdev->dev, &sti_hdmi_ops);
1460
1461	cec_notifier_put(hdmi->notifier);
1462	return 0;
1463}
1464
1465struct platform_driver sti_hdmi_driver = {
1466	.driver = {
1467		.name = "sti-hdmi",
1468		.owner = THIS_MODULE,
1469		.of_match_table = hdmi_of_match,
1470	},
1471	.probe = sti_hdmi_probe,
1472	.remove = sti_hdmi_remove,
1473};
1474
1475MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
1476MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
1477MODULE_LICENSE("GPL");