Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_OBJECT_H__
29#define __AMDGPU_OBJECT_H__
30
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33#include "amdgpu_res_cursor.h"
34
35#ifdef CONFIG_MMU_NOTIFIER
36#include <linux/mmu_notifier.h>
37#endif
38
39#define AMDGPU_BO_INVALID_OFFSET LONG_MAX
40#define AMDGPU_BO_MAX_PLACEMENTS 3
41
42/* BO flag to indicate a KFD userptr BO */
43#define AMDGPU_AMDKFD_CREATE_USERPTR_BO (1ULL << 63)
44
45#define to_amdgpu_bo_user(abo) container_of((abo), struct amdgpu_bo_user, bo)
46#define to_amdgpu_bo_vm(abo) container_of((abo), struct amdgpu_bo_vm, bo)
47
48struct amdgpu_bo_param {
49 unsigned long size;
50 int byte_align;
51 u32 bo_ptr_size;
52 u32 domain;
53 u32 preferred_domain;
54 u64 flags;
55 enum ttm_bo_type type;
56 bool no_wait_gpu;
57 struct dma_resv *resv;
58 void (*destroy)(struct ttm_buffer_object *bo);
59 /* xcp partition number plus 1, 0 means any partition */
60 int8_t xcp_id_plus1;
61};
62
63/* bo virtual addresses in a vm */
64struct amdgpu_bo_va_mapping {
65 struct amdgpu_bo_va *bo_va;
66 struct list_head list;
67 struct rb_node rb;
68 uint64_t start;
69 uint64_t last;
70 uint64_t __subtree_last;
71 uint64_t offset;
72 uint64_t flags;
73};
74
75/* User space allocated BO in a VM */
76struct amdgpu_bo_va {
77 struct amdgpu_vm_bo_base base;
78
79 /* protected by bo being reserved */
80 unsigned ref_count;
81
82 /* all other members protected by the VM PD being reserved */
83 struct dma_fence *last_pt_update;
84
85 /* mappings for this bo_va */
86 struct list_head invalids;
87 struct list_head valids;
88
89 /* If the mappings are cleared or filled */
90 bool cleared;
91
92 bool is_xgmi;
93
94 /*
95 * protected by vm reservation lock
96 * if non-zero, cannot unmap from GPU because user queues may still access it
97 */
98 unsigned int queue_refcount;
99};
100
101struct amdgpu_bo {
102 /* Protected by tbo.reserved */
103 u32 preferred_domains;
104 u32 allowed_domains;
105 struct ttm_place placements[AMDGPU_BO_MAX_PLACEMENTS];
106 struct ttm_placement placement;
107 struct ttm_buffer_object tbo;
108 struct ttm_bo_kmap_obj kmap;
109 u64 flags;
110 /* per VM structure for page tables and with virtual addresses */
111 struct amdgpu_vm_bo_base *vm_bo;
112 /* Constant after initialization */
113 struct amdgpu_bo *parent;
114
115#ifdef CONFIG_MMU_NOTIFIER
116 struct mmu_interval_notifier notifier;
117#endif
118 struct kgd_mem *kfd_bo;
119
120 /*
121 * For GPUs with spatial partitioning, xcp partition number, -1 means
122 * any partition. For other ASICs without spatial partition, always 0
123 * for memory accounting.
124 */
125 int8_t xcp_id;
126};
127
128struct amdgpu_bo_user {
129 struct amdgpu_bo bo;
130 u64 tiling_flags;
131 u64 metadata_flags;
132 void *metadata;
133 u32 metadata_size;
134
135};
136
137struct amdgpu_bo_vm {
138 struct amdgpu_bo bo;
139 struct amdgpu_vm_bo_base entries[];
140};
141
142static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
143{
144 return container_of(tbo, struct amdgpu_bo, tbo);
145}
146
147/**
148 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
149 * @mem_type: ttm memory type
150 *
151 * Returns corresponding domain of the ttm mem_type
152 */
153static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
154{
155 switch (mem_type) {
156 case TTM_PL_VRAM:
157 return AMDGPU_GEM_DOMAIN_VRAM;
158 case TTM_PL_TT:
159 return AMDGPU_GEM_DOMAIN_GTT;
160 case TTM_PL_SYSTEM:
161 return AMDGPU_GEM_DOMAIN_CPU;
162 case AMDGPU_PL_GDS:
163 return AMDGPU_GEM_DOMAIN_GDS;
164 case AMDGPU_PL_GWS:
165 return AMDGPU_GEM_DOMAIN_GWS;
166 case AMDGPU_PL_OA:
167 return AMDGPU_GEM_DOMAIN_OA;
168 case AMDGPU_PL_DOORBELL:
169 return AMDGPU_GEM_DOMAIN_DOORBELL;
170 default:
171 break;
172 }
173 return 0;
174}
175
176/**
177 * amdgpu_bo_reserve - reserve bo
178 * @bo: bo structure
179 * @no_intr: don't return -ERESTARTSYS on pending signal
180 *
181 * Returns:
182 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
183 * a signal. Release all buffer reservations and return to user-space.
184 */
185static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
186{
187 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
188 int r;
189
190 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
191 if (unlikely(r != 0)) {
192 if (r != -ERESTARTSYS)
193 dev_err(adev->dev, "%p reserve failed\n", bo);
194 return r;
195 }
196 return 0;
197}
198
199static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
200{
201 ttm_bo_unreserve(&bo->tbo);
202}
203
204static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
205{
206 return bo->tbo.base.size;
207}
208
209static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
210{
211 return bo->tbo.base.size / AMDGPU_GPU_PAGE_SIZE;
212}
213
214static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
215{
216 return (bo->tbo.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
217}
218
219/**
220 * amdgpu_bo_mmap_offset - return mmap offset of bo
221 * @bo: amdgpu object for which we query the offset
222 *
223 * Returns mmap offset of the object.
224 */
225static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
226{
227 return drm_vma_node_offset_addr(&bo->tbo.base.vma_node);
228}
229
230/**
231 * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
232 */
233static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
234{
235 return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
236}
237
238/**
239 * amdgpu_bo_encrypted - test if the BO is encrypted
240 * @bo: pointer to a buffer object
241 *
242 * Return true if the buffer object is encrypted, false otherwise.
243 */
244static inline bool amdgpu_bo_encrypted(struct amdgpu_bo *bo)
245{
246 return bo->flags & AMDGPU_GEM_CREATE_ENCRYPTED;
247}
248
249bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
250void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
251
252int amdgpu_bo_create(struct amdgpu_device *adev,
253 struct amdgpu_bo_param *bp,
254 struct amdgpu_bo **bo_ptr);
255int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
256 unsigned long size, int align,
257 u32 domain, struct amdgpu_bo **bo_ptr,
258 u64 *gpu_addr, void **cpu_addr);
259int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
260 unsigned long size, int align,
261 u32 domain, struct amdgpu_bo **bo_ptr,
262 u64 *gpu_addr, void **cpu_addr);
263int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev,
264 uint64_t offset, uint64_t size,
265 struct amdgpu_bo **bo_ptr, void **cpu_addr);
266int amdgpu_bo_create_user(struct amdgpu_device *adev,
267 struct amdgpu_bo_param *bp,
268 struct amdgpu_bo_user **ubo_ptr);
269int amdgpu_bo_create_vm(struct amdgpu_device *adev,
270 struct amdgpu_bo_param *bp,
271 struct amdgpu_bo_vm **ubo_ptr);
272void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
273 void **cpu_addr);
274int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
275void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
276void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
277struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
278void amdgpu_bo_unref(struct amdgpu_bo **bo);
279int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain);
280void amdgpu_bo_unpin(struct amdgpu_bo *bo);
281int amdgpu_bo_init(struct amdgpu_device *adev);
282void amdgpu_bo_fini(struct amdgpu_device *adev);
283int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
284void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
285int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
286 uint32_t metadata_size, uint64_t flags);
287int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
288 size_t buffer_size, uint32_t *metadata_size,
289 uint64_t *flags);
290void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
291 bool evict,
292 struct ttm_resource *new_mem);
293void amdgpu_bo_release_notify(struct ttm_buffer_object *bo);
294vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
295void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
296 bool shared);
297int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv,
298 enum amdgpu_sync_mode sync_mode, void *owner,
299 bool intr);
300int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr);
301u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
302u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo);
303void amdgpu_bo_get_memory(struct amdgpu_bo *bo,
304 struct amdgpu_mem_stats *stats,
305 unsigned int size);
306uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev,
307 uint32_t domain);
308
309/*
310 * sub allocation
311 */
312static inline struct amdgpu_sa_manager *
313to_amdgpu_sa_manager(struct drm_suballoc_manager *manager)
314{
315 return container_of(manager, struct amdgpu_sa_manager, base);
316}
317
318static inline uint64_t amdgpu_sa_bo_gpu_addr(struct drm_suballoc *sa_bo)
319{
320 return to_amdgpu_sa_manager(sa_bo->manager)->gpu_addr +
321 drm_suballoc_soffset(sa_bo);
322}
323
324static inline void *amdgpu_sa_bo_cpu_addr(struct drm_suballoc *sa_bo)
325{
326 return to_amdgpu_sa_manager(sa_bo->manager)->cpu_ptr +
327 drm_suballoc_soffset(sa_bo);
328}
329
330int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
331 struct amdgpu_sa_manager *sa_manager,
332 unsigned size, u32 align, u32 domain);
333void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
334 struct amdgpu_sa_manager *sa_manager);
335int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
336 struct amdgpu_sa_manager *sa_manager);
337int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
338 struct drm_suballoc **sa_bo,
339 unsigned int size);
340void amdgpu_sa_bo_free(struct amdgpu_device *adev,
341 struct drm_suballoc **sa_bo,
342 struct dma_fence *fence);
343#if defined(CONFIG_DEBUG_FS)
344void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
345 struct seq_file *m);
346u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m);
347#endif
348void amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
349
350bool amdgpu_bo_support_uswc(u64 bo_flags);
351
352
353#endif
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_OBJECT_H__
29#define __AMDGPU_OBJECT_H__
30
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34#define AMDGPU_BO_INVALID_OFFSET LONG_MAX
35
36/* bo virtual addresses in a vm */
37struct amdgpu_bo_va_mapping {
38 struct amdgpu_bo_va *bo_va;
39 struct list_head list;
40 struct rb_node rb;
41 uint64_t start;
42 uint64_t last;
43 uint64_t __subtree_last;
44 uint64_t offset;
45 uint64_t flags;
46};
47
48/* User space allocated BO in a VM */
49struct amdgpu_bo_va {
50 struct amdgpu_vm_bo_base base;
51
52 /* protected by bo being reserved */
53 unsigned ref_count;
54
55 /* all other members protected by the VM PD being reserved */
56 struct dma_fence *last_pt_update;
57
58 /* mappings for this bo_va */
59 struct list_head invalids;
60 struct list_head valids;
61
62 /* If the mappings are cleared or filled */
63 bool cleared;
64};
65
66struct amdgpu_bo {
67 /* Protected by tbo.reserved */
68 u32 preferred_domains;
69 u32 allowed_domains;
70 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
71 struct ttm_placement placement;
72 struct ttm_buffer_object tbo;
73 struct ttm_bo_kmap_obj kmap;
74 u64 flags;
75 unsigned pin_count;
76 u64 tiling_flags;
77 u64 metadata_flags;
78 void *metadata;
79 u32 metadata_size;
80 unsigned prime_shared_count;
81 /* list of all virtual address to which this bo is associated to */
82 struct list_head va;
83 /* Constant after initialization */
84 struct drm_gem_object gem_base;
85 struct amdgpu_bo *parent;
86 struct amdgpu_bo *shadow;
87
88 struct ttm_bo_kmap_obj dma_buf_vmap;
89 struct amdgpu_mn *mn;
90
91 union {
92 struct list_head mn_list;
93 struct list_head shadow_list;
94 };
95
96 struct kgd_mem *kfd_bo;
97};
98
99static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
100{
101 return container_of(tbo, struct amdgpu_bo, tbo);
102}
103
104/**
105 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
106 * @mem_type: ttm memory type
107 *
108 * Returns corresponding domain of the ttm mem_type
109 */
110static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
111{
112 switch (mem_type) {
113 case TTM_PL_VRAM:
114 return AMDGPU_GEM_DOMAIN_VRAM;
115 case TTM_PL_TT:
116 return AMDGPU_GEM_DOMAIN_GTT;
117 case TTM_PL_SYSTEM:
118 return AMDGPU_GEM_DOMAIN_CPU;
119 case AMDGPU_PL_GDS:
120 return AMDGPU_GEM_DOMAIN_GDS;
121 case AMDGPU_PL_GWS:
122 return AMDGPU_GEM_DOMAIN_GWS;
123 case AMDGPU_PL_OA:
124 return AMDGPU_GEM_DOMAIN_OA;
125 default:
126 break;
127 }
128 return 0;
129}
130
131/**
132 * amdgpu_bo_reserve - reserve bo
133 * @bo: bo structure
134 * @no_intr: don't return -ERESTARTSYS on pending signal
135 *
136 * Returns:
137 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
138 * a signal. Release all buffer reservations and return to user-space.
139 */
140static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
141{
142 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
143 int r;
144
145 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
146 if (unlikely(r != 0)) {
147 if (r != -ERESTARTSYS)
148 dev_err(adev->dev, "%p reserve failed\n", bo);
149 return r;
150 }
151 return 0;
152}
153
154static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
155{
156 ttm_bo_unreserve(&bo->tbo);
157}
158
159static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
160{
161 return bo->tbo.num_pages << PAGE_SHIFT;
162}
163
164static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
165{
166 return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
167}
168
169static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
170{
171 return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
172}
173
174/**
175 * amdgpu_bo_mmap_offset - return mmap offset of bo
176 * @bo: amdgpu object for which we query the offset
177 *
178 * Returns mmap offset of the object.
179 */
180static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
181{
182 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
183}
184
185/**
186 * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
187 * is accessible to the GPU.
188 */
189static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
190{
191 switch (bo->tbo.mem.mem_type) {
192 case TTM_PL_TT: return amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem);
193 case TTM_PL_VRAM: return true;
194 default: return false;
195 }
196}
197
198/**
199 * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
200 */
201static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
202{
203 return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
204}
205
206int amdgpu_bo_create(struct amdgpu_device *adev, unsigned long size,
207 int byte_align, u32 domain,
208 u64 flags, enum ttm_bo_type type,
209 struct reservation_object *resv,
210 struct amdgpu_bo **bo_ptr);
211int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
212 unsigned long size, int align,
213 u32 domain, struct amdgpu_bo **bo_ptr,
214 u64 *gpu_addr, void **cpu_addr);
215int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
216 unsigned long size, int align,
217 u32 domain, struct amdgpu_bo **bo_ptr,
218 u64 *gpu_addr, void **cpu_addr);
219void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
220 void **cpu_addr);
221int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
222void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
223void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
224struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
225void amdgpu_bo_unref(struct amdgpu_bo **bo);
226int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
227int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
228 u64 min_offset, u64 max_offset,
229 u64 *gpu_addr);
230int amdgpu_bo_unpin(struct amdgpu_bo *bo);
231int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
232int amdgpu_bo_init(struct amdgpu_device *adev);
233void amdgpu_bo_fini(struct amdgpu_device *adev);
234int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
235 struct vm_area_struct *vma);
236int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
237void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
238int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
239 uint32_t metadata_size, uint64_t flags);
240int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
241 size_t buffer_size, uint32_t *metadata_size,
242 uint64_t *flags);
243void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
244 bool evict,
245 struct ttm_mem_reg *new_mem);
246int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
247void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
248 bool shared);
249u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
250int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
251 struct amdgpu_ring *ring,
252 struct amdgpu_bo *bo,
253 struct reservation_object *resv,
254 struct dma_fence **fence, bool direct);
255int amdgpu_bo_validate(struct amdgpu_bo *bo);
256int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
257 struct amdgpu_ring *ring,
258 struct amdgpu_bo *bo,
259 struct reservation_object *resv,
260 struct dma_fence **fence,
261 bool direct);
262
263
264/*
265 * sub allocation
266 */
267
268static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
269{
270 return sa_bo->manager->gpu_addr + sa_bo->soffset;
271}
272
273static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
274{
275 return sa_bo->manager->cpu_ptr + sa_bo->soffset;
276}
277
278int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
279 struct amdgpu_sa_manager *sa_manager,
280 unsigned size, u32 align, u32 domain);
281void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
282 struct amdgpu_sa_manager *sa_manager);
283int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
284 struct amdgpu_sa_manager *sa_manager);
285int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
286 struct amdgpu_sa_bo **sa_bo,
287 unsigned size, unsigned align);
288void amdgpu_sa_bo_free(struct amdgpu_device *adev,
289 struct amdgpu_sa_bo **sa_bo,
290 struct dma_fence *fence);
291#if defined(CONFIG_DEBUG_FS)
292void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
293 struct seq_file *m);
294#endif
295
296
297#endif