Linux Audio

Check our new training course

Loading...
v6.13.7
   1/*
   2 * Copyright 2014 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 * Authors: Alex Deucher
  23 */
  24
  25#include <linux/delay.h>
  26#include <linux/firmware.h>
  27#include <linux/module.h>
  28
  29#include "amdgpu.h"
  30#include "amdgpu_ucode.h"
  31#include "amdgpu_trace.h"
  32#include "vi.h"
  33#include "vid.h"
  34
  35#include "oss/oss_3_0_d.h"
  36#include "oss/oss_3_0_sh_mask.h"
  37
  38#include "gmc/gmc_8_1_d.h"
  39#include "gmc/gmc_8_1_sh_mask.h"
  40
  41#include "gca/gfx_8_0_d.h"
  42#include "gca/gfx_8_0_enum.h"
  43#include "gca/gfx_8_0_sh_mask.h"
  44
  45#include "bif/bif_5_0_d.h"
  46#include "bif/bif_5_0_sh_mask.h"
  47
  48#include "tonga_sdma_pkt_open.h"
  49
  50#include "ivsrcid/ivsrcid_vislands30.h"
  51
  52static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
  53static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
  54static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  55static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
  56
  57MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
  58MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
  59MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
  60MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
  61MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
  62MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
  63MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
  64MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
  65MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
  66MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
  67MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
  68MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
  69MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
  70MODULE_FIRMWARE("amdgpu/vegam_sdma.bin");
  71MODULE_FIRMWARE("amdgpu/vegam_sdma1.bin");
  72
  73
  74static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  75{
  76	SDMA0_REGISTER_OFFSET,
  77	SDMA1_REGISTER_OFFSET
  78};
  79
  80static const u32 golden_settings_tonga_a11[] =
  81{
  82	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  83	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  84	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  85	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  86	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  87	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  88	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  89	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  90	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  91	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  92};
  93
  94static const u32 tonga_mgcg_cgcg_init[] =
  95{
  96	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  97	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  98};
  99
 100static const u32 golden_settings_fiji_a10[] =
 101{
 102	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 103	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 104	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 105	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 106	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 107	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 108	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 109	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 110};
 111
 112static const u32 fiji_mgcg_cgcg_init[] =
 113{
 114	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
 115	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
 116};
 117
 118static const u32 golden_settings_polaris11_a11[] =
 119{
 120	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 121	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 122	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 123	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 124	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 125	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 126	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 127	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 128	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 129	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 130};
 131
 132static const u32 golden_settings_polaris10_a11[] =
 133{
 134	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 135	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 136	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 137	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 138	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 139	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 140	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 141	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 142	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 143	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 144};
 145
 146static const u32 cz_golden_settings_a11[] =
 147{
 148	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 149	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 150	mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
 151	mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
 152	mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 153	mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 154	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 155	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 156	mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
 157	mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
 158	mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 159	mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 160};
 161
 162static const u32 cz_mgcg_cgcg_init[] =
 163{
 164	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
 165	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
 166};
 167
 168static const u32 stoney_golden_settings_a11[] =
 169{
 170	mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
 171	mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
 172	mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 173	mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 174};
 175
 176static const u32 stoney_mgcg_cgcg_init[] =
 177{
 178	mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
 179};
 180
 181/*
 182 * sDMA - System DMA
 183 * Starting with CIK, the GPU has new asynchronous
 184 * DMA engines.  These engines are used for compute
 185 * and gfx.  There are two DMA engines (SDMA0, SDMA1)
 186 * and each one supports 1 ring buffer used for gfx
 187 * and 2 queues used for compute.
 188 *
 189 * The programming model is very similar to the CP
 190 * (ring buffer, IBs, etc.), but sDMA has it's own
 191 * packet format that is different from the PM4 format
 192 * used by the CP. sDMA supports copying data, writing
 193 * embedded data, solid fills, and a number of other
 194 * things.  It also has support for tiling/detiling of
 195 * buffers.
 196 */
 197
 198static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
 199{
 200	switch (adev->asic_type) {
 201	case CHIP_FIJI:
 202		amdgpu_device_program_register_sequence(adev,
 203							fiji_mgcg_cgcg_init,
 204							ARRAY_SIZE(fiji_mgcg_cgcg_init));
 205		amdgpu_device_program_register_sequence(adev,
 206							golden_settings_fiji_a10,
 207							ARRAY_SIZE(golden_settings_fiji_a10));
 208		break;
 209	case CHIP_TONGA:
 210		amdgpu_device_program_register_sequence(adev,
 211							tonga_mgcg_cgcg_init,
 212							ARRAY_SIZE(tonga_mgcg_cgcg_init));
 213		amdgpu_device_program_register_sequence(adev,
 214							golden_settings_tonga_a11,
 215							ARRAY_SIZE(golden_settings_tonga_a11));
 216		break;
 217	case CHIP_POLARIS11:
 218	case CHIP_POLARIS12:
 219	case CHIP_VEGAM:
 220		amdgpu_device_program_register_sequence(adev,
 221							golden_settings_polaris11_a11,
 222							ARRAY_SIZE(golden_settings_polaris11_a11));
 223		break;
 224	case CHIP_POLARIS10:
 225		amdgpu_device_program_register_sequence(adev,
 226							golden_settings_polaris10_a11,
 227							ARRAY_SIZE(golden_settings_polaris10_a11));
 228		break;
 229	case CHIP_CARRIZO:
 230		amdgpu_device_program_register_sequence(adev,
 231							cz_mgcg_cgcg_init,
 232							ARRAY_SIZE(cz_mgcg_cgcg_init));
 233		amdgpu_device_program_register_sequence(adev,
 234							cz_golden_settings_a11,
 235							ARRAY_SIZE(cz_golden_settings_a11));
 236		break;
 237	case CHIP_STONEY:
 238		amdgpu_device_program_register_sequence(adev,
 239							stoney_mgcg_cgcg_init,
 240							ARRAY_SIZE(stoney_mgcg_cgcg_init));
 241		amdgpu_device_program_register_sequence(adev,
 242							stoney_golden_settings_a11,
 243							ARRAY_SIZE(stoney_golden_settings_a11));
 244		break;
 245	default:
 246		break;
 247	}
 248}
 249
 250static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
 251{
 252	int i;
 253
 254	for (i = 0; i < adev->sdma.num_instances; i++)
 255		amdgpu_ucode_release(&adev->sdma.instance[i].fw);
 
 256}
 257
 258/**
 259 * sdma_v3_0_init_microcode - load ucode images from disk
 260 *
 261 * @adev: amdgpu_device pointer
 262 *
 263 * Use the firmware interface to load the ucode images into
 264 * the driver (not loaded into hw).
 265 * Returns 0 on success, error on failure.
 266 */
 267static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
 268{
 269	const char *chip_name;
 
 270	int err = 0, i;
 271	struct amdgpu_firmware_info *info = NULL;
 272	const struct common_firmware_header *header = NULL;
 273	const struct sdma_firmware_header_v1_0 *hdr;
 274
 275	DRM_DEBUG("\n");
 276
 277	switch (adev->asic_type) {
 278	case CHIP_TONGA:
 279		chip_name = "tonga";
 280		break;
 281	case CHIP_FIJI:
 282		chip_name = "fiji";
 283		break;
 284	case CHIP_POLARIS10:
 285		chip_name = "polaris10";
 286		break;
 287	case CHIP_POLARIS11:
 288		chip_name = "polaris11";
 289		break;
 
 
 
 290	case CHIP_POLARIS12:
 291		chip_name = "polaris12";
 292		break;
 293	case CHIP_VEGAM:
 294		chip_name = "vegam";
 295		break;
 296	case CHIP_CARRIZO:
 297		chip_name = "carrizo";
 298		break;
 299	case CHIP_STONEY:
 300		chip_name = "stoney";
 301		break;
 302	default: BUG();
 303	}
 304
 305	for (i = 0; i < adev->sdma.num_instances; i++) {
 306		if (i == 0)
 307			err = amdgpu_ucode_request(adev, &adev->sdma.instance[i].fw,
 308						   "amdgpu/%s_sdma.bin", chip_name);
 309		else
 310			err = amdgpu_ucode_request(adev, &adev->sdma.instance[i].fw,
 311						   "amdgpu/%s_sdma1.bin", chip_name);
 
 
 
 312		if (err)
 313			goto out;
 314		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
 315		adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
 316		adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
 317		if (adev->sdma.instance[i].feature_version >= 20)
 318			adev->sdma.instance[i].burst_nop = true;
 319
 320		info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
 321		info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
 322		info->fw = adev->sdma.instance[i].fw;
 323		header = (const struct common_firmware_header *)info->fw->data;
 324		adev->firmware.fw_size +=
 325			ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
 326
 
 327	}
 328out:
 329	if (err) {
 330		pr_err("sdma_v3_0: Failed to load firmware \"%s_sdma%s.bin\"\n",
 331		       chip_name, i == 0 ? "" : "1");
 332		for (i = 0; i < adev->sdma.num_instances; i++)
 333			amdgpu_ucode_release(&adev->sdma.instance[i].fw);
 
 
 
 334	}
 335	return err;
 336}
 337
 338/**
 339 * sdma_v3_0_ring_get_rptr - get the current read pointer
 340 *
 341 * @ring: amdgpu ring pointer
 342 *
 343 * Get the current rptr from the hardware (VI+).
 344 */
 345static uint64_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
 346{
 347	/* XXX check if swapping is necessary on BE */
 348	return *ring->rptr_cpu_addr >> 2;
 349}
 350
 351/**
 352 * sdma_v3_0_ring_get_wptr - get the current write pointer
 353 *
 354 * @ring: amdgpu ring pointer
 355 *
 356 * Get the current wptr from the hardware (VI+).
 357 */
 358static uint64_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
 359{
 360	struct amdgpu_device *adev = ring->adev;
 361	u32 wptr;
 362
 363	if (ring->use_doorbell || ring->use_pollmem) {
 364		/* XXX check if swapping is necessary on BE */
 365		wptr = *ring->wptr_cpu_addr >> 2;
 366	} else {
 367		wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) >> 2;
 
 
 368	}
 369
 370	return wptr;
 371}
 372
 373/**
 374 * sdma_v3_0_ring_set_wptr - commit the write pointer
 375 *
 376 * @ring: amdgpu ring pointer
 377 *
 378 * Write the wptr back to the hardware (VI+).
 379 */
 380static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
 381{
 382	struct amdgpu_device *adev = ring->adev;
 383
 384	if (ring->use_doorbell) {
 385		u32 *wb = (u32 *)ring->wptr_cpu_addr;
 386		/* XXX check if swapping is necessary on BE */
 387		WRITE_ONCE(*wb, ring->wptr << 2);
 388		WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
 389	} else if (ring->use_pollmem) {
 390		u32 *wb = (u32 *)ring->wptr_cpu_addr;
 391
 392		WRITE_ONCE(*wb, ring->wptr << 2);
 393	} else {
 394		WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me], ring->wptr << 2);
 
 
 395	}
 396}
 397
 398static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
 399{
 400	struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
 401	int i;
 402
 403	for (i = 0; i < count; i++)
 404		if (sdma && sdma->burst_nop && (i == 0))
 405			amdgpu_ring_write(ring, ring->funcs->nop |
 406				SDMA_PKT_NOP_HEADER_COUNT(count - 1));
 407		else
 408			amdgpu_ring_write(ring, ring->funcs->nop);
 409}
 410
 411/**
 412 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
 413 *
 414 * @ring: amdgpu ring pointer
 415 * @job: job to retrieve vmid from
 416 * @ib: IB object to schedule
 417 * @flags: unused
 418 *
 419 * Schedule an IB in the DMA ring (VI).
 420 */
 421static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
 422				   struct amdgpu_job *job,
 423				   struct amdgpu_ib *ib,
 424				   uint32_t flags)
 425{
 426	unsigned vmid = AMDGPU_JOB_GET_VMID(job);
 427
 428	/* IB packet must end on a 8 DW boundary */
 429	sdma_v3_0_ring_insert_nop(ring, (2 - lower_32_bits(ring->wptr)) & 7);
 430
 431	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
 432			  SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
 433	/* base must be 32 byte aligned */
 434	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
 435	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
 436	amdgpu_ring_write(ring, ib->length_dw);
 437	amdgpu_ring_write(ring, 0);
 438	amdgpu_ring_write(ring, 0);
 439
 440}
 441
 442/**
 443 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
 444 *
 445 * @ring: amdgpu ring pointer
 446 *
 447 * Emit an hdp flush packet on the requested DMA ring.
 448 */
 449static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
 450{
 451	u32 ref_and_mask = 0;
 452
 453	if (ring->me == 0)
 454		ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
 455	else
 456		ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
 457
 458	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
 459			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
 460			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
 461	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
 462	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
 463	amdgpu_ring_write(ring, ref_and_mask); /* reference */
 464	amdgpu_ring_write(ring, ref_and_mask); /* mask */
 465	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
 466			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
 467}
 468
 
 
 
 
 
 
 
 
 469/**
 470 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
 471 *
 472 * @ring: amdgpu ring pointer
 473 * @addr: address
 474 * @seq: sequence number
 475 * @flags: fence related flags
 476 *
 477 * Add a DMA fence packet to the ring to write
 478 * the fence seq number and DMA trap packet to generate
 479 * an interrupt if needed (VI).
 480 */
 481static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
 482				      unsigned flags)
 483{
 484	bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
 485	/* write the fence */
 486	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
 487	amdgpu_ring_write(ring, lower_32_bits(addr));
 488	amdgpu_ring_write(ring, upper_32_bits(addr));
 489	amdgpu_ring_write(ring, lower_32_bits(seq));
 490
 491	/* optionally write high bits as well */
 492	if (write64bit) {
 493		addr += 4;
 494		amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
 495		amdgpu_ring_write(ring, lower_32_bits(addr));
 496		amdgpu_ring_write(ring, upper_32_bits(addr));
 497		amdgpu_ring_write(ring, upper_32_bits(seq));
 498	}
 499
 500	/* generate an interrupt */
 501	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
 502	amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
 503}
 504
 505/**
 506 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
 507 *
 508 * @adev: amdgpu_device pointer
 509 *
 510 * Stop the gfx async dma ring buffers (VI).
 511 */
 512static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
 513{
 
 
 514	u32 rb_cntl, ib_cntl;
 515	int i;
 516
 
 
 
 
 517	for (i = 0; i < adev->sdma.num_instances; i++) {
 518		rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
 519		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
 520		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 521		ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
 522		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
 523		WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
 524	}
 
 
 525}
 526
 527/**
 528 * sdma_v3_0_rlc_stop - stop the compute async dma engines
 529 *
 530 * @adev: amdgpu_device pointer
 531 *
 532 * Stop the compute async dma queues (VI).
 533 */
 534static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
 535{
 536	/* XXX todo */
 537}
 538
 539/**
 540 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
 541 *
 542 * @adev: amdgpu_device pointer
 543 * @enable: enable/disable the DMA MEs context switch.
 544 *
 545 * Halt or unhalt the async dma engines context switch (VI).
 546 */
 547static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
 548{
 549	u32 f32_cntl, phase_quantum = 0;
 550	int i;
 551
 552	if (amdgpu_sdma_phase_quantum) {
 553		unsigned value = amdgpu_sdma_phase_quantum;
 554		unsigned unit = 0;
 555
 556		while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
 557				SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
 558			value = (value + 1) >> 1;
 559			unit++;
 560		}
 561		if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
 562			    SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
 563			value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
 564				 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
 565			unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
 566				SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
 567			WARN_ONCE(1,
 568			"clamping sdma_phase_quantum to %uK clock cycles\n",
 569				  value << unit);
 570		}
 571		phase_quantum =
 572			value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
 573			unit  << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
 574	}
 575
 576	for (i = 0; i < adev->sdma.num_instances; i++) {
 577		f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
 578		if (enable) {
 579			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 580					AUTO_CTXSW_ENABLE, 1);
 581			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 582					ATC_L1_ENABLE, 1);
 583			if (amdgpu_sdma_phase_quantum) {
 584				WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
 585				       phase_quantum);
 586				WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
 587				       phase_quantum);
 588			}
 589		} else {
 590			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 591					AUTO_CTXSW_ENABLE, 0);
 592			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 593					ATC_L1_ENABLE, 1);
 594		}
 595
 596		WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
 597	}
 598}
 599
 600/**
 601 * sdma_v3_0_enable - stop the async dma engines
 602 *
 603 * @adev: amdgpu_device pointer
 604 * @enable: enable/disable the DMA MEs.
 605 *
 606 * Halt or unhalt the async dma engines (VI).
 607 */
 608static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
 609{
 610	u32 f32_cntl;
 611	int i;
 612
 613	if (!enable) {
 614		sdma_v3_0_gfx_stop(adev);
 615		sdma_v3_0_rlc_stop(adev);
 616	}
 617
 618	for (i = 0; i < adev->sdma.num_instances; i++) {
 619		f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
 620		if (enable)
 621			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
 622		else
 623			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
 624		WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
 625	}
 626}
 627
 628/**
 629 * sdma_v3_0_gfx_resume - setup and start the async dma engines
 630 *
 631 * @adev: amdgpu_device pointer
 632 *
 633 * Set up the gfx DMA ring buffers and enable them (VI).
 634 * Returns 0 for success, error for failure.
 635 */
 636static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
 637{
 638	struct amdgpu_ring *ring;
 639	u32 rb_cntl, ib_cntl, wptr_poll_cntl;
 640	u32 rb_bufsz;
 
 641	u32 doorbell;
 642	u64 wptr_gpu_addr;
 643	int i, j, r;
 644
 645	for (i = 0; i < adev->sdma.num_instances; i++) {
 646		ring = &adev->sdma.instance[i].ring;
 647		amdgpu_ring_clear_ring(ring);
 648
 649		mutex_lock(&adev->srbm_mutex);
 650		for (j = 0; j < 16; j++) {
 651			vi_srbm_select(adev, 0, 0, 0, j);
 652			/* SDMA GFX */
 653			WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
 654			WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
 655		}
 656		vi_srbm_select(adev, 0, 0, 0, 0);
 657		mutex_unlock(&adev->srbm_mutex);
 658
 659		WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
 660		       adev->gfx.config.gb_addr_config & 0x70);
 661
 662		WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
 663
 664		/* Set ring buffer size in dwords */
 665		rb_bufsz = order_base_2(ring->ring_size / 4);
 666		rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
 667		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
 668#ifdef __BIG_ENDIAN
 669		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
 670		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
 671					RPTR_WRITEBACK_SWAP_ENABLE, 1);
 672#endif
 673		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 674
 675		/* Initialize the ring buffer's read and write pointers */
 676		ring->wptr = 0;
 677		WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
 678		sdma_v3_0_ring_set_wptr(ring);
 679		WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
 680		WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
 681
 682		/* set the wb address whether it's enabled or not */
 683		WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
 684		       upper_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFF);
 685		WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
 686		       lower_32_bits(ring->rptr_gpu_addr) & 0xFFFFFFFC);
 687
 688		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
 689
 690		WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
 691		WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
 692
 
 
 
 693		doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
 694
 695		if (ring->use_doorbell) {
 696			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
 697						 OFFSET, ring->doorbell_index);
 698			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
 699		} else {
 700			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
 701		}
 702		WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
 703
 704		/* setup the wptr shadow polling */
 705		wptr_gpu_addr = ring->wptr_gpu_addr;
 706
 707		WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO + sdma_offsets[i],
 708		       lower_32_bits(wptr_gpu_addr));
 709		WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI + sdma_offsets[i],
 710		       upper_32_bits(wptr_gpu_addr));
 711		wptr_poll_cntl = RREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i]);
 712		if (ring->use_pollmem) {
 713			/*wptr polling is not enough fast, directly clean the wptr register */
 714			WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
 715			wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
 716						       SDMA0_GFX_RB_WPTR_POLL_CNTL,
 717						       ENABLE, 1);
 718		} else {
 719			wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
 720						       SDMA0_GFX_RB_WPTR_POLL_CNTL,
 721						       ENABLE, 0);
 722		}
 723		WREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i], wptr_poll_cntl);
 724
 725		/* enable DMA RB */
 726		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
 727		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 728
 729		ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
 730		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
 731#ifdef __BIG_ENDIAN
 732		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
 733#endif
 734		/* enable DMA IBs */
 735		WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
 
 
 736	}
 737
 738	/* unhalt the MEs */
 739	sdma_v3_0_enable(adev, true);
 740	/* enable sdma ring preemption */
 741	sdma_v3_0_ctx_switch_enable(adev, true);
 742
 743	for (i = 0; i < adev->sdma.num_instances; i++) {
 744		ring = &adev->sdma.instance[i].ring;
 745		r = amdgpu_ring_test_helper(ring);
 746		if (r)
 
 747			return r;
 
 
 
 
 748	}
 749
 750	return 0;
 751}
 752
 753/**
 754 * sdma_v3_0_rlc_resume - setup and start the async dma engines
 755 *
 756 * @adev: amdgpu_device pointer
 757 *
 758 * Set up the compute DMA queues and enable them (VI).
 759 * Returns 0 for success, error for failure.
 760 */
 761static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
 762{
 763	/* XXX todo */
 764	return 0;
 765}
 766
 767/**
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 768 * sdma_v3_0_start - setup and start the async dma engines
 769 *
 770 * @adev: amdgpu_device pointer
 771 *
 772 * Set up the DMA engines and enable them (VI).
 773 * Returns 0 for success, error for failure.
 774 */
 775static int sdma_v3_0_start(struct amdgpu_device *adev)
 776{
 777	int r;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 778
 779	/* disable sdma engine before programing it */
 780	sdma_v3_0_ctx_switch_enable(adev, false);
 781	sdma_v3_0_enable(adev, false);
 782
 783	/* start the gfx rings and rlc compute queues */
 784	r = sdma_v3_0_gfx_resume(adev);
 785	if (r)
 786		return r;
 787	r = sdma_v3_0_rlc_resume(adev);
 788	if (r)
 789		return r;
 790
 791	return 0;
 792}
 793
 794/**
 795 * sdma_v3_0_ring_test_ring - simple async dma engine test
 796 *
 797 * @ring: amdgpu_ring structure holding ring information
 798 *
 799 * Test the DMA engine by writing using it to write an
 800 * value to memory. (VI).
 801 * Returns 0 for success, error for failure.
 802 */
 803static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
 804{
 805	struct amdgpu_device *adev = ring->adev;
 806	unsigned i;
 807	unsigned index;
 808	int r;
 809	u32 tmp;
 810	u64 gpu_addr;
 811
 812	r = amdgpu_device_wb_get(adev, &index);
 813	if (r)
 
 814		return r;
 
 815
 816	gpu_addr = adev->wb.gpu_addr + (index * 4);
 817	tmp = 0xCAFEDEAD;
 818	adev->wb.wb[index] = cpu_to_le32(tmp);
 819
 820	r = amdgpu_ring_alloc(ring, 5);
 821	if (r)
 822		goto error_free_wb;
 
 
 
 823
 824	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 825			  SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
 826	amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
 827	amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
 828	amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
 829	amdgpu_ring_write(ring, 0xDEADBEEF);
 830	amdgpu_ring_commit(ring);
 831
 832	for (i = 0; i < adev->usec_timeout; i++) {
 833		tmp = le32_to_cpu(adev->wb.wb[index]);
 834		if (tmp == 0xDEADBEEF)
 835			break;
 836		udelay(1);
 837	}
 838
 839	if (i >= adev->usec_timeout)
 840		r = -ETIMEDOUT;
 
 
 
 
 
 
 841
 842error_free_wb:
 843	amdgpu_device_wb_free(adev, index);
 844	return r;
 845}
 846
 847/**
 848 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
 849 *
 850 * @ring: amdgpu_ring structure holding ring information
 851 * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT
 852 *
 853 * Test a simple IB in the DMA ring (VI).
 854 * Returns 0 on success, error on failure.
 855 */
 856static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
 857{
 858	struct amdgpu_device *adev = ring->adev;
 859	struct amdgpu_ib ib;
 860	struct dma_fence *f = NULL;
 861	unsigned index;
 862	u32 tmp = 0;
 863	u64 gpu_addr;
 864	long r;
 865
 866	r = amdgpu_device_wb_get(adev, &index);
 867	if (r)
 
 868		return r;
 
 869
 870	gpu_addr = adev->wb.gpu_addr + (index * 4);
 871	tmp = 0xCAFEDEAD;
 872	adev->wb.wb[index] = cpu_to_le32(tmp);
 873	memset(&ib, 0, sizeof(ib));
 874	r = amdgpu_ib_get(adev, NULL, 256,
 875					AMDGPU_IB_POOL_DIRECT, &ib);
 876	if (r)
 877		goto err0;
 
 878
 879	ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 880		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
 881	ib.ptr[1] = lower_32_bits(gpu_addr);
 882	ib.ptr[2] = upper_32_bits(gpu_addr);
 883	ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
 884	ib.ptr[4] = 0xDEADBEEF;
 885	ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 886	ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 887	ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 888	ib.length_dw = 8;
 889
 890	r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
 891	if (r)
 892		goto err1;
 893
 894	r = dma_fence_wait_timeout(f, false, timeout);
 895	if (r == 0) {
 
 896		r = -ETIMEDOUT;
 897		goto err1;
 898	} else if (r < 0) {
 
 899		goto err1;
 900	}
 901	tmp = le32_to_cpu(adev->wb.wb[index]);
 902	if (tmp == 0xDEADBEEF)
 
 903		r = 0;
 904	else
 
 905		r = -EINVAL;
 
 906err1:
 907	amdgpu_ib_free(adev, &ib, NULL);
 908	dma_fence_put(f);
 909err0:
 910	amdgpu_device_wb_free(adev, index);
 911	return r;
 912}
 913
 914/**
 915 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
 916 *
 917 * @ib: indirect buffer to fill with commands
 918 * @pe: addr of the page entry
 919 * @src: src addr to copy from
 920 * @count: number of page entries to update
 921 *
 922 * Update PTEs by copying them from the GART using sDMA (CIK).
 923 */
 924static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
 925				  uint64_t pe, uint64_t src,
 926				  unsigned count)
 927{
 928	unsigned bytes = count * 8;
 929
 930	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
 931		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
 932	ib->ptr[ib->length_dw++] = bytes;
 933	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
 934	ib->ptr[ib->length_dw++] = lower_32_bits(src);
 935	ib->ptr[ib->length_dw++] = upper_32_bits(src);
 936	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
 937	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
 938}
 939
 940/**
 941 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
 942 *
 943 * @ib: indirect buffer to fill with commands
 944 * @pe: addr of the page entry
 945 * @value: dst addr to write into pe
 946 * @count: number of page entries to update
 947 * @incr: increase next addr by incr bytes
 948 *
 949 * Update PTEs by writing them manually using sDMA (CIK).
 950 */
 951static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
 952				   uint64_t value, unsigned count,
 953				   uint32_t incr)
 954{
 955	unsigned ndw = count * 2;
 956
 957	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 958		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
 959	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
 960	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
 961	ib->ptr[ib->length_dw++] = ndw;
 962	for (; ndw > 0; ndw -= 2) {
 963		ib->ptr[ib->length_dw++] = lower_32_bits(value);
 964		ib->ptr[ib->length_dw++] = upper_32_bits(value);
 965		value += incr;
 966	}
 967}
 968
 969/**
 970 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
 971 *
 972 * @ib: indirect buffer to fill with commands
 973 * @pe: addr of the page entry
 974 * @addr: dst addr to write into pe
 975 * @count: number of page entries to update
 976 * @incr: increase next addr by incr bytes
 977 * @flags: access flags
 978 *
 979 * Update the page tables using sDMA (CIK).
 980 */
 981static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
 982				     uint64_t addr, unsigned count,
 983				     uint32_t incr, uint64_t flags)
 984{
 985	/* for physically contiguous pages (vram) */
 986	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
 987	ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
 988	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
 989	ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
 990	ib->ptr[ib->length_dw++] = upper_32_bits(flags);
 991	ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
 992	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
 993	ib->ptr[ib->length_dw++] = incr; /* increment size */
 994	ib->ptr[ib->length_dw++] = 0;
 995	ib->ptr[ib->length_dw++] = count; /* number of entries */
 996}
 997
 998/**
 999 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
1000 *
1001 * @ring: amdgpu_ring structure holding ring information
1002 * @ib: indirect buffer to fill with padding
1003 *
1004 */
1005static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
1006{
1007	struct amdgpu_sdma_instance *sdma = amdgpu_sdma_get_instance_from_ring(ring);
1008	u32 pad_count;
1009	int i;
1010
1011	pad_count = (-ib->length_dw) & 7;
1012	for (i = 0; i < pad_count; i++)
1013		if (sdma && sdma->burst_nop && (i == 0))
1014			ib->ptr[ib->length_dw++] =
1015				SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1016				SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1017		else
1018			ib->ptr[ib->length_dw++] =
1019				SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
1020}
1021
1022/**
1023 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
1024 *
1025 * @ring: amdgpu_ring pointer
1026 *
1027 * Make sure all previous operations are completed (CIK).
1028 */
1029static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1030{
1031	uint32_t seq = ring->fence_drv.sync_seq;
1032	uint64_t addr = ring->fence_drv.gpu_addr;
1033
1034	/* wait for idle */
1035	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1036			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1037			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1038			  SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1039	amdgpu_ring_write(ring, addr & 0xfffffffc);
1040	amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1041	amdgpu_ring_write(ring, seq); /* reference */
1042	amdgpu_ring_write(ring, 0xffffffff); /* mask */
1043	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1044			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
1045}
1046
1047/**
1048 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1049 *
1050 * @ring: amdgpu_ring pointer
1051 * @vmid: vmid number to use
1052 * @pd_addr: address
1053 *
1054 * Update the page table base and flush the VM TLB
1055 * using sDMA (VI).
1056 */
1057static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1058					 unsigned vmid, uint64_t pd_addr)
1059{
1060	amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
 
 
 
 
 
 
 
 
 
 
 
 
 
1061
1062	/* wait for flush */
1063	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1064			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1065			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1066	amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1067	amdgpu_ring_write(ring, 0);
1068	amdgpu_ring_write(ring, 0); /* reference */
1069	amdgpu_ring_write(ring, 0); /* mask */
1070	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1071			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1072}
1073
1074static void sdma_v3_0_ring_emit_wreg(struct amdgpu_ring *ring,
1075				     uint32_t reg, uint32_t val)
1076{
1077	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1078			  SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1079	amdgpu_ring_write(ring, reg);
1080	amdgpu_ring_write(ring, val);
1081}
1082
1083static int sdma_v3_0_early_init(struct amdgpu_ip_block *ip_block)
1084{
1085	struct amdgpu_device *adev = ip_block->adev;
1086	int r;
1087
1088	switch (adev->asic_type) {
1089	case CHIP_STONEY:
1090		adev->sdma.num_instances = 1;
1091		break;
1092	default:
1093		adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1094		break;
1095	}
1096
1097	r = sdma_v3_0_init_microcode(adev);
1098	if (r)
1099		return r;
1100
1101	sdma_v3_0_set_ring_funcs(adev);
1102	sdma_v3_0_set_buffer_funcs(adev);
1103	sdma_v3_0_set_vm_pte_funcs(adev);
1104	sdma_v3_0_set_irq_funcs(adev);
1105
1106	return 0;
1107}
1108
1109static int sdma_v3_0_sw_init(struct amdgpu_ip_block *ip_block)
1110{
1111	struct amdgpu_ring *ring;
1112	int r, i;
1113	struct amdgpu_device *adev = ip_block->adev;
1114
1115	/* SDMA trap event */
1116	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_TRAP,
1117			      &adev->sdma.trap_irq);
1118	if (r)
1119		return r;
1120
1121	/* SDMA Privileged inst */
1122	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 241,
1123			      &adev->sdma.illegal_inst_irq);
1124	if (r)
1125		return r;
1126
1127	/* SDMA Privileged inst */
1128	r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE,
1129			      &adev->sdma.illegal_inst_irq);
1130	if (r)
1131		return r;
1132
 
 
 
 
 
 
1133	for (i = 0; i < adev->sdma.num_instances; i++) {
1134		ring = &adev->sdma.instance[i].ring;
1135		ring->ring_obj = NULL;
1136		if (!amdgpu_sriov_vf(adev)) {
1137			ring->use_doorbell = true;
1138			ring->doorbell_index = adev->doorbell_index.sdma_engine[i];
1139		} else {
1140			ring->use_pollmem = true;
1141		}
1142
1143		sprintf(ring->name, "sdma%d", i);
1144		r = amdgpu_ring_init(adev, ring, 1024, &adev->sdma.trap_irq,
1145				     (i == 0) ? AMDGPU_SDMA_IRQ_INSTANCE0 :
1146				     AMDGPU_SDMA_IRQ_INSTANCE1,
1147				     AMDGPU_RING_PRIO_DEFAULT, NULL);
 
1148		if (r)
1149			return r;
1150	}
1151
1152	return r;
1153}
1154
1155static int sdma_v3_0_sw_fini(struct amdgpu_ip_block *ip_block)
1156{
1157	struct amdgpu_device *adev = ip_block->adev;
1158	int i;
1159
1160	for (i = 0; i < adev->sdma.num_instances; i++)
1161		amdgpu_ring_fini(&adev->sdma.instance[i].ring);
1162
1163	sdma_v3_0_free_microcode(adev);
1164	return 0;
1165}
1166
1167static int sdma_v3_0_hw_init(struct amdgpu_ip_block *ip_block)
1168{
1169	int r;
1170	struct amdgpu_device *adev = ip_block->adev;
1171
1172	sdma_v3_0_init_golden_registers(adev);
1173
1174	r = sdma_v3_0_start(adev);
1175	if (r)
1176		return r;
1177
1178	return r;
1179}
1180
1181static int sdma_v3_0_hw_fini(struct amdgpu_ip_block *ip_block)
1182{
1183	struct amdgpu_device *adev = ip_block->adev;
1184
1185	sdma_v3_0_ctx_switch_enable(adev, false);
1186	sdma_v3_0_enable(adev, false);
1187
1188	return 0;
1189}
1190
1191static int sdma_v3_0_suspend(struct amdgpu_ip_block *ip_block)
1192{
1193	return sdma_v3_0_hw_fini(ip_block);
 
 
1194}
1195
1196static int sdma_v3_0_resume(struct amdgpu_ip_block *ip_block)
1197{
1198	return sdma_v3_0_hw_init(ip_block);
 
 
1199}
1200
1201static bool sdma_v3_0_is_idle(void *handle)
1202{
1203	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1204	u32 tmp = RREG32(mmSRBM_STATUS2);
1205
1206	if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1207		   SRBM_STATUS2__SDMA1_BUSY_MASK))
1208	    return false;
1209
1210	return true;
1211}
1212
1213static int sdma_v3_0_wait_for_idle(struct amdgpu_ip_block *ip_block)
1214{
1215	unsigned i;
1216	u32 tmp;
1217	struct amdgpu_device *adev = ip_block->adev;
1218
1219	for (i = 0; i < adev->usec_timeout; i++) {
1220		tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1221				SRBM_STATUS2__SDMA1_BUSY_MASK);
1222
1223		if (!tmp)
1224			return 0;
1225		udelay(1);
1226	}
1227	return -ETIMEDOUT;
1228}
1229
1230static bool sdma_v3_0_check_soft_reset(struct amdgpu_ip_block *ip_block)
1231{
1232	struct amdgpu_device *adev = ip_block->adev;
1233	u32 srbm_soft_reset = 0;
1234	u32 tmp = RREG32(mmSRBM_STATUS2);
1235
1236	if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1237	    (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
1238		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1239		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1240	}
1241
1242	if (srbm_soft_reset) {
1243		adev->sdma.srbm_soft_reset = srbm_soft_reset;
1244		return true;
1245	} else {
1246		adev->sdma.srbm_soft_reset = 0;
1247		return false;
1248	}
1249}
1250
1251static int sdma_v3_0_pre_soft_reset(struct amdgpu_ip_block *ip_block)
1252{
1253	struct amdgpu_device *adev = ip_block->adev;
1254	u32 srbm_soft_reset = 0;
1255
1256	if (!adev->sdma.srbm_soft_reset)
1257		return 0;
1258
1259	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1260
1261	if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1262	    REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1263		sdma_v3_0_ctx_switch_enable(adev, false);
1264		sdma_v3_0_enable(adev, false);
1265	}
1266
1267	return 0;
1268}
1269
1270static int sdma_v3_0_post_soft_reset(struct amdgpu_ip_block *ip_block)
1271{
1272	struct amdgpu_device *adev = ip_block->adev;
1273	u32 srbm_soft_reset = 0;
1274
1275	if (!adev->sdma.srbm_soft_reset)
1276		return 0;
1277
1278	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1279
1280	if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1281	    REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1282		sdma_v3_0_gfx_resume(adev);
1283		sdma_v3_0_rlc_resume(adev);
1284	}
1285
1286	return 0;
1287}
1288
1289static int sdma_v3_0_soft_reset(struct amdgpu_ip_block *ip_block)
1290{
1291	struct amdgpu_device *adev = ip_block->adev;
1292	u32 srbm_soft_reset = 0;
1293	u32 tmp;
1294
1295	if (!adev->sdma.srbm_soft_reset)
1296		return 0;
1297
1298	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1299
1300	if (srbm_soft_reset) {
1301		tmp = RREG32(mmSRBM_SOFT_RESET);
1302		tmp |= srbm_soft_reset;
1303		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1304		WREG32(mmSRBM_SOFT_RESET, tmp);
1305		tmp = RREG32(mmSRBM_SOFT_RESET);
1306
1307		udelay(50);
1308
1309		tmp &= ~srbm_soft_reset;
1310		WREG32(mmSRBM_SOFT_RESET, tmp);
1311		tmp = RREG32(mmSRBM_SOFT_RESET);
1312
1313		/* Wait a little for things to settle down */
1314		udelay(50);
1315	}
1316
1317	return 0;
1318}
1319
1320static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1321					struct amdgpu_irq_src *source,
1322					unsigned type,
1323					enum amdgpu_interrupt_state state)
1324{
1325	u32 sdma_cntl;
1326
1327	switch (type) {
1328	case AMDGPU_SDMA_IRQ_INSTANCE0:
1329		switch (state) {
1330		case AMDGPU_IRQ_STATE_DISABLE:
1331			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1332			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1333			WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1334			break;
1335		case AMDGPU_IRQ_STATE_ENABLE:
1336			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1337			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1338			WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1339			break;
1340		default:
1341			break;
1342		}
1343		break;
1344	case AMDGPU_SDMA_IRQ_INSTANCE1:
1345		switch (state) {
1346		case AMDGPU_IRQ_STATE_DISABLE:
1347			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1348			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1349			WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1350			break;
1351		case AMDGPU_IRQ_STATE_ENABLE:
1352			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1353			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1354			WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1355			break;
1356		default:
1357			break;
1358		}
1359		break;
1360	default:
1361		break;
1362	}
1363	return 0;
1364}
1365
1366static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1367				      struct amdgpu_irq_src *source,
1368				      struct amdgpu_iv_entry *entry)
1369{
1370	u8 instance_id, queue_id;
1371
1372	instance_id = (entry->ring_id & 0x3) >> 0;
1373	queue_id = (entry->ring_id & 0xc) >> 2;
1374	DRM_DEBUG("IH: SDMA trap\n");
1375	switch (instance_id) {
1376	case 0:
1377		switch (queue_id) {
1378		case 0:
1379			amdgpu_fence_process(&adev->sdma.instance[0].ring);
1380			break;
1381		case 1:
1382			/* XXX compute */
1383			break;
1384		case 2:
1385			/* XXX compute */
1386			break;
1387		}
1388		break;
1389	case 1:
1390		switch (queue_id) {
1391		case 0:
1392			amdgpu_fence_process(&adev->sdma.instance[1].ring);
1393			break;
1394		case 1:
1395			/* XXX compute */
1396			break;
1397		case 2:
1398			/* XXX compute */
1399			break;
1400		}
1401		break;
1402	}
1403	return 0;
1404}
1405
1406static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1407					      struct amdgpu_irq_src *source,
1408					      struct amdgpu_iv_entry *entry)
1409{
1410	u8 instance_id, queue_id;
1411
1412	DRM_ERROR("Illegal instruction in SDMA command stream\n");
1413	instance_id = (entry->ring_id & 0x3) >> 0;
1414	queue_id = (entry->ring_id & 0xc) >> 2;
1415
1416	if (instance_id <= 1 && queue_id == 0)
1417		drm_sched_fault(&adev->sdma.instance[instance_id].ring.sched);
1418	return 0;
1419}
1420
1421static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
1422		struct amdgpu_device *adev,
1423		bool enable)
1424{
1425	uint32_t temp, data;
1426	int i;
1427
1428	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
1429		for (i = 0; i < adev->sdma.num_instances; i++) {
1430			temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1431			data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1432				  SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1433				  SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1434				  SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1435				  SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1436				  SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1437				  SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1438				  SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1439			if (data != temp)
1440				WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1441		}
1442	} else {
1443		for (i = 0; i < adev->sdma.num_instances; i++) {
1444			temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1445			data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1446				SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1447				SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1448				SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1449				SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1450				SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1451				SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1452				SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1453
1454			if (data != temp)
1455				WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1456		}
1457	}
1458}
1459
1460static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
1461		struct amdgpu_device *adev,
1462		bool enable)
1463{
1464	uint32_t temp, data;
1465	int i;
1466
1467	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
1468		for (i = 0; i < adev->sdma.num_instances; i++) {
1469			temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1470			data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1471
1472			if (temp != data)
1473				WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1474		}
1475	} else {
1476		for (i = 0; i < adev->sdma.num_instances; i++) {
1477			temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1478			data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1479
1480			if (temp != data)
1481				WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1482		}
1483	}
1484}
1485
1486static int sdma_v3_0_set_clockgating_state(void *handle,
1487					  enum amd_clockgating_state state)
1488{
1489	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1490
1491	if (amdgpu_sriov_vf(adev))
1492		return 0;
1493
1494	switch (adev->asic_type) {
1495	case CHIP_FIJI:
1496	case CHIP_CARRIZO:
1497	case CHIP_STONEY:
1498		sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
1499				state == AMD_CG_STATE_GATE);
1500		sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
1501				state == AMD_CG_STATE_GATE);
1502		break;
1503	default:
1504		break;
1505	}
1506	return 0;
1507}
1508
1509static int sdma_v3_0_set_powergating_state(void *handle,
1510					  enum amd_powergating_state state)
1511{
1512	return 0;
1513}
1514
1515static void sdma_v3_0_get_clockgating_state(void *handle, u64 *flags)
1516{
1517	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1518	int data;
1519
1520	if (amdgpu_sriov_vf(adev))
1521		*flags = 0;
1522
1523	/* AMD_CG_SUPPORT_SDMA_MGCG */
1524	data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[0]);
1525	if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK))
1526		*flags |= AMD_CG_SUPPORT_SDMA_MGCG;
1527
1528	/* AMD_CG_SUPPORT_SDMA_LS */
1529	data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[0]);
1530	if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
1531		*flags |= AMD_CG_SUPPORT_SDMA_LS;
1532}
1533
1534static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
1535	.name = "sdma_v3_0",
1536	.early_init = sdma_v3_0_early_init,
 
1537	.sw_init = sdma_v3_0_sw_init,
1538	.sw_fini = sdma_v3_0_sw_fini,
1539	.hw_init = sdma_v3_0_hw_init,
1540	.hw_fini = sdma_v3_0_hw_fini,
1541	.suspend = sdma_v3_0_suspend,
1542	.resume = sdma_v3_0_resume,
1543	.is_idle = sdma_v3_0_is_idle,
1544	.wait_for_idle = sdma_v3_0_wait_for_idle,
1545	.check_soft_reset = sdma_v3_0_check_soft_reset,
1546	.pre_soft_reset = sdma_v3_0_pre_soft_reset,
1547	.post_soft_reset = sdma_v3_0_post_soft_reset,
1548	.soft_reset = sdma_v3_0_soft_reset,
1549	.set_clockgating_state = sdma_v3_0_set_clockgating_state,
1550	.set_powergating_state = sdma_v3_0_set_powergating_state,
1551	.get_clockgating_state = sdma_v3_0_get_clockgating_state,
1552};
1553
1554static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1555	.type = AMDGPU_RING_TYPE_SDMA,
1556	.align_mask = 0xf,
1557	.nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
1558	.support_64bit_ptrs = false,
1559	.secure_submission_supported = true,
1560	.get_rptr = sdma_v3_0_ring_get_rptr,
1561	.get_wptr = sdma_v3_0_ring_get_wptr,
1562	.set_wptr = sdma_v3_0_ring_set_wptr,
1563	.emit_frame_size =
1564		6 + /* sdma_v3_0_ring_emit_hdp_flush */
1565		3 + /* hdp invalidate */
1566		6 + /* sdma_v3_0_ring_emit_pipeline_sync */
1567		VI_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* sdma_v3_0_ring_emit_vm_flush */
1568		10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
1569	.emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
1570	.emit_ib = sdma_v3_0_ring_emit_ib,
1571	.emit_fence = sdma_v3_0_ring_emit_fence,
1572	.emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
1573	.emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
1574	.emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
 
1575	.test_ring = sdma_v3_0_ring_test_ring,
1576	.test_ib = sdma_v3_0_ring_test_ib,
1577	.insert_nop = sdma_v3_0_ring_insert_nop,
1578	.pad_ib = sdma_v3_0_ring_pad_ib,
1579	.emit_wreg = sdma_v3_0_ring_emit_wreg,
1580};
1581
1582static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1583{
1584	int i;
1585
1586	for (i = 0; i < adev->sdma.num_instances; i++) {
1587		adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
1588		adev->sdma.instance[i].ring.me = i;
1589	}
1590}
1591
1592static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1593	.set = sdma_v3_0_set_trap_irq_state,
1594	.process = sdma_v3_0_process_trap_irq,
1595};
1596
1597static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1598	.process = sdma_v3_0_process_illegal_inst_irq,
1599};
1600
1601static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1602{
1603	adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1604	adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1605	adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
1606}
1607
1608/**
1609 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1610 *
1611 * @ib: indirect buffer to copy to
1612 * @src_offset: src GPU address
1613 * @dst_offset: dst GPU address
1614 * @byte_count: number of bytes to xfer
1615 * @copy_flags: unused
1616 *
1617 * Copy GPU buffers using the DMA engine (VI).
1618 * Used by the amdgpu ttm implementation to move pages if
1619 * registered as the asic copy callback.
1620 */
1621static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
1622				       uint64_t src_offset,
1623				       uint64_t dst_offset,
1624				       uint32_t byte_count,
1625				       uint32_t copy_flags)
1626{
1627	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1628		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1629	ib->ptr[ib->length_dw++] = byte_count;
1630	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1631	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1632	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1633	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1634	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1635}
1636
1637/**
1638 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1639 *
1640 * @ib: indirect buffer to copy to
1641 * @src_data: value to write to buffer
1642 * @dst_offset: dst GPU address
1643 * @byte_count: number of bytes to xfer
1644 *
1645 * Fill GPU buffers using the DMA engine (VI).
1646 */
1647static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
1648				       uint32_t src_data,
1649				       uint64_t dst_offset,
1650				       uint32_t byte_count)
1651{
1652	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1653	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1654	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1655	ib->ptr[ib->length_dw++] = src_data;
1656	ib->ptr[ib->length_dw++] = byte_count;
1657}
1658
1659static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1660	.copy_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
1661	.copy_num_dw = 7,
1662	.emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1663
1664	.fill_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
1665	.fill_num_dw = 5,
1666	.emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1667};
1668
1669static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1670{
1671	adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
1672	adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
 
 
1673}
1674
1675static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1676	.copy_pte_num_dw = 7,
1677	.copy_pte = sdma_v3_0_vm_copy_pte,
1678
1679	.write_pte = sdma_v3_0_vm_write_pte,
1680	.set_pte_pde = sdma_v3_0_vm_set_pte_pde,
1681};
1682
1683static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1684{
1685	unsigned i;
1686
1687	adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
1688	for (i = 0; i < adev->sdma.num_instances; i++) {
1689		adev->vm_manager.vm_pte_scheds[i] =
1690			 &adev->sdma.instance[i].ring.sched;
 
 
 
1691	}
1692	adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances;
1693}
1694
1695const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
1696{
1697	.type = AMD_IP_BLOCK_TYPE_SDMA,
1698	.major = 3,
1699	.minor = 0,
1700	.rev = 0,
1701	.funcs = &sdma_v3_0_ip_funcs,
1702};
1703
1704const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
1705{
1706	.type = AMD_IP_BLOCK_TYPE_SDMA,
1707	.major = 3,
1708	.minor = 1,
1709	.rev = 0,
1710	.funcs = &sdma_v3_0_ip_funcs,
1711};
v4.10.11
   1/*
   2 * Copyright 2014 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 * Authors: Alex Deucher
  23 */
 
 
  24#include <linux/firmware.h>
  25#include <drm/drmP.h>
 
  26#include "amdgpu.h"
  27#include "amdgpu_ucode.h"
  28#include "amdgpu_trace.h"
  29#include "vi.h"
  30#include "vid.h"
  31
  32#include "oss/oss_3_0_d.h"
  33#include "oss/oss_3_0_sh_mask.h"
  34
  35#include "gmc/gmc_8_1_d.h"
  36#include "gmc/gmc_8_1_sh_mask.h"
  37
  38#include "gca/gfx_8_0_d.h"
  39#include "gca/gfx_8_0_enum.h"
  40#include "gca/gfx_8_0_sh_mask.h"
  41
  42#include "bif/bif_5_0_d.h"
  43#include "bif/bif_5_0_sh_mask.h"
  44
  45#include "tonga_sdma_pkt_open.h"
  46
 
 
  47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
  48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
  49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
  51
  52MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
  53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
  54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
  55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
  56MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
  57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
  58MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
  59MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
  60MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
  61MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
  62MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
  63MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
  64MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
 
 
  65
  66
  67static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  68{
  69	SDMA0_REGISTER_OFFSET,
  70	SDMA1_REGISTER_OFFSET
  71};
  72
  73static const u32 golden_settings_tonga_a11[] =
  74{
  75	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  76	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  77	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  78	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  79	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  80	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  81	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  82	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  83	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  84	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  85};
  86
  87static const u32 tonga_mgcg_cgcg_init[] =
  88{
  89	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  90	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  91};
  92
  93static const u32 golden_settings_fiji_a10[] =
  94{
  95	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  96	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
  97	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
  98	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
  99	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 100	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 101	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 102	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 103};
 104
 105static const u32 fiji_mgcg_cgcg_init[] =
 106{
 107	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
 108	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
 109};
 110
 111static const u32 golden_settings_polaris11_a11[] =
 112{
 113	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 114	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 115	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 116	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 117	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 118	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 119	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 120	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 121	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 122	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 123};
 124
 125static const u32 golden_settings_polaris10_a11[] =
 126{
 127	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 128	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 129	mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 130	mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 131	mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 132	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 133	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 134	mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
 135	mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
 136	mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
 137};
 138
 139static const u32 cz_golden_settings_a11[] =
 140{
 141	mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
 142	mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
 143	mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
 144	mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
 145	mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 146	mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 147	mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
 148	mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
 149	mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
 150	mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
 151	mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 152	mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 153};
 154
 155static const u32 cz_mgcg_cgcg_init[] =
 156{
 157	mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
 158	mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
 159};
 160
 161static const u32 stoney_golden_settings_a11[] =
 162{
 163	mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
 164	mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
 165	mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
 166	mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
 167};
 168
 169static const u32 stoney_mgcg_cgcg_init[] =
 170{
 171	mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
 172};
 173
 174/*
 175 * sDMA - System DMA
 176 * Starting with CIK, the GPU has new asynchronous
 177 * DMA engines.  These engines are used for compute
 178 * and gfx.  There are two DMA engines (SDMA0, SDMA1)
 179 * and each one supports 1 ring buffer used for gfx
 180 * and 2 queues used for compute.
 181 *
 182 * The programming model is very similar to the CP
 183 * (ring buffer, IBs, etc.), but sDMA has it's own
 184 * packet format that is different from the PM4 format
 185 * used by the CP. sDMA supports copying data, writing
 186 * embedded data, solid fills, and a number of other
 187 * things.  It also has support for tiling/detiling of
 188 * buffers.
 189 */
 190
 191static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
 192{
 193	switch (adev->asic_type) {
 194	case CHIP_FIJI:
 195		amdgpu_program_register_sequence(adev,
 196						 fiji_mgcg_cgcg_init,
 197						 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
 198		amdgpu_program_register_sequence(adev,
 199						 golden_settings_fiji_a10,
 200						 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
 201		break;
 202	case CHIP_TONGA:
 203		amdgpu_program_register_sequence(adev,
 204						 tonga_mgcg_cgcg_init,
 205						 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
 206		amdgpu_program_register_sequence(adev,
 207						 golden_settings_tonga_a11,
 208						 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
 209		break;
 210	case CHIP_POLARIS11:
 211	case CHIP_POLARIS12:
 212		amdgpu_program_register_sequence(adev,
 213						 golden_settings_polaris11_a11,
 214						 (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
 
 215		break;
 216	case CHIP_POLARIS10:
 217		amdgpu_program_register_sequence(adev,
 218						 golden_settings_polaris10_a11,
 219						 (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
 220		break;
 221	case CHIP_CARRIZO:
 222		amdgpu_program_register_sequence(adev,
 223						 cz_mgcg_cgcg_init,
 224						 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
 225		amdgpu_program_register_sequence(adev,
 226						 cz_golden_settings_a11,
 227						 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
 228		break;
 229	case CHIP_STONEY:
 230		amdgpu_program_register_sequence(adev,
 231						 stoney_mgcg_cgcg_init,
 232						 (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
 233		amdgpu_program_register_sequence(adev,
 234						 stoney_golden_settings_a11,
 235						 (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
 236		break;
 237	default:
 238		break;
 239	}
 240}
 241
 242static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
 243{
 244	int i;
 245	for (i = 0; i < adev->sdma.num_instances; i++) {
 246		release_firmware(adev->sdma.instance[i].fw);
 247		adev->sdma.instance[i].fw = NULL;
 248	}
 249}
 250
 251/**
 252 * sdma_v3_0_init_microcode - load ucode images from disk
 253 *
 254 * @adev: amdgpu_device pointer
 255 *
 256 * Use the firmware interface to load the ucode images into
 257 * the driver (not loaded into hw).
 258 * Returns 0 on success, error on failure.
 259 */
 260static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
 261{
 262	const char *chip_name;
 263	char fw_name[30];
 264	int err = 0, i;
 265	struct amdgpu_firmware_info *info = NULL;
 266	const struct common_firmware_header *header = NULL;
 267	const struct sdma_firmware_header_v1_0 *hdr;
 268
 269	DRM_DEBUG("\n");
 270
 271	switch (adev->asic_type) {
 272	case CHIP_TONGA:
 273		chip_name = "tonga";
 274		break;
 275	case CHIP_FIJI:
 276		chip_name = "fiji";
 277		break;
 
 
 
 278	case CHIP_POLARIS11:
 279		chip_name = "polaris11";
 280		break;
 281	case CHIP_POLARIS10:
 282		chip_name = "polaris10";
 283		break;
 284	case CHIP_POLARIS12:
 285		chip_name = "polaris12";
 286		break;
 
 
 
 287	case CHIP_CARRIZO:
 288		chip_name = "carrizo";
 289		break;
 290	case CHIP_STONEY:
 291		chip_name = "stoney";
 292		break;
 293	default: BUG();
 294	}
 295
 296	for (i = 0; i < adev->sdma.num_instances; i++) {
 297		if (i == 0)
 298			snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
 
 299		else
 300			snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
 301		err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
 302		if (err)
 303			goto out;
 304		err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
 305		if (err)
 306			goto out;
 307		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
 308		adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
 309		adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
 310		if (adev->sdma.instance[i].feature_version >= 20)
 311			adev->sdma.instance[i].burst_nop = true;
 312
 313		if (adev->firmware.smu_load) {
 314			info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
 315			info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
 316			info->fw = adev->sdma.instance[i].fw;
 317			header = (const struct common_firmware_header *)info->fw->data;
 318			adev->firmware.fw_size +=
 319				ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
 320		}
 321	}
 322out:
 323	if (err) {
 324		printk(KERN_ERR
 325		       "sdma_v3_0: Failed to load firmware \"%s\"\n",
 326		       fw_name);
 327		for (i = 0; i < adev->sdma.num_instances; i++) {
 328			release_firmware(adev->sdma.instance[i].fw);
 329			adev->sdma.instance[i].fw = NULL;
 330		}
 331	}
 332	return err;
 333}
 334
 335/**
 336 * sdma_v3_0_ring_get_rptr - get the current read pointer
 337 *
 338 * @ring: amdgpu ring pointer
 339 *
 340 * Get the current rptr from the hardware (VI+).
 341 */
 342static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
 343{
 344	/* XXX check if swapping is necessary on BE */
 345	return ring->adev->wb.wb[ring->rptr_offs] >> 2;
 346}
 347
 348/**
 349 * sdma_v3_0_ring_get_wptr - get the current write pointer
 350 *
 351 * @ring: amdgpu ring pointer
 352 *
 353 * Get the current wptr from the hardware (VI+).
 354 */
 355static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
 356{
 357	struct amdgpu_device *adev = ring->adev;
 358	u32 wptr;
 359
 360	if (ring->use_doorbell) {
 361		/* XXX check if swapping is necessary on BE */
 362		wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
 363	} else {
 364		int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
 365
 366		wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
 367	}
 368
 369	return wptr;
 370}
 371
 372/**
 373 * sdma_v3_0_ring_set_wptr - commit the write pointer
 374 *
 375 * @ring: amdgpu ring pointer
 376 *
 377 * Write the wptr back to the hardware (VI+).
 378 */
 379static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
 380{
 381	struct amdgpu_device *adev = ring->adev;
 382
 383	if (ring->use_doorbell) {
 
 384		/* XXX check if swapping is necessary on BE */
 385		adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
 386		WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
 
 
 
 
 387	} else {
 388		int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
 389
 390		WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
 391	}
 392}
 393
 394static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
 395{
 396	struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
 397	int i;
 398
 399	for (i = 0; i < count; i++)
 400		if (sdma && sdma->burst_nop && (i == 0))
 401			amdgpu_ring_write(ring, ring->funcs->nop |
 402				SDMA_PKT_NOP_HEADER_COUNT(count - 1));
 403		else
 404			amdgpu_ring_write(ring, ring->funcs->nop);
 405}
 406
 407/**
 408 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
 409 *
 410 * @ring: amdgpu ring pointer
 
 411 * @ib: IB object to schedule
 
 412 *
 413 * Schedule an IB in the DMA ring (VI).
 414 */
 415static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
 
 416				   struct amdgpu_ib *ib,
 417				   unsigned vm_id, bool ctx_switch)
 418{
 419	u32 vmid = vm_id & 0xf;
 420
 421	/* IB packet must end on a 8 DW boundary */
 422	sdma_v3_0_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
 423
 424	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
 425			  SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
 426	/* base must be 32 byte aligned */
 427	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
 428	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
 429	amdgpu_ring_write(ring, ib->length_dw);
 430	amdgpu_ring_write(ring, 0);
 431	amdgpu_ring_write(ring, 0);
 432
 433}
 434
 435/**
 436 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
 437 *
 438 * @ring: amdgpu ring pointer
 439 *
 440 * Emit an hdp flush packet on the requested DMA ring.
 441 */
 442static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
 443{
 444	u32 ref_and_mask = 0;
 445
 446	if (ring == &ring->adev->sdma.instance[0].ring)
 447		ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
 448	else
 449		ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
 450
 451	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
 452			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
 453			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
 454	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
 455	amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
 456	amdgpu_ring_write(ring, ref_and_mask); /* reference */
 457	amdgpu_ring_write(ring, ref_and_mask); /* mask */
 458	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
 459			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
 460}
 461
 462static void sdma_v3_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
 463{
 464	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
 465			  SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
 466	amdgpu_ring_write(ring, mmHDP_DEBUG0);
 467	amdgpu_ring_write(ring, 1);
 468}
 469
 470/**
 471 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
 472 *
 473 * @ring: amdgpu ring pointer
 474 * @fence: amdgpu fence object
 
 
 475 *
 476 * Add a DMA fence packet to the ring to write
 477 * the fence seq number and DMA trap packet to generate
 478 * an interrupt if needed (VI).
 479 */
 480static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
 481				      unsigned flags)
 482{
 483	bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
 484	/* write the fence */
 485	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
 486	amdgpu_ring_write(ring, lower_32_bits(addr));
 487	amdgpu_ring_write(ring, upper_32_bits(addr));
 488	amdgpu_ring_write(ring, lower_32_bits(seq));
 489
 490	/* optionally write high bits as well */
 491	if (write64bit) {
 492		addr += 4;
 493		amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
 494		amdgpu_ring_write(ring, lower_32_bits(addr));
 495		amdgpu_ring_write(ring, upper_32_bits(addr));
 496		amdgpu_ring_write(ring, upper_32_bits(seq));
 497	}
 498
 499	/* generate an interrupt */
 500	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
 501	amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
 502}
 503
 504/**
 505 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
 506 *
 507 * @adev: amdgpu_device pointer
 508 *
 509 * Stop the gfx async dma ring buffers (VI).
 510 */
 511static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
 512{
 513	struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
 514	struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
 515	u32 rb_cntl, ib_cntl;
 516	int i;
 517
 518	if ((adev->mman.buffer_funcs_ring == sdma0) ||
 519	    (adev->mman.buffer_funcs_ring == sdma1))
 520		amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
 521
 522	for (i = 0; i < adev->sdma.num_instances; i++) {
 523		rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
 524		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
 525		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 526		ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
 527		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
 528		WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
 529	}
 530	sdma0->ready = false;
 531	sdma1->ready = false;
 532}
 533
 534/**
 535 * sdma_v3_0_rlc_stop - stop the compute async dma engines
 536 *
 537 * @adev: amdgpu_device pointer
 538 *
 539 * Stop the compute async dma queues (VI).
 540 */
 541static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
 542{
 543	/* XXX todo */
 544}
 545
 546/**
 547 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
 548 *
 549 * @adev: amdgpu_device pointer
 550 * @enable: enable/disable the DMA MEs context switch.
 551 *
 552 * Halt or unhalt the async dma engines context switch (VI).
 553 */
 554static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
 555{
 556	u32 f32_cntl;
 557	int i;
 558
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 559	for (i = 0; i < adev->sdma.num_instances; i++) {
 560		f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
 561		if (enable)
 562			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 563					AUTO_CTXSW_ENABLE, 1);
 564		else
 
 
 
 
 
 
 
 
 565			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
 566					AUTO_CTXSW_ENABLE, 0);
 
 
 
 
 567		WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
 568	}
 569}
 570
 571/**
 572 * sdma_v3_0_enable - stop the async dma engines
 573 *
 574 * @adev: amdgpu_device pointer
 575 * @enable: enable/disable the DMA MEs.
 576 *
 577 * Halt or unhalt the async dma engines (VI).
 578 */
 579static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
 580{
 581	u32 f32_cntl;
 582	int i;
 583
 584	if (!enable) {
 585		sdma_v3_0_gfx_stop(adev);
 586		sdma_v3_0_rlc_stop(adev);
 587	}
 588
 589	for (i = 0; i < adev->sdma.num_instances; i++) {
 590		f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
 591		if (enable)
 592			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
 593		else
 594			f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
 595		WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
 596	}
 597}
 598
 599/**
 600 * sdma_v3_0_gfx_resume - setup and start the async dma engines
 601 *
 602 * @adev: amdgpu_device pointer
 603 *
 604 * Set up the gfx DMA ring buffers and enable them (VI).
 605 * Returns 0 for success, error for failure.
 606 */
 607static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
 608{
 609	struct amdgpu_ring *ring;
 610	u32 rb_cntl, ib_cntl;
 611	u32 rb_bufsz;
 612	u32 wb_offset;
 613	u32 doorbell;
 
 614	int i, j, r;
 615
 616	for (i = 0; i < adev->sdma.num_instances; i++) {
 617		ring = &adev->sdma.instance[i].ring;
 618		wb_offset = (ring->rptr_offs * 4);
 619
 620		mutex_lock(&adev->srbm_mutex);
 621		for (j = 0; j < 16; j++) {
 622			vi_srbm_select(adev, 0, 0, 0, j);
 623			/* SDMA GFX */
 624			WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
 625			WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
 626		}
 627		vi_srbm_select(adev, 0, 0, 0, 0);
 628		mutex_unlock(&adev->srbm_mutex);
 629
 630		WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
 631		       adev->gfx.config.gb_addr_config & 0x70);
 632
 633		WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
 634
 635		/* Set ring buffer size in dwords */
 636		rb_bufsz = order_base_2(ring->ring_size / 4);
 637		rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
 638		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
 639#ifdef __BIG_ENDIAN
 640		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
 641		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
 642					RPTR_WRITEBACK_SWAP_ENABLE, 1);
 643#endif
 644		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 645
 646		/* Initialize the ring buffer's read and write pointers */
 
 647		WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
 648		WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
 649		WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
 650		WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
 651
 652		/* set the wb address whether it's enabled or not */
 653		WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
 654		       upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
 655		WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
 656		       lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
 657
 658		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
 659
 660		WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
 661		WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
 662
 663		ring->wptr = 0;
 664		WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
 665
 666		doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
 667
 668		if (ring->use_doorbell) {
 669			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
 670						 OFFSET, ring->doorbell_index);
 671			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
 672		} else {
 673			doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
 674		}
 675		WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
 676
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 677		/* enable DMA RB */
 678		rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
 679		WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
 680
 681		ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
 682		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
 683#ifdef __BIG_ENDIAN
 684		ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
 685#endif
 686		/* enable DMA IBs */
 687		WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
 688
 689		ring->ready = true;
 690	}
 691
 692	/* unhalt the MEs */
 693	sdma_v3_0_enable(adev, true);
 694	/* enable sdma ring preemption */
 695	sdma_v3_0_ctx_switch_enable(adev, true);
 696
 697	for (i = 0; i < adev->sdma.num_instances; i++) {
 698		ring = &adev->sdma.instance[i].ring;
 699		r = amdgpu_ring_test_ring(ring);
 700		if (r) {
 701			ring->ready = false;
 702			return r;
 703		}
 704
 705		if (adev->mman.buffer_funcs_ring == ring)
 706			amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
 707	}
 708
 709	return 0;
 710}
 711
 712/**
 713 * sdma_v3_0_rlc_resume - setup and start the async dma engines
 714 *
 715 * @adev: amdgpu_device pointer
 716 *
 717 * Set up the compute DMA queues and enable them (VI).
 718 * Returns 0 for success, error for failure.
 719 */
 720static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
 721{
 722	/* XXX todo */
 723	return 0;
 724}
 725
 726/**
 727 * sdma_v3_0_load_microcode - load the sDMA ME ucode
 728 *
 729 * @adev: amdgpu_device pointer
 730 *
 731 * Loads the sDMA0/1 ucode.
 732 * Returns 0 for success, -EINVAL if the ucode is not available.
 733 */
 734static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
 735{
 736	const struct sdma_firmware_header_v1_0 *hdr;
 737	const __le32 *fw_data;
 738	u32 fw_size;
 739	int i, j;
 740
 741	/* halt the MEs */
 742	sdma_v3_0_enable(adev, false);
 743
 744	for (i = 0; i < adev->sdma.num_instances; i++) {
 745		if (!adev->sdma.instance[i].fw)
 746			return -EINVAL;
 747		hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
 748		amdgpu_ucode_print_sdma_hdr(&hdr->header);
 749		fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
 750		fw_data = (const __le32 *)
 751			(adev->sdma.instance[i].fw->data +
 752				le32_to_cpu(hdr->header.ucode_array_offset_bytes));
 753		WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
 754		for (j = 0; j < fw_size; j++)
 755			WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
 756		WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
 757	}
 758
 759	return 0;
 760}
 761
 762/**
 763 * sdma_v3_0_start - setup and start the async dma engines
 764 *
 765 * @adev: amdgpu_device pointer
 766 *
 767 * Set up the DMA engines and enable them (VI).
 768 * Returns 0 for success, error for failure.
 769 */
 770static int sdma_v3_0_start(struct amdgpu_device *adev)
 771{
 772	int r, i;
 773
 774	if (!adev->pp_enabled) {
 775		if (!adev->firmware.smu_load) {
 776			r = sdma_v3_0_load_microcode(adev);
 777			if (r)
 778				return r;
 779		} else {
 780			for (i = 0; i < adev->sdma.num_instances; i++) {
 781				r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
 782										 (i == 0) ?
 783										 AMDGPU_UCODE_ID_SDMA0 :
 784										 AMDGPU_UCODE_ID_SDMA1);
 785				if (r)
 786					return -EINVAL;
 787			}
 788		}
 789	}
 790
 791	/* disble sdma engine before programing it */
 792	sdma_v3_0_ctx_switch_enable(adev, false);
 793	sdma_v3_0_enable(adev, false);
 794
 795	/* start the gfx rings and rlc compute queues */
 796	r = sdma_v3_0_gfx_resume(adev);
 797	if (r)
 798		return r;
 799	r = sdma_v3_0_rlc_resume(adev);
 800	if (r)
 801		return r;
 802
 803	return 0;
 804}
 805
 806/**
 807 * sdma_v3_0_ring_test_ring - simple async dma engine test
 808 *
 809 * @ring: amdgpu_ring structure holding ring information
 810 *
 811 * Test the DMA engine by writing using it to write an
 812 * value to memory. (VI).
 813 * Returns 0 for success, error for failure.
 814 */
 815static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
 816{
 817	struct amdgpu_device *adev = ring->adev;
 818	unsigned i;
 819	unsigned index;
 820	int r;
 821	u32 tmp;
 822	u64 gpu_addr;
 823
 824	r = amdgpu_wb_get(adev, &index);
 825	if (r) {
 826		dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
 827		return r;
 828	}
 829
 830	gpu_addr = adev->wb.gpu_addr + (index * 4);
 831	tmp = 0xCAFEDEAD;
 832	adev->wb.wb[index] = cpu_to_le32(tmp);
 833
 834	r = amdgpu_ring_alloc(ring, 5);
 835	if (r) {
 836		DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
 837		amdgpu_wb_free(adev, index);
 838		return r;
 839	}
 840
 841	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 842			  SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
 843	amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
 844	amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
 845	amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
 846	amdgpu_ring_write(ring, 0xDEADBEEF);
 847	amdgpu_ring_commit(ring);
 848
 849	for (i = 0; i < adev->usec_timeout; i++) {
 850		tmp = le32_to_cpu(adev->wb.wb[index]);
 851		if (tmp == 0xDEADBEEF)
 852			break;
 853		DRM_UDELAY(1);
 854	}
 855
 856	if (i < adev->usec_timeout) {
 857		DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
 858	} else {
 859		DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
 860			  ring->idx, tmp);
 861		r = -EINVAL;
 862	}
 863	amdgpu_wb_free(adev, index);
 864
 
 
 865	return r;
 866}
 867
 868/**
 869 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
 870 *
 871 * @ring: amdgpu_ring structure holding ring information
 
 872 *
 873 * Test a simple IB in the DMA ring (VI).
 874 * Returns 0 on success, error on failure.
 875 */
 876static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
 877{
 878	struct amdgpu_device *adev = ring->adev;
 879	struct amdgpu_ib ib;
 880	struct dma_fence *f = NULL;
 881	unsigned index;
 882	u32 tmp = 0;
 883	u64 gpu_addr;
 884	long r;
 885
 886	r = amdgpu_wb_get(adev, &index);
 887	if (r) {
 888		dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
 889		return r;
 890	}
 891
 892	gpu_addr = adev->wb.gpu_addr + (index * 4);
 893	tmp = 0xCAFEDEAD;
 894	adev->wb.wb[index] = cpu_to_le32(tmp);
 895	memset(&ib, 0, sizeof(ib));
 896	r = amdgpu_ib_get(adev, NULL, 256, &ib);
 897	if (r) {
 898		DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
 899		goto err0;
 900	}
 901
 902	ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 903		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
 904	ib.ptr[1] = lower_32_bits(gpu_addr);
 905	ib.ptr[2] = upper_32_bits(gpu_addr);
 906	ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
 907	ib.ptr[4] = 0xDEADBEEF;
 908	ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 909	ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 910	ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
 911	ib.length_dw = 8;
 912
 913	r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
 914	if (r)
 915		goto err1;
 916
 917	r = dma_fence_wait_timeout(f, false, timeout);
 918	if (r == 0) {
 919		DRM_ERROR("amdgpu: IB test timed out\n");
 920		r = -ETIMEDOUT;
 921		goto err1;
 922	} else if (r < 0) {
 923		DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
 924		goto err1;
 925	}
 926	tmp = le32_to_cpu(adev->wb.wb[index]);
 927	if (tmp == 0xDEADBEEF) {
 928		DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
 929		r = 0;
 930	} else {
 931		DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
 932		r = -EINVAL;
 933	}
 934err1:
 935	amdgpu_ib_free(adev, &ib, NULL);
 936	dma_fence_put(f);
 937err0:
 938	amdgpu_wb_free(adev, index);
 939	return r;
 940}
 941
 942/**
 943 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
 944 *
 945 * @ib: indirect buffer to fill with commands
 946 * @pe: addr of the page entry
 947 * @src: src addr to copy from
 948 * @count: number of page entries to update
 949 *
 950 * Update PTEs by copying them from the GART using sDMA (CIK).
 951 */
 952static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
 953				  uint64_t pe, uint64_t src,
 954				  unsigned count)
 955{
 956	unsigned bytes = count * 8;
 957
 958	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
 959		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
 960	ib->ptr[ib->length_dw++] = bytes;
 961	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
 962	ib->ptr[ib->length_dw++] = lower_32_bits(src);
 963	ib->ptr[ib->length_dw++] = upper_32_bits(src);
 964	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
 965	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
 966}
 967
 968/**
 969 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
 970 *
 971 * @ib: indirect buffer to fill with commands
 972 * @pe: addr of the page entry
 973 * @value: dst addr to write into pe
 974 * @count: number of page entries to update
 975 * @incr: increase next addr by incr bytes
 976 *
 977 * Update PTEs by writing them manually using sDMA (CIK).
 978 */
 979static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
 980				   uint64_t value, unsigned count,
 981				   uint32_t incr)
 982{
 983	unsigned ndw = count * 2;
 984
 985	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
 986		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
 987	ib->ptr[ib->length_dw++] = lower_32_bits(pe);
 988	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
 989	ib->ptr[ib->length_dw++] = ndw;
 990	for (; ndw > 0; ndw -= 2) {
 991		ib->ptr[ib->length_dw++] = lower_32_bits(value);
 992		ib->ptr[ib->length_dw++] = upper_32_bits(value);
 993		value += incr;
 994	}
 995}
 996
 997/**
 998 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
 999 *
1000 * @ib: indirect buffer to fill with commands
1001 * @pe: addr of the page entry
1002 * @addr: dst addr to write into pe
1003 * @count: number of page entries to update
1004 * @incr: increase next addr by incr bytes
1005 * @flags: access flags
1006 *
1007 * Update the page tables using sDMA (CIK).
1008 */
1009static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
1010				     uint64_t addr, unsigned count,
1011				     uint32_t incr, uint32_t flags)
1012{
1013	/* for physically contiguous pages (vram) */
1014	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
1015	ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1016	ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1017	ib->ptr[ib->length_dw++] = flags; /* mask */
1018	ib->ptr[ib->length_dw++] = 0;
1019	ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1020	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1021	ib->ptr[ib->length_dw++] = incr; /* increment size */
1022	ib->ptr[ib->length_dw++] = 0;
1023	ib->ptr[ib->length_dw++] = count; /* number of entries */
1024}
1025
1026/**
1027 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
1028 *
 
1029 * @ib: indirect buffer to fill with padding
1030 *
1031 */
1032static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
1033{
1034	struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
1035	u32 pad_count;
1036	int i;
1037
1038	pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1039	for (i = 0; i < pad_count; i++)
1040		if (sdma && sdma->burst_nop && (i == 0))
1041			ib->ptr[ib->length_dw++] =
1042				SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1043				SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1044		else
1045			ib->ptr[ib->length_dw++] =
1046				SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
1047}
1048
1049/**
1050 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
1051 *
1052 * @ring: amdgpu_ring pointer
1053 *
1054 * Make sure all previous operations are completed (CIK).
1055 */
1056static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
1057{
1058	uint32_t seq = ring->fence_drv.sync_seq;
1059	uint64_t addr = ring->fence_drv.gpu_addr;
1060
1061	/* wait for idle */
1062	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1063			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1064			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1065			  SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1066	amdgpu_ring_write(ring, addr & 0xfffffffc);
1067	amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1068	amdgpu_ring_write(ring, seq); /* reference */
1069	amdgpu_ring_write(ring, 0xfffffff); /* mask */
1070	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1071			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
1072}
1073
1074/**
1075 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1076 *
1077 * @ring: amdgpu_ring pointer
1078 * @vm: amdgpu_vm pointer
 
1079 *
1080 * Update the page table base and flush the VM TLB
1081 * using sDMA (VI).
1082 */
1083static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
1084					 unsigned vm_id, uint64_t pd_addr)
1085{
1086	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1087			  SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1088	if (vm_id < 8) {
1089		amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
1090	} else {
1091		amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
1092	}
1093	amdgpu_ring_write(ring, pd_addr >> 12);
1094
1095	/* flush TLB */
1096	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1097			  SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1098	amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
1099	amdgpu_ring_write(ring, 1 << vm_id);
1100
1101	/* wait for flush */
1102	amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1103			  SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1104			  SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1105	amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1106	amdgpu_ring_write(ring, 0);
1107	amdgpu_ring_write(ring, 0); /* reference */
1108	amdgpu_ring_write(ring, 0); /* mask */
1109	amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1110			  SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1111}
1112
1113static int sdma_v3_0_early_init(void *handle)
 
 
 
 
 
 
 
 
 
1114{
1115	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
 
1116
1117	switch (adev->asic_type) {
1118	case CHIP_STONEY:
1119		adev->sdma.num_instances = 1;
1120		break;
1121	default:
1122		adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1123		break;
1124	}
1125
 
 
 
 
1126	sdma_v3_0_set_ring_funcs(adev);
1127	sdma_v3_0_set_buffer_funcs(adev);
1128	sdma_v3_0_set_vm_pte_funcs(adev);
1129	sdma_v3_0_set_irq_funcs(adev);
1130
1131	return 0;
1132}
1133
1134static int sdma_v3_0_sw_init(void *handle)
1135{
1136	struct amdgpu_ring *ring;
1137	int r, i;
1138	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1139
1140	/* SDMA trap event */
1141	r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
 
1142	if (r)
1143		return r;
1144
1145	/* SDMA Privileged inst */
1146	r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
 
1147	if (r)
1148		return r;
1149
1150	/* SDMA Privileged inst */
1151	r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
 
1152	if (r)
1153		return r;
1154
1155	r = sdma_v3_0_init_microcode(adev);
1156	if (r) {
1157		DRM_ERROR("Failed to load sdma firmware!\n");
1158		return r;
1159	}
1160
1161	for (i = 0; i < adev->sdma.num_instances; i++) {
1162		ring = &adev->sdma.instance[i].ring;
1163		ring->ring_obj = NULL;
1164		ring->use_doorbell = true;
1165		ring->doorbell_index = (i == 0) ?
1166			AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
 
 
 
1167
1168		sprintf(ring->name, "sdma%d", i);
1169		r = amdgpu_ring_init(adev, ring, 1024,
1170				     &adev->sdma.trap_irq,
1171				     (i == 0) ?
1172				     AMDGPU_SDMA_IRQ_TRAP0 :
1173				     AMDGPU_SDMA_IRQ_TRAP1);
1174		if (r)
1175			return r;
1176	}
1177
1178	return r;
1179}
1180
1181static int sdma_v3_0_sw_fini(void *handle)
1182{
1183	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1184	int i;
1185
1186	for (i = 0; i < adev->sdma.num_instances; i++)
1187		amdgpu_ring_fini(&adev->sdma.instance[i].ring);
1188
1189	sdma_v3_0_free_microcode(adev);
1190	return 0;
1191}
1192
1193static int sdma_v3_0_hw_init(void *handle)
1194{
1195	int r;
1196	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1197
1198	sdma_v3_0_init_golden_registers(adev);
1199
1200	r = sdma_v3_0_start(adev);
1201	if (r)
1202		return r;
1203
1204	return r;
1205}
1206
1207static int sdma_v3_0_hw_fini(void *handle)
1208{
1209	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1210
1211	sdma_v3_0_ctx_switch_enable(adev, false);
1212	sdma_v3_0_enable(adev, false);
1213
1214	return 0;
1215}
1216
1217static int sdma_v3_0_suspend(void *handle)
1218{
1219	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1220
1221	return sdma_v3_0_hw_fini(adev);
1222}
1223
1224static int sdma_v3_0_resume(void *handle)
1225{
1226	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1227
1228	return sdma_v3_0_hw_init(adev);
1229}
1230
1231static bool sdma_v3_0_is_idle(void *handle)
1232{
1233	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1234	u32 tmp = RREG32(mmSRBM_STATUS2);
1235
1236	if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1237		   SRBM_STATUS2__SDMA1_BUSY_MASK))
1238	    return false;
1239
1240	return true;
1241}
1242
1243static int sdma_v3_0_wait_for_idle(void *handle)
1244{
1245	unsigned i;
1246	u32 tmp;
1247	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1248
1249	for (i = 0; i < adev->usec_timeout; i++) {
1250		tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1251				SRBM_STATUS2__SDMA1_BUSY_MASK);
1252
1253		if (!tmp)
1254			return 0;
1255		udelay(1);
1256	}
1257	return -ETIMEDOUT;
1258}
1259
1260static bool sdma_v3_0_check_soft_reset(void *handle)
1261{
1262	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1263	u32 srbm_soft_reset = 0;
1264	u32 tmp = RREG32(mmSRBM_STATUS2);
1265
1266	if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1267	    (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
1268		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1269		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1270	}
1271
1272	if (srbm_soft_reset) {
1273		adev->sdma.srbm_soft_reset = srbm_soft_reset;
1274		return true;
1275	} else {
1276		adev->sdma.srbm_soft_reset = 0;
1277		return false;
1278	}
1279}
1280
1281static int sdma_v3_0_pre_soft_reset(void *handle)
1282{
1283	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1284	u32 srbm_soft_reset = 0;
1285
1286	if (!adev->sdma.srbm_soft_reset)
1287		return 0;
1288
1289	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1290
1291	if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1292	    REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1293		sdma_v3_0_ctx_switch_enable(adev, false);
1294		sdma_v3_0_enable(adev, false);
1295	}
1296
1297	return 0;
1298}
1299
1300static int sdma_v3_0_post_soft_reset(void *handle)
1301{
1302	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1303	u32 srbm_soft_reset = 0;
1304
1305	if (!adev->sdma.srbm_soft_reset)
1306		return 0;
1307
1308	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1309
1310	if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1311	    REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1312		sdma_v3_0_gfx_resume(adev);
1313		sdma_v3_0_rlc_resume(adev);
1314	}
1315
1316	return 0;
1317}
1318
1319static int sdma_v3_0_soft_reset(void *handle)
1320{
1321	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1322	u32 srbm_soft_reset = 0;
1323	u32 tmp;
1324
1325	if (!adev->sdma.srbm_soft_reset)
1326		return 0;
1327
1328	srbm_soft_reset = adev->sdma.srbm_soft_reset;
1329
1330	if (srbm_soft_reset) {
1331		tmp = RREG32(mmSRBM_SOFT_RESET);
1332		tmp |= srbm_soft_reset;
1333		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1334		WREG32(mmSRBM_SOFT_RESET, tmp);
1335		tmp = RREG32(mmSRBM_SOFT_RESET);
1336
1337		udelay(50);
1338
1339		tmp &= ~srbm_soft_reset;
1340		WREG32(mmSRBM_SOFT_RESET, tmp);
1341		tmp = RREG32(mmSRBM_SOFT_RESET);
1342
1343		/* Wait a little for things to settle down */
1344		udelay(50);
1345	}
1346
1347	return 0;
1348}
1349
1350static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1351					struct amdgpu_irq_src *source,
1352					unsigned type,
1353					enum amdgpu_interrupt_state state)
1354{
1355	u32 sdma_cntl;
1356
1357	switch (type) {
1358	case AMDGPU_SDMA_IRQ_TRAP0:
1359		switch (state) {
1360		case AMDGPU_IRQ_STATE_DISABLE:
1361			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1362			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1363			WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1364			break;
1365		case AMDGPU_IRQ_STATE_ENABLE:
1366			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1367			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1368			WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1369			break;
1370		default:
1371			break;
1372		}
1373		break;
1374	case AMDGPU_SDMA_IRQ_TRAP1:
1375		switch (state) {
1376		case AMDGPU_IRQ_STATE_DISABLE:
1377			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1378			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1379			WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1380			break;
1381		case AMDGPU_IRQ_STATE_ENABLE:
1382			sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1383			sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1384			WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1385			break;
1386		default:
1387			break;
1388		}
1389		break;
1390	default:
1391		break;
1392	}
1393	return 0;
1394}
1395
1396static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1397				      struct amdgpu_irq_src *source,
1398				      struct amdgpu_iv_entry *entry)
1399{
1400	u8 instance_id, queue_id;
1401
1402	instance_id = (entry->ring_id & 0x3) >> 0;
1403	queue_id = (entry->ring_id & 0xc) >> 2;
1404	DRM_DEBUG("IH: SDMA trap\n");
1405	switch (instance_id) {
1406	case 0:
1407		switch (queue_id) {
1408		case 0:
1409			amdgpu_fence_process(&adev->sdma.instance[0].ring);
1410			break;
1411		case 1:
1412			/* XXX compute */
1413			break;
1414		case 2:
1415			/* XXX compute */
1416			break;
1417		}
1418		break;
1419	case 1:
1420		switch (queue_id) {
1421		case 0:
1422			amdgpu_fence_process(&adev->sdma.instance[1].ring);
1423			break;
1424		case 1:
1425			/* XXX compute */
1426			break;
1427		case 2:
1428			/* XXX compute */
1429			break;
1430		}
1431		break;
1432	}
1433	return 0;
1434}
1435
1436static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1437					      struct amdgpu_irq_src *source,
1438					      struct amdgpu_iv_entry *entry)
1439{
 
 
1440	DRM_ERROR("Illegal instruction in SDMA command stream\n");
1441	schedule_work(&adev->reset_work);
 
 
 
 
1442	return 0;
1443}
1444
1445static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
1446		struct amdgpu_device *adev,
1447		bool enable)
1448{
1449	uint32_t temp, data;
1450	int i;
1451
1452	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
1453		for (i = 0; i < adev->sdma.num_instances; i++) {
1454			temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1455			data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1456				  SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1457				  SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1458				  SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1459				  SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1460				  SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1461				  SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1462				  SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1463			if (data != temp)
1464				WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1465		}
1466	} else {
1467		for (i = 0; i < adev->sdma.num_instances; i++) {
1468			temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1469			data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1470				SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1471				SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1472				SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1473				SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1474				SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1475				SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1476				SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1477
1478			if (data != temp)
1479				WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1480		}
1481	}
1482}
1483
1484static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
1485		struct amdgpu_device *adev,
1486		bool enable)
1487{
1488	uint32_t temp, data;
1489	int i;
1490
1491	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
1492		for (i = 0; i < adev->sdma.num_instances; i++) {
1493			temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1494			data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1495
1496			if (temp != data)
1497				WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1498		}
1499	} else {
1500		for (i = 0; i < adev->sdma.num_instances; i++) {
1501			temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1502			data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
1503
1504			if (temp != data)
1505				WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1506		}
1507	}
1508}
1509
1510static int sdma_v3_0_set_clockgating_state(void *handle,
1511					  enum amd_clockgating_state state)
1512{
1513	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1514
 
 
 
1515	switch (adev->asic_type) {
1516	case CHIP_FIJI:
1517	case CHIP_CARRIZO:
1518	case CHIP_STONEY:
1519		sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
1520				state == AMD_CG_STATE_GATE ? true : false);
1521		sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
1522				state == AMD_CG_STATE_GATE ? true : false);
1523		break;
1524	default:
1525		break;
1526	}
1527	return 0;
1528}
1529
1530static int sdma_v3_0_set_powergating_state(void *handle,
1531					  enum amd_powergating_state state)
1532{
1533	return 0;
1534}
1535
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1536static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
1537	.name = "sdma_v3_0",
1538	.early_init = sdma_v3_0_early_init,
1539	.late_init = NULL,
1540	.sw_init = sdma_v3_0_sw_init,
1541	.sw_fini = sdma_v3_0_sw_fini,
1542	.hw_init = sdma_v3_0_hw_init,
1543	.hw_fini = sdma_v3_0_hw_fini,
1544	.suspend = sdma_v3_0_suspend,
1545	.resume = sdma_v3_0_resume,
1546	.is_idle = sdma_v3_0_is_idle,
1547	.wait_for_idle = sdma_v3_0_wait_for_idle,
1548	.check_soft_reset = sdma_v3_0_check_soft_reset,
1549	.pre_soft_reset = sdma_v3_0_pre_soft_reset,
1550	.post_soft_reset = sdma_v3_0_post_soft_reset,
1551	.soft_reset = sdma_v3_0_soft_reset,
1552	.set_clockgating_state = sdma_v3_0_set_clockgating_state,
1553	.set_powergating_state = sdma_v3_0_set_powergating_state,
 
1554};
1555
1556static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1557	.type = AMDGPU_RING_TYPE_SDMA,
1558	.align_mask = 0xf,
1559	.nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
 
 
1560	.get_rptr = sdma_v3_0_ring_get_rptr,
1561	.get_wptr = sdma_v3_0_ring_get_wptr,
1562	.set_wptr = sdma_v3_0_ring_set_wptr,
1563	.emit_frame_size =
1564		6 + /* sdma_v3_0_ring_emit_hdp_flush */
1565		3 + /* sdma_v3_0_ring_emit_hdp_invalidate */
1566		6 + /* sdma_v3_0_ring_emit_pipeline_sync */
1567		12 + /* sdma_v3_0_ring_emit_vm_flush */
1568		10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
1569	.emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
1570	.emit_ib = sdma_v3_0_ring_emit_ib,
1571	.emit_fence = sdma_v3_0_ring_emit_fence,
1572	.emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
1573	.emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
1574	.emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
1575	.emit_hdp_invalidate = sdma_v3_0_ring_emit_hdp_invalidate,
1576	.test_ring = sdma_v3_0_ring_test_ring,
1577	.test_ib = sdma_v3_0_ring_test_ib,
1578	.insert_nop = sdma_v3_0_ring_insert_nop,
1579	.pad_ib = sdma_v3_0_ring_pad_ib,
 
1580};
1581
1582static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1583{
1584	int i;
1585
1586	for (i = 0; i < adev->sdma.num_instances; i++)
1587		adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
 
 
1588}
1589
1590static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1591	.set = sdma_v3_0_set_trap_irq_state,
1592	.process = sdma_v3_0_process_trap_irq,
1593};
1594
1595static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1596	.process = sdma_v3_0_process_illegal_inst_irq,
1597};
1598
1599static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1600{
1601	adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1602	adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1603	adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
1604}
1605
1606/**
1607 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1608 *
1609 * @ring: amdgpu_ring structure holding ring information
1610 * @src_offset: src GPU address
1611 * @dst_offset: dst GPU address
1612 * @byte_count: number of bytes to xfer
 
1613 *
1614 * Copy GPU buffers using the DMA engine (VI).
1615 * Used by the amdgpu ttm implementation to move pages if
1616 * registered as the asic copy callback.
1617 */
1618static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
1619				       uint64_t src_offset,
1620				       uint64_t dst_offset,
1621				       uint32_t byte_count)
 
1622{
1623	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1624		SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1625	ib->ptr[ib->length_dw++] = byte_count;
1626	ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1627	ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1628	ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1629	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1630	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1631}
1632
1633/**
1634 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1635 *
1636 * @ring: amdgpu_ring structure holding ring information
1637 * @src_data: value to write to buffer
1638 * @dst_offset: dst GPU address
1639 * @byte_count: number of bytes to xfer
1640 *
1641 * Fill GPU buffers using the DMA engine (VI).
1642 */
1643static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
1644				       uint32_t src_data,
1645				       uint64_t dst_offset,
1646				       uint32_t byte_count)
1647{
1648	ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1649	ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1650	ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1651	ib->ptr[ib->length_dw++] = src_data;
1652	ib->ptr[ib->length_dw++] = byte_count;
1653}
1654
1655static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1656	.copy_max_bytes = 0x1fffff,
1657	.copy_num_dw = 7,
1658	.emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1659
1660	.fill_max_bytes = 0x1fffff,
1661	.fill_num_dw = 5,
1662	.emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1663};
1664
1665static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1666{
1667	if (adev->mman.buffer_funcs == NULL) {
1668		adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
1669		adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
1670	}
1671}
1672
1673static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
 
1674	.copy_pte = sdma_v3_0_vm_copy_pte,
 
1675	.write_pte = sdma_v3_0_vm_write_pte,
1676	.set_pte_pde = sdma_v3_0_vm_set_pte_pde,
1677};
1678
1679static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1680{
1681	unsigned i;
1682
1683	if (adev->vm_manager.vm_pte_funcs == NULL) {
1684		adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
1685		for (i = 0; i < adev->sdma.num_instances; i++)
1686			adev->vm_manager.vm_pte_rings[i] =
1687				&adev->sdma.instance[i].ring;
1688
1689		adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
1690	}
 
1691}
1692
1693const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
1694{
1695	.type = AMD_IP_BLOCK_TYPE_SDMA,
1696	.major = 3,
1697	.minor = 0,
1698	.rev = 0,
1699	.funcs = &sdma_v3_0_ip_funcs,
1700};
1701
1702const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
1703{
1704	.type = AMD_IP_BLOCK_TYPE_SDMA,
1705	.major = 3,
1706	.minor = 1,
1707	.rev = 0,
1708	.funcs = &sdma_v3_0_ip_funcs,
1709};