Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (c) 2010 Red Hat Inc.
4 * Author : Dave Airlie <airlied@redhat.com>
5 *
6 * ATPX support for both Intel/ATI
7 */
8#include <linux/vga_switcheroo.h>
9#include <linux/slab.h>
10#include <linux/acpi.h>
11#include <linux/pci.h>
12#include <linux/delay.h>
13
14#include "amdgpu.h"
15#include "amd_acpi.h"
16
17#define AMDGPU_PX_QUIRK_FORCE_ATPX (1 << 0)
18
19struct amdgpu_px_quirk {
20 u32 chip_vendor;
21 u32 chip_device;
22 u32 subsys_vendor;
23 u32 subsys_device;
24 u32 px_quirk_flags;
25};
26
27struct amdgpu_atpx_functions {
28 bool px_params;
29 bool power_cntl;
30 bool disp_mux_cntl;
31 bool i2c_mux_cntl;
32 bool switch_start;
33 bool switch_end;
34 bool disp_connectors_mapping;
35 bool disp_detection_ports;
36};
37
38struct amdgpu_atpx {
39 acpi_handle handle;
40 struct amdgpu_atpx_functions functions;
41 bool is_hybrid;
42 bool dgpu_req_power_for_displays;
43};
44
45static struct amdgpu_atpx_priv {
46 bool atpx_detected;
47 bool bridge_pm_usable;
48 unsigned int quirks;
49 /* handle for device - and atpx */
50 acpi_handle dhandle;
51 acpi_handle other_handle;
52 struct amdgpu_atpx atpx;
53} amdgpu_atpx_priv;
54
55struct atpx_verify_interface {
56 u16 size; /* structure size in bytes (includes size field) */
57 u16 version; /* version */
58 u32 function_bits; /* supported functions bit vector */
59} __packed;
60
61struct atpx_px_params {
62 u16 size; /* structure size in bytes (includes size field) */
63 u32 valid_flags; /* which flags are valid */
64 u32 flags; /* flags */
65} __packed;
66
67struct atpx_power_control {
68 u16 size;
69 u8 dgpu_state;
70} __packed;
71
72struct atpx_mux {
73 u16 size;
74 u16 mux;
75} __packed;
76
77bool amdgpu_has_atpx(void)
78{
79 return amdgpu_atpx_priv.atpx_detected;
80}
81
82bool amdgpu_has_atpx_dgpu_power_cntl(void)
83{
84 return amdgpu_atpx_priv.atpx.functions.power_cntl;
85}
86
87bool amdgpu_is_atpx_hybrid(void)
88{
89 return amdgpu_atpx_priv.atpx.is_hybrid;
90}
91
92/**
93 * amdgpu_atpx_call - call an ATPX method
94 *
95 * @handle: acpi handle
96 * @function: the ATPX function to execute
97 * @params: ATPX function params
98 *
99 * Executes the requested ATPX function (all asics).
100 * Returns a pointer to the acpi output buffer.
101 */
102static union acpi_object *amdgpu_atpx_call(acpi_handle handle, int function,
103 struct acpi_buffer *params)
104{
105 acpi_status status;
106 union acpi_object atpx_arg_elements[2];
107 struct acpi_object_list atpx_arg;
108 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
109
110 atpx_arg.count = 2;
111 atpx_arg.pointer = &atpx_arg_elements[0];
112
113 atpx_arg_elements[0].type = ACPI_TYPE_INTEGER;
114 atpx_arg_elements[0].integer.value = function;
115
116 if (params) {
117 atpx_arg_elements[1].type = ACPI_TYPE_BUFFER;
118 atpx_arg_elements[1].buffer.length = params->length;
119 atpx_arg_elements[1].buffer.pointer = params->pointer;
120 } else {
121 /* We need a second fake parameter */
122 atpx_arg_elements[1].type = ACPI_TYPE_INTEGER;
123 atpx_arg_elements[1].integer.value = 0;
124 }
125
126 status = acpi_evaluate_object(handle, NULL, &atpx_arg, &buffer);
127
128 /* Fail only if calling the method fails and ATPX is supported */
129 if (ACPI_FAILURE(status) && status != AE_NOT_FOUND) {
130 pr_err("failed to evaluate ATPX got %s\n",
131 acpi_format_exception(status));
132 kfree(buffer.pointer);
133 return NULL;
134 }
135
136 return buffer.pointer;
137}
138
139/**
140 * amdgpu_atpx_parse_functions - parse supported functions
141 *
142 * @f: supported functions struct
143 * @mask: supported functions mask from ATPX
144 *
145 * Use the supported functions mask from ATPX function
146 * ATPX_FUNCTION_VERIFY_INTERFACE to determine what functions
147 * are supported (all asics).
148 */
149static void amdgpu_atpx_parse_functions(struct amdgpu_atpx_functions *f, u32 mask)
150{
151 f->px_params = mask & ATPX_GET_PX_PARAMETERS_SUPPORTED;
152 f->power_cntl = mask & ATPX_POWER_CONTROL_SUPPORTED;
153 f->disp_mux_cntl = mask & ATPX_DISPLAY_MUX_CONTROL_SUPPORTED;
154 f->i2c_mux_cntl = mask & ATPX_I2C_MUX_CONTROL_SUPPORTED;
155 f->switch_start = mask & ATPX_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION_SUPPORTED;
156 f->switch_end = mask & ATPX_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION_SUPPORTED;
157 f->disp_connectors_mapping = mask & ATPX_GET_DISPLAY_CONNECTORS_MAPPING_SUPPORTED;
158 f->disp_detection_ports = mask & ATPX_GET_DISPLAY_DETECTION_PORTS_SUPPORTED;
159}
160
161/**
162 * amdgpu_atpx_validate - validate ATPX functions
163 *
164 * @atpx: amdgpu atpx struct
165 *
166 * Validate that required functions are enabled (all asics).
167 * returns 0 on success, error on failure.
168 */
169static int amdgpu_atpx_validate(struct amdgpu_atpx *atpx)
170{
171 u32 valid_bits = 0;
172
173 if (atpx->functions.px_params) {
174 union acpi_object *info;
175 struct atpx_px_params output;
176 size_t size;
177
178 info = amdgpu_atpx_call(atpx->handle, ATPX_FUNCTION_GET_PX_PARAMETERS, NULL);
179 if (!info)
180 return -EIO;
181
182 memset(&output, 0, sizeof(output));
183
184 size = *(u16 *) info->buffer.pointer;
185 if (size < 10) {
186 pr_err("ATPX buffer is too small: %zu\n", size);
187 kfree(info);
188 return -EINVAL;
189 }
190 size = min(sizeof(output), size);
191
192 memcpy(&output, info->buffer.pointer, size);
193
194 valid_bits = output.flags & output.valid_flags;
195
196 kfree(info);
197 }
198
199 /* if separate mux flag is set, mux controls are required */
200 if (valid_bits & ATPX_SEPARATE_MUX_FOR_I2C) {
201 atpx->functions.i2c_mux_cntl = true;
202 atpx->functions.disp_mux_cntl = true;
203 }
204 /* if any outputs are muxed, mux controls are required */
205 if (valid_bits & (ATPX_CRT1_RGB_SIGNAL_MUXED |
206 ATPX_TV_SIGNAL_MUXED |
207 ATPX_DFP_SIGNAL_MUXED))
208 atpx->functions.disp_mux_cntl = true;
209
210
211 /* some bioses set these bits rather than flagging power_cntl as supported */
212 if (valid_bits & (ATPX_DYNAMIC_PX_SUPPORTED |
213 ATPX_DYNAMIC_DGPU_POWER_OFF_SUPPORTED))
214 atpx->functions.power_cntl = true;
215
216 atpx->is_hybrid = false;
217 if (valid_bits & ATPX_MS_HYBRID_GFX_SUPPORTED) {
218 if (amdgpu_atpx_priv.quirks & AMDGPU_PX_QUIRK_FORCE_ATPX) {
219 pr_warn("ATPX Hybrid Graphics, forcing to ATPX\n");
220 atpx->functions.power_cntl = true;
221 atpx->is_hybrid = false;
222 } else {
223 pr_notice("ATPX Hybrid Graphics\n");
224 /*
225 * Disable legacy PM methods only when pcie port PM is usable,
226 * otherwise the device might fail to power off or power on.
227 */
228 atpx->functions.power_cntl = !amdgpu_atpx_priv.bridge_pm_usable;
229 atpx->is_hybrid = true;
230 }
231 }
232
233 atpx->dgpu_req_power_for_displays = false;
234 if (valid_bits & ATPX_DGPU_REQ_POWER_FOR_DISPLAYS)
235 atpx->dgpu_req_power_for_displays = true;
236
237 return 0;
238}
239
240/**
241 * amdgpu_atpx_verify_interface - verify ATPX
242 *
243 * @atpx: amdgpu atpx struct
244 *
245 * Execute the ATPX_FUNCTION_VERIFY_INTERFACE ATPX function
246 * to initialize ATPX and determine what features are supported
247 * (all asics).
248 * returns 0 on success, error on failure.
249 */
250static int amdgpu_atpx_verify_interface(struct amdgpu_atpx *atpx)
251{
252 union acpi_object *info;
253 struct atpx_verify_interface output;
254 size_t size;
255 int err = 0;
256
257 info = amdgpu_atpx_call(atpx->handle, ATPX_FUNCTION_VERIFY_INTERFACE, NULL);
258 if (!info)
259 return -EIO;
260
261 memset(&output, 0, sizeof(output));
262
263 size = *(u16 *) info->buffer.pointer;
264 if (size < 8) {
265 pr_err("ATPX buffer is too small: %zu\n", size);
266 err = -EINVAL;
267 goto out;
268 }
269 size = min(sizeof(output), size);
270
271 memcpy(&output, info->buffer.pointer, size);
272
273 /* TODO: check version? */
274 pr_notice("ATPX version %u, functions 0x%08x\n",
275 output.version, output.function_bits);
276
277 amdgpu_atpx_parse_functions(&atpx->functions, output.function_bits);
278
279out:
280 kfree(info);
281 return err;
282}
283
284/**
285 * amdgpu_atpx_set_discrete_state - power up/down discrete GPU
286 *
287 * @atpx: atpx info struct
288 * @state: discrete GPU state (0 = power down, 1 = power up)
289 *
290 * Execute the ATPX_FUNCTION_POWER_CONTROL ATPX function to
291 * power down/up the discrete GPU (all asics).
292 * Returns 0 on success, error on failure.
293 */
294static int amdgpu_atpx_set_discrete_state(struct amdgpu_atpx *atpx, u8 state)
295{
296 struct acpi_buffer params;
297 union acpi_object *info;
298 struct atpx_power_control input;
299
300 if (atpx->functions.power_cntl) {
301 input.size = 3;
302 input.dgpu_state = state;
303 params.length = input.size;
304 params.pointer = &input;
305 info = amdgpu_atpx_call(atpx->handle,
306 ATPX_FUNCTION_POWER_CONTROL,
307 ¶ms);
308 if (!info)
309 return -EIO;
310 kfree(info);
311
312 /* 200ms delay is required after off */
313 if (state == 0)
314 msleep(200);
315 }
316 return 0;
317}
318
319/**
320 * amdgpu_atpx_switch_disp_mux - switch display mux
321 *
322 * @atpx: atpx info struct
323 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
324 *
325 * Execute the ATPX_FUNCTION_DISPLAY_MUX_CONTROL ATPX function to
326 * switch the display mux between the discrete GPU and integrated GPU
327 * (all asics).
328 * Returns 0 on success, error on failure.
329 */
330static int amdgpu_atpx_switch_disp_mux(struct amdgpu_atpx *atpx, u16 mux_id)
331{
332 struct acpi_buffer params;
333 union acpi_object *info;
334 struct atpx_mux input;
335
336 if (atpx->functions.disp_mux_cntl) {
337 input.size = 4;
338 input.mux = mux_id;
339 params.length = input.size;
340 params.pointer = &input;
341 info = amdgpu_atpx_call(atpx->handle,
342 ATPX_FUNCTION_DISPLAY_MUX_CONTROL,
343 ¶ms);
344 if (!info)
345 return -EIO;
346 kfree(info);
347 }
348 return 0;
349}
350
351/**
352 * amdgpu_atpx_switch_i2c_mux - switch i2c/hpd mux
353 *
354 * @atpx: atpx info struct
355 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
356 *
357 * Execute the ATPX_FUNCTION_I2C_MUX_CONTROL ATPX function to
358 * switch the i2c/hpd mux between the discrete GPU and integrated GPU
359 * (all asics).
360 * Returns 0 on success, error on failure.
361 */
362static int amdgpu_atpx_switch_i2c_mux(struct amdgpu_atpx *atpx, u16 mux_id)
363{
364 struct acpi_buffer params;
365 union acpi_object *info;
366 struct atpx_mux input;
367
368 if (atpx->functions.i2c_mux_cntl) {
369 input.size = 4;
370 input.mux = mux_id;
371 params.length = input.size;
372 params.pointer = &input;
373 info = amdgpu_atpx_call(atpx->handle,
374 ATPX_FUNCTION_I2C_MUX_CONTROL,
375 ¶ms);
376 if (!info)
377 return -EIO;
378 kfree(info);
379 }
380 return 0;
381}
382
383/**
384 * amdgpu_atpx_switch_start - notify the sbios of a GPU switch
385 *
386 * @atpx: atpx info struct
387 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
388 *
389 * Execute the ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION ATPX
390 * function to notify the sbios that a switch between the discrete GPU and
391 * integrated GPU has begun (all asics).
392 * Returns 0 on success, error on failure.
393 */
394static int amdgpu_atpx_switch_start(struct amdgpu_atpx *atpx, u16 mux_id)
395{
396 struct acpi_buffer params;
397 union acpi_object *info;
398 struct atpx_mux input;
399
400 if (atpx->functions.switch_start) {
401 input.size = 4;
402 input.mux = mux_id;
403 params.length = input.size;
404 params.pointer = &input;
405 info = amdgpu_atpx_call(atpx->handle,
406 ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION,
407 ¶ms);
408 if (!info)
409 return -EIO;
410 kfree(info);
411 }
412 return 0;
413}
414
415/**
416 * amdgpu_atpx_switch_end - notify the sbios of a GPU switch
417 *
418 * @atpx: atpx info struct
419 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
420 *
421 * Execute the ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION ATPX
422 * function to notify the sbios that a switch between the discrete GPU and
423 * integrated GPU has ended (all asics).
424 * Returns 0 on success, error on failure.
425 */
426static int amdgpu_atpx_switch_end(struct amdgpu_atpx *atpx, u16 mux_id)
427{
428 struct acpi_buffer params;
429 union acpi_object *info;
430 struct atpx_mux input;
431
432 if (atpx->functions.switch_end) {
433 input.size = 4;
434 input.mux = mux_id;
435 params.length = input.size;
436 params.pointer = &input;
437 info = amdgpu_atpx_call(atpx->handle,
438 ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION,
439 ¶ms);
440 if (!info)
441 return -EIO;
442 kfree(info);
443 }
444 return 0;
445}
446
447/**
448 * amdgpu_atpx_switchto - switch to the requested GPU
449 *
450 * @id: GPU to switch to
451 *
452 * Execute the necessary ATPX functions to switch between the discrete GPU and
453 * integrated GPU (all asics).
454 * Returns 0 on success, error on failure.
455 */
456static int amdgpu_atpx_switchto(enum vga_switcheroo_client_id id)
457{
458 u16 gpu_id;
459
460 if (id == VGA_SWITCHEROO_IGD)
461 gpu_id = ATPX_INTEGRATED_GPU;
462 else
463 gpu_id = ATPX_DISCRETE_GPU;
464
465 amdgpu_atpx_switch_start(&amdgpu_atpx_priv.atpx, gpu_id);
466 amdgpu_atpx_switch_disp_mux(&amdgpu_atpx_priv.atpx, gpu_id);
467 amdgpu_atpx_switch_i2c_mux(&amdgpu_atpx_priv.atpx, gpu_id);
468 amdgpu_atpx_switch_end(&amdgpu_atpx_priv.atpx, gpu_id);
469
470 return 0;
471}
472
473/**
474 * amdgpu_atpx_power_state - power down/up the requested GPU
475 *
476 * @id: GPU to power down/up
477 * @state: requested power state (0 = off, 1 = on)
478 *
479 * Execute the necessary ATPX function to power down/up the discrete GPU
480 * (all asics).
481 * Returns 0 on success, error on failure.
482 */
483static int amdgpu_atpx_power_state(enum vga_switcheroo_client_id id,
484 enum vga_switcheroo_state state)
485{
486 /* on w500 ACPI can't change intel gpu state */
487 if (id == VGA_SWITCHEROO_IGD)
488 return 0;
489
490 amdgpu_atpx_set_discrete_state(&amdgpu_atpx_priv.atpx, state);
491 return 0;
492}
493
494/**
495 * amdgpu_atpx_pci_probe_handle - look up the ATPX handle
496 *
497 * @pdev: pci device
498 *
499 * Look up the ATPX handles (all asics).
500 * Returns true if the handles are found, false if not.
501 */
502static bool amdgpu_atpx_pci_probe_handle(struct pci_dev *pdev)
503{
504 acpi_handle dhandle, atpx_handle;
505 acpi_status status;
506
507 dhandle = ACPI_HANDLE(&pdev->dev);
508 if (!dhandle)
509 return false;
510
511 status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
512 if (ACPI_FAILURE(status)) {
513 amdgpu_atpx_priv.other_handle = dhandle;
514 return false;
515 }
516 amdgpu_atpx_priv.dhandle = dhandle;
517 amdgpu_atpx_priv.atpx.handle = atpx_handle;
518 return true;
519}
520
521/**
522 * amdgpu_atpx_init - verify the ATPX interface
523 *
524 * Verify the ATPX interface (all asics).
525 * Returns 0 on success, error on failure.
526 */
527static int amdgpu_atpx_init(void)
528{
529 int r;
530
531 /* set up the ATPX handle */
532 r = amdgpu_atpx_verify_interface(&amdgpu_atpx_priv.atpx);
533 if (r)
534 return r;
535
536 /* validate the atpx setup */
537 r = amdgpu_atpx_validate(&amdgpu_atpx_priv.atpx);
538 if (r)
539 return r;
540
541 return 0;
542}
543
544/**
545 * amdgpu_atpx_get_client_id - get the client id
546 *
547 * @pdev: pci device
548 *
549 * look up whether we are the integrated or discrete GPU (all asics).
550 * Returns the client id.
551 */
552static enum vga_switcheroo_client_id amdgpu_atpx_get_client_id(struct pci_dev *pdev)
553{
554 if (amdgpu_atpx_priv.dhandle == ACPI_HANDLE(&pdev->dev))
555 return VGA_SWITCHEROO_IGD;
556 else
557 return VGA_SWITCHEROO_DIS;
558}
559
560static const struct vga_switcheroo_handler amdgpu_atpx_handler = {
561 .switchto = amdgpu_atpx_switchto,
562 .power_state = amdgpu_atpx_power_state,
563 .get_client_id = amdgpu_atpx_get_client_id,
564};
565
566static const struct amdgpu_px_quirk amdgpu_px_quirk_list[] = {
567 /* HG _PR3 doesn't seem to work on this A+A weston board */
568 { 0x1002, 0x6900, 0x1002, 0x0124, AMDGPU_PX_QUIRK_FORCE_ATPX },
569 { 0x1002, 0x6900, 0x1028, 0x0812, AMDGPU_PX_QUIRK_FORCE_ATPX },
570 { 0x1002, 0x6900, 0x1028, 0x0813, AMDGPU_PX_QUIRK_FORCE_ATPX },
571 { 0x1002, 0x699f, 0x1028, 0x0814, AMDGPU_PX_QUIRK_FORCE_ATPX },
572 { 0x1002, 0x6900, 0x1025, 0x125A, AMDGPU_PX_QUIRK_FORCE_ATPX },
573 { 0x1002, 0x6900, 0x17AA, 0x3806, AMDGPU_PX_QUIRK_FORCE_ATPX },
574 { 0, 0, 0, 0, 0 },
575};
576
577static void amdgpu_atpx_get_quirks(struct pci_dev *pdev)
578{
579 const struct amdgpu_px_quirk *p = amdgpu_px_quirk_list;
580
581 /* Apply PX quirks */
582 while (p && p->chip_device != 0) {
583 if (pdev->vendor == p->chip_vendor &&
584 pdev->device == p->chip_device &&
585 pdev->subsystem_vendor == p->subsys_vendor &&
586 pdev->subsystem_device == p->subsys_device) {
587 amdgpu_atpx_priv.quirks |= p->px_quirk_flags;
588 break;
589 }
590 ++p;
591 }
592}
593
594/**
595 * amdgpu_atpx_detect - detect whether we have PX
596 *
597 * Check if we have a PX system (all asics).
598 * Returns true if we have a PX system, false if not.
599 */
600static bool amdgpu_atpx_detect(void)
601{
602 char acpi_method_name[255] = { 0 };
603 struct acpi_buffer buffer = {sizeof(acpi_method_name), acpi_method_name};
604 struct pci_dev *pdev = NULL;
605 bool has_atpx = false;
606 int vga_count = 0;
607 bool d3_supported = false;
608 struct pci_dev *parent_pdev;
609
610 while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
611 vga_count++;
612
613 has_atpx |= amdgpu_atpx_pci_probe_handle(pdev);
614
615 parent_pdev = pci_upstream_bridge(pdev);
616 d3_supported |= parent_pdev && parent_pdev->bridge_d3;
617 amdgpu_atpx_get_quirks(pdev);
618 }
619
620 while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
621 vga_count++;
622
623 has_atpx |= amdgpu_atpx_pci_probe_handle(pdev);
624
625 parent_pdev = pci_upstream_bridge(pdev);
626 d3_supported |= parent_pdev && parent_pdev->bridge_d3;
627 amdgpu_atpx_get_quirks(pdev);
628 }
629
630 if (has_atpx && vga_count == 2) {
631 acpi_get_name(amdgpu_atpx_priv.atpx.handle, ACPI_FULL_PATHNAME, &buffer);
632 pr_info("vga_switcheroo: detected switching method %s handle\n",
633 acpi_method_name);
634 amdgpu_atpx_priv.atpx_detected = true;
635 amdgpu_atpx_priv.bridge_pm_usable = d3_supported;
636 amdgpu_atpx_init();
637 return true;
638 }
639 return false;
640}
641
642/**
643 * amdgpu_register_atpx_handler - register with vga_switcheroo
644 *
645 * Register the PX callbacks with vga_switcheroo (all asics).
646 */
647void amdgpu_register_atpx_handler(void)
648{
649 bool r;
650 enum vga_switcheroo_handler_flags_t handler_flags = 0;
651
652 /* detect if we have any ATPX + 2 VGA in the system */
653 r = amdgpu_atpx_detect();
654 if (!r)
655 return;
656
657 vga_switcheroo_register_handler(&amdgpu_atpx_handler, handler_flags);
658}
659
660/**
661 * amdgpu_unregister_atpx_handler - unregister with vga_switcheroo
662 *
663 * Unregister the PX callbacks with vga_switcheroo (all asics).
664 */
665void amdgpu_unregister_atpx_handler(void)
666{
667 vga_switcheroo_unregister_handler();
668}
1/*
2 * Copyright (c) 2010 Red Hat Inc.
3 * Author : Dave Airlie <airlied@redhat.com>
4 *
5 * Licensed under GPLv2
6 *
7 * ATPX support for both Intel/ATI
8 */
9#include <linux/vga_switcheroo.h>
10#include <linux/slab.h>
11#include <linux/acpi.h>
12#include <linux/pci.h>
13#include <linux/delay.h>
14
15#include "amd_acpi.h"
16
17struct amdgpu_atpx_functions {
18 bool px_params;
19 bool power_cntl;
20 bool disp_mux_cntl;
21 bool i2c_mux_cntl;
22 bool switch_start;
23 bool switch_end;
24 bool disp_connectors_mapping;
25 bool disp_detetion_ports;
26};
27
28struct amdgpu_atpx {
29 acpi_handle handle;
30 struct amdgpu_atpx_functions functions;
31 bool is_hybrid;
32 bool dgpu_req_power_for_displays;
33};
34
35static struct amdgpu_atpx_priv {
36 bool atpx_detected;
37 bool bridge_pm_usable;
38 /* handle for device - and atpx */
39 acpi_handle dhandle;
40 acpi_handle other_handle;
41 struct amdgpu_atpx atpx;
42} amdgpu_atpx_priv;
43
44struct atpx_verify_interface {
45 u16 size; /* structure size in bytes (includes size field) */
46 u16 version; /* version */
47 u32 function_bits; /* supported functions bit vector */
48} __packed;
49
50struct atpx_px_params {
51 u16 size; /* structure size in bytes (includes size field) */
52 u32 valid_flags; /* which flags are valid */
53 u32 flags; /* flags */
54} __packed;
55
56struct atpx_power_control {
57 u16 size;
58 u8 dgpu_state;
59} __packed;
60
61struct atpx_mux {
62 u16 size;
63 u16 mux;
64} __packed;
65
66bool amdgpu_has_atpx(void) {
67 return amdgpu_atpx_priv.atpx_detected;
68}
69
70bool amdgpu_has_atpx_dgpu_power_cntl(void) {
71 return amdgpu_atpx_priv.atpx.functions.power_cntl;
72}
73
74bool amdgpu_is_atpx_hybrid(void) {
75 return amdgpu_atpx_priv.atpx.is_hybrid;
76}
77
78bool amdgpu_atpx_dgpu_req_power_for_displays(void) {
79 return amdgpu_atpx_priv.atpx.dgpu_req_power_for_displays;
80}
81
82/**
83 * amdgpu_atpx_call - call an ATPX method
84 *
85 * @handle: acpi handle
86 * @function: the ATPX function to execute
87 * @params: ATPX function params
88 *
89 * Executes the requested ATPX function (all asics).
90 * Returns a pointer to the acpi output buffer.
91 */
92static union acpi_object *amdgpu_atpx_call(acpi_handle handle, int function,
93 struct acpi_buffer *params)
94{
95 acpi_status status;
96 union acpi_object atpx_arg_elements[2];
97 struct acpi_object_list atpx_arg;
98 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
99
100 atpx_arg.count = 2;
101 atpx_arg.pointer = &atpx_arg_elements[0];
102
103 atpx_arg_elements[0].type = ACPI_TYPE_INTEGER;
104 atpx_arg_elements[0].integer.value = function;
105
106 if (params) {
107 atpx_arg_elements[1].type = ACPI_TYPE_BUFFER;
108 atpx_arg_elements[1].buffer.length = params->length;
109 atpx_arg_elements[1].buffer.pointer = params->pointer;
110 } else {
111 /* We need a second fake parameter */
112 atpx_arg_elements[1].type = ACPI_TYPE_INTEGER;
113 atpx_arg_elements[1].integer.value = 0;
114 }
115
116 status = acpi_evaluate_object(handle, NULL, &atpx_arg, &buffer);
117
118 /* Fail only if calling the method fails and ATPX is supported */
119 if (ACPI_FAILURE(status) && status != AE_NOT_FOUND) {
120 printk("failed to evaluate ATPX got %s\n",
121 acpi_format_exception(status));
122 kfree(buffer.pointer);
123 return NULL;
124 }
125
126 return buffer.pointer;
127}
128
129/**
130 * amdgpu_atpx_parse_functions - parse supported functions
131 *
132 * @f: supported functions struct
133 * @mask: supported functions mask from ATPX
134 *
135 * Use the supported functions mask from ATPX function
136 * ATPX_FUNCTION_VERIFY_INTERFACE to determine what functions
137 * are supported (all asics).
138 */
139static void amdgpu_atpx_parse_functions(struct amdgpu_atpx_functions *f, u32 mask)
140{
141 f->px_params = mask & ATPX_GET_PX_PARAMETERS_SUPPORTED;
142 f->power_cntl = mask & ATPX_POWER_CONTROL_SUPPORTED;
143 f->disp_mux_cntl = mask & ATPX_DISPLAY_MUX_CONTROL_SUPPORTED;
144 f->i2c_mux_cntl = mask & ATPX_I2C_MUX_CONTROL_SUPPORTED;
145 f->switch_start = mask & ATPX_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION_SUPPORTED;
146 f->switch_end = mask & ATPX_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION_SUPPORTED;
147 f->disp_connectors_mapping = mask & ATPX_GET_DISPLAY_CONNECTORS_MAPPING_SUPPORTED;
148 f->disp_detetion_ports = mask & ATPX_GET_DISPLAY_DETECTION_PORTS_SUPPORTED;
149}
150
151/**
152 * amdgpu_atpx_validate_functions - validate ATPX functions
153 *
154 * @atpx: amdgpu atpx struct
155 *
156 * Validate that required functions are enabled (all asics).
157 * returns 0 on success, error on failure.
158 */
159static int amdgpu_atpx_validate(struct amdgpu_atpx *atpx)
160{
161 u32 valid_bits = 0;
162
163 if (atpx->functions.px_params) {
164 union acpi_object *info;
165 struct atpx_px_params output;
166 size_t size;
167
168 info = amdgpu_atpx_call(atpx->handle, ATPX_FUNCTION_GET_PX_PARAMETERS, NULL);
169 if (!info)
170 return -EIO;
171
172 memset(&output, 0, sizeof(output));
173
174 size = *(u16 *) info->buffer.pointer;
175 if (size < 10) {
176 printk("ATPX buffer is too small: %zu\n", size);
177 kfree(info);
178 return -EINVAL;
179 }
180 size = min(sizeof(output), size);
181
182 memcpy(&output, info->buffer.pointer, size);
183
184 valid_bits = output.flags & output.valid_flags;
185
186 kfree(info);
187 }
188
189 /* if separate mux flag is set, mux controls are required */
190 if (valid_bits & ATPX_SEPARATE_MUX_FOR_I2C) {
191 atpx->functions.i2c_mux_cntl = true;
192 atpx->functions.disp_mux_cntl = true;
193 }
194 /* if any outputs are muxed, mux controls are required */
195 if (valid_bits & (ATPX_CRT1_RGB_SIGNAL_MUXED |
196 ATPX_TV_SIGNAL_MUXED |
197 ATPX_DFP_SIGNAL_MUXED))
198 atpx->functions.disp_mux_cntl = true;
199
200
201 /* some bioses set these bits rather than flagging power_cntl as supported */
202 if (valid_bits & (ATPX_DYNAMIC_PX_SUPPORTED |
203 ATPX_DYNAMIC_DGPU_POWER_OFF_SUPPORTED))
204 atpx->functions.power_cntl = true;
205
206 atpx->is_hybrid = false;
207 if (valid_bits & ATPX_MS_HYBRID_GFX_SUPPORTED) {
208 printk("ATPX Hybrid Graphics\n");
209 /*
210 * Disable legacy PM methods only when pcie port PM is usable,
211 * otherwise the device might fail to power off or power on.
212 */
213 atpx->functions.power_cntl = !amdgpu_atpx_priv.bridge_pm_usable;
214 atpx->is_hybrid = true;
215 }
216
217 atpx->dgpu_req_power_for_displays = false;
218 if (valid_bits & ATPX_DGPU_REQ_POWER_FOR_DISPLAYS)
219 atpx->dgpu_req_power_for_displays = true;
220
221 return 0;
222}
223
224/**
225 * amdgpu_atpx_verify_interface - verify ATPX
226 *
227 * @atpx: amdgpu atpx struct
228 *
229 * Execute the ATPX_FUNCTION_VERIFY_INTERFACE ATPX function
230 * to initialize ATPX and determine what features are supported
231 * (all asics).
232 * returns 0 on success, error on failure.
233 */
234static int amdgpu_atpx_verify_interface(struct amdgpu_atpx *atpx)
235{
236 union acpi_object *info;
237 struct atpx_verify_interface output;
238 size_t size;
239 int err = 0;
240
241 info = amdgpu_atpx_call(atpx->handle, ATPX_FUNCTION_VERIFY_INTERFACE, NULL);
242 if (!info)
243 return -EIO;
244
245 memset(&output, 0, sizeof(output));
246
247 size = *(u16 *) info->buffer.pointer;
248 if (size < 8) {
249 printk("ATPX buffer is too small: %zu\n", size);
250 err = -EINVAL;
251 goto out;
252 }
253 size = min(sizeof(output), size);
254
255 memcpy(&output, info->buffer.pointer, size);
256
257 /* TODO: check version? */
258 printk("ATPX version %u, functions 0x%08x\n",
259 output.version, output.function_bits);
260
261 amdgpu_atpx_parse_functions(&atpx->functions, output.function_bits);
262
263out:
264 kfree(info);
265 return err;
266}
267
268/**
269 * amdgpu_atpx_set_discrete_state - power up/down discrete GPU
270 *
271 * @atpx: atpx info struct
272 * @state: discrete GPU state (0 = power down, 1 = power up)
273 *
274 * Execute the ATPX_FUNCTION_POWER_CONTROL ATPX function to
275 * power down/up the discrete GPU (all asics).
276 * Returns 0 on success, error on failure.
277 */
278static int amdgpu_atpx_set_discrete_state(struct amdgpu_atpx *atpx, u8 state)
279{
280 struct acpi_buffer params;
281 union acpi_object *info;
282 struct atpx_power_control input;
283
284 if (atpx->functions.power_cntl) {
285 input.size = 3;
286 input.dgpu_state = state;
287 params.length = input.size;
288 params.pointer = &input;
289 info = amdgpu_atpx_call(atpx->handle,
290 ATPX_FUNCTION_POWER_CONTROL,
291 ¶ms);
292 if (!info)
293 return -EIO;
294 kfree(info);
295
296 /* 200ms delay is required after off */
297 if (state == 0)
298 msleep(200);
299 }
300 return 0;
301}
302
303/**
304 * amdgpu_atpx_switch_disp_mux - switch display mux
305 *
306 * @atpx: atpx info struct
307 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
308 *
309 * Execute the ATPX_FUNCTION_DISPLAY_MUX_CONTROL ATPX function to
310 * switch the display mux between the discrete GPU and integrated GPU
311 * (all asics).
312 * Returns 0 on success, error on failure.
313 */
314static int amdgpu_atpx_switch_disp_mux(struct amdgpu_atpx *atpx, u16 mux_id)
315{
316 struct acpi_buffer params;
317 union acpi_object *info;
318 struct atpx_mux input;
319
320 if (atpx->functions.disp_mux_cntl) {
321 input.size = 4;
322 input.mux = mux_id;
323 params.length = input.size;
324 params.pointer = &input;
325 info = amdgpu_atpx_call(atpx->handle,
326 ATPX_FUNCTION_DISPLAY_MUX_CONTROL,
327 ¶ms);
328 if (!info)
329 return -EIO;
330 kfree(info);
331 }
332 return 0;
333}
334
335/**
336 * amdgpu_atpx_switch_i2c_mux - switch i2c/hpd mux
337 *
338 * @atpx: atpx info struct
339 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
340 *
341 * Execute the ATPX_FUNCTION_I2C_MUX_CONTROL ATPX function to
342 * switch the i2c/hpd mux between the discrete GPU and integrated GPU
343 * (all asics).
344 * Returns 0 on success, error on failure.
345 */
346static int amdgpu_atpx_switch_i2c_mux(struct amdgpu_atpx *atpx, u16 mux_id)
347{
348 struct acpi_buffer params;
349 union acpi_object *info;
350 struct atpx_mux input;
351
352 if (atpx->functions.i2c_mux_cntl) {
353 input.size = 4;
354 input.mux = mux_id;
355 params.length = input.size;
356 params.pointer = &input;
357 info = amdgpu_atpx_call(atpx->handle,
358 ATPX_FUNCTION_I2C_MUX_CONTROL,
359 ¶ms);
360 if (!info)
361 return -EIO;
362 kfree(info);
363 }
364 return 0;
365}
366
367/**
368 * amdgpu_atpx_switch_start - notify the sbios of a GPU switch
369 *
370 * @atpx: atpx info struct
371 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
372 *
373 * Execute the ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION ATPX
374 * function to notify the sbios that a switch between the discrete GPU and
375 * integrated GPU has begun (all asics).
376 * Returns 0 on success, error on failure.
377 */
378static int amdgpu_atpx_switch_start(struct amdgpu_atpx *atpx, u16 mux_id)
379{
380 struct acpi_buffer params;
381 union acpi_object *info;
382 struct atpx_mux input;
383
384 if (atpx->functions.switch_start) {
385 input.size = 4;
386 input.mux = mux_id;
387 params.length = input.size;
388 params.pointer = &input;
389 info = amdgpu_atpx_call(atpx->handle,
390 ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_START_NOTIFICATION,
391 ¶ms);
392 if (!info)
393 return -EIO;
394 kfree(info);
395 }
396 return 0;
397}
398
399/**
400 * amdgpu_atpx_switch_end - notify the sbios of a GPU switch
401 *
402 * @atpx: atpx info struct
403 * @mux_id: mux state (0 = integrated GPU, 1 = discrete GPU)
404 *
405 * Execute the ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION ATPX
406 * function to notify the sbios that a switch between the discrete GPU and
407 * integrated GPU has ended (all asics).
408 * Returns 0 on success, error on failure.
409 */
410static int amdgpu_atpx_switch_end(struct amdgpu_atpx *atpx, u16 mux_id)
411{
412 struct acpi_buffer params;
413 union acpi_object *info;
414 struct atpx_mux input;
415
416 if (atpx->functions.switch_end) {
417 input.size = 4;
418 input.mux = mux_id;
419 params.length = input.size;
420 params.pointer = &input;
421 info = amdgpu_atpx_call(atpx->handle,
422 ATPX_FUNCTION_GRAPHICS_DEVICE_SWITCH_END_NOTIFICATION,
423 ¶ms);
424 if (!info)
425 return -EIO;
426 kfree(info);
427 }
428 return 0;
429}
430
431/**
432 * amdgpu_atpx_switchto - switch to the requested GPU
433 *
434 * @id: GPU to switch to
435 *
436 * Execute the necessary ATPX functions to switch between the discrete GPU and
437 * integrated GPU (all asics).
438 * Returns 0 on success, error on failure.
439 */
440static int amdgpu_atpx_switchto(enum vga_switcheroo_client_id id)
441{
442 u16 gpu_id;
443
444 if (id == VGA_SWITCHEROO_IGD)
445 gpu_id = ATPX_INTEGRATED_GPU;
446 else
447 gpu_id = ATPX_DISCRETE_GPU;
448
449 amdgpu_atpx_switch_start(&amdgpu_atpx_priv.atpx, gpu_id);
450 amdgpu_atpx_switch_disp_mux(&amdgpu_atpx_priv.atpx, gpu_id);
451 amdgpu_atpx_switch_i2c_mux(&amdgpu_atpx_priv.atpx, gpu_id);
452 amdgpu_atpx_switch_end(&amdgpu_atpx_priv.atpx, gpu_id);
453
454 return 0;
455}
456
457/**
458 * amdgpu_atpx_power_state - power down/up the requested GPU
459 *
460 * @id: GPU to power down/up
461 * @state: requested power state (0 = off, 1 = on)
462 *
463 * Execute the necessary ATPX function to power down/up the discrete GPU
464 * (all asics).
465 * Returns 0 on success, error on failure.
466 */
467static int amdgpu_atpx_power_state(enum vga_switcheroo_client_id id,
468 enum vga_switcheroo_state state)
469{
470 /* on w500 ACPI can't change intel gpu state */
471 if (id == VGA_SWITCHEROO_IGD)
472 return 0;
473
474 amdgpu_atpx_set_discrete_state(&amdgpu_atpx_priv.atpx, state);
475 return 0;
476}
477
478/**
479 * amdgpu_atpx_pci_probe_handle - look up the ATPX handle
480 *
481 * @pdev: pci device
482 *
483 * Look up the ATPX handles (all asics).
484 * Returns true if the handles are found, false if not.
485 */
486static bool amdgpu_atpx_pci_probe_handle(struct pci_dev *pdev)
487{
488 acpi_handle dhandle, atpx_handle;
489 acpi_status status;
490
491 dhandle = ACPI_HANDLE(&pdev->dev);
492 if (!dhandle)
493 return false;
494
495 status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
496 if (ACPI_FAILURE(status)) {
497 amdgpu_atpx_priv.other_handle = dhandle;
498 return false;
499 }
500 amdgpu_atpx_priv.dhandle = dhandle;
501 amdgpu_atpx_priv.atpx.handle = atpx_handle;
502 return true;
503}
504
505/**
506 * amdgpu_atpx_init - verify the ATPX interface
507 *
508 * Verify the ATPX interface (all asics).
509 * Returns 0 on success, error on failure.
510 */
511static int amdgpu_atpx_init(void)
512{
513 int r;
514
515 /* set up the ATPX handle */
516 r = amdgpu_atpx_verify_interface(&amdgpu_atpx_priv.atpx);
517 if (r)
518 return r;
519
520 /* validate the atpx setup */
521 r = amdgpu_atpx_validate(&amdgpu_atpx_priv.atpx);
522 if (r)
523 return r;
524
525 return 0;
526}
527
528/**
529 * amdgpu_atpx_get_client_id - get the client id
530 *
531 * @pdev: pci device
532 *
533 * look up whether we are the integrated or discrete GPU (all asics).
534 * Returns the client id.
535 */
536static int amdgpu_atpx_get_client_id(struct pci_dev *pdev)
537{
538 if (amdgpu_atpx_priv.dhandle == ACPI_HANDLE(&pdev->dev))
539 return VGA_SWITCHEROO_IGD;
540 else
541 return VGA_SWITCHEROO_DIS;
542}
543
544static const struct vga_switcheroo_handler amdgpu_atpx_handler = {
545 .switchto = amdgpu_atpx_switchto,
546 .power_state = amdgpu_atpx_power_state,
547 .get_client_id = amdgpu_atpx_get_client_id,
548};
549
550/**
551 * amdgpu_atpx_detect - detect whether we have PX
552 *
553 * Check if we have a PX system (all asics).
554 * Returns true if we have a PX system, false if not.
555 */
556static bool amdgpu_atpx_detect(void)
557{
558 char acpi_method_name[255] = { 0 };
559 struct acpi_buffer buffer = {sizeof(acpi_method_name), acpi_method_name};
560 struct pci_dev *pdev = NULL;
561 bool has_atpx = false;
562 int vga_count = 0;
563 bool d3_supported = false;
564 struct pci_dev *parent_pdev;
565
566 while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
567 vga_count++;
568
569 has_atpx |= (amdgpu_atpx_pci_probe_handle(pdev) == true);
570
571 parent_pdev = pci_upstream_bridge(pdev);
572 d3_supported |= parent_pdev && parent_pdev->bridge_d3;
573 }
574
575 while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
576 vga_count++;
577
578 has_atpx |= (amdgpu_atpx_pci_probe_handle(pdev) == true);
579
580 parent_pdev = pci_upstream_bridge(pdev);
581 d3_supported |= parent_pdev && parent_pdev->bridge_d3;
582 }
583
584 if (has_atpx && vga_count == 2) {
585 acpi_get_name(amdgpu_atpx_priv.atpx.handle, ACPI_FULL_PATHNAME, &buffer);
586 printk(KERN_INFO "vga_switcheroo: detected switching method %s handle\n",
587 acpi_method_name);
588 amdgpu_atpx_priv.atpx_detected = true;
589 amdgpu_atpx_priv.bridge_pm_usable = d3_supported;
590 amdgpu_atpx_init();
591 return true;
592 }
593 return false;
594}
595
596/**
597 * amdgpu_register_atpx_handler - register with vga_switcheroo
598 *
599 * Register the PX callbacks with vga_switcheroo (all asics).
600 */
601void amdgpu_register_atpx_handler(void)
602{
603 bool r;
604 enum vga_switcheroo_handler_flags_t handler_flags = 0;
605
606 /* detect if we have any ATPX + 2 VGA in the system */
607 r = amdgpu_atpx_detect();
608 if (!r)
609 return;
610
611 vga_switcheroo_register_handler(&amdgpu_atpx_handler, handler_flags);
612}
613
614/**
615 * amdgpu_unregister_atpx_handler - unregister with vga_switcheroo
616 *
617 * Unregister the PX callbacks with vga_switcheroo (all asics).
618 */
619void amdgpu_unregister_atpx_handler(void)
620{
621 vga_switcheroo_unregister_handler();
622}