Linux Audio

Check our new training course

Loading...
v6.13.7
  1// SPDX-License-Identifier: GPL-2.0+
  2//
  3// Copyright (c) 2013-2014 Samsung Electronics Co., Ltd
  4//	http://www.samsung.com
  5//
  6//  Copyright (C) 2013 Google, Inc
  7
  8#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
 
 
 
 
 
 
 
 
  9
 10#include <linux/module.h>
 11#include <linux/i2c.h>
 
 12#include <linux/bcd.h>
 
 13#include <linux/regmap.h>
 14#include <linux/rtc.h>
 
 15#include <linux/platform_device.h>
 16#include <linux/mfd/samsung/core.h>
 17#include <linux/mfd/samsung/irq.h>
 18#include <linux/mfd/samsung/rtc.h>
 19#include <linux/mfd/samsung/s2mps14.h>
 20
 21/*
 22 * Maximum number of retries for checking changes in UDR field
 23 * of S5M_RTC_UDR_CON register (to limit possible endless loop).
 24 *
 25 * After writing to RTC registers (setting time or alarm) read the UDR field
 26 * in S5M_RTC_UDR_CON register. UDR is auto-cleared when data have
 27 * been transferred.
 28 */
 29#define UDR_READ_RETRY_CNT	5
 30
 31enum {
 32	RTC_SEC = 0,
 33	RTC_MIN,
 34	RTC_HOUR,
 35	RTC_WEEKDAY,
 36	RTC_DATE,
 37	RTC_MONTH,
 38	RTC_YEAR1,
 39	RTC_YEAR2,
 40	/* Make sure this is always the last enum name. */
 41	RTC_MAX_NUM_TIME_REGS
 42};
 43
 44/*
 45 * Registers used by the driver which are different between chipsets.
 46 *
 47 * Operations like read time and write alarm/time require updating
 48 * specific fields in UDR register. These fields usually are auto-cleared
 49 * (with some exceptions).
 50 *
 51 * Table of operations per device:
 52 *
 53 * Device     | Write time | Read time | Write alarm
 54 * =================================================
 55 * S5M8767    | UDR + TIME |           | UDR
 56 * S2MPS11/14 | WUDR       | RUDR      | WUDR + RUDR
 57 * S2MPS13    | WUDR       | RUDR      | WUDR + AUDR
 58 * S2MPS15    | WUDR       | RUDR      | AUDR
 59 */
 60struct s5m_rtc_reg_config {
 61	/* Number of registers used for setting time/alarm0/alarm1 */
 62	unsigned int regs_count;
 63	/* First register for time, seconds */
 64	unsigned int time;
 65	/* RTC control register */
 66	unsigned int ctrl;
 67	/* First register for alarm 0, seconds */
 68	unsigned int alarm0;
 69	/* First register for alarm 1, seconds */
 70	unsigned int alarm1;
 71	/*
 72	 * Register for update flag (UDR). Typically setting UDR field to 1
 73	 * will enable update of time or alarm register. Then it will be
 74	 * auto-cleared after successful update.
 75	 */
 76	unsigned int udr_update;
 77	/* Auto-cleared mask in UDR field for writing time and alarm */
 78	unsigned int autoclear_udr_mask;
 79	/*
 80	 * Masks in UDR field for time and alarm operations.
 81	 * The read time mask can be 0. Rest should not.
 82	 */
 83	unsigned int read_time_udr_mask;
 84	unsigned int write_time_udr_mask;
 85	unsigned int write_alarm_udr_mask;
 86};
 87
 88/* Register map for S5M8767 */
 89static const struct s5m_rtc_reg_config s5m_rtc_regs = {
 90	.regs_count		= 8,
 91	.time			= S5M_RTC_SEC,
 92	.ctrl			= S5M_ALARM1_CONF,
 93	.alarm0			= S5M_ALARM0_SEC,
 94	.alarm1			= S5M_ALARM1_SEC,
 95	.udr_update		= S5M_RTC_UDR_CON,
 96	.autoclear_udr_mask	= S5M_RTC_UDR_MASK,
 97	.read_time_udr_mask	= 0, /* Not needed */
 98	.write_time_udr_mask	= S5M_RTC_UDR_MASK | S5M_RTC_TIME_EN_MASK,
 99	.write_alarm_udr_mask	= S5M_RTC_UDR_MASK,
100};
101
102/* Register map for S2MPS13 */
103static const struct s5m_rtc_reg_config s2mps13_rtc_regs = {
104	.regs_count		= 7,
105	.time			= S2MPS_RTC_SEC,
106	.ctrl			= S2MPS_RTC_CTRL,
107	.alarm0			= S2MPS_ALARM0_SEC,
108	.alarm1			= S2MPS_ALARM1_SEC,
109	.udr_update		= S2MPS_RTC_UDR_CON,
110	.autoclear_udr_mask	= S2MPS_RTC_WUDR_MASK,
111	.read_time_udr_mask	= S2MPS_RTC_RUDR_MASK,
112	.write_time_udr_mask	= S2MPS_RTC_WUDR_MASK,
113	.write_alarm_udr_mask	= S2MPS_RTC_WUDR_MASK | S2MPS13_RTC_AUDR_MASK,
114};
115
116/* Register map for S2MPS11/14 */
117static const struct s5m_rtc_reg_config s2mps14_rtc_regs = {
118	.regs_count		= 7,
119	.time			= S2MPS_RTC_SEC,
120	.ctrl			= S2MPS_RTC_CTRL,
121	.alarm0			= S2MPS_ALARM0_SEC,
122	.alarm1			= S2MPS_ALARM1_SEC,
123	.udr_update		= S2MPS_RTC_UDR_CON,
124	.autoclear_udr_mask	= S2MPS_RTC_WUDR_MASK,
125	.read_time_udr_mask	= S2MPS_RTC_RUDR_MASK,
126	.write_time_udr_mask	= S2MPS_RTC_WUDR_MASK,
127	.write_alarm_udr_mask	= S2MPS_RTC_WUDR_MASK | S2MPS_RTC_RUDR_MASK,
128};
129
130/*
131 * Register map for S2MPS15 - in comparison to S2MPS14 the WUDR and AUDR bits
132 * are swapped.
133 */
134static const struct s5m_rtc_reg_config s2mps15_rtc_regs = {
135	.regs_count		= 7,
136	.time			= S2MPS_RTC_SEC,
137	.ctrl			= S2MPS_RTC_CTRL,
138	.alarm0			= S2MPS_ALARM0_SEC,
139	.alarm1			= S2MPS_ALARM1_SEC,
140	.udr_update		= S2MPS_RTC_UDR_CON,
141	.autoclear_udr_mask	= S2MPS_RTC_WUDR_MASK,
142	.read_time_udr_mask	= S2MPS_RTC_RUDR_MASK,
143	.write_time_udr_mask	= S2MPS15_RTC_WUDR_MASK,
144	.write_alarm_udr_mask	= S2MPS15_RTC_AUDR_MASK,
145};
146
147struct s5m_rtc_info {
148	struct device *dev;
149	struct i2c_client *i2c;
150	struct sec_pmic_dev *s5m87xx;
151	struct regmap *regmap;
152	struct rtc_device *rtc_dev;
153	int irq;
154	enum sec_device_type device_type;
155	int rtc_24hr_mode;
156	const struct s5m_rtc_reg_config	*regs;
157};
158
159static const struct regmap_config s5m_rtc_regmap_config = {
160	.reg_bits = 8,
161	.val_bits = 8,
162
163	.max_register = S5M_RTC_REG_MAX,
164};
165
166static const struct regmap_config s2mps14_rtc_regmap_config = {
167	.reg_bits = 8,
168	.val_bits = 8,
169
170	.max_register = S2MPS_RTC_REG_MAX,
171};
172
173static void s5m8767_data_to_tm(u8 *data, struct rtc_time *tm,
174			       int rtc_24hr_mode)
175{
176	tm->tm_sec = data[RTC_SEC] & 0x7f;
177	tm->tm_min = data[RTC_MIN] & 0x7f;
178	if (rtc_24hr_mode) {
179		tm->tm_hour = data[RTC_HOUR] & 0x1f;
180	} else {
181		tm->tm_hour = data[RTC_HOUR] & 0x0f;
182		if (data[RTC_HOUR] & HOUR_PM_MASK)
183			tm->tm_hour += 12;
184	}
185
186	tm->tm_wday = ffs(data[RTC_WEEKDAY] & 0x7f);
187	tm->tm_mday = data[RTC_DATE] & 0x1f;
188	tm->tm_mon = (data[RTC_MONTH] & 0x0f) - 1;
189	tm->tm_year = (data[RTC_YEAR1] & 0x7f) + 100;
190	tm->tm_yday = 0;
191	tm->tm_isdst = 0;
192}
193
194static int s5m8767_tm_to_data(struct rtc_time *tm, u8 *data)
195{
196	data[RTC_SEC] = tm->tm_sec;
197	data[RTC_MIN] = tm->tm_min;
198
199	if (tm->tm_hour >= 12)
200		data[RTC_HOUR] = tm->tm_hour | HOUR_PM_MASK;
201	else
202		data[RTC_HOUR] = tm->tm_hour & ~HOUR_PM_MASK;
203
204	data[RTC_WEEKDAY] = 1 << tm->tm_wday;
205	data[RTC_DATE] = tm->tm_mday;
206	data[RTC_MONTH] = tm->tm_mon + 1;
207	data[RTC_YEAR1] = tm->tm_year - 100;
208
209	return 0;
 
 
 
 
 
 
210}
211
212/*
213 * Read RTC_UDR_CON register and wait till UDR field is cleared.
214 * This indicates that time/alarm update ended.
215 */
216static int s5m8767_wait_for_udr_update(struct s5m_rtc_info *info)
217{
218	int ret, retry = UDR_READ_RETRY_CNT;
219	unsigned int data;
220
221	do {
222		ret = regmap_read(info->regmap, info->regs->udr_update, &data);
223	} while (--retry && (data & info->regs->autoclear_udr_mask) && !ret);
224
225	if (!retry)
226		dev_err(info->dev, "waiting for UDR update, reached max number of retries\n");
227
228	return ret;
229}
230
231static int s5m_check_peding_alarm_interrupt(struct s5m_rtc_info *info,
232		struct rtc_wkalrm *alarm)
233{
234	int ret;
235	unsigned int val;
236
237	switch (info->device_type) {
238	case S5M8767X:
239		ret = regmap_read(info->regmap, S5M_RTC_STATUS, &val);
240		val &= S5M_ALARM0_STATUS;
241		break;
242	case S2MPS15X:
243	case S2MPS14X:
244	case S2MPS13X:
245		ret = regmap_read(info->s5m87xx->regmap_pmic, S2MPS14_REG_ST2,
246				&val);
247		val &= S2MPS_ALARM0_STATUS;
248		break;
249	default:
250		return -EINVAL;
251	}
252	if (ret < 0)
253		return ret;
254
255	if (val)
256		alarm->pending = 1;
257	else
258		alarm->pending = 0;
259
260	return 0;
261}
262
263static int s5m8767_rtc_set_time_reg(struct s5m_rtc_info *info)
264{
265	int ret;
266	unsigned int data;
267
268	ret = regmap_read(info->regmap, info->regs->udr_update, &data);
269	if (ret < 0) {
270		dev_err(info->dev, "failed to read update reg(%d)\n", ret);
271		return ret;
272	}
273
274	data |= info->regs->write_time_udr_mask;
 
275
276	ret = regmap_write(info->regmap, info->regs->udr_update, data);
277	if (ret < 0) {
278		dev_err(info->dev, "failed to write update reg(%d)\n", ret);
279		return ret;
280	}
281
282	ret = s5m8767_wait_for_udr_update(info);
283
284	return ret;
285}
286
287static int s5m8767_rtc_set_alarm_reg(struct s5m_rtc_info *info)
288{
289	int ret;
290	unsigned int data;
291
292	ret = regmap_read(info->regmap, info->regs->udr_update, &data);
293	if (ret < 0) {
294		dev_err(info->dev, "%s: fail to read update reg(%d)\n",
295			__func__, ret);
296		return ret;
297	}
298
299	data |= info->regs->write_alarm_udr_mask;
300	switch (info->device_type) {
301	case S5M8767X:
302		data &= ~S5M_RTC_TIME_EN_MASK;
303		break;
304	case S2MPS15X:
305	case S2MPS14X:
306	case S2MPS13X:
307		/* No exceptions needed */
308		break;
309	default:
310		return -EINVAL;
311	}
312
313	ret = regmap_write(info->regmap, info->regs->udr_update, data);
314	if (ret < 0) {
315		dev_err(info->dev, "%s: fail to write update reg(%d)\n",
316			__func__, ret);
317		return ret;
318	}
319
320	ret = s5m8767_wait_for_udr_update(info);
321
322	/* On S2MPS13 the AUDR is not auto-cleared */
323	if (info->device_type == S2MPS13X)
324		regmap_update_bits(info->regmap, info->regs->udr_update,
325				   S2MPS13_RTC_AUDR_MASK, 0);
326
327	return ret;
328}
329
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
330static int s5m_rtc_read_time(struct device *dev, struct rtc_time *tm)
331{
332	struct s5m_rtc_info *info = dev_get_drvdata(dev);
333	u8 data[RTC_MAX_NUM_TIME_REGS];
334	int ret;
335
336	if (info->regs->read_time_udr_mask) {
337		ret = regmap_update_bits(info->regmap,
338				info->regs->udr_update,
339				info->regs->read_time_udr_mask,
340				info->regs->read_time_udr_mask);
341		if (ret) {
342			dev_err(dev,
343				"Failed to prepare registers for time reading: %d\n",
344				ret);
345			return ret;
346		}
347	}
348	ret = regmap_bulk_read(info->regmap, info->regs->time, data,
349			info->regs->regs_count);
350	if (ret < 0)
351		return ret;
352
353	switch (info->device_type) {
 
 
 
 
354	case S5M8767X:
355	case S2MPS15X:
356	case S2MPS14X:
357	case S2MPS13X:
358		s5m8767_data_to_tm(data, tm, info->rtc_24hr_mode);
359		break;
360
361	default:
362		return -EINVAL;
363	}
364
365	dev_dbg(dev, "%s: %ptR(%d)\n", __func__, tm, tm->tm_wday);
 
 
366
367	return 0;
368}
369
370static int s5m_rtc_set_time(struct device *dev, struct rtc_time *tm)
371{
372	struct s5m_rtc_info *info = dev_get_drvdata(dev);
373	u8 data[RTC_MAX_NUM_TIME_REGS];
374	int ret = 0;
375
376	switch (info->device_type) {
 
 
 
377	case S5M8767X:
378	case S2MPS15X:
379	case S2MPS14X:
380	case S2MPS13X:
381		ret = s5m8767_tm_to_data(tm, data);
382		break;
383	default:
384		return -EINVAL;
385	}
386
387	if (ret < 0)
388		return ret;
389
390	dev_dbg(dev, "%s: %ptR(%d)\n", __func__, tm, tm->tm_wday);
 
 
391
392	ret = regmap_raw_write(info->regmap, info->regs->time, data,
393			info->regs->regs_count);
394	if (ret < 0)
395		return ret;
396
397	ret = s5m8767_rtc_set_time_reg(info);
398
399	return ret;
400}
401
402static int s5m_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
403{
404	struct s5m_rtc_info *info = dev_get_drvdata(dev);
405	u8 data[RTC_MAX_NUM_TIME_REGS];
 
406	int ret, i;
407
408	ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
409			info->regs->regs_count);
410	if (ret < 0)
411		return ret;
412
413	switch (info->device_type) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
414	case S5M8767X:
415	case S2MPS15X:
416	case S2MPS14X:
417	case S2MPS13X:
418		s5m8767_data_to_tm(data, &alrm->time, info->rtc_24hr_mode);
 
 
 
 
 
 
419		alrm->enabled = 0;
420		for (i = 0; i < info->regs->regs_count; i++) {
421			if (data[i] & ALARM_ENABLE_MASK) {
422				alrm->enabled = 1;
423				break;
424			}
425		}
 
 
 
 
 
426		break;
427
428	default:
429		return -EINVAL;
430	}
431
432	dev_dbg(dev, "%s: %ptR(%d)\n", __func__, &alrm->time, alrm->time.tm_wday);
 
 
 
433
434	return s5m_check_peding_alarm_interrupt(info, alrm);
435}
436
437static int s5m_rtc_stop_alarm(struct s5m_rtc_info *info)
438{
439	u8 data[RTC_MAX_NUM_TIME_REGS];
440	int ret, i;
441	struct rtc_time tm;
442
443	ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
444			info->regs->regs_count);
445	if (ret < 0)
446		return ret;
447
448	s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
449	dev_dbg(info->dev, "%s: %ptR(%d)\n", __func__, &tm, tm.tm_wday);
 
 
450
451	switch (info->device_type) {
 
 
 
 
452	case S5M8767X:
453	case S2MPS15X:
454	case S2MPS14X:
455	case S2MPS13X:
456		for (i = 0; i < info->regs->regs_count; i++)
457			data[i] &= ~ALARM_ENABLE_MASK;
458
459		ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
460				info->regs->regs_count);
461		if (ret < 0)
462			return ret;
463
464		ret = s5m8767_rtc_set_alarm_reg(info);
465
466		break;
467
468	default:
469		return -EINVAL;
470	}
471
472	return ret;
473}
474
475static int s5m_rtc_start_alarm(struct s5m_rtc_info *info)
476{
477	int ret;
478	u8 data[RTC_MAX_NUM_TIME_REGS];
 
479	struct rtc_time tm;
480
481	ret = regmap_bulk_read(info->regmap, info->regs->alarm0, data,
482			info->regs->regs_count);
483	if (ret < 0)
484		return ret;
485
486	s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
487	dev_dbg(info->dev, "%s: %ptR(%d)\n", __func__, &tm, tm.tm_wday);
 
 
488
489	switch (info->device_type) {
 
 
 
 
 
490	case S5M8767X:
491	case S2MPS15X:
492	case S2MPS14X:
493	case S2MPS13X:
494		data[RTC_SEC] |= ALARM_ENABLE_MASK;
495		data[RTC_MIN] |= ALARM_ENABLE_MASK;
496		data[RTC_HOUR] |= ALARM_ENABLE_MASK;
497		data[RTC_WEEKDAY] &= ~ALARM_ENABLE_MASK;
498		if (data[RTC_DATE] & 0x1f)
499			data[RTC_DATE] |= ALARM_ENABLE_MASK;
500		if (data[RTC_MONTH] & 0xf)
501			data[RTC_MONTH] |= ALARM_ENABLE_MASK;
502		if (data[RTC_YEAR1] & 0x7f)
503			data[RTC_YEAR1] |= ALARM_ENABLE_MASK;
504
505		ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
506				info->regs->regs_count);
507		if (ret < 0)
508			return ret;
509		ret = s5m8767_rtc_set_alarm_reg(info);
510
511		break;
512
513	default:
514		return -EINVAL;
515	}
516
517	return ret;
518}
519
520static int s5m_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
521{
522	struct s5m_rtc_info *info = dev_get_drvdata(dev);
523	u8 data[RTC_MAX_NUM_TIME_REGS];
524	int ret;
525
526	switch (info->device_type) {
 
 
 
 
527	case S5M8767X:
528	case S2MPS15X:
529	case S2MPS14X:
530	case S2MPS13X:
531		s5m8767_tm_to_data(&alrm->time, data);
532		break;
533
534	default:
535		return -EINVAL;
536	}
537
538	dev_dbg(dev, "%s: %ptR(%d)\n", __func__, &alrm->time, alrm->time.tm_wday);
 
 
 
539
540	ret = s5m_rtc_stop_alarm(info);
541	if (ret < 0)
542		return ret;
543
544	ret = regmap_raw_write(info->regmap, info->regs->alarm0, data,
545			info->regs->regs_count);
546	if (ret < 0)
547		return ret;
548
549	ret = s5m8767_rtc_set_alarm_reg(info);
550	if (ret < 0)
551		return ret;
552
553	if (alrm->enabled)
554		ret = s5m_rtc_start_alarm(info);
555
556	return ret;
557}
558
559static int s5m_rtc_alarm_irq_enable(struct device *dev,
560				    unsigned int enabled)
561{
562	struct s5m_rtc_info *info = dev_get_drvdata(dev);
563
564	if (enabled)
565		return s5m_rtc_start_alarm(info);
566	else
567		return s5m_rtc_stop_alarm(info);
568}
569
570static irqreturn_t s5m_rtc_alarm_irq(int irq, void *data)
571{
572	struct s5m_rtc_info *info = data;
573
574	rtc_update_irq(info->rtc_dev, 1, RTC_IRQF | RTC_AF);
575
576	return IRQ_HANDLED;
577}
578
579static const struct rtc_class_ops s5m_rtc_ops = {
580	.read_time = s5m_rtc_read_time,
581	.set_time = s5m_rtc_set_time,
582	.read_alarm = s5m_rtc_read_alarm,
583	.set_alarm = s5m_rtc_set_alarm,
584	.alarm_irq_enable = s5m_rtc_alarm_irq_enable,
585};
586
587static int s5m8767_rtc_init_reg(struct s5m_rtc_info *info)
588{
589	u8 data[2];
590	int ret;
 
 
 
 
 
 
 
591
592	switch (info->device_type) {
593	case S5M8767X:
594		/* UDR update time. Default of 7.32 ms is too long. */
595		ret = regmap_update_bits(info->regmap, S5M_RTC_UDR_CON,
596				S5M_RTC_UDR_T_MASK, S5M_RTC_UDR_T_450_US);
597		if (ret < 0)
598			dev_err(info->dev, "%s: fail to change UDR time: %d\n",
599					__func__, ret);
600
601		/* Set RTC control register : Binary mode, 24hour mode */
602		data[0] = (1 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
603		data[1] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
604
605		ret = regmap_raw_write(info->regmap, S5M_ALARM0_CONF, data, 2);
606		break;
607
608	case S2MPS15X:
609	case S2MPS14X:
610	case S2MPS13X:
611		data[0] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
612		ret = regmap_write(info->regmap, info->regs->ctrl, data[0]);
613		if (ret < 0)
614			break;
615
616		/*
617		 * Should set WUDR & (RUDR or AUDR) bits to high after writing
618		 * RTC_CTRL register like writing Alarm registers. We can't find
619		 * the description from datasheet but vendor code does that
620		 * really.
621		 */
622		ret = s5m8767_rtc_set_alarm_reg(info);
623		break;
624
625	default:
626		return -EINVAL;
 
 
 
627	}
628
 
 
 
 
629	info->rtc_24hr_mode = 1;
 
630	if (ret < 0) {
631		dev_err(info->dev, "%s: fail to write controlm reg(%d)\n",
632			__func__, ret);
633		return ret;
634	}
635
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
636	return ret;
637}
638
639static int s5m_rtc_probe(struct platform_device *pdev)
640{
641	struct sec_pmic_dev *s5m87xx = dev_get_drvdata(pdev->dev.parent);
 
642	struct s5m_rtc_info *info;
643	const struct regmap_config *regmap_cfg;
644	int ret, alarm_irq;
 
 
 
 
645
646	info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
647	if (!info)
648		return -ENOMEM;
649
650	switch (platform_get_device_id(pdev)->driver_data) {
651	case S2MPS15X:
652		regmap_cfg = &s2mps14_rtc_regmap_config;
653		info->regs = &s2mps15_rtc_regs;
654		alarm_irq = S2MPS14_IRQ_RTCA0;
655		break;
656	case S2MPS14X:
657		regmap_cfg = &s2mps14_rtc_regmap_config;
658		info->regs = &s2mps14_rtc_regs;
659		alarm_irq = S2MPS14_IRQ_RTCA0;
660		break;
661	case S2MPS13X:
662		regmap_cfg = &s2mps14_rtc_regmap_config;
663		info->regs = &s2mps13_rtc_regs;
664		alarm_irq = S2MPS14_IRQ_RTCA0;
665		break;
 
666	case S5M8767X:
667		regmap_cfg = &s5m_rtc_regmap_config;
668		info->regs = &s5m_rtc_regs;
669		alarm_irq = S5M8767_IRQ_RTCA1;
670		break;
671	default:
672		dev_err(&pdev->dev,
673				"Device type %lu is not supported by RTC driver\n",
674				platform_get_device_id(pdev)->driver_data);
675		return -ENODEV;
676	}
677
678	info->i2c = devm_i2c_new_dummy_device(&pdev->dev, s5m87xx->i2c->adapter,
679					      RTC_I2C_ADDR);
680	if (IS_ERR(info->i2c)) {
681		dev_err(&pdev->dev, "Failed to allocate I2C for RTC\n");
682		return PTR_ERR(info->i2c);
683	}
684
685	info->regmap = devm_regmap_init_i2c(info->i2c, regmap_cfg);
686	if (IS_ERR(info->regmap)) {
687		ret = PTR_ERR(info->regmap);
688		dev_err(&pdev->dev, "Failed to allocate RTC register map: %d\n",
689				ret);
690		return ret;
691	}
692
693	info->dev = &pdev->dev;
694	info->s5m87xx = s5m87xx;
695	info->device_type = platform_get_device_id(pdev)->driver_data;
696
697	if (s5m87xx->irq_data) {
698		info->irq = regmap_irq_get_virq(s5m87xx->irq_data, alarm_irq);
699		if (info->irq <= 0) {
700			dev_err(&pdev->dev, "Failed to get virtual IRQ %d\n",
701				alarm_irq);
702			return -EINVAL;
703		}
704	}
705
706	platform_set_drvdata(pdev, info);
707
708	ret = s5m8767_rtc_init_reg(info);
709	if (ret)
710		return ret;
711
712	info->rtc_dev = devm_rtc_allocate_device(&pdev->dev);
713	if (IS_ERR(info->rtc_dev))
714		return PTR_ERR(info->rtc_dev);
715
716	info->rtc_dev->ops = &s5m_rtc_ops;
 
 
 
 
 
717
718	info->rtc_dev->range_min = RTC_TIMESTAMP_BEGIN_2000;
719	info->rtc_dev->range_max = RTC_TIMESTAMP_END_2099;
720
721	if (!info->irq) {
722		clear_bit(RTC_FEATURE_ALARM, info->rtc_dev->features);
723	} else {
724		ret = devm_request_threaded_irq(&pdev->dev, info->irq, NULL,
725						s5m_rtc_alarm_irq, 0, "rtc-alarm0",
726						info);
727		if (ret < 0) {
728			dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
729				info->irq, ret);
730			return ret;
 
 
 
 
 
 
 
 
731		}
732		device_init_wakeup(&pdev->dev, 1);
733	}
734
735	return devm_rtc_register_device(info->rtc_dev);
736}
737
738#ifdef CONFIG_PM_SLEEP
739static int s5m_rtc_resume(struct device *dev)
740{
741	struct s5m_rtc_info *info = dev_get_drvdata(dev);
742	int ret = 0;
743
744	if (info->irq && device_may_wakeup(dev))
745		ret = disable_irq_wake(info->irq);
746
747	return ret;
748}
749
750static int s5m_rtc_suspend(struct device *dev)
751{
752	struct s5m_rtc_info *info = dev_get_drvdata(dev);
753	int ret = 0;
754
755	if (info->irq && device_may_wakeup(dev))
756		ret = enable_irq_wake(info->irq);
757
758	return ret;
759}
760#endif /* CONFIG_PM_SLEEP */
761
762static SIMPLE_DEV_PM_OPS(s5m_rtc_pm_ops, s5m_rtc_suspend, s5m_rtc_resume);
763
764static const struct platform_device_id s5m_rtc_id[] = {
765	{ "s5m-rtc",		S5M8767X },
766	{ "s2mps13-rtc",	S2MPS13X },
767	{ "s2mps14-rtc",	S2MPS14X },
768	{ "s2mps15-rtc",	S2MPS15X },
769	{ },
770};
771MODULE_DEVICE_TABLE(platform, s5m_rtc_id);
772
773static struct platform_driver s5m_rtc_driver = {
774	.driver		= {
775		.name	= "s5m-rtc",
 
776		.pm	= &s5m_rtc_pm_ops,
777	},
778	.probe		= s5m_rtc_probe,
 
779	.id_table	= s5m_rtc_id,
780};
781
782module_platform_driver(s5m_rtc_driver);
783
784/* Module information */
785MODULE_AUTHOR("Sangbeom Kim <sbkim73@samsung.com>");
786MODULE_DESCRIPTION("Samsung S5M/S2MPS14 RTC driver");
787MODULE_LICENSE("GPL");
v3.15
  1/*
  2 * Copyright (c) 2013 Samsung Electronics Co., Ltd
  3 *	http://www.samsung.com
  4 *
  5 *  Copyright (C) 2013 Google, Inc
  6 *
  7 *  This program is free software; you can redistribute it and/or modify
  8 *  it under the terms of the GNU General Public License as published by
  9 *  the Free Software Foundation; either version 2 of the License, or
 10 *  (at your option) any later version.
 11 *
 12 *  This program is distributed in the hope that it will be useful,
 13 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 14 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 15 *  GNU General Public License for more details.
 16 */
 17
 18#include <linux/module.h>
 19#include <linux/i2c.h>
 20#include <linux/slab.h>
 21#include <linux/bcd.h>
 22#include <linux/bitops.h>
 23#include <linux/regmap.h>
 24#include <linux/rtc.h>
 25#include <linux/delay.h>
 26#include <linux/platform_device.h>
 27#include <linux/mfd/samsung/core.h>
 28#include <linux/mfd/samsung/irq.h>
 29#include <linux/mfd/samsung/rtc.h>
 
 30
 31/*
 32 * Maximum number of retries for checking changes in UDR field
 33 * of SEC_RTC_UDR_CON register (to limit possible endless loop).
 34 *
 35 * After writing to RTC registers (setting time or alarm) read the UDR field
 36 * in SEC_RTC_UDR_CON register. UDR is auto-cleared when data have
 37 * been transferred.
 38 */
 39#define UDR_READ_RETRY_CNT	5
 40
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 41struct s5m_rtc_info {
 42	struct device *dev;
 
 43	struct sec_pmic_dev *s5m87xx;
 44	struct regmap *regmap;
 45	struct rtc_device *rtc_dev;
 46	int irq;
 47	int device_type;
 48	int rtc_24hr_mode;
 49	bool wtsr_smpl;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 50};
 51
 52static void s5m8767_data_to_tm(u8 *data, struct rtc_time *tm,
 53			       int rtc_24hr_mode)
 54{
 55	tm->tm_sec = data[RTC_SEC] & 0x7f;
 56	tm->tm_min = data[RTC_MIN] & 0x7f;
 57	if (rtc_24hr_mode) {
 58		tm->tm_hour = data[RTC_HOUR] & 0x1f;
 59	} else {
 60		tm->tm_hour = data[RTC_HOUR] & 0x0f;
 61		if (data[RTC_HOUR] & HOUR_PM_MASK)
 62			tm->tm_hour += 12;
 63	}
 64
 65	tm->tm_wday = ffs(data[RTC_WEEKDAY] & 0x7f);
 66	tm->tm_mday = data[RTC_DATE] & 0x1f;
 67	tm->tm_mon = (data[RTC_MONTH] & 0x0f) - 1;
 68	tm->tm_year = (data[RTC_YEAR1] & 0x7f) + 100;
 69	tm->tm_yday = 0;
 70	tm->tm_isdst = 0;
 71}
 72
 73static int s5m8767_tm_to_data(struct rtc_time *tm, u8 *data)
 74{
 75	data[RTC_SEC] = tm->tm_sec;
 76	data[RTC_MIN] = tm->tm_min;
 77
 78	if (tm->tm_hour >= 12)
 79		data[RTC_HOUR] = tm->tm_hour | HOUR_PM_MASK;
 80	else
 81		data[RTC_HOUR] = tm->tm_hour & ~HOUR_PM_MASK;
 82
 83	data[RTC_WEEKDAY] = 1 << tm->tm_wday;
 84	data[RTC_DATE] = tm->tm_mday;
 85	data[RTC_MONTH] = tm->tm_mon + 1;
 86	data[RTC_YEAR1] = tm->tm_year > 100 ? (tm->tm_year - 100) : 0;
 87
 88	if (tm->tm_year < 100) {
 89		pr_err("s5m8767 RTC cannot handle the year %d.\n",
 90		       1900 + tm->tm_year);
 91		return -EINVAL;
 92	} else {
 93		return 0;
 94	}
 95}
 96
 97/*
 98 * Read RTC_UDR_CON register and wait till UDR field is cleared.
 99 * This indicates that time/alarm update ended.
100 */
101static inline int s5m8767_wait_for_udr_update(struct s5m_rtc_info *info)
102{
103	int ret, retry = UDR_READ_RETRY_CNT;
104	unsigned int data;
105
106	do {
107		ret = regmap_read(info->regmap, SEC_RTC_UDR_CON, &data);
108	} while (--retry && (data & RTC_UDR_MASK) && !ret);
109
110	if (!retry)
111		dev_err(info->dev, "waiting for UDR update, reached max number of retries\n");
112
113	return ret;
114}
115
116static inline int s5m8767_rtc_set_time_reg(struct s5m_rtc_info *info)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
117{
118	int ret;
119	unsigned int data;
120
121	ret = regmap_read(info->regmap, SEC_RTC_UDR_CON, &data);
122	if (ret < 0) {
123		dev_err(info->dev, "failed to read update reg(%d)\n", ret);
124		return ret;
125	}
126
127	data |= RTC_TIME_EN_MASK;
128	data |= RTC_UDR_MASK;
129
130	ret = regmap_write(info->regmap, SEC_RTC_UDR_CON, data);
131	if (ret < 0) {
132		dev_err(info->dev, "failed to write update reg(%d)\n", ret);
133		return ret;
134	}
135
136	ret = s5m8767_wait_for_udr_update(info);
137
138	return ret;
139}
140
141static inline int s5m8767_rtc_set_alarm_reg(struct s5m_rtc_info *info)
142{
143	int ret;
144	unsigned int data;
145
146	ret = regmap_read(info->regmap, SEC_RTC_UDR_CON, &data);
147	if (ret < 0) {
148		dev_err(info->dev, "%s: fail to read update reg(%d)\n",
149			__func__, ret);
150		return ret;
151	}
152
153	data &= ~RTC_TIME_EN_MASK;
154	data |= RTC_UDR_MASK;
 
 
 
 
 
 
 
 
 
 
 
155
156	ret = regmap_write(info->regmap, SEC_RTC_UDR_CON, data);
157	if (ret < 0) {
158		dev_err(info->dev, "%s: fail to write update reg(%d)\n",
159			__func__, ret);
160		return ret;
161	}
162
163	ret = s5m8767_wait_for_udr_update(info);
164
 
 
 
 
 
165	return ret;
166}
167
168static void s5m8763_data_to_tm(u8 *data, struct rtc_time *tm)
169{
170	tm->tm_sec = bcd2bin(data[RTC_SEC]);
171	tm->tm_min = bcd2bin(data[RTC_MIN]);
172
173	if (data[RTC_HOUR] & HOUR_12) {
174		tm->tm_hour = bcd2bin(data[RTC_HOUR] & 0x1f);
175		if (data[RTC_HOUR] & HOUR_PM)
176			tm->tm_hour += 12;
177	} else {
178		tm->tm_hour = bcd2bin(data[RTC_HOUR] & 0x3f);
179	}
180
181	tm->tm_wday = data[RTC_WEEKDAY] & 0x07;
182	tm->tm_mday = bcd2bin(data[RTC_DATE]);
183	tm->tm_mon = bcd2bin(data[RTC_MONTH]);
184	tm->tm_year = bcd2bin(data[RTC_YEAR1]) + bcd2bin(data[RTC_YEAR2]) * 100;
185	tm->tm_year -= 1900;
186}
187
188static void s5m8763_tm_to_data(struct rtc_time *tm, u8 *data)
189{
190	data[RTC_SEC] = bin2bcd(tm->tm_sec);
191	data[RTC_MIN] = bin2bcd(tm->tm_min);
192	data[RTC_HOUR] = bin2bcd(tm->tm_hour);
193	data[RTC_WEEKDAY] = tm->tm_wday;
194	data[RTC_DATE] = bin2bcd(tm->tm_mday);
195	data[RTC_MONTH] = bin2bcd(tm->tm_mon);
196	data[RTC_YEAR1] = bin2bcd(tm->tm_year % 100);
197	data[RTC_YEAR2] = bin2bcd((tm->tm_year + 1900) / 100);
198}
199
200static int s5m_rtc_read_time(struct device *dev, struct rtc_time *tm)
201{
202	struct s5m_rtc_info *info = dev_get_drvdata(dev);
203	u8 data[8];
204	int ret;
205
206	ret = regmap_bulk_read(info->regmap, SEC_RTC_SEC, data, 8);
 
 
 
 
 
 
 
 
 
 
 
 
 
207	if (ret < 0)
208		return ret;
209
210	switch (info->device_type) {
211	case S5M8763X:
212		s5m8763_data_to_tm(data, tm);
213		break;
214
215	case S5M8767X:
 
 
 
216		s5m8767_data_to_tm(data, tm, info->rtc_24hr_mode);
217		break;
218
219	default:
220		return -EINVAL;
221	}
222
223	dev_dbg(dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
224		1900 + tm->tm_year, 1 + tm->tm_mon, tm->tm_mday,
225		tm->tm_hour, tm->tm_min, tm->tm_sec, tm->tm_wday);
226
227	return rtc_valid_tm(tm);
228}
229
230static int s5m_rtc_set_time(struct device *dev, struct rtc_time *tm)
231{
232	struct s5m_rtc_info *info = dev_get_drvdata(dev);
233	u8 data[8];
234	int ret = 0;
235
236	switch (info->device_type) {
237	case S5M8763X:
238		s5m8763_tm_to_data(tm, data);
239		break;
240	case S5M8767X:
 
 
 
241		ret = s5m8767_tm_to_data(tm, data);
242		break;
243	default:
244		return -EINVAL;
245	}
246
247	if (ret < 0)
248		return ret;
249
250	dev_dbg(dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
251		1900 + tm->tm_year, 1 + tm->tm_mon, tm->tm_mday,
252		tm->tm_hour, tm->tm_min, tm->tm_sec, tm->tm_wday);
253
254	ret = regmap_raw_write(info->regmap, SEC_RTC_SEC, data, 8);
 
255	if (ret < 0)
256		return ret;
257
258	ret = s5m8767_rtc_set_time_reg(info);
259
260	return ret;
261}
262
263static int s5m_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
264{
265	struct s5m_rtc_info *info = dev_get_drvdata(dev);
266	u8 data[8];
267	unsigned int val;
268	int ret, i;
269
270	ret = regmap_bulk_read(info->regmap, SEC_ALARM0_SEC, data, 8);
 
271	if (ret < 0)
272		return ret;
273
274	switch (info->device_type) {
275	case S5M8763X:
276		s5m8763_data_to_tm(data, &alrm->time);
277		ret = regmap_read(info->regmap, SEC_ALARM0_CONF, &val);
278		if (ret < 0)
279			return ret;
280
281		alrm->enabled = !!val;
282
283		ret = regmap_read(info->regmap, SEC_RTC_STATUS, &val);
284		if (ret < 0)
285			return ret;
286
287		break;
288
289	case S5M8767X:
 
 
 
290		s5m8767_data_to_tm(data, &alrm->time, info->rtc_24hr_mode);
291		dev_dbg(dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
292			1900 + alrm->time.tm_year, 1 + alrm->time.tm_mon,
293			alrm->time.tm_mday, alrm->time.tm_hour,
294			alrm->time.tm_min, alrm->time.tm_sec,
295			alrm->time.tm_wday);
296
297		alrm->enabled = 0;
298		for (i = 0; i < 7; i++) {
299			if (data[i] & ALARM_ENABLE_MASK) {
300				alrm->enabled = 1;
301				break;
302			}
303		}
304
305		alrm->pending = 0;
306		ret = regmap_read(info->regmap, SEC_RTC_STATUS, &val);
307		if (ret < 0)
308			return ret;
309		break;
310
311	default:
312		return -EINVAL;
313	}
314
315	if (val & ALARM0_STATUS)
316		alrm->pending = 1;
317	else
318		alrm->pending = 0;
319
320	return 0;
321}
322
323static int s5m_rtc_stop_alarm(struct s5m_rtc_info *info)
324{
325	u8 data[8];
326	int ret, i;
327	struct rtc_time tm;
328
329	ret = regmap_bulk_read(info->regmap, SEC_ALARM0_SEC, data, 8);
 
330	if (ret < 0)
331		return ret;
332
333	s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
334	dev_dbg(info->dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
335		1900 + tm.tm_year, 1 + tm.tm_mon, tm.tm_mday,
336		tm.tm_hour, tm.tm_min, tm.tm_sec, tm.tm_wday);
337
338	switch (info->device_type) {
339	case S5M8763X:
340		ret = regmap_write(info->regmap, SEC_ALARM0_CONF, 0);
341		break;
342
343	case S5M8767X:
344		for (i = 0; i < 7; i++)
 
 
 
345			data[i] &= ~ALARM_ENABLE_MASK;
346
347		ret = regmap_raw_write(info->regmap, SEC_ALARM0_SEC, data, 8);
 
348		if (ret < 0)
349			return ret;
350
351		ret = s5m8767_rtc_set_alarm_reg(info);
352
353		break;
354
355	default:
356		return -EINVAL;
357	}
358
359	return ret;
360}
361
362static int s5m_rtc_start_alarm(struct s5m_rtc_info *info)
363{
364	int ret;
365	u8 data[8];
366	u8 alarm0_conf;
367	struct rtc_time tm;
368
369	ret = regmap_bulk_read(info->regmap, SEC_ALARM0_SEC, data, 8);
 
370	if (ret < 0)
371		return ret;
372
373	s5m8767_data_to_tm(data, &tm, info->rtc_24hr_mode);
374	dev_dbg(info->dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
375		1900 + tm.tm_year, 1 + tm.tm_mon, tm.tm_mday,
376		tm.tm_hour, tm.tm_min, tm.tm_sec, tm.tm_wday);
377
378	switch (info->device_type) {
379	case S5M8763X:
380		alarm0_conf = 0x77;
381		ret = regmap_write(info->regmap, SEC_ALARM0_CONF, alarm0_conf);
382		break;
383
384	case S5M8767X:
 
 
 
385		data[RTC_SEC] |= ALARM_ENABLE_MASK;
386		data[RTC_MIN] |= ALARM_ENABLE_MASK;
387		data[RTC_HOUR] |= ALARM_ENABLE_MASK;
388		data[RTC_WEEKDAY] &= ~ALARM_ENABLE_MASK;
389		if (data[RTC_DATE] & 0x1f)
390			data[RTC_DATE] |= ALARM_ENABLE_MASK;
391		if (data[RTC_MONTH] & 0xf)
392			data[RTC_MONTH] |= ALARM_ENABLE_MASK;
393		if (data[RTC_YEAR1] & 0x7f)
394			data[RTC_YEAR1] |= ALARM_ENABLE_MASK;
395
396		ret = regmap_raw_write(info->regmap, SEC_ALARM0_SEC, data, 8);
 
397		if (ret < 0)
398			return ret;
399		ret = s5m8767_rtc_set_alarm_reg(info);
400
401		break;
402
403	default:
404		return -EINVAL;
405	}
406
407	return ret;
408}
409
410static int s5m_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
411{
412	struct s5m_rtc_info *info = dev_get_drvdata(dev);
413	u8 data[8];
414	int ret;
415
416	switch (info->device_type) {
417	case S5M8763X:
418		s5m8763_tm_to_data(&alrm->time, data);
419		break;
420
421	case S5M8767X:
 
 
 
422		s5m8767_tm_to_data(&alrm->time, data);
423		break;
424
425	default:
426		return -EINVAL;
427	}
428
429	dev_dbg(dev, "%s: %d/%d/%d %d:%d:%d(%d)\n", __func__,
430		1900 + alrm->time.tm_year, 1 + alrm->time.tm_mon,
431		alrm->time.tm_mday, alrm->time.tm_hour, alrm->time.tm_min,
432		alrm->time.tm_sec, alrm->time.tm_wday);
433
434	ret = s5m_rtc_stop_alarm(info);
435	if (ret < 0)
436		return ret;
437
438	ret = regmap_raw_write(info->regmap, SEC_ALARM0_SEC, data, 8);
 
439	if (ret < 0)
440		return ret;
441
442	ret = s5m8767_rtc_set_alarm_reg(info);
443	if (ret < 0)
444		return ret;
445
446	if (alrm->enabled)
447		ret = s5m_rtc_start_alarm(info);
448
449	return ret;
450}
451
452static int s5m_rtc_alarm_irq_enable(struct device *dev,
453				    unsigned int enabled)
454{
455	struct s5m_rtc_info *info = dev_get_drvdata(dev);
456
457	if (enabled)
458		return s5m_rtc_start_alarm(info);
459	else
460		return s5m_rtc_stop_alarm(info);
461}
462
463static irqreturn_t s5m_rtc_alarm_irq(int irq, void *data)
464{
465	struct s5m_rtc_info *info = data;
466
467	rtc_update_irq(info->rtc_dev, 1, RTC_IRQF | RTC_AF);
468
469	return IRQ_HANDLED;
470}
471
472static const struct rtc_class_ops s5m_rtc_ops = {
473	.read_time = s5m_rtc_read_time,
474	.set_time = s5m_rtc_set_time,
475	.read_alarm = s5m_rtc_read_alarm,
476	.set_alarm = s5m_rtc_set_alarm,
477	.alarm_irq_enable = s5m_rtc_alarm_irq_enable,
478};
479
480static void s5m_rtc_enable_wtsr(struct s5m_rtc_info *info, bool enable)
481{
 
482	int ret;
483	ret = regmap_update_bits(info->regmap, SEC_WTSR_SMPL_CNTL,
484				 WTSR_ENABLE_MASK,
485				 enable ? WTSR_ENABLE_MASK : 0);
486	if (ret < 0)
487		dev_err(info->dev, "%s: fail to update WTSR reg(%d)\n",
488			__func__, ret);
489}
490
491static void s5m_rtc_enable_smpl(struct s5m_rtc_info *info, bool enable)
492{
493	int ret;
494	ret = regmap_update_bits(info->regmap, SEC_WTSR_SMPL_CNTL,
495				 SMPL_ENABLE_MASK,
496				 enable ? SMPL_ENABLE_MASK : 0);
497	if (ret < 0)
498		dev_err(info->dev, "%s: fail to update SMPL reg(%d)\n",
499			__func__, ret);
500}
 
 
 
 
 
 
 
 
 
 
 
 
 
501
502static int s5m8767_rtc_init_reg(struct s5m_rtc_info *info)
503{
504	u8 data[2];
505	unsigned int tp_read;
506	int ret;
507	struct rtc_time tm;
 
 
508
509	ret = regmap_read(info->regmap, SEC_RTC_UDR_CON, &tp_read);
510	if (ret < 0) {
511		dev_err(info->dev, "%s: fail to read control reg(%d)\n",
512			__func__, ret);
513		return ret;
514	}
515
516	/* Set RTC control register : Binary mode, 24hour mode */
517	data[0] = (1 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
518	data[1] = (0 << BCD_EN_SHIFT) | (1 << MODEL24_SHIFT);
519
520	info->rtc_24hr_mode = 1;
521	ret = regmap_raw_write(info->regmap, SEC_ALARM0_CONF, data, 2);
522	if (ret < 0) {
523		dev_err(info->dev, "%s: fail to write controlm reg(%d)\n",
524			__func__, ret);
525		return ret;
526	}
527
528	/* In first boot time, Set rtc time to 1/1/2012 00:00:00(SUN) */
529	if ((tp_read & RTC_TCON_MASK) == 0) {
530		dev_dbg(info->dev, "rtc init\n");
531		tm.tm_sec = 0;
532		tm.tm_min = 0;
533		tm.tm_hour = 0;
534		tm.tm_wday = 0;
535		tm.tm_mday = 1;
536		tm.tm_mon = 0;
537		tm.tm_year = 112;
538		tm.tm_yday = 0;
539		tm.tm_isdst = 0;
540		ret = s5m_rtc_set_time(info->dev, &tm);
541	}
542
543	ret = regmap_update_bits(info->regmap, SEC_RTC_UDR_CON,
544				 RTC_TCON_MASK, tp_read | RTC_TCON_MASK);
545	if (ret < 0)
546		dev_err(info->dev, "%s: fail to update TCON reg(%d)\n",
547			__func__, ret);
548
549	return ret;
550}
551
552static int s5m_rtc_probe(struct platform_device *pdev)
553{
554	struct sec_pmic_dev *s5m87xx = dev_get_drvdata(pdev->dev.parent);
555	struct sec_platform_data *pdata = s5m87xx->pdata;
556	struct s5m_rtc_info *info;
557	int ret;
558
559	if (!pdata) {
560		dev_err(pdev->dev.parent, "Platform data not supplied\n");
561		return -ENODEV;
562	}
563
564	info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
565	if (!info)
566		return -ENOMEM;
567
568	info->dev = &pdev->dev;
569	info->s5m87xx = s5m87xx;
570	info->regmap = s5m87xx->regmap_rtc;
571	info->device_type = s5m87xx->device_type;
572	info->wtsr_smpl = s5m87xx->wtsr_smpl;
573
574	switch (pdata->device_type) {
575	case S5M8763X:
576		info->irq = regmap_irq_get_virq(s5m87xx->irq_data,
577				S5M8763_IRQ_ALARM0);
 
 
 
 
 
578		break;
579
580	case S5M8767X:
581		info->irq = regmap_irq_get_virq(s5m87xx->irq_data,
582				S5M8767_IRQ_RTCA1);
 
583		break;
 
 
 
 
 
 
584
585	default:
586		ret = -EINVAL;
587		dev_err(&pdev->dev, "Unsupported device type: %d\n", ret);
 
 
 
 
 
 
 
 
 
588		return ret;
589	}
590
591	platform_set_drvdata(pdev, info);
 
 
592
593	ret = s5m8767_rtc_init_reg(info);
594
595	if (info->wtsr_smpl) {
596		s5m_rtc_enable_wtsr(info, true);
597		s5m_rtc_enable_smpl(info, true);
 
 
598	}
599
600	device_init_wakeup(&pdev->dev, 1);
601
602	info->rtc_dev = devm_rtc_device_register(&pdev->dev, "s5m-rtc",
603						 &s5m_rtc_ops, THIS_MODULE);
 
604
 
605	if (IS_ERR(info->rtc_dev))
606		return PTR_ERR(info->rtc_dev);
607
608	ret = devm_request_threaded_irq(&pdev->dev, info->irq, NULL,
609					s5m_rtc_alarm_irq, 0, "rtc-alarm0",
610					info);
611	if (ret < 0)
612		dev_err(&pdev->dev, "Failed to request alarm IRQ: %d: %d\n",
613			info->irq, ret);
614
615	return ret;
616}
617
618static void s5m_rtc_shutdown(struct platform_device *pdev)
619{
620	struct s5m_rtc_info *info = platform_get_drvdata(pdev);
621	int i;
622	unsigned int val = 0;
623	if (info->wtsr_smpl) {
624		for (i = 0; i < 3; i++) {
625			s5m_rtc_enable_wtsr(info, false);
626			regmap_read(info->regmap, SEC_WTSR_SMPL_CNTL, &val);
627			pr_debug("%s: WTSR_SMPL reg(0x%02x)\n", __func__, val);
628			if (val & WTSR_ENABLE_MASK)
629				pr_emerg("%s: fail to disable WTSR\n",
630					 __func__);
631			else {
632				pr_info("%s: success to disable WTSR\n",
633					__func__);
634				break;
635			}
636		}
 
637	}
638	/* Disable SMPL when power off */
639	s5m_rtc_enable_smpl(info, false);
640}
641
642#ifdef CONFIG_PM_SLEEP
643static int s5m_rtc_resume(struct device *dev)
644{
645	struct s5m_rtc_info *info = dev_get_drvdata(dev);
646	int ret = 0;
647
648	if (device_may_wakeup(dev))
649		ret = disable_irq_wake(info->irq);
650
651	return ret;
652}
653
654static int s5m_rtc_suspend(struct device *dev)
655{
656	struct s5m_rtc_info *info = dev_get_drvdata(dev);
657	int ret = 0;
658
659	if (device_may_wakeup(dev))
660		ret = enable_irq_wake(info->irq);
661
662	return ret;
663}
664#endif /* CONFIG_PM_SLEEP */
665
666static SIMPLE_DEV_PM_OPS(s5m_rtc_pm_ops, s5m_rtc_suspend, s5m_rtc_resume);
667
668static const struct platform_device_id s5m_rtc_id[] = {
669	{ "s5m-rtc", 0 },
 
 
 
 
670};
 
671
672static struct platform_driver s5m_rtc_driver = {
673	.driver		= {
674		.name	= "s5m-rtc",
675		.owner	= THIS_MODULE,
676		.pm	= &s5m_rtc_pm_ops,
677	},
678	.probe		= s5m_rtc_probe,
679	.shutdown	= s5m_rtc_shutdown,
680	.id_table	= s5m_rtc_id,
681};
682
683module_platform_driver(s5m_rtc_driver);
684
685/* Module information */
686MODULE_AUTHOR("Sangbeom Kim <sbkim73@samsung.com>");
687MODULE_DESCRIPTION("Samsung S5M RTC driver");
688MODULE_LICENSE("GPL");
689MODULE_ALIAS("platform:s5m-rtc");