Linux Audio

Check our new training course

Loading...
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
   4 * Copyright (C) 2013 Red Hat
   5 * Author: Rob Clark <robdclark@gmail.com>
 
 
 
 
 
 
 
 
 
 
 
 
   6 */
   7
   8#include <linux/dma-mapping.h>
   9#include <linux/fault-inject.h>
  10#include <linux/debugfs.h>
  11#include <linux/of_address.h>
  12#include <linux/uaccess.h>
  13
  14#include <drm/drm_client_setup.h>
  15#include <drm/drm_drv.h>
  16#include <drm/drm_file.h>
  17#include <drm/drm_ioctl.h>
  18#include <drm/drm_of.h>
  19
  20#include "msm_drv.h"
  21#include "msm_debugfs.h"
  22#include "msm_gem.h"
  23#include "msm_gpu.h"
  24#include "msm_kms.h"
  25
  26/*
  27 * MSM driver version:
  28 * - 1.0.0 - initial interface
  29 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  30 * - 1.2.0 - adds explicit fence support for submit ioctl
  31 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  32 *           SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  33 *           MSM_GEM_INFO ioctl.
  34 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
  35 *           GEM object's debug name
  36 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
  37 * - 1.6.0 - Syncobj support
  38 * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
  39 * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
  40 * - 1.9.0 - Add MSM_SUBMIT_FENCE_SN_IN
  41 * - 1.10.0 - Add MSM_SUBMIT_BO_NO_IMPLICIT
  42 * - 1.11.0 - Add wait boost (MSM_WAIT_FENCE_BOOST, MSM_PREP_BOOST)
  43 * - 1.12.0 - Add MSM_INFO_SET_METADATA and MSM_INFO_GET_METADATA
  44 */
  45#define MSM_VERSION_MAJOR	1
  46#define MSM_VERSION_MINOR	12
  47#define MSM_VERSION_PATCHLEVEL	0
  48
  49static void msm_deinit_vram(struct drm_device *ddev);
 
 
 
  50
  51static char *vram = "16m";
  52MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  53module_param(vram, charp, 0);
 
  54
  55bool dumpstate;
  56MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  57module_param(dumpstate, bool, 0600);
  58
  59static bool modeset = true;
  60MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  61module_param(modeset, bool, 0600);
  62
  63DECLARE_FAULT_ATTR(fail_gem_alloc);
  64DECLARE_FAULT_ATTR(fail_gem_iova);
  65
  66static int msm_drm_uninit(struct device *dev)
  67{
  68	struct platform_device *pdev = to_platform_device(dev);
  69	struct msm_drm_private *priv = platform_get_drvdata(pdev);
  70	struct drm_device *ddev = priv->dev;
  71
  72	/*
  73	 * Shutdown the hw if we're far enough along where things might be on.
  74	 * If we run this too early, we'll end up panicking in any variety of
  75	 * places. Since we don't register the drm device until late in
  76	 * msm_drm_init, drm_dev->registered is used as an indicator that the
  77	 * shutdown will be successful.
  78	 */
  79	if (ddev->registered) {
  80		drm_dev_unregister(ddev);
  81		if (priv->kms)
  82			drm_atomic_helper_shutdown(ddev);
  83	}
  84
  85	/* We must cancel and cleanup any pending vblank enable/disable
  86	 * work before msm_irq_uninstall() to avoid work re-enabling an
  87	 * irq after uninstall has disabled it.
  88	 */
  89
  90	flush_workqueue(priv->wq);
 
  91
  92	msm_gem_shrinker_cleanup(ddev);
 
 
 
 
 
 
  93
  94	msm_perf_debugfs_cleanup(priv);
  95	msm_rd_debugfs_cleanup(priv);
 
  96
  97	if (priv->kms)
  98		msm_drm_kms_uninit(dev);
 
  99
 100	msm_deinit_vram(ddev);
 
 
 
 
 
 101
 102	component_unbind_all(dev, ddev);
 
 
 
 103
 104	ddev->dev_private = NULL;
 105	drm_dev_put(ddev);
 
 
 106
 107	destroy_workqueue(priv->wq);
 108
 109	return 0;
 
 
 
 
 
 
 
 
 
 110}
 111
 112bool msm_use_mmu(struct drm_device *dev)
 113{
 114	struct msm_drm_private *priv = dev->dev_private;
 
 
 
 115
 116	/*
 117	 * a2xx comes with its own MMU
 118	 * On other platforms IOMMU can be declared specified either for the
 119	 * MDP/DPU device or for its parent, MDSS device.
 120	 */
 121	return priv->is_a2xx ||
 122		device_iommu_mapped(dev->dev) ||
 123		device_iommu_mapped(dev->dev->parent);
 124}
 125
 126static int msm_init_vram(struct drm_device *dev)
 
 
 
 
 127{
 128	struct msm_drm_private *priv = dev->dev_private;
 129	struct device_node *node;
 130	unsigned long size = 0;
 131	int ret = 0;
 132
 133	/* In the device-tree world, we could have a 'memory-region'
 134	 * phandle, which gives us a link to our "vram".  Allocating
 135	 * is all nicely abstracted behind the dma api, but we need
 136	 * to know the entire size to allocate it all in one go. There
 137	 * are two cases:
 138	 *  1) device with no IOMMU, in which case we need exclusive
 139	 *     access to a VRAM carveout big enough for all gpu
 140	 *     buffers
 141	 *  2) device with IOMMU, but where the bootloader puts up
 142	 *     a splash screen.  In this case, the VRAM carveout
 143	 *     need only be large enough for fbdev fb.  But we need
 144	 *     exclusive access to the buffer to avoid the kernel
 145	 *     using those pages for other purposes (which appears
 146	 *     as corruption on screen before we have a chance to
 147	 *     load and do initial modeset)
 148	 */
 149
 150	node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
 151	if (node) {
 152		struct resource r;
 153		ret = of_address_to_resource(node, 0, &r);
 154		of_node_put(node);
 155		if (ret)
 156			return ret;
 157		size = r.end - r.start + 1;
 158		DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
 159
 160		/* if we have no IOMMU, then we need to use carveout allocator.
 161		 * Grab the entire DMA chunk carved out in early startup in
 162		 * mach-msm:
 163		 */
 164	} else if (!msm_use_mmu(dev)) {
 165		DRM_INFO("using %s VRAM carveout\n", vram);
 166		size = memparse(vram, NULL);
 167	}
 168
 169	if (size) {
 170		unsigned long attrs = 0;
 171		void *p;
 
 172
 173		priv->vram.size = size;
 
 
 
 
 
 174
 175		drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
 176		spin_lock_init(&priv->vram.lock);
 
 
 
 
 
 177
 178		attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
 179		attrs |= DMA_ATTR_WRITE_COMBINE;
 180
 181		/* note that for no-kernel-mapping, the vaddr returned
 182		 * is bogus, but non-null if allocation succeeded:
 183		 */
 184		p = dma_alloc_attrs(dev->dev, size,
 185				&priv->vram.paddr, GFP_KERNEL, attrs);
 186		if (!p) {
 187			DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
 188			priv->vram.paddr = 0;
 189			return -ENOMEM;
 190		}
 191
 192		DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
 193				(uint32_t)priv->vram.paddr,
 194				(uint32_t)(priv->vram.paddr + size));
 195	}
 196
 197	return ret;
 198}
 199
 200static void msm_deinit_vram(struct drm_device *ddev)
 201{
 202	struct msm_drm_private *priv = ddev->dev_private;
 203	unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
 204
 205	if (!priv->vram.paddr)
 206		return;
 207
 208	drm_mm_takedown(&priv->vram.mm);
 209	dma_free_attrs(ddev->dev, priv->vram.size, NULL, priv->vram.paddr,
 210			attrs);
 
 
 
 
 
 211}
 212
 213static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
 214{
 215	struct msm_drm_private *priv = dev_get_drvdata(dev);
 216	struct drm_device *ddev;
 
 217	int ret;
 218
 219	if (drm_firmware_drivers_only())
 220		return -ENODEV;
 221
 222	ddev = drm_dev_alloc(drv, dev);
 223	if (IS_ERR(ddev)) {
 224		DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
 225		return PTR_ERR(ddev);
 226	}
 227	ddev->dev_private = priv;
 228	priv->dev = ddev;
 229
 230	priv->wq = alloc_ordered_workqueue("msm", 0);
 231	if (!priv->wq) {
 232		ret = -ENOMEM;
 233		goto err_put_dev;
 234	}
 235
 236	INIT_LIST_HEAD(&priv->objects);
 237	mutex_init(&priv->obj_lock);
 238
 239	/*
 240	 * Initialize the LRUs:
 
 
 
 241	 */
 242	mutex_init(&priv->lru.lock);
 243	drm_gem_lru_init(&priv->lru.unbacked, &priv->lru.lock);
 244	drm_gem_lru_init(&priv->lru.pinned,   &priv->lru.lock);
 245	drm_gem_lru_init(&priv->lru.willneed, &priv->lru.lock);
 246	drm_gem_lru_init(&priv->lru.dontneed, &priv->lru.lock);
 247
 248	/* Teach lockdep about lock ordering wrt. shrinker: */
 249	fs_reclaim_acquire(GFP_KERNEL);
 250	might_lock(&priv->lru.lock);
 251	fs_reclaim_release(GFP_KERNEL);
 252
 253	if (priv->kms_init) {
 254		ret = drmm_mode_config_init(ddev);
 255		if (ret)
 256			goto err_destroy_wq;
 257	}
 258
 259	ret = msm_init_vram(ddev);
 260	if (ret)
 261		goto err_destroy_wq;
 262
 263	dma_set_max_seg_size(dev, UINT_MAX);
 
 264
 265	/* Bind all our sub-components: */
 266	ret = component_bind_all(dev, ddev);
 267	if (ret)
 268		goto err_deinit_vram;
 
 
 
 
 
 
 
 
 
 
 
 
 269
 270	ret = msm_gem_shrinker_init(ddev);
 
 
 
 271	if (ret)
 272		goto err_msm_uninit;
 273
 274	if (priv->kms_init) {
 275		ret = msm_drm_kms_init(dev, drv);
 276		if (ret)
 277			goto err_msm_uninit;
 278	} else {
 279		/* valid only for the dummy headless case, where of_node=NULL */
 280		WARN_ON(dev->of_node);
 281		ddev->driver_features &= ~DRIVER_MODESET;
 282		ddev->driver_features &= ~DRIVER_ATOMIC;
 
 283	}
 284
 285	ret = drm_dev_register(ddev, 0);
 286	if (ret)
 287		goto err_msm_uninit;
 
 
 
 
 
 
 
 
 288
 289	ret = msm_debugfs_late_init(ddev);
 290	if (ret)
 291		goto err_msm_uninit;
 292
 293	if (priv->kms_init) {
 294		drm_kms_helper_poll_init(ddev);
 295		drm_client_setup(ddev, NULL);
 
 
 
 
 296	}
 297
 298	return 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 299
 300err_msm_uninit:
 301	msm_drm_uninit(dev);
 
 302
 303	return ret;
 304
 305err_deinit_vram:
 306	msm_deinit_vram(ddev);
 307err_destroy_wq:
 308	destroy_workqueue(priv->wq);
 309err_put_dev:
 310	drm_dev_put(ddev);
 311
 
 
 312	return ret;
 313}
 314
 315/*
 316 * DRM operations:
 317 */
 318
 319static void load_gpu(struct drm_device *dev)
 320{
 321	static DEFINE_MUTEX(init_lock);
 322	struct msm_drm_private *priv = dev->dev_private;
 
 323
 324	mutex_lock(&init_lock);
 
 325
 326	if (!priv->gpu)
 327		priv->gpu = adreno_load_gpu(dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 328
 329	mutex_unlock(&init_lock);
 330}
 331
 332static int context_init(struct drm_device *dev, struct drm_file *file)
 333{
 334	static atomic_t ident = ATOMIC_INIT(0);
 335	struct msm_drm_private *priv = dev->dev_private;
 336	struct msm_file_private *ctx;
 337
 
 
 
 
 
 338	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
 339	if (!ctx)
 340		return -ENOMEM;
 341
 342	INIT_LIST_HEAD(&ctx->submitqueues);
 343	rwlock_init(&ctx->queuelock);
 344
 345	kref_init(&ctx->ref);
 346	msm_submitqueue_init(dev, ctx);
 347
 348	ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
 349	file->driver_priv = ctx;
 350
 351	ctx->seqno = atomic_inc_return(&ident);
 352
 353	return 0;
 354}
 355
 356static int msm_open(struct drm_device *dev, struct drm_file *file)
 357{
 358	/* For now, load gpu on open.. to avoid the requirement of having
 359	 * firmware in the initrd.
 360	 */
 361	load_gpu(dev);
 
 
 362
 363	return context_init(dev, file);
 
 
 
 
 
 364}
 365
 366static void context_close(struct msm_file_private *ctx)
 367{
 368	msm_submitqueue_close(ctx);
 369	msm_file_private_put(ctx);
 
 
 
 
 370}
 371
 372static void msm_postclose(struct drm_device *dev, struct drm_file *file)
 373{
 
 374	struct msm_drm_private *priv = dev->dev_private;
 375	struct msm_file_private *ctx = file->driver_priv;
 376
 377	/*
 378	 * It is not possible to set sysprof param to non-zero if gpu
 379	 * is not initialized:
 380	 */
 381	if (priv->gpu)
 382		msm_file_private_set_sysprof(ctx, priv->gpu, 0);
 383
 384	context_close(ctx);
 385}
 386
 387/*
 388 * DRM ioctls:
 389 */
 390
 391static int msm_ioctl_get_param(struct drm_device *dev, void *data,
 392		struct drm_file *file)
 393{
 394	struct msm_drm_private *priv = dev->dev_private;
 395	struct drm_msm_param *args = data;
 396	struct msm_gpu *gpu;
 
 
 397
 398	/* for now, we just have 3d pipe.. eventually this would need to
 399	 * be more clever to dispatch to appropriate gpu module:
 400	 */
 401	if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
 402		return -EINVAL;
 
 
 403
 404	gpu = priv->gpu;
 
 
 
 
 
 
 405
 406	if (!gpu)
 
 
 
 
 407		return -ENXIO;
 408
 409	return gpu->funcs->get_param(gpu, file->driver_priv,
 410				     args->param, &args->value, &args->len);
 411}
 412
 413static int msm_ioctl_set_param(struct drm_device *dev, void *data,
 414		struct drm_file *file)
 415{
 416	struct msm_drm_private *priv = dev->dev_private;
 417	struct drm_msm_param *args = data;
 418	struct msm_gpu *gpu;
 
 
 
 
 419
 420	if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
 421		return -EINVAL;
 
 422
 423	gpu = priv->gpu;
 
 
 
 
 424
 425	if (!gpu)
 426		return -ENXIO;
 
 
 427
 428	return gpu->funcs->set_param(gpu, file->driver_priv,
 429				     args->param, args->value, args->len);
 430}
 431
 432static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
 433		struct drm_file *file)
 434{
 435	struct drm_msm_gem_new *args = data;
 436	uint32_t flags = args->flags;
 437
 438	if (args->flags & ~MSM_BO_FLAGS) {
 439		DRM_ERROR("invalid flags: %08x\n", args->flags);
 440		return -EINVAL;
 441	}
 442
 443	/*
 444	 * Uncached CPU mappings are deprecated, as of:
 445	 *
 446	 * 9ef364432db4 ("drm/msm: deprecate MSM_BO_UNCACHED (map as writecombine instead)")
 447	 *
 448	 * So promote them to WC.
 449	 */
 450	if (flags & MSM_BO_UNCACHED) {
 451		flags &= ~MSM_BO_CACHED;
 452		flags |= MSM_BO_WC;
 453	}
 454
 455	if (should_fail(&fail_gem_alloc, args->size))
 456		return -ENOMEM;
 457
 458	return msm_gem_new_handle(dev, file, args->size,
 459			args->flags, &args->handle, NULL);
 460}
 461
 462static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
 463{
 464	return ktime_set(timeout.tv_sec, timeout.tv_nsec);
 465}
 466
 467static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
 468		struct drm_file *file)
 469{
 470	struct drm_msm_gem_cpu_prep *args = data;
 471	struct drm_gem_object *obj;
 472	ktime_t timeout = to_ktime(args->timeout);
 473	int ret;
 474
 475	if (args->op & ~MSM_PREP_FLAGS) {
 476		DRM_ERROR("invalid op: %08x\n", args->op);
 477		return -EINVAL;
 
 478	}
 479
 480	obj = drm_gem_object_lookup(file, args->handle);
 481	if (!obj)
 482		return -ENOENT;
 483
 484	ret = msm_gem_cpu_prep(obj, args->op, &timeout);
 485
 486	drm_gem_object_put(obj);
 
 
 
 487
 488	return ret;
 489}
 490
 491static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
 492		struct drm_file *file)
 493{
 494	struct drm_msm_gem_cpu_fini *args = data;
 495	struct drm_gem_object *obj;
 
 
 496	int ret;
 497
 498	obj = drm_gem_object_lookup(file, args->handle);
 499	if (!obj)
 500		return -ENOENT;
 501
 502	ret = msm_gem_cpu_fini(obj);
 503
 504	drm_gem_object_put(obj);
 505
 506	return ret;
 507}
 508
 509static int msm_ioctl_gem_info_iova(struct drm_device *dev,
 510		struct drm_file *file, struct drm_gem_object *obj,
 511		uint64_t *iova)
 
 
 
 
 
 512{
 513	struct msm_drm_private *priv = dev->dev_private;
 514	struct msm_file_private *ctx = file->driver_priv;
 515
 516	if (!priv->gpu)
 517		return -EINVAL;
 
 518
 519	if (should_fail(&fail_gem_iova, obj->size))
 520		return -ENOMEM;
 
 
 521
 522	/*
 523	 * Don't pin the memory here - just get an address so that userspace can
 524	 * be productive
 525	 */
 526	return msm_gem_get_iova(obj, ctx->aspace, iova);
 
 
 527}
 
 
 
 
 
 528
 529static int msm_ioctl_gem_info_set_iova(struct drm_device *dev,
 530		struct drm_file *file, struct drm_gem_object *obj,
 531		uint64_t iova)
 532{
 533	struct msm_drm_private *priv = dev->dev_private;
 534	struct msm_file_private *ctx = file->driver_priv;
 535
 536	if (!priv->gpu)
 537		return -EINVAL;
 538
 539	/* Only supported if per-process address space is supported: */
 540	if (priv->gpu->aspace == ctx->aspace)
 541		return -EOPNOTSUPP;
 
 
 542
 543	if (should_fail(&fail_gem_iova, obj->size))
 544		return -ENOMEM;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 545
 546	return msm_gem_set_iova(obj, ctx->aspace, iova);
 547}
 548
 549static int msm_ioctl_gem_info_set_metadata(struct drm_gem_object *obj,
 550					   __user void *metadata,
 551					   u32 metadata_size)
 552{
 553	struct msm_gem_object *msm_obj = to_msm_bo(obj);
 554	void *buf;
 555	int ret;
 556
 557	/* Impose a moderate upper bound on metadata size: */
 558	if (metadata_size > 128) {
 559		return -EOVERFLOW;
 560	}
 561
 562	/* Use a temporary buf to keep copy_from_user() outside of gem obj lock: */
 563	buf = memdup_user(metadata, metadata_size);
 564	if (IS_ERR(buf))
 565		return PTR_ERR(buf);
 566
 567	ret = msm_gem_lock_interruptible(obj);
 568	if (ret)
 569		goto out;
 570
 571	msm_obj->metadata =
 572		krealloc(msm_obj->metadata, metadata_size, GFP_KERNEL);
 573	msm_obj->metadata_size = metadata_size;
 574	memcpy(msm_obj->metadata, buf, metadata_size);
 575
 576	msm_gem_unlock(obj);
 
 
 577
 578out:
 579	kfree(buf);
 580
 581	return ret;
 582}
 583
 584static int msm_ioctl_gem_info_get_metadata(struct drm_gem_object *obj,
 585					   __user void *metadata,
 586					   u32 *metadata_size)
 587{
 588	struct msm_gem_object *msm_obj = to_msm_bo(obj);
 589	void *buf;
 590	int ret, len;
 591
 592	if (!metadata) {
 593		/*
 594		 * Querying the size is inherently racey, but
 595		 * EXT_external_objects expects the app to confirm
 596		 * via device and driver UUIDs that the exporter and
 597		 * importer versions match.  All we can do from the
 598		 * kernel side is check the length under obj lock
 599		 * when userspace tries to retrieve the metadata
 600		 */
 601		*metadata_size = msm_obj->metadata_size;
 602		return 0;
 603	}
 604
 605	ret = msm_gem_lock_interruptible(obj);
 606	if (ret)
 607		return ret;
 
 
 
 608
 609	/* Avoid copy_to_user() under gem obj lock: */
 610	len = msm_obj->metadata_size;
 611	buf = kmemdup(msm_obj->metadata, len, GFP_KERNEL);
 612
 613	msm_gem_unlock(obj);
 614
 615	if (*metadata_size < len) {
 616		ret = -ETOOSMALL;
 617	} else if (copy_to_user(metadata, buf, len)) {
 618		ret = -EFAULT;
 619	} else {
 620		*metadata_size = len;
 621	}
 622
 623	kfree(buf);
 624
 625	return 0;
 
 
 
 626}
 627
 628static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
 629		struct drm_file *file)
 630{
 631	struct drm_msm_gem_info *args = data;
 632	struct drm_gem_object *obj;
 633	struct msm_gem_object *msm_obj;
 634	int i, ret = 0;
 635
 636	if (args->pad)
 637		return -EINVAL;
 638
 639	switch (args->info) {
 640	case MSM_INFO_GET_OFFSET:
 641	case MSM_INFO_GET_IOVA:
 642	case MSM_INFO_SET_IOVA:
 643	case MSM_INFO_GET_FLAGS:
 644		/* value returned as immediate, not pointer, so len==0: */
 645		if (args->len)
 646			return -EINVAL;
 647		break;
 648	case MSM_INFO_SET_NAME:
 649	case MSM_INFO_GET_NAME:
 650	case MSM_INFO_SET_METADATA:
 651	case MSM_INFO_GET_METADATA:
 652		break;
 653	default:
 654		return -EINVAL;
 655	}
 656
 657	obj = drm_gem_object_lookup(file, args->handle);
 658	if (!obj)
 659		return -ENOENT;
 660
 661	msm_obj = to_msm_bo(obj);
 662
 663	switch (args->info) {
 664	case MSM_INFO_GET_OFFSET:
 665		args->value = msm_gem_mmap_offset(obj);
 666		break;
 667	case MSM_INFO_GET_IOVA:
 668		ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
 669		break;
 670	case MSM_INFO_SET_IOVA:
 671		ret = msm_ioctl_gem_info_set_iova(dev, file, obj, args->value);
 672		break;
 673	case MSM_INFO_GET_FLAGS:
 674		if (obj->import_attach) {
 675			ret = -EINVAL;
 676			break;
 677		}
 678		/* Hide internal kernel-only flags: */
 679		args->value = to_msm_bo(obj)->flags & MSM_BO_FLAGS;
 680		ret = 0;
 681		break;
 682	case MSM_INFO_SET_NAME:
 683		/* length check should leave room for terminating null: */
 684		if (args->len >= sizeof(msm_obj->name)) {
 685			ret = -EINVAL;
 686			break;
 687		}
 688		if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
 689				   args->len)) {
 690			msm_obj->name[0] = '\0';
 691			ret = -EFAULT;
 692			break;
 693		}
 694		msm_obj->name[args->len] = '\0';
 695		for (i = 0; i < args->len; i++) {
 696			if (!isprint(msm_obj->name[i])) {
 697				msm_obj->name[i] = '\0';
 698				break;
 699			}
 700		}
 701		break;
 702	case MSM_INFO_GET_NAME:
 703		if (args->value && (args->len < strlen(msm_obj->name))) {
 704			ret = -ETOOSMALL;
 705			break;
 706		}
 707		args->len = strlen(msm_obj->name);
 708		if (args->value) {
 709			if (copy_to_user(u64_to_user_ptr(args->value),
 710					 msm_obj->name, args->len))
 711				ret = -EFAULT;
 712		}
 713		break;
 714	case MSM_INFO_SET_METADATA:
 715		ret = msm_ioctl_gem_info_set_metadata(
 716			obj, u64_to_user_ptr(args->value), args->len);
 717		break;
 718	case MSM_INFO_GET_METADATA:
 719		ret = msm_ioctl_gem_info_get_metadata(
 720			obj, u64_to_user_ptr(args->value), &args->len);
 721		break;
 722	}
 723
 724	drm_gem_object_put(obj);
 725
 726	return ret;
 727}
 728
 729static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id,
 730		      ktime_t timeout, uint32_t flags)
 
 
 731{
 732	struct dma_fence *fence;
 
 733	int ret;
 734
 735	if (fence_after(fence_id, queue->last_fence)) {
 736		DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n",
 737				      fence_id, queue->last_fence);
 738		return -EINVAL;
 739	}
 740
 741	/*
 742	 * Map submitqueue scoped "seqno" (which is actually an idr key)
 743	 * back to underlying dma-fence
 744	 *
 745	 * The fence is removed from the fence_idr when the submit is
 746	 * retired, so if the fence is not found it means there is nothing
 747	 * to wait for
 748	 */
 749	spin_lock(&queue->idr_lock);
 750	fence = idr_find(&queue->fence_idr, fence_id);
 751	if (fence)
 752		fence = dma_fence_get_rcu(fence);
 753	spin_unlock(&queue->idr_lock);
 754
 755	if (!fence)
 756		return 0;
 757
 758	if (flags & MSM_WAIT_FENCE_BOOST)
 759		dma_fence_set_deadline(fence, ktime_get());
 760
 761	ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
 762	if (ret == 0) {
 763		ret = -ETIMEDOUT;
 764	} else if (ret != -ERESTARTSYS) {
 765		ret = 0;
 766	}
 767
 768	dma_fence_put(fence);
 769
 770	return ret;
 771}
 772
 773static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
 774		struct drm_file *file)
 775{
 776	struct msm_drm_private *priv = dev->dev_private;
 777	struct drm_msm_wait_fence *args = data;
 778	struct msm_gpu_submitqueue *queue;
 779	int ret;
 780
 781	if (args->flags & ~MSM_WAIT_FENCE_FLAGS) {
 782		DRM_ERROR("invalid flags: %08x\n", args->flags);
 783		return -EINVAL;
 784	}
 785
 786	if (!priv->gpu)
 787		return 0;
 788
 789	queue = msm_submitqueue_get(file->driver_priv, args->queueid);
 790	if (!queue)
 791		return -ENOENT;
 792
 793	ret = wait_fence(queue, args->fence, to_ktime(args->timeout), args->flags);
 794
 795	msm_submitqueue_put(queue);
 796
 797	return ret;
 798}
 799
 800static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
 801		struct drm_file *file)
 802{
 803	struct drm_msm_gem_madvise *args = data;
 804	struct drm_gem_object *obj;
 805	int ret;
 806
 807	switch (args->madv) {
 808	case MSM_MADV_DONTNEED:
 809	case MSM_MADV_WILLNEED:
 810		break;
 811	default:
 812		return -EINVAL;
 813	}
 814
 815	obj = drm_gem_object_lookup(file, args->handle);
 816	if (!obj) {
 817		return -ENOENT;
 818	}
 819
 820	ret = msm_gem_madvise(obj, args->madv);
 821	if (ret >= 0) {
 822		args->retained = ret;
 823		ret = 0;
 824	}
 825
 826	drm_gem_object_put(obj);
 827
 828	return ret;
 829}
 830
 831
 832static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
 833		struct drm_file *file)
 834{
 835	struct drm_msm_submitqueue *args = data;
 836
 837	if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
 
 838		return -EINVAL;
 
 839
 840	return msm_submitqueue_create(dev, file->driver_priv, args->prio,
 841		args->flags, &args->id);
 842}
 843
 844static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
 845		struct drm_file *file)
 846{
 847	return msm_submitqueue_query(dev, file->driver_priv, data);
 848}
 849
 850static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
 851		struct drm_file *file)
 852{
 853	u32 id = *(u32 *) data;
 854
 855	return msm_submitqueue_remove(file->driver_priv, id);
 856}
 857
 858static const struct drm_ioctl_desc msm_ioctls[] = {
 859	DRM_IOCTL_DEF_DRV(MSM_GET_PARAM,    msm_ioctl_get_param,    DRM_RENDER_ALLOW),
 860	DRM_IOCTL_DEF_DRV(MSM_SET_PARAM,    msm_ioctl_set_param,    DRM_RENDER_ALLOW),
 861	DRM_IOCTL_DEF_DRV(MSM_GEM_NEW,      msm_ioctl_gem_new,      DRM_RENDER_ALLOW),
 862	DRM_IOCTL_DEF_DRV(MSM_GEM_INFO,     msm_ioctl_gem_info,     DRM_RENDER_ALLOW),
 863	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
 864	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
 865	DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT,   msm_ioctl_gem_submit,   DRM_RENDER_ALLOW),
 866	DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE,   msm_ioctl_wait_fence,   DRM_RENDER_ALLOW),
 867	DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE,  msm_ioctl_gem_madvise,  DRM_RENDER_ALLOW),
 868	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW,   msm_ioctl_submitqueue_new,   DRM_RENDER_ALLOW),
 869	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
 870	DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
 871};
 872
 873static void msm_show_fdinfo(struct drm_printer *p, struct drm_file *file)
 874{
 875	struct drm_device *dev = file->minor->dev;
 876	struct msm_drm_private *priv = dev->dev_private;
 877
 878	if (!priv->gpu)
 879		return;
 880
 881	msm_gpu_show_fdinfo(priv->gpu, file->driver_priv, p);
 882
 883	drm_show_memory_stats(p, file);
 884}
 885
 886static const struct file_operations fops = {
 887	.owner = THIS_MODULE,
 888	DRM_GEM_FOPS,
 889	.show_fdinfo = drm_show_fdinfo,
 
 
 
 
 
 
 
 
 890};
 891
 892static const struct drm_driver msm_driver = {
 893	.driver_features    = DRIVER_GEM |
 
 
 894				DRIVER_RENDER |
 895				DRIVER_ATOMIC |
 896				DRIVER_MODESET |
 897				DRIVER_SYNCOBJ,
 898	.open               = msm_open,
 899	.postclose          = msm_postclose,
 
 
 
 
 
 
 
 
 
 
 900	.dumb_create        = msm_gem_dumb_create,
 901	.dumb_map_offset    = msm_gem_dumb_map_offset,
 
 
 
 
 
 
 
 
 902	.gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
 
 
 903#ifdef CONFIG_DEBUG_FS
 904	.debugfs_init       = msm_debugfs_init,
 
 905#endif
 906	MSM_FBDEV_DRIVER_OPS,
 907	.show_fdinfo        = msm_show_fdinfo,
 908	.ioctls             = msm_ioctls,
 909	.num_ioctls         = ARRAY_SIZE(msm_ioctls),
 910	.fops               = &fops,
 911	.name               = "msm",
 912	.desc               = "MSM Snapdragon DRM",
 913	.date               = "20130625",
 914	.major              = MSM_VERSION_MAJOR,
 915	.minor              = MSM_VERSION_MINOR,
 916	.patchlevel         = MSM_VERSION_PATCHLEVEL,
 917};
 918
 919/*
 920 * Componentized driver support:
 921 */
 922
 923/*
 924 * Identify what components need to be added by parsing what remote-endpoints
 925 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
 926 * is no external component that we need to add since LVDS is within MDP4
 927 * itself.
 928 */
 929static int add_components_mdp(struct device *master_dev,
 930			      struct component_match **matchptr)
 931{
 932	struct device_node *np = master_dev->of_node;
 933	struct device_node *ep_node;
 934
 935	for_each_endpoint_of_node(np, ep_node) {
 936		struct device_node *intf;
 937		struct of_endpoint ep;
 938		int ret;
 939
 940		ret = of_graph_parse_endpoint(ep_node, &ep);
 941		if (ret) {
 942			DRM_DEV_ERROR(master_dev, "unable to parse port endpoint\n");
 943			of_node_put(ep_node);
 944			return ret;
 945		}
 946
 947		/*
 948		 * The LCDC/LVDS port on MDP4 is a speacial case where the
 949		 * remote-endpoint isn't a component that we need to add
 950		 */
 951		if (of_device_is_compatible(np, "qcom,mdp4") &&
 952		    ep.port == 0)
 953			continue;
 954
 955		/*
 956		 * It's okay if some of the ports don't have a remote endpoint
 957		 * specified. It just means that the port isn't connected to
 958		 * any external interface.
 959		 */
 960		intf = of_graph_get_remote_port_parent(ep_node);
 961		if (!intf)
 962			continue;
 963
 964		if (of_device_is_available(intf))
 965			drm_of_component_match_add(master_dev, matchptr,
 966						   component_compare_of, intf);
 967
 968		of_node_put(intf);
 969	}
 970
 971	return 0;
 972}
 973
 974#if !IS_REACHABLE(CONFIG_DRM_MSM_MDP5) || !IS_REACHABLE(CONFIG_DRM_MSM_DPU)
 975bool msm_disp_drv_should_bind(struct device *dev, bool dpu_driver)
 976{
 977	/* If just a single driver is enabled, use it no matter what */
 978	return true;
 979}
 980#else
 981
 982static bool prefer_mdp5 = true;
 983MODULE_PARM_DESC(prefer_mdp5, "Select whether MDP5 or DPU driver should be preferred");
 984module_param(prefer_mdp5, bool, 0444);
 985
 986/* list all platforms supported by both mdp5 and dpu drivers */
 987static const char *const msm_mdp5_dpu_migration[] = {
 988	"qcom,msm8917-mdp5",
 989	"qcom,msm8937-mdp5",
 990	"qcom,msm8953-mdp5",
 991	"qcom,msm8996-mdp5",
 992	"qcom,sdm630-mdp5",
 993	"qcom,sdm660-mdp5",
 994	NULL,
 995};
 996
 997bool msm_disp_drv_should_bind(struct device *dev, bool dpu_driver)
 998{
 999	/* If it is not an MDP5 device, do not try MDP5 driver */
1000	if (!of_device_is_compatible(dev->of_node, "qcom,mdp5"))
1001		return dpu_driver;
1002
1003	/* If it is not in the migration list, use MDP5 */
1004	if (!of_device_compatible_match(dev->of_node, msm_mdp5_dpu_migration))
1005		return !dpu_driver;
1006
1007	return prefer_mdp5 ? !dpu_driver : dpu_driver;
1008}
1009#endif
1010
 
 
 
 
1011/*
1012 * We don't know what's the best binding to link the gpu with the drm device.
1013 * Fow now, we just hunt for all the possible gpus that we support, and add them
1014 * as components.
1015 */
1016static const struct of_device_id msm_gpu_match[] = {
1017	{ .compatible = "qcom,adreno" },
1018	{ .compatible = "qcom,adreno-3xx" },
1019	{ .compatible = "amd,imageon" },
1020	{ .compatible = "qcom,kgsl-3d0" },
1021	{ },
1022};
1023
1024static int add_gpu_components(struct device *dev,
1025			      struct component_match **matchptr)
 
 
 
1026{
1027	struct device_node *np;
 
1028
1029	np = of_find_matching_node(NULL, msm_gpu_match);
1030	if (!np)
1031		return 0;
 
 
1032
1033	if (of_device_is_available(np))
1034		drm_of_component_match_add(dev, matchptr, component_compare_of, np);
 
 
 
 
1035
1036	of_node_put(np);
 
1037
 
 
 
1038	return 0;
1039}
1040
1041static int msm_drm_bind(struct device *dev)
1042{
1043	return msm_drm_init(dev, &msm_driver);
1044}
1045
1046static void msm_drm_unbind(struct device *dev)
1047{
1048	msm_drm_uninit(dev);
1049}
 
 
 
 
 
 
 
1050
1051const struct component_master_ops msm_drm_ops = {
1052	.bind = msm_drm_bind,
1053	.unbind = msm_drm_unbind,
1054};
1055
1056int msm_drv_probe(struct device *master_dev,
1057	int (*kms_init)(struct drm_device *dev),
1058	struct msm_kms *kms)
1059{
1060	struct msm_drm_private *priv;
1061	struct component_match *match = NULL;
1062	int ret;
1063
1064	priv = devm_kzalloc(master_dev, sizeof(*priv), GFP_KERNEL);
1065	if (!priv)
1066		return -ENOMEM;
1067
1068	priv->kms = kms;
1069	priv->kms_init = kms_init;
1070	dev_set_drvdata(master_dev, priv);
 
 
 
1071
1072	/* Add mdp components if we have KMS. */
1073	if (kms_init) {
1074		ret = add_components_mdp(master_dev, &match);
1075		if (ret)
1076			return ret;
 
1077	}
1078
1079	ret = add_gpu_components(master_dev, &match);
1080	if (ret)
1081		return ret;
1082
1083	/* on all devices that I am aware of, iommu's which can map
1084	 * any address the cpu can see are used:
1085	 */
1086	ret = dma_set_mask_and_coherent(master_dev, ~0);
1087	if (ret)
1088		return ret;
1089
1090	ret = component_master_add_with_match(master_dev, &msm_drm_ops, match);
1091	if (ret)
1092		return ret;
 
1093
1094	return 0;
 
 
1095}
1096
 
 
 
 
 
 
1097/*
1098 * Platform driver:
1099 * Used only for headlesss GPU instances
1100 */
1101
1102static int msm_pdev_probe(struct platform_device *pdev)
1103{
1104	return msm_drv_probe(&pdev->dev, NULL, NULL);
 
1105}
1106
1107static void msm_pdev_remove(struct platform_device *pdev)
1108{
1109	component_master_del(&pdev->dev, &msm_drm_ops);
 
 
1110}
1111
 
 
 
 
 
 
 
 
 
 
 
1112static struct platform_driver msm_platform_driver = {
1113	.probe      = msm_pdev_probe,
1114	.remove     = msm_pdev_remove,
1115	.driver     = {
 
1116		.name   = "msm",
 
 
1117	},
 
1118};
1119
1120static int __init msm_drm_register(void)
1121{
1122	if (!modeset)
1123		return -EINVAL;
1124
1125	DBG("init");
1126	msm_mdp_register();
1127	msm_dpu_register();
1128	msm_dsi_register();
1129	msm_hdmi_register();
1130	msm_dp_register();
1131	adreno_register();
1132	msm_mdp4_register();
1133	msm_mdss_register();
1134	return platform_driver_register(&msm_platform_driver);
1135}
1136
1137static void __exit msm_drm_unregister(void)
1138{
1139	DBG("fini");
1140	platform_driver_unregister(&msm_platform_driver);
1141	msm_mdss_unregister();
1142	msm_mdp4_unregister();
1143	msm_dp_unregister();
1144	msm_hdmi_unregister();
1145	adreno_unregister();
1146	msm_dsi_unregister();
1147	msm_mdp_unregister();
1148	msm_dpu_unregister();
1149}
1150
1151module_init(msm_drm_register);
1152module_exit(msm_drm_unregister);
1153
1154MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1155MODULE_DESCRIPTION("MSM DRM Driver");
1156MODULE_LICENSE("GPL");
v3.15
 
   1/*
 
   2 * Copyright (C) 2013 Red Hat
   3 * Author: Rob Clark <robdclark@gmail.com>
   4 *
   5 * This program is free software; you can redistribute it and/or modify it
   6 * under the terms of the GNU General Public License version 2 as published by
   7 * the Free Software Foundation.
   8 *
   9 * This program is distributed in the hope that it will be useful, but WITHOUT
  10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  12 * more details.
  13 *
  14 * You should have received a copy of the GNU General Public License along with
  15 * this program.  If not, see <http://www.gnu.org/licenses/>.
  16 */
  17
 
 
 
 
 
 
 
 
 
 
 
 
  18#include "msm_drv.h"
 
 
  19#include "msm_gpu.h"
  20#include "msm_kms.h"
  21
  22static void msm_fb_output_poll_changed(struct drm_device *dev)
  23{
  24	struct msm_drm_private *priv = dev->dev_private;
  25	if (priv->fbdev)
  26		drm_fb_helper_hotplug_event(priv->fbdev);
  27}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  28
  29static const struct drm_mode_config_funcs mode_config_funcs = {
  30	.fb_create = msm_framebuffer_create,
  31	.output_poll_changed = msm_fb_output_poll_changed,
  32};
  33
  34int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
  35{
  36	struct msm_drm_private *priv = dev->dev_private;
  37	int idx = priv->num_mmus++;
  38
  39	if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
  40		return -EINVAL;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  41
  42	priv->mmus[idx] = mmu;
 
 
 
  43
  44	return idx;
  45}
  46
  47#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  48static bool reglog = false;
  49MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  50module_param(reglog, bool, 0600);
  51#else
  52#define reglog 0
  53#endif
  54
  55static char *vram;
  56MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU");
  57module_param(vram, charp, 0);
  58
  59/*
  60 * Util/helpers:
  61 */
  62
  63void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  64		const char *dbgname)
  65{
  66	struct resource *res;
  67	unsigned long size;
  68	void __iomem *ptr;
  69
  70	if (name)
  71		res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  72	else
  73		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  74
  75	if (!res) {
  76		dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  77		return ERR_PTR(-EINVAL);
  78	}
  79
  80	size = resource_size(res);
  81
  82	ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  83	if (!ptr) {
  84		dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  85		return ERR_PTR(-ENOMEM);
  86	}
  87
  88	if (reglog)
  89		printk(KERN_DEBUG "IO:region %s %08x %08lx\n", dbgname, (u32)ptr, size);
  90
  91	return ptr;
  92}
  93
  94void msm_writel(u32 data, void __iomem *addr)
  95{
  96	if (reglog)
  97		printk(KERN_DEBUG "IO:W %08x %08x\n", (u32)addr, data);
  98	writel(data, addr);
  99}
 100
 101u32 msm_readl(const void __iomem *addr)
 102{
 103	u32 val = readl(addr);
 104	if (reglog)
 105		printk(KERN_ERR "IO:R %08x %08x\n", (u32)addr, val);
 106	return val;
 
 
 107}
 108
 109/*
 110 * DRM operations:
 111 */
 112
 113static int msm_unload(struct drm_device *dev)
 114{
 115	struct msm_drm_private *priv = dev->dev_private;
 116	struct msm_kms *kms = priv->kms;
 117	struct msm_gpu *gpu = priv->gpu;
 
 118
 119	drm_kms_helper_poll_fini(dev);
 120	drm_mode_config_cleanup(dev);
 121	drm_vblank_cleanup(dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 122
 123	pm_runtime_get_sync(dev->dev);
 124	drm_irq_uninstall(dev);
 125	pm_runtime_put_sync(dev->dev);
 
 
 
 
 
 
 126
 127	flush_workqueue(priv->wq);
 128	destroy_workqueue(priv->wq);
 
 
 
 
 
 
 129
 130	if (kms) {
 131		pm_runtime_disable(dev->dev);
 132		kms->funcs->destroy(kms);
 133	}
 134
 135	if (gpu) {
 136		mutex_lock(&dev->struct_mutex);
 137		gpu->funcs->pm_suspend(gpu);
 138		gpu->funcs->destroy(gpu);
 139		mutex_unlock(&dev->struct_mutex);
 140	}
 141
 142	if (priv->vram.paddr) {
 143		DEFINE_DMA_ATTRS(attrs);
 144		dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
 145		drm_mm_takedown(&priv->vram.mm);
 146		dma_free_attrs(dev->dev, priv->vram.size, NULL,
 147				priv->vram.paddr, &attrs);
 148	}
 149
 150	component_unbind_all(dev->dev, dev);
 
 151
 152	dev->dev_private = NULL;
 
 
 
 
 
 
 
 
 
 153
 154	kfree(priv);
 
 
 
 155
 156	return 0;
 157}
 158
 159static int get_mdp_ver(struct platform_device *pdev)
 160{
 161#ifdef CONFIG_OF
 162	const static struct of_device_id match_types[] = { {
 163		.compatible = "qcom,mdss_mdp",
 164		.data	= (void	*)5,
 165	}, {
 166		/* end node */
 167	} };
 168	struct device *dev = &pdev->dev;
 169	const struct of_device_id *match;
 170	match = of_match_node(match_types, dev->of_node);
 171	if (match)
 172		return (int)match->data;
 173#endif
 174	return 4;
 175}
 176
 177static int msm_load(struct drm_device *dev, unsigned long flags)
 178{
 179	struct platform_device *pdev = dev->platformdev;
 180	struct msm_drm_private *priv;
 181	struct msm_kms *kms;
 182	int ret;
 183
 
 
 184
 185	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
 186	if (!priv) {
 187		dev_err(dev->dev, "failed to allocate private data\n");
 188		return -ENOMEM;
 189	}
 190
 191	dev->dev_private = priv;
 192
 193	priv->wq = alloc_ordered_workqueue("msm", 0);
 194	init_waitqueue_head(&priv->fence_event);
 
 
 
 195
 196	INIT_LIST_HEAD(&priv->inactive_list);
 197	INIT_LIST_HEAD(&priv->fence_cbs);
 198
 199	drm_mode_config_init(dev);
 200
 201	/* if we have no IOMMU, then we need to use carveout allocator.
 202	 * Grab the entire CMA chunk carved out in early startup in
 203	 * mach-msm:
 204	 */
 205	if (!iommu_present(&platform_bus_type)) {
 206		DEFINE_DMA_ATTRS(attrs);
 207		unsigned long size;
 208		void *p;
 
 
 
 
 
 
 209
 210		DBG("using %s VRAM carveout", vram);
 211		size = memparse(vram, NULL);
 212		priv->vram.size = size;
 
 
 213
 214		drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
 
 
 215
 216		dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
 217		dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
 218
 219		/* note that for no-kernel-mapping, the vaddr returned
 220		 * is bogus, but non-null if allocation succeeded:
 221		 */
 222		p = dma_alloc_attrs(dev->dev, size,
 223				&priv->vram.paddr, 0, &attrs);
 224		if (!p) {
 225			dev_err(dev->dev, "failed to allocate VRAM\n");
 226			priv->vram.paddr = 0;
 227			ret = -ENOMEM;
 228			goto fail;
 229		}
 230
 231		dev_info(dev->dev, "VRAM: %08x->%08x\n",
 232				(uint32_t)priv->vram.paddr,
 233				(uint32_t)(priv->vram.paddr + size));
 234	}
 235
 236	platform_set_drvdata(pdev, dev);
 237
 238	/* Bind all our sub-components: */
 239	ret = component_bind_all(dev->dev, dev);
 240	if (ret)
 241		return ret;
 242
 243	switch (get_mdp_ver(pdev)) {
 244	case 4:
 245		kms = mdp4_kms_init(dev);
 246		break;
 247	case 5:
 248		kms = mdp5_kms_init(dev);
 249		break;
 250	default:
 251		kms = ERR_PTR(-ENODEV);
 252		break;
 253	}
 254
 255	if (IS_ERR(kms)) {
 256		/*
 257		 * NOTE: once we have GPU support, having no kms should not
 258		 * be considered fatal.. ideally we would still support gpu
 259		 * and (for example) use dmabuf/prime to share buffers with
 260		 * imx drm driver on iMX5
 261		 */
 262		dev_err(dev->dev, "failed to load kms\n");
 263		ret = PTR_ERR(kms);
 264		goto fail;
 265	}
 266
 267	priv->kms = kms;
 
 
 268
 269	if (kms) {
 270		pm_runtime_enable(dev->dev);
 271		ret = kms->funcs->hw_init(kms);
 272		if (ret) {
 273			dev_err(dev->dev, "kms hw init failed: %d\n", ret);
 274			goto fail;
 275		}
 276	}
 277
 278	dev->mode_config.min_width = 0;
 279	dev->mode_config.min_height = 0;
 280	dev->mode_config.max_width = 2048;
 281	dev->mode_config.max_height = 2048;
 282	dev->mode_config.funcs = &mode_config_funcs;
 283
 284	ret = drm_vblank_init(dev, 1);
 285	if (ret < 0) {
 286		dev_err(dev->dev, "failed to initialize vblank\n");
 287		goto fail;
 288	}
 289
 290	pm_runtime_get_sync(dev->dev);
 291	ret = drm_irq_install(dev);
 292	pm_runtime_put_sync(dev->dev);
 293	if (ret < 0) {
 294		dev_err(dev->dev, "failed to install IRQ handler\n");
 295		goto fail;
 296	}
 297
 298#ifdef CONFIG_DRM_MSM_FBDEV
 299	priv->fbdev = msm_fbdev_init(dev);
 300#endif
 301
 302	drm_kms_helper_poll_init(dev);
 303
 304	return 0;
 
 
 
 
 
 305
 306fail:
 307	msm_unload(dev);
 308	return ret;
 309}
 310
 
 
 
 
 311static void load_gpu(struct drm_device *dev)
 312{
 
 313	struct msm_drm_private *priv = dev->dev_private;
 314	struct msm_gpu *gpu;
 315
 316	if (priv->gpu)
 317		return;
 318
 319	mutex_lock(&dev->struct_mutex);
 320	gpu = a3xx_gpu_init(dev);
 321	if (IS_ERR(gpu)) {
 322		dev_warn(dev->dev, "failed to load a3xx gpu\n");
 323		gpu = NULL;
 324		/* not fatal */
 325	}
 326
 327	if (gpu) {
 328		int ret;
 329		gpu->funcs->pm_resume(gpu);
 330		ret = gpu->funcs->hw_init(gpu);
 331		if (ret) {
 332			dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
 333			gpu->funcs->destroy(gpu);
 334			gpu = NULL;
 335		} else {
 336			/* give inactive pm a chance to kick in: */
 337			msm_gpu_retire(gpu);
 338		}
 339
 340	}
 341
 342	priv->gpu = gpu;
 343
 344	mutex_unlock(&dev->struct_mutex);
 345}
 346
 347static int msm_open(struct drm_device *dev, struct drm_file *file)
 348{
 
 
 349	struct msm_file_private *ctx;
 350
 351	/* For now, load gpu on open.. to avoid the requirement of having
 352	 * firmware in the initrd.
 353	 */
 354	load_gpu(dev);
 355
 356	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
 357	if (!ctx)
 358		return -ENOMEM;
 359
 
 
 
 
 
 
 
 360	file->driver_priv = ctx;
 361
 
 
 362	return 0;
 363}
 364
 365static void msm_preclose(struct drm_device *dev, struct drm_file *file)
 366{
 367	struct msm_drm_private *priv = dev->dev_private;
 368	struct msm_file_private *ctx = file->driver_priv;
 369	struct msm_kms *kms = priv->kms;
 370
 371	if (kms)
 372		kms->funcs->preclose(kms, file);
 373
 374	mutex_lock(&dev->struct_mutex);
 375	if (ctx == priv->lastctx)
 376		priv->lastctx = NULL;
 377	mutex_unlock(&dev->struct_mutex);
 378
 379	kfree(ctx);
 380}
 381
 382static void msm_lastclose(struct drm_device *dev)
 383{
 384	struct msm_drm_private *priv = dev->dev_private;
 385	if (priv->fbdev) {
 386		drm_modeset_lock_all(dev);
 387		drm_fb_helper_restore_fbdev_mode(priv->fbdev);
 388		drm_modeset_unlock_all(dev);
 389	}
 390}
 391
 392static irqreturn_t msm_irq(int irq, void *arg)
 393{
 394	struct drm_device *dev = arg;
 395	struct msm_drm_private *priv = dev->dev_private;
 396	struct msm_kms *kms = priv->kms;
 397	BUG_ON(!kms);
 398	return kms->funcs->irq(kms);
 
 
 
 
 
 
 
 399}
 400
 401static void msm_irq_preinstall(struct drm_device *dev)
 
 
 
 
 
 402{
 403	struct msm_drm_private *priv = dev->dev_private;
 404	struct msm_kms *kms = priv->kms;
 405	BUG_ON(!kms);
 406	kms->funcs->irq_preinstall(kms);
 407}
 408
 409static int msm_irq_postinstall(struct drm_device *dev)
 410{
 411	struct msm_drm_private *priv = dev->dev_private;
 412	struct msm_kms *kms = priv->kms;
 413	BUG_ON(!kms);
 414	return kms->funcs->irq_postinstall(kms);
 415}
 416
 417static void msm_irq_uninstall(struct drm_device *dev)
 418{
 419	struct msm_drm_private *priv = dev->dev_private;
 420	struct msm_kms *kms = priv->kms;
 421	BUG_ON(!kms);
 422	kms->funcs->irq_uninstall(kms);
 423}
 424
 425static int msm_enable_vblank(struct drm_device *dev, int crtc_id)
 426{
 427	struct msm_drm_private *priv = dev->dev_private;
 428	struct msm_kms *kms = priv->kms;
 429	if (!kms)
 430		return -ENXIO;
 431	DBG("dev=%p, crtc=%d", dev, crtc_id);
 432	return kms->funcs->enable_vblank(kms, priv->crtcs[crtc_id]);
 
 433}
 434
 435static void msm_disable_vblank(struct drm_device *dev, int crtc_id)
 
 436{
 437	struct msm_drm_private *priv = dev->dev_private;
 438	struct msm_kms *kms = priv->kms;
 439	if (!kms)
 440		return;
 441	DBG("dev=%p, crtc=%d", dev, crtc_id);
 442	kms->funcs->disable_vblank(kms, priv->crtcs[crtc_id]);
 443}
 444
 445/*
 446 * DRM debugfs:
 447 */
 448
 449#ifdef CONFIG_DEBUG_FS
 450static int msm_gpu_show(struct drm_device *dev, struct seq_file *m)
 451{
 452	struct msm_drm_private *priv = dev->dev_private;
 453	struct msm_gpu *gpu = priv->gpu;
 454
 455	if (gpu) {
 456		seq_printf(m, "%s Status:\n", gpu->name);
 457		gpu->funcs->show(gpu, m);
 458	}
 459
 460	return 0;
 
 461}
 462
 463static int msm_gem_show(struct drm_device *dev, struct seq_file *m)
 
 464{
 465	struct msm_drm_private *priv = dev->dev_private;
 466	struct msm_gpu *gpu = priv->gpu;
 
 
 
 
 
 467
 468	if (gpu) {
 469		seq_printf(m, "Active Objects (%s):\n", gpu->name);
 470		msm_gem_describe_objects(&gpu->active_list, m);
 
 
 
 
 
 
 
 471	}
 472
 473	seq_printf(m, "Inactive Objects:\n");
 474	msm_gem_describe_objects(&priv->inactive_list, m);
 475
 476	return 0;
 
 477}
 478
 479static int msm_mm_show(struct drm_device *dev, struct seq_file *m)
 480{
 481	return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
 482}
 483
 484static int msm_fb_show(struct drm_device *dev, struct seq_file *m)
 
 485{
 486	struct msm_drm_private *priv = dev->dev_private;
 487	struct drm_framebuffer *fb, *fbdev_fb = NULL;
 
 
 488
 489	if (priv->fbdev) {
 490		seq_printf(m, "fbcon ");
 491		fbdev_fb = priv->fbdev->fb;
 492		msm_framebuffer_describe(fbdev_fb, m);
 493	}
 494
 495	mutex_lock(&dev->mode_config.fb_lock);
 496	list_for_each_entry(fb, &dev->mode_config.fb_list, head) {
 497		if (fb == fbdev_fb)
 498			continue;
 
 499
 500		seq_printf(m, "user ");
 501		msm_framebuffer_describe(fb, m);
 502	}
 503	mutex_unlock(&dev->mode_config.fb_lock);
 504
 505	return 0;
 506}
 507
 508static int show_locked(struct seq_file *m, void *arg)
 
 509{
 510	struct drm_info_node *node = (struct drm_info_node *) m->private;
 511	struct drm_device *dev = node->minor->dev;
 512	int (*show)(struct drm_device *dev, struct seq_file *m) =
 513			node->info_ent->data;
 514	int ret;
 515
 516	ret = mutex_lock_interruptible(&dev->struct_mutex);
 517	if (ret)
 518		return ret;
 519
 520	ret = show(dev, m);
 521
 522	mutex_unlock(&dev->struct_mutex);
 523
 524	return ret;
 525}
 526
 527static struct drm_info_list msm_debugfs_list[] = {
 528		{"gpu", show_locked, 0, msm_gpu_show},
 529		{"gem", show_locked, 0, msm_gem_show},
 530		{ "mm", show_locked, 0, msm_mm_show },
 531		{ "fb", show_locked, 0, msm_fb_show },
 532};
 533
 534static int msm_debugfs_init(struct drm_minor *minor)
 535{
 536	struct drm_device *dev = minor->dev;
 537	int ret;
 538
 539	ret = drm_debugfs_create_files(msm_debugfs_list,
 540			ARRAY_SIZE(msm_debugfs_list),
 541			minor->debugfs_root, minor);
 542
 543	if (ret) {
 544		dev_err(dev->dev, "could not install msm_debugfs_list\n");
 545		return ret;
 546	}
 547
 548	return ret;
 549}
 550
 551static void msm_debugfs_cleanup(struct drm_minor *minor)
 552{
 553	drm_debugfs_remove_files(msm_debugfs_list,
 554			ARRAY_SIZE(msm_debugfs_list), minor);
 555}
 556#endif
 557
 558/*
 559 * Fences:
 560 */
 561
 562int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
 563		struct timespec *timeout)
 
 564{
 565	struct msm_drm_private *priv = dev->dev_private;
 566	int ret;
 567
 568	if (!priv->gpu)
 569		return 0;
 570
 571	if (fence > priv->gpu->submitted_fence) {
 572		DRM_ERROR("waiting on invalid fence: %u (of %u)\n",
 573				fence, priv->gpu->submitted_fence);
 574		return -EINVAL;
 575	}
 576
 577	if (!timeout) {
 578		/* no-wait: */
 579		ret = fence_completed(dev, fence) ? 0 : -EBUSY;
 580	} else {
 581		unsigned long timeout_jiffies = timespec_to_jiffies(timeout);
 582		unsigned long start_jiffies = jiffies;
 583		unsigned long remaining_jiffies;
 584
 585		if (time_after(start_jiffies, timeout_jiffies))
 586			remaining_jiffies = 0;
 587		else
 588			remaining_jiffies = timeout_jiffies - start_jiffies;
 589
 590		ret = wait_event_interruptible_timeout(priv->fence_event,
 591				fence_completed(dev, fence),
 592				remaining_jiffies);
 593
 594		if (ret == 0) {
 595			DBG("timeout waiting for fence: %u (completed: %u)",
 596					fence, priv->completed_fence);
 597			ret = -ETIMEDOUT;
 598		} else if (ret != -ERESTARTSYS) {
 599			ret = 0;
 600		}
 601	}
 602
 603	return ret;
 604}
 605
 606/* called from workqueue */
 607void msm_update_fence(struct drm_device *dev, uint32_t fence)
 
 608{
 609	struct msm_drm_private *priv = dev->dev_private;
 
 
 610
 611	mutex_lock(&dev->struct_mutex);
 612	priv->completed_fence = max(fence, priv->completed_fence);
 
 
 613
 614	while (!list_empty(&priv->fence_cbs)) {
 615		struct msm_fence_cb *cb;
 
 
 616
 617		cb = list_first_entry(&priv->fence_cbs,
 618				struct msm_fence_cb, work.entry);
 
 619
 620		if (cb->fence > priv->completed_fence)
 621			break;
 
 
 622
 623		list_del_init(&cb->work.entry);
 624		queue_work(priv->wq, &cb->work);
 625	}
 626
 627	mutex_unlock(&dev->struct_mutex);
 
 628
 629	wake_up_all(&priv->fence_event);
 630}
 631
 632void __msm_fence_worker(struct work_struct *work)
 633{
 634	struct msm_fence_cb *cb = container_of(work, struct msm_fence_cb, work);
 635	cb->func(cb);
 636}
 
 
 637
 638/*
 639 * DRM ioctls:
 640 */
 
 
 
 
 
 
 
 
 
 641
 642static int msm_ioctl_get_param(struct drm_device *dev, void *data,
 643		struct drm_file *file)
 644{
 645	struct msm_drm_private *priv = dev->dev_private;
 646	struct drm_msm_param *args = data;
 647	struct msm_gpu *gpu;
 648
 649	/* for now, we just have 3d pipe.. eventually this would need to
 650	 * be more clever to dispatch to appropriate gpu module:
 651	 */
 652	if (args->pipe != MSM_PIPE_3D0)
 653		return -EINVAL;
 
 
 
 
 
 
 
 
 654
 655	gpu = priv->gpu;
 656
 657	if (!gpu)
 658		return -ENXIO;
 659
 660	return gpu->funcs->get_param(gpu, args->param, &args->value);
 661}
 662
 663static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
 664		struct drm_file *file)
 665{
 666	struct drm_msm_gem_new *args = data;
 
 
 
 
 
 
 667
 668	if (args->flags & ~MSM_BO_FLAGS) {
 669		DRM_ERROR("invalid flags: %08x\n", args->flags);
 
 
 
 
 
 
 
 
 
 
 
 
 
 670		return -EINVAL;
 671	}
 672
 673	return msm_gem_new_handle(dev, file, args->size,
 674			args->flags, &args->handle);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 675}
 676
 677#define TS(t) ((struct timespec){ .tv_sec = (t).tv_sec, .tv_nsec = (t).tv_nsec })
 678
 679static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
 680		struct drm_file *file)
 681{
 682	struct drm_msm_gem_cpu_prep *args = data;
 683	struct drm_gem_object *obj;
 684	int ret;
 685
 686	if (args->op & ~MSM_PREP_FLAGS) {
 687		DRM_ERROR("invalid op: %08x\n", args->op);
 
 688		return -EINVAL;
 689	}
 690
 691	obj = drm_gem_object_lookup(dev, file, args->handle);
 692	if (!obj)
 693		return -ENOENT;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 694
 695	ret = msm_gem_cpu_prep(obj, args->op, &TS(args->timeout));
 
 
 
 
 
 696
 697	drm_gem_object_unreference_unlocked(obj);
 698
 699	return ret;
 700}
 701
 702static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
 703		struct drm_file *file)
 704{
 705	struct drm_msm_gem_cpu_fini *args = data;
 706	struct drm_gem_object *obj;
 
 707	int ret;
 708
 709	obj = drm_gem_object_lookup(dev, file, args->handle);
 710	if (!obj)
 
 
 
 
 
 
 
 
 711		return -ENOENT;
 712
 713	ret = msm_gem_cpu_fini(obj);
 714
 715	drm_gem_object_unreference_unlocked(obj);
 716
 717	return ret;
 718}
 719
 720static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
 721		struct drm_file *file)
 722{
 723	struct drm_msm_gem_info *args = data;
 724	struct drm_gem_object *obj;
 725	int ret = 0;
 726
 727	if (args->pad)
 
 
 
 
 728		return -EINVAL;
 
 729
 730	obj = drm_gem_object_lookup(dev, file, args->handle);
 731	if (!obj)
 732		return -ENOENT;
 
 733
 734	args->offset = msm_gem_mmap_offset(obj);
 
 
 
 
 735
 736	drm_gem_object_unreference_unlocked(obj);
 737
 738	return ret;
 739}
 740
 741static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
 
 742		struct drm_file *file)
 743{
 744	struct drm_msm_wait_fence *args = data;
 745
 746	if (args->pad) {
 747		DRM_ERROR("invalid pad: %08x\n", args->pad);
 748		return -EINVAL;
 749	}
 750
 751	return msm_wait_fence_interruptable(dev, args->fence,
 752			&TS(args->timeout));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 753}
 754
 755static const struct drm_ioctl_desc msm_ioctls[] = {
 756	DRM_IOCTL_DEF_DRV(MSM_GET_PARAM,    msm_ioctl_get_param,    DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 757	DRM_IOCTL_DEF_DRV(MSM_GEM_NEW,      msm_ioctl_gem_new,      DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 758	DRM_IOCTL_DEF_DRV(MSM_GEM_INFO,     msm_ioctl_gem_info,     DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 759	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 760	DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 761	DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT,   msm_ioctl_gem_submit,   DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 762	DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE,   msm_ioctl_wait_fence,   DRM_UNLOCKED|DRM_AUTH|DRM_RENDER_ALLOW),
 
 
 
 
 
 763};
 764
 765static const struct vm_operations_struct vm_ops = {
 766	.fault = msm_gem_fault,
 767	.open = drm_gem_vm_open,
 768	.close = drm_gem_vm_close,
 769};
 
 
 
 
 
 
 
 770
 771static const struct file_operations fops = {
 772	.owner              = THIS_MODULE,
 773	.open               = drm_open,
 774	.release            = drm_release,
 775	.unlocked_ioctl     = drm_ioctl,
 776#ifdef CONFIG_COMPAT
 777	.compat_ioctl       = drm_compat_ioctl,
 778#endif
 779	.poll               = drm_poll,
 780	.read               = drm_read,
 781	.llseek             = no_llseek,
 782	.mmap               = msm_gem_mmap,
 783};
 784
 785static struct drm_driver msm_driver = {
 786	.driver_features    = DRIVER_HAVE_IRQ |
 787				DRIVER_GEM |
 788				DRIVER_PRIME |
 789				DRIVER_RENDER |
 790				DRIVER_MODESET,
 791	.load               = msm_load,
 792	.unload             = msm_unload,
 793	.open               = msm_open,
 794	.preclose           = msm_preclose,
 795	.lastclose          = msm_lastclose,
 796	.irq_handler        = msm_irq,
 797	.irq_preinstall     = msm_irq_preinstall,
 798	.irq_postinstall    = msm_irq_postinstall,
 799	.irq_uninstall      = msm_irq_uninstall,
 800	.get_vblank_counter = drm_vblank_count,
 801	.enable_vblank      = msm_enable_vblank,
 802	.disable_vblank     = msm_disable_vblank,
 803	.gem_free_object    = msm_gem_free_object,
 804	.gem_vm_ops         = &vm_ops,
 805	.dumb_create        = msm_gem_dumb_create,
 806	.dumb_map_offset    = msm_gem_dumb_map_offset,
 807	.dumb_destroy       = drm_gem_dumb_destroy,
 808	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
 809	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
 810	.gem_prime_export   = drm_gem_prime_export,
 811	.gem_prime_import   = drm_gem_prime_import,
 812	.gem_prime_pin      = msm_gem_prime_pin,
 813	.gem_prime_unpin    = msm_gem_prime_unpin,
 814	.gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
 815	.gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
 816	.gem_prime_vmap     = msm_gem_prime_vmap,
 817	.gem_prime_vunmap   = msm_gem_prime_vunmap,
 818#ifdef CONFIG_DEBUG_FS
 819	.debugfs_init       = msm_debugfs_init,
 820	.debugfs_cleanup    = msm_debugfs_cleanup,
 821#endif
 
 
 822	.ioctls             = msm_ioctls,
 823	.num_ioctls         = DRM_MSM_NUM_IOCTLS,
 824	.fops               = &fops,
 825	.name               = "msm",
 826	.desc               = "MSM Snapdragon DRM",
 827	.date               = "20130625",
 828	.major              = 1,
 829	.minor              = 0,
 
 830};
 831
 832#ifdef CONFIG_PM_SLEEP
 833static int msm_pm_suspend(struct device *dev)
 
 
 
 
 
 
 
 
 
 
 834{
 835	struct drm_device *ddev = dev_get_drvdata(dev);
 
 
 
 
 
 
 836
 837	drm_kms_helper_poll_disable(ddev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 838
 839	return 0;
 840}
 841
 842static int msm_pm_resume(struct device *dev)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 843{
 844	struct drm_device *ddev = dev_get_drvdata(dev);
 
 
 845
 846	drm_kms_helper_poll_enable(ddev);
 
 
 847
 848	return 0;
 849}
 850#endif
 851
 852static const struct dev_pm_ops msm_pm_ops = {
 853	SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
 854};
 855
 856/*
 857 * Componentized driver support:
 
 
 858 */
 
 
 
 
 
 
 
 859
 860#ifdef CONFIG_OF
 861/* NOTE: the CONFIG_OF case duplicates the same code as exynos or imx
 862 * (or probably any other).. so probably some room for some helpers
 863 */
 864static int compare_of(struct device *dev, void *data)
 865{
 866	return dev->of_node == data;
 867}
 868
 869static int msm_drm_add_components(struct device *master, struct master *m)
 870{
 871	struct device_node *np = master->of_node;
 872	unsigned i;
 873	int ret;
 874
 875	for (i = 0; ; i++) {
 876		struct device_node *node;
 877
 878		node = of_parse_phandle(np, "connectors", i);
 879		if (!node)
 880			break;
 881
 882		ret = component_master_add_child(m, compare_of, node);
 883		of_node_put(node);
 884
 885		if (ret)
 886			return ret;
 887	}
 888	return 0;
 889}
 890#else
 891static int compare_dev(struct device *dev, void *data)
 892{
 893	return dev == data;
 894}
 895
 896static int msm_drm_add_components(struct device *master, struct master *m)
 897{
 898	/* For non-DT case, it kinda sucks.  We don't actually have a way
 899	 * to know whether or not we are waiting for certain devices (or if
 900	 * they are simply not present).  But for non-DT we only need to
 901	 * care about apq8064/apq8060/etc (all mdp4/a3xx):
 902	 */
 903	static const char *devnames[] = {
 904			"hdmi_msm.0", "kgsl-3d0.0",
 905	};
 906	int i;
 907
 908	DBG("Adding components..");
 
 
 
 909
 910	for (i = 0; i < ARRAY_SIZE(devnames); i++) {
 911		struct device *dev;
 912		int ret;
 
 
 
 
 
 
 
 
 913
 914		dev = bus_find_device_by_name(&platform_bus_type,
 915				NULL, devnames[i]);
 916		if (!dev) {
 917			dev_info(master, "still waiting for %s\n", devnames[i]);
 918			return -EPROBE_DEFER;
 919		}
 920
 921		ret = component_master_add_child(m, compare_dev, dev);
 922		if (ret) {
 923			DBG("could not add child: %d", ret);
 
 924			return ret;
 925		}
 926	}
 927
 928	return 0;
 929}
 930#endif
 
 
 
 
 
 
 
 931
 932static int msm_drm_bind(struct device *dev)
 933{
 934	return drm_platform_init(&msm_driver, to_platform_device(dev));
 935}
 936
 937static void msm_drm_unbind(struct device *dev)
 938{
 939	drm_put_dev(platform_get_drvdata(to_platform_device(dev)));
 940}
 941
 942static const struct component_master_ops msm_drm_ops = {
 943		.add_components = msm_drm_add_components,
 944		.bind = msm_drm_bind,
 945		.unbind = msm_drm_unbind,
 946};
 947
 948/*
 949 * Platform driver:
 
 950 */
 951
 952static int msm_pdev_probe(struct platform_device *pdev)
 953{
 954	pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
 955	return component_master_add(&pdev->dev, &msm_drm_ops);
 956}
 957
 958static int msm_pdev_remove(struct platform_device *pdev)
 959{
 960	component_master_del(&pdev->dev, &msm_drm_ops);
 961
 962	return 0;
 963}
 964
 965static const struct platform_device_id msm_id[] = {
 966	{ "mdp", 0 },
 967	{ }
 968};
 969
 970static const struct of_device_id dt_match[] = {
 971	{ .compatible = "qcom,mdss_mdp" },
 972	{}
 973};
 974MODULE_DEVICE_TABLE(of, dt_match);
 975
 976static struct platform_driver msm_platform_driver = {
 977	.probe      = msm_pdev_probe,
 978	.remove     = msm_pdev_remove,
 979	.driver     = {
 980		.owner  = THIS_MODULE,
 981		.name   = "msm",
 982		.of_match_table = dt_match,
 983		.pm     = &msm_pm_ops,
 984	},
 985	.id_table   = msm_id,
 986};
 987
 988static int __init msm_drm_register(void)
 989{
 
 
 
 990	DBG("init");
 991	hdmi_register();
 992	a3xx_register();
 
 
 
 
 
 
 993	return platform_driver_register(&msm_platform_driver);
 994}
 995
 996static void __exit msm_drm_unregister(void)
 997{
 998	DBG("fini");
 999	platform_driver_unregister(&msm_platform_driver);
1000	hdmi_unregister();
1001	a3xx_unregister();
 
 
 
 
 
 
1002}
1003
1004module_init(msm_drm_register);
1005module_exit(msm_drm_unregister);
1006
1007MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1008MODULE_DESCRIPTION("MSM DRM Driver");
1009MODULE_LICENSE("GPL");