Linux Audio

Check our new training course

Loading...
v6.13.7
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Driver for Intel I82092AA PCI-PCMCIA bridge.
  4 *
  5 * (C) 2001 Red Hat, Inc.
  6 *
  7 * Author: Arjan Van De Ven <arjanv@redhat.com>
  8 * Loosly based on i82365.c from the pcmcia-cs package
  9 */
 10
 11#include <linux/kernel.h>
 12#include <linux/module.h>
 13#include <linux/pci.h>
 14#include <linux/init.h>
 15#include <linux/workqueue.h>
 16#include <linux/interrupt.h>
 17#include <linux/device.h>
 18
 19#include <pcmcia/ss.h>
 20
 21#include <linux/io.h>
 
 22
 23#include "i82092aa.h"
 24#include "i82365.h"
 25
 26MODULE_DESCRIPTION("Driver for Intel I82092AA PCI-PCMCIA bridge");
 27MODULE_LICENSE("GPL");
 28
 29/* PCI core routines */
 30static const struct pci_device_id i82092aa_pci_ids[] = {
 31	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82092AA_0) },
 32	{ }
 
 
 
 
 
 33};
 34MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
 35
 36static struct pci_driver i82092aa_pci_driver = {
 37	.name		= "i82092aa",
 38	.id_table	= i82092aa_pci_ids,
 39	.probe		= i82092aa_pci_probe,
 40	.remove	= i82092aa_pci_remove,
 41};
 42
 43
 44/* the pccard structure and its functions */
 45static struct pccard_operations i82092aa_operations = {
 46	.init			= i82092aa_init,
 47	.get_status		= i82092aa_get_status,
 48	.set_socket		= i82092aa_set_socket,
 49	.set_io_map		= i82092aa_set_io_map,
 50	.set_mem_map		= i82092aa_set_mem_map,
 51};
 52
 53/* The card can do up to 4 sockets, allocate a structure for each of them */
 54
 55struct socket_info {
 56	int	number;
 57	int	card_state;
 58		/* 0 = no socket,
 59		 * 1 = empty socket,
 60		 * 2 = card but not initialized,
 61		 * 3 = operational card
 62		 */
 63	unsigned int io_base;	/* base io address of the socket */
 64
 65	struct pcmcia_socket socket;
 66	struct pci_dev *dev;	/* The PCI device for the socket */
 67};
 68
 69#define MAX_SOCKETS 4
 70static struct socket_info sockets[MAX_SOCKETS];
 71static int socket_count;	/* shortcut */
 72
 73
 74static int i82092aa_pci_probe(struct pci_dev *dev,
 75			      const struct pci_device_id *id)
 76{
 77	unsigned char configbyte;
 78	int i, ret;
 79
 80	ret = pci_enable_device(dev);
 81	if (ret)
 
 82		return ret;
 83
 84	/* PCI Configuration Control */
 85	pci_read_config_byte(dev, 0x40, &configbyte);
 86
 87	switch (configbyte&6) {
 88	case 0:
 89		socket_count = 2;
 90		break;
 91	case 2:
 92		socket_count = 1;
 93		break;
 94	case 4:
 95	case 6:
 96		socket_count = 4;
 97		break;
 98
 99	default:
100		dev_err(&dev->dev,
101			"Oops, you did something we didn't think of.\n");
102		ret = -EIO;
103		goto err_out_disable;
104	}
105	dev_info(&dev->dev, "configured as a %d socket device.\n",
106		 socket_count);
107
108	if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
109		ret = -EBUSY;
110		goto err_out_disable;
111	}
112
113	for (i = 0; i < socket_count; i++) {
114		sockets[i].card_state = 1; /* 1 = present but empty */
115		sockets[i].io_base = pci_resource_start(dev, 0);
116		sockets[i].dev = dev;
117		sockets[i].socket.features |= SS_CAP_PCCARD;
118		sockets[i].socket.map_size = 0x1000;
119		sockets[i].socket.irq_mask = 0;
120		sockets[i].socket.pci_irq  = dev->irq;
121		sockets[i].socket.cb_dev  = dev;
122		sockets[i].socket.owner = THIS_MODULE;
123
124		sockets[i].number = i;
125
126		if (card_present(i)) {
127			sockets[i].card_state = 3;
128			dev_dbg(&dev->dev, "slot %i is occupied\n", i);
129		} else {
130			dev_dbg(&dev->dev, "slot %i is vacant\n", i);
131		}
132	}
133
134	/* Now, specifiy that all interrupts are to be done as PCI interrupts
135	 * bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt
136	 */
137	configbyte = 0xFF;
138
139	/* PCI Interrupt Routing Register */
140	pci_write_config_byte(dev, 0x50, configbyte);
141
142	/* Register the interrupt handler */
143	dev_dbg(&dev->dev, "Requesting interrupt %i\n", dev->irq);
144	ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED,
145			  "i82092aa", i82092aa_interrupt);
146	if (ret) {
147		dev_err(&dev->dev, "Failed to register IRQ %d, aborting\n",
148			dev->irq);
149		goto err_out_free_res;
150	}
151
152	for (i = 0; i < socket_count; i++) {
 
 
153		sockets[i].socket.dev.parent = &dev->dev;
154		sockets[i].socket.ops = &i82092aa_operations;
155		sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
156		ret = pcmcia_register_socket(&sockets[i].socket);
157		if (ret)
158			goto err_out_free_sockets;
 
159	}
160
 
161	return 0;
162
163err_out_free_sockets:
164	if (i) {
165		for (i--; i >= 0; i--)
166			pcmcia_unregister_socket(&sockets[i].socket);
 
167	}
168	free_irq(dev->irq, i82092aa_interrupt);
169err_out_free_res:
170	release_region(pci_resource_start(dev, 0), 2);
171err_out_disable:
172	pci_disable_device(dev);
173	return ret;
174}
175
176static void i82092aa_pci_remove(struct pci_dev *dev)
177{
178	int i;
179
 
 
180	free_irq(dev->irq, i82092aa_interrupt);
181
182	for (i = 0; i < socket_count; i++)
183		pcmcia_unregister_socket(&sockets[i].socket);
 
 
184}
185
186static DEFINE_SPINLOCK(port_lock);
187
188/* basic value read/write functions */
189
190static unsigned char indirect_read(int socket, unsigned short reg)
191{
192	unsigned short int port;
193	unsigned char val;
194	unsigned long flags;
195
196	spin_lock_irqsave(&port_lock, flags);
197	reg += socket * 0x40;
198	port = sockets[socket].io_base;
199	outb(reg, port);
200	val = inb(port+1);
201	spin_unlock_irqrestore(&port_lock, flags);
202	return val;
203}
204
205static void indirect_write(int socket, unsigned short reg, unsigned char value)
 
206{
207	unsigned short int port;
 
208	unsigned long flags;
 
 
 
 
 
 
 
 
 
 
 
 
209
210	spin_lock_irqsave(&port_lock, flags);
 
 
 
 
211	reg = reg + socket * 0x40;
212	port = sockets[socket].io_base;
213	outb(reg, port);
214	outb(value, port+1);
215	spin_unlock_irqrestore(&port_lock, flags);
216}
217
218static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
219{
220	unsigned short int port;
221	unsigned char val;
222	unsigned long flags;
223
224	spin_lock_irqsave(&port_lock, flags);
225	reg = reg + socket * 0x40;
226	port = sockets[socket].io_base;
227	outb(reg, port);
228	val = inb(port+1);
229	val |= mask;
230	outb(reg, port);
231	outb(val, port+1);
232	spin_unlock_irqrestore(&port_lock, flags);
233}
234
235
236static void indirect_resetbit(int socket,
237			      unsigned short reg, unsigned char mask)
238{
239	unsigned short int port;
240	unsigned char val;
241	unsigned long flags;
242
243	spin_lock_irqsave(&port_lock, flags);
244	reg = reg + socket * 0x40;
245	port = sockets[socket].io_base;
246	outb(reg, port);
247	val = inb(port+1);
248	val &= ~mask;
249	outb(reg, port);
250	outb(val, port+1);
251	spin_unlock_irqrestore(&port_lock, flags);
252}
253
254static void indirect_write16(int socket,
255			     unsigned short reg, unsigned short value)
256{
257	unsigned short int port;
258	unsigned char val;
259	unsigned long flags;
260
261	spin_lock_irqsave(&port_lock, flags);
262	reg = reg + socket * 0x40;
263	port = sockets[socket].io_base;
264
265	outb(reg, port);
266	val = value & 255;
267	outb(val, port+1);
268
269	reg++;
270
271	outb(reg, port);
272	val = value>>8;
273	outb(val, port+1);
274	spin_unlock_irqrestore(&port_lock, flags);
275}
276
277/* simple helper functions */
278/* External clock time, in nanoseconds.  120 ns = 8.33 MHz */
279static int cycle_time = 120;
280
281static int to_cycles(int ns)
282{
283	if (cycle_time != 0)
284		return ns/cycle_time;
285	else
286		return 0;
287}
288
289
290/* Interrupt handler functionality */
291
292static irqreturn_t i82092aa_interrupt(int irq, void *dev)
293{
294	int i;
295	int loopcount = 0;
296	int handled = 0;
297
298	unsigned int events, active = 0;
299
 
 
300	while (1) {
301		loopcount++;
302		if (loopcount > 20) {
303			pr_err("i82092aa: infinite eventloop in interrupt\n");
304			break;
305		}
306
307		active = 0;
308
309		for (i = 0; i < socket_count; i++) {
310			int csc;
311
312			/* Inactive socket, should not happen */
313			if (sockets[i].card_state == 0)
314				continue;
315
316			/* card status change register */
317			csc = indirect_read(i, I365_CSC);
318
319			if (csc == 0)  /* no events on this socket */
320				continue;
 
 
 
 
 
321			handled = 1;
322			events = 0;
323
324			if (csc & I365_CSC_DETECT) {
325				events |= SS_DETECT;
326				dev_info(&sockets[i].dev->dev,
327					 "Card detected in socket %i!\n", i);
328			}
329
330			if (indirect_read(i, I365_INTCTL) & I365_PC_IOCARD) {
331				/* For IO/CARDS, bit 0 means "read the card" */
332				if (csc & I365_CSC_STSCHG)
333					events |= SS_STSCHG;
334			} else {
335				/* Check for battery/ready events */
336				if (csc & I365_CSC_BVD1)
337					events |= SS_BATDEAD;
338				if (csc & I365_CSC_BVD2)
339					events |= SS_BATWARN;
340				if (csc & I365_CSC_READY)
341					events |= SS_READY;
342			}
343
344			if (events)
345				pcmcia_parse_events(&sockets[i].socket, events);
 
346			active |= events;
347		}
348
349		if (active == 0) /* no more events to handle */
350			break;
 
351	}
352	return IRQ_RETVAL(handled);
 
353}
354
355
356
357/* socket functions */
358
359static int card_present(int socketno)
360{
361	unsigned int val;
362
363	if ((socketno < 0) || (socketno >= MAX_SOCKETS))
 
364		return 0;
365	if (sockets[socketno].io_base == 0)
366		return 0;
367
368
369	val = indirect_read(socketno, 1); /* Interface status register */
370	if ((val&12) == 12)
 
371		return 1;
372
 
 
373	return 0;
374}
375
376static void set_bridge_state(int sock)
377{
378	indirect_write(sock, I365_GBLCTL, 0x00);
379	indirect_write(sock, I365_GENCTL, 0x00);
380
381	indirect_setbit(sock, I365_INTCTL, 0x08);
 
 
382}
383
384
 
 
 
 
385static int i82092aa_init(struct pcmcia_socket *sock)
386{
387	int i;
388	struct resource res = { .start = 0, .end = 0x0fff };
389	pccard_io_map io = { 0, 0, 0, 0, 1 };
390	pccard_mem_map mem = { .res = &res, };
391
392	for (i = 0; i < 2; i++) {
393		io.map = i;
394		i82092aa_set_io_map(sock, &io);
395	}
396	for (i = 0; i < 5; i++) {
397		mem.map = i;
398		i82092aa_set_mem_map(sock, &mem);
 
 
399	}
400
 
401	return 0;
402}
403
404static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
405{
406	unsigned int sock = container_of(socket,
407				struct socket_info, socket)->number;
408	unsigned int status;
409
410	/* Interface Status Register */
411	status = indirect_read(sock, I365_STATUS);
412
413	*value = 0;
414
415	if ((status & I365_CS_DETECT) == I365_CS_DETECT)
416		*value |= SS_DETECT;
417
 
418	/* IO cards have a different meaning of bits 0,1 */
419	/* Also notice the inverse-logic on the bits */
420	if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD) {
421		/* IO card */
422		if (!(status & I365_CS_STSCHG))
423			*value |= SS_STSCHG;
424	} else { /* non I/O card */
425		if (!(status & I365_CS_BVD1))
426			*value |= SS_BATDEAD;
427		if (!(status & I365_CS_BVD2))
428			*value |= SS_BATWARN;
429	}
430
431	if (status & I365_CS_WRPROT)
432		(*value) |= SS_WRPROT;	/* card is write protected */
 
 
 
 
 
 
 
433
434	if (status & I365_CS_READY)
435		(*value) |= SS_READY;    /* card is not busy */
436
437	if (status & I365_CS_POWERON)
438		(*value) |= SS_POWERON;  /* power is applied to the card */
439
 
440	return 0;
441}
442
443
444static int i82092aa_set_socket(struct pcmcia_socket *socket,
445			       socket_state_t *state)
446{
447	struct socket_info *sock_info = container_of(socket, struct socket_info,
448						     socket);
449	unsigned int sock = sock_info->number;
450	unsigned char reg;
451
 
 
452	/* First, set the global controller options */
453
454	set_bridge_state(sock);
455
456	/* Values for the IGENC register */
457
458	reg = 0;
459
460	/* The reset bit has "inverse" logic */
461	if (!(state->flags & SS_RESET))
462		reg = reg | I365_PC_RESET;
463	if (state->flags & SS_IOCARD)
464		reg = reg | I365_PC_IOCARD;
465
466	/* IGENC, Interrupt and General Control Register */
467	indirect_write(sock, I365_INTCTL, reg);
468
469	/* Power registers */
470
471	reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
472
473	if (state->flags & SS_PWR_AUTO) {
474		dev_info(&sock_info->dev->dev, "Auto power\n");
475		reg |= I365_PWR_AUTO;	/* automatic power mngmnt */
476	}
477	if (state->flags & SS_OUTPUT_ENA) {
478		dev_info(&sock_info->dev->dev, "Power Enabled\n");
479		reg |= I365_PWR_OUT;	/* enable power */
480	}
481
482	switch (state->Vcc) {
483	case 0:
484		break;
485	case 50:
486		dev_info(&sock_info->dev->dev,
487			 "setting voltage to Vcc to 5V on socket %i\n",
488			 sock);
489		reg |= I365_VCC_5V;
490		break;
491	default:
492		dev_err(&sock_info->dev->dev,
493			"%s called with invalid VCC power value: %i",
494			__func__, state->Vcc);
495		return -EINVAL;
496	}
497
 
498	switch (state->Vpp) {
499	case 0:
500		dev_info(&sock_info->dev->dev,
501			 "not setting Vpp on socket %i\n", sock);
502		break;
503	case 50:
504		dev_info(&sock_info->dev->dev,
505			 "setting Vpp to 5.0 for socket %i\n", sock);
506		reg |= I365_VPP1_5V | I365_VPP2_5V;
507		break;
508	case 120:
509		dev_info(&sock_info->dev->dev, "setting Vpp to 12.0\n");
510		reg |= I365_VPP1_12V | I365_VPP2_12V;
511		break;
512	default:
513		dev_err(&sock_info->dev->dev,
514			"%s called with invalid VPP power value: %i",
515			__func__, state->Vcc);
516		return -EINVAL;
517	}
518
519	if (reg != indirect_read(sock, I365_POWER)) /* only write if changed */
520		indirect_write(sock, I365_POWER, reg);
521
522	/* Enable specific interrupt events */
523
524	reg = 0x00;
525	if (state->csc_mask & SS_DETECT)
526		reg |= I365_CSC_DETECT;
 
527	if (state->flags & SS_IOCARD) {
528		if (state->csc_mask & SS_STSCHG)
529			reg |= I365_CSC_STSCHG;
530	} else {
531		if (state->csc_mask & SS_BATDEAD)
532			reg |= I365_CSC_BVD1;
533		if (state->csc_mask & SS_BATWARN)
534			reg |= I365_CSC_BVD2;
535		if (state->csc_mask & SS_READY)
536			reg |= I365_CSC_READY;
537
538	}
539
540	/* now write the value and clear the (probably bogus) pending stuff
541	 * by doing a dummy read
542	 */
543
544	indirect_write(sock, I365_CSCINT, reg);
545	(void)indirect_read(sock, I365_CSC);
546
 
547	return 0;
548}
549
550static int i82092aa_set_io_map(struct pcmcia_socket *socket,
551			       struct pccard_io_map *io)
552{
553	struct socket_info *sock_info = container_of(socket, struct socket_info,
554						     socket);
555	unsigned int sock = sock_info->number;
556	unsigned char map, ioctl;
557
 
 
558	map = io->map;
559
560	/* Check error conditions */
561	if (map > 1)
 
562		return -EINVAL;
563
564	if ((io->start > 0xffff) || (io->stop > 0xffff)
565				 || (io->stop < io->start))
566		return -EINVAL;
 
567
568	/* Turn off the window before changing anything */
569	if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
570		indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
571
 
 
572	/* write the new values */
573	indirect_write16(sock, I365_IO(map)+I365_W_START, io->start);
574	indirect_write16(sock, I365_IO(map)+I365_W_STOP, io->stop);
575
576	ioctl = indirect_read(sock, I365_IOCTL) & ~I365_IOCTL_MASK(map);
577
578	if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
579		ioctl |= I365_IOCTL_16BIT(map);
580
581	indirect_write(sock, I365_IOCTL, ioctl);
582
583	/* Turn the window back on if needed */
584	if (io->flags & MAP_ACTIVE)
585		indirect_setbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
586
 
587	return 0;
588}
589
590static int i82092aa_set_mem_map(struct pcmcia_socket *socket,
591				struct pccard_mem_map *mem)
592{
593	struct socket_info *sock_info = container_of(socket, struct socket_info,
594						     socket);
595	unsigned int sock = sock_info->number;
596	struct pci_bus_region region;
597	unsigned short base, i;
598	unsigned char map;
 
 
599
600	pcibios_resource_to_bus(sock_info->dev->bus, &region, mem->res);
601
602	map = mem->map;
603	if (map > 4)
 
604		return -EINVAL;
605
606	if ((mem->card_start > 0x3ffffff) || (region.start > region.end) ||
607	     (mem->speed > 1000)) {
608		dev_err(&sock_info->dev->dev,
609			"invalid mem map for socket %i: %llx to %llx with a start of %x\n",
 
 
 
610			sock,
611			(unsigned long long)region.start,
612			(unsigned long long)region.end,
613			mem->card_start);
614		return -EINVAL;
615	}
616
617	/* Turn off the window before changing anything */
618	if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
619		indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
 
 
 
620
621	/* write the start address */
622	base = I365_MEM(map);
623	i = (region.start >> 12) & 0x0fff;
624	if (mem->flags & MAP_16BIT)
625		i |= I365_MEM_16BIT;
626	if (mem->flags & MAP_0WS)
627		i |= I365_MEM_0WS;
628	indirect_write16(sock, base+I365_W_START, i);
629
630	/* write the stop address */
631
632	i = (region.end >> 12) & 0x0fff;
633	switch (to_cycles(mem->speed)) {
634	case 0:
635		break;
636	case 1:
637		i |= I365_MEM_WS0;
638		break;
639	case 2:
640		i |= I365_MEM_WS1;
641		break;
642	default:
643		i |= I365_MEM_WS1 | I365_MEM_WS0;
644		break;
645	}
646
647	indirect_write16(sock, base+I365_W_STOP, i);
648
649	/* card start */
650
651	i = ((mem->card_start - region.start) >> 12) & 0x3fff;
652	if (mem->flags & MAP_WRPROT)
653		i |= I365_MEM_WRPROT;
654	if (mem->flags & MAP_ATTRIB)
 
655		i |= I365_MEM_REG;
656	indirect_write16(sock, base+I365_W_OFF, i);
657
 
 
 
658	/* Enable the window if necessary */
659	if (mem->flags & MAP_ACTIVE)
660		indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
661
 
662	return 0;
663}
664
665static int __init i82092aa_module_init(void)
666{
667	return pci_register_driver(&i82092aa_pci_driver);
668}
669
670static void __exit i82092aa_module_exit(void)
671{
 
672	pci_unregister_driver(&i82092aa_pci_driver);
673	if (sockets[0].io_base > 0)
674		release_region(sockets[0].io_base, 2);
 
675}
676
677module_init(i82092aa_module_init);
678module_exit(i82092aa_module_exit);
679
v3.1
  1/* 
 
  2 * Driver for Intel I82092AA PCI-PCMCIA bridge.
  3 *
  4 * (C) 2001 Red Hat, Inc.
  5 *
  6 * Author: Arjan Van De Ven <arjanv@redhat.com>
  7 * Loosly based on i82365.c from the pcmcia-cs package
  8 */
  9
 10#include <linux/kernel.h>
 11#include <linux/module.h>
 12#include <linux/pci.h>
 13#include <linux/init.h>
 14#include <linux/workqueue.h>
 15#include <linux/interrupt.h>
 16#include <linux/device.h>
 17
 18#include <pcmcia/ss.h>
 19
 20#include <asm/system.h>
 21#include <asm/io.h>
 22
 23#include "i82092aa.h"
 24#include "i82365.h"
 25
 
 26MODULE_LICENSE("GPL");
 27
 28/* PCI core routines */
 29static struct pci_device_id i82092aa_pci_ids[] = {
 30	{
 31	      .vendor = PCI_VENDOR_ID_INTEL,
 32	      .device = PCI_DEVICE_ID_INTEL_82092AA_0,
 33	      .subvendor = PCI_ANY_ID,
 34	      .subdevice = PCI_ANY_ID,
 35	 },
 36	 {} 
 37};
 38MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
 39
 40static struct pci_driver i82092aa_pci_driver = {
 41	.name           = "i82092aa",
 42	.id_table       = i82092aa_pci_ids,
 43	.probe          = i82092aa_pci_probe,
 44	.remove         = __devexit_p(i82092aa_pci_remove),
 45};
 46
 47
 48/* the pccard structure and its functions */
 49static struct pccard_operations i82092aa_operations = {
 50	.init 		 	= i82092aa_init,
 51	.get_status		= i82092aa_get_status,
 52	.set_socket		= i82092aa_set_socket,
 53	.set_io_map		= i82092aa_set_io_map,
 54	.set_mem_map		= i82092aa_set_mem_map,
 55};
 56
 57/* The card can do up to 4 sockets, allocate a structure for each of them */
 58
 59struct socket_info {
 60	int	number;
 61	int	card_state; 	/*  0 = no socket,
 62				    1 = empty socket, 
 63				    2 = card but not initialized,
 64				    3 = operational card */
 65	unsigned int io_base; 	/* base io address of the socket */
 66	
 
 
 67	struct pcmcia_socket socket;
 68	struct pci_dev *dev;	/* The PCI device for the socket */
 69};
 70
 71#define MAX_SOCKETS 4
 72static struct socket_info sockets[MAX_SOCKETS];
 73static int socket_count;  /* shortcut */                                  	                                	
 74
 75
 76static int __devinit i82092aa_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
 
 77{
 78	unsigned char configbyte;
 79	int i, ret;
 80	
 81	enter("i82092aa_pci_probe");
 82	
 83	if ((ret = pci_enable_device(dev)))
 84		return ret;
 85		
 86	pci_read_config_byte(dev, 0x40, &configbyte);  /* PCI Configuration Control */
 87	switch(configbyte&6) {
 88		case 0:
 89			socket_count = 2;
 90			break;
 91		case 2:
 92			socket_count = 1;
 93			break;
 94		case 4:
 95		case 6:
 96			socket_count = 4;
 97			break;
 98			
 99		default:
100			printk(KERN_ERR "i82092aa: Oops, you did something we didn't think of.\n");
101			ret = -EIO;
102			goto err_out_disable;
 
 
 
103	}
104	printk(KERN_INFO "i82092aa: configured as a %d socket device.\n", socket_count);
 
105
106	if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
107		ret = -EBUSY;
108		goto err_out_disable;
109	}
110	
111	for (i = 0;i<socket_count;i++) {
112		sockets[i].card_state = 1; /* 1 = present but empty */
113		sockets[i].io_base = pci_resource_start(dev, 0);
 
114		sockets[i].socket.features |= SS_CAP_PCCARD;
115		sockets[i].socket.map_size = 0x1000;
116		sockets[i].socket.irq_mask = 0;
117		sockets[i].socket.pci_irq  = dev->irq;
118		sockets[i].socket.cb_dev  = dev;
119		sockets[i].socket.owner = THIS_MODULE;
120
121		sockets[i].number = i;
122		
123		if (card_present(i)) {
124			sockets[i].card_state = 3;
125			dprintk(KERN_DEBUG "i82092aa: slot %i is occupied\n",i);
126		} else {
127			dprintk(KERN_DEBUG "i82092aa: slot %i is vacant\n",i);
128		}
129	}
130		
131	/* Now, specifiy that all interrupts are to be done as PCI interrupts */
132	configbyte = 0xFF; /* bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt */
133	pci_write_config_byte(dev, 0x50, configbyte); /* PCI Interrupt Routing Register */
 
 
 
 
134
135	/* Register the interrupt handler */
136	dprintk(KERN_DEBUG "Requesting interrupt %i \n",dev->irq);
137	if ((ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED, "i82092aa", i82092aa_interrupt))) {
138		printk(KERN_ERR "i82092aa: Failed to register IRQ %d, aborting\n", dev->irq);
 
 
 
139		goto err_out_free_res;
140	}
141
142	pci_set_drvdata(dev, &sockets[i].socket);
143
144	for (i = 0; i<socket_count; i++) {
145		sockets[i].socket.dev.parent = &dev->dev;
146		sockets[i].socket.ops = &i82092aa_operations;
147		sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
148		ret = pcmcia_register_socket(&sockets[i].socket);
149		if (ret) {
150			goto err_out_free_sockets;
151		}
152	}
153
154	leave("i82092aa_pci_probe");
155	return 0;
156
157err_out_free_sockets:
158	if (i) {
159		for (i--;i>=0;i--) {
160			pcmcia_unregister_socket(&sockets[i].socket);
161		}
162	}
163	free_irq(dev->irq, i82092aa_interrupt);
164err_out_free_res:
165	release_region(pci_resource_start(dev, 0), 2);
166err_out_disable:
167	pci_disable_device(dev);
168	return ret;			
169}
170
171static void __devexit i82092aa_pci_remove(struct pci_dev *dev)
172{
173	struct pcmcia_socket *socket = pci_get_drvdata(dev);
174
175	enter("i82092aa_pci_remove");
176	
177	free_irq(dev->irq, i82092aa_interrupt);
178
179	if (socket)
180		pcmcia_unregister_socket(socket);
181
182	leave("i82092aa_pci_remove");
183}
184
185static DEFINE_SPINLOCK(port_lock);
186
187/* basic value read/write functions */
188
189static unsigned char indirect_read(int socket, unsigned short reg)
190{
191	unsigned short int port;
192	unsigned char val;
193	unsigned long flags;
194	spin_lock_irqsave(&port_lock,flags);
 
195	reg += socket * 0x40;
196	port = sockets[socket].io_base;
197	outb(reg,port);
198	val = inb(port+1);
199	spin_unlock_irqrestore(&port_lock,flags);
200	return val;
201}
202
203#if 0
204static unsigned short indirect_read16(int socket, unsigned short reg)
205{
206	unsigned short int port;
207	unsigned short tmp;
208	unsigned long flags;
209	spin_lock_irqsave(&port_lock,flags);
210	reg  = reg + socket * 0x40;
211	port = sockets[socket].io_base;
212	outb(reg,port);
213	tmp = inb(port+1);
214	reg++;
215	outb(reg,port);
216	tmp = tmp | (inb(port+1)<<8);
217	spin_unlock_irqrestore(&port_lock,flags);
218	return tmp;
219}
220#endif
221
222static void indirect_write(int socket, unsigned short reg, unsigned char value)
223{
224	unsigned short int port;
225	unsigned long flags;
226	spin_lock_irqsave(&port_lock,flags);
227	reg = reg + socket * 0x40;
228	port = sockets[socket].io_base; 
229	outb(reg,port);
230	outb(value,port+1);
231	spin_unlock_irqrestore(&port_lock,flags);
232}
233
234static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
235{
236	unsigned short int port;
237	unsigned char val;
238	unsigned long flags;
239	spin_lock_irqsave(&port_lock,flags);
 
240	reg = reg + socket * 0x40;
241	port = sockets[socket].io_base; 
242	outb(reg,port);
243	val = inb(port+1);
244	val |= mask;
245	outb(reg,port);
246	outb(val,port+1);
247	spin_unlock_irqrestore(&port_lock,flags);
248}
249
250
251static void indirect_resetbit(int socket, unsigned short reg, unsigned char mask)
 
252{
253	unsigned short int port;
254	unsigned char val;
255	unsigned long flags;
256	spin_lock_irqsave(&port_lock,flags);
 
257	reg = reg + socket * 0x40;
258	port = sockets[socket].io_base; 
259	outb(reg,port);
260	val = inb(port+1);
261	val &= ~mask;
262	outb(reg,port);
263	outb(val,port+1);
264	spin_unlock_irqrestore(&port_lock,flags);
265}
266
267static void indirect_write16(int socket, unsigned short reg, unsigned short value)
 
268{
269	unsigned short int port;
270	unsigned char val;
271	unsigned long flags;
272	spin_lock_irqsave(&port_lock,flags);
 
273	reg = reg + socket * 0x40;
274	port = sockets[socket].io_base; 
275	
276	outb(reg,port);
277	val = value & 255;
278	outb(val,port+1);
279	
280	reg++;
281	
282	outb(reg,port);
283	val = value>>8;
284	outb(val,port+1);
285	spin_unlock_irqrestore(&port_lock,flags);
286}
287
288/* simple helper functions */
289/* External clock time, in nanoseconds.  120 ns = 8.33 MHz */
290static int cycle_time = 120;
291
292static int to_cycles(int ns)
293{
294	if (cycle_time!=0)
295		return ns/cycle_time;
296	else
297		return 0;
298}
299    
300
301/* Interrupt handler functionality */
302
303static irqreturn_t i82092aa_interrupt(int irq, void *dev)
304{
305	int i;
306	int loopcount = 0;
307	int handled = 0;
308
309	unsigned int events, active=0;
310	
311/*	enter("i82092aa_interrupt");*/
312	
313	while (1) {
314		loopcount++;
315		if (loopcount>20) {
316			printk(KERN_ERR "i82092aa: infinite eventloop in interrupt \n");
317			break;
318		}
319		
320		active = 0;
321		
322		for (i=0;i<socket_count;i++) {
323			int csc;
324			if (sockets[i].card_state==0) /* Inactive socket, should not happen */
 
 
 
 
 
 
 
 
325				continue;
326			
327			csc = indirect_read(i,I365_CSC); /* card status change register */
328			
329			if (csc==0)  /* no events on this socket */
330			   	continue;
331			handled = 1;
332			events = 0;
333			 
334			if (csc & I365_CSC_DETECT) {
335				events |= SS_DETECT;
336				printk("Card detected in socket %i!\n",i);
337			 }
338			
339			if (indirect_read(i,I365_INTCTL) & I365_PC_IOCARD) { 
 
340				/* For IO/CARDS, bit 0 means "read the card" */
341				events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0; 
 
342			} else {
343				/* Check for battery/ready events */
344				events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
345				events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
346				events |= (csc & I365_CSC_READY) ? SS_READY : 0;
 
 
 
347			}
348			
349			if (events) {
350				pcmcia_parse_events(&sockets[i].socket, events);
351			}
352			active |= events;
353		}
354				
355		if (active==0) /* no more events to handle */
356			break;				
357		
358	}
359	return IRQ_RETVAL(handled);
360/*	leave("i82092aa_interrupt");*/
361}
362
363
364
365/* socket functions */
366
367static int card_present(int socketno)
368{	
369	unsigned int val;
370	enter("card_present");
371	
372	if ((socketno<0) || (socketno >= MAX_SOCKETS))
373		return 0;
374	if (sockets[socketno].io_base == 0)
375		return 0;
376
377		
378	val = indirect_read(socketno, 1); /* Interface status register */
379	if ((val&12)==12) {
380		leave("card_present 1");
381		return 1;
382	}
383		
384	leave("card_present 0");
385	return 0;
386}
387
388static void set_bridge_state(int sock)
389{
390	enter("set_bridge_state");
391	indirect_write(sock, I365_GBLCTL,0x00);
392	indirect_write(sock, I365_GENCTL,0x00);
393	
394	indirect_setbit(sock, I365_INTCTL,0x08);
395	leave("set_bridge_state");
396}
397
398
399
400
401
402      
403static int i82092aa_init(struct pcmcia_socket *sock)
404{
405	int i;
406	struct resource res = { .start = 0, .end = 0x0fff };
407        pccard_io_map io = { 0, 0, 0, 0, 1 };
408	pccard_mem_map mem = { .res = &res, };
409        
410        enter("i82092aa_init");
411                        
412        for (i = 0; i < 2; i++) {
413        	io.map = i;
414                i82092aa_set_io_map(sock, &io);
415	}
416        for (i = 0; i < 5; i++) {
417        	mem.map = i;
418                i82092aa_set_mem_map(sock, &mem);
419	}
420	
421	leave("i82092aa_init");
422	return 0;
423}
424                                                                                                                                                                                                                                              
425static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
426{
427	unsigned int sock = container_of(socket, struct socket_info, socket)->number;
 
428	unsigned int status;
429	
430	enter("i82092aa_get_status");
431	
432	status = indirect_read(sock,I365_STATUS); /* Interface Status Register */
433	*value = 0;
434	
435	if ((status & I365_CS_DETECT) == I365_CS_DETECT) {
436		*value |= SS_DETECT;
437	}
438		
439	/* IO cards have a different meaning of bits 0,1 */
440	/* Also notice the inverse-logic on the bits */
441	 if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD)	{
442	 	/* IO card */
443	 	if (!(status & I365_CS_STSCHG))
444	 		*value |= SS_STSCHG;
445	 } else { /* non I/O card */
446	 	if (!(status & I365_CS_BVD1))
447	 		*value |= SS_BATDEAD;
448	 	if (!(status & I365_CS_BVD2))
449	 		*value |= SS_BATWARN;
450	 		
451	 }
452	 
453	 if (status & I365_CS_WRPROT)
454	 	(*value) |= SS_WRPROT;	/* card is write protected */
455	 
456	 if (status & I365_CS_READY)
457	 	(*value) |= SS_READY;    /* card is not busy */
458	 	
459	 if (status & I365_CS_POWERON)
460	 	(*value) |= SS_POWERON;  /* power is applied to the card */
461
 
 
 
 
 
462
463	leave("i82092aa_get_status");
464	return 0;
465}
466
467
468static int i82092aa_set_socket(struct pcmcia_socket *socket, socket_state_t *state) 
 
469{
470	unsigned int sock = container_of(socket, struct socket_info, socket)->number;
 
 
471	unsigned char reg;
472	
473	enter("i82092aa_set_socket");
474	
475	/* First, set the global controller options */
476	
477	set_bridge_state(sock);
478	
479	/* Values for the IGENC register */
480	
481	reg = 0;
482	if (!(state->flags & SS_RESET)) 	/* The reset bit has "inverse" logic */
483		reg = reg | I365_PC_RESET;  
484	if (state->flags & SS_IOCARD) 
 
 
485		reg = reg | I365_PC_IOCARD;
486		
487	indirect_write(sock,I365_INTCTL,reg); /* IGENC, Interrupt and General Control Register */
488	
 
489	/* Power registers */
490	
491	reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
492	
493	if (state->flags & SS_PWR_AUTO) {
494		printk("Auto power\n");
495		reg |= I365_PWR_AUTO;	/* automatic power mngmnt */
496	}
497	if (state->flags & SS_OUTPUT_ENA) {
498		printk("Power Enabled \n");
499		reg |= I365_PWR_OUT;	/* enable power */
500	}
501	
502	switch (state->Vcc) {
503		case 0:	
504			break;
505		case 50: 
506			printk("setting voltage to Vcc to 5V on socket %i\n",sock);
507			reg |= I365_VCC_5V;
508			break;
509		default:
510			printk("i82092aa: i82092aa_set_socket called with invalid VCC power value: %i ", state->Vcc);
511			leave("i82092aa_set_socket");
512			return -EINVAL;
 
 
 
513	}
514	
515	
516	switch (state->Vpp) {
517		case 0:	
518			printk("not setting Vpp on socket %i\n",sock);
519			break;
520		case 50: 
521			printk("setting Vpp to 5.0 for socket %i\n",sock);
522			reg |= I365_VPP1_5V | I365_VPP2_5V;
523			break;
524		case 120: 
525			printk("setting Vpp to 12.0\n");
526			reg |= I365_VPP1_12V | I365_VPP2_12V;
527			break;
528		default:
529			printk("i82092aa: i82092aa_set_socket called with invalid VPP power value: %i ", state->Vcc);
530			leave("i82092aa_set_socket");
531			return -EINVAL;
532	}
533	
534	if (reg != indirect_read(sock,I365_POWER)) /* only write if changed */
535		indirect_write(sock,I365_POWER,reg);
536		
 
 
 
537	/* Enable specific interrupt events */
538	
539	reg = 0x00;
540	if (state->csc_mask & SS_DETECT) {
541		reg |= I365_CSC_DETECT;
542	}
543	if (state->flags & SS_IOCARD) {
544		if (state->csc_mask & SS_STSCHG)
545			reg |= I365_CSC_STSCHG;
546	} else {
547		if (state->csc_mask & SS_BATDEAD) 
548			reg |= I365_CSC_BVD1;
549		if (state->csc_mask & SS_BATWARN) 
550			reg |= I365_CSC_BVD2;
551		if (state->csc_mask & SS_READY) 
552			reg |= I365_CSC_READY; 
553		                        
554	}
555	
556	/* now write the value and clear the (probably bogus) pending stuff by doing a dummy read*/
557	
558	indirect_write(sock,I365_CSCINT,reg);
559	(void)indirect_read(sock,I365_CSC);
 
 
560
561	leave("i82092aa_set_socket");
562	return 0;
563}
564
565static int i82092aa_set_io_map(struct pcmcia_socket *socket, struct pccard_io_map *io)
 
566{
567	unsigned int sock = container_of(socket, struct socket_info, socket)->number;
 
 
568	unsigned char map, ioctl;
569	
570	enter("i82092aa_set_io_map");
571	
572	map = io->map;
573	
574	/* Check error conditions */	
575	if (map > 1) {
576		leave("i82092aa_set_io_map with invalid map");
577		return -EINVAL;
578	}
579	if ((io->start > 0xffff) || (io->stop > 0xffff) || (io->stop < io->start)){
580		leave("i82092aa_set_io_map with invalid io");
581		return -EINVAL;
582	}
583
584	/* Turn off the window before changing anything */ 
585	if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
586		indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
587
588/*	printk("set_io_map: Setting range to %x - %x \n",io->start,io->stop);  */
589	
590	/* write the new values */
591	indirect_write16(sock,I365_IO(map)+I365_W_START,io->start);            	
592	indirect_write16(sock,I365_IO(map)+I365_W_STOP,io->stop);            	
593	            	
594	ioctl = indirect_read(sock,I365_IOCTL) & ~I365_IOCTL_MASK(map);
595	
596	if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
597		ioctl |= I365_IOCTL_16BIT(map);
598		
599	indirect_write(sock,I365_IOCTL,ioctl);
600	
601	/* Turn the window back on if needed */
602	if (io->flags & MAP_ACTIVE)
603		indirect_setbit(sock,I365_ADDRWIN,I365_ENA_IO(map));
604			
605	leave("i82092aa_set_io_map");	
606	return 0;
607}
608
609static int i82092aa_set_mem_map(struct pcmcia_socket *socket, struct pccard_mem_map *mem)
 
610{
611	struct socket_info *sock_info = container_of(socket, struct socket_info, socket);
 
612	unsigned int sock = sock_info->number;
613	struct pci_bus_region region;
614	unsigned short base, i;
615	unsigned char map;
616	
617	enter("i82092aa_set_mem_map");
618
619	pcibios_resource_to_bus(sock_info->dev, &region, mem->res);
620	
621	map = mem->map;
622	if (map > 4) {
623		leave("i82092aa_set_mem_map: invalid map");
624		return -EINVAL;
625	}
626	
627	
628	if ( (mem->card_start > 0x3ffffff) || (region.start > region.end) ||
629	     (mem->speed > 1000) ) {
630		leave("i82092aa_set_mem_map: invalid address / speed");
631		printk("invalid mem map for socket %i: %llx to %llx with a "
632			"start of %x\n",
633			sock,
634			(unsigned long long)region.start,
635			(unsigned long long)region.end,
636			mem->card_start);
637		return -EINVAL;
638	}
639	
640	/* Turn off the window before changing anything */
641	if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
642	              indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
643	                 
644	                 
645/* 	printk("set_mem_map: Setting map %i range to %x - %x on socket %i, speed is %i, active = %i \n",map, region.start,region.end,sock,mem->speed,mem->flags & MAP_ACTIVE);  */
646
647	/* write the start address */
648	base = I365_MEM(map);
649	i = (region.start >> 12) & 0x0fff;
650	if (mem->flags & MAP_16BIT) 
651		i |= I365_MEM_16BIT;
652	if (mem->flags & MAP_0WS)
653		i |= I365_MEM_0WS;	
654	indirect_write16(sock,base+I365_W_START,i);
655		               
656	/* write the stop address */
657	
658	i= (region.end >> 12) & 0x0fff;
659	switch (to_cycles(mem->speed)) {
660		case 0:
661			break;
662		case 1:
663			i |= I365_MEM_WS0;
664			break;
665		case 2:
666			i |= I365_MEM_WS1;
667			break;
668		default:
669			i |= I365_MEM_WS1 | I365_MEM_WS0;
670			break;
671	}
672	
673	indirect_write16(sock,base+I365_W_STOP,i);
674	
675	/* card start */
676	
677	i = ((mem->card_start - region.start) >> 12) & 0x3fff;
678	if (mem->flags & MAP_WRPROT)
679		i |= I365_MEM_WRPROT;
680	if (mem->flags & MAP_ATTRIB) {
681/*		printk("requesting attribute memory for socket %i\n",sock);*/
682		i |= I365_MEM_REG;
683	} else {
684/*		printk("requesting normal memory for socket %i\n",sock);*/
685	}
686	indirect_write16(sock,base+I365_W_OFF,i);
687	
688	/* Enable the window if necessary */
689	if (mem->flags & MAP_ACTIVE)
690		indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
691	            
692	leave("i82092aa_set_mem_map");
693	return 0;
694}
695
696static int i82092aa_module_init(void)
697{
698	return pci_register_driver(&i82092aa_pci_driver);
699}
700
701static void i82092aa_module_exit(void)
702{
703	enter("i82092aa_module_exit");
704	pci_unregister_driver(&i82092aa_pci_driver);
705	if (sockets[0].io_base>0)
706			 release_region(sockets[0].io_base, 2);
707	leave("i82092aa_module_exit");
708}
709
710module_init(i82092aa_module_init);
711module_exit(i82092aa_module_exit);
712