Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Qualcomm PCIe root complex driver
4 *
5 * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
6 * Copyright 2015 Linaro Limited.
7 *
8 * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/delay.h>
13#include <linux/gpio/consumer.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/iopoll.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/of_device.h>
20#include <linux/of_gpio.h>
21#include <linux/pci.h>
22#include <linux/pm_runtime.h>
23#include <linux/platform_device.h>
24#include <linux/phy/phy.h>
25#include <linux/regulator/consumer.h>
26#include <linux/reset.h>
27#include <linux/slab.h>
28#include <linux/types.h>
29
30#include "../../pci.h"
31#include "pcie-designware.h"
32
33#define PCIE20_PARF_SYS_CTRL 0x00
34#define MST_WAKEUP_EN BIT(13)
35#define SLV_WAKEUP_EN BIT(12)
36#define MSTR_ACLK_CGC_DIS BIT(10)
37#define SLV_ACLK_CGC_DIS BIT(9)
38#define CORE_CLK_CGC_DIS BIT(6)
39#define AUX_PWR_DET BIT(4)
40#define L23_CLK_RMV_DIS BIT(2)
41#define L1_CLK_RMV_DIS BIT(1)
42
43#define PCIE20_PARF_PHY_CTRL 0x40
44#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
45#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) ((x) << 16)
46
47#define PCIE20_PARF_PHY_REFCLK 0x4C
48#define PHY_REFCLK_SSP_EN BIT(16)
49#define PHY_REFCLK_USE_PAD BIT(12)
50
51#define PCIE20_PARF_DBI_BASE_ADDR 0x168
52#define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16C
53#define PCIE20_PARF_MHI_CLOCK_RESET_CTRL 0x174
54#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
55#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1A8
56#define PCIE20_PARF_LTSSM 0x1B0
57#define PCIE20_PARF_SID_OFFSET 0x234
58#define PCIE20_PARF_BDF_TRANSLATE_CFG 0x24C
59#define PCIE20_PARF_DEVICE_TYPE 0x1000
60
61#define PCIE20_ELBI_SYS_CTRL 0x04
62#define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
63
64#define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
65#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
66#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
67#define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
68#define CFG_BRIDGE_SB_INIT BIT(0)
69
70#define PCIE20_CAP 0x70
71#define PCIE20_DEVICE_CONTROL2_STATUS2 (PCIE20_CAP + PCI_EXP_DEVCTL2)
72#define PCIE20_CAP_LINK_CAPABILITIES (PCIE20_CAP + PCI_EXP_LNKCAP)
73#define PCIE20_CAP_LINK_1 (PCIE20_CAP + 0x14)
74#define PCIE_CAP_LINK1_VAL 0x2FD7F
75
76#define PCIE20_PARF_Q2A_FLUSH 0x1AC
77
78#define PCIE20_MISC_CONTROL_1_REG 0x8BC
79#define DBI_RO_WR_EN 1
80
81#define PERST_DELAY_US 1000
82/* PARF registers */
83#define PCIE20_PARF_PCS_DEEMPH 0x34
84#define PCS_DEEMPH_TX_DEEMPH_GEN1(x) ((x) << 16)
85#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) ((x) << 8)
86#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) ((x) << 0)
87
88#define PCIE20_PARF_PCS_SWING 0x38
89#define PCS_SWING_TX_SWING_FULL(x) ((x) << 8)
90#define PCS_SWING_TX_SWING_LOW(x) ((x) << 0)
91
92#define PCIE20_PARF_CONFIG_BITS 0x50
93#define PHY_RX0_EQ(x) ((x) << 24)
94
95#define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE 0x358
96#define SLV_ADDR_SPACE_SZ 0x10000000
97
98#define PCIE20_LNK_CONTROL2_LINK_STATUS2 0xa0
99
100#define DEVICE_TYPE_RC 0x4
101
102#define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
103#define QCOM_PCIE_2_1_0_MAX_CLOCKS 5
104struct qcom_pcie_resources_2_1_0 {
105 struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
106 struct reset_control *pci_reset;
107 struct reset_control *axi_reset;
108 struct reset_control *ahb_reset;
109 struct reset_control *por_reset;
110 struct reset_control *phy_reset;
111 struct reset_control *ext_reset;
112 struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
113};
114
115struct qcom_pcie_resources_1_0_0 {
116 struct clk *iface;
117 struct clk *aux;
118 struct clk *master_bus;
119 struct clk *slave_bus;
120 struct reset_control *core;
121 struct regulator *vdda;
122};
123
124#define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
125struct qcom_pcie_resources_2_3_2 {
126 struct clk *aux_clk;
127 struct clk *master_clk;
128 struct clk *slave_clk;
129 struct clk *cfg_clk;
130 struct clk *pipe_clk;
131 struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
132};
133
134#define QCOM_PCIE_2_4_0_MAX_CLOCKS 4
135struct qcom_pcie_resources_2_4_0 {
136 struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
137 int num_clks;
138 struct reset_control *axi_m_reset;
139 struct reset_control *axi_s_reset;
140 struct reset_control *pipe_reset;
141 struct reset_control *axi_m_vmid_reset;
142 struct reset_control *axi_s_xpu_reset;
143 struct reset_control *parf_reset;
144 struct reset_control *phy_reset;
145 struct reset_control *axi_m_sticky_reset;
146 struct reset_control *pipe_sticky_reset;
147 struct reset_control *pwr_reset;
148 struct reset_control *ahb_reset;
149 struct reset_control *phy_ahb_reset;
150};
151
152struct qcom_pcie_resources_2_3_3 {
153 struct clk *iface;
154 struct clk *axi_m_clk;
155 struct clk *axi_s_clk;
156 struct clk *ahb_clk;
157 struct clk *aux_clk;
158 struct reset_control *rst[7];
159};
160
161struct qcom_pcie_resources_2_7_0 {
162 struct clk_bulk_data clks[6];
163 struct regulator_bulk_data supplies[2];
164 struct reset_control *pci_reset;
165 struct clk *pipe_clk;
166};
167
168union qcom_pcie_resources {
169 struct qcom_pcie_resources_1_0_0 v1_0_0;
170 struct qcom_pcie_resources_2_1_0 v2_1_0;
171 struct qcom_pcie_resources_2_3_2 v2_3_2;
172 struct qcom_pcie_resources_2_3_3 v2_3_3;
173 struct qcom_pcie_resources_2_4_0 v2_4_0;
174 struct qcom_pcie_resources_2_7_0 v2_7_0;
175};
176
177struct qcom_pcie;
178
179struct qcom_pcie_ops {
180 int (*get_resources)(struct qcom_pcie *pcie);
181 int (*init)(struct qcom_pcie *pcie);
182 int (*post_init)(struct qcom_pcie *pcie);
183 void (*deinit)(struct qcom_pcie *pcie);
184 void (*post_deinit)(struct qcom_pcie *pcie);
185 void (*ltssm_enable)(struct qcom_pcie *pcie);
186};
187
188struct qcom_pcie {
189 struct dw_pcie *pci;
190 void __iomem *parf; /* DT parf */
191 void __iomem *elbi; /* DT elbi */
192 union qcom_pcie_resources res;
193 struct phy *phy;
194 struct gpio_desc *reset;
195 const struct qcom_pcie_ops *ops;
196 int gen;
197};
198
199#define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
200
201static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
202{
203 gpiod_set_value_cansleep(pcie->reset, 1);
204 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
205}
206
207static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
208{
209 /* Ensure that PERST has been asserted for at least 100 ms */
210 msleep(100);
211 gpiod_set_value_cansleep(pcie->reset, 0);
212 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
213}
214
215static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
216{
217 struct dw_pcie *pci = pcie->pci;
218
219 if (dw_pcie_link_up(pci))
220 return 0;
221
222 /* Enable Link Training state machine */
223 if (pcie->ops->ltssm_enable)
224 pcie->ops->ltssm_enable(pcie);
225
226 return dw_pcie_wait_for_link(pci);
227}
228
229static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
230{
231 u32 val;
232
233 /* enable link training */
234 val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
235 val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
236 writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
237}
238
239static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
240{
241 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
242 struct dw_pcie *pci = pcie->pci;
243 struct device *dev = pci->dev;
244 int ret;
245
246 res->supplies[0].supply = "vdda";
247 res->supplies[1].supply = "vdda_phy";
248 res->supplies[2].supply = "vdda_refclk";
249 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
250 res->supplies);
251 if (ret)
252 return ret;
253
254 res->clks[0].id = "iface";
255 res->clks[1].id = "core";
256 res->clks[2].id = "phy";
257 res->clks[3].id = "aux";
258 res->clks[4].id = "ref";
259
260 /* iface, core, phy are required */
261 ret = devm_clk_bulk_get(dev, 3, res->clks);
262 if (ret < 0)
263 return ret;
264
265 /* aux, ref are optional */
266 ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
267 if (ret < 0)
268 return ret;
269
270 res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
271 if (IS_ERR(res->pci_reset))
272 return PTR_ERR(res->pci_reset);
273
274 res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
275 if (IS_ERR(res->axi_reset))
276 return PTR_ERR(res->axi_reset);
277
278 res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
279 if (IS_ERR(res->ahb_reset))
280 return PTR_ERR(res->ahb_reset);
281
282 res->por_reset = devm_reset_control_get_exclusive(dev, "por");
283 if (IS_ERR(res->por_reset))
284 return PTR_ERR(res->por_reset);
285
286 res->ext_reset = devm_reset_control_get_optional_exclusive(dev, "ext");
287 if (IS_ERR(res->ext_reset))
288 return PTR_ERR(res->ext_reset);
289
290 res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
291 return PTR_ERR_OR_ZERO(res->phy_reset);
292}
293
294static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
295{
296 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
297
298 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
299 reset_control_assert(res->pci_reset);
300 reset_control_assert(res->axi_reset);
301 reset_control_assert(res->ahb_reset);
302 reset_control_assert(res->por_reset);
303 reset_control_assert(res->ext_reset);
304 reset_control_assert(res->phy_reset);
305 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
306}
307
308static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
309{
310 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
311 struct dw_pcie *pci = pcie->pci;
312 struct device *dev = pci->dev;
313 struct device_node *node = dev->of_node;
314 u32 val;
315 int ret;
316
317 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
318 if (ret < 0) {
319 dev_err(dev, "cannot enable regulators\n");
320 return ret;
321 }
322
323 ret = reset_control_deassert(res->ahb_reset);
324 if (ret) {
325 dev_err(dev, "cannot deassert ahb reset\n");
326 goto err_deassert_ahb;
327 }
328
329 ret = reset_control_deassert(res->ext_reset);
330 if (ret) {
331 dev_err(dev, "cannot deassert ext reset\n");
332 goto err_deassert_ext;
333 }
334
335 ret = reset_control_deassert(res->phy_reset);
336 if (ret) {
337 dev_err(dev, "cannot deassert phy reset\n");
338 goto err_deassert_phy;
339 }
340
341 ret = reset_control_deassert(res->pci_reset);
342 if (ret) {
343 dev_err(dev, "cannot deassert pci reset\n");
344 goto err_deassert_pci;
345 }
346
347 ret = reset_control_deassert(res->por_reset);
348 if (ret) {
349 dev_err(dev, "cannot deassert por reset\n");
350 goto err_deassert_por;
351 }
352
353 ret = reset_control_deassert(res->axi_reset);
354 if (ret) {
355 dev_err(dev, "cannot deassert axi reset\n");
356 goto err_deassert_axi;
357 }
358
359 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
360 if (ret)
361 goto err_clks;
362
363 /* enable PCIe clocks and resets */
364 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
365 val &= ~BIT(0);
366 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
367
368 if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
369 of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
370 writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
371 PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
372 PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
373 pcie->parf + PCIE20_PARF_PCS_DEEMPH);
374 writel(PCS_SWING_TX_SWING_FULL(120) |
375 PCS_SWING_TX_SWING_LOW(120),
376 pcie->parf + PCIE20_PARF_PCS_SWING);
377 writel(PHY_RX0_EQ(4), pcie->parf + PCIE20_PARF_CONFIG_BITS);
378 }
379
380 if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
381 /* set TX termination offset */
382 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
383 val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
384 val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
385 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
386 }
387
388 /* enable external reference clock */
389 val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
390 val &= ~PHY_REFCLK_USE_PAD;
391 val |= PHY_REFCLK_SSP_EN;
392 writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
393
394 /* wait for clock acquisition */
395 usleep_range(1000, 1500);
396
397 if (pcie->gen == 1) {
398 val = readl(pci->dbi_base + PCIE20_LNK_CONTROL2_LINK_STATUS2);
399 val |= PCI_EXP_LNKSTA_CLS_2_5GB;
400 writel(val, pci->dbi_base + PCIE20_LNK_CONTROL2_LINK_STATUS2);
401 }
402
403 /* Set the Max TLP size to 2K, instead of using default of 4K */
404 writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
405 pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
406 writel(CFG_BRIDGE_SB_INIT,
407 pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
408
409 return 0;
410
411err_clks:
412 reset_control_assert(res->axi_reset);
413err_deassert_axi:
414 reset_control_assert(res->por_reset);
415err_deassert_por:
416 reset_control_assert(res->pci_reset);
417err_deassert_pci:
418 reset_control_assert(res->phy_reset);
419err_deassert_phy:
420 reset_control_assert(res->ext_reset);
421err_deassert_ext:
422 reset_control_assert(res->ahb_reset);
423err_deassert_ahb:
424 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
425
426 return ret;
427}
428
429static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
430{
431 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
432 struct dw_pcie *pci = pcie->pci;
433 struct device *dev = pci->dev;
434
435 res->vdda = devm_regulator_get(dev, "vdda");
436 if (IS_ERR(res->vdda))
437 return PTR_ERR(res->vdda);
438
439 res->iface = devm_clk_get(dev, "iface");
440 if (IS_ERR(res->iface))
441 return PTR_ERR(res->iface);
442
443 res->aux = devm_clk_get(dev, "aux");
444 if (IS_ERR(res->aux))
445 return PTR_ERR(res->aux);
446
447 res->master_bus = devm_clk_get(dev, "master_bus");
448 if (IS_ERR(res->master_bus))
449 return PTR_ERR(res->master_bus);
450
451 res->slave_bus = devm_clk_get(dev, "slave_bus");
452 if (IS_ERR(res->slave_bus))
453 return PTR_ERR(res->slave_bus);
454
455 res->core = devm_reset_control_get_exclusive(dev, "core");
456 return PTR_ERR_OR_ZERO(res->core);
457}
458
459static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
460{
461 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
462
463 reset_control_assert(res->core);
464 clk_disable_unprepare(res->slave_bus);
465 clk_disable_unprepare(res->master_bus);
466 clk_disable_unprepare(res->iface);
467 clk_disable_unprepare(res->aux);
468 regulator_disable(res->vdda);
469}
470
471static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
472{
473 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
474 struct dw_pcie *pci = pcie->pci;
475 struct device *dev = pci->dev;
476 int ret;
477
478 ret = reset_control_deassert(res->core);
479 if (ret) {
480 dev_err(dev, "cannot deassert core reset\n");
481 return ret;
482 }
483
484 ret = clk_prepare_enable(res->aux);
485 if (ret) {
486 dev_err(dev, "cannot prepare/enable aux clock\n");
487 goto err_res;
488 }
489
490 ret = clk_prepare_enable(res->iface);
491 if (ret) {
492 dev_err(dev, "cannot prepare/enable iface clock\n");
493 goto err_aux;
494 }
495
496 ret = clk_prepare_enable(res->master_bus);
497 if (ret) {
498 dev_err(dev, "cannot prepare/enable master_bus clock\n");
499 goto err_iface;
500 }
501
502 ret = clk_prepare_enable(res->slave_bus);
503 if (ret) {
504 dev_err(dev, "cannot prepare/enable slave_bus clock\n");
505 goto err_master;
506 }
507
508 ret = regulator_enable(res->vdda);
509 if (ret) {
510 dev_err(dev, "cannot enable vdda regulator\n");
511 goto err_slave;
512 }
513
514 /* change DBI base address */
515 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
516
517 if (IS_ENABLED(CONFIG_PCI_MSI)) {
518 u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
519
520 val |= BIT(31);
521 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
522 }
523
524 return 0;
525err_slave:
526 clk_disable_unprepare(res->slave_bus);
527err_master:
528 clk_disable_unprepare(res->master_bus);
529err_iface:
530 clk_disable_unprepare(res->iface);
531err_aux:
532 clk_disable_unprepare(res->aux);
533err_res:
534 reset_control_assert(res->core);
535
536 return ret;
537}
538
539static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
540{
541 u32 val;
542
543 /* enable link training */
544 val = readl(pcie->parf + PCIE20_PARF_LTSSM);
545 val |= BIT(8);
546 writel(val, pcie->parf + PCIE20_PARF_LTSSM);
547}
548
549static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
550{
551 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
552 struct dw_pcie *pci = pcie->pci;
553 struct device *dev = pci->dev;
554 int ret;
555
556 res->supplies[0].supply = "vdda";
557 res->supplies[1].supply = "vddpe-3v3";
558 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
559 res->supplies);
560 if (ret)
561 return ret;
562
563 res->aux_clk = devm_clk_get(dev, "aux");
564 if (IS_ERR(res->aux_clk))
565 return PTR_ERR(res->aux_clk);
566
567 res->cfg_clk = devm_clk_get(dev, "cfg");
568 if (IS_ERR(res->cfg_clk))
569 return PTR_ERR(res->cfg_clk);
570
571 res->master_clk = devm_clk_get(dev, "bus_master");
572 if (IS_ERR(res->master_clk))
573 return PTR_ERR(res->master_clk);
574
575 res->slave_clk = devm_clk_get(dev, "bus_slave");
576 if (IS_ERR(res->slave_clk))
577 return PTR_ERR(res->slave_clk);
578
579 res->pipe_clk = devm_clk_get(dev, "pipe");
580 return PTR_ERR_OR_ZERO(res->pipe_clk);
581}
582
583static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
584{
585 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
586
587 clk_disable_unprepare(res->slave_clk);
588 clk_disable_unprepare(res->master_clk);
589 clk_disable_unprepare(res->cfg_clk);
590 clk_disable_unprepare(res->aux_clk);
591
592 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
593}
594
595static void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
596{
597 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
598
599 clk_disable_unprepare(res->pipe_clk);
600}
601
602static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
603{
604 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
605 struct dw_pcie *pci = pcie->pci;
606 struct device *dev = pci->dev;
607 u32 val;
608 int ret;
609
610 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
611 if (ret < 0) {
612 dev_err(dev, "cannot enable regulators\n");
613 return ret;
614 }
615
616 ret = clk_prepare_enable(res->aux_clk);
617 if (ret) {
618 dev_err(dev, "cannot prepare/enable aux clock\n");
619 goto err_aux_clk;
620 }
621
622 ret = clk_prepare_enable(res->cfg_clk);
623 if (ret) {
624 dev_err(dev, "cannot prepare/enable cfg clock\n");
625 goto err_cfg_clk;
626 }
627
628 ret = clk_prepare_enable(res->master_clk);
629 if (ret) {
630 dev_err(dev, "cannot prepare/enable master clock\n");
631 goto err_master_clk;
632 }
633
634 ret = clk_prepare_enable(res->slave_clk);
635 if (ret) {
636 dev_err(dev, "cannot prepare/enable slave clock\n");
637 goto err_slave_clk;
638 }
639
640 /* enable PCIe clocks and resets */
641 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
642 val &= ~BIT(0);
643 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
644
645 /* change DBI base address */
646 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
647
648 /* MAC PHY_POWERDOWN MUX DISABLE */
649 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
650 val &= ~BIT(29);
651 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
652
653 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
654 val |= BIT(4);
655 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
656
657 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
658 val |= BIT(31);
659 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
660
661 return 0;
662
663err_slave_clk:
664 clk_disable_unprepare(res->master_clk);
665err_master_clk:
666 clk_disable_unprepare(res->cfg_clk);
667err_cfg_clk:
668 clk_disable_unprepare(res->aux_clk);
669
670err_aux_clk:
671 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
672
673 return ret;
674}
675
676static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
677{
678 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
679 struct dw_pcie *pci = pcie->pci;
680 struct device *dev = pci->dev;
681 int ret;
682
683 ret = clk_prepare_enable(res->pipe_clk);
684 if (ret) {
685 dev_err(dev, "cannot prepare/enable pipe clock\n");
686 return ret;
687 }
688
689 return 0;
690}
691
692static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
693{
694 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
695 struct dw_pcie *pci = pcie->pci;
696 struct device *dev = pci->dev;
697 bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
698 int ret;
699
700 res->clks[0].id = "aux";
701 res->clks[1].id = "master_bus";
702 res->clks[2].id = "slave_bus";
703 res->clks[3].id = "iface";
704
705 /* qcom,pcie-ipq4019 is defined without "iface" */
706 res->num_clks = is_ipq ? 3 : 4;
707
708 ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
709 if (ret < 0)
710 return ret;
711
712 res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
713 if (IS_ERR(res->axi_m_reset))
714 return PTR_ERR(res->axi_m_reset);
715
716 res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
717 if (IS_ERR(res->axi_s_reset))
718 return PTR_ERR(res->axi_s_reset);
719
720 if (is_ipq) {
721 /*
722 * These resources relates to the PHY or are secure clocks, but
723 * are controlled here for IPQ4019
724 */
725 res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
726 if (IS_ERR(res->pipe_reset))
727 return PTR_ERR(res->pipe_reset);
728
729 res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
730 "axi_m_vmid");
731 if (IS_ERR(res->axi_m_vmid_reset))
732 return PTR_ERR(res->axi_m_vmid_reset);
733
734 res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
735 "axi_s_xpu");
736 if (IS_ERR(res->axi_s_xpu_reset))
737 return PTR_ERR(res->axi_s_xpu_reset);
738
739 res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
740 if (IS_ERR(res->parf_reset))
741 return PTR_ERR(res->parf_reset);
742
743 res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
744 if (IS_ERR(res->phy_reset))
745 return PTR_ERR(res->phy_reset);
746 }
747
748 res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
749 "axi_m_sticky");
750 if (IS_ERR(res->axi_m_sticky_reset))
751 return PTR_ERR(res->axi_m_sticky_reset);
752
753 res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
754 "pipe_sticky");
755 if (IS_ERR(res->pipe_sticky_reset))
756 return PTR_ERR(res->pipe_sticky_reset);
757
758 res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
759 if (IS_ERR(res->pwr_reset))
760 return PTR_ERR(res->pwr_reset);
761
762 res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
763 if (IS_ERR(res->ahb_reset))
764 return PTR_ERR(res->ahb_reset);
765
766 if (is_ipq) {
767 res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
768 if (IS_ERR(res->phy_ahb_reset))
769 return PTR_ERR(res->phy_ahb_reset);
770 }
771
772 return 0;
773}
774
775static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
776{
777 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
778
779 reset_control_assert(res->axi_m_reset);
780 reset_control_assert(res->axi_s_reset);
781 reset_control_assert(res->pipe_reset);
782 reset_control_assert(res->pipe_sticky_reset);
783 reset_control_assert(res->phy_reset);
784 reset_control_assert(res->phy_ahb_reset);
785 reset_control_assert(res->axi_m_sticky_reset);
786 reset_control_assert(res->pwr_reset);
787 reset_control_assert(res->ahb_reset);
788 clk_bulk_disable_unprepare(res->num_clks, res->clks);
789}
790
791static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
792{
793 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
794 struct dw_pcie *pci = pcie->pci;
795 struct device *dev = pci->dev;
796 u32 val;
797 int ret;
798
799 ret = reset_control_assert(res->axi_m_reset);
800 if (ret) {
801 dev_err(dev, "cannot assert axi master reset\n");
802 return ret;
803 }
804
805 ret = reset_control_assert(res->axi_s_reset);
806 if (ret) {
807 dev_err(dev, "cannot assert axi slave reset\n");
808 return ret;
809 }
810
811 usleep_range(10000, 12000);
812
813 ret = reset_control_assert(res->pipe_reset);
814 if (ret) {
815 dev_err(dev, "cannot assert pipe reset\n");
816 return ret;
817 }
818
819 ret = reset_control_assert(res->pipe_sticky_reset);
820 if (ret) {
821 dev_err(dev, "cannot assert pipe sticky reset\n");
822 return ret;
823 }
824
825 ret = reset_control_assert(res->phy_reset);
826 if (ret) {
827 dev_err(dev, "cannot assert phy reset\n");
828 return ret;
829 }
830
831 ret = reset_control_assert(res->phy_ahb_reset);
832 if (ret) {
833 dev_err(dev, "cannot assert phy ahb reset\n");
834 return ret;
835 }
836
837 usleep_range(10000, 12000);
838
839 ret = reset_control_assert(res->axi_m_sticky_reset);
840 if (ret) {
841 dev_err(dev, "cannot assert axi master sticky reset\n");
842 return ret;
843 }
844
845 ret = reset_control_assert(res->pwr_reset);
846 if (ret) {
847 dev_err(dev, "cannot assert power reset\n");
848 return ret;
849 }
850
851 ret = reset_control_assert(res->ahb_reset);
852 if (ret) {
853 dev_err(dev, "cannot assert ahb reset\n");
854 return ret;
855 }
856
857 usleep_range(10000, 12000);
858
859 ret = reset_control_deassert(res->phy_ahb_reset);
860 if (ret) {
861 dev_err(dev, "cannot deassert phy ahb reset\n");
862 return ret;
863 }
864
865 ret = reset_control_deassert(res->phy_reset);
866 if (ret) {
867 dev_err(dev, "cannot deassert phy reset\n");
868 goto err_rst_phy;
869 }
870
871 ret = reset_control_deassert(res->pipe_reset);
872 if (ret) {
873 dev_err(dev, "cannot deassert pipe reset\n");
874 goto err_rst_pipe;
875 }
876
877 ret = reset_control_deassert(res->pipe_sticky_reset);
878 if (ret) {
879 dev_err(dev, "cannot deassert pipe sticky reset\n");
880 goto err_rst_pipe_sticky;
881 }
882
883 usleep_range(10000, 12000);
884
885 ret = reset_control_deassert(res->axi_m_reset);
886 if (ret) {
887 dev_err(dev, "cannot deassert axi master reset\n");
888 goto err_rst_axi_m;
889 }
890
891 ret = reset_control_deassert(res->axi_m_sticky_reset);
892 if (ret) {
893 dev_err(dev, "cannot deassert axi master sticky reset\n");
894 goto err_rst_axi_m_sticky;
895 }
896
897 ret = reset_control_deassert(res->axi_s_reset);
898 if (ret) {
899 dev_err(dev, "cannot deassert axi slave reset\n");
900 goto err_rst_axi_s;
901 }
902
903 ret = reset_control_deassert(res->pwr_reset);
904 if (ret) {
905 dev_err(dev, "cannot deassert power reset\n");
906 goto err_rst_pwr;
907 }
908
909 ret = reset_control_deassert(res->ahb_reset);
910 if (ret) {
911 dev_err(dev, "cannot deassert ahb reset\n");
912 goto err_rst_ahb;
913 }
914
915 usleep_range(10000, 12000);
916
917 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
918 if (ret)
919 goto err_clks;
920
921 /* enable PCIe clocks and resets */
922 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
923 val &= ~BIT(0);
924 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
925
926 /* change DBI base address */
927 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
928
929 /* MAC PHY_POWERDOWN MUX DISABLE */
930 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
931 val &= ~BIT(29);
932 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
933
934 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
935 val |= BIT(4);
936 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
937
938 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
939 val |= BIT(31);
940 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
941
942 return 0;
943
944err_clks:
945 reset_control_assert(res->ahb_reset);
946err_rst_ahb:
947 reset_control_assert(res->pwr_reset);
948err_rst_pwr:
949 reset_control_assert(res->axi_s_reset);
950err_rst_axi_s:
951 reset_control_assert(res->axi_m_sticky_reset);
952err_rst_axi_m_sticky:
953 reset_control_assert(res->axi_m_reset);
954err_rst_axi_m:
955 reset_control_assert(res->pipe_sticky_reset);
956err_rst_pipe_sticky:
957 reset_control_assert(res->pipe_reset);
958err_rst_pipe:
959 reset_control_assert(res->phy_reset);
960err_rst_phy:
961 reset_control_assert(res->phy_ahb_reset);
962 return ret;
963}
964
965static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
966{
967 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
968 struct dw_pcie *pci = pcie->pci;
969 struct device *dev = pci->dev;
970 int i;
971 const char *rst_names[] = { "axi_m", "axi_s", "pipe",
972 "axi_m_sticky", "sticky",
973 "ahb", "sleep", };
974
975 res->iface = devm_clk_get(dev, "iface");
976 if (IS_ERR(res->iface))
977 return PTR_ERR(res->iface);
978
979 res->axi_m_clk = devm_clk_get(dev, "axi_m");
980 if (IS_ERR(res->axi_m_clk))
981 return PTR_ERR(res->axi_m_clk);
982
983 res->axi_s_clk = devm_clk_get(dev, "axi_s");
984 if (IS_ERR(res->axi_s_clk))
985 return PTR_ERR(res->axi_s_clk);
986
987 res->ahb_clk = devm_clk_get(dev, "ahb");
988 if (IS_ERR(res->ahb_clk))
989 return PTR_ERR(res->ahb_clk);
990
991 res->aux_clk = devm_clk_get(dev, "aux");
992 if (IS_ERR(res->aux_clk))
993 return PTR_ERR(res->aux_clk);
994
995 for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
996 res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
997 if (IS_ERR(res->rst[i]))
998 return PTR_ERR(res->rst[i]);
999 }
1000
1001 return 0;
1002}
1003
1004static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
1005{
1006 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1007
1008 clk_disable_unprepare(res->iface);
1009 clk_disable_unprepare(res->axi_m_clk);
1010 clk_disable_unprepare(res->axi_s_clk);
1011 clk_disable_unprepare(res->ahb_clk);
1012 clk_disable_unprepare(res->aux_clk);
1013}
1014
1015static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
1016{
1017 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
1018 struct dw_pcie *pci = pcie->pci;
1019 struct device *dev = pci->dev;
1020 int i, ret;
1021 u32 val;
1022
1023 for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1024 ret = reset_control_assert(res->rst[i]);
1025 if (ret) {
1026 dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
1027 return ret;
1028 }
1029 }
1030
1031 usleep_range(2000, 2500);
1032
1033 for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
1034 ret = reset_control_deassert(res->rst[i]);
1035 if (ret) {
1036 dev_err(dev, "reset #%d deassert failed (%d)\n", i,
1037 ret);
1038 return ret;
1039 }
1040 }
1041
1042 /*
1043 * Don't have a way to see if the reset has completed.
1044 * Wait for some time.
1045 */
1046 usleep_range(2000, 2500);
1047
1048 ret = clk_prepare_enable(res->iface);
1049 if (ret) {
1050 dev_err(dev, "cannot prepare/enable core clock\n");
1051 goto err_clk_iface;
1052 }
1053
1054 ret = clk_prepare_enable(res->axi_m_clk);
1055 if (ret) {
1056 dev_err(dev, "cannot prepare/enable core clock\n");
1057 goto err_clk_axi_m;
1058 }
1059
1060 ret = clk_prepare_enable(res->axi_s_clk);
1061 if (ret) {
1062 dev_err(dev, "cannot prepare/enable axi slave clock\n");
1063 goto err_clk_axi_s;
1064 }
1065
1066 ret = clk_prepare_enable(res->ahb_clk);
1067 if (ret) {
1068 dev_err(dev, "cannot prepare/enable ahb clock\n");
1069 goto err_clk_ahb;
1070 }
1071
1072 ret = clk_prepare_enable(res->aux_clk);
1073 if (ret) {
1074 dev_err(dev, "cannot prepare/enable aux clock\n");
1075 goto err_clk_aux;
1076 }
1077
1078 writel(SLV_ADDR_SPACE_SZ,
1079 pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
1080
1081 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1082 val &= ~BIT(0);
1083 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1084
1085 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1086
1087 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
1088 | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
1089 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
1090 pcie->parf + PCIE20_PARF_SYS_CTRL);
1091 writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
1092
1093 writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
1094 writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
1095 writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + PCIE20_CAP_LINK_1);
1096
1097 val = readl(pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
1098 val &= ~PCI_EXP_LNKCAP_ASPMS;
1099 writel(val, pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
1100
1101 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base +
1102 PCIE20_DEVICE_CONTROL2_STATUS2);
1103
1104 return 0;
1105
1106err_clk_aux:
1107 clk_disable_unprepare(res->ahb_clk);
1108err_clk_ahb:
1109 clk_disable_unprepare(res->axi_s_clk);
1110err_clk_axi_s:
1111 clk_disable_unprepare(res->axi_m_clk);
1112err_clk_axi_m:
1113 clk_disable_unprepare(res->iface);
1114err_clk_iface:
1115 /*
1116 * Not checking for failure, will anyway return
1117 * the original failure in 'ret'.
1118 */
1119 for (i = 0; i < ARRAY_SIZE(res->rst); i++)
1120 reset_control_assert(res->rst[i]);
1121
1122 return ret;
1123}
1124
1125static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
1126{
1127 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1128 struct dw_pcie *pci = pcie->pci;
1129 struct device *dev = pci->dev;
1130 int ret;
1131
1132 res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
1133 if (IS_ERR(res->pci_reset))
1134 return PTR_ERR(res->pci_reset);
1135
1136 res->supplies[0].supply = "vdda";
1137 res->supplies[1].supply = "vddpe-3v3";
1138 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
1139 res->supplies);
1140 if (ret)
1141 return ret;
1142
1143 res->clks[0].id = "aux";
1144 res->clks[1].id = "cfg";
1145 res->clks[2].id = "bus_master";
1146 res->clks[3].id = "bus_slave";
1147 res->clks[4].id = "slave_q2a";
1148 res->clks[5].id = "tbu";
1149
1150 ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
1151 if (ret < 0)
1152 return ret;
1153
1154 res->pipe_clk = devm_clk_get(dev, "pipe");
1155 return PTR_ERR_OR_ZERO(res->pipe_clk);
1156}
1157
1158static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
1159{
1160 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1161 struct dw_pcie *pci = pcie->pci;
1162 struct device *dev = pci->dev;
1163 u32 val;
1164 int ret;
1165
1166 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
1167 if (ret < 0) {
1168 dev_err(dev, "cannot enable regulators\n");
1169 return ret;
1170 }
1171
1172 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
1173 if (ret < 0)
1174 goto err_disable_regulators;
1175
1176 ret = reset_control_assert(res->pci_reset);
1177 if (ret < 0) {
1178 dev_err(dev, "cannot deassert pci reset\n");
1179 goto err_disable_clocks;
1180 }
1181
1182 usleep_range(1000, 1500);
1183
1184 ret = reset_control_deassert(res->pci_reset);
1185 if (ret < 0) {
1186 dev_err(dev, "cannot deassert pci reset\n");
1187 goto err_disable_clocks;
1188 }
1189
1190 ret = clk_prepare_enable(res->pipe_clk);
1191 if (ret) {
1192 dev_err(dev, "cannot prepare/enable pipe clock\n");
1193 goto err_disable_clocks;
1194 }
1195
1196 /* configure PCIe to RC mode */
1197 writel(DEVICE_TYPE_RC, pcie->parf + PCIE20_PARF_DEVICE_TYPE);
1198
1199 /* enable PCIe clocks and resets */
1200 val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
1201 val &= ~BIT(0);
1202 writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
1203
1204 /* change DBI base address */
1205 writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
1206
1207 /* MAC PHY_POWERDOWN MUX DISABLE */
1208 val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
1209 val &= ~BIT(29);
1210 writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
1211
1212 val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1213 val |= BIT(4);
1214 writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
1215
1216 if (IS_ENABLED(CONFIG_PCI_MSI)) {
1217 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1218 val |= BIT(31);
1219 writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
1220 }
1221
1222 return 0;
1223err_disable_clocks:
1224 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
1225err_disable_regulators:
1226 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1227
1228 return ret;
1229}
1230
1231static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
1232{
1233 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1234
1235 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
1236 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1237}
1238
1239static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
1240{
1241 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1242
1243 return clk_prepare_enable(res->pipe_clk);
1244}
1245
1246static void qcom_pcie_post_deinit_2_7_0(struct qcom_pcie *pcie)
1247{
1248 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1249
1250 clk_disable_unprepare(res->pipe_clk);
1251}
1252
1253static int qcom_pcie_link_up(struct dw_pcie *pci)
1254{
1255 u16 val = readw(pci->dbi_base + PCIE20_CAP + PCI_EXP_LNKSTA);
1256
1257 return !!(val & PCI_EXP_LNKSTA_DLLLA);
1258}
1259
1260static int qcom_pcie_host_init(struct pcie_port *pp)
1261{
1262 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1263 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1264 int ret;
1265
1266 qcom_ep_reset_assert(pcie);
1267
1268 ret = pcie->ops->init(pcie);
1269 if (ret)
1270 return ret;
1271
1272 ret = phy_power_on(pcie->phy);
1273 if (ret)
1274 goto err_deinit;
1275
1276 if (pcie->ops->post_init) {
1277 ret = pcie->ops->post_init(pcie);
1278 if (ret)
1279 goto err_disable_phy;
1280 }
1281
1282 dw_pcie_setup_rc(pp);
1283
1284 if (IS_ENABLED(CONFIG_PCI_MSI))
1285 dw_pcie_msi_init(pp);
1286
1287 qcom_ep_reset_deassert(pcie);
1288
1289 ret = qcom_pcie_establish_link(pcie);
1290 if (ret)
1291 goto err;
1292
1293 return 0;
1294err:
1295 qcom_ep_reset_assert(pcie);
1296 if (pcie->ops->post_deinit)
1297 pcie->ops->post_deinit(pcie);
1298err_disable_phy:
1299 phy_power_off(pcie->phy);
1300err_deinit:
1301 pcie->ops->deinit(pcie);
1302
1303 return ret;
1304}
1305
1306static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
1307 .host_init = qcom_pcie_host_init,
1308};
1309
1310/* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
1311static const struct qcom_pcie_ops ops_2_1_0 = {
1312 .get_resources = qcom_pcie_get_resources_2_1_0,
1313 .init = qcom_pcie_init_2_1_0,
1314 .deinit = qcom_pcie_deinit_2_1_0,
1315 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1316};
1317
1318/* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
1319static const struct qcom_pcie_ops ops_1_0_0 = {
1320 .get_resources = qcom_pcie_get_resources_1_0_0,
1321 .init = qcom_pcie_init_1_0_0,
1322 .deinit = qcom_pcie_deinit_1_0_0,
1323 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1324};
1325
1326/* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
1327static const struct qcom_pcie_ops ops_2_3_2 = {
1328 .get_resources = qcom_pcie_get_resources_2_3_2,
1329 .init = qcom_pcie_init_2_3_2,
1330 .post_init = qcom_pcie_post_init_2_3_2,
1331 .deinit = qcom_pcie_deinit_2_3_2,
1332 .post_deinit = qcom_pcie_post_deinit_2_3_2,
1333 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1334};
1335
1336/* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
1337static const struct qcom_pcie_ops ops_2_4_0 = {
1338 .get_resources = qcom_pcie_get_resources_2_4_0,
1339 .init = qcom_pcie_init_2_4_0,
1340 .deinit = qcom_pcie_deinit_2_4_0,
1341 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1342};
1343
1344/* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
1345static const struct qcom_pcie_ops ops_2_3_3 = {
1346 .get_resources = qcom_pcie_get_resources_2_3_3,
1347 .init = qcom_pcie_init_2_3_3,
1348 .deinit = qcom_pcie_deinit_2_3_3,
1349 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1350};
1351
1352/* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */
1353static const struct qcom_pcie_ops ops_2_7_0 = {
1354 .get_resources = qcom_pcie_get_resources_2_7_0,
1355 .init = qcom_pcie_init_2_7_0,
1356 .deinit = qcom_pcie_deinit_2_7_0,
1357 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1358 .post_init = qcom_pcie_post_init_2_7_0,
1359 .post_deinit = qcom_pcie_post_deinit_2_7_0,
1360};
1361
1362static const struct dw_pcie_ops dw_pcie_ops = {
1363 .link_up = qcom_pcie_link_up,
1364};
1365
1366static int qcom_pcie_probe(struct platform_device *pdev)
1367{
1368 struct device *dev = &pdev->dev;
1369 struct resource *res;
1370 struct pcie_port *pp;
1371 struct dw_pcie *pci;
1372 struct qcom_pcie *pcie;
1373 int ret;
1374
1375 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1376 if (!pcie)
1377 return -ENOMEM;
1378
1379 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1380 if (!pci)
1381 return -ENOMEM;
1382
1383 pm_runtime_enable(dev);
1384 ret = pm_runtime_get_sync(dev);
1385 if (ret < 0)
1386 goto err_pm_runtime_put;
1387
1388 pci->dev = dev;
1389 pci->ops = &dw_pcie_ops;
1390 pp = &pci->pp;
1391
1392 pcie->pci = pci;
1393
1394 pcie->ops = of_device_get_match_data(dev);
1395
1396 pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
1397 if (IS_ERR(pcie->reset)) {
1398 ret = PTR_ERR(pcie->reset);
1399 goto err_pm_runtime_put;
1400 }
1401
1402 pcie->gen = of_pci_get_max_link_speed(pdev->dev.of_node);
1403 if (pcie->gen < 0)
1404 pcie->gen = 2;
1405
1406 pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
1407 if (IS_ERR(pcie->parf)) {
1408 ret = PTR_ERR(pcie->parf);
1409 goto err_pm_runtime_put;
1410 }
1411
1412 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
1413 pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
1414 if (IS_ERR(pci->dbi_base)) {
1415 ret = PTR_ERR(pci->dbi_base);
1416 goto err_pm_runtime_put;
1417 }
1418
1419 pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
1420 if (IS_ERR(pcie->elbi)) {
1421 ret = PTR_ERR(pcie->elbi);
1422 goto err_pm_runtime_put;
1423 }
1424
1425 pcie->phy = devm_phy_optional_get(dev, "pciephy");
1426 if (IS_ERR(pcie->phy)) {
1427 ret = PTR_ERR(pcie->phy);
1428 goto err_pm_runtime_put;
1429 }
1430
1431 ret = pcie->ops->get_resources(pcie);
1432 if (ret)
1433 goto err_pm_runtime_put;
1434
1435 pp->ops = &qcom_pcie_dw_ops;
1436
1437 if (IS_ENABLED(CONFIG_PCI_MSI)) {
1438 pp->msi_irq = platform_get_irq_byname(pdev, "msi");
1439 if (pp->msi_irq < 0) {
1440 ret = pp->msi_irq;
1441 goto err_pm_runtime_put;
1442 }
1443 }
1444
1445 ret = phy_init(pcie->phy);
1446 if (ret) {
1447 pm_runtime_disable(&pdev->dev);
1448 goto err_pm_runtime_put;
1449 }
1450
1451 platform_set_drvdata(pdev, pcie);
1452
1453 ret = dw_pcie_host_init(pp);
1454 if (ret) {
1455 dev_err(dev, "cannot initialize host\n");
1456 pm_runtime_disable(&pdev->dev);
1457 goto err_pm_runtime_put;
1458 }
1459
1460 return 0;
1461
1462err_pm_runtime_put:
1463 pm_runtime_put(dev);
1464 pm_runtime_disable(dev);
1465
1466 return ret;
1467}
1468
1469static const struct of_device_id qcom_pcie_match[] = {
1470 { .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
1471 { .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
1472 { .compatible = "qcom,pcie-ipq8064-v2", .data = &ops_2_1_0 },
1473 { .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
1474 { .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
1475 { .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
1476 { .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
1477 { .compatible = "qcom,pcie-qcs404", .data = &ops_2_4_0 },
1478 { .compatible = "qcom,pcie-sdm845", .data = &ops_2_7_0 },
1479 { }
1480};
1481
1482static void qcom_fixup_class(struct pci_dev *dev)
1483{
1484 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
1485}
1486DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1487DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1488DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1489DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1490DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1491DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1492DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1493
1494static struct platform_driver qcom_pcie_driver = {
1495 .probe = qcom_pcie_probe,
1496 .driver = {
1497 .name = "qcom-pcie",
1498 .suppress_bind_attrs = true,
1499 .of_match_table = qcom_pcie_match,
1500 },
1501};
1502builtin_platform_driver(qcom_pcie_driver);
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Qualcomm PCIe root complex driver
4 *
5 * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
6 * Copyright 2015 Linaro Limited.
7 *
8 * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/crc8.h>
13#include <linux/debugfs.h>
14#include <linux/delay.h>
15#include <linux/gpio/consumer.h>
16#include <linux/interconnect.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/iopoll.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/of.h>
23#include <linux/of_gpio.h>
24#include <linux/pci.h>
25#include <linux/pm_runtime.h>
26#include <linux/platform_device.h>
27#include <linux/phy/pcie.h>
28#include <linux/phy/phy.h>
29#include <linux/regulator/consumer.h>
30#include <linux/reset.h>
31#include <linux/slab.h>
32#include <linux/types.h>
33
34#include "../../pci.h"
35#include "pcie-designware.h"
36
37/* PARF registers */
38#define PARF_SYS_CTRL 0x00
39#define PARF_PM_CTRL 0x20
40#define PARF_PCS_DEEMPH 0x34
41#define PARF_PCS_SWING 0x38
42#define PARF_PHY_CTRL 0x40
43#define PARF_PHY_REFCLK 0x4c
44#define PARF_CONFIG_BITS 0x50
45#define PARF_DBI_BASE_ADDR 0x168
46#define PARF_MHI_CLOCK_RESET_CTRL 0x174
47#define PARF_AXI_MSTR_WR_ADDR_HALT 0x178
48#define PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1a8
49#define PARF_Q2A_FLUSH 0x1ac
50#define PARF_LTSSM 0x1b0
51#define PARF_SID_OFFSET 0x234
52#define PARF_BDF_TRANSLATE_CFG 0x24c
53#define PARF_SLV_ADDR_SPACE_SIZE 0x358
54#define PARF_DEVICE_TYPE 0x1000
55#define PARF_BDF_TO_SID_TABLE_N 0x2000
56#define PARF_BDF_TO_SID_CFG 0x2c00
57
58/* ELBI registers */
59#define ELBI_SYS_CTRL 0x04
60
61/* DBI registers */
62#define AXI_MSTR_RESP_COMP_CTRL0 0x818
63#define AXI_MSTR_RESP_COMP_CTRL1 0x81c
64
65/* MHI registers */
66#define PARF_DEBUG_CNT_PM_LINKST_IN_L2 0xc04
67#define PARF_DEBUG_CNT_PM_LINKST_IN_L1 0xc0c
68#define PARF_DEBUG_CNT_PM_LINKST_IN_L0S 0xc10
69#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1 0xc84
70#define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2 0xc88
71
72/* PARF_SYS_CTRL register fields */
73#define MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN BIT(29)
74#define MST_WAKEUP_EN BIT(13)
75#define SLV_WAKEUP_EN BIT(12)
76#define MSTR_ACLK_CGC_DIS BIT(10)
77#define SLV_ACLK_CGC_DIS BIT(9)
78#define CORE_CLK_CGC_DIS BIT(6)
79#define AUX_PWR_DET BIT(4)
80#define L23_CLK_RMV_DIS BIT(2)
81#define L1_CLK_RMV_DIS BIT(1)
82
83/* PARF_PM_CTRL register fields */
84#define REQ_NOT_ENTR_L1 BIT(5)
85
86/* PARF_PCS_DEEMPH register fields */
87#define PCS_DEEMPH_TX_DEEMPH_GEN1(x) FIELD_PREP(GENMASK(21, 16), x)
88#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) FIELD_PREP(GENMASK(13, 8), x)
89#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) FIELD_PREP(GENMASK(5, 0), x)
90
91/* PARF_PCS_SWING register fields */
92#define PCS_SWING_TX_SWING_FULL(x) FIELD_PREP(GENMASK(14, 8), x)
93#define PCS_SWING_TX_SWING_LOW(x) FIELD_PREP(GENMASK(6, 0), x)
94
95/* PARF_PHY_CTRL register fields */
96#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
97#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) FIELD_PREP(PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK, x)
98#define PHY_TEST_PWR_DOWN BIT(0)
99
100/* PARF_PHY_REFCLK register fields */
101#define PHY_REFCLK_SSP_EN BIT(16)
102#define PHY_REFCLK_USE_PAD BIT(12)
103
104/* PARF_CONFIG_BITS register fields */
105#define PHY_RX0_EQ(x) FIELD_PREP(GENMASK(26, 24), x)
106
107/* PARF_SLV_ADDR_SPACE_SIZE register value */
108#define SLV_ADDR_SPACE_SZ 0x10000000
109
110/* PARF_MHI_CLOCK_RESET_CTRL register fields */
111#define AHB_CLK_EN BIT(0)
112#define MSTR_AXI_CLK_EN BIT(1)
113#define BYPASS BIT(4)
114
115/* PARF_AXI_MSTR_WR_ADDR_HALT register fields */
116#define EN BIT(31)
117
118/* PARF_LTSSM register fields */
119#define LTSSM_EN BIT(8)
120
121/* PARF_DEVICE_TYPE register fields */
122#define DEVICE_TYPE_RC 0x4
123
124/* PARF_BDF_TO_SID_CFG fields */
125#define BDF_TO_SID_BYPASS BIT(0)
126
127/* ELBI_SYS_CTRL register fields */
128#define ELBI_SYS_CTRL_LT_ENABLE BIT(0)
129
130/* AXI_MSTR_RESP_COMP_CTRL0 register fields */
131#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
132#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
133
134/* AXI_MSTR_RESP_COMP_CTRL1 register fields */
135#define CFG_BRIDGE_SB_INIT BIT(0)
136
137/* PCI_EXP_SLTCAP register fields */
138#define PCIE_CAP_SLOT_POWER_LIMIT_VAL FIELD_PREP(PCI_EXP_SLTCAP_SPLV, 250)
139#define PCIE_CAP_SLOT_POWER_LIMIT_SCALE FIELD_PREP(PCI_EXP_SLTCAP_SPLS, 1)
140#define PCIE_CAP_SLOT_VAL (PCI_EXP_SLTCAP_ABP | \
141 PCI_EXP_SLTCAP_PCP | \
142 PCI_EXP_SLTCAP_MRLSP | \
143 PCI_EXP_SLTCAP_AIP | \
144 PCI_EXP_SLTCAP_PIP | \
145 PCI_EXP_SLTCAP_HPS | \
146 PCI_EXP_SLTCAP_EIP | \
147 PCIE_CAP_SLOT_POWER_LIMIT_VAL | \
148 PCIE_CAP_SLOT_POWER_LIMIT_SCALE)
149
150#define PERST_DELAY_US 1000
151
152#define QCOM_PCIE_CRC8_POLYNOMIAL (BIT(2) | BIT(1) | BIT(0))
153
154#define QCOM_PCIE_LINK_SPEED_TO_BW(speed) \
155 Mbps_to_icc(PCIE_SPEED2MBS_ENC(pcie_link_speed[speed]))
156
157#define QCOM_PCIE_1_0_0_MAX_CLOCKS 4
158struct qcom_pcie_resources_1_0_0 {
159 struct clk_bulk_data clks[QCOM_PCIE_1_0_0_MAX_CLOCKS];
160 struct reset_control *core;
161 struct regulator *vdda;
162};
163
164#define QCOM_PCIE_2_1_0_MAX_CLOCKS 5
165#define QCOM_PCIE_2_1_0_MAX_RESETS 6
166#define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
167struct qcom_pcie_resources_2_1_0 {
168 struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
169 struct reset_control_bulk_data resets[QCOM_PCIE_2_1_0_MAX_RESETS];
170 int num_resets;
171 struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
172};
173
174#define QCOM_PCIE_2_3_2_MAX_CLOCKS 4
175#define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
176struct qcom_pcie_resources_2_3_2 {
177 struct clk_bulk_data clks[QCOM_PCIE_2_3_2_MAX_CLOCKS];
178 struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
179};
180
181#define QCOM_PCIE_2_3_3_MAX_CLOCKS 5
182#define QCOM_PCIE_2_3_3_MAX_RESETS 7
183struct qcom_pcie_resources_2_3_3 {
184 struct clk_bulk_data clks[QCOM_PCIE_2_3_3_MAX_CLOCKS];
185 struct reset_control_bulk_data rst[QCOM_PCIE_2_3_3_MAX_RESETS];
186};
187
188#define QCOM_PCIE_2_4_0_MAX_CLOCKS 4
189#define QCOM_PCIE_2_4_0_MAX_RESETS 12
190struct qcom_pcie_resources_2_4_0 {
191 struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
192 int num_clks;
193 struct reset_control_bulk_data resets[QCOM_PCIE_2_4_0_MAX_RESETS];
194 int num_resets;
195};
196
197#define QCOM_PCIE_2_7_0_MAX_CLOCKS 15
198#define QCOM_PCIE_2_7_0_MAX_SUPPLIES 2
199struct qcom_pcie_resources_2_7_0 {
200 struct clk_bulk_data clks[QCOM_PCIE_2_7_0_MAX_CLOCKS];
201 int num_clks;
202 struct regulator_bulk_data supplies[QCOM_PCIE_2_7_0_MAX_SUPPLIES];
203 struct reset_control *rst;
204};
205
206#define QCOM_PCIE_2_9_0_MAX_CLOCKS 5
207struct qcom_pcie_resources_2_9_0 {
208 struct clk_bulk_data clks[QCOM_PCIE_2_9_0_MAX_CLOCKS];
209 struct reset_control *rst;
210};
211
212union qcom_pcie_resources {
213 struct qcom_pcie_resources_1_0_0 v1_0_0;
214 struct qcom_pcie_resources_2_1_0 v2_1_0;
215 struct qcom_pcie_resources_2_3_2 v2_3_2;
216 struct qcom_pcie_resources_2_3_3 v2_3_3;
217 struct qcom_pcie_resources_2_4_0 v2_4_0;
218 struct qcom_pcie_resources_2_7_0 v2_7_0;
219 struct qcom_pcie_resources_2_9_0 v2_9_0;
220};
221
222struct qcom_pcie;
223
224struct qcom_pcie_ops {
225 int (*get_resources)(struct qcom_pcie *pcie);
226 int (*init)(struct qcom_pcie *pcie);
227 int (*post_init)(struct qcom_pcie *pcie);
228 void (*host_post_init)(struct qcom_pcie *pcie);
229 void (*deinit)(struct qcom_pcie *pcie);
230 void (*ltssm_enable)(struct qcom_pcie *pcie);
231 int (*config_sid)(struct qcom_pcie *pcie);
232};
233
234struct qcom_pcie_cfg {
235 const struct qcom_pcie_ops *ops;
236 bool no_l0s;
237};
238
239struct qcom_pcie {
240 struct dw_pcie *pci;
241 void __iomem *parf; /* DT parf */
242 void __iomem *elbi; /* DT elbi */
243 void __iomem *mhi;
244 union qcom_pcie_resources res;
245 struct phy *phy;
246 struct gpio_desc *reset;
247 struct icc_path *icc_mem;
248 const struct qcom_pcie_cfg *cfg;
249 struct dentry *debugfs;
250 bool suspended;
251};
252
253#define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
254
255static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
256{
257 gpiod_set_value_cansleep(pcie->reset, 1);
258 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
259}
260
261static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
262{
263 /* Ensure that PERST has been asserted for at least 100 ms */
264 msleep(100);
265 gpiod_set_value_cansleep(pcie->reset, 0);
266 usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
267}
268
269static int qcom_pcie_start_link(struct dw_pcie *pci)
270{
271 struct qcom_pcie *pcie = to_qcom_pcie(pci);
272
273 /* Enable Link Training state machine */
274 if (pcie->cfg->ops->ltssm_enable)
275 pcie->cfg->ops->ltssm_enable(pcie);
276
277 return 0;
278}
279
280static void qcom_pcie_clear_aspm_l0s(struct dw_pcie *pci)
281{
282 struct qcom_pcie *pcie = to_qcom_pcie(pci);
283 u16 offset;
284 u32 val;
285
286 if (!pcie->cfg->no_l0s)
287 return;
288
289 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
290
291 dw_pcie_dbi_ro_wr_en(pci);
292
293 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
294 val &= ~PCI_EXP_LNKCAP_ASPM_L0S;
295 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
296
297 dw_pcie_dbi_ro_wr_dis(pci);
298}
299
300static void qcom_pcie_clear_hpc(struct dw_pcie *pci)
301{
302 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
303 u32 val;
304
305 dw_pcie_dbi_ro_wr_en(pci);
306
307 val = readl(pci->dbi_base + offset + PCI_EXP_SLTCAP);
308 val &= ~PCI_EXP_SLTCAP_HPC;
309 writel(val, pci->dbi_base + offset + PCI_EXP_SLTCAP);
310
311 dw_pcie_dbi_ro_wr_dis(pci);
312}
313
314static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
315{
316 u32 val;
317
318 /* enable link training */
319 val = readl(pcie->elbi + ELBI_SYS_CTRL);
320 val |= ELBI_SYS_CTRL_LT_ENABLE;
321 writel(val, pcie->elbi + ELBI_SYS_CTRL);
322}
323
324static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
325{
326 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
327 struct dw_pcie *pci = pcie->pci;
328 struct device *dev = pci->dev;
329 bool is_apq = of_device_is_compatible(dev->of_node, "qcom,pcie-apq8064");
330 int ret;
331
332 res->supplies[0].supply = "vdda";
333 res->supplies[1].supply = "vdda_phy";
334 res->supplies[2].supply = "vdda_refclk";
335 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
336 res->supplies);
337 if (ret)
338 return ret;
339
340 res->clks[0].id = "iface";
341 res->clks[1].id = "core";
342 res->clks[2].id = "phy";
343 res->clks[3].id = "aux";
344 res->clks[4].id = "ref";
345
346 /* iface, core, phy are required */
347 ret = devm_clk_bulk_get(dev, 3, res->clks);
348 if (ret < 0)
349 return ret;
350
351 /* aux, ref are optional */
352 ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
353 if (ret < 0)
354 return ret;
355
356 res->resets[0].id = "pci";
357 res->resets[1].id = "axi";
358 res->resets[2].id = "ahb";
359 res->resets[3].id = "por";
360 res->resets[4].id = "phy";
361 res->resets[5].id = "ext";
362
363 /* ext is optional on APQ8016 */
364 res->num_resets = is_apq ? 5 : 6;
365 ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
366 if (ret < 0)
367 return ret;
368
369 return 0;
370}
371
372static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
373{
374 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
375
376 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
377 reset_control_bulk_assert(res->num_resets, res->resets);
378
379 writel(1, pcie->parf + PARF_PHY_CTRL);
380
381 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
382}
383
384static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
385{
386 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
387 struct dw_pcie *pci = pcie->pci;
388 struct device *dev = pci->dev;
389 int ret;
390
391 /* reset the PCIe interface as uboot can leave it undefined state */
392 ret = reset_control_bulk_assert(res->num_resets, res->resets);
393 if (ret < 0) {
394 dev_err(dev, "cannot assert resets\n");
395 return ret;
396 }
397
398 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
399 if (ret < 0) {
400 dev_err(dev, "cannot enable regulators\n");
401 return ret;
402 }
403
404 ret = reset_control_bulk_deassert(res->num_resets, res->resets);
405 if (ret < 0) {
406 dev_err(dev, "cannot deassert resets\n");
407 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
408 return ret;
409 }
410
411 return 0;
412}
413
414static int qcom_pcie_post_init_2_1_0(struct qcom_pcie *pcie)
415{
416 struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
417 struct dw_pcie *pci = pcie->pci;
418 struct device *dev = pci->dev;
419 struct device_node *node = dev->of_node;
420 u32 val;
421 int ret;
422
423 /* enable PCIe clocks and resets */
424 val = readl(pcie->parf + PARF_PHY_CTRL);
425 val &= ~PHY_TEST_PWR_DOWN;
426 writel(val, pcie->parf + PARF_PHY_CTRL);
427
428 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
429 if (ret)
430 return ret;
431
432 if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
433 of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
434 writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
435 PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
436 PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
437 pcie->parf + PARF_PCS_DEEMPH);
438 writel(PCS_SWING_TX_SWING_FULL(120) |
439 PCS_SWING_TX_SWING_LOW(120),
440 pcie->parf + PARF_PCS_SWING);
441 writel(PHY_RX0_EQ(4), pcie->parf + PARF_CONFIG_BITS);
442 }
443
444 if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
445 /* set TX termination offset */
446 val = readl(pcie->parf + PARF_PHY_CTRL);
447 val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
448 val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
449 writel(val, pcie->parf + PARF_PHY_CTRL);
450 }
451
452 /* enable external reference clock */
453 val = readl(pcie->parf + PARF_PHY_REFCLK);
454 /* USE_PAD is required only for ipq806x */
455 if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
456 val &= ~PHY_REFCLK_USE_PAD;
457 val |= PHY_REFCLK_SSP_EN;
458 writel(val, pcie->parf + PARF_PHY_REFCLK);
459
460 /* wait for clock acquisition */
461 usleep_range(1000, 1500);
462
463 /* Set the Max TLP size to 2K, instead of using default of 4K */
464 writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
465 pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL0);
466 writel(CFG_BRIDGE_SB_INIT,
467 pci->dbi_base + AXI_MSTR_RESP_COMP_CTRL1);
468
469 qcom_pcie_clear_hpc(pcie->pci);
470
471 return 0;
472}
473
474static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
475{
476 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
477 struct dw_pcie *pci = pcie->pci;
478 struct device *dev = pci->dev;
479 int ret;
480
481 res->vdda = devm_regulator_get(dev, "vdda");
482 if (IS_ERR(res->vdda))
483 return PTR_ERR(res->vdda);
484
485 res->clks[0].id = "iface";
486 res->clks[1].id = "aux";
487 res->clks[2].id = "master_bus";
488 res->clks[3].id = "slave_bus";
489
490 ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
491 if (ret < 0)
492 return ret;
493
494 res->core = devm_reset_control_get_exclusive(dev, "core");
495 return PTR_ERR_OR_ZERO(res->core);
496}
497
498static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
499{
500 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
501
502 reset_control_assert(res->core);
503 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
504 regulator_disable(res->vdda);
505}
506
507static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
508{
509 struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
510 struct dw_pcie *pci = pcie->pci;
511 struct device *dev = pci->dev;
512 int ret;
513
514 ret = reset_control_deassert(res->core);
515 if (ret) {
516 dev_err(dev, "cannot deassert core reset\n");
517 return ret;
518 }
519
520 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
521 if (ret) {
522 dev_err(dev, "cannot prepare/enable clocks\n");
523 goto err_assert_reset;
524 }
525
526 ret = regulator_enable(res->vdda);
527 if (ret) {
528 dev_err(dev, "cannot enable vdda regulator\n");
529 goto err_disable_clks;
530 }
531
532 return 0;
533
534err_disable_clks:
535 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
536err_assert_reset:
537 reset_control_assert(res->core);
538
539 return ret;
540}
541
542static int qcom_pcie_post_init_1_0_0(struct qcom_pcie *pcie)
543{
544 /* change DBI base address */
545 writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
546
547 if (IS_ENABLED(CONFIG_PCI_MSI)) {
548 u32 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
549
550 val |= EN;
551 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
552 }
553
554 qcom_pcie_clear_hpc(pcie->pci);
555
556 return 0;
557}
558
559static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
560{
561 u32 val;
562
563 /* enable link training */
564 val = readl(pcie->parf + PARF_LTSSM);
565 val |= LTSSM_EN;
566 writel(val, pcie->parf + PARF_LTSSM);
567}
568
569static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
570{
571 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
572 struct dw_pcie *pci = pcie->pci;
573 struct device *dev = pci->dev;
574 int ret;
575
576 res->supplies[0].supply = "vdda";
577 res->supplies[1].supply = "vddpe-3v3";
578 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
579 res->supplies);
580 if (ret)
581 return ret;
582
583 res->clks[0].id = "aux";
584 res->clks[1].id = "cfg";
585 res->clks[2].id = "bus_master";
586 res->clks[3].id = "bus_slave";
587
588 ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
589 if (ret < 0)
590 return ret;
591
592 return 0;
593}
594
595static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
596{
597 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
598
599 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
600 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
601}
602
603static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
604{
605 struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
606 struct dw_pcie *pci = pcie->pci;
607 struct device *dev = pci->dev;
608 int ret;
609
610 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
611 if (ret < 0) {
612 dev_err(dev, "cannot enable regulators\n");
613 return ret;
614 }
615
616 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
617 if (ret) {
618 dev_err(dev, "cannot prepare/enable clocks\n");
619 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
620 return ret;
621 }
622
623 return 0;
624}
625
626static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
627{
628 u32 val;
629
630 /* enable PCIe clocks and resets */
631 val = readl(pcie->parf + PARF_PHY_CTRL);
632 val &= ~PHY_TEST_PWR_DOWN;
633 writel(val, pcie->parf + PARF_PHY_CTRL);
634
635 /* change DBI base address */
636 writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
637
638 /* MAC PHY_POWERDOWN MUX DISABLE */
639 val = readl(pcie->parf + PARF_SYS_CTRL);
640 val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
641 writel(val, pcie->parf + PARF_SYS_CTRL);
642
643 val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
644 val |= BYPASS;
645 writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
646
647 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
648 val |= EN;
649 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
650
651 qcom_pcie_clear_hpc(pcie->pci);
652
653 return 0;
654}
655
656static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
657{
658 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
659 struct dw_pcie *pci = pcie->pci;
660 struct device *dev = pci->dev;
661 bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
662 int ret;
663
664 res->clks[0].id = "aux";
665 res->clks[1].id = "master_bus";
666 res->clks[2].id = "slave_bus";
667 res->clks[3].id = "iface";
668
669 /* qcom,pcie-ipq4019 is defined without "iface" */
670 res->num_clks = is_ipq ? 3 : 4;
671
672 ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
673 if (ret < 0)
674 return ret;
675
676 res->resets[0].id = "axi_m";
677 res->resets[1].id = "axi_s";
678 res->resets[2].id = "axi_m_sticky";
679 res->resets[3].id = "pipe_sticky";
680 res->resets[4].id = "pwr";
681 res->resets[5].id = "ahb";
682 res->resets[6].id = "pipe";
683 res->resets[7].id = "axi_m_vmid";
684 res->resets[8].id = "axi_s_xpu";
685 res->resets[9].id = "parf";
686 res->resets[10].id = "phy";
687 res->resets[11].id = "phy_ahb";
688
689 res->num_resets = is_ipq ? 12 : 6;
690
691 ret = devm_reset_control_bulk_get_exclusive(dev, res->num_resets, res->resets);
692 if (ret < 0)
693 return ret;
694
695 return 0;
696}
697
698static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
699{
700 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
701
702 reset_control_bulk_assert(res->num_resets, res->resets);
703 clk_bulk_disable_unprepare(res->num_clks, res->clks);
704}
705
706static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
707{
708 struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
709 struct dw_pcie *pci = pcie->pci;
710 struct device *dev = pci->dev;
711 int ret;
712
713 ret = reset_control_bulk_assert(res->num_resets, res->resets);
714 if (ret < 0) {
715 dev_err(dev, "cannot assert resets\n");
716 return ret;
717 }
718
719 usleep_range(10000, 12000);
720
721 ret = reset_control_bulk_deassert(res->num_resets, res->resets);
722 if (ret < 0) {
723 dev_err(dev, "cannot deassert resets\n");
724 return ret;
725 }
726
727 usleep_range(10000, 12000);
728
729 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
730 if (ret) {
731 reset_control_bulk_assert(res->num_resets, res->resets);
732 return ret;
733 }
734
735 return 0;
736}
737
738static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
739{
740 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
741 struct dw_pcie *pci = pcie->pci;
742 struct device *dev = pci->dev;
743 int ret;
744
745 res->clks[0].id = "iface";
746 res->clks[1].id = "axi_m";
747 res->clks[2].id = "axi_s";
748 res->clks[3].id = "ahb";
749 res->clks[4].id = "aux";
750
751 ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
752 if (ret < 0)
753 return ret;
754
755 res->rst[0].id = "axi_m";
756 res->rst[1].id = "axi_s";
757 res->rst[2].id = "pipe";
758 res->rst[3].id = "axi_m_sticky";
759 res->rst[4].id = "sticky";
760 res->rst[5].id = "ahb";
761 res->rst[6].id = "sleep";
762
763 ret = devm_reset_control_bulk_get_exclusive(dev, ARRAY_SIZE(res->rst), res->rst);
764 if (ret < 0)
765 return ret;
766
767 return 0;
768}
769
770static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
771{
772 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
773
774 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
775}
776
777static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
778{
779 struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
780 struct dw_pcie *pci = pcie->pci;
781 struct device *dev = pci->dev;
782 int ret;
783
784 ret = reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
785 if (ret < 0) {
786 dev_err(dev, "cannot assert resets\n");
787 return ret;
788 }
789
790 usleep_range(2000, 2500);
791
792 ret = reset_control_bulk_deassert(ARRAY_SIZE(res->rst), res->rst);
793 if (ret < 0) {
794 dev_err(dev, "cannot deassert resets\n");
795 return ret;
796 }
797
798 /*
799 * Don't have a way to see if the reset has completed.
800 * Wait for some time.
801 */
802 usleep_range(2000, 2500);
803
804 ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
805 if (ret) {
806 dev_err(dev, "cannot prepare/enable clocks\n");
807 goto err_assert_resets;
808 }
809
810 return 0;
811
812err_assert_resets:
813 /*
814 * Not checking for failure, will anyway return
815 * the original failure in 'ret'.
816 */
817 reset_control_bulk_assert(ARRAY_SIZE(res->rst), res->rst);
818
819 return ret;
820}
821
822static int qcom_pcie_post_init_2_3_3(struct qcom_pcie *pcie)
823{
824 struct dw_pcie *pci = pcie->pci;
825 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
826 u32 val;
827
828 writel(SLV_ADDR_SPACE_SZ, pcie->parf + PARF_SLV_ADDR_SPACE_SIZE);
829
830 val = readl(pcie->parf + PARF_PHY_CTRL);
831 val &= ~PHY_TEST_PWR_DOWN;
832 writel(val, pcie->parf + PARF_PHY_CTRL);
833
834 writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
835
836 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
837 | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
838 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
839 pcie->parf + PARF_SYS_CTRL);
840 writel(0, pcie->parf + PARF_Q2A_FLUSH);
841
842 writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
843
844 dw_pcie_dbi_ro_wr_en(pci);
845
846 writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
847
848 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
849 val &= ~PCI_EXP_LNKCAP_ASPMS;
850 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
851
852 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
853 PCI_EXP_DEVCTL2);
854
855 dw_pcie_dbi_ro_wr_dis(pci);
856
857 return 0;
858}
859
860static int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
861{
862 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
863 struct dw_pcie *pci = pcie->pci;
864 struct device *dev = pci->dev;
865 unsigned int num_clks, num_opt_clks;
866 unsigned int idx;
867 int ret;
868
869 res->rst = devm_reset_control_array_get_exclusive(dev);
870 if (IS_ERR(res->rst))
871 return PTR_ERR(res->rst);
872
873 res->supplies[0].supply = "vdda";
874 res->supplies[1].supply = "vddpe-3v3";
875 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
876 res->supplies);
877 if (ret)
878 return ret;
879
880 idx = 0;
881 res->clks[idx++].id = "aux";
882 res->clks[idx++].id = "cfg";
883 res->clks[idx++].id = "bus_master";
884 res->clks[idx++].id = "bus_slave";
885 res->clks[idx++].id = "slave_q2a";
886
887 num_clks = idx;
888
889 ret = devm_clk_bulk_get(dev, num_clks, res->clks);
890 if (ret < 0)
891 return ret;
892
893 res->clks[idx++].id = "tbu";
894 res->clks[idx++].id = "ddrss_sf_tbu";
895 res->clks[idx++].id = "aggre0";
896 res->clks[idx++].id = "aggre1";
897 res->clks[idx++].id = "noc_aggr";
898 res->clks[idx++].id = "noc_aggr_4";
899 res->clks[idx++].id = "noc_aggr_south_sf";
900 res->clks[idx++].id = "cnoc_qx";
901 res->clks[idx++].id = "sleep";
902 res->clks[idx++].id = "cnoc_sf_axi";
903
904 num_opt_clks = idx - num_clks;
905 res->num_clks = idx;
906
907 ret = devm_clk_bulk_get_optional(dev, num_opt_clks, res->clks + num_clks);
908 if (ret < 0)
909 return ret;
910
911 return 0;
912}
913
914static int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
915{
916 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
917 struct dw_pcie *pci = pcie->pci;
918 struct device *dev = pci->dev;
919 u32 val;
920 int ret;
921
922 ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
923 if (ret < 0) {
924 dev_err(dev, "cannot enable regulators\n");
925 return ret;
926 }
927
928 ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
929 if (ret < 0)
930 goto err_disable_regulators;
931
932 ret = reset_control_assert(res->rst);
933 if (ret) {
934 dev_err(dev, "reset assert failed (%d)\n", ret);
935 goto err_disable_clocks;
936 }
937
938 usleep_range(1000, 1500);
939
940 ret = reset_control_deassert(res->rst);
941 if (ret) {
942 dev_err(dev, "reset deassert failed (%d)\n", ret);
943 goto err_disable_clocks;
944 }
945
946 /* Wait for reset to complete, required on SM8450 */
947 usleep_range(1000, 1500);
948
949 /* configure PCIe to RC mode */
950 writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
951
952 /* enable PCIe clocks and resets */
953 val = readl(pcie->parf + PARF_PHY_CTRL);
954 val &= ~PHY_TEST_PWR_DOWN;
955 writel(val, pcie->parf + PARF_PHY_CTRL);
956
957 /* change DBI base address */
958 writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
959
960 /* MAC PHY_POWERDOWN MUX DISABLE */
961 val = readl(pcie->parf + PARF_SYS_CTRL);
962 val &= ~MAC_PHY_POWERDOWN_IN_P2_D_MUX_EN;
963 writel(val, pcie->parf + PARF_SYS_CTRL);
964
965 val = readl(pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
966 val |= BYPASS;
967 writel(val, pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
968
969 /* Enable L1 and L1SS */
970 val = readl(pcie->parf + PARF_PM_CTRL);
971 val &= ~REQ_NOT_ENTR_L1;
972 writel(val, pcie->parf + PARF_PM_CTRL);
973
974 val = readl(pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
975 val |= EN;
976 writel(val, pcie->parf + PARF_AXI_MSTR_WR_ADDR_HALT_V2);
977
978 return 0;
979err_disable_clocks:
980 clk_bulk_disable_unprepare(res->num_clks, res->clks);
981err_disable_regulators:
982 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
983
984 return ret;
985}
986
987static int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
988{
989 qcom_pcie_clear_aspm_l0s(pcie->pci);
990 qcom_pcie_clear_hpc(pcie->pci);
991
992 return 0;
993}
994
995static int qcom_pcie_enable_aspm(struct pci_dev *pdev, void *userdata)
996{
997 /*
998 * Downstream devices need to be in D0 state before enabling PCI PM
999 * substates.
1000 */
1001 pci_set_power_state_locked(pdev, PCI_D0);
1002 pci_enable_link_state_locked(pdev, PCIE_LINK_STATE_ALL);
1003
1004 return 0;
1005}
1006
1007static void qcom_pcie_host_post_init_2_7_0(struct qcom_pcie *pcie)
1008{
1009 struct dw_pcie_rp *pp = &pcie->pci->pp;
1010
1011 pci_walk_bus(pp->bridge->bus, qcom_pcie_enable_aspm, NULL);
1012}
1013
1014static void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
1015{
1016 struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
1017
1018 clk_bulk_disable_unprepare(res->num_clks, res->clks);
1019
1020 regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
1021}
1022
1023static int qcom_pcie_config_sid_1_9_0(struct qcom_pcie *pcie)
1024{
1025 /* iommu map structure */
1026 struct {
1027 u32 bdf;
1028 u32 phandle;
1029 u32 smmu_sid;
1030 u32 smmu_sid_len;
1031 } *map;
1032 void __iomem *bdf_to_sid_base = pcie->parf + PARF_BDF_TO_SID_TABLE_N;
1033 struct device *dev = pcie->pci->dev;
1034 u8 qcom_pcie_crc8_table[CRC8_TABLE_SIZE];
1035 int i, nr_map, size = 0;
1036 u32 smmu_sid_base;
1037 u32 val;
1038
1039 of_get_property(dev->of_node, "iommu-map", &size);
1040 if (!size)
1041 return 0;
1042
1043 /* Enable BDF to SID translation by disabling bypass mode (default) */
1044 val = readl(pcie->parf + PARF_BDF_TO_SID_CFG);
1045 val &= ~BDF_TO_SID_BYPASS;
1046 writel(val, pcie->parf + PARF_BDF_TO_SID_CFG);
1047
1048 map = kzalloc(size, GFP_KERNEL);
1049 if (!map)
1050 return -ENOMEM;
1051
1052 of_property_read_u32_array(dev->of_node, "iommu-map", (u32 *)map,
1053 size / sizeof(u32));
1054
1055 nr_map = size / (sizeof(*map));
1056
1057 crc8_populate_msb(qcom_pcie_crc8_table, QCOM_PCIE_CRC8_POLYNOMIAL);
1058
1059 /* Registers need to be zero out first */
1060 memset_io(bdf_to_sid_base, 0, CRC8_TABLE_SIZE * sizeof(u32));
1061
1062 /* Extract the SMMU SID base from the first entry of iommu-map */
1063 smmu_sid_base = map[0].smmu_sid;
1064
1065 /* Look for an available entry to hold the mapping */
1066 for (i = 0; i < nr_map; i++) {
1067 __be16 bdf_be = cpu_to_be16(map[i].bdf);
1068 u32 val;
1069 u8 hash;
1070
1071 hash = crc8(qcom_pcie_crc8_table, (u8 *)&bdf_be, sizeof(bdf_be), 0);
1072
1073 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1074
1075 /* If the register is already populated, look for next available entry */
1076 while (val) {
1077 u8 current_hash = hash++;
1078 u8 next_mask = 0xff;
1079
1080 /* If NEXT field is NULL then update it with next hash */
1081 if (!(val & next_mask)) {
1082 val |= (u32)hash;
1083 writel(val, bdf_to_sid_base + current_hash * sizeof(u32));
1084 }
1085
1086 val = readl(bdf_to_sid_base + hash * sizeof(u32));
1087 }
1088
1089 /* BDF [31:16] | SID [15:8] | NEXT [7:0] */
1090 val = map[i].bdf << 16 | (map[i].smmu_sid - smmu_sid_base) << 8 | 0;
1091 writel(val, bdf_to_sid_base + hash * sizeof(u32));
1092 }
1093
1094 kfree(map);
1095
1096 return 0;
1097}
1098
1099static int qcom_pcie_get_resources_2_9_0(struct qcom_pcie *pcie)
1100{
1101 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1102 struct dw_pcie *pci = pcie->pci;
1103 struct device *dev = pci->dev;
1104 int ret;
1105
1106 res->clks[0].id = "iface";
1107 res->clks[1].id = "axi_m";
1108 res->clks[2].id = "axi_s";
1109 res->clks[3].id = "axi_bridge";
1110 res->clks[4].id = "rchng";
1111
1112 ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
1113 if (ret < 0)
1114 return ret;
1115
1116 res->rst = devm_reset_control_array_get_exclusive(dev);
1117 if (IS_ERR(res->rst))
1118 return PTR_ERR(res->rst);
1119
1120 return 0;
1121}
1122
1123static void qcom_pcie_deinit_2_9_0(struct qcom_pcie *pcie)
1124{
1125 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1126
1127 clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
1128}
1129
1130static int qcom_pcie_init_2_9_0(struct qcom_pcie *pcie)
1131{
1132 struct qcom_pcie_resources_2_9_0 *res = &pcie->res.v2_9_0;
1133 struct device *dev = pcie->pci->dev;
1134 int ret;
1135
1136 ret = reset_control_assert(res->rst);
1137 if (ret) {
1138 dev_err(dev, "reset assert failed (%d)\n", ret);
1139 return ret;
1140 }
1141
1142 /*
1143 * Delay periods before and after reset deassert are working values
1144 * from downstream Codeaurora kernel
1145 */
1146 usleep_range(2000, 2500);
1147
1148 ret = reset_control_deassert(res->rst);
1149 if (ret) {
1150 dev_err(dev, "reset deassert failed (%d)\n", ret);
1151 return ret;
1152 }
1153
1154 usleep_range(2000, 2500);
1155
1156 return clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
1157}
1158
1159static int qcom_pcie_post_init_2_9_0(struct qcom_pcie *pcie)
1160{
1161 struct dw_pcie *pci = pcie->pci;
1162 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1163 u32 val;
1164 int i;
1165
1166 writel(SLV_ADDR_SPACE_SZ,
1167 pcie->parf + PARF_SLV_ADDR_SPACE_SIZE);
1168
1169 val = readl(pcie->parf + PARF_PHY_CTRL);
1170 val &= ~PHY_TEST_PWR_DOWN;
1171 writel(val, pcie->parf + PARF_PHY_CTRL);
1172
1173 writel(0, pcie->parf + PARF_DBI_BASE_ADDR);
1174
1175 writel(DEVICE_TYPE_RC, pcie->parf + PARF_DEVICE_TYPE);
1176 writel(BYPASS | MSTR_AXI_CLK_EN | AHB_CLK_EN,
1177 pcie->parf + PARF_MHI_CLOCK_RESET_CTRL);
1178 writel(GEN3_RELATED_OFF_RXEQ_RGRDLESS_RXTS |
1179 GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL,
1180 pci->dbi_base + GEN3_RELATED_OFF);
1181
1182 writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS |
1183 SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
1184 AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
1185 pcie->parf + PARF_SYS_CTRL);
1186
1187 writel(0, pcie->parf + PARF_Q2A_FLUSH);
1188
1189 dw_pcie_dbi_ro_wr_en(pci);
1190
1191 writel(PCIE_CAP_SLOT_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
1192
1193 val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
1194 val &= ~PCI_EXP_LNKCAP_ASPMS;
1195 writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
1196
1197 writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
1198 PCI_EXP_DEVCTL2);
1199
1200 dw_pcie_dbi_ro_wr_dis(pci);
1201
1202 for (i = 0; i < 256; i++)
1203 writel(0, pcie->parf + PARF_BDF_TO_SID_TABLE_N + (4 * i));
1204
1205 return 0;
1206}
1207
1208static int qcom_pcie_link_up(struct dw_pcie *pci)
1209{
1210 u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1211 u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1212
1213 return !!(val & PCI_EXP_LNKSTA_DLLLA);
1214}
1215
1216static int qcom_pcie_host_init(struct dw_pcie_rp *pp)
1217{
1218 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1219 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1220 int ret;
1221
1222 qcom_ep_reset_assert(pcie);
1223
1224 ret = pcie->cfg->ops->init(pcie);
1225 if (ret)
1226 return ret;
1227
1228 ret = phy_set_mode_ext(pcie->phy, PHY_MODE_PCIE, PHY_MODE_PCIE_RC);
1229 if (ret)
1230 goto err_deinit;
1231
1232 ret = phy_power_on(pcie->phy);
1233 if (ret)
1234 goto err_deinit;
1235
1236 if (pcie->cfg->ops->post_init) {
1237 ret = pcie->cfg->ops->post_init(pcie);
1238 if (ret)
1239 goto err_disable_phy;
1240 }
1241
1242 qcom_ep_reset_deassert(pcie);
1243
1244 if (pcie->cfg->ops->config_sid) {
1245 ret = pcie->cfg->ops->config_sid(pcie);
1246 if (ret)
1247 goto err_assert_reset;
1248 }
1249
1250 return 0;
1251
1252err_assert_reset:
1253 qcom_ep_reset_assert(pcie);
1254err_disable_phy:
1255 phy_power_off(pcie->phy);
1256err_deinit:
1257 pcie->cfg->ops->deinit(pcie);
1258
1259 return ret;
1260}
1261
1262static void qcom_pcie_host_deinit(struct dw_pcie_rp *pp)
1263{
1264 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1265 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1266
1267 qcom_ep_reset_assert(pcie);
1268 phy_power_off(pcie->phy);
1269 pcie->cfg->ops->deinit(pcie);
1270}
1271
1272static void qcom_pcie_host_post_init(struct dw_pcie_rp *pp)
1273{
1274 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
1275 struct qcom_pcie *pcie = to_qcom_pcie(pci);
1276
1277 if (pcie->cfg->ops->host_post_init)
1278 pcie->cfg->ops->host_post_init(pcie);
1279}
1280
1281static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
1282 .init = qcom_pcie_host_init,
1283 .deinit = qcom_pcie_host_deinit,
1284 .post_init = qcom_pcie_host_post_init,
1285};
1286
1287/* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
1288static const struct qcom_pcie_ops ops_2_1_0 = {
1289 .get_resources = qcom_pcie_get_resources_2_1_0,
1290 .init = qcom_pcie_init_2_1_0,
1291 .post_init = qcom_pcie_post_init_2_1_0,
1292 .deinit = qcom_pcie_deinit_2_1_0,
1293 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1294};
1295
1296/* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
1297static const struct qcom_pcie_ops ops_1_0_0 = {
1298 .get_resources = qcom_pcie_get_resources_1_0_0,
1299 .init = qcom_pcie_init_1_0_0,
1300 .post_init = qcom_pcie_post_init_1_0_0,
1301 .deinit = qcom_pcie_deinit_1_0_0,
1302 .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
1303};
1304
1305/* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
1306static const struct qcom_pcie_ops ops_2_3_2 = {
1307 .get_resources = qcom_pcie_get_resources_2_3_2,
1308 .init = qcom_pcie_init_2_3_2,
1309 .post_init = qcom_pcie_post_init_2_3_2,
1310 .deinit = qcom_pcie_deinit_2_3_2,
1311 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1312};
1313
1314/* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
1315static const struct qcom_pcie_ops ops_2_4_0 = {
1316 .get_resources = qcom_pcie_get_resources_2_4_0,
1317 .init = qcom_pcie_init_2_4_0,
1318 .post_init = qcom_pcie_post_init_2_3_2,
1319 .deinit = qcom_pcie_deinit_2_4_0,
1320 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1321};
1322
1323/* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
1324static const struct qcom_pcie_ops ops_2_3_3 = {
1325 .get_resources = qcom_pcie_get_resources_2_3_3,
1326 .init = qcom_pcie_init_2_3_3,
1327 .post_init = qcom_pcie_post_init_2_3_3,
1328 .deinit = qcom_pcie_deinit_2_3_3,
1329 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1330};
1331
1332/* Qcom IP rev.: 2.7.0 Synopsys IP rev.: 4.30a */
1333static const struct qcom_pcie_ops ops_2_7_0 = {
1334 .get_resources = qcom_pcie_get_resources_2_7_0,
1335 .init = qcom_pcie_init_2_7_0,
1336 .post_init = qcom_pcie_post_init_2_7_0,
1337 .deinit = qcom_pcie_deinit_2_7_0,
1338 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1339};
1340
1341/* Qcom IP rev.: 1.9.0 */
1342static const struct qcom_pcie_ops ops_1_9_0 = {
1343 .get_resources = qcom_pcie_get_resources_2_7_0,
1344 .init = qcom_pcie_init_2_7_0,
1345 .post_init = qcom_pcie_post_init_2_7_0,
1346 .host_post_init = qcom_pcie_host_post_init_2_7_0,
1347 .deinit = qcom_pcie_deinit_2_7_0,
1348 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1349 .config_sid = qcom_pcie_config_sid_1_9_0,
1350};
1351
1352/* Qcom IP rev.: 2.9.0 Synopsys IP rev.: 5.00a */
1353static const struct qcom_pcie_ops ops_2_9_0 = {
1354 .get_resources = qcom_pcie_get_resources_2_9_0,
1355 .init = qcom_pcie_init_2_9_0,
1356 .post_init = qcom_pcie_post_init_2_9_0,
1357 .deinit = qcom_pcie_deinit_2_9_0,
1358 .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
1359};
1360
1361static const struct qcom_pcie_cfg cfg_1_0_0 = {
1362 .ops = &ops_1_0_0,
1363};
1364
1365static const struct qcom_pcie_cfg cfg_1_9_0 = {
1366 .ops = &ops_1_9_0,
1367};
1368
1369static const struct qcom_pcie_cfg cfg_2_1_0 = {
1370 .ops = &ops_2_1_0,
1371};
1372
1373static const struct qcom_pcie_cfg cfg_2_3_2 = {
1374 .ops = &ops_2_3_2,
1375};
1376
1377static const struct qcom_pcie_cfg cfg_2_3_3 = {
1378 .ops = &ops_2_3_3,
1379};
1380
1381static const struct qcom_pcie_cfg cfg_2_4_0 = {
1382 .ops = &ops_2_4_0,
1383};
1384
1385static const struct qcom_pcie_cfg cfg_2_7_0 = {
1386 .ops = &ops_2_7_0,
1387};
1388
1389static const struct qcom_pcie_cfg cfg_2_9_0 = {
1390 .ops = &ops_2_9_0,
1391};
1392
1393static const struct qcom_pcie_cfg cfg_sc8280xp = {
1394 .ops = &ops_1_9_0,
1395 .no_l0s = true,
1396};
1397
1398static const struct dw_pcie_ops dw_pcie_ops = {
1399 .link_up = qcom_pcie_link_up,
1400 .start_link = qcom_pcie_start_link,
1401};
1402
1403static int qcom_pcie_icc_init(struct qcom_pcie *pcie)
1404{
1405 struct dw_pcie *pci = pcie->pci;
1406 int ret;
1407
1408 pcie->icc_mem = devm_of_icc_get(pci->dev, "pcie-mem");
1409 if (IS_ERR(pcie->icc_mem))
1410 return PTR_ERR(pcie->icc_mem);
1411
1412 /*
1413 * Some Qualcomm platforms require interconnect bandwidth constraints
1414 * to be set before enabling interconnect clocks.
1415 *
1416 * Set an initial peak bandwidth corresponding to single-lane Gen 1
1417 * for the pcie-mem path.
1418 */
1419 ret = icc_set_bw(pcie->icc_mem, 0, QCOM_PCIE_LINK_SPEED_TO_BW(1));
1420 if (ret) {
1421 dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
1422 ret);
1423 return ret;
1424 }
1425
1426 return 0;
1427}
1428
1429static void qcom_pcie_icc_update(struct qcom_pcie *pcie)
1430{
1431 struct dw_pcie *pci = pcie->pci;
1432 u32 offset, status;
1433 int speed, width;
1434 int ret;
1435
1436 if (!pcie->icc_mem)
1437 return;
1438
1439 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
1440 status = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
1441
1442 /* Only update constraints if link is up. */
1443 if (!(status & PCI_EXP_LNKSTA_DLLLA))
1444 return;
1445
1446 speed = FIELD_GET(PCI_EXP_LNKSTA_CLS, status);
1447 width = FIELD_GET(PCI_EXP_LNKSTA_NLW, status);
1448
1449 ret = icc_set_bw(pcie->icc_mem, 0, width * QCOM_PCIE_LINK_SPEED_TO_BW(speed));
1450 if (ret) {
1451 dev_err(pci->dev, "failed to set interconnect bandwidth: %d\n",
1452 ret);
1453 }
1454}
1455
1456static int qcom_pcie_link_transition_count(struct seq_file *s, void *data)
1457{
1458 struct qcom_pcie *pcie = (struct qcom_pcie *)dev_get_drvdata(s->private);
1459
1460 seq_printf(s, "L0s transition count: %u\n",
1461 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L0S));
1462
1463 seq_printf(s, "L1 transition count: %u\n",
1464 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L1));
1465
1466 seq_printf(s, "L1.1 transition count: %u\n",
1467 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1));
1468
1469 seq_printf(s, "L1.2 transition count: %u\n",
1470 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2));
1471
1472 seq_printf(s, "L2 transition count: %u\n",
1473 readl_relaxed(pcie->mhi + PARF_DEBUG_CNT_PM_LINKST_IN_L2));
1474
1475 return 0;
1476}
1477
1478static void qcom_pcie_init_debugfs(struct qcom_pcie *pcie)
1479{
1480 struct dw_pcie *pci = pcie->pci;
1481 struct device *dev = pci->dev;
1482 char *name;
1483
1484 name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
1485 if (!name)
1486 return;
1487
1488 pcie->debugfs = debugfs_create_dir(name, NULL);
1489 debugfs_create_devm_seqfile(dev, "link_transition_count", pcie->debugfs,
1490 qcom_pcie_link_transition_count);
1491}
1492
1493static int qcom_pcie_probe(struct platform_device *pdev)
1494{
1495 const struct qcom_pcie_cfg *pcie_cfg;
1496 struct device *dev = &pdev->dev;
1497 struct qcom_pcie *pcie;
1498 struct dw_pcie_rp *pp;
1499 struct resource *res;
1500 struct dw_pcie *pci;
1501 int ret;
1502
1503 pcie_cfg = of_device_get_match_data(dev);
1504 if (!pcie_cfg || !pcie_cfg->ops) {
1505 dev_err(dev, "Invalid platform data\n");
1506 return -EINVAL;
1507 }
1508
1509 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
1510 if (!pcie)
1511 return -ENOMEM;
1512
1513 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
1514 if (!pci)
1515 return -ENOMEM;
1516
1517 pm_runtime_enable(dev);
1518 ret = pm_runtime_get_sync(dev);
1519 if (ret < 0)
1520 goto err_pm_runtime_put;
1521
1522 pci->dev = dev;
1523 pci->ops = &dw_pcie_ops;
1524 pp = &pci->pp;
1525
1526 pcie->pci = pci;
1527
1528 pcie->cfg = pcie_cfg;
1529
1530 pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
1531 if (IS_ERR(pcie->reset)) {
1532 ret = PTR_ERR(pcie->reset);
1533 goto err_pm_runtime_put;
1534 }
1535
1536 pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
1537 if (IS_ERR(pcie->parf)) {
1538 ret = PTR_ERR(pcie->parf);
1539 goto err_pm_runtime_put;
1540 }
1541
1542 pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
1543 if (IS_ERR(pcie->elbi)) {
1544 ret = PTR_ERR(pcie->elbi);
1545 goto err_pm_runtime_put;
1546 }
1547
1548 /* MHI region is optional */
1549 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mhi");
1550 if (res) {
1551 pcie->mhi = devm_ioremap_resource(dev, res);
1552 if (IS_ERR(pcie->mhi)) {
1553 ret = PTR_ERR(pcie->mhi);
1554 goto err_pm_runtime_put;
1555 }
1556 }
1557
1558 pcie->phy = devm_phy_optional_get(dev, "pciephy");
1559 if (IS_ERR(pcie->phy)) {
1560 ret = PTR_ERR(pcie->phy);
1561 goto err_pm_runtime_put;
1562 }
1563
1564 ret = qcom_pcie_icc_init(pcie);
1565 if (ret)
1566 goto err_pm_runtime_put;
1567
1568 ret = pcie->cfg->ops->get_resources(pcie);
1569 if (ret)
1570 goto err_pm_runtime_put;
1571
1572 pp->ops = &qcom_pcie_dw_ops;
1573
1574 ret = phy_init(pcie->phy);
1575 if (ret)
1576 goto err_pm_runtime_put;
1577
1578 platform_set_drvdata(pdev, pcie);
1579
1580 ret = dw_pcie_host_init(pp);
1581 if (ret) {
1582 dev_err(dev, "cannot initialize host\n");
1583 goto err_phy_exit;
1584 }
1585
1586 qcom_pcie_icc_update(pcie);
1587
1588 if (pcie->mhi)
1589 qcom_pcie_init_debugfs(pcie);
1590
1591 return 0;
1592
1593err_phy_exit:
1594 phy_exit(pcie->phy);
1595err_pm_runtime_put:
1596 pm_runtime_put(dev);
1597 pm_runtime_disable(dev);
1598
1599 return ret;
1600}
1601
1602static int qcom_pcie_suspend_noirq(struct device *dev)
1603{
1604 struct qcom_pcie *pcie = dev_get_drvdata(dev);
1605 int ret;
1606
1607 /*
1608 * Set minimum bandwidth required to keep data path functional during
1609 * suspend.
1610 */
1611 ret = icc_set_bw(pcie->icc_mem, 0, kBps_to_icc(1));
1612 if (ret) {
1613 dev_err(dev, "Failed to set interconnect bandwidth: %d\n", ret);
1614 return ret;
1615 }
1616
1617 /*
1618 * Turn OFF the resources only for controllers without active PCIe
1619 * devices. For controllers with active devices, the resources are kept
1620 * ON and the link is expected to be in L0/L1 (sub)states.
1621 *
1622 * Turning OFF the resources for controllers with active PCIe devices
1623 * will trigger access violation during the end of the suspend cycle,
1624 * as kernel tries to access the PCIe devices config space for masking
1625 * MSIs.
1626 *
1627 * Also, it is not desirable to put the link into L2/L3 state as that
1628 * implies VDD supply will be removed and the devices may go into
1629 * powerdown state. This will affect the lifetime of the storage devices
1630 * like NVMe.
1631 */
1632 if (!dw_pcie_link_up(pcie->pci)) {
1633 qcom_pcie_host_deinit(&pcie->pci->pp);
1634 pcie->suspended = true;
1635 }
1636
1637 return 0;
1638}
1639
1640static int qcom_pcie_resume_noirq(struct device *dev)
1641{
1642 struct qcom_pcie *pcie = dev_get_drvdata(dev);
1643 int ret;
1644
1645 if (pcie->suspended) {
1646 ret = qcom_pcie_host_init(&pcie->pci->pp);
1647 if (ret)
1648 return ret;
1649
1650 pcie->suspended = false;
1651 }
1652
1653 qcom_pcie_icc_update(pcie);
1654
1655 return 0;
1656}
1657
1658static const struct of_device_id qcom_pcie_match[] = {
1659 { .compatible = "qcom,pcie-apq8064", .data = &cfg_2_1_0 },
1660 { .compatible = "qcom,pcie-apq8084", .data = &cfg_1_0_0 },
1661 { .compatible = "qcom,pcie-ipq4019", .data = &cfg_2_4_0 },
1662 { .compatible = "qcom,pcie-ipq6018", .data = &cfg_2_9_0 },
1663 { .compatible = "qcom,pcie-ipq8064", .data = &cfg_2_1_0 },
1664 { .compatible = "qcom,pcie-ipq8064-v2", .data = &cfg_2_1_0 },
1665 { .compatible = "qcom,pcie-ipq8074", .data = &cfg_2_3_3 },
1666 { .compatible = "qcom,pcie-ipq8074-gen3", .data = &cfg_2_9_0 },
1667 { .compatible = "qcom,pcie-msm8996", .data = &cfg_2_3_2 },
1668 { .compatible = "qcom,pcie-qcs404", .data = &cfg_2_4_0 },
1669 { .compatible = "qcom,pcie-sa8540p", .data = &cfg_sc8280xp },
1670 { .compatible = "qcom,pcie-sa8775p", .data = &cfg_1_9_0},
1671 { .compatible = "qcom,pcie-sc7280", .data = &cfg_1_9_0 },
1672 { .compatible = "qcom,pcie-sc8180x", .data = &cfg_1_9_0 },
1673 { .compatible = "qcom,pcie-sc8280xp", .data = &cfg_sc8280xp },
1674 { .compatible = "qcom,pcie-sdm845", .data = &cfg_2_7_0 },
1675 { .compatible = "qcom,pcie-sdx55", .data = &cfg_1_9_0 },
1676 { .compatible = "qcom,pcie-sm8150", .data = &cfg_1_9_0 },
1677 { .compatible = "qcom,pcie-sm8250", .data = &cfg_1_9_0 },
1678 { .compatible = "qcom,pcie-sm8350", .data = &cfg_1_9_0 },
1679 { .compatible = "qcom,pcie-sm8450-pcie0", .data = &cfg_1_9_0 },
1680 { .compatible = "qcom,pcie-sm8450-pcie1", .data = &cfg_1_9_0 },
1681 { .compatible = "qcom,pcie-sm8550", .data = &cfg_1_9_0 },
1682 { .compatible = "qcom,pcie-x1e80100", .data = &cfg_1_9_0 },
1683 { }
1684};
1685
1686static void qcom_fixup_class(struct pci_dev *dev)
1687{
1688 dev->class = PCI_CLASS_BRIDGE_PCI_NORMAL;
1689}
1690DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
1691DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
1692DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
1693DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
1694DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
1695DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
1696DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
1697
1698static const struct dev_pm_ops qcom_pcie_pm_ops = {
1699 NOIRQ_SYSTEM_SLEEP_PM_OPS(qcom_pcie_suspend_noirq, qcom_pcie_resume_noirq)
1700};
1701
1702static struct platform_driver qcom_pcie_driver = {
1703 .probe = qcom_pcie_probe,
1704 .driver = {
1705 .name = "qcom-pcie",
1706 .suppress_bind_attrs = true,
1707 .of_match_table = qcom_pcie_match,
1708 .pm = &qcom_pcie_pm_ops,
1709 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1710 },
1711};
1712builtin_platform_driver(qcom_pcie_driver);