Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0-only
  2/* Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3 */
  4#include <linux/bits.h>
  5#include <linux/clk.h>
  6#include <linux/delay.h>
  7#include <linux/interrupt.h>
  8#include <linux/io.h>
  9#include <linux/kernel.h>
 10#include <linux/module.h>
 11#include <linux/of.h>
 12#include <linux/platform_device.h>
 13#include <linux/watchdog.h>
 14#include <linux/of_device.h>
 15
 16enum wdt_reg {
 17	WDT_RST,
 18	WDT_EN,
 19	WDT_STS,
 20	WDT_BARK_TIME,
 21	WDT_BITE_TIME,
 22};
 23
 24#define QCOM_WDT_ENABLE		BIT(0)
 25#define QCOM_WDT_ENABLE_IRQ	BIT(1)
 26
 27static const u32 reg_offset_data_apcs_tmr[] = {
 28	[WDT_RST] = 0x38,
 29	[WDT_EN] = 0x40,
 30	[WDT_STS] = 0x44,
 31	[WDT_BARK_TIME] = 0x4C,
 32	[WDT_BITE_TIME] = 0x5C,
 33};
 34
 35static const u32 reg_offset_data_kpss[] = {
 36	[WDT_RST] = 0x4,
 37	[WDT_EN] = 0x8,
 38	[WDT_STS] = 0xC,
 39	[WDT_BARK_TIME] = 0x10,
 40	[WDT_BITE_TIME] = 0x14,
 41};
 42
 43struct qcom_wdt_match_data {
 44	const u32 *offset;
 45	bool pretimeout;
 46};
 47
 48struct qcom_wdt {
 49	struct watchdog_device	wdd;
 50	unsigned long		rate;
 51	void __iomem		*base;
 52	const u32		*layout;
 53};
 54
 55static void __iomem *wdt_addr(struct qcom_wdt *wdt, enum wdt_reg reg)
 56{
 57	return wdt->base + wdt->layout[reg];
 58}
 59
 60static inline
 61struct qcom_wdt *to_qcom_wdt(struct watchdog_device *wdd)
 62{
 63	return container_of(wdd, struct qcom_wdt, wdd);
 64}
 65
 66static inline int qcom_get_enable(struct watchdog_device *wdd)
 67{
 68	int enable = QCOM_WDT_ENABLE;
 69
 70	if (wdd->pretimeout)
 71		enable |= QCOM_WDT_ENABLE_IRQ;
 72
 73	return enable;
 74}
 75
 76static irqreturn_t qcom_wdt_isr(int irq, void *arg)
 77{
 78	struct watchdog_device *wdd = arg;
 79
 80	watchdog_notify_pretimeout(wdd);
 81
 82	return IRQ_HANDLED;
 83}
 84
 85static int qcom_wdt_start(struct watchdog_device *wdd)
 86{
 87	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
 88	unsigned int bark = wdd->timeout - wdd->pretimeout;
 89
 90	writel(0, wdt_addr(wdt, WDT_EN));
 91	writel(1, wdt_addr(wdt, WDT_RST));
 92	writel(bark * wdt->rate, wdt_addr(wdt, WDT_BARK_TIME));
 93	writel(wdd->timeout * wdt->rate, wdt_addr(wdt, WDT_BITE_TIME));
 94	writel(qcom_get_enable(wdd), wdt_addr(wdt, WDT_EN));
 95	return 0;
 96}
 97
 98static int qcom_wdt_stop(struct watchdog_device *wdd)
 99{
100	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
101
102	writel(0, wdt_addr(wdt, WDT_EN));
103	return 0;
104}
105
106static int qcom_wdt_ping(struct watchdog_device *wdd)
107{
108	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
109
110	writel(1, wdt_addr(wdt, WDT_RST));
111	return 0;
112}
113
114static int qcom_wdt_set_timeout(struct watchdog_device *wdd,
115				unsigned int timeout)
116{
117	wdd->timeout = timeout;
118	return qcom_wdt_start(wdd);
119}
120
121static int qcom_wdt_set_pretimeout(struct watchdog_device *wdd,
122				   unsigned int timeout)
123{
124	wdd->pretimeout = timeout;
125	return qcom_wdt_start(wdd);
126}
127
128static int qcom_wdt_restart(struct watchdog_device *wdd, unsigned long action,
129			    void *data)
130{
131	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
132	u32 timeout;
133
134	/*
135	 * Trigger watchdog bite:
136	 *    Setup BITE_TIME to be 128ms, and enable WDT.
137	 */
138	timeout = 128 * wdt->rate / 1000;
139
140	writel(0, wdt_addr(wdt, WDT_EN));
141	writel(1, wdt_addr(wdt, WDT_RST));
142	writel(timeout, wdt_addr(wdt, WDT_BARK_TIME));
143	writel(timeout, wdt_addr(wdt, WDT_BITE_TIME));
144	writel(QCOM_WDT_ENABLE, wdt_addr(wdt, WDT_EN));
145
146	/*
147	 * Actually make sure the above sequence hits hardware before sleeping.
148	 */
149	wmb();
150
151	msleep(150);
152	return 0;
153}
154
 
 
 
 
 
 
 
155static const struct watchdog_ops qcom_wdt_ops = {
156	.start		= qcom_wdt_start,
157	.stop		= qcom_wdt_stop,
158	.ping		= qcom_wdt_ping,
159	.set_timeout	= qcom_wdt_set_timeout,
160	.set_pretimeout	= qcom_wdt_set_pretimeout,
161	.restart        = qcom_wdt_restart,
162	.owner		= THIS_MODULE,
163};
164
165static const struct watchdog_info qcom_wdt_info = {
166	.options	= WDIOF_KEEPALIVEPING
167			| WDIOF_MAGICCLOSE
168			| WDIOF_SETTIMEOUT
169			| WDIOF_CARDRESET,
170	.identity	= KBUILD_MODNAME,
171};
172
173static const struct watchdog_info qcom_wdt_pt_info = {
174	.options	= WDIOF_KEEPALIVEPING
175			| WDIOF_MAGICCLOSE
176			| WDIOF_SETTIMEOUT
177			| WDIOF_PRETIMEOUT
178			| WDIOF_CARDRESET,
179	.identity	= KBUILD_MODNAME,
180};
181
182static void qcom_clk_disable_unprepare(void *data)
183{
184	clk_disable_unprepare(data);
185}
186
187static const struct qcom_wdt_match_data match_data_apcs_tmr = {
188	.offset = reg_offset_data_apcs_tmr,
189	.pretimeout = false,
190};
191
192static const struct qcom_wdt_match_data match_data_kpss = {
193	.offset = reg_offset_data_kpss,
194	.pretimeout = true,
195};
196
197static int qcom_wdt_probe(struct platform_device *pdev)
198{
199	struct device *dev = &pdev->dev;
200	struct qcom_wdt *wdt;
201	struct resource *res;
202	struct device_node *np = dev->of_node;
203	const struct qcom_wdt_match_data *data;
204	u32 percpu_offset;
205	int irq, ret;
206	struct clk *clk;
207
208	data = of_device_get_match_data(dev);
209	if (!data) {
210		dev_err(dev, "Unsupported QCOM WDT module\n");
211		return -ENODEV;
212	}
213
214	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
215	if (!wdt)
216		return -ENOMEM;
217
218	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
219	if (!res)
220		return -ENOMEM;
221
222	/* We use CPU0's DGT for the watchdog */
223	if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
224		percpu_offset = 0;
225
226	res->start += percpu_offset;
227	res->end += percpu_offset;
228
229	wdt->base = devm_ioremap_resource(dev, res);
230	if (IS_ERR(wdt->base))
231		return PTR_ERR(wdt->base);
232
233	clk = devm_clk_get(dev, NULL);
234	if (IS_ERR(clk)) {
235		dev_err(dev, "failed to get input clock\n");
236		return PTR_ERR(clk);
237	}
238
239	ret = clk_prepare_enable(clk);
240	if (ret) {
241		dev_err(dev, "failed to setup clock\n");
242		return ret;
243	}
244	ret = devm_add_action_or_reset(dev, qcom_clk_disable_unprepare, clk);
245	if (ret)
246		return ret;
247
248	/*
249	 * We use the clock rate to calculate the max timeout, so ensure it's
250	 * not zero to avoid a divide-by-zero exception.
251	 *
252	 * WATCHDOG_CORE assumes units of seconds, if the WDT is clocked such
253	 * that it would bite before a second elapses it's usefulness is
254	 * limited.  Bail if this is the case.
255	 */
256	wdt->rate = clk_get_rate(clk);
257	if (wdt->rate == 0 ||
258	    wdt->rate > 0x10000000U) {
259		dev_err(dev, "invalid clock rate\n");
260		return -EINVAL;
261	}
262
263	/* check if there is pretimeout support */
264	irq = platform_get_irq_optional(pdev, 0);
265	if (data->pretimeout && irq > 0) {
266		ret = devm_request_irq(dev, irq, qcom_wdt_isr, 0,
267				       "wdt_bark", &wdt->wdd);
268		if (ret)
269			return ret;
270
271		wdt->wdd.info = &qcom_wdt_pt_info;
272		wdt->wdd.pretimeout = 1;
273	} else {
274		if (irq == -EPROBE_DEFER)
275			return -EPROBE_DEFER;
276
277		wdt->wdd.info = &qcom_wdt_info;
278	}
279
280	wdt->wdd.ops = &qcom_wdt_ops;
281	wdt->wdd.min_timeout = 1;
282	wdt->wdd.max_timeout = 0x10000000U / wdt->rate;
283	wdt->wdd.parent = dev;
284	wdt->layout = data->offset;
285
286	if (readl(wdt_addr(wdt, WDT_STS)) & 1)
287		wdt->wdd.bootstatus = WDIOF_CARDRESET;
288
289	/*
290	 * If 'timeout-sec' unspecified in devicetree, assume a 30 second
291	 * default, unless the max timeout is less than 30 seconds, then use
292	 * the max instead.
293	 */
294	wdt->wdd.timeout = min(wdt->wdd.max_timeout, 30U);
295	watchdog_init_timeout(&wdt->wdd, 0, dev);
296
 
 
 
 
 
 
 
 
 
 
 
297	ret = devm_watchdog_register_device(dev, &wdt->wdd);
298	if (ret)
299		return ret;
300
301	platform_set_drvdata(pdev, wdt);
302	return 0;
303}
304
305static int __maybe_unused qcom_wdt_suspend(struct device *dev)
306{
307	struct qcom_wdt *wdt = dev_get_drvdata(dev);
308
309	if (watchdog_active(&wdt->wdd))
310		qcom_wdt_stop(&wdt->wdd);
311
312	return 0;
313}
314
315static int __maybe_unused qcom_wdt_resume(struct device *dev)
316{
317	struct qcom_wdt *wdt = dev_get_drvdata(dev);
318
319	if (watchdog_active(&wdt->wdd))
320		qcom_wdt_start(&wdt->wdd);
321
322	return 0;
323}
324
325static SIMPLE_DEV_PM_OPS(qcom_wdt_pm_ops, qcom_wdt_suspend, qcom_wdt_resume);
 
 
326
327static const struct of_device_id qcom_wdt_of_table[] = {
328	{ .compatible = "qcom,kpss-timer", .data = &match_data_apcs_tmr },
329	{ .compatible = "qcom,scss-timer", .data = &match_data_apcs_tmr },
330	{ .compatible = "qcom,kpss-wdt", .data = &match_data_kpss },
331	{ },
332};
333MODULE_DEVICE_TABLE(of, qcom_wdt_of_table);
334
335static struct platform_driver qcom_watchdog_driver = {
336	.probe	= qcom_wdt_probe,
337	.driver	= {
338		.name		= KBUILD_MODNAME,
339		.of_match_table	= qcom_wdt_of_table,
340		.pm		= &qcom_wdt_pm_ops,
341	},
342};
343module_platform_driver(qcom_watchdog_driver);
344
345MODULE_DESCRIPTION("QCOM KPSS Watchdog Driver");
346MODULE_LICENSE("GPL v2");
v6.8
  1// SPDX-License-Identifier: GPL-2.0-only
  2/* Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3 */
  4#include <linux/bits.h>
  5#include <linux/clk.h>
  6#include <linux/delay.h>
  7#include <linux/interrupt.h>
  8#include <linux/io.h>
  9#include <linux/kernel.h>
 10#include <linux/module.h>
 11#include <linux/of.h>
 12#include <linux/platform_device.h>
 13#include <linux/watchdog.h>
 
 14
 15enum wdt_reg {
 16	WDT_RST,
 17	WDT_EN,
 18	WDT_STS,
 19	WDT_BARK_TIME,
 20	WDT_BITE_TIME,
 21};
 22
 23#define QCOM_WDT_ENABLE		BIT(0)
 
 24
 25static const u32 reg_offset_data_apcs_tmr[] = {
 26	[WDT_RST] = 0x38,
 27	[WDT_EN] = 0x40,
 28	[WDT_STS] = 0x44,
 29	[WDT_BARK_TIME] = 0x4C,
 30	[WDT_BITE_TIME] = 0x5C,
 31};
 32
 33static const u32 reg_offset_data_kpss[] = {
 34	[WDT_RST] = 0x4,
 35	[WDT_EN] = 0x8,
 36	[WDT_STS] = 0xC,
 37	[WDT_BARK_TIME] = 0x10,
 38	[WDT_BITE_TIME] = 0x14,
 39};
 40
 41struct qcom_wdt_match_data {
 42	const u32 *offset;
 43	bool pretimeout;
 44};
 45
 46struct qcom_wdt {
 47	struct watchdog_device	wdd;
 48	unsigned long		rate;
 49	void __iomem		*base;
 50	const u32		*layout;
 51};
 52
 53static void __iomem *wdt_addr(struct qcom_wdt *wdt, enum wdt_reg reg)
 54{
 55	return wdt->base + wdt->layout[reg];
 56}
 57
 58static inline
 59struct qcom_wdt *to_qcom_wdt(struct watchdog_device *wdd)
 60{
 61	return container_of(wdd, struct qcom_wdt, wdd);
 62}
 63
 
 
 
 
 
 
 
 
 
 
 64static irqreturn_t qcom_wdt_isr(int irq, void *arg)
 65{
 66	struct watchdog_device *wdd = arg;
 67
 68	watchdog_notify_pretimeout(wdd);
 69
 70	return IRQ_HANDLED;
 71}
 72
 73static int qcom_wdt_start(struct watchdog_device *wdd)
 74{
 75	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
 76	unsigned int bark = wdd->timeout - wdd->pretimeout;
 77
 78	writel(0, wdt_addr(wdt, WDT_EN));
 79	writel(1, wdt_addr(wdt, WDT_RST));
 80	writel(bark * wdt->rate, wdt_addr(wdt, WDT_BARK_TIME));
 81	writel(wdd->timeout * wdt->rate, wdt_addr(wdt, WDT_BITE_TIME));
 82	writel(QCOM_WDT_ENABLE, wdt_addr(wdt, WDT_EN));
 83	return 0;
 84}
 85
 86static int qcom_wdt_stop(struct watchdog_device *wdd)
 87{
 88	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
 89
 90	writel(0, wdt_addr(wdt, WDT_EN));
 91	return 0;
 92}
 93
 94static int qcom_wdt_ping(struct watchdog_device *wdd)
 95{
 96	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
 97
 98	writel(1, wdt_addr(wdt, WDT_RST));
 99	return 0;
100}
101
102static int qcom_wdt_set_timeout(struct watchdog_device *wdd,
103				unsigned int timeout)
104{
105	wdd->timeout = timeout;
106	return qcom_wdt_start(wdd);
107}
108
109static int qcom_wdt_set_pretimeout(struct watchdog_device *wdd,
110				   unsigned int timeout)
111{
112	wdd->pretimeout = timeout;
113	return qcom_wdt_start(wdd);
114}
115
116static int qcom_wdt_restart(struct watchdog_device *wdd, unsigned long action,
117			    void *data)
118{
119	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
120	u32 timeout;
121
122	/*
123	 * Trigger watchdog bite:
124	 *    Setup BITE_TIME to be 128ms, and enable WDT.
125	 */
126	timeout = 128 * wdt->rate / 1000;
127
128	writel(0, wdt_addr(wdt, WDT_EN));
129	writel(1, wdt_addr(wdt, WDT_RST));
130	writel(timeout, wdt_addr(wdt, WDT_BARK_TIME));
131	writel(timeout, wdt_addr(wdt, WDT_BITE_TIME));
132	writel(QCOM_WDT_ENABLE, wdt_addr(wdt, WDT_EN));
133
134	/*
135	 * Actually make sure the above sequence hits hardware before sleeping.
136	 */
137	wmb();
138
139	mdelay(150);
140	return 0;
141}
142
143static int qcom_wdt_is_running(struct watchdog_device *wdd)
144{
145	struct qcom_wdt *wdt = to_qcom_wdt(wdd);
146
147	return (readl(wdt_addr(wdt, WDT_EN)) & QCOM_WDT_ENABLE);
148}
149
150static const struct watchdog_ops qcom_wdt_ops = {
151	.start		= qcom_wdt_start,
152	.stop		= qcom_wdt_stop,
153	.ping		= qcom_wdt_ping,
154	.set_timeout	= qcom_wdt_set_timeout,
155	.set_pretimeout	= qcom_wdt_set_pretimeout,
156	.restart        = qcom_wdt_restart,
157	.owner		= THIS_MODULE,
158};
159
160static const struct watchdog_info qcom_wdt_info = {
161	.options	= WDIOF_KEEPALIVEPING
162			| WDIOF_MAGICCLOSE
163			| WDIOF_SETTIMEOUT
164			| WDIOF_CARDRESET,
165	.identity	= KBUILD_MODNAME,
166};
167
168static const struct watchdog_info qcom_wdt_pt_info = {
169	.options	= WDIOF_KEEPALIVEPING
170			| WDIOF_MAGICCLOSE
171			| WDIOF_SETTIMEOUT
172			| WDIOF_PRETIMEOUT
173			| WDIOF_CARDRESET,
174	.identity	= KBUILD_MODNAME,
175};
176
 
 
 
 
 
177static const struct qcom_wdt_match_data match_data_apcs_tmr = {
178	.offset = reg_offset_data_apcs_tmr,
179	.pretimeout = false,
180};
181
182static const struct qcom_wdt_match_data match_data_kpss = {
183	.offset = reg_offset_data_kpss,
184	.pretimeout = true,
185};
186
187static int qcom_wdt_probe(struct platform_device *pdev)
188{
189	struct device *dev = &pdev->dev;
190	struct qcom_wdt *wdt;
191	struct resource *res;
192	struct device_node *np = dev->of_node;
193	const struct qcom_wdt_match_data *data;
194	u32 percpu_offset;
195	int irq, ret;
196	struct clk *clk;
197
198	data = of_device_get_match_data(dev);
199	if (!data) {
200		dev_err(dev, "Unsupported QCOM WDT module\n");
201		return -ENODEV;
202	}
203
204	wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
205	if (!wdt)
206		return -ENOMEM;
207
208	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
209	if (!res)
210		return -ENOMEM;
211
212	/* We use CPU0's DGT for the watchdog */
213	if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
214		percpu_offset = 0;
215
216	res->start += percpu_offset;
217	res->end += percpu_offset;
218
219	wdt->base = devm_ioremap_resource(dev, res);
220	if (IS_ERR(wdt->base))
221		return PTR_ERR(wdt->base);
222
223	clk = devm_clk_get_enabled(dev, NULL);
224	if (IS_ERR(clk)) {
225		dev_err(dev, "failed to get input clock\n");
226		return PTR_ERR(clk);
227	}
228
 
 
 
 
 
 
 
 
 
229	/*
230	 * We use the clock rate to calculate the max timeout, so ensure it's
231	 * not zero to avoid a divide-by-zero exception.
232	 *
233	 * WATCHDOG_CORE assumes units of seconds, if the WDT is clocked such
234	 * that it would bite before a second elapses it's usefulness is
235	 * limited.  Bail if this is the case.
236	 */
237	wdt->rate = clk_get_rate(clk);
238	if (wdt->rate == 0 ||
239	    wdt->rate > 0x10000000U) {
240		dev_err(dev, "invalid clock rate\n");
241		return -EINVAL;
242	}
243
244	/* check if there is pretimeout support */
245	irq = platform_get_irq_optional(pdev, 0);
246	if (data->pretimeout && irq > 0) {
247		ret = devm_request_irq(dev, irq, qcom_wdt_isr, 0,
248				       "wdt_bark", &wdt->wdd);
249		if (ret)
250			return ret;
251
252		wdt->wdd.info = &qcom_wdt_pt_info;
253		wdt->wdd.pretimeout = 1;
254	} else {
255		if (irq == -EPROBE_DEFER)
256			return -EPROBE_DEFER;
257
258		wdt->wdd.info = &qcom_wdt_info;
259	}
260
261	wdt->wdd.ops = &qcom_wdt_ops;
262	wdt->wdd.min_timeout = 1;
263	wdt->wdd.max_timeout = 0x10000000U / wdt->rate;
264	wdt->wdd.parent = dev;
265	wdt->layout = data->offset;
266
267	if (readl(wdt_addr(wdt, WDT_STS)) & 1)
268		wdt->wdd.bootstatus = WDIOF_CARDRESET;
269
270	/*
271	 * If 'timeout-sec' unspecified in devicetree, assume a 30 second
272	 * default, unless the max timeout is less than 30 seconds, then use
273	 * the max instead.
274	 */
275	wdt->wdd.timeout = min(wdt->wdd.max_timeout, 30U);
276	watchdog_init_timeout(&wdt->wdd, 0, dev);
277
278	/*
279	 * If WDT is already running, call WDT start which
280	 * will stop the WDT, set timeouts as bootloader
281	 * might use different ones and set running bit
282	 * to inform the WDT subsystem to ping the WDT
283	 */
284	if (qcom_wdt_is_running(&wdt->wdd)) {
285		qcom_wdt_start(&wdt->wdd);
286		set_bit(WDOG_HW_RUNNING, &wdt->wdd.status);
287	}
288
289	ret = devm_watchdog_register_device(dev, &wdt->wdd);
290	if (ret)
291		return ret;
292
293	platform_set_drvdata(pdev, wdt);
294	return 0;
295}
296
297static int __maybe_unused qcom_wdt_suspend(struct device *dev)
298{
299	struct qcom_wdt *wdt = dev_get_drvdata(dev);
300
301	if (watchdog_active(&wdt->wdd))
302		qcom_wdt_stop(&wdt->wdd);
303
304	return 0;
305}
306
307static int __maybe_unused qcom_wdt_resume(struct device *dev)
308{
309	struct qcom_wdt *wdt = dev_get_drvdata(dev);
310
311	if (watchdog_active(&wdt->wdd))
312		qcom_wdt_start(&wdt->wdd);
313
314	return 0;
315}
316
317static const struct dev_pm_ops qcom_wdt_pm_ops = {
318	SET_LATE_SYSTEM_SLEEP_PM_OPS(qcom_wdt_suspend, qcom_wdt_resume)
319};
320
321static const struct of_device_id qcom_wdt_of_table[] = {
322	{ .compatible = "qcom,kpss-timer", .data = &match_data_apcs_tmr },
323	{ .compatible = "qcom,scss-timer", .data = &match_data_apcs_tmr },
324	{ .compatible = "qcom,kpss-wdt", .data = &match_data_kpss },
325	{ },
326};
327MODULE_DEVICE_TABLE(of, qcom_wdt_of_table);
328
329static struct platform_driver qcom_watchdog_driver = {
330	.probe	= qcom_wdt_probe,
331	.driver	= {
332		.name		= KBUILD_MODNAME,
333		.of_match_table	= qcom_wdt_of_table,
334		.pm		= &qcom_wdt_pm_ops,
335	},
336};
337module_platform_driver(qcom_watchdog_driver);
338
339MODULE_DESCRIPTION("QCOM KPSS Watchdog Driver");
340MODULE_LICENSE("GPL v2");